xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/ov8858.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ov8858 driver
4*4882a593Smuzhiyun  * Copyright (C) 2017 Fuzhou Rockchip Electronics Co., Ltd.
5*4882a593Smuzhiyun  * v0.1.0x00 : 1. create file.
6*4882a593Smuzhiyun  * V0.0X01.0X02 fix mclk issue when probe multiple camera.
7*4882a593Smuzhiyun  * V0.0X01.0X03 add enum_frame_interval function.
8*4882a593Smuzhiyun  * V0.0X01.0X04 add quick stream on/off
9*4882a593Smuzhiyun  * V0.0X01.0X05 add function g_mbus_config
10*4882a593Smuzhiyun  * V0.0X01.0X06
11*4882a593Smuzhiyun  * 1. fix g_mbus_config lane config issues.
12*4882a593Smuzhiyun  * 2. and add debug info
13*4882a593Smuzhiyun  * 3. add r1a version support
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/device.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
20*4882a593Smuzhiyun #include <linux/i2c.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun #include <linux/of.h>
24*4882a593Smuzhiyun #include <linux/of_graph.h>
25*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
26*4882a593Smuzhiyun #include <linux/sysfs.h>
27*4882a593Smuzhiyun #include <linux/slab.h>
28*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
29*4882a593Smuzhiyun #include <linux/version.h>
30*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <media/v4l2-async.h>
33*4882a593Smuzhiyun #include <media/media-entity.h>
34*4882a593Smuzhiyun #include <media/v4l2-common.h>
35*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
36*4882a593Smuzhiyun #include <media/v4l2-device.h>
37*4882a593Smuzhiyun #include <media/v4l2-event.h>
38*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
39*4882a593Smuzhiyun #include <media/v4l2-image-sizes.h>
40*4882a593Smuzhiyun #include <media/v4l2-mediabus.h>
41*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define DRIVER_VERSION			KERNEL_VERSION(0, 0x01, 0x06)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
46*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN		V4L2_CID_GAIN
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun #define OV8858_PIXEL_RATE		(360000000LL * 2LL * 2LL / 10LL)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define MIPI_FREQ			360000000U
51*4882a593Smuzhiyun #define OV8858_XVCLK_FREQ		24000000
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define CHIP_ID				0x008858
54*4882a593Smuzhiyun #define OV8858_REG_CHIP_ID		0x300a
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define OV8858_REG_CTRL_MODE		0x0100
57*4882a593Smuzhiyun #define OV8858_MODE_SW_STANDBY		0x0
58*4882a593Smuzhiyun #define OV8858_MODE_STREAMING		0x1
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define OV8858_REG_EXPOSURE		0x3500
61*4882a593Smuzhiyun #define	OV8858_EXPOSURE_MIN		4
62*4882a593Smuzhiyun #define	OV8858_EXPOSURE_STEP		1
63*4882a593Smuzhiyun #define OV8858_VTS_MAX			0x7fff
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define OV8858_REG_GAIN_H		0x3508
66*4882a593Smuzhiyun #define OV8858_REG_GAIN_L		0x3509
67*4882a593Smuzhiyun #define OV8858_GAIN_H_MASK		0x07
68*4882a593Smuzhiyun #define OV8858_GAIN_H_SHIFT		8
69*4882a593Smuzhiyun #define OV8858_GAIN_L_MASK		0xff
70*4882a593Smuzhiyun #define OV8858_GAIN_MIN			0x80
71*4882a593Smuzhiyun #define OV8858_GAIN_MAX			0x7ff
72*4882a593Smuzhiyun #define OV8858_GAIN_STEP		1
73*4882a593Smuzhiyun #define OV8858_GAIN_DEFAULT		0x80
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define OV8858_REG_TEST_PATTERN		0x5e00
76*4882a593Smuzhiyun #define	OV8858_TEST_PATTERN_ENABLE	0x80
77*4882a593Smuzhiyun #define	OV8858_TEST_PATTERN_DISABLE	0x0
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define OV8858_REG_VTS			0x380e
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define REG_NULL			0xFFFF
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define OV8858_REG_VALUE_08BIT		1
84*4882a593Smuzhiyun #define OV8858_REG_VALUE_16BIT		2
85*4882a593Smuzhiyun #define OV8858_REG_VALUE_24BIT		3
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define OV8858_LANES			2
88*4882a593Smuzhiyun #define OV8858_BITS_PER_SAMPLE		10
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define OV8858_CHIP_REVISION_REG	0x302A
91*4882a593Smuzhiyun #define OV8858_R1A			0xb0
92*4882a593Smuzhiyun #define OV8858_R2A			0xb2
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT	"rockchip,camera_default"
95*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP	"rockchip,camera_sleep"
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define OV8858_NAME			"ov8858"
98*4882a593Smuzhiyun #define OV8858_MEDIA_BUS_FMT		MEDIA_BUS_FMT_SBGGR10_1X10
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define ov8858_write_1byte(client, reg, val)	\
101*4882a593Smuzhiyun 	ov8858_write_reg((client), (reg), OV8858_REG_VALUE_08BIT, (val))
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define ov8858_read_1byte(client, reg, val)	\
104*4882a593Smuzhiyun 	ov8858_read_reg((client), (reg), OV8858_REG_VALUE_08BIT, (val))
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static const struct regval *ov8858_global_regs;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun struct ov8858_otp_info_r1a {
109*4882a593Smuzhiyun 	int flag; // bit[7]: info, bit[6]:wb, bit[5]:vcm, bit[4]:lenc
110*4882a593Smuzhiyun 	int module_id;
111*4882a593Smuzhiyun 	int lens_id;
112*4882a593Smuzhiyun 	int year;
113*4882a593Smuzhiyun 	int month;
114*4882a593Smuzhiyun 	int day;
115*4882a593Smuzhiyun 	int rg_ratio;
116*4882a593Smuzhiyun 	int bg_ratio;
117*4882a593Smuzhiyun 	int light_rg;
118*4882a593Smuzhiyun 	int light_bg;
119*4882a593Smuzhiyun 	int lenc[110];
120*4882a593Smuzhiyun 	int vcm_start;
121*4882a593Smuzhiyun 	int vcm_end;
122*4882a593Smuzhiyun 	int vcm_dir;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun struct ov8858_otp_info_r2a {
126*4882a593Smuzhiyun 	int flag; // bit[7]: info, bit[6]:wb, bit[5]:vcm, bit[4]:lenc
127*4882a593Smuzhiyun 	int module_id;
128*4882a593Smuzhiyun 	int lens_id;
129*4882a593Smuzhiyun 	int year;
130*4882a593Smuzhiyun 	int month;
131*4882a593Smuzhiyun 	int day;
132*4882a593Smuzhiyun 	int rg_ratio;
133*4882a593Smuzhiyun 	int bg_ratio;
134*4882a593Smuzhiyun 	int lenc[240];
135*4882a593Smuzhiyun 	int checksum;
136*4882a593Smuzhiyun 	int vcm_start;
137*4882a593Smuzhiyun 	int vcm_end;
138*4882a593Smuzhiyun 	int vcm_dir;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static const char * const ov8858_supply_names[] = {
142*4882a593Smuzhiyun 	"avdd",		/* Analog power */
143*4882a593Smuzhiyun 	"dovdd",	/* Digital I/O power */
144*4882a593Smuzhiyun 	"dvdd",		/* Digital core power */
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define OV8858_NUM_SUPPLIES ARRAY_SIZE(ov8858_supply_names)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun struct regval {
150*4882a593Smuzhiyun 	u16 addr;
151*4882a593Smuzhiyun 	u8 val;
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun struct ov8858_mode {
155*4882a593Smuzhiyun 	u32 width;
156*4882a593Smuzhiyun 	u32 height;
157*4882a593Smuzhiyun 	struct v4l2_fract max_fps;
158*4882a593Smuzhiyun 	u32 hts_def;
159*4882a593Smuzhiyun 	u32 vts_def;
160*4882a593Smuzhiyun 	u32 exp_def;
161*4882a593Smuzhiyun 	const struct regval *reg_list;
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun struct ov8858 {
165*4882a593Smuzhiyun 	struct i2c_client	*client;
166*4882a593Smuzhiyun 	struct clk		*xvclk;
167*4882a593Smuzhiyun 	struct gpio_desc	*power_gpio;
168*4882a593Smuzhiyun 	struct gpio_desc	*reset_gpio;
169*4882a593Smuzhiyun 	struct gpio_desc	*pwdn_gpio;
170*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[OV8858_NUM_SUPPLIES];
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	struct pinctrl		*pinctrl;
173*4882a593Smuzhiyun 	struct pinctrl_state	*pins_default;
174*4882a593Smuzhiyun 	struct pinctrl_state	*pins_sleep;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	struct v4l2_subdev	subdev;
177*4882a593Smuzhiyun 	struct media_pad	pad;
178*4882a593Smuzhiyun 	struct v4l2_ctrl_handler ctrl_handler;
179*4882a593Smuzhiyun 	struct v4l2_ctrl	*exposure;
180*4882a593Smuzhiyun 	struct v4l2_ctrl	*anal_gain;
181*4882a593Smuzhiyun 	struct v4l2_ctrl	*digi_gain;
182*4882a593Smuzhiyun 	struct v4l2_ctrl	*hblank;
183*4882a593Smuzhiyun 	struct v4l2_ctrl	*vblank;
184*4882a593Smuzhiyun 	struct v4l2_ctrl	*test_pattern;
185*4882a593Smuzhiyun 	struct mutex		mutex;
186*4882a593Smuzhiyun 	bool			streaming;
187*4882a593Smuzhiyun 	const struct ov8858_mode *cur_mode;
188*4882a593Smuzhiyun 	bool			is_r2a;
189*4882a593Smuzhiyun 	unsigned int		lane_num;
190*4882a593Smuzhiyun 	unsigned int		cfg_num;
191*4882a593Smuzhiyun 	unsigned int		pixel_rate;
192*4882a593Smuzhiyun 	bool			power_on;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	struct ov8858_otp_info_r1a *otp_r1a;
195*4882a593Smuzhiyun 	struct ov8858_otp_info_r2a *otp_r2a;
196*4882a593Smuzhiyun 	u32			module_index;
197*4882a593Smuzhiyun 	const char		*module_facing;
198*4882a593Smuzhiyun 	const char		*module_name;
199*4882a593Smuzhiyun 	const char		*len_name;
200*4882a593Smuzhiyun 	struct rkmodule_inf	module_inf;
201*4882a593Smuzhiyun 	struct rkmodule_awb_cfg	awb_cfg;
202*4882a593Smuzhiyun 	struct rkmodule_lsc_cfg	lsc_cfg;
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define to_ov8858(sd) container_of(sd, struct ov8858, subdev)
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun struct ov8858_id_name {
208*4882a593Smuzhiyun 	u32 id;
209*4882a593Smuzhiyun 	char name[RKMODULE_NAME_LEN];
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static const struct ov8858_id_name ov8858_module_info[] = {
213*4882a593Smuzhiyun 	{0x01, "Sunny"},
214*4882a593Smuzhiyun 	{0x02, "Truly"},
215*4882a593Smuzhiyun 	{0x03, "A-kerr"},
216*4882a593Smuzhiyun 	{0x04, "LiteArray"},
217*4882a593Smuzhiyun 	{0x05, "Darling"},
218*4882a593Smuzhiyun 	{0x06, "Qtech"},
219*4882a593Smuzhiyun 	{0x07, "OFlim"},
220*4882a593Smuzhiyun 	{0x08, "Huaquan/Kingcom"},
221*4882a593Smuzhiyun 	{0x09, "Booyi"},
222*4882a593Smuzhiyun 	{0x0a, "Laimu"},
223*4882a593Smuzhiyun 	{0x0b, "WDSEN"},
224*4882a593Smuzhiyun 	{0x0c, "Sunrise"},
225*4882a593Smuzhiyun 	{0x0d, "CameraKing"},
226*4882a593Smuzhiyun 	{0x0e, "Sunniness/Riyong"},
227*4882a593Smuzhiyun 	{0x0f, "Tongju"},
228*4882a593Smuzhiyun 	{0x10, "Seasons/Sijichun"},
229*4882a593Smuzhiyun 	{0x11, "Foxconn"},
230*4882a593Smuzhiyun 	{0x12, "Importek"},
231*4882a593Smuzhiyun 	{0x13, "Altek"},
232*4882a593Smuzhiyun 	{0x14, "ABICO/Ability"},
233*4882a593Smuzhiyun 	{0x15, "Lite-on"},
234*4882a593Smuzhiyun 	{0x16, "Chicony"},
235*4882a593Smuzhiyun 	{0x17, "Primax"},
236*4882a593Smuzhiyun 	{0x18, "AVC"},
237*4882a593Smuzhiyun 	{0x19, "Suyin"},
238*4882a593Smuzhiyun 	{0x21, "Sharp"},
239*4882a593Smuzhiyun 	{0x31, "MCNEX"},
240*4882a593Smuzhiyun 	{0x32, "SEMCO"},
241*4882a593Smuzhiyun 	{0x33, "Partron"},
242*4882a593Smuzhiyun 	{0x41, "Reach/Zhongliancheng"},
243*4882a593Smuzhiyun 	{0x42, "BYD"},
244*4882a593Smuzhiyun 	{0x43, "OSTEC(AoShunChuang)"},
245*4882a593Smuzhiyun 	{0x44, "Chengli"},
246*4882a593Smuzhiyun 	{0x45, "Jiali"},
247*4882a593Smuzhiyun 	{0x46, "Chippack"},
248*4882a593Smuzhiyun 	{0x47, "RongSheng"},
249*4882a593Smuzhiyun 	{0x48, "ShineTech/ShenTai"},
250*4882a593Smuzhiyun 	{0x49, "Brodsands"},
251*4882a593Smuzhiyun 	{0x50, "Others"},
252*4882a593Smuzhiyun 	{0x51, "Method"},
253*4882a593Smuzhiyun 	{0x52, "Sunwin"},
254*4882a593Smuzhiyun 	{0x53, "LG"},
255*4882a593Smuzhiyun 	{0x54, "Goertek"},
256*4882a593Smuzhiyun 	{0x00, "Unknown"}
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun static const struct ov8858_id_name ov8858_lens_info[] = {
260*4882a593Smuzhiyun 	{0x10, "Largan 9565A1"},
261*4882a593Smuzhiyun 	{0x11, "Largan 9570A/A1"},
262*4882a593Smuzhiyun 	{0x12, "Largan 9569A2/A3"},
263*4882a593Smuzhiyun 	{0x13, "Largan 40108/A1"},
264*4882a593Smuzhiyun 	{0x14, "Largan 50030A1"},
265*4882a593Smuzhiyun 	{0x15, "Largan 40109A1"},
266*4882a593Smuzhiyun 	{0x16, "Largan 40100/A1"},
267*4882a593Smuzhiyun 	{0x17, "Largan 40112/A1"},
268*4882a593Smuzhiyun 	{0x30, "Sunny 3813A"},
269*4882a593Smuzhiyun 	{0x50, "Kantatsu R5AV08/BV"},
270*4882a593Smuzhiyun 	{0x51, "Kantatsu S5AE08"},
271*4882a593Smuzhiyun 	{0x52, "Kantatsu S5AE08"},
272*4882a593Smuzhiyun 	{0x78, "GSEO 8738"},
273*4882a593Smuzhiyun 	{0x79, "GSEO 8744"},
274*4882a593Smuzhiyun 	{0x7a, "GSEO 8742"},
275*4882a593Smuzhiyun 	{0x80, "Foxconn 8028"},
276*4882a593Smuzhiyun 	{0xd8, "XinXu DS-8335"},
277*4882a593Smuzhiyun 	{0xd9, "XinXu DS-8341"},
278*4882a593Smuzhiyun 	{0x00, "Unknown"}
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun  * Xclk 24Mhz
283*4882a593Smuzhiyun  */
284*4882a593Smuzhiyun static const struct regval ov8858_global_regs_r1a_2lane[] = {
285*4882a593Smuzhiyun 	//@@5.1.1.1 Initialization (Global Setting)
286*4882a593Smuzhiyun 	//; Slave_ID=0x6c;
287*4882a593Smuzhiyun 	//{0x0103 ,0x01 }, software reset
288*4882a593Smuzhiyun 	{0x0100, 0x00},
289*4882a593Smuzhiyun 	{0x0100, 0x00},
290*4882a593Smuzhiyun 	{0x0100, 0x00},
291*4882a593Smuzhiyun 	{0x0100, 0x00},
292*4882a593Smuzhiyun 	{0x0302, 0x1e},
293*4882a593Smuzhiyun 	{0x0303, 0x00},
294*4882a593Smuzhiyun 	{0x0304, 0x03},
295*4882a593Smuzhiyun 	{0x030e, 0x00},
296*4882a593Smuzhiyun 	{0x030f, 0x09},
297*4882a593Smuzhiyun 	{0x0312, 0x01},
298*4882a593Smuzhiyun 	{0x031e, 0x0c},
299*4882a593Smuzhiyun 	{0x3600, 0x00},
300*4882a593Smuzhiyun 	{0x3601, 0x00},
301*4882a593Smuzhiyun 	{0x3602, 0x00},
302*4882a593Smuzhiyun 	{0x3603, 0x00},
303*4882a593Smuzhiyun 	{0x3604, 0x22},
304*4882a593Smuzhiyun 	{0x3605, 0x30},
305*4882a593Smuzhiyun 	{0x3606, 0x00},
306*4882a593Smuzhiyun 	{0x3607, 0x20},
307*4882a593Smuzhiyun 	{0x3608, 0x11},
308*4882a593Smuzhiyun 	{0x3609, 0x28},
309*4882a593Smuzhiyun 	{0x360a, 0x00},
310*4882a593Smuzhiyun 	{0x360b, 0x06},
311*4882a593Smuzhiyun 	{0x360c, 0xdc},
312*4882a593Smuzhiyun 	{0x360d, 0x40},
313*4882a593Smuzhiyun 	{0x360e, 0x0c},
314*4882a593Smuzhiyun 	{0x360f, 0x20},
315*4882a593Smuzhiyun 	{0x3610, 0x07},
316*4882a593Smuzhiyun 	{0x3611, 0x20},
317*4882a593Smuzhiyun 	{0x3612, 0x88},
318*4882a593Smuzhiyun 	{0x3613, 0x80},
319*4882a593Smuzhiyun 	{0x3614, 0x58},
320*4882a593Smuzhiyun 	{0x3615, 0x00},
321*4882a593Smuzhiyun 	{0x3616, 0x4a},
322*4882a593Smuzhiyun 	{0x3617, 0xb0},
323*4882a593Smuzhiyun 	{0x3618, 0x56},
324*4882a593Smuzhiyun 	{0x3619, 0x70},
325*4882a593Smuzhiyun 	{0x361a, 0x99},
326*4882a593Smuzhiyun 	{0x361b, 0x00},
327*4882a593Smuzhiyun 	{0x361c, 0x07},
328*4882a593Smuzhiyun 	{0x361d, 0x00},
329*4882a593Smuzhiyun 	{0x361e, 0x00},
330*4882a593Smuzhiyun 	{0x361f, 0x00},
331*4882a593Smuzhiyun 	{0x3638, 0xff},
332*4882a593Smuzhiyun 	{0x3633, 0x0c},
333*4882a593Smuzhiyun 	{0x3634, 0x0c},
334*4882a593Smuzhiyun 	{0x3635, 0x0c},
335*4882a593Smuzhiyun 	{0x3636, 0x0c},
336*4882a593Smuzhiyun 	{0x3645, 0x13},
337*4882a593Smuzhiyun 	{0x3646, 0x83},
338*4882a593Smuzhiyun 	{0x364a, 0x07},
339*4882a593Smuzhiyun 	{0x3015, 0x01},
340*4882a593Smuzhiyun 	{0x3018, 0x32},
341*4882a593Smuzhiyun 	{0x3020, 0x93},
342*4882a593Smuzhiyun 	{0x3022, 0x01},
343*4882a593Smuzhiyun 	{0x3031, 0x0a},
344*4882a593Smuzhiyun 	{0x3034, 0x00},
345*4882a593Smuzhiyun 	{0x3106, 0x01},
346*4882a593Smuzhiyun 	{0x3305, 0xf1},
347*4882a593Smuzhiyun 	{0x3308, 0x00},
348*4882a593Smuzhiyun 	{0x3309, 0x28},
349*4882a593Smuzhiyun 	{0x330a, 0x00},
350*4882a593Smuzhiyun 	{0x330b, 0x20},
351*4882a593Smuzhiyun 	{0x330c, 0x00},
352*4882a593Smuzhiyun 	{0x330d, 0x00},
353*4882a593Smuzhiyun 	{0x330e, 0x00},
354*4882a593Smuzhiyun 	{0x330f, 0x40},
355*4882a593Smuzhiyun 	{0x3307, 0x04},
356*4882a593Smuzhiyun 	{0x3500, 0x00},
357*4882a593Smuzhiyun 	{0x3501, 0x4d},
358*4882a593Smuzhiyun 	{0x3502, 0x40},
359*4882a593Smuzhiyun 	{0x3503, 0x00},
360*4882a593Smuzhiyun 	{0x3505, 0x80},
361*4882a593Smuzhiyun 	{0x3508, 0x04},
362*4882a593Smuzhiyun 	{0x3509, 0x00},
363*4882a593Smuzhiyun 	{0x350c, 0x00},
364*4882a593Smuzhiyun 	{0x350d, 0x80},
365*4882a593Smuzhiyun 	{0x3510, 0x00},
366*4882a593Smuzhiyun 	{0x3511, 0x02},
367*4882a593Smuzhiyun 	{0x3512, 0x00},
368*4882a593Smuzhiyun 	{0x3700, 0x18},
369*4882a593Smuzhiyun 	{0x3701, 0x0c},
370*4882a593Smuzhiyun 	{0x3702, 0x28},
371*4882a593Smuzhiyun 	{0x3703, 0x19},
372*4882a593Smuzhiyun 	{0x3704, 0x14},
373*4882a593Smuzhiyun 	{0x3705, 0x00},
374*4882a593Smuzhiyun 	{0x3706, 0x35},
375*4882a593Smuzhiyun 	{0x3707, 0x04},
376*4882a593Smuzhiyun 	{0x3708, 0x24},
377*4882a593Smuzhiyun 	{0x3709, 0x33},
378*4882a593Smuzhiyun 	{0x370a, 0x00},
379*4882a593Smuzhiyun 	{0x370b, 0xb5},
380*4882a593Smuzhiyun 	{0x370c, 0x04},
381*4882a593Smuzhiyun 	{0x3718, 0x12},
382*4882a593Smuzhiyun 	{0x3719, 0x31},
383*4882a593Smuzhiyun 	{0x3712, 0x42},
384*4882a593Smuzhiyun 	{0x3714, 0x24},
385*4882a593Smuzhiyun 	{0x371e, 0x19},
386*4882a593Smuzhiyun 	{0x371f, 0x40},
387*4882a593Smuzhiyun 	{0x3720, 0x05},
388*4882a593Smuzhiyun 	{0x3721, 0x05},
389*4882a593Smuzhiyun 	{0x3724, 0x06},
390*4882a593Smuzhiyun 	{0x3725, 0x01},
391*4882a593Smuzhiyun 	{0x3726, 0x06},
392*4882a593Smuzhiyun 	{0x3728, 0x05},
393*4882a593Smuzhiyun 	{0x3729, 0x02},
394*4882a593Smuzhiyun 	{0x372a, 0x03},
395*4882a593Smuzhiyun 	{0x372b, 0x53},
396*4882a593Smuzhiyun 	{0x372c, 0xa3},
397*4882a593Smuzhiyun 	{0x372d, 0x53},
398*4882a593Smuzhiyun 	{0x372e, 0x06},
399*4882a593Smuzhiyun 	{0x372f, 0x10},
400*4882a593Smuzhiyun 	{0x3730, 0x01},
401*4882a593Smuzhiyun 	{0x3731, 0x06},
402*4882a593Smuzhiyun 	{0x3732, 0x14},
403*4882a593Smuzhiyun 	{0x3733, 0x10},
404*4882a593Smuzhiyun 	{0x3734, 0x40},
405*4882a593Smuzhiyun 	{0x3736, 0x20},
406*4882a593Smuzhiyun 	{0x373a, 0x05},
407*4882a593Smuzhiyun 	{0x373b, 0x06},
408*4882a593Smuzhiyun 	{0x373c, 0x0a},
409*4882a593Smuzhiyun 	{0x373e, 0x03},
410*4882a593Smuzhiyun 	{0x3755, 0x10},
411*4882a593Smuzhiyun 	{0x3758, 0x00},
412*4882a593Smuzhiyun 	{0x3759, 0x4c},
413*4882a593Smuzhiyun 	{0x375a, 0x06},
414*4882a593Smuzhiyun 	{0x375b, 0x13},
415*4882a593Smuzhiyun 	{0x375c, 0x20},
416*4882a593Smuzhiyun 	{0x375d, 0x02},
417*4882a593Smuzhiyun 	{0x375e, 0x00},
418*4882a593Smuzhiyun 	{0x375f, 0x14},
419*4882a593Smuzhiyun 	{0x3768, 0x22},
420*4882a593Smuzhiyun 	{0x3769, 0x44},
421*4882a593Smuzhiyun 	{0x376a, 0x44},
422*4882a593Smuzhiyun 	{0x3761, 0x00},
423*4882a593Smuzhiyun 	{0x3762, 0x00},
424*4882a593Smuzhiyun 	{0x3763, 0x00},
425*4882a593Smuzhiyun 	{0x3766, 0xff},
426*4882a593Smuzhiyun 	{0x376b, 0x00},
427*4882a593Smuzhiyun 	{0x3772, 0x23},
428*4882a593Smuzhiyun 	{0x3773, 0x02},
429*4882a593Smuzhiyun 	{0x3774, 0x16},
430*4882a593Smuzhiyun 	{0x3775, 0x12},
431*4882a593Smuzhiyun 	{0x3776, 0x04},
432*4882a593Smuzhiyun 	{0x3777, 0x00},
433*4882a593Smuzhiyun 	{0x3778, 0x1b},
434*4882a593Smuzhiyun 	{0x37a0, 0x44},
435*4882a593Smuzhiyun 	{0x37a1, 0x3d},
436*4882a593Smuzhiyun 	{0x37a2, 0x3d},
437*4882a593Smuzhiyun 	{0x37a3, 0x00},
438*4882a593Smuzhiyun 	{0x37a4, 0x00},
439*4882a593Smuzhiyun 	{0x37a5, 0x00},
440*4882a593Smuzhiyun 	{0x37a6, 0x00},
441*4882a593Smuzhiyun 	{0x37a7, 0x44},
442*4882a593Smuzhiyun 	{0x37a8, 0x4c},
443*4882a593Smuzhiyun 	{0x37a9, 0x4c},
444*4882a593Smuzhiyun 	{0x3760, 0x00},
445*4882a593Smuzhiyun 	{0x376f, 0x01},
446*4882a593Smuzhiyun 	{0x37aa, 0x44},
447*4882a593Smuzhiyun 	{0x37ab, 0x2e},
448*4882a593Smuzhiyun 	{0x37ac, 0x2e},
449*4882a593Smuzhiyun 	{0x37ad, 0x33},
450*4882a593Smuzhiyun 	{0x37ae, 0x0d},
451*4882a593Smuzhiyun 	{0x37af, 0x0d},
452*4882a593Smuzhiyun 	{0x37b0, 0x00},
453*4882a593Smuzhiyun 	{0x37b1, 0x00},
454*4882a593Smuzhiyun 	{0x37b2, 0x00},
455*4882a593Smuzhiyun 	{0x37b3, 0x42},
456*4882a593Smuzhiyun 	{0x37b4, 0x42},
457*4882a593Smuzhiyun 	{0x37b5, 0x33},
458*4882a593Smuzhiyun 	{0x37b6, 0x00},
459*4882a593Smuzhiyun 	{0x37b7, 0x00},
460*4882a593Smuzhiyun 	{0x37b8, 0x00},
461*4882a593Smuzhiyun 	{0x37b9, 0xff},
462*4882a593Smuzhiyun 	{0x3800, 0x00},
463*4882a593Smuzhiyun 	{0x3801, 0x0c},
464*4882a593Smuzhiyun 	{0x3802, 0x00},
465*4882a593Smuzhiyun 	{0x3803, 0x0c},
466*4882a593Smuzhiyun 	{0x3804, 0x0c},
467*4882a593Smuzhiyun 	{0x3805, 0xd3},
468*4882a593Smuzhiyun 	{0x3806, 0x09},
469*4882a593Smuzhiyun 	{0x3807, 0xa3},
470*4882a593Smuzhiyun 	{0x3808, 0x06},
471*4882a593Smuzhiyun 	{0x3809, 0x60},
472*4882a593Smuzhiyun 	{0x380a, 0x04},
473*4882a593Smuzhiyun 	{0x380b, 0xc8},
474*4882a593Smuzhiyun 	{0x380c, 0x07},
475*4882a593Smuzhiyun 	{0x380d, 0x88},
476*4882a593Smuzhiyun 	{0x380e, 0x04},
477*4882a593Smuzhiyun 	{0x380f, 0xdc},
478*4882a593Smuzhiyun 	{0x3810, 0x00},
479*4882a593Smuzhiyun 	{0x3811, 0x04},
480*4882a593Smuzhiyun 	{0x3813, 0x02},
481*4882a593Smuzhiyun 	{0x3814, 0x03},
482*4882a593Smuzhiyun 	{0x3815, 0x01},
483*4882a593Smuzhiyun 	{0x3820, 0x00},
484*4882a593Smuzhiyun 	{0x3821, 0x67},
485*4882a593Smuzhiyun 	{0x382a, 0x03},
486*4882a593Smuzhiyun 	{0x382b, 0x01},
487*4882a593Smuzhiyun 	{0x3830, 0x08},
488*4882a593Smuzhiyun 	{0x3836, 0x02},
489*4882a593Smuzhiyun 	{0x3837, 0x18},
490*4882a593Smuzhiyun 	{0x3841, 0xff},
491*4882a593Smuzhiyun 	{0x3846, 0x48},
492*4882a593Smuzhiyun 	{0x3d85, 0x14},
493*4882a593Smuzhiyun 	{0x3f08, 0x08},
494*4882a593Smuzhiyun 	{0x3f0a, 0x80},
495*4882a593Smuzhiyun 	{0x4000, 0xf1},
496*4882a593Smuzhiyun 	{0x4001, 0x10},
497*4882a593Smuzhiyun 	{0x4005, 0x10},
498*4882a593Smuzhiyun 	{0x4002, 0x27},
499*4882a593Smuzhiyun 	{0x4009, 0x81},
500*4882a593Smuzhiyun 	{0x400b, 0x0c},
501*4882a593Smuzhiyun 	{0x401b, 0x00},
502*4882a593Smuzhiyun 	{0x401d, 0x00},
503*4882a593Smuzhiyun 	{0x4020, 0x00},
504*4882a593Smuzhiyun 	{0x4021, 0x04},
505*4882a593Smuzhiyun 	{0x4022, 0x04},
506*4882a593Smuzhiyun 	{0x4023, 0xb9},
507*4882a593Smuzhiyun 	{0x4024, 0x05},
508*4882a593Smuzhiyun 	{0x4025, 0x2a},
509*4882a593Smuzhiyun 	{0x4026, 0x05},
510*4882a593Smuzhiyun 	{0x4027, 0x2b},
511*4882a593Smuzhiyun 	{0x4028, 0x00},
512*4882a593Smuzhiyun 	{0x4029, 0x02},
513*4882a593Smuzhiyun 	{0x402a, 0x04},
514*4882a593Smuzhiyun 	{0x402b, 0x04},
515*4882a593Smuzhiyun 	{0x402c, 0x02},
516*4882a593Smuzhiyun 	{0x402d, 0x02},
517*4882a593Smuzhiyun 	{0x402e, 0x08},
518*4882a593Smuzhiyun 	{0x402f, 0x02},
519*4882a593Smuzhiyun 	{0x401f, 0x00},
520*4882a593Smuzhiyun 	{0x4034, 0x3f},
521*4882a593Smuzhiyun 	{0x403d, 0x04},
522*4882a593Smuzhiyun 	{0x4300, 0xff},
523*4882a593Smuzhiyun 	{0x4301, 0x00},
524*4882a593Smuzhiyun 	{0x4302, 0x0f},
525*4882a593Smuzhiyun 	{0x4316, 0x00},
526*4882a593Smuzhiyun 	{0x4500, 0x38},
527*4882a593Smuzhiyun 	{0x4503, 0x18},
528*4882a593Smuzhiyun 	{0x4600, 0x00},
529*4882a593Smuzhiyun 	{0x4601, 0xcb},
530*4882a593Smuzhiyun 	{0x481f, 0x32},
531*4882a593Smuzhiyun 	{0x4837, 0x16},
532*4882a593Smuzhiyun 	{0x4850, 0x10},
533*4882a593Smuzhiyun 	{0x4851, 0x32},
534*4882a593Smuzhiyun 	{0x4b00, 0x2a},
535*4882a593Smuzhiyun 	{0x4b0d, 0x00},
536*4882a593Smuzhiyun 	{0x4d00, 0x04},
537*4882a593Smuzhiyun 	{0x4d01, 0x18},
538*4882a593Smuzhiyun 	{0x4d02, 0xc3},
539*4882a593Smuzhiyun 	{0x4d03, 0xff},
540*4882a593Smuzhiyun 	{0x4d04, 0xff},
541*4882a593Smuzhiyun 	{0x4d05, 0xff},
542*4882a593Smuzhiyun 	{0x5000, 0x7e},
543*4882a593Smuzhiyun 	{0x5001, 0x01},
544*4882a593Smuzhiyun 	{0x5002, 0x08},
545*4882a593Smuzhiyun 	{0x5003, 0x20},
546*4882a593Smuzhiyun 	{0x5046, 0x12},
547*4882a593Smuzhiyun 	{0x5901, 0x00},
548*4882a593Smuzhiyun 	{0x5e00, 0x00},
549*4882a593Smuzhiyun 	{0x5e01, 0x41},
550*4882a593Smuzhiyun 	{0x382d, 0x7f},
551*4882a593Smuzhiyun 	{0x4825, 0x3a},
552*4882a593Smuzhiyun 	{0x4826, 0x40},
553*4882a593Smuzhiyun 	{0x4808, 0x25},
554*4882a593Smuzhiyun 	//{0x0100, 0x01},
555*4882a593Smuzhiyun 	{REG_NULL, 0x00},
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun /*
559*4882a593Smuzhiyun  * Xclk 24Mhz
560*4882a593Smuzhiyun  * max_framerate 30fps
561*4882a593Smuzhiyun  * mipi_datarate per lane 720Mbps
562*4882a593Smuzhiyun  */
563*4882a593Smuzhiyun static const struct regval ov8858_1632x1224_regs_r1a_2lane[] = {
564*4882a593Smuzhiyun 	{0x0100, 0x00},
565*4882a593Smuzhiyun 	{0x030e, 0x00}, // pll2_rdiv
566*4882a593Smuzhiyun 	{0x030f, 0x09}, // pll2_divsp
567*4882a593Smuzhiyun 	{0x0312, 0x01}, // pll2_pre_div0, pll2_r_divdac
568*4882a593Smuzhiyun 	{0x3015, 0x01}, //
569*4882a593Smuzhiyun 	{0x3501, 0x4d}, // exposure M
570*4882a593Smuzhiyun 	{0x3502, 0x40}, // exposure L
571*4882a593Smuzhiyun 	//{0x3508, 0x04}, // gain H
572*4882a593Smuzhiyun 	{0x3706, 0x35},
573*4882a593Smuzhiyun 	{0x370a, 0x00},
574*4882a593Smuzhiyun 	{0x370b, 0xb5},
575*4882a593Smuzhiyun 	{0x3778, 0x1b},
576*4882a593Smuzhiyun 	{0x3808, 0x06}, // x output size H
577*4882a593Smuzhiyun 	{0x3809, 0x60}, // x output size L
578*4882a593Smuzhiyun 	{0x380a, 0x04}, // y output size H
579*4882a593Smuzhiyun 	{0x380b, 0xc8}, // y output size L
580*4882a593Smuzhiyun 	{0x380c, 0x07}, // HTS H
581*4882a593Smuzhiyun 	{0x380d, 0x88}, // HTS L
582*4882a593Smuzhiyun 	{0x380e, 0x04}, // VTS H
583*4882a593Smuzhiyun 	{0x380f, 0xdc}, // VTS L
584*4882a593Smuzhiyun 	{0x3814, 0x03}, // x odd inc
585*4882a593Smuzhiyun 	{0x3821, 0x67}, // mirror on, bin on
586*4882a593Smuzhiyun 	{0x382a, 0x03}, // y odd inc
587*4882a593Smuzhiyun 	{0x3830, 0x08},
588*4882a593Smuzhiyun 	{0x3836, 0x02},
589*4882a593Smuzhiyun 	{0x3f0a, 0x80},
590*4882a593Smuzhiyun 	{0x4001, 0x10}, // total 128 black column
591*4882a593Smuzhiyun 	{0x4022, 0x04}, // Anchor left end H
592*4882a593Smuzhiyun 	{0x4023, 0xb9}, // Anchor left end L
593*4882a593Smuzhiyun 	{0x4024, 0x05}, // Anchor right start H
594*4882a593Smuzhiyun 	{0x4025, 0x2a}, // Anchor right start L
595*4882a593Smuzhiyun 	{0x4026, 0x05}, // Anchor right end H
596*4882a593Smuzhiyun 	{0x4027, 0x2b}, // Anchor right end L
597*4882a593Smuzhiyun 	{0x402b, 0x04}, // top black line number
598*4882a593Smuzhiyun 	{0x402e, 0x08}, // bottom black line start
599*4882a593Smuzhiyun 	{0x4500, 0x38},
600*4882a593Smuzhiyun 	{0x4600, 0x00},
601*4882a593Smuzhiyun 	{0x4601, 0xcb},
602*4882a593Smuzhiyun 	{0x382d, 0x7f},
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	{REG_NULL, 0x00},
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun /*
608*4882a593Smuzhiyun  * Xclk 24Mhz
609*4882a593Smuzhiyun  * max_framerate 15fps
610*4882a593Smuzhiyun  * mipi_datarate per lane 720Mbps
611*4882a593Smuzhiyun  */
612*4882a593Smuzhiyun static const struct regval ov8858_3264x2448_regs_r1a_2lane[] = {
613*4882a593Smuzhiyun 	{0x0100, 0x00},
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	{0x030e, 0x02}, // pll2_rdiv
616*4882a593Smuzhiyun 	{0x030f, 0x04}, // pll2_divsp
617*4882a593Smuzhiyun 	{0x0312, 0x03}, // pll2_pre_div0, pll2_r_divdac
618*4882a593Smuzhiyun 	{0x3015, 0x00},
619*4882a593Smuzhiyun 	{0x3501, 0x9a},
620*4882a593Smuzhiyun 	{0x3502, 0x20},
621*4882a593Smuzhiyun 	//{0x3508, 0x02},
622*4882a593Smuzhiyun 	{0x3706, 0x6a},
623*4882a593Smuzhiyun 	{0x370a, 0x01},
624*4882a593Smuzhiyun 	{0x370b, 0x6a},
625*4882a593Smuzhiyun 	{0x3778, 0x32},
626*4882a593Smuzhiyun 	{0x3808, 0x0c}, // x output size H
627*4882a593Smuzhiyun 	{0x3809, 0xc0}, // x output size L
628*4882a593Smuzhiyun 	{0x380a, 0x09}, // y output size H
629*4882a593Smuzhiyun 	{0x380b, 0x90}, // y output size L
630*4882a593Smuzhiyun 	{0x380c, 0x07}, // HTS H
631*4882a593Smuzhiyun 	{0x380d, 0x94}, // HTS L
632*4882a593Smuzhiyun 	{0x380e, 0x09}, // VTS H
633*4882a593Smuzhiyun 	{0x380f, 0xaa}, // VTS L
634*4882a593Smuzhiyun 	{0x3814, 0x01}, // x odd inc
635*4882a593Smuzhiyun 	{0x3821, 0x46}, // mirror on, bin off
636*4882a593Smuzhiyun 	{0x382a, 0x01}, // y odd inc
637*4882a593Smuzhiyun 	{0x3830, 0x06},
638*4882a593Smuzhiyun 	{0x3836, 0x01},
639*4882a593Smuzhiyun 	{0x3f0a, 0x00},
640*4882a593Smuzhiyun 	{0x4001, 0x00}, // total 256 black column
641*4882a593Smuzhiyun 	{0x4022, 0x0b}, // Anchor left end H
642*4882a593Smuzhiyun 	{0x4023, 0xc3}, // Anchor left end L
643*4882a593Smuzhiyun 	{0x4024, 0x0c}, // Anchor right start H
644*4882a593Smuzhiyun 	{0x4025, 0x36}, // Anchor right start L
645*4882a593Smuzhiyun 	{0x4026, 0x0c}, // Anchor right end H
646*4882a593Smuzhiyun 	{0x4027, 0x37}, // Anchor right end L
647*4882a593Smuzhiyun 	{0x402b, 0x08}, // top black line number
648*4882a593Smuzhiyun 	{0x402e, 0x0c}, // bottom black line start
649*4882a593Smuzhiyun 	{0x4500, 0x58},
650*4882a593Smuzhiyun 	{0x4600, 0x01},
651*4882a593Smuzhiyun 	{0x4601, 0x97},
652*4882a593Smuzhiyun 	{0x382d, 0xff},
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	{REG_NULL, 0x00},
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun /*
658*4882a593Smuzhiyun  * Xclk 24Mhz
659*4882a593Smuzhiyun  */
660*4882a593Smuzhiyun static const struct regval ov8858_global_regs_r1a_4lane[] = {
661*4882a593Smuzhiyun 	// MIPI=720Mbps, SysClk=72Mhz,Dac Clock=360Mhz.
662*4882a593Smuzhiyun 	{0x0103, 0x01}, //software reset
663*4882a593Smuzhiyun 	{0x0100, 0x00}, //software standby
664*4882a593Smuzhiyun 	{0x0100, 0x00}, //
665*4882a593Smuzhiyun 	{0x0100, 0x00}, //
666*4882a593Smuzhiyun 	{0x0100, 0x00}, //
667*4882a593Smuzhiyun 	{0x0302, 0x1e}, //pll1_multi
668*4882a593Smuzhiyun 	{0x0303, 0x00}, //pll1_divm
669*4882a593Smuzhiyun 	{0x0304, 0x03}, //pll1_div_mipi
670*4882a593Smuzhiyun 	{0x030e, 0x00}, //pll2_rdiv
671*4882a593Smuzhiyun 	{0x030f, 0x09}, //pll2_divsp
672*4882a593Smuzhiyun 	{0x0312, 0x01}, //pll2_pre_div0, pll2_r_divdac
673*4882a593Smuzhiyun 	{0x031e, 0x0c}, //pll1_no_lat
674*4882a593Smuzhiyun 	{0x3600, 0x00},
675*4882a593Smuzhiyun 	{0x3601, 0x00},
676*4882a593Smuzhiyun 	{0x3602, 0x00},
677*4882a593Smuzhiyun 	{0x3603, 0x00},
678*4882a593Smuzhiyun 	{0x3604, 0x22},
679*4882a593Smuzhiyun 	{0x3605, 0x30},
680*4882a593Smuzhiyun 	{0x3606, 0x00},
681*4882a593Smuzhiyun 	{0x3607, 0x20},
682*4882a593Smuzhiyun 	{0x3608, 0x11},
683*4882a593Smuzhiyun 	{0x3609, 0x28},
684*4882a593Smuzhiyun 	{0x360a, 0x00},
685*4882a593Smuzhiyun 	{0x360b, 0x06},
686*4882a593Smuzhiyun 	{0x360c, 0xdc},
687*4882a593Smuzhiyun 	{0x360d, 0x40},
688*4882a593Smuzhiyun 	{0x360e, 0x0c},
689*4882a593Smuzhiyun 	{0x360f, 0x20},
690*4882a593Smuzhiyun 	{0x3610, 0x07},
691*4882a593Smuzhiyun 	{0x3611, 0x20},
692*4882a593Smuzhiyun 	{0x3612, 0x88},
693*4882a593Smuzhiyun 	{0x3613, 0x80},
694*4882a593Smuzhiyun 	{0x3614, 0x58},
695*4882a593Smuzhiyun 	{0x3615, 0x00},
696*4882a593Smuzhiyun 	{0x3616, 0x4a},
697*4882a593Smuzhiyun 	{0x3617, 0xb0},
698*4882a593Smuzhiyun 	{0x3618, 0x56},
699*4882a593Smuzhiyun 	{0x3619, 0x70},
700*4882a593Smuzhiyun 	{0x361a, 0x99},
701*4882a593Smuzhiyun 	{0x361b, 0x00},
702*4882a593Smuzhiyun 	{0x361c, 0x07},
703*4882a593Smuzhiyun 	{0x361d, 0x00},
704*4882a593Smuzhiyun 	{0x361e, 0x00},
705*4882a593Smuzhiyun 	{0x361f, 0x00},
706*4882a593Smuzhiyun 	{0x3638, 0xff},
707*4882a593Smuzhiyun 	{0x3633, 0x0c},
708*4882a593Smuzhiyun 	{0x3634, 0x0c},
709*4882a593Smuzhiyun 	{0x3635, 0x0c},
710*4882a593Smuzhiyun 	{0x3636, 0x0c},
711*4882a593Smuzhiyun 	{0x3645, 0x13},
712*4882a593Smuzhiyun 	{0x3646, 0x83},
713*4882a593Smuzhiyun 	{0x364a, 0x07},
714*4882a593Smuzhiyun 	{0x3015, 0x01}, //
715*4882a593Smuzhiyun 	{0x3018, 0x72}, //MIPI 4 lane
716*4882a593Smuzhiyun 	{0x3020, 0x93}, //Clock switch output normal, pclk_div =/1
717*4882a593Smuzhiyun 	{0x3022, 0x01}, //pd_mipi enable when rst_sync
718*4882a593Smuzhiyun 	{0x3031, 0x0a}, //MIPI 10-bit mode
719*4882a593Smuzhiyun 	{0x3034, 0x00},
720*4882a593Smuzhiyun 	{0x3106, 0x01}, //sclk_div, sclk_pre_div
721*4882a593Smuzhiyun 	{0x3305, 0xf1},
722*4882a593Smuzhiyun 	{0x3308, 0x00},
723*4882a593Smuzhiyun 	{0x3309, 0x28},
724*4882a593Smuzhiyun 	{0x330a, 0x00},
725*4882a593Smuzhiyun 	{0x330b, 0x20},
726*4882a593Smuzhiyun 	{0x330c, 0x00},
727*4882a593Smuzhiyun 	{0x330d, 0x00},
728*4882a593Smuzhiyun 	{0x330e, 0x00},
729*4882a593Smuzhiyun 	{0x330f, 0x40},
730*4882a593Smuzhiyun 	{0x3307, 0x04},
731*4882a593Smuzhiyun 	{0x3500, 0x00}, //exposure H
732*4882a593Smuzhiyun 	{0x3501, 0x4d}, //exposure M
733*4882a593Smuzhiyun 	{0x3502, 0x40}, //exposure L
734*4882a593Smuzhiyun 	{0x3503, 0x00}, //gain delay 1 frame, exposure delay 1 frame, real gain
735*4882a593Smuzhiyun 	{0x3505, 0x80}, //gain option
736*4882a593Smuzhiyun 	{0x3508, 0x04}, //gain H
737*4882a593Smuzhiyun 	{0x3509, 0x00}, //gain L
738*4882a593Smuzhiyun 	{0x350c, 0x00}, //short gain H
739*4882a593Smuzhiyun 	{0x350d, 0x80}, //short gain L
740*4882a593Smuzhiyun 	{0x3510, 0x00}, //short exposure H
741*4882a593Smuzhiyun 	{0x3511, 0x02}, //short exposure M
742*4882a593Smuzhiyun 	{0x3512, 0x00}, //short exposure L
743*4882a593Smuzhiyun 	{0x3700, 0x18},
744*4882a593Smuzhiyun 	{0x3701, 0x0c},
745*4882a593Smuzhiyun 	{0x3702, 0x28},
746*4882a593Smuzhiyun 	{0x3703, 0x19},
747*4882a593Smuzhiyun 	{0x3704, 0x14},
748*4882a593Smuzhiyun 	{0x3705, 0x00},
749*4882a593Smuzhiyun 	{0x3706, 0x35},
750*4882a593Smuzhiyun 	{0x3707, 0x04},
751*4882a593Smuzhiyun 	{0x3708, 0x24},
752*4882a593Smuzhiyun 	{0x3709, 0x33},
753*4882a593Smuzhiyun 	{0x370a, 0x00},
754*4882a593Smuzhiyun 	{0x370b, 0xb5},
755*4882a593Smuzhiyun 	{0x370c, 0x04},
756*4882a593Smuzhiyun 	{0x3718, 0x12},
757*4882a593Smuzhiyun 	{0x3719, 0x31},
758*4882a593Smuzhiyun 	{0x3712, 0x42},
759*4882a593Smuzhiyun 	{0x3714, 0x24},
760*4882a593Smuzhiyun 	{0x371e, 0x19},
761*4882a593Smuzhiyun 	{0x371f, 0x40},
762*4882a593Smuzhiyun 	{0x3720, 0x05},
763*4882a593Smuzhiyun 	{0x3721, 0x05},
764*4882a593Smuzhiyun 	{0x3724, 0x06},
765*4882a593Smuzhiyun 	{0x3725, 0x01},
766*4882a593Smuzhiyun 	{0x3726, 0x06},
767*4882a593Smuzhiyun 	{0x3728, 0x05},
768*4882a593Smuzhiyun 	{0x3729, 0x02},
769*4882a593Smuzhiyun 	{0x372a, 0x03},
770*4882a593Smuzhiyun 	{0x372b, 0x53},
771*4882a593Smuzhiyun 	{0x372c, 0xa3},
772*4882a593Smuzhiyun 	{0x372d, 0x53},
773*4882a593Smuzhiyun 	{0x372e, 0x06},
774*4882a593Smuzhiyun 	{0x372f, 0x10},
775*4882a593Smuzhiyun 	{0x3730, 0x01},
776*4882a593Smuzhiyun 	{0x3731, 0x06},
777*4882a593Smuzhiyun 	{0x3732, 0x14},
778*4882a593Smuzhiyun 	{0x3733, 0x10},
779*4882a593Smuzhiyun 	{0x3734, 0x40},
780*4882a593Smuzhiyun 	{0x3736, 0x20},
781*4882a593Smuzhiyun 	{0x373a, 0x05},
782*4882a593Smuzhiyun 	{0x373b, 0x06},
783*4882a593Smuzhiyun 	{0x373c, 0x0a},
784*4882a593Smuzhiyun 	{0x373e, 0x03},
785*4882a593Smuzhiyun 	{0x3755, 0x10},
786*4882a593Smuzhiyun 	{0x3758, 0x00},
787*4882a593Smuzhiyun 	{0x3759, 0x4c},
788*4882a593Smuzhiyun 	{0x375a, 0x06},
789*4882a593Smuzhiyun 	{0x375b, 0x13},
790*4882a593Smuzhiyun 	{0x375c, 0x20},
791*4882a593Smuzhiyun 	{0x375d, 0x02},
792*4882a593Smuzhiyun 	{0x375e, 0x00},
793*4882a593Smuzhiyun 	{0x375f, 0x14},
794*4882a593Smuzhiyun 	{0x3768, 0x22},
795*4882a593Smuzhiyun 	{0x3769, 0x44},
796*4882a593Smuzhiyun 	{0x376a, 0x44},
797*4882a593Smuzhiyun 	{0x3761, 0x00},
798*4882a593Smuzhiyun 	{0x3762, 0x00},
799*4882a593Smuzhiyun 	{0x3763, 0x00},
800*4882a593Smuzhiyun 	{0x3766, 0xff},
801*4882a593Smuzhiyun 	{0x376b, 0x00},
802*4882a593Smuzhiyun 	{0x3772, 0x23},
803*4882a593Smuzhiyun 	{0x3773, 0x02},
804*4882a593Smuzhiyun 	{0x3774, 0x16},
805*4882a593Smuzhiyun 	{0x3775, 0x12},
806*4882a593Smuzhiyun 	{0x3776, 0x04},
807*4882a593Smuzhiyun 	{0x3777, 0x00},
808*4882a593Smuzhiyun 	{0x3778, 0x1b},
809*4882a593Smuzhiyun 	{0x37a0, 0x44},
810*4882a593Smuzhiyun 	{0x37a1, 0x3d},
811*4882a593Smuzhiyun 	{0x37a2, 0x3d},
812*4882a593Smuzhiyun 	{0x37a3, 0x00},
813*4882a593Smuzhiyun 	{0x37a4, 0x00},
814*4882a593Smuzhiyun 	{0x37a5, 0x00},
815*4882a593Smuzhiyun 	{0x37a6, 0x00},
816*4882a593Smuzhiyun 	{0x37a7, 0x44},
817*4882a593Smuzhiyun 	{0x37a8, 0x4c},
818*4882a593Smuzhiyun 	{0x37a9, 0x4c},
819*4882a593Smuzhiyun 	{0x3760, 0x00},
820*4882a593Smuzhiyun 	{0x376f, 0x01},
821*4882a593Smuzhiyun 	{0x37aa, 0x44},
822*4882a593Smuzhiyun 	{0x37ab, 0x2e},
823*4882a593Smuzhiyun 	{0x37ac, 0x2e},
824*4882a593Smuzhiyun 	{0x37ad, 0x33},
825*4882a593Smuzhiyun 	{0x37ae, 0x0d},
826*4882a593Smuzhiyun 	{0x37af, 0x0d},
827*4882a593Smuzhiyun 	{0x37b0, 0x00},
828*4882a593Smuzhiyun 	{0x37b1, 0x00},
829*4882a593Smuzhiyun 	{0x37b2, 0x00},
830*4882a593Smuzhiyun 	{0x37b3, 0x42},
831*4882a593Smuzhiyun 	{0x37b4, 0x42},
832*4882a593Smuzhiyun 	{0x37b5, 0x33},
833*4882a593Smuzhiyun 	{0x37b6, 0x00},
834*4882a593Smuzhiyun 	{0x37b7, 0x00},
835*4882a593Smuzhiyun 	{0x37b8, 0x00},
836*4882a593Smuzhiyun 	{0x37b9, 0xff},
837*4882a593Smuzhiyun 	{0x3800, 0x00}, //x start H
838*4882a593Smuzhiyun 	{0x3801, 0x0c}, //x start L
839*4882a593Smuzhiyun 	{0x3802, 0x00}, //y start H
840*4882a593Smuzhiyun 	{0x3803, 0x0c}, //y start L
841*4882a593Smuzhiyun 	{0x3804, 0x0c}, //x end H
842*4882a593Smuzhiyun 	{0x3805, 0xd3}, //x end L
843*4882a593Smuzhiyun 	{0x3806, 0x09}, //y end H
844*4882a593Smuzhiyun 	{0x3807, 0xa3}, //y end L
845*4882a593Smuzhiyun 	{0x3808, 0x06}, //x output size H
846*4882a593Smuzhiyun 	{0x3809, 0x60}, //x output size L
847*4882a593Smuzhiyun 	{0x380a, 0x04}, //y output size H
848*4882a593Smuzhiyun 	{0x380b, 0xc8}, //y output size L
849*4882a593Smuzhiyun 	{0x380c, 0x07}, //03}, //HTS H
850*4882a593Smuzhiyun 	{0x380d, 0x88}, //c4}, //HTS L
851*4882a593Smuzhiyun 	{0x380e, 0x04}, //VTS H
852*4882a593Smuzhiyun 	{0x380f, 0xdc}, //VTS L
853*4882a593Smuzhiyun 	{0x3810, 0x00}, //ISP x win H
854*4882a593Smuzhiyun 	{0x3811, 0x04}, //ISP x win L
855*4882a593Smuzhiyun 	{0x3813, 0x02}, //ISP y win L
856*4882a593Smuzhiyun 	{0x3814, 0x03}, //x odd inc
857*4882a593Smuzhiyun 	{0x3815, 0x01}, //x even inc
858*4882a593Smuzhiyun 	{0x3820, 0x00}, //vflip off
859*4882a593Smuzhiyun 	{0x3821, 0x67}, //mirror on, bin on
860*4882a593Smuzhiyun 	{0x382a, 0x03}, //y odd inc
861*4882a593Smuzhiyun 	{0x382b, 0x01}, //y even inc
862*4882a593Smuzhiyun 	{0x3830, 0x08},
863*4882a593Smuzhiyun 	{0x3836, 0x02},
864*4882a593Smuzhiyun 	{0x3837, 0x18},
865*4882a593Smuzhiyun 	{0x3841, 0xff}, //window auto size enable
866*4882a593Smuzhiyun 	{0x3846, 0x48},
867*4882a593Smuzhiyun 	{0x3d85, 0x14}, //OTP power up load data enable, setting disable
868*4882a593Smuzhiyun 	{0x3f08, 0x08},
869*4882a593Smuzhiyun 	{0x3f0a, 0x80},
870*4882a593Smuzhiyun 	{0x4000, 0xf1}, //out_range/format/gain/exp_chg_trig, median filter enable
871*4882a593Smuzhiyun 	{0x4001, 0x10}, //total 128 black column
872*4882a593Smuzhiyun 	{0x4005, 0x10}, //BLC target L
873*4882a593Smuzhiyun 	{0x4002, 0x27}, //value used to limit BLC offset
874*4882a593Smuzhiyun 	{0x4009, 0x81}, //final BLC offset limitation enable
875*4882a593Smuzhiyun 	{0x400b, 0x0c}, //DCBLC on, DCBLC manual mode on
876*4882a593Smuzhiyun 	{0x401b, 0x00}, //zero line R coefficient
877*4882a593Smuzhiyun 	{0x401d, 0x00}, //zoro line T coefficient
878*4882a593Smuzhiyun 	{0x4020, 0x00}, //Anchor left start H
879*4882a593Smuzhiyun 	{0x4021, 0x04}, //Anchor left start L
880*4882a593Smuzhiyun 	{0x4022, 0x04}, //Anchor left end H
881*4882a593Smuzhiyun 	{0x4023, 0xb9}, //Anchor left end L
882*4882a593Smuzhiyun 	{0x4024, 0x05}, //Anchor right start H
883*4882a593Smuzhiyun 	{0x4025, 0x2a}, //Anchor right start L
884*4882a593Smuzhiyun 	{0x4026, 0x05}, //Anchor right end H
885*4882a593Smuzhiyun 	{0x4027, 0x2b}, //Anchor right end L
886*4882a593Smuzhiyun 	{0x4028, 0x00}, //top zero line start
887*4882a593Smuzhiyun 	{0x4029, 0x02}, //top zero line number
888*4882a593Smuzhiyun 	{0x402a, 0x04}, //top black line start
889*4882a593Smuzhiyun 	{0x402b, 0x04}, //top black line number
890*4882a593Smuzhiyun 	{0x402c, 0x02}, //bottom zero line start
891*4882a593Smuzhiyun 	{0x402d, 0x02}, //bottom zoro line number
892*4882a593Smuzhiyun 	{0x402e, 0x08}, //bottom black line start
893*4882a593Smuzhiyun 	{0x402f, 0x02}, //bottom black line number
894*4882a593Smuzhiyun 	{0x401f, 0x00}, //interpolation x & y disable, Anchor one disable
895*4882a593Smuzhiyun 	{0x4034, 0x3f},
896*4882a593Smuzhiyun 	{0x403d, 0x04}, //md_precision_en
897*4882a593Smuzhiyun 	{0x4300, 0xff}, //clip max H
898*4882a593Smuzhiyun 	{0x4301, 0x00}, //clip min H
899*4882a593Smuzhiyun 	{0x4302, 0x0f}, //clip min L, clip max L
900*4882a593Smuzhiyun 	{0x4316, 0x00},
901*4882a593Smuzhiyun 	{0x4500, 0x38},
902*4882a593Smuzhiyun 	{0x4503, 0x18},
903*4882a593Smuzhiyun 	{0x4600, 0x00},
904*4882a593Smuzhiyun 	{0x4601, 0xcb},
905*4882a593Smuzhiyun 	{0x481f, 0x32}, //clk prepare min
906*4882a593Smuzhiyun 	{0x4837, 0x16}, //global timing
907*4882a593Smuzhiyun 	{0x4850, 0x10}, //lane 1 = 1, lane 0 = 0
908*4882a593Smuzhiyun 	{0x4851, 0x32}, //lane 3 = 3, lane 2 = 2
909*4882a593Smuzhiyun 	{0x4b00, 0x2a},
910*4882a593Smuzhiyun 	{0x4b0d, 0x00},
911*4882a593Smuzhiyun 	{0x4d00, 0x04}, //temperature sensor
912*4882a593Smuzhiyun 	{0x4d01, 0x18},
913*4882a593Smuzhiyun 	{0x4d02, 0xc3},
914*4882a593Smuzhiyun 	{0x4d03, 0xff},
915*4882a593Smuzhiyun 	{0x4d04, 0xff},
916*4882a593Smuzhiyun 	{0x4d05, 0xff}, //temperature sensor
917*4882a593Smuzhiyun 	{0x5000, 0x7e}, //slave/master AWB gain/statistics enable, BPC/WPC on
918*4882a593Smuzhiyun 	{0x5001, 0x01}, //BLC on
919*4882a593Smuzhiyun 	{0x5002, 0x08}, //H scale off, WBMATCH off, OTP_DPC off
920*4882a593Smuzhiyun 	{0x5003, 0x20}, //; DPC_DBC buffer control enable, WB
921*4882a593Smuzhiyun 	{0x5046, 0x12},
922*4882a593Smuzhiyun 	{0x5901, 0x00}, //H skip off, V skip off
923*4882a593Smuzhiyun 	{0x5e00, 0x00}, //test pattern off
924*4882a593Smuzhiyun 	{0x5e01, 0x41}, //window cut enable
925*4882a593Smuzhiyun 	{0x382d, 0x7f},
926*4882a593Smuzhiyun 	{0x4825, 0x3a}, //lpx_p_min
927*4882a593Smuzhiyun 	{0x4826, 0x40}, //hs_prepare_min
928*4882a593Smuzhiyun 	{0x4808, 0x25}, //wake up
929*4882a593Smuzhiyun 	{REG_NULL, 0x00},
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun /*
933*4882a593Smuzhiyun  * Xclk 24Mhz
934*4882a593Smuzhiyun  * max_framerate 30fps
935*4882a593Smuzhiyun  * mipi_datarate per lane 720Mbps
936*4882a593Smuzhiyun  */
937*4882a593Smuzhiyun static const struct regval ov8858_3264x2448_regs_r1a_4lane[] = {
938*4882a593Smuzhiyun 	{0x0100, 0x00},
939*4882a593Smuzhiyun 	{0x030f, 0x04}, //pll2_divsp
940*4882a593Smuzhiyun 	{0x3501, 0x9a}, //exposure M
941*4882a593Smuzhiyun 	{0x3502, 0x20}, //exposure L
942*4882a593Smuzhiyun 	//{0x3508, 0x02}, //gain H
943*4882a593Smuzhiyun 	{0x3700, 0x30},
944*4882a593Smuzhiyun 	{0x3701, 0x18},
945*4882a593Smuzhiyun 	{0x3702, 0x50},
946*4882a593Smuzhiyun 	{0x3703, 0x32},
947*4882a593Smuzhiyun 	{0x3704, 0x28},
948*4882a593Smuzhiyun 	{0x3706, 0x6a},
949*4882a593Smuzhiyun 	{0x3707, 0x08},
950*4882a593Smuzhiyun 	{0x3708, 0x48},
951*4882a593Smuzhiyun 	{0x3709, 0x66},
952*4882a593Smuzhiyun 	{0x370a, 0x01},
953*4882a593Smuzhiyun 	{0x370b, 0x6a},
954*4882a593Smuzhiyun 	{0x370c, 0x07},
955*4882a593Smuzhiyun 	{0x3718, 0x14},
956*4882a593Smuzhiyun 	{0x3712, 0x44},
957*4882a593Smuzhiyun 	{0x371e, 0x31},
958*4882a593Smuzhiyun 	{0x371f, 0x7f},
959*4882a593Smuzhiyun 	{0x3720, 0x0a},
960*4882a593Smuzhiyun 	{0x3721, 0x0a},
961*4882a593Smuzhiyun 	{0x3724, 0x0c},
962*4882a593Smuzhiyun 	{0x3725, 0x02},
963*4882a593Smuzhiyun 	{0x3726, 0x0c},
964*4882a593Smuzhiyun 	{0x3728, 0x0a},
965*4882a593Smuzhiyun 	{0x3729, 0x03},
966*4882a593Smuzhiyun 	{0x372a, 0x06},
967*4882a593Smuzhiyun 	{0x372b, 0xa6},
968*4882a593Smuzhiyun 	{0x372c, 0xa6},
969*4882a593Smuzhiyun 	{0x372d, 0xa6},
970*4882a593Smuzhiyun 	{0x372e, 0x0c},
971*4882a593Smuzhiyun 	{0x372f, 0x20},
972*4882a593Smuzhiyun 	{0x3730, 0x02},
973*4882a593Smuzhiyun 	{0x3731, 0x0c},
974*4882a593Smuzhiyun 	{0x3732, 0x28},
975*4882a593Smuzhiyun 	{0x3736, 0x30},
976*4882a593Smuzhiyun 	{0x373a, 0x0a},
977*4882a593Smuzhiyun 	{0x373b, 0x0b},
978*4882a593Smuzhiyun 	{0x373c, 0x14},
979*4882a593Smuzhiyun 	{0x373e, 0x06},
980*4882a593Smuzhiyun 	{0x375a, 0x0c},
981*4882a593Smuzhiyun 	{0x375b, 0x26},
982*4882a593Smuzhiyun 	{0x375d, 0x04},
983*4882a593Smuzhiyun 	{0x375f, 0x28},
984*4882a593Smuzhiyun 	{0x3772, 0x46},
985*4882a593Smuzhiyun 	{0x3773, 0x04},
986*4882a593Smuzhiyun 	{0x3774, 0x2c},
987*4882a593Smuzhiyun 	{0x3775, 0x13},
988*4882a593Smuzhiyun 	{0x3776, 0x08},
989*4882a593Smuzhiyun 	{0x3778, 0x16},
990*4882a593Smuzhiyun 	{0x37a0, 0x88},
991*4882a593Smuzhiyun 	{0x37a1, 0x7a},
992*4882a593Smuzhiyun 	{0x37a2, 0x7a},
993*4882a593Smuzhiyun 	{0x37a7, 0x88},
994*4882a593Smuzhiyun 	{0x37a8, 0x98},
995*4882a593Smuzhiyun 	{0x37a9, 0x98},
996*4882a593Smuzhiyun 	{0x37aa, 0x88},
997*4882a593Smuzhiyun 	{0x37ab, 0x5c},
998*4882a593Smuzhiyun 	{0x37ac, 0x5c},
999*4882a593Smuzhiyun 	{0x37ad, 0x55},
1000*4882a593Smuzhiyun 	{0x37ae, 0x19},
1001*4882a593Smuzhiyun 	{0x37af, 0x19},
1002*4882a593Smuzhiyun 	{0x37b3, 0x84},
1003*4882a593Smuzhiyun 	{0x37b4, 0x84},
1004*4882a593Smuzhiyun 	{0x37b5, 0x66},
1005*4882a593Smuzhiyun 	{0x3808, 0x0c}, //x output size H
1006*4882a593Smuzhiyun 	{0x3809, 0xc0}, //x output size L
1007*4882a593Smuzhiyun 	{0x380a, 0x09}, //y output size H
1008*4882a593Smuzhiyun 	{0x380b, 0x90}, //y output size L
1009*4882a593Smuzhiyun 	{0x380c, 0x07}, //HTS H
1010*4882a593Smuzhiyun 	{0x380d, 0x94}, //HTS L
1011*4882a593Smuzhiyun 	{0x380e, 0x09}, //VTS H
1012*4882a593Smuzhiyun 	{0x380f, 0xaa}, //VTS L
1013*4882a593Smuzhiyun 	{0x3814, 0x01}, //x odd inc
1014*4882a593Smuzhiyun 	{0x3821, 0x46}, //mirror on, bin off
1015*4882a593Smuzhiyun 	{0x382a, 0x01}, //y odd inc
1016*4882a593Smuzhiyun 	{0x3830, 0x06},
1017*4882a593Smuzhiyun 	{0x3836, 0x01},
1018*4882a593Smuzhiyun 	{0x3f08, 0x08},
1019*4882a593Smuzhiyun 	{0x3f0a, 0x00},
1020*4882a593Smuzhiyun 	{0x4001, 0x00}, //total 256 black column
1021*4882a593Smuzhiyun 	{0x4022, 0x0b}, //Anchor left end H
1022*4882a593Smuzhiyun 	{0x4023, 0xc3}, //Anchor left end L
1023*4882a593Smuzhiyun 	{0x4024, 0x0c}, //Anchor right start H
1024*4882a593Smuzhiyun 	{0x4025, 0x36}, //Anchor right start L
1025*4882a593Smuzhiyun 	{0x4026, 0x0c}, //Anchor right end H
1026*4882a593Smuzhiyun 	{0x4027, 0x37}, //Anchor right end L
1027*4882a593Smuzhiyun 	{0x402b, 0x08}, //top black line number
1028*4882a593Smuzhiyun 	{0x402e, 0x0c}, //bottom black line start
1029*4882a593Smuzhiyun 	{0x4500, 0x58},
1030*4882a593Smuzhiyun 	{0x4600, 0x01},
1031*4882a593Smuzhiyun 	{0x4601, 0x97},
1032*4882a593Smuzhiyun 	{0x382d, 0xff},
1033*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1034*4882a593Smuzhiyun };
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun /*
1037*4882a593Smuzhiyun  * Xclk 24Mhz
1038*4882a593Smuzhiyun  */
1039*4882a593Smuzhiyun static const struct regval ov8858_global_regs_r2a_2lane[] = {
1040*4882a593Smuzhiyun 	// MIPI=720Mbps, SysClk=144Mhz,Dac Clock=360Mhz.
1041*4882a593Smuzhiyun 	//
1042*4882a593Smuzhiyun 	//
1043*4882a593Smuzhiyun 	// v00_01_00 (05/29/2014) : initial setting
1044*4882a593Smuzhiyun 	//
1045*4882a593Smuzhiyun 	// AM19 : 3617 <- 0xC0
1046*4882a593Smuzhiyun 	//
1047*4882a593Smuzhiyun 	// AM20 : change FWC_6K_EN to be default 0x3618=0x5a
1048*4882a593Smuzhiyun 	{0x0103, 0x01},// software reset for OVTATool only
1049*4882a593Smuzhiyun 	{0x0103, 0x01},// software reset
1050*4882a593Smuzhiyun 	{0x0100, 0x00},// software standby
1051*4882a593Smuzhiyun 	{0x0302, 0x1e},// pll1_multi
1052*4882a593Smuzhiyun 	{0x0303, 0x00},// pll1_divm
1053*4882a593Smuzhiyun 	{0x0304, 0x03},// pll1_div_mipi
1054*4882a593Smuzhiyun 	{0x030e, 0x02},// pll2_rdiv
1055*4882a593Smuzhiyun 	{0x030f, 0x04},// pll2_divsp
1056*4882a593Smuzhiyun 	{0x0312, 0x03},// pll2_pre_div0, pll2_r_divdac
1057*4882a593Smuzhiyun 	{0x031e, 0x0c},// pll1_no_lat
1058*4882a593Smuzhiyun 	{0x3600, 0x00},
1059*4882a593Smuzhiyun 	{0x3601, 0x00},
1060*4882a593Smuzhiyun 	{0x3602, 0x00},
1061*4882a593Smuzhiyun 	{0x3603, 0x00},
1062*4882a593Smuzhiyun 	{0x3604, 0x22},
1063*4882a593Smuzhiyun 	{0x3605, 0x20},
1064*4882a593Smuzhiyun 	{0x3606, 0x00},
1065*4882a593Smuzhiyun 	{0x3607, 0x20},
1066*4882a593Smuzhiyun 	{0x3608, 0x11},
1067*4882a593Smuzhiyun 	{0x3609, 0x28},
1068*4882a593Smuzhiyun 	{0x360a, 0x00},
1069*4882a593Smuzhiyun 	{0x360b, 0x05},
1070*4882a593Smuzhiyun 	{0x360c, 0xd4},
1071*4882a593Smuzhiyun 	{0x360d, 0x40},
1072*4882a593Smuzhiyun 	{0x360e, 0x0c},
1073*4882a593Smuzhiyun 	{0x360f, 0x20},
1074*4882a593Smuzhiyun 	{0x3610, 0x07},
1075*4882a593Smuzhiyun 	{0x3611, 0x20},
1076*4882a593Smuzhiyun 	{0x3612, 0x88},
1077*4882a593Smuzhiyun 	{0x3613, 0x80},
1078*4882a593Smuzhiyun 	{0x3614, 0x58},
1079*4882a593Smuzhiyun 	{0x3615, 0x00},
1080*4882a593Smuzhiyun 	{0x3616, 0x4a},
1081*4882a593Smuzhiyun 	{0x3617, 0x90},
1082*4882a593Smuzhiyun 	{0x3618, 0x5a},
1083*4882a593Smuzhiyun 	{0x3619, 0x70},
1084*4882a593Smuzhiyun 	{0x361a, 0x99},
1085*4882a593Smuzhiyun 	{0x361b, 0x0a},
1086*4882a593Smuzhiyun 	{0x361c, 0x07},
1087*4882a593Smuzhiyun 	{0x361d, 0x00},
1088*4882a593Smuzhiyun 	{0x361e, 0x00},
1089*4882a593Smuzhiyun 	{0x361f, 0x00},
1090*4882a593Smuzhiyun 	{0x3638, 0xff},
1091*4882a593Smuzhiyun 	{0x3633, 0x0f},
1092*4882a593Smuzhiyun 	{0x3634, 0x0f},
1093*4882a593Smuzhiyun 	{0x3635, 0x0f},
1094*4882a593Smuzhiyun 	{0x3636, 0x12},
1095*4882a593Smuzhiyun 	{0x3645, 0x13},
1096*4882a593Smuzhiyun 	{0x3646, 0x83},
1097*4882a593Smuzhiyun 	{0x364a, 0x07},
1098*4882a593Smuzhiyun 	{0x3015, 0x00},
1099*4882a593Smuzhiyun 	{0x3018, 0x32}, // MIPI 2 lane
1100*4882a593Smuzhiyun 	{0x3020, 0x93}, // Clock switch output normal, pclk_div =/1
1101*4882a593Smuzhiyun 	{0x3022, 0x01}, // pd_mipi enable when rst_sync
1102*4882a593Smuzhiyun 	{0x3031, 0x0a}, // MIPI 10-bit mode
1103*4882a593Smuzhiyun 	{0x3034, 0x00}, //
1104*4882a593Smuzhiyun 	{0x3106, 0x01}, // sclk_div, sclk_pre_div
1105*4882a593Smuzhiyun 	{0x3305, 0xf1},
1106*4882a593Smuzhiyun 	{0x3308, 0x00},
1107*4882a593Smuzhiyun 	{0x3309, 0x28},
1108*4882a593Smuzhiyun 	{0x330a, 0x00},
1109*4882a593Smuzhiyun 	{0x330b, 0x20},
1110*4882a593Smuzhiyun 	{0x330c, 0x00},
1111*4882a593Smuzhiyun 	{0x330d, 0x00},
1112*4882a593Smuzhiyun 	{0x330e, 0x00},
1113*4882a593Smuzhiyun 	{0x330f, 0x40},
1114*4882a593Smuzhiyun 	{0x3307, 0x04},
1115*4882a593Smuzhiyun 	{0x3500, 0x00}, // exposure H
1116*4882a593Smuzhiyun 	{0x3501, 0x4d}, // exposure M
1117*4882a593Smuzhiyun 	{0x3502, 0x40}, // exposure L
1118*4882a593Smuzhiyun 	{0x3503, 0x80}, // gain delay ?, exposure delay 1 frame, real gain
1119*4882a593Smuzhiyun 	{0x3505, 0x80}, // gain option
1120*4882a593Smuzhiyun 	{0x3508, 0x02}, // gain H
1121*4882a593Smuzhiyun 	{0x3509, 0x00}, // gain L
1122*4882a593Smuzhiyun 	{0x350c, 0x00}, // short gain H
1123*4882a593Smuzhiyun 	{0x350d, 0x80}, // short gain L
1124*4882a593Smuzhiyun 	{0x3510, 0x00}, // short exposure H
1125*4882a593Smuzhiyun 	{0x3511, 0x02}, // short exposure M
1126*4882a593Smuzhiyun 	{0x3512, 0x00}, // short exposure L
1127*4882a593Smuzhiyun 	{0x3700, 0x18},
1128*4882a593Smuzhiyun 	{0x3701, 0x0c},
1129*4882a593Smuzhiyun 	{0x3702, 0x28},
1130*4882a593Smuzhiyun 	{0x3703, 0x19},
1131*4882a593Smuzhiyun 	{0x3704, 0x14},
1132*4882a593Smuzhiyun 	{0x3705, 0x00},
1133*4882a593Smuzhiyun 	{0x3706, 0x82},
1134*4882a593Smuzhiyun 	{0x3707, 0x04},
1135*4882a593Smuzhiyun 	{0x3708, 0x24},
1136*4882a593Smuzhiyun 	{0x3709, 0x33},
1137*4882a593Smuzhiyun 	{0x370a, 0x01},
1138*4882a593Smuzhiyun 	{0x370b, 0x82},
1139*4882a593Smuzhiyun 	{0x370c, 0x04},
1140*4882a593Smuzhiyun 	{0x3718, 0x12},
1141*4882a593Smuzhiyun 	{0x3719, 0x31},
1142*4882a593Smuzhiyun 	{0x3712, 0x42},
1143*4882a593Smuzhiyun 	{0x3714, 0x24},
1144*4882a593Smuzhiyun 	{0x371e, 0x19},
1145*4882a593Smuzhiyun 	{0x371f, 0x40},
1146*4882a593Smuzhiyun 	{0x3720, 0x05},
1147*4882a593Smuzhiyun 	{0x3721, 0x05},
1148*4882a593Smuzhiyun 	{0x3724, 0x06},
1149*4882a593Smuzhiyun 	{0x3725, 0x01},
1150*4882a593Smuzhiyun 	{0x3726, 0x06},
1151*4882a593Smuzhiyun 	{0x3728, 0x05},
1152*4882a593Smuzhiyun 	{0x3729, 0x02},
1153*4882a593Smuzhiyun 	{0x372a, 0x03},
1154*4882a593Smuzhiyun 	{0x372b, 0x53},
1155*4882a593Smuzhiyun 	{0x372c, 0xa3},
1156*4882a593Smuzhiyun 	{0x372d, 0x53},
1157*4882a593Smuzhiyun 	{0x372e, 0x06},
1158*4882a593Smuzhiyun 	{0x372f, 0x10},
1159*4882a593Smuzhiyun 	{0x3730, 0x01},
1160*4882a593Smuzhiyun 	{0x3731, 0x06},
1161*4882a593Smuzhiyun 	{0x3732, 0x14},
1162*4882a593Smuzhiyun 	{0x3733, 0x10},
1163*4882a593Smuzhiyun 	{0x3734, 0x40},
1164*4882a593Smuzhiyun 	{0x3736, 0x20},
1165*4882a593Smuzhiyun 	{0x373a, 0x05},
1166*4882a593Smuzhiyun 	{0x373b, 0x06},
1167*4882a593Smuzhiyun 	{0x373c, 0x0a},
1168*4882a593Smuzhiyun 	{0x373e, 0x03},
1169*4882a593Smuzhiyun 	{0x3750, 0x0a},
1170*4882a593Smuzhiyun 	{0x3751, 0x0e},
1171*4882a593Smuzhiyun 	{0x3755, 0x10},
1172*4882a593Smuzhiyun 	{0x3758, 0x00},
1173*4882a593Smuzhiyun 	{0x3759, 0x4c},
1174*4882a593Smuzhiyun 	{0x375a, 0x06},
1175*4882a593Smuzhiyun 	{0x375b, 0x13},
1176*4882a593Smuzhiyun 	{0x375c, 0x20},
1177*4882a593Smuzhiyun 	{0x375d, 0x02},
1178*4882a593Smuzhiyun 	{0x375e, 0x00},
1179*4882a593Smuzhiyun 	{0x375f, 0x14},
1180*4882a593Smuzhiyun 	{0x3768, 0x22},
1181*4882a593Smuzhiyun 	{0x3769, 0x44},
1182*4882a593Smuzhiyun 	{0x376a, 0x44},
1183*4882a593Smuzhiyun 	{0x3761, 0x00},
1184*4882a593Smuzhiyun 	{0x3762, 0x00},
1185*4882a593Smuzhiyun 	{0x3763, 0x00},
1186*4882a593Smuzhiyun 	{0x3766, 0xff},
1187*4882a593Smuzhiyun 	{0x376b, 0x00},
1188*4882a593Smuzhiyun 	{0x3772, 0x23},
1189*4882a593Smuzhiyun 	{0x3773, 0x02},
1190*4882a593Smuzhiyun 	{0x3774, 0x16},
1191*4882a593Smuzhiyun 	{0x3775, 0x12},
1192*4882a593Smuzhiyun 	{0x3776, 0x04},
1193*4882a593Smuzhiyun 	{0x3777, 0x00},
1194*4882a593Smuzhiyun 	{0x3778, 0x17},
1195*4882a593Smuzhiyun 	{0x37a0, 0x44},
1196*4882a593Smuzhiyun 	{0x37a1, 0x3d},
1197*4882a593Smuzhiyun 	{0x37a2, 0x3d},
1198*4882a593Smuzhiyun 	{0x37a3, 0x00},
1199*4882a593Smuzhiyun 	{0x37a4, 0x00},
1200*4882a593Smuzhiyun 	{0x37a5, 0x00},
1201*4882a593Smuzhiyun 	{0x37a6, 0x00},
1202*4882a593Smuzhiyun 	{0x37a7, 0x44},
1203*4882a593Smuzhiyun 	{0x37a8, 0x4c},
1204*4882a593Smuzhiyun 	{0x37a9, 0x4c},
1205*4882a593Smuzhiyun 	{0x3760, 0x00},
1206*4882a593Smuzhiyun 	{0x376f, 0x01},
1207*4882a593Smuzhiyun 	{0x37aa, 0x44},
1208*4882a593Smuzhiyun 	{0x37ab, 0x2e},
1209*4882a593Smuzhiyun 	{0x37ac, 0x2e},
1210*4882a593Smuzhiyun 	{0x37ad, 0x33},
1211*4882a593Smuzhiyun 	{0x37ae, 0x0d},
1212*4882a593Smuzhiyun 	{0x37af, 0x0d},
1213*4882a593Smuzhiyun 	{0x37b0, 0x00},
1214*4882a593Smuzhiyun 	{0x37b1, 0x00},
1215*4882a593Smuzhiyun 	{0x37b2, 0x00},
1216*4882a593Smuzhiyun 	{0x37b3, 0x42},
1217*4882a593Smuzhiyun 	{0x37b4, 0x42},
1218*4882a593Smuzhiyun 	{0x37b5, 0x31},
1219*4882a593Smuzhiyun 	{0x37b6, 0x00},
1220*4882a593Smuzhiyun 	{0x37b7, 0x00},
1221*4882a593Smuzhiyun 	{0x37b8, 0x00},
1222*4882a593Smuzhiyun 	{0x37b9, 0xff},
1223*4882a593Smuzhiyun 	{0x3800, 0x00}, // x start H
1224*4882a593Smuzhiyun 	{0x3801, 0x0c}, // x start L
1225*4882a593Smuzhiyun 	{0x3802, 0x00}, // y start H
1226*4882a593Smuzhiyun 	{0x3803, 0x0c}, // y start L
1227*4882a593Smuzhiyun 	{0x3804, 0x0c}, // x end H
1228*4882a593Smuzhiyun 	{0x3805, 0xd3}, // x end L
1229*4882a593Smuzhiyun 	{0x3806, 0x09}, // y end H
1230*4882a593Smuzhiyun 	{0x3807, 0xa3}, // y end L
1231*4882a593Smuzhiyun 	{0x3808, 0x06}, // x output size H
1232*4882a593Smuzhiyun 	{0x3809, 0x60}, // x output size L
1233*4882a593Smuzhiyun 	{0x380a, 0x04}, // y output size H
1234*4882a593Smuzhiyun 	{0x380b, 0xc8}, // y output size L
1235*4882a593Smuzhiyun 	{0x380c, 0x07}, // HTS H
1236*4882a593Smuzhiyun 	{0x380d, 0x88}, // HTS L
1237*4882a593Smuzhiyun 	{0x380e, 0x04}, // VTS H
1238*4882a593Smuzhiyun 	{0x380f, 0xdc}, // VTS L
1239*4882a593Smuzhiyun 	{0x3810, 0x00}, // ISP x win H
1240*4882a593Smuzhiyun 	{0x3811, 0x04}, // ISP x win L
1241*4882a593Smuzhiyun 	{0x3813, 0x02}, // ISP y win L
1242*4882a593Smuzhiyun 	{0x3814, 0x03}, // x odd inc
1243*4882a593Smuzhiyun 	{0x3815, 0x01}, // x even inc
1244*4882a593Smuzhiyun 	{0x3820, 0x00}, // vflip off
1245*4882a593Smuzhiyun 	{0x3821, 0x67}, // mirror on, bin on
1246*4882a593Smuzhiyun 	{0x382a, 0x03}, // y odd inc
1247*4882a593Smuzhiyun 	{0x382b, 0x01}, // y even inc
1248*4882a593Smuzhiyun 	{0x3830, 0x08}, //
1249*4882a593Smuzhiyun 	{0x3836, 0x02}, //
1250*4882a593Smuzhiyun 	{0x3837, 0x18}, //
1251*4882a593Smuzhiyun 	{0x3841, 0xff}, // window auto size enable
1252*4882a593Smuzhiyun 	{0x3846, 0x48}, //
1253*4882a593Smuzhiyun 	{0x3d85, 0x16}, // OTP power up load data enable
1254*4882a593Smuzhiyun 	{0x3d8c, 0x73}, // OTP setting start High
1255*4882a593Smuzhiyun 	{0x3d8d, 0xde}, // OTP setting start Low
1256*4882a593Smuzhiyun 	{0x3f08, 0x08}, //
1257*4882a593Smuzhiyun 	{0x3f0a, 0x00}, //
1258*4882a593Smuzhiyun 	{0x4000, 0xf1}, // out_range_trig, format_chg_trig
1259*4882a593Smuzhiyun 	{0x4001, 0x10}, // total 128 black column
1260*4882a593Smuzhiyun 	{0x4005, 0x10}, // BLC target L
1261*4882a593Smuzhiyun 	{0x4002, 0x27}, // value used to limit BLC offset
1262*4882a593Smuzhiyun 	{0x4009, 0x81}, // final BLC offset limitation enable
1263*4882a593Smuzhiyun 	{0x400b, 0x0c}, // DCBLC on, DCBLC manual mode on
1264*4882a593Smuzhiyun 	{0x401b, 0x00}, // zero line R coefficient
1265*4882a593Smuzhiyun 	{0x401d, 0x00}, // zoro line T coefficient
1266*4882a593Smuzhiyun 	{0x4020, 0x00}, // Anchor left start H
1267*4882a593Smuzhiyun 	{0x4021, 0x04}, // Anchor left start L
1268*4882a593Smuzhiyun 	{0x4022, 0x06}, // Anchor left end H
1269*4882a593Smuzhiyun 	{0x4023, 0x00}, // Anchor left end L
1270*4882a593Smuzhiyun 	{0x4024, 0x0f}, // Anchor right start H
1271*4882a593Smuzhiyun 	{0x4025, 0x2a}, // Anchor right start L
1272*4882a593Smuzhiyun 	{0x4026, 0x0f}, // Anchor right end H
1273*4882a593Smuzhiyun 	{0x4027, 0x2b}, // Anchor right end L
1274*4882a593Smuzhiyun 	{0x4028, 0x00}, // top zero line start
1275*4882a593Smuzhiyun 	{0x4029, 0x02}, // top zero line number
1276*4882a593Smuzhiyun 	{0x402a, 0x04}, // top black line start
1277*4882a593Smuzhiyun 	{0x402b, 0x04}, // top black line number
1278*4882a593Smuzhiyun 	{0x402c, 0x00}, // bottom zero line start
1279*4882a593Smuzhiyun 	{0x402d, 0x02}, // bottom zoro line number
1280*4882a593Smuzhiyun 	{0x402e, 0x04}, // bottom black line start
1281*4882a593Smuzhiyun 	{0x402f, 0x04}, // bottom black line number
1282*4882a593Smuzhiyun 	{0x401f, 0x00}, // interpolation x/y disable, Anchor one disable
1283*4882a593Smuzhiyun 	{0x4034, 0x3f}, //
1284*4882a593Smuzhiyun 	{0x403d, 0x04}, // md_precision_en
1285*4882a593Smuzhiyun 	{0x4300, 0xff}, // clip max H
1286*4882a593Smuzhiyun 	{0x4301, 0x00}, // clip min H
1287*4882a593Smuzhiyun 	{0x4302, 0x0f}, // clip min L, clip max L
1288*4882a593Smuzhiyun 	{0x4316, 0x00}, //
1289*4882a593Smuzhiyun 	{0x4500, 0x58}, //
1290*4882a593Smuzhiyun 	{0x4503, 0x18}, //
1291*4882a593Smuzhiyun 	{0x4600, 0x00}, //
1292*4882a593Smuzhiyun 	{0x4601, 0xcb}, //
1293*4882a593Smuzhiyun 	{0x481f, 0x32}, // clk prepare min
1294*4882a593Smuzhiyun 	{0x4837, 0x16}, // global timing
1295*4882a593Smuzhiyun 	{0x4850, 0x10}, // lane 1 = 1, lane 0 = 0
1296*4882a593Smuzhiyun 	{0x4851, 0x32}, // lane 3 = 3, lane 2 = 2
1297*4882a593Smuzhiyun 	{0x4b00, 0x2a}, //
1298*4882a593Smuzhiyun 	{0x4b0d, 0x00}, //
1299*4882a593Smuzhiyun 	{0x4d00, 0x04}, // temperature sensor
1300*4882a593Smuzhiyun 	{0x4d01, 0x18}, //
1301*4882a593Smuzhiyun 	{0x4d02, 0xc3}, //
1302*4882a593Smuzhiyun 	{0x4d03, 0xff}, //
1303*4882a593Smuzhiyun 	{0x4d04, 0xff}, //
1304*4882a593Smuzhiyun 	{0x4d05, 0xff}, // temperature sensor
1305*4882a593Smuzhiyun 	{0x5000, 0xfe}, // lenc on, slave/master AWB gain/statistics enable
1306*4882a593Smuzhiyun 	{0x5001, 0x01}, // BLC on
1307*4882a593Smuzhiyun 	{0x5002, 0x08}, // H scale off, WBMATCH off, OTP_DPC
1308*4882a593Smuzhiyun 	{0x5003, 0x20}, // DPC_DBC buffer control enable, WB
1309*4882a593Smuzhiyun 	{0x5046, 0x12}, //
1310*4882a593Smuzhiyun 	{0x5780, 0x3e}, // DPC
1311*4882a593Smuzhiyun 	{0x5781, 0x0f}, //
1312*4882a593Smuzhiyun 	{0x5782, 0x44}, //
1313*4882a593Smuzhiyun 	{0x5783, 0x02}, //
1314*4882a593Smuzhiyun 	{0x5784, 0x01}, //
1315*4882a593Smuzhiyun 	{0x5785, 0x00}, //
1316*4882a593Smuzhiyun 	{0x5786, 0x00}, //
1317*4882a593Smuzhiyun 	{0x5787, 0x04}, //
1318*4882a593Smuzhiyun 	{0x5788, 0x02}, //
1319*4882a593Smuzhiyun 	{0x5789, 0x0f}, //
1320*4882a593Smuzhiyun 	{0x578a, 0xfd}, //
1321*4882a593Smuzhiyun 	{0x578b, 0xf5}, //
1322*4882a593Smuzhiyun 	{0x578c, 0xf5}, //
1323*4882a593Smuzhiyun 	{0x578d, 0x03}, //
1324*4882a593Smuzhiyun 	{0x578e, 0x08}, //
1325*4882a593Smuzhiyun 	{0x578f, 0x0c}, //
1326*4882a593Smuzhiyun 	{0x5790, 0x08}, //
1327*4882a593Smuzhiyun 	{0x5791, 0x04}, //
1328*4882a593Smuzhiyun 	{0x5792, 0x00}, //
1329*4882a593Smuzhiyun 	{0x5793, 0x52}, //
1330*4882a593Smuzhiyun 	{0x5794, 0xa3}, // DPC
1331*4882a593Smuzhiyun 	{0x5871, 0x0d}, // Lenc
1332*4882a593Smuzhiyun 	{0x5870, 0x18}, //
1333*4882a593Smuzhiyun 	{0x586e, 0x10}, //
1334*4882a593Smuzhiyun 	{0x586f, 0x08}, //
1335*4882a593Smuzhiyun 	{0x58f7, 0x01}, //
1336*4882a593Smuzhiyun 	{0x58f8, 0x3d}, // Lenc
1337*4882a593Smuzhiyun 	{0x5901, 0x00}, // H skip off, V skip off
1338*4882a593Smuzhiyun 	{0x5b00, 0x02}, // OTP DPC start address
1339*4882a593Smuzhiyun 	{0x5b01, 0x10}, // OTP DPC start address
1340*4882a593Smuzhiyun 	{0x5b02, 0x03}, // OTP DPC end address
1341*4882a593Smuzhiyun 	{0x5b03, 0xcf}, // OTP DPC end address
1342*4882a593Smuzhiyun 	{0x5b05, 0x6c}, // recover method = 2b11,
1343*4882a593Smuzhiyun 	{0x5e00, 0x00}, // use 0x3ff to test pattern off
1344*4882a593Smuzhiyun 	{0x5e01, 0x41}, // window cut enable
1345*4882a593Smuzhiyun 	{0x382d, 0x7f}, //
1346*4882a593Smuzhiyun 	{0x4825, 0x3a}, // lpx_p_min
1347*4882a593Smuzhiyun 	{0x4826, 0x40}, // hs_prepare_min
1348*4882a593Smuzhiyun 	{0x4808, 0x25}, // wake up delay in 1/1024 s
1349*4882a593Smuzhiyun 	{0x3763, 0x18}, //
1350*4882a593Smuzhiyun 	{0x3768, 0xcc}, //
1351*4882a593Smuzhiyun 	{0x470b, 0x28}, //
1352*4882a593Smuzhiyun 	{0x4202, 0x00}, //
1353*4882a593Smuzhiyun 	{0x400d, 0x10}, // BLC offset trigger L
1354*4882a593Smuzhiyun 	{0x4040, 0x04}, // BLC gain th2
1355*4882a593Smuzhiyun 	{0x403e, 0x04}, // BLC gain th1
1356*4882a593Smuzhiyun 	{0x4041, 0xc6}, // BLC
1357*4882a593Smuzhiyun 	{0x3007, 0x80},
1358*4882a593Smuzhiyun 	{0x400a, 0x01},
1359*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1360*4882a593Smuzhiyun };
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun /*
1363*4882a593Smuzhiyun  * Xclk 24Mhz
1364*4882a593Smuzhiyun  * max_framerate 30fps
1365*4882a593Smuzhiyun  * mipi_datarate per lane 720Mbps
1366*4882a593Smuzhiyun  */
1367*4882a593Smuzhiyun static const struct regval ov8858_1632x1224_regs_r2a_2lane[] = {
1368*4882a593Smuzhiyun 	// MIPI=720Mbps, SysClk=144Mhz,Dac Clock=360Mhz.
1369*4882a593Smuzhiyun 	//
1370*4882a593Smuzhiyun 	// MIPI=720Mbps, SysClk=144Mhz,Dac Clock=360Mhz.
1371*4882a593Smuzhiyun 	//
1372*4882a593Smuzhiyun 	//
1373*4882a593Smuzhiyun 	// v00_01_00 (05/29/2014) : initial setting
1374*4882a593Smuzhiyun 	//
1375*4882a593Smuzhiyun 	// AM19 : 3617 <- 0xC0
1376*4882a593Smuzhiyun 	//
1377*4882a593Smuzhiyun 	// AM20 : change FWC_6K_EN to be default 0x3618=0x5a
1378*4882a593Smuzhiyun 	{0x0100, 0x00},
1379*4882a593Smuzhiyun 	{0x3501, 0x4d}, // exposure M
1380*4882a593Smuzhiyun 	{0x3502, 0x40}, // exposure L
1381*4882a593Smuzhiyun 	{0x3778, 0x17}, //
1382*4882a593Smuzhiyun 	{0x3808, 0x06}, // x output size H
1383*4882a593Smuzhiyun 	{0x3809, 0x60}, // x output size L
1384*4882a593Smuzhiyun 	{0x380a, 0x04}, // y output size H
1385*4882a593Smuzhiyun 	{0x380b, 0xc8}, // y output size L
1386*4882a593Smuzhiyun 	{0x380c, 0x07}, // HTS H
1387*4882a593Smuzhiyun 	{0x380d, 0x88}, // HTS L
1388*4882a593Smuzhiyun 	{0x380e, 0x04}, // VTS H
1389*4882a593Smuzhiyun 	{0x380f, 0xdc}, // VTS L
1390*4882a593Smuzhiyun 	{0x3814, 0x03}, // x odd inc
1391*4882a593Smuzhiyun 	{0x3821, 0x67}, // mirror on, bin on
1392*4882a593Smuzhiyun 	{0x382a, 0x03}, // y odd inc
1393*4882a593Smuzhiyun 	{0x3830, 0x08},
1394*4882a593Smuzhiyun 	{0x3836, 0x02},
1395*4882a593Smuzhiyun 	{0x3f0a, 0x00},
1396*4882a593Smuzhiyun 	{0x4001, 0x10}, // total 128 black column
1397*4882a593Smuzhiyun 	{0x4022, 0x06}, // Anchor left end H
1398*4882a593Smuzhiyun 	{0x4023, 0x00}, // Anchor left end L
1399*4882a593Smuzhiyun 	{0x4025, 0x2a}, // Anchor right start L
1400*4882a593Smuzhiyun 	{0x4027, 0x2b}, // Anchor right end L
1401*4882a593Smuzhiyun 	{0x402b, 0x04}, // top black line number
1402*4882a593Smuzhiyun 	{0x402f, 0x04}, // bottom black line number
1403*4882a593Smuzhiyun 	{0x4500, 0x58},
1404*4882a593Smuzhiyun 	{0x4600, 0x00},
1405*4882a593Smuzhiyun 	{0x4601, 0xcb},
1406*4882a593Smuzhiyun 	{0x382d, 0x7f},
1407*4882a593Smuzhiyun 	{0x0100, 0x01},
1408*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1409*4882a593Smuzhiyun };
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun /*
1412*4882a593Smuzhiyun  * Xclk 24Mhz
1413*4882a593Smuzhiyun  * max_framerate 15fps
1414*4882a593Smuzhiyun  * mipi_datarate per lane 720Mbps
1415*4882a593Smuzhiyun  */
1416*4882a593Smuzhiyun static const struct regval ov8858_3264x2448_regs_r2a_2lane[] = {
1417*4882a593Smuzhiyun 	{0x0100, 0x00},
1418*4882a593Smuzhiyun 	{0x3501, 0x9a},// exposure M
1419*4882a593Smuzhiyun 	{0x3502, 0x20},// exposure L
1420*4882a593Smuzhiyun 	{0x3778, 0x1a},//
1421*4882a593Smuzhiyun 	{0x3808, 0x0c},// x output size H
1422*4882a593Smuzhiyun 	{0x3809, 0xc0},// x output size L
1423*4882a593Smuzhiyun 	{0x380a, 0x09},// y output size H
1424*4882a593Smuzhiyun 	{0x380b, 0x90},// y output size L
1425*4882a593Smuzhiyun 	{0x380c, 0x07},// HTS H
1426*4882a593Smuzhiyun 	{0x380d, 0x94},// HTS L
1427*4882a593Smuzhiyun 	{0x380e, 0x09},// VTS H
1428*4882a593Smuzhiyun 	{0x380f, 0xaa},// VTS L
1429*4882a593Smuzhiyun 	{0x3814, 0x01},// x odd inc
1430*4882a593Smuzhiyun 	{0x3821, 0x46},// mirror on, bin off
1431*4882a593Smuzhiyun 	{0x382a, 0x01},// y odd inc
1432*4882a593Smuzhiyun 	{0x3830, 0x06},
1433*4882a593Smuzhiyun 	{0x3836, 0x01},
1434*4882a593Smuzhiyun 	{0x3f0a, 0x00},
1435*4882a593Smuzhiyun 	{0x4001, 0x00},// total 256 black column
1436*4882a593Smuzhiyun 	{0x4022, 0x0c},// Anchor left end H
1437*4882a593Smuzhiyun 	{0x4023, 0x60},// Anchor left end L
1438*4882a593Smuzhiyun 	{0x4025, 0x36},// Anchor right start L
1439*4882a593Smuzhiyun 	{0x4027, 0x37},// Anchor right end L
1440*4882a593Smuzhiyun 	{0x402b, 0x08},// top black line number
1441*4882a593Smuzhiyun 	{0x402f, 0x08},// bottom black line number
1442*4882a593Smuzhiyun 	{0x4500, 0x58},
1443*4882a593Smuzhiyun 	{0x4600, 0x01},
1444*4882a593Smuzhiyun 	{0x4601, 0x97},
1445*4882a593Smuzhiyun 	{0x382d, 0xff},
1446*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1447*4882a593Smuzhiyun };
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun /*
1450*4882a593Smuzhiyun  * Xclk 24Mhz
1451*4882a593Smuzhiyun  */
1452*4882a593Smuzhiyun static const struct regval ov8858_global_regs_r2a_4lane[] = {
1453*4882a593Smuzhiyun 	//
1454*4882a593Smuzhiyun 	// MIPI=720Mbps, SysClk=144Mhz,Dac Clock=360Mhz.
1455*4882a593Smuzhiyun 	//
1456*4882a593Smuzhiyun 	// v00_01_00 (05/29/2014) : initial setting
1457*4882a593Smuzhiyun 	//
1458*4882a593Smuzhiyun 	// AM19 : 3617 <- 0xC0
1459*4882a593Smuzhiyun 	//
1460*4882a593Smuzhiyun 	// AM20 : change FWC_6K_EN to be default 0x3618=0x5a
1461*4882a593Smuzhiyun 	{0x0103, 0x01}, // software reset for OVTATool only
1462*4882a593Smuzhiyun 	{0x0103, 0x01}, // software reset
1463*4882a593Smuzhiyun 	{0x0100, 0x00}, // software standby
1464*4882a593Smuzhiyun 	{0x0302, 0x1e}, // pll1_multi
1465*4882a593Smuzhiyun 	{0x0303, 0x00}, // pll1_divm
1466*4882a593Smuzhiyun 	{0x0304, 0x03}, // pll1_div_mipi
1467*4882a593Smuzhiyun 	{0x030e, 0x00}, // pll2_rdiv
1468*4882a593Smuzhiyun 	{0x030f, 0x04}, // pll2_divsp
1469*4882a593Smuzhiyun 	{0x0312, 0x01}, // pll2_pre_div0, pll2_r_divdac
1470*4882a593Smuzhiyun 	{0x031e, 0x0c}, // pll1_no_lat
1471*4882a593Smuzhiyun 	{0x3600, 0x00},
1472*4882a593Smuzhiyun 	{0x3601, 0x00},
1473*4882a593Smuzhiyun 	{0x3602, 0x00},
1474*4882a593Smuzhiyun 	{0x3603, 0x00},
1475*4882a593Smuzhiyun 	{0x3604, 0x22},
1476*4882a593Smuzhiyun 	{0x3605, 0x20},
1477*4882a593Smuzhiyun 	{0x3606, 0x00},
1478*4882a593Smuzhiyun 	{0x3607, 0x20},
1479*4882a593Smuzhiyun 	{0x3608, 0x11},
1480*4882a593Smuzhiyun 	{0x3609, 0x28},
1481*4882a593Smuzhiyun 	{0x360a, 0x00},
1482*4882a593Smuzhiyun 	{0x360b, 0x05},
1483*4882a593Smuzhiyun 	{0x360c, 0xd4},
1484*4882a593Smuzhiyun 	{0x360d, 0x40},
1485*4882a593Smuzhiyun 	{0x360e, 0x0c},
1486*4882a593Smuzhiyun 	{0x360f, 0x20},
1487*4882a593Smuzhiyun 	{0x3610, 0x07},
1488*4882a593Smuzhiyun 	{0x3611, 0x20},
1489*4882a593Smuzhiyun 	{0x3612, 0x88},
1490*4882a593Smuzhiyun 	{0x3613, 0x80},
1491*4882a593Smuzhiyun 	{0x3614, 0x58},
1492*4882a593Smuzhiyun 	{0x3615, 0x00},
1493*4882a593Smuzhiyun 	{0x3616, 0x4a},
1494*4882a593Smuzhiyun 	{0x3617, 0x90},
1495*4882a593Smuzhiyun 	{0x3618, 0x5a},
1496*4882a593Smuzhiyun 	{0x3619, 0x70},
1497*4882a593Smuzhiyun 	{0x361a, 0x99},
1498*4882a593Smuzhiyun 	{0x361b, 0x0a},
1499*4882a593Smuzhiyun 	{0x361c, 0x07},
1500*4882a593Smuzhiyun 	{0x361d, 0x00},
1501*4882a593Smuzhiyun 	{0x361e, 0x00},
1502*4882a593Smuzhiyun 	{0x361f, 0x00},
1503*4882a593Smuzhiyun 	{0x3638, 0xff},
1504*4882a593Smuzhiyun 	{0x3633, 0x0f},
1505*4882a593Smuzhiyun 	{0x3634, 0x0f},
1506*4882a593Smuzhiyun 	{0x3635, 0x0f},
1507*4882a593Smuzhiyun 	{0x3636, 0x12},
1508*4882a593Smuzhiyun 	{0x3645, 0x13},
1509*4882a593Smuzhiyun 	{0x3646, 0x83},
1510*4882a593Smuzhiyun 	{0x364a, 0x07},
1511*4882a593Smuzhiyun 	{0x3015, 0x01}, //
1512*4882a593Smuzhiyun 	{0x3018, 0x72}, // MIPI 4 lane
1513*4882a593Smuzhiyun 	{0x3020, 0x93}, // Clock switch output normal, pclk_div =/1
1514*4882a593Smuzhiyun 	{0x3022, 0x01}, // pd_mipi enable when rst_sync
1515*4882a593Smuzhiyun 	{0x3031, 0x0a}, // MIPI 10-bit mode
1516*4882a593Smuzhiyun 	{0x3034, 0x00}, //
1517*4882a593Smuzhiyun 	{0x3106, 0x01}, // sclk_div, sclk_pre_div
1518*4882a593Smuzhiyun 	{0x3305, 0xf1},
1519*4882a593Smuzhiyun 	{0x3308, 0x00},
1520*4882a593Smuzhiyun 	{0x3309, 0x28},
1521*4882a593Smuzhiyun 	{0x330a, 0x00},
1522*4882a593Smuzhiyun 	{0x330b, 0x20},
1523*4882a593Smuzhiyun 	{0x330c, 0x00},
1524*4882a593Smuzhiyun 	{0x330d, 0x00},
1525*4882a593Smuzhiyun 	{0x330e, 0x00},
1526*4882a593Smuzhiyun 	{0x330f, 0x40},
1527*4882a593Smuzhiyun 	{0x3307, 0x04},
1528*4882a593Smuzhiyun 	{0x3500, 0x00}, // exposure H
1529*4882a593Smuzhiyun 	{0x3501, 0x4d}, // exposure M
1530*4882a593Smuzhiyun 	{0x3502, 0x40}, // exposure L
1531*4882a593Smuzhiyun 	{0x3503, 0x80}, // gain delay ?, exposure delay 1 frame, real gain
1532*4882a593Smuzhiyun 	{0x3505, 0x80}, // gain option
1533*4882a593Smuzhiyun 	{0x3508, 0x04}, // gain H
1534*4882a593Smuzhiyun 	{0x3509, 0x00}, // gain L
1535*4882a593Smuzhiyun 	{0x350c, 0x00}, // short gain H
1536*4882a593Smuzhiyun 	{0x350d, 0x80}, // short gain L
1537*4882a593Smuzhiyun 	{0x3510, 0x00}, // short exposure H
1538*4882a593Smuzhiyun 	{0x3511, 0x02}, // short exposure M
1539*4882a593Smuzhiyun 	{0x3512, 0x00}, // short exposure L
1540*4882a593Smuzhiyun 	{0x3700, 0x30},
1541*4882a593Smuzhiyun 	{0x3701, 0x18},
1542*4882a593Smuzhiyun 	{0x3702, 0x50},
1543*4882a593Smuzhiyun 	{0x3703, 0x32},
1544*4882a593Smuzhiyun 	{0x3704, 0x28},
1545*4882a593Smuzhiyun 	{0x3705, 0x00},
1546*4882a593Smuzhiyun 	{0x3706, 0x82},
1547*4882a593Smuzhiyun 	{0x3707, 0x08},
1548*4882a593Smuzhiyun 	{0x3708, 0x48},
1549*4882a593Smuzhiyun 	{0x3709, 0x66},
1550*4882a593Smuzhiyun 	{0x370a, 0x01},
1551*4882a593Smuzhiyun 	{0x370b, 0x82},
1552*4882a593Smuzhiyun 	{0x370c, 0x07},
1553*4882a593Smuzhiyun 	{0x3718, 0x14},
1554*4882a593Smuzhiyun 	{0x3719, 0x31},
1555*4882a593Smuzhiyun 	{0x3712, 0x44},
1556*4882a593Smuzhiyun 	{0x3714, 0x24},
1557*4882a593Smuzhiyun 	{0x371e, 0x31},
1558*4882a593Smuzhiyun 	{0x371f, 0x7f},
1559*4882a593Smuzhiyun 	{0x3720, 0x0a},
1560*4882a593Smuzhiyun 	{0x3721, 0x0a},
1561*4882a593Smuzhiyun 	{0x3724, 0x0c},
1562*4882a593Smuzhiyun 	{0x3725, 0x02},
1563*4882a593Smuzhiyun 	{0x3726, 0x0c},
1564*4882a593Smuzhiyun 	{0x3728, 0x0a},
1565*4882a593Smuzhiyun 	{0x3729, 0x03},
1566*4882a593Smuzhiyun 	{0x372a, 0x06},
1567*4882a593Smuzhiyun 	{0x372b, 0xa6},
1568*4882a593Smuzhiyun 	{0x372c, 0xa6},
1569*4882a593Smuzhiyun 	{0x372d, 0xa6},
1570*4882a593Smuzhiyun 	{0x372e, 0x0c},
1571*4882a593Smuzhiyun 	{0x372f, 0x20},
1572*4882a593Smuzhiyun 	{0x3730, 0x02},
1573*4882a593Smuzhiyun 	{0x3731, 0x0c},
1574*4882a593Smuzhiyun 	{0x3732, 0x28},
1575*4882a593Smuzhiyun 	{0x3733, 0x10},
1576*4882a593Smuzhiyun 	{0x3734, 0x40},
1577*4882a593Smuzhiyun 	{0x3736, 0x30},
1578*4882a593Smuzhiyun 	{0x373a, 0x0a},
1579*4882a593Smuzhiyun 	{0x373b, 0x0b},
1580*4882a593Smuzhiyun 	{0x373c, 0x14},
1581*4882a593Smuzhiyun 	{0x373e, 0x06},
1582*4882a593Smuzhiyun 	{0x3750, 0x0a},
1583*4882a593Smuzhiyun 	{0x3751, 0x0e},
1584*4882a593Smuzhiyun 	{0x3755, 0x10},
1585*4882a593Smuzhiyun 	{0x3758, 0x00},
1586*4882a593Smuzhiyun 	{0x3759, 0x4c},
1587*4882a593Smuzhiyun 	{0x375a, 0x0c},
1588*4882a593Smuzhiyun 	{0x375b, 0x26},
1589*4882a593Smuzhiyun 	{0x375c, 0x20},
1590*4882a593Smuzhiyun 	{0x375d, 0x04},
1591*4882a593Smuzhiyun 	{0x375e, 0x00},
1592*4882a593Smuzhiyun 	{0x375f, 0x28},
1593*4882a593Smuzhiyun 	{0x3768, 0x22},
1594*4882a593Smuzhiyun 	{0x3769, 0x44},
1595*4882a593Smuzhiyun 	{0x376a, 0x44},
1596*4882a593Smuzhiyun 	{0x3761, 0x00},
1597*4882a593Smuzhiyun 	{0x3762, 0x00},
1598*4882a593Smuzhiyun 	{0x3763, 0x00},
1599*4882a593Smuzhiyun 	{0x3766, 0xff},
1600*4882a593Smuzhiyun 	{0x376b, 0x00},
1601*4882a593Smuzhiyun 	{0x3772, 0x46},
1602*4882a593Smuzhiyun 	{0x3773, 0x04},
1603*4882a593Smuzhiyun 	{0x3774, 0x2c},
1604*4882a593Smuzhiyun 	{0x3775, 0x13},
1605*4882a593Smuzhiyun 	{0x3776, 0x08},
1606*4882a593Smuzhiyun 	{0x3777, 0x00},
1607*4882a593Smuzhiyun 	{0x3778, 0x17},
1608*4882a593Smuzhiyun 	{0x37a0, 0x88},
1609*4882a593Smuzhiyun 	{0x37a1, 0x7a},
1610*4882a593Smuzhiyun 	{0x37a2, 0x7a},
1611*4882a593Smuzhiyun 	{0x37a3, 0x00},
1612*4882a593Smuzhiyun 	{0x37a4, 0x00},
1613*4882a593Smuzhiyun 	{0x37a5, 0x00},
1614*4882a593Smuzhiyun 	{0x37a6, 0x00},
1615*4882a593Smuzhiyun 	{0x37a7, 0x88},
1616*4882a593Smuzhiyun 	{0x37a8, 0x98},
1617*4882a593Smuzhiyun 	{0x37a9, 0x98},
1618*4882a593Smuzhiyun 	{0x3760, 0x00},
1619*4882a593Smuzhiyun 	{0x376f, 0x01},
1620*4882a593Smuzhiyun 	{0x37aa, 0x88},
1621*4882a593Smuzhiyun 	{0x37ab, 0x5c},
1622*4882a593Smuzhiyun 	{0x37ac, 0x5c},
1623*4882a593Smuzhiyun 	{0x37ad, 0x55},
1624*4882a593Smuzhiyun 	{0x37ae, 0x19},
1625*4882a593Smuzhiyun 	{0x37af, 0x19},
1626*4882a593Smuzhiyun 	{0x37b0, 0x00},
1627*4882a593Smuzhiyun 	{0x37b1, 0x00},
1628*4882a593Smuzhiyun 	{0x37b2, 0x00},
1629*4882a593Smuzhiyun 	{0x37b3, 0x84},
1630*4882a593Smuzhiyun 	{0x37b4, 0x84},
1631*4882a593Smuzhiyun 	{0x37b5, 0x60},
1632*4882a593Smuzhiyun 	{0x37b6, 0x00},
1633*4882a593Smuzhiyun 	{0x37b7, 0x00},
1634*4882a593Smuzhiyun 	{0x37b8, 0x00},
1635*4882a593Smuzhiyun 	{0x37b9, 0xff},
1636*4882a593Smuzhiyun 	{0x3800, 0x00}, // x start H
1637*4882a593Smuzhiyun 	{0x3801, 0x0c}, // x start L
1638*4882a593Smuzhiyun 	{0x3802, 0x00}, // y start H
1639*4882a593Smuzhiyun 	{0x3803, 0x0c}, // y start L
1640*4882a593Smuzhiyun 	{0x3804, 0x0c}, // x end H
1641*4882a593Smuzhiyun 	{0x3805, 0xd3}, // x end L
1642*4882a593Smuzhiyun 	{0x3806, 0x09}, // y end H
1643*4882a593Smuzhiyun 	{0x3807, 0xa3}, // y end L
1644*4882a593Smuzhiyun 	{0x3808, 0x06}, // x output size H
1645*4882a593Smuzhiyun 	{0x3809, 0x60}, // x output size L
1646*4882a593Smuzhiyun 	{0x380a, 0x04}, // y output size H
1647*4882a593Smuzhiyun 	{0x380b, 0xc8}, // y output size L
1648*4882a593Smuzhiyun 	{0x380c, 0x07}, // HTS H
1649*4882a593Smuzhiyun 	{0x380d, 0x88}, // HTS L
1650*4882a593Smuzhiyun 	{0x380e, 0x04}, // VTS H
1651*4882a593Smuzhiyun 	{0x380f, 0xdc}, // VTS L
1652*4882a593Smuzhiyun 	{0x3810, 0x00}, // ISP x win H
1653*4882a593Smuzhiyun 	{0x3811, 0x04}, // ISP x win L
1654*4882a593Smuzhiyun 	{0x3813, 0x02}, // ISP y win L
1655*4882a593Smuzhiyun 	{0x3814, 0x03}, // x odd inc
1656*4882a593Smuzhiyun 	{0x3815, 0x01}, // x even inc
1657*4882a593Smuzhiyun 	{0x3820, 0x00}, // vflip off
1658*4882a593Smuzhiyun 	{0x3821, 0x67}, // mirror on, bin o
1659*4882a593Smuzhiyun 	{0x382a, 0x03}, // y odd inc
1660*4882a593Smuzhiyun 	{0x382b, 0x01}, // y even inc
1661*4882a593Smuzhiyun 	{0x3830, 0x08},
1662*4882a593Smuzhiyun 	{0x3836, 0x02},
1663*4882a593Smuzhiyun 	{0x3837, 0x18},
1664*4882a593Smuzhiyun 	{0x3841, 0xff}, // window auto size enable
1665*4882a593Smuzhiyun 	{0x3846, 0x48}, //
1666*4882a593Smuzhiyun 	{0x3d85, 0x16}, // OTP power up load data/setting enable enable
1667*4882a593Smuzhiyun 	{0x3d8c, 0x73}, // OTP setting start High
1668*4882a593Smuzhiyun 	{0x3d8d, 0xde}, // OTP setting start Low
1669*4882a593Smuzhiyun 	{0x3f08, 0x10}, //
1670*4882a593Smuzhiyun 	{0x3f0a, 0x00}, //
1671*4882a593Smuzhiyun 	{0x4000, 0xf1}, // out_range/format_chg/gain/exp_chg trig enable
1672*4882a593Smuzhiyun 	{0x4001, 0x10}, // total 128 black column
1673*4882a593Smuzhiyun 	{0x4005, 0x10}, // BLC target L
1674*4882a593Smuzhiyun 	{0x4002, 0x27}, // value used to limit BLC offset
1675*4882a593Smuzhiyun 	{0x4009, 0x81}, // final BLC offset limitation enable
1676*4882a593Smuzhiyun 	{0x400b, 0x0c}, // DCBLC on, DCBLC manual mode on
1677*4882a593Smuzhiyun 	{0x401b, 0x00}, // zero line R coefficient
1678*4882a593Smuzhiyun 	{0x401d, 0x00}, // zoro line T coefficient
1679*4882a593Smuzhiyun 	{0x4020, 0x00}, // Anchor left start H
1680*4882a593Smuzhiyun 	{0x4021, 0x04}, // Anchor left start L
1681*4882a593Smuzhiyun 	{0x4022, 0x06}, // Anchor left end H
1682*4882a593Smuzhiyun 	{0x4023, 0x00}, // Anchor left end L
1683*4882a593Smuzhiyun 	{0x4024, 0x0f}, // Anchor right start H
1684*4882a593Smuzhiyun 	{0x4025, 0x2a}, // Anchor right start L
1685*4882a593Smuzhiyun 	{0x4026, 0x0f}, // Anchor right end H
1686*4882a593Smuzhiyun 	{0x4027, 0x2b}, // Anchor right end L
1687*4882a593Smuzhiyun 	{0x4028, 0x00}, // top zero line start
1688*4882a593Smuzhiyun 	{0x4029, 0x02}, // top zero line number
1689*4882a593Smuzhiyun 	{0x402a, 0x04}, // top black line start
1690*4882a593Smuzhiyun 	{0x402b, 0x04}, // top black line number
1691*4882a593Smuzhiyun 	{0x402c, 0x00}, // bottom zero line start
1692*4882a593Smuzhiyun 	{0x402d, 0x02}, // bottom zoro line number
1693*4882a593Smuzhiyun 	{0x402e, 0x04}, // bottom black line start
1694*4882a593Smuzhiyun 	{0x402f, 0x04}, // bottom black line number
1695*4882a593Smuzhiyun 	{0x401f, 0x00}, // interpolation x/y disable, Anchor one disable
1696*4882a593Smuzhiyun 	{0x4034, 0x3f},
1697*4882a593Smuzhiyun 	{0x403d, 0x04}, // md_precision_en
1698*4882a593Smuzhiyun 	{0x4300, 0xff}, // clip max H
1699*4882a593Smuzhiyun 	{0x4301, 0x00}, // clip min H
1700*4882a593Smuzhiyun 	{0x4302, 0x0f}, // clip min L, clip max L
1701*4882a593Smuzhiyun 	{0x4316, 0x00},
1702*4882a593Smuzhiyun 	{0x4500, 0x58},
1703*4882a593Smuzhiyun 	{0x4503, 0x18},
1704*4882a593Smuzhiyun 	{0x4600, 0x00},
1705*4882a593Smuzhiyun 	{0x4601, 0xcb},
1706*4882a593Smuzhiyun 	{0x481f, 0x32}, // clk prepare min
1707*4882a593Smuzhiyun 	{0x4837, 0x16}, // global timing
1708*4882a593Smuzhiyun 	{0x4850, 0x10}, // lane 1 = 1, lane 0 = 0
1709*4882a593Smuzhiyun 	{0x4851, 0x32}, // lane 3 = 3, lane 2 = 2
1710*4882a593Smuzhiyun 	{0x4b00, 0x2a},
1711*4882a593Smuzhiyun 	{0x4b0d, 0x00},
1712*4882a593Smuzhiyun 	{0x4d00, 0x04}, // temperature sensor
1713*4882a593Smuzhiyun 	{0x4d01, 0x18}, //
1714*4882a593Smuzhiyun 	{0x4d02, 0xc3}, //
1715*4882a593Smuzhiyun 	{0x4d03, 0xff}, //
1716*4882a593Smuzhiyun 	{0x4d04, 0xff}, //
1717*4882a593Smuzhiyun 	{0x4d05, 0xff}, // temperature sensor
1718*4882a593Smuzhiyun 	{0x5000, 0xfe}, // lenc on, slave/master AWB gain/statistics enable
1719*4882a593Smuzhiyun 	{0x5001, 0x01}, // BLC on
1720*4882a593Smuzhiyun 	{0x5002, 0x08}, // WBMATCH sensor's gain, H scale/WBMATCH/OTP_DPC off
1721*4882a593Smuzhiyun 	{0x5003, 0x20}, // DPC_DBC buffer control enable, WB
1722*4882a593Smuzhiyun 	{0x5046, 0x12}, //
1723*4882a593Smuzhiyun 	{0x5780, 0x3e}, // DPC
1724*4882a593Smuzhiyun 	{0x5781, 0x0f}, //
1725*4882a593Smuzhiyun 	{0x5782, 0x44}, //
1726*4882a593Smuzhiyun 	{0x5783, 0x02}, //
1727*4882a593Smuzhiyun 	{0x5784, 0x01}, //
1728*4882a593Smuzhiyun 	{0x5785, 0x00}, //
1729*4882a593Smuzhiyun 	{0x5786, 0x00}, //
1730*4882a593Smuzhiyun 	{0x5787, 0x04}, //
1731*4882a593Smuzhiyun 	{0x5788, 0x02}, //
1732*4882a593Smuzhiyun 	{0x5789, 0x0f}, //
1733*4882a593Smuzhiyun 	{0x578a, 0xfd}, //
1734*4882a593Smuzhiyun 	{0x578b, 0xf5}, //
1735*4882a593Smuzhiyun 	{0x578c, 0xf5}, //
1736*4882a593Smuzhiyun 	{0x578d, 0x03}, //
1737*4882a593Smuzhiyun 	{0x578e, 0x08}, //
1738*4882a593Smuzhiyun 	{0x578f, 0x0c}, //
1739*4882a593Smuzhiyun 	{0x5790, 0x08}, //
1740*4882a593Smuzhiyun 	{0x5791, 0x04}, //
1741*4882a593Smuzhiyun 	{0x5792, 0x00}, //
1742*4882a593Smuzhiyun 	{0x5793, 0x52}, //
1743*4882a593Smuzhiyun 	{0x5794, 0xa3}, // DPC
1744*4882a593Smuzhiyun 	{0x5871, 0x0d}, // Lenc
1745*4882a593Smuzhiyun 	{0x5870, 0x18}, //
1746*4882a593Smuzhiyun 	{0x586e, 0x10}, //
1747*4882a593Smuzhiyun 	{0x586f, 0x08}, //
1748*4882a593Smuzhiyun 	{0x58f7, 0x01}, //
1749*4882a593Smuzhiyun 	{0x58f8, 0x3d}, // Lenc
1750*4882a593Smuzhiyun 	{0x5901, 0x00}, // H skip off, V skip off
1751*4882a593Smuzhiyun 	{0x5b00, 0x02}, // OTP DPC start address
1752*4882a593Smuzhiyun 	{0x5b01, 0x10}, // OTP DPC start address
1753*4882a593Smuzhiyun 	{0x5b02, 0x03}, // OTP DPC end address
1754*4882a593Smuzhiyun 	{0x5b03, 0xcf}, // OTP DPC end address
1755*4882a593Smuzhiyun 	{0x5b05, 0x6c}, // recover method = 2b11
1756*4882a593Smuzhiyun 	{0x5e00, 0x00}, // use 0x3ff to test pattern off
1757*4882a593Smuzhiyun 	{0x5e01, 0x41}, // window cut enable
1758*4882a593Smuzhiyun 	{0x382d, 0x7f}, //
1759*4882a593Smuzhiyun 	{0x4825, 0x3a}, // lpx_p_min
1760*4882a593Smuzhiyun 	{0x4826, 0x40}, // hs_prepare_min
1761*4882a593Smuzhiyun 	{0x4808, 0x25}, // wake up delay in 1/1024 s
1762*4882a593Smuzhiyun 	{0x3763, 0x18},
1763*4882a593Smuzhiyun 	{0x3768, 0xcc},
1764*4882a593Smuzhiyun 	{0x470b, 0x28},
1765*4882a593Smuzhiyun 	{0x4202, 0x00},
1766*4882a593Smuzhiyun 	{0x400d, 0x10}, // BLC offset trigger L
1767*4882a593Smuzhiyun 	{0x4040, 0x04}, // BLC gain th2
1768*4882a593Smuzhiyun 	{0x403e, 0x04}, // BLC gain th1
1769*4882a593Smuzhiyun 	{0x4041, 0xc6}, // BLC
1770*4882a593Smuzhiyun 	{0x3007, 0x80},
1771*4882a593Smuzhiyun 	{0x400a, 0x01},
1772*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1773*4882a593Smuzhiyun };
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun /*
1776*4882a593Smuzhiyun  * Xclk 24Mhz
1777*4882a593Smuzhiyun  * max_framerate 30fps
1778*4882a593Smuzhiyun  * mipi_datarate per lane 720Mbps
1779*4882a593Smuzhiyun  */
1780*4882a593Smuzhiyun static const struct regval ov8858_3264x2448_regs_r2a_4lane[] = {
1781*4882a593Smuzhiyun 	{0x0100, 0x00},
1782*4882a593Smuzhiyun 	{0x3501, 0x9a}, // exposure M
1783*4882a593Smuzhiyun 	{0x3502, 0x20}, // exposure L
1784*4882a593Smuzhiyun 	{0x3508, 0x02}, // gain H
1785*4882a593Smuzhiyun 	{0x3808, 0x0c}, // x output size H
1786*4882a593Smuzhiyun 	{0x3809, 0xc0}, // x output size L
1787*4882a593Smuzhiyun 	{0x380a, 0x09}, // y output size H
1788*4882a593Smuzhiyun 	{0x380b, 0x90}, // y output size L
1789*4882a593Smuzhiyun 	{0x380c, 0x07}, // HTS H
1790*4882a593Smuzhiyun 	{0x380d, 0x94}, // HTS L
1791*4882a593Smuzhiyun 	{0x380e, 0x0a}, // VTS H
1792*4882a593Smuzhiyun 	{0x380f, 0x00}, // VTS L
1793*4882a593Smuzhiyun 	{0x3814, 0x01}, // x odd inc
1794*4882a593Smuzhiyun 	{0x3821, 0x46}, // mirror on, bin off
1795*4882a593Smuzhiyun 	{0x382a, 0x01}, // y odd inc
1796*4882a593Smuzhiyun 	{0x3830, 0x06},
1797*4882a593Smuzhiyun 	{0x3836, 0x01},
1798*4882a593Smuzhiyun 	{0x3f0a, 0x00},
1799*4882a593Smuzhiyun 	{0x4001, 0x00}, // total 256 black column
1800*4882a593Smuzhiyun 	{0x4022, 0x0c}, // Anchor left end H
1801*4882a593Smuzhiyun 	{0x4023, 0x60}, // Anchor left end L
1802*4882a593Smuzhiyun 	{0x4025, 0x36}, // Anchor right start L
1803*4882a593Smuzhiyun 	{0x4027, 0x37}, // Anchor right end L
1804*4882a593Smuzhiyun 	{0x402b, 0x08}, // top black line number
1805*4882a593Smuzhiyun 	{0x402f, 0x08}, // interpolation x/y disable, Anchor one disable
1806*4882a593Smuzhiyun 	{0x4500, 0x58},
1807*4882a593Smuzhiyun 	{0x4600, 0x01},
1808*4882a593Smuzhiyun 	{0x4601, 0x97},
1809*4882a593Smuzhiyun 	{0x382d, 0xff},
1810*4882a593Smuzhiyun 	{0x030d, 0x1f},
1811*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1812*4882a593Smuzhiyun };
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun static const struct ov8858_mode supported_modes_r1a_2lane[] = {
1815*4882a593Smuzhiyun 	{
1816*4882a593Smuzhiyun 		.width = 3264,
1817*4882a593Smuzhiyun 		.height = 2448,
1818*4882a593Smuzhiyun 		.max_fps = {
1819*4882a593Smuzhiyun 			.numerator = 10000,
1820*4882a593Smuzhiyun 			.denominator = 150000,
1821*4882a593Smuzhiyun 		},
1822*4882a593Smuzhiyun 		.exp_def = 0x09a0,
1823*4882a593Smuzhiyun 		.hts_def = 0x0794 * 2,
1824*4882a593Smuzhiyun 		.vts_def = 0x09aa,
1825*4882a593Smuzhiyun 		.reg_list = ov8858_3264x2448_regs_r1a_2lane,
1826*4882a593Smuzhiyun 	},
1827*4882a593Smuzhiyun 	{
1828*4882a593Smuzhiyun 		.width = 1632,
1829*4882a593Smuzhiyun 		.height = 1224,
1830*4882a593Smuzhiyun 		.max_fps = {
1831*4882a593Smuzhiyun 			.numerator = 10000,
1832*4882a593Smuzhiyun 			.denominator = 300000,
1833*4882a593Smuzhiyun 		},
1834*4882a593Smuzhiyun 		.exp_def = 0x04d0,
1835*4882a593Smuzhiyun 		.hts_def = 0x0788,
1836*4882a593Smuzhiyun 		.vts_def = 0x04dc,
1837*4882a593Smuzhiyun 		.reg_list = ov8858_1632x1224_regs_r1a_2lane,
1838*4882a593Smuzhiyun 	},
1839*4882a593Smuzhiyun };
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun static const struct ov8858_mode supported_modes_r1a_4lane[] = {
1842*4882a593Smuzhiyun 	{
1843*4882a593Smuzhiyun 		.width = 3264,
1844*4882a593Smuzhiyun 		.height = 2448,
1845*4882a593Smuzhiyun 		.max_fps = {
1846*4882a593Smuzhiyun 			.numerator = 10000,
1847*4882a593Smuzhiyun 			.denominator = 300000,
1848*4882a593Smuzhiyun 		},
1849*4882a593Smuzhiyun 		.exp_def = 0x09a0,
1850*4882a593Smuzhiyun 		.hts_def = 0x0794 * 2,
1851*4882a593Smuzhiyun 		.vts_def = 0x09aa,
1852*4882a593Smuzhiyun 		.reg_list = ov8858_3264x2448_regs_r1a_4lane,
1853*4882a593Smuzhiyun 	},
1854*4882a593Smuzhiyun };
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun static const struct ov8858_mode supported_modes_r2a_2lane[] = {
1857*4882a593Smuzhiyun 	{
1858*4882a593Smuzhiyun 		.width = 3264,
1859*4882a593Smuzhiyun 		.height = 2448,
1860*4882a593Smuzhiyun 		.max_fps = {
1861*4882a593Smuzhiyun 			.numerator = 10000,
1862*4882a593Smuzhiyun 			.denominator = 150000,
1863*4882a593Smuzhiyun 		},
1864*4882a593Smuzhiyun 		.exp_def = 0x09a0,
1865*4882a593Smuzhiyun 		.hts_def = 0x0794 * 2,
1866*4882a593Smuzhiyun 		.vts_def = 0x09aa,
1867*4882a593Smuzhiyun 		.reg_list = ov8858_3264x2448_regs_r2a_2lane,
1868*4882a593Smuzhiyun 	},
1869*4882a593Smuzhiyun 	{
1870*4882a593Smuzhiyun 		.width = 1632,
1871*4882a593Smuzhiyun 		.height = 1224,
1872*4882a593Smuzhiyun 		.max_fps = {
1873*4882a593Smuzhiyun 			.numerator = 10000,
1874*4882a593Smuzhiyun 			.denominator = 300000,
1875*4882a593Smuzhiyun 		},
1876*4882a593Smuzhiyun 		.exp_def = 0x04d0,
1877*4882a593Smuzhiyun 		.hts_def = 0x0788,
1878*4882a593Smuzhiyun 		.vts_def = 0x04dc,
1879*4882a593Smuzhiyun 		.reg_list = ov8858_1632x1224_regs_r2a_2lane,
1880*4882a593Smuzhiyun 	},
1881*4882a593Smuzhiyun };
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun static const struct ov8858_mode supported_modes_r2a_4lane[] = {
1884*4882a593Smuzhiyun 	{
1885*4882a593Smuzhiyun 		.width = 3264,
1886*4882a593Smuzhiyun 		.height = 2448,
1887*4882a593Smuzhiyun 		.max_fps = {
1888*4882a593Smuzhiyun 			.numerator = 10000,
1889*4882a593Smuzhiyun 			.denominator = 300000,
1890*4882a593Smuzhiyun 		},
1891*4882a593Smuzhiyun 		.exp_def = 0x09a0,
1892*4882a593Smuzhiyun 		.hts_def = 0x0794 * 2,
1893*4882a593Smuzhiyun 		.vts_def = 0x0a00,
1894*4882a593Smuzhiyun 		.reg_list = ov8858_3264x2448_regs_r2a_4lane,
1895*4882a593Smuzhiyun 	},
1896*4882a593Smuzhiyun };
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun static const struct ov8858_mode *supported_modes;
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
1901*4882a593Smuzhiyun 	MIPI_FREQ
1902*4882a593Smuzhiyun };
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun static const char * const ov8858_test_pattern_menu[] = {
1905*4882a593Smuzhiyun 	"Disabled",
1906*4882a593Smuzhiyun 	"Vertical Color Bar Type 1",
1907*4882a593Smuzhiyun 	"Vertical Color Bar Type 2",
1908*4882a593Smuzhiyun 	"Vertical Color Bar Type 3",
1909*4882a593Smuzhiyun 	"Vertical Color Bar Type 4"
1910*4882a593Smuzhiyun };
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun /* Write registers up to 4 at a time */
ov8858_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)1913*4882a593Smuzhiyun static int ov8858_write_reg(struct i2c_client *client, u16 reg,
1914*4882a593Smuzhiyun 			    u32 len, u32 val)
1915*4882a593Smuzhiyun {
1916*4882a593Smuzhiyun 	u32 buf_i, val_i;
1917*4882a593Smuzhiyun 	u8 buf[6];
1918*4882a593Smuzhiyun 	u8 *val_p;
1919*4882a593Smuzhiyun 	__be32 val_be;
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	if (len > 4)
1922*4882a593Smuzhiyun 		return -EINVAL;
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	buf[0] = reg >> 8;
1925*4882a593Smuzhiyun 	buf[1] = reg & 0xff;
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	val_be = cpu_to_be32(val);
1928*4882a593Smuzhiyun 	val_p = (u8 *)&val_be;
1929*4882a593Smuzhiyun 	buf_i = 2;
1930*4882a593Smuzhiyun 	val_i = 4 - len;
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	while (val_i < 4)
1933*4882a593Smuzhiyun 		buf[buf_i++] = val_p[val_i++];
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	if (i2c_master_send(client, buf, len + 2) != len + 2)
1936*4882a593Smuzhiyun 		return -EIO;
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	return 0;
1939*4882a593Smuzhiyun }
1940*4882a593Smuzhiyun 
ov8858_write_array(struct i2c_client * client,const struct regval * regs)1941*4882a593Smuzhiyun static int ov8858_write_array(struct i2c_client *client,
1942*4882a593Smuzhiyun 			      const struct regval *regs)
1943*4882a593Smuzhiyun {
1944*4882a593Smuzhiyun 	u32 i;
1945*4882a593Smuzhiyun 	int ret = 0;
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 	for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++)
1948*4882a593Smuzhiyun 		ret = ov8858_write_reg(client, regs[i].addr,
1949*4882a593Smuzhiyun 					OV8858_REG_VALUE_08BIT,
1950*4882a593Smuzhiyun 					regs[i].val);
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 	return ret;
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun /* Read registers up to 4 at a time */
ov8858_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)1956*4882a593Smuzhiyun static int ov8858_read_reg(struct i2c_client *client, u16 reg,
1957*4882a593Smuzhiyun 			   unsigned int len, u32 *val)
1958*4882a593Smuzhiyun {
1959*4882a593Smuzhiyun 	struct i2c_msg msgs[2];
1960*4882a593Smuzhiyun 	u8 *data_be_p;
1961*4882a593Smuzhiyun 	__be32 data_be = 0;
1962*4882a593Smuzhiyun 	__be16 reg_addr_be = cpu_to_be16(reg);
1963*4882a593Smuzhiyun 	int ret;
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	if (len > 4 || !len)
1966*4882a593Smuzhiyun 		return -EINVAL;
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun 	data_be_p = (u8 *)&data_be;
1969*4882a593Smuzhiyun 	/* Write register address */
1970*4882a593Smuzhiyun 	msgs[0].addr = client->addr;
1971*4882a593Smuzhiyun 	msgs[0].flags = 0;
1972*4882a593Smuzhiyun 	msgs[0].len = 2;
1973*4882a593Smuzhiyun 	msgs[0].buf = (u8 *)&reg_addr_be;
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	/* Read data from register */
1976*4882a593Smuzhiyun 	msgs[1].addr = client->addr;
1977*4882a593Smuzhiyun 	msgs[1].flags = I2C_M_RD;
1978*4882a593Smuzhiyun 	msgs[1].len = len;
1979*4882a593Smuzhiyun 	msgs[1].buf = &data_be_p[4 - len];
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 	ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
1982*4882a593Smuzhiyun 	if (ret != ARRAY_SIZE(msgs))
1983*4882a593Smuzhiyun 		return -EIO;
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	*val = be32_to_cpu(data_be);
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 	return 0;
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun 
ov8858_get_reso_dist(const struct ov8858_mode * mode,struct v4l2_mbus_framefmt * framefmt)1990*4882a593Smuzhiyun static int ov8858_get_reso_dist(const struct ov8858_mode *mode,
1991*4882a593Smuzhiyun 				struct v4l2_mbus_framefmt *framefmt)
1992*4882a593Smuzhiyun {
1993*4882a593Smuzhiyun 	return abs(mode->width - framefmt->width) +
1994*4882a593Smuzhiyun 	       abs(mode->height - framefmt->height);
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun static const struct ov8858_mode *
ov8858_find_best_fit(struct ov8858 * ov8858,struct v4l2_subdev_format * fmt)1998*4882a593Smuzhiyun ov8858_find_best_fit(struct ov8858 *ov8858,
1999*4882a593Smuzhiyun 		     struct v4l2_subdev_format *fmt)
2000*4882a593Smuzhiyun {
2001*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *framefmt = &fmt->format;
2002*4882a593Smuzhiyun 	int dist;
2003*4882a593Smuzhiyun 	int cur_best_fit = 0;
2004*4882a593Smuzhiyun 	int cur_best_fit_dist = -1;
2005*4882a593Smuzhiyun 	unsigned int i;
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	for (i = 0; i < ov8858->cfg_num; i++) {
2008*4882a593Smuzhiyun 		dist = ov8858_get_reso_dist(&supported_modes[i], framefmt);
2009*4882a593Smuzhiyun 		if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
2010*4882a593Smuzhiyun 			cur_best_fit_dist = dist;
2011*4882a593Smuzhiyun 			cur_best_fit = i;
2012*4882a593Smuzhiyun 		}
2013*4882a593Smuzhiyun 	}
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	return &supported_modes[cur_best_fit];
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun 
ov8858_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)2018*4882a593Smuzhiyun static int ov8858_set_fmt(struct v4l2_subdev *sd,
2019*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
2020*4882a593Smuzhiyun 			  struct v4l2_subdev_format *fmt)
2021*4882a593Smuzhiyun {
2022*4882a593Smuzhiyun 	struct ov8858 *ov8858 = to_ov8858(sd);
2023*4882a593Smuzhiyun 	const struct ov8858_mode *mode;
2024*4882a593Smuzhiyun 	s64 h_blank, vblank_def;
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	mutex_lock(&ov8858->mutex);
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	mode = ov8858_find_best_fit(ov8858, fmt);
2029*4882a593Smuzhiyun 	fmt->format.code = OV8858_MEDIA_BUS_FMT;
2030*4882a593Smuzhiyun 	fmt->format.width = mode->width;
2031*4882a593Smuzhiyun 	fmt->format.height = mode->height;
2032*4882a593Smuzhiyun 	fmt->format.field = V4L2_FIELD_NONE;
2033*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
2034*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
2035*4882a593Smuzhiyun 		*v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
2036*4882a593Smuzhiyun #else
2037*4882a593Smuzhiyun 		mutex_unlock(&ov8858->mutex);
2038*4882a593Smuzhiyun 		return -ENOTTY;
2039*4882a593Smuzhiyun #endif
2040*4882a593Smuzhiyun 	} else {
2041*4882a593Smuzhiyun 		ov8858->cur_mode = mode;
2042*4882a593Smuzhiyun 		h_blank = mode->hts_def - mode->width;
2043*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(ov8858->hblank, h_blank,
2044*4882a593Smuzhiyun 					 h_blank, 1, h_blank);
2045*4882a593Smuzhiyun 		vblank_def = mode->vts_def - mode->height;
2046*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(ov8858->vblank, vblank_def,
2047*4882a593Smuzhiyun 					 OV8858_VTS_MAX - mode->height,
2048*4882a593Smuzhiyun 					 1, vblank_def);
2049*4882a593Smuzhiyun 	}
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	mutex_unlock(&ov8858->mutex);
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	return 0;
2054*4882a593Smuzhiyun }
2055*4882a593Smuzhiyun 
ov8858_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)2056*4882a593Smuzhiyun static int ov8858_get_fmt(struct v4l2_subdev *sd,
2057*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
2058*4882a593Smuzhiyun 			  struct v4l2_subdev_format *fmt)
2059*4882a593Smuzhiyun {
2060*4882a593Smuzhiyun 	struct ov8858 *ov8858 = to_ov8858(sd);
2061*4882a593Smuzhiyun 	const struct ov8858_mode *mode = ov8858->cur_mode;
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	mutex_lock(&ov8858->mutex);
2064*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
2065*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
2066*4882a593Smuzhiyun 		fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
2067*4882a593Smuzhiyun #else
2068*4882a593Smuzhiyun 		mutex_unlock(&ov8858->mutex);
2069*4882a593Smuzhiyun 		return -ENOTTY;
2070*4882a593Smuzhiyun #endif
2071*4882a593Smuzhiyun 	} else {
2072*4882a593Smuzhiyun 		fmt->format.width = mode->width;
2073*4882a593Smuzhiyun 		fmt->format.height = mode->height;
2074*4882a593Smuzhiyun 		fmt->format.code = OV8858_MEDIA_BUS_FMT;
2075*4882a593Smuzhiyun 		fmt->format.field = V4L2_FIELD_NONE;
2076*4882a593Smuzhiyun 	}
2077*4882a593Smuzhiyun 	mutex_unlock(&ov8858->mutex);
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 	return 0;
2080*4882a593Smuzhiyun }
2081*4882a593Smuzhiyun 
ov8858_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)2082*4882a593Smuzhiyun static int ov8858_enum_mbus_code(struct v4l2_subdev *sd,
2083*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
2084*4882a593Smuzhiyun 				 struct v4l2_subdev_mbus_code_enum *code)
2085*4882a593Smuzhiyun {
2086*4882a593Smuzhiyun 	if (code->index != 0)
2087*4882a593Smuzhiyun 		return -EINVAL;
2088*4882a593Smuzhiyun 	code->code = OV8858_MEDIA_BUS_FMT;
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 	return 0;
2091*4882a593Smuzhiyun }
2092*4882a593Smuzhiyun 
ov8858_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)2093*4882a593Smuzhiyun static int ov8858_enum_frame_sizes(struct v4l2_subdev *sd,
2094*4882a593Smuzhiyun 				   struct v4l2_subdev_pad_config *cfg,
2095*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_size_enum *fse)
2096*4882a593Smuzhiyun {
2097*4882a593Smuzhiyun 	struct ov8858 *ov8858 = to_ov8858(sd);
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun 	if (fse->index >= ov8858->cfg_num)
2100*4882a593Smuzhiyun 		return -EINVAL;
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	if (fse->code != OV8858_MEDIA_BUS_FMT)
2103*4882a593Smuzhiyun 		return -EINVAL;
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 	fse->min_width  = supported_modes[fse->index].width;
2106*4882a593Smuzhiyun 	fse->max_width  = supported_modes[fse->index].width;
2107*4882a593Smuzhiyun 	fse->max_height = supported_modes[fse->index].height;
2108*4882a593Smuzhiyun 	fse->min_height = supported_modes[fse->index].height;
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun 	return 0;
2111*4882a593Smuzhiyun }
2112*4882a593Smuzhiyun 
ov8858_enable_test_pattern(struct ov8858 * ov8858,u32 pattern)2113*4882a593Smuzhiyun static int ov8858_enable_test_pattern(struct ov8858 *ov8858, u32 pattern)
2114*4882a593Smuzhiyun {
2115*4882a593Smuzhiyun 	u32 val;
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun 	if (pattern)
2118*4882a593Smuzhiyun 		val = (pattern - 1) | OV8858_TEST_PATTERN_ENABLE;
2119*4882a593Smuzhiyun 	else
2120*4882a593Smuzhiyun 		val = OV8858_TEST_PATTERN_DISABLE;
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun 	return ov8858_write_reg(ov8858->client,
2123*4882a593Smuzhiyun 				 OV8858_REG_TEST_PATTERN,
2124*4882a593Smuzhiyun 				 OV8858_REG_VALUE_08BIT,
2125*4882a593Smuzhiyun 				 val);
2126*4882a593Smuzhiyun }
2127*4882a593Smuzhiyun 
ov8858_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)2128*4882a593Smuzhiyun static int ov8858_g_frame_interval(struct v4l2_subdev *sd,
2129*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_interval *fi)
2130*4882a593Smuzhiyun {
2131*4882a593Smuzhiyun 	struct ov8858 *ov8858 = to_ov8858(sd);
2132*4882a593Smuzhiyun 	const struct ov8858_mode *mode = ov8858->cur_mode;
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	fi->interval = mode->max_fps;
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun 	return 0;
2137*4882a593Smuzhiyun }
2138*4882a593Smuzhiyun 
ov8858_get_r1a_otp(struct ov8858_otp_info_r1a * otp_r1a,struct rkmodule_inf * inf)2139*4882a593Smuzhiyun static void ov8858_get_r1a_otp(struct ov8858_otp_info_r1a *otp_r1a,
2140*4882a593Smuzhiyun 			       struct rkmodule_inf *inf)
2141*4882a593Smuzhiyun {
2142*4882a593Smuzhiyun 	u32 i, j;
2143*4882a593Smuzhiyun 	int rg, bg;
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun 	/* fac */
2146*4882a593Smuzhiyun 	if (otp_r1a->flag & 0x80) {
2147*4882a593Smuzhiyun 		inf->fac.flag = 1;
2148*4882a593Smuzhiyun 		inf->fac.year = otp_r1a->year;
2149*4882a593Smuzhiyun 		inf->fac.month = otp_r1a->month;
2150*4882a593Smuzhiyun 		inf->fac.day = otp_r1a->day;
2151*4882a593Smuzhiyun 
2152*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(ov8858_module_info) - 1; i++) {
2153*4882a593Smuzhiyun 			if (ov8858_module_info[i].id == otp_r1a->module_id)
2154*4882a593Smuzhiyun 				break;
2155*4882a593Smuzhiyun 		}
2156*4882a593Smuzhiyun 		strlcpy(inf->fac.module, ov8858_module_info[i].name,
2157*4882a593Smuzhiyun 			sizeof(inf->fac.module));
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(ov8858_lens_info) - 1; i++) {
2160*4882a593Smuzhiyun 			if (ov8858_lens_info[i].id == otp_r1a->lens_id)
2161*4882a593Smuzhiyun 				break;
2162*4882a593Smuzhiyun 		}
2163*4882a593Smuzhiyun 		strlcpy(inf->fac.lens, ov8858_lens_info[i].name,
2164*4882a593Smuzhiyun 			sizeof(inf->fac.lens));
2165*4882a593Smuzhiyun 	}
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	/* awb */
2168*4882a593Smuzhiyun 	if (otp_r1a->flag & 0x40) {
2169*4882a593Smuzhiyun 		if (otp_r1a->light_rg == 0)
2170*4882a593Smuzhiyun 			/* no light source information in OTP ,light factor = 1 */
2171*4882a593Smuzhiyun 			rg = otp_r1a->rg_ratio;
2172*4882a593Smuzhiyun 		else
2173*4882a593Smuzhiyun 			rg = otp_r1a->rg_ratio * (otp_r1a->light_rg + 512) / 1024;
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun 		if (otp_r1a->light_bg == 0)
2176*4882a593Smuzhiyun 			/* no light source information in OTP ,light factor = 1 */
2177*4882a593Smuzhiyun 			bg = otp_r1a->bg_ratio;
2178*4882a593Smuzhiyun 		else
2179*4882a593Smuzhiyun 			bg = otp_r1a->bg_ratio * (otp_r1a->light_bg + 512) / 1024;
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 		inf->awb.flag = 1;
2182*4882a593Smuzhiyun 		inf->awb.r_value = rg;
2183*4882a593Smuzhiyun 		inf->awb.b_value = bg;
2184*4882a593Smuzhiyun 		inf->awb.gr_value = 0x200;
2185*4882a593Smuzhiyun 		inf->awb.gb_value = 0x200;
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun 		inf->awb.golden_r_value = 0;
2188*4882a593Smuzhiyun 		inf->awb.golden_b_value = 0;
2189*4882a593Smuzhiyun 		inf->awb.golden_gr_value = 0;
2190*4882a593Smuzhiyun 		inf->awb.golden_gb_value = 0;
2191*4882a593Smuzhiyun 	}
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	/* af */
2194*4882a593Smuzhiyun 	if (otp_r1a->flag & 0x20) {
2195*4882a593Smuzhiyun 		inf->af.flag = 1;
2196*4882a593Smuzhiyun 		inf->af.dir_cnt = 1;
2197*4882a593Smuzhiyun 		inf->af.af_otp[0].vcm_start = otp_r1a->vcm_start;
2198*4882a593Smuzhiyun 		inf->af.af_otp[0].vcm_end = otp_r1a->vcm_end;
2199*4882a593Smuzhiyun 		inf->af.af_otp[0].vcm_dir = otp_r1a->vcm_dir;
2200*4882a593Smuzhiyun 	}
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	/* lsc */
2203*4882a593Smuzhiyun 	if (otp_r1a->flag & 0x10) {
2204*4882a593Smuzhiyun 		inf->lsc.flag = 1;
2205*4882a593Smuzhiyun 		inf->lsc.decimal_bits = 0;
2206*4882a593Smuzhiyun 		inf->lsc.lsc_w = 6;
2207*4882a593Smuzhiyun 		inf->lsc.lsc_h = 6;
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun 		j = 0;
2210*4882a593Smuzhiyun 		for (i = 0; i < 36; i++) {
2211*4882a593Smuzhiyun 			inf->lsc.lsc_gr[i] = otp_r1a->lenc[j++];
2212*4882a593Smuzhiyun 			inf->lsc.lsc_gb[i] = inf->lsc.lsc_gr[i];
2213*4882a593Smuzhiyun 		}
2214*4882a593Smuzhiyun 		for (i = 0; i < 36; i++)
2215*4882a593Smuzhiyun 			inf->lsc.lsc_b[i] = otp_r1a->lenc[j++] + otp_r1a->lenc[108];
2216*4882a593Smuzhiyun 		for (i = 0; i < 36; i++)
2217*4882a593Smuzhiyun 			inf->lsc.lsc_r[i] = otp_r1a->lenc[j++] + otp_r1a->lenc[109];
2218*4882a593Smuzhiyun 	}
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun 
ov8858_get_r2a_otp(struct ov8858_otp_info_r2a * otp_r2a,struct rkmodule_inf * inf)2221*4882a593Smuzhiyun static void ov8858_get_r2a_otp(struct ov8858_otp_info_r2a *otp_r2a,
2222*4882a593Smuzhiyun 			       struct rkmodule_inf *inf)
2223*4882a593Smuzhiyun {
2224*4882a593Smuzhiyun 	unsigned int i, j;
2225*4882a593Smuzhiyun 	int rg, bg;
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun 	/* fac / awb */
2228*4882a593Smuzhiyun 	if (otp_r2a->flag & 0xC0) {
2229*4882a593Smuzhiyun 		inf->fac.flag = 1;
2230*4882a593Smuzhiyun 		inf->fac.year = otp_r2a->year;
2231*4882a593Smuzhiyun 		inf->fac.month = otp_r2a->month;
2232*4882a593Smuzhiyun 		inf->fac.day = otp_r2a->day;
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(ov8858_module_info) - 1; i++) {
2235*4882a593Smuzhiyun 			if (ov8858_module_info[i].id == otp_r2a->module_id)
2236*4882a593Smuzhiyun 				break;
2237*4882a593Smuzhiyun 		}
2238*4882a593Smuzhiyun 		strlcpy(inf->fac.module, ov8858_module_info[i].name,
2239*4882a593Smuzhiyun 			sizeof(inf->fac.module));
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(ov8858_lens_info) - 1; i++) {
2242*4882a593Smuzhiyun 			if (ov8858_lens_info[i].id == otp_r2a->lens_id)
2243*4882a593Smuzhiyun 				break;
2244*4882a593Smuzhiyun 		}
2245*4882a593Smuzhiyun 		strlcpy(inf->fac.lens, ov8858_lens_info[i].name,
2246*4882a593Smuzhiyun 			sizeof(inf->fac.lens));
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun 		rg = otp_r2a->rg_ratio;
2249*4882a593Smuzhiyun 		bg = otp_r2a->bg_ratio;
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 		inf->awb.flag = 1;
2252*4882a593Smuzhiyun 		inf->awb.r_value = rg;
2253*4882a593Smuzhiyun 		inf->awb.b_value = bg;
2254*4882a593Smuzhiyun 		inf->awb.gr_value = 0x200;
2255*4882a593Smuzhiyun 		inf->awb.gb_value = 0x200;
2256*4882a593Smuzhiyun 
2257*4882a593Smuzhiyun 		inf->awb.golden_r_value = 0;
2258*4882a593Smuzhiyun 		inf->awb.golden_b_value = 0;
2259*4882a593Smuzhiyun 		inf->awb.golden_gr_value = 0;
2260*4882a593Smuzhiyun 		inf->awb.golden_gb_value = 0;
2261*4882a593Smuzhiyun 	}
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 	/* af */
2264*4882a593Smuzhiyun 	if (otp_r2a->flag & 0x20) {
2265*4882a593Smuzhiyun 		inf->af.flag = 1;
2266*4882a593Smuzhiyun 		inf->af.dir_cnt = 1;
2267*4882a593Smuzhiyun 		inf->af.af_otp[0].vcm_start = otp_r2a->vcm_start;
2268*4882a593Smuzhiyun 		inf->af.af_otp[0].vcm_end = otp_r2a->vcm_end;
2269*4882a593Smuzhiyun 		inf->af.af_otp[0].vcm_dir = otp_r2a->vcm_dir;
2270*4882a593Smuzhiyun 	}
2271*4882a593Smuzhiyun 
2272*4882a593Smuzhiyun 	/* lsc */
2273*4882a593Smuzhiyun 	if (otp_r2a->flag & 0x10) {
2274*4882a593Smuzhiyun 		inf->lsc.flag = 1;
2275*4882a593Smuzhiyun 		inf->lsc.decimal_bits = 0;
2276*4882a593Smuzhiyun 		inf->lsc.lsc_w = 8;
2277*4882a593Smuzhiyun 		inf->lsc.lsc_h = 10;
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun 		j = 0;
2280*4882a593Smuzhiyun 		for (i = 0; i < 80; i++) {
2281*4882a593Smuzhiyun 			inf->lsc.lsc_gr[i] = otp_r2a->lenc[j++];
2282*4882a593Smuzhiyun 			inf->lsc.lsc_gb[i] = inf->lsc.lsc_gr[i];
2283*4882a593Smuzhiyun 		}
2284*4882a593Smuzhiyun 		for (i = 0; i < 80; i++)
2285*4882a593Smuzhiyun 			inf->lsc.lsc_b[i] = otp_r2a->lenc[j++];
2286*4882a593Smuzhiyun 		for (i = 0; i < 80; i++)
2287*4882a593Smuzhiyun 			inf->lsc.lsc_r[i] = otp_r2a->lenc[j++];
2288*4882a593Smuzhiyun 	}
2289*4882a593Smuzhiyun }
2290*4882a593Smuzhiyun 
ov8858_get_module_inf(struct ov8858 * ov8858,struct rkmodule_inf * inf)2291*4882a593Smuzhiyun static void ov8858_get_module_inf(struct ov8858 *ov8858,
2292*4882a593Smuzhiyun 				  struct rkmodule_inf *inf)
2293*4882a593Smuzhiyun {
2294*4882a593Smuzhiyun 	struct ov8858_otp_info_r1a *otp_r1a = ov8858->otp_r1a;
2295*4882a593Smuzhiyun 	struct ov8858_otp_info_r2a *otp_r2a = ov8858->otp_r2a;
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun 	strlcpy(inf->base.sensor, OV8858_NAME, sizeof(inf->base.sensor));
2298*4882a593Smuzhiyun 	strlcpy(inf->base.module, ov8858->module_name, sizeof(inf->base.module));
2299*4882a593Smuzhiyun 	strlcpy(inf->base.lens, ov8858->len_name, sizeof(inf->base.lens));
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 	if (ov8858->is_r2a) {
2302*4882a593Smuzhiyun 		if (otp_r2a)
2303*4882a593Smuzhiyun 			ov8858_get_r2a_otp(otp_r2a, inf);
2304*4882a593Smuzhiyun 	} else {
2305*4882a593Smuzhiyun 		if (otp_r1a)
2306*4882a593Smuzhiyun 			ov8858_get_r1a_otp(otp_r1a, inf);
2307*4882a593Smuzhiyun 	}
2308*4882a593Smuzhiyun }
2309*4882a593Smuzhiyun 
ov8858_set_awb_cfg(struct ov8858 * ov8858,struct rkmodule_awb_cfg * cfg)2310*4882a593Smuzhiyun static void ov8858_set_awb_cfg(struct ov8858 *ov8858,
2311*4882a593Smuzhiyun 			       struct rkmodule_awb_cfg *cfg)
2312*4882a593Smuzhiyun {
2313*4882a593Smuzhiyun 	mutex_lock(&ov8858->mutex);
2314*4882a593Smuzhiyun 	memcpy(&ov8858->awb_cfg, cfg, sizeof(*cfg));
2315*4882a593Smuzhiyun 	mutex_unlock(&ov8858->mutex);
2316*4882a593Smuzhiyun }
2317*4882a593Smuzhiyun 
ov8858_set_lsc_cfg(struct ov8858 * ov8858,struct rkmodule_lsc_cfg * cfg)2318*4882a593Smuzhiyun static void ov8858_set_lsc_cfg(struct ov8858 *ov8858,
2319*4882a593Smuzhiyun 			       struct rkmodule_lsc_cfg *cfg)
2320*4882a593Smuzhiyun {
2321*4882a593Smuzhiyun 	mutex_lock(&ov8858->mutex);
2322*4882a593Smuzhiyun 	memcpy(&ov8858->lsc_cfg, cfg, sizeof(*cfg));
2323*4882a593Smuzhiyun 	mutex_unlock(&ov8858->mutex);
2324*4882a593Smuzhiyun }
2325*4882a593Smuzhiyun 
ov8858_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)2326*4882a593Smuzhiyun static long ov8858_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
2327*4882a593Smuzhiyun {
2328*4882a593Smuzhiyun 	struct ov8858 *ov8858 = to_ov8858(sd);
2329*4882a593Smuzhiyun 	long ret = 0;
2330*4882a593Smuzhiyun 	u32 stream = 0;
2331*4882a593Smuzhiyun 
2332*4882a593Smuzhiyun 	switch (cmd) {
2333*4882a593Smuzhiyun 	case RKMODULE_GET_MODULE_INFO:
2334*4882a593Smuzhiyun 		ov8858_get_module_inf(ov8858, (struct rkmodule_inf *)arg);
2335*4882a593Smuzhiyun 		break;
2336*4882a593Smuzhiyun 	case RKMODULE_AWB_CFG:
2337*4882a593Smuzhiyun 		ov8858_set_awb_cfg(ov8858, (struct rkmodule_awb_cfg *)arg);
2338*4882a593Smuzhiyun 		break;
2339*4882a593Smuzhiyun 	case RKMODULE_LSC_CFG:
2340*4882a593Smuzhiyun 		ov8858_set_lsc_cfg(ov8858, (struct rkmodule_lsc_cfg *)arg);
2341*4882a593Smuzhiyun 		break;
2342*4882a593Smuzhiyun 	case RKMODULE_SET_QUICK_STREAM:
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun 		stream = *((u32 *)arg);
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 		if (stream)
2347*4882a593Smuzhiyun 			ret = ov8858_write_reg(ov8858->client,
2348*4882a593Smuzhiyun 				OV8858_REG_CTRL_MODE,
2349*4882a593Smuzhiyun 				OV8858_REG_VALUE_08BIT,
2350*4882a593Smuzhiyun 				OV8858_MODE_STREAMING);
2351*4882a593Smuzhiyun 		else
2352*4882a593Smuzhiyun 			ret = ov8858_write_reg(ov8858->client,
2353*4882a593Smuzhiyun 				OV8858_REG_CTRL_MODE,
2354*4882a593Smuzhiyun 				OV8858_REG_VALUE_08BIT,
2355*4882a593Smuzhiyun 				OV8858_MODE_SW_STANDBY);
2356*4882a593Smuzhiyun 		break;
2357*4882a593Smuzhiyun 	default:
2358*4882a593Smuzhiyun 		ret = -ENOTTY;
2359*4882a593Smuzhiyun 		break;
2360*4882a593Smuzhiyun 	}
2361*4882a593Smuzhiyun 
2362*4882a593Smuzhiyun 	return ret;
2363*4882a593Smuzhiyun }
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
ov8858_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)2366*4882a593Smuzhiyun static long ov8858_compat_ioctl32(struct v4l2_subdev *sd,
2367*4882a593Smuzhiyun 				  unsigned int cmd, unsigned long arg)
2368*4882a593Smuzhiyun {
2369*4882a593Smuzhiyun 	void __user *up = compat_ptr(arg);
2370*4882a593Smuzhiyun 	struct rkmodule_inf *inf;
2371*4882a593Smuzhiyun 	struct rkmodule_awb_cfg *awb_cfg;
2372*4882a593Smuzhiyun 	struct rkmodule_lsc_cfg *lsc_cfg;
2373*4882a593Smuzhiyun 	long ret = 0;
2374*4882a593Smuzhiyun 	u32 stream = 0;
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun 	switch (cmd) {
2377*4882a593Smuzhiyun 	case RKMODULE_GET_MODULE_INFO:
2378*4882a593Smuzhiyun 		inf = kzalloc(sizeof(*inf), GFP_KERNEL);
2379*4882a593Smuzhiyun 		if (!inf) {
2380*4882a593Smuzhiyun 			ret = -ENOMEM;
2381*4882a593Smuzhiyun 			return ret;
2382*4882a593Smuzhiyun 		}
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun 		ret = ov8858_ioctl(sd, cmd, inf);
2385*4882a593Smuzhiyun 		if (!ret)
2386*4882a593Smuzhiyun 			ret = copy_to_user(up, inf, sizeof(*inf));
2387*4882a593Smuzhiyun 		kfree(inf);
2388*4882a593Smuzhiyun 		break;
2389*4882a593Smuzhiyun 	case RKMODULE_AWB_CFG:
2390*4882a593Smuzhiyun 		awb_cfg = kzalloc(sizeof(*awb_cfg), GFP_KERNEL);
2391*4882a593Smuzhiyun 		if (!awb_cfg) {
2392*4882a593Smuzhiyun 			ret = -ENOMEM;
2393*4882a593Smuzhiyun 			return ret;
2394*4882a593Smuzhiyun 		}
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 		ret = copy_from_user(awb_cfg, up, sizeof(*awb_cfg));
2397*4882a593Smuzhiyun 		if (!ret)
2398*4882a593Smuzhiyun 			ret = ov8858_ioctl(sd, cmd, awb_cfg);
2399*4882a593Smuzhiyun 		kfree(awb_cfg);
2400*4882a593Smuzhiyun 		break;
2401*4882a593Smuzhiyun 	case RKMODULE_LSC_CFG:
2402*4882a593Smuzhiyun 		lsc_cfg = kzalloc(sizeof(*lsc_cfg), GFP_KERNEL);
2403*4882a593Smuzhiyun 		if (!lsc_cfg) {
2404*4882a593Smuzhiyun 			ret = -ENOMEM;
2405*4882a593Smuzhiyun 			return ret;
2406*4882a593Smuzhiyun 		}
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun 		ret = copy_from_user(lsc_cfg, up, sizeof(*lsc_cfg));
2409*4882a593Smuzhiyun 		if (!ret)
2410*4882a593Smuzhiyun 			ret = ov8858_ioctl(sd, cmd, lsc_cfg);
2411*4882a593Smuzhiyun 		kfree(lsc_cfg);
2412*4882a593Smuzhiyun 		break;
2413*4882a593Smuzhiyun 	case RKMODULE_SET_QUICK_STREAM:
2414*4882a593Smuzhiyun 		ret = copy_from_user(&stream, up, sizeof(u32));
2415*4882a593Smuzhiyun 		if (!ret)
2416*4882a593Smuzhiyun 			ret = ov8858_ioctl(sd, cmd, &stream);
2417*4882a593Smuzhiyun 		break;
2418*4882a593Smuzhiyun 	default:
2419*4882a593Smuzhiyun 		ret = -ENOTTY;
2420*4882a593Smuzhiyun 		break;
2421*4882a593Smuzhiyun 	}
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	return ret;
2424*4882a593Smuzhiyun }
2425*4882a593Smuzhiyun #endif
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun /*--------------------------------------------------------------------------*/
ov8858_apply_otp_r1a(struct ov8858 * ov8858)2428*4882a593Smuzhiyun static int ov8858_apply_otp_r1a(struct ov8858 *ov8858)
2429*4882a593Smuzhiyun {
2430*4882a593Smuzhiyun 	int rg, bg, R_gain, G_gain, B_gain, base_gain, temp;
2431*4882a593Smuzhiyun 	struct i2c_client *client = ov8858->client;
2432*4882a593Smuzhiyun 	struct ov8858_otp_info_r1a *otp_ptr = ov8858->otp_r1a;
2433*4882a593Smuzhiyun 	struct rkmodule_awb_cfg *awb_cfg = &ov8858->awb_cfg;
2434*4882a593Smuzhiyun 	struct rkmodule_lsc_cfg *lsc_cfg = &ov8858->lsc_cfg;
2435*4882a593Smuzhiyun 	u32 golden_bg_ratio = 0;
2436*4882a593Smuzhiyun 	u32 golden_rg_ratio = 0;
2437*4882a593Smuzhiyun 	u32 golden_g_value = 0;
2438*4882a593Smuzhiyun 	u32 i;
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	if (awb_cfg->enable) {
2441*4882a593Smuzhiyun 		golden_g_value = (awb_cfg->golden_gb_value +
2442*4882a593Smuzhiyun 				  awb_cfg->golden_gr_value) / 2;
2443*4882a593Smuzhiyun 		golden_bg_ratio = awb_cfg->golden_b_value * 0x200 / golden_g_value;
2444*4882a593Smuzhiyun 		golden_rg_ratio = awb_cfg->golden_r_value * 0x200 / golden_g_value;
2445*4882a593Smuzhiyun 	}
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun 	/* apply OTP WB Calibration */
2448*4882a593Smuzhiyun 	if ((otp_ptr->flag & 0x40) && golden_bg_ratio && golden_rg_ratio) {
2449*4882a593Smuzhiyun 		if (otp_ptr->light_rg == 0)
2450*4882a593Smuzhiyun 			/*
2451*4882a593Smuzhiyun 			 * no light source information in OTP,
2452*4882a593Smuzhiyun 			 * light factor = 1
2453*4882a593Smuzhiyun 			 */
2454*4882a593Smuzhiyun 			rg = otp_ptr->rg_ratio;
2455*4882a593Smuzhiyun 		else
2456*4882a593Smuzhiyun 			rg = otp_ptr->rg_ratio *
2457*4882a593Smuzhiyun 			     (otp_ptr->light_rg + 512) / 1024;
2458*4882a593Smuzhiyun 
2459*4882a593Smuzhiyun 		if (otp_ptr->light_bg == 0)
2460*4882a593Smuzhiyun 			/*
2461*4882a593Smuzhiyun 			 * no light source information in OTP,
2462*4882a593Smuzhiyun 			 * light factor = 1
2463*4882a593Smuzhiyun 			 */
2464*4882a593Smuzhiyun 			bg = otp_ptr->bg_ratio;
2465*4882a593Smuzhiyun 		else
2466*4882a593Smuzhiyun 			bg = otp_ptr->bg_ratio *
2467*4882a593Smuzhiyun 			     (otp_ptr->light_bg + 512) / 1024;
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun 		/* calculate G gain */
2470*4882a593Smuzhiyun 		R_gain = (golden_rg_ratio * 1000) / rg;
2471*4882a593Smuzhiyun 		B_gain = (golden_bg_ratio * 1000) / bg;
2472*4882a593Smuzhiyun 		G_gain = 1000;
2473*4882a593Smuzhiyun 		if (R_gain < 1000 || B_gain < 1000) {
2474*4882a593Smuzhiyun 			if (R_gain < B_gain)
2475*4882a593Smuzhiyun 				base_gain = R_gain;
2476*4882a593Smuzhiyun 			else
2477*4882a593Smuzhiyun 				base_gain = B_gain;
2478*4882a593Smuzhiyun 		} else {
2479*4882a593Smuzhiyun 			base_gain = G_gain;
2480*4882a593Smuzhiyun 		}
2481*4882a593Smuzhiyun 		R_gain = 0x400 * R_gain / (base_gain);
2482*4882a593Smuzhiyun 		B_gain = 0x400 * B_gain / (base_gain);
2483*4882a593Smuzhiyun 		G_gain = 0x400 * G_gain / (base_gain);
2484*4882a593Smuzhiyun 
2485*4882a593Smuzhiyun 		/* update sensor WB gain */
2486*4882a593Smuzhiyun 		if (R_gain > 0x400) {
2487*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5032, R_gain >> 8);
2488*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5033, R_gain & 0x00ff);
2489*4882a593Smuzhiyun 		}
2490*4882a593Smuzhiyun 		if (G_gain > 0x400) {
2491*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5034, G_gain >> 8);
2492*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5035, G_gain & 0x00ff);
2493*4882a593Smuzhiyun 		}
2494*4882a593Smuzhiyun 		if (B_gain > 0x400) {
2495*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5036, B_gain >> 8);
2496*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5037, B_gain & 0x00ff);
2497*4882a593Smuzhiyun 		}
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 		dev_dbg(&client->dev, "apply awb gain: 0x%x, 0x%x, 0x%x\n",
2500*4882a593Smuzhiyun 			R_gain, G_gain, B_gain);
2501*4882a593Smuzhiyun 	}
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	/* apply OTP Lenc Calibration */
2504*4882a593Smuzhiyun 	if ((otp_ptr->flag & 0x10) && lsc_cfg->enable) {
2505*4882a593Smuzhiyun 		ov8858_read_1byte(client, 0x5000, &temp);
2506*4882a593Smuzhiyun 		temp = 0x80 | temp;
2507*4882a593Smuzhiyun 		ov8858_write_1byte(client, 0x5000, temp);
2508*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(otp_ptr->lenc); i++) {
2509*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5800 + i,
2510*4882a593Smuzhiyun 					   otp_ptr->lenc[i]);
2511*4882a593Smuzhiyun 			dev_dbg(&client->dev, "apply lenc[%d]: 0x%x\n",
2512*4882a593Smuzhiyun 				i, otp_ptr->lenc[i]);
2513*4882a593Smuzhiyun 		}
2514*4882a593Smuzhiyun 	}
2515*4882a593Smuzhiyun 
2516*4882a593Smuzhiyun 	return 0;
2517*4882a593Smuzhiyun }
2518*4882a593Smuzhiyun 
ov8858_apply_otp_r2a(struct ov8858 * ov8858)2519*4882a593Smuzhiyun static int ov8858_apply_otp_r2a(struct ov8858 *ov8858)
2520*4882a593Smuzhiyun {
2521*4882a593Smuzhiyun 	int rg, bg, R_gain, G_gain, B_gain, base_gain, temp;
2522*4882a593Smuzhiyun 	struct i2c_client *client = ov8858->client;
2523*4882a593Smuzhiyun 	struct ov8858_otp_info_r2a *otp_ptr = ov8858->otp_r2a;
2524*4882a593Smuzhiyun 	struct rkmodule_awb_cfg *awb_cfg = &ov8858->awb_cfg;
2525*4882a593Smuzhiyun 	struct rkmodule_lsc_cfg *lsc_cfg = &ov8858->lsc_cfg;
2526*4882a593Smuzhiyun 	u32 golden_bg_ratio = 0;
2527*4882a593Smuzhiyun 	u32 golden_rg_ratio = 0;
2528*4882a593Smuzhiyun 	u32 golden_g_value = 0;
2529*4882a593Smuzhiyun 	u32 i;
2530*4882a593Smuzhiyun 
2531*4882a593Smuzhiyun 	if (awb_cfg->enable) {
2532*4882a593Smuzhiyun 		golden_g_value = (awb_cfg->golden_gb_value +
2533*4882a593Smuzhiyun 				  awb_cfg->golden_gr_value) / 2;
2534*4882a593Smuzhiyun 		golden_bg_ratio = awb_cfg->golden_b_value * 0x200 / golden_g_value;
2535*4882a593Smuzhiyun 		golden_rg_ratio = awb_cfg->golden_r_value * 0x200 / golden_g_value;
2536*4882a593Smuzhiyun 	}
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun 	/* apply OTP WB Calibration */
2539*4882a593Smuzhiyun 	if ((otp_ptr->flag & 0xC0) && golden_bg_ratio && golden_rg_ratio) {
2540*4882a593Smuzhiyun 		rg = otp_ptr->rg_ratio;
2541*4882a593Smuzhiyun 		bg = otp_ptr->bg_ratio;
2542*4882a593Smuzhiyun 		/* calculate G gain */
2543*4882a593Smuzhiyun 		R_gain = (golden_rg_ratio * 1000) / rg;
2544*4882a593Smuzhiyun 		B_gain = (golden_bg_ratio * 1000) / bg;
2545*4882a593Smuzhiyun 		G_gain = 1000;
2546*4882a593Smuzhiyun 		if (R_gain < 1000 || B_gain < 1000) {
2547*4882a593Smuzhiyun 			if (R_gain < B_gain)
2548*4882a593Smuzhiyun 				base_gain = R_gain;
2549*4882a593Smuzhiyun 			else
2550*4882a593Smuzhiyun 				base_gain = B_gain;
2551*4882a593Smuzhiyun 		} else {
2552*4882a593Smuzhiyun 			base_gain = G_gain;
2553*4882a593Smuzhiyun 		}
2554*4882a593Smuzhiyun 		R_gain = 0x400 * R_gain / (base_gain);
2555*4882a593Smuzhiyun 		B_gain = 0x400 * B_gain / (base_gain);
2556*4882a593Smuzhiyun 		G_gain = 0x400 * G_gain / (base_gain);
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun 		/* update sensor WB gain */
2559*4882a593Smuzhiyun 		if (R_gain > 0x400) {
2560*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5032, R_gain >> 8);
2561*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5033, R_gain & 0x00ff);
2562*4882a593Smuzhiyun 		}
2563*4882a593Smuzhiyun 		if (G_gain > 0x400) {
2564*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5034, G_gain >> 8);
2565*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5035, G_gain & 0x00ff);
2566*4882a593Smuzhiyun 		}
2567*4882a593Smuzhiyun 		if (B_gain > 0x400) {
2568*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5036, B_gain >> 8);
2569*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5037, B_gain & 0x00ff);
2570*4882a593Smuzhiyun 		}
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 		dev_dbg(&client->dev, "apply awb gain: 0x%x, 0x%x, 0x%x\n",
2573*4882a593Smuzhiyun 			R_gain, G_gain, B_gain);
2574*4882a593Smuzhiyun 	}
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun 	/* apply OTP Lenc Calibration */
2577*4882a593Smuzhiyun 	if ((otp_ptr->flag & 0x10) && lsc_cfg->enable) {
2578*4882a593Smuzhiyun 		ov8858_read_1byte(client, 0x5000, &temp);
2579*4882a593Smuzhiyun 		temp = 0x80 | temp;
2580*4882a593Smuzhiyun 		ov8858_write_1byte(client, 0x5000, temp);
2581*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(otp_ptr->lenc); i++) {
2582*4882a593Smuzhiyun 			ov8858_write_1byte(client, 0x5800 + i,
2583*4882a593Smuzhiyun 					   otp_ptr->lenc[i]);
2584*4882a593Smuzhiyun 			dev_dbg(&client->dev, "apply lenc[%d]: 0x%x\n",
2585*4882a593Smuzhiyun 				i, otp_ptr->lenc[i]);
2586*4882a593Smuzhiyun 		}
2587*4882a593Smuzhiyun 	}
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun 	return 0;
2590*4882a593Smuzhiyun }
2591*4882a593Smuzhiyun 
ov8858_apply_otp(struct ov8858 * ov8858)2592*4882a593Smuzhiyun static int ov8858_apply_otp(struct ov8858 *ov8858)
2593*4882a593Smuzhiyun {
2594*4882a593Smuzhiyun 	int ret = 0;
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun 	if (ov8858->is_r2a && ov8858->otp_r2a)
2597*4882a593Smuzhiyun 		ret = ov8858_apply_otp_r2a(ov8858);
2598*4882a593Smuzhiyun 	else if (ov8858->otp_r1a)
2599*4882a593Smuzhiyun 		ret = ov8858_apply_otp_r1a(ov8858);
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun 	return ret;
2602*4882a593Smuzhiyun }
2603*4882a593Smuzhiyun 
__ov8858_start_stream(struct ov8858 * ov8858)2604*4882a593Smuzhiyun static int __ov8858_start_stream(struct ov8858 *ov8858)
2605*4882a593Smuzhiyun {
2606*4882a593Smuzhiyun 	int ret;
2607*4882a593Smuzhiyun 
2608*4882a593Smuzhiyun 	ret = ov8858_write_array(ov8858->client, ov8858->cur_mode->reg_list);
2609*4882a593Smuzhiyun 	if (ret)
2610*4882a593Smuzhiyun 		return ret;
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun 	/* In case these controls are set before streaming */
2613*4882a593Smuzhiyun 	mutex_unlock(&ov8858->mutex);
2614*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_setup(&ov8858->ctrl_handler);
2615*4882a593Smuzhiyun 	mutex_lock(&ov8858->mutex);
2616*4882a593Smuzhiyun 	if (ret)
2617*4882a593Smuzhiyun 		return ret;
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 	ret = ov8858_apply_otp(ov8858);
2620*4882a593Smuzhiyun 	if (ret)
2621*4882a593Smuzhiyun 		return ret;
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 	return ov8858_write_reg(ov8858->client,
2624*4882a593Smuzhiyun 				OV8858_REG_CTRL_MODE,
2625*4882a593Smuzhiyun 				OV8858_REG_VALUE_08BIT,
2626*4882a593Smuzhiyun 				OV8858_MODE_STREAMING);
2627*4882a593Smuzhiyun }
2628*4882a593Smuzhiyun 
__ov8858_stop_stream(struct ov8858 * ov8858)2629*4882a593Smuzhiyun static int __ov8858_stop_stream(struct ov8858 *ov8858)
2630*4882a593Smuzhiyun {
2631*4882a593Smuzhiyun 	return ov8858_write_reg(ov8858->client,
2632*4882a593Smuzhiyun 				OV8858_REG_CTRL_MODE,
2633*4882a593Smuzhiyun 				OV8858_REG_VALUE_08BIT,
2634*4882a593Smuzhiyun 				OV8858_MODE_SW_STANDBY);
2635*4882a593Smuzhiyun }
2636*4882a593Smuzhiyun 
ov8858_s_stream(struct v4l2_subdev * sd,int on)2637*4882a593Smuzhiyun static int ov8858_s_stream(struct v4l2_subdev *sd, int on)
2638*4882a593Smuzhiyun {
2639*4882a593Smuzhiyun 	struct ov8858 *ov8858 = to_ov8858(sd);
2640*4882a593Smuzhiyun 	struct i2c_client *client = ov8858->client;
2641*4882a593Smuzhiyun 	int ret = 0;
2642*4882a593Smuzhiyun 
2643*4882a593Smuzhiyun 	dev_info(&client->dev, "%s: on: %d, %dx%d@%d\n", __func__, on,
2644*4882a593Smuzhiyun 				ov8858->cur_mode->width,
2645*4882a593Smuzhiyun 				ov8858->cur_mode->height,
2646*4882a593Smuzhiyun 		DIV_ROUND_CLOSEST(ov8858->cur_mode->max_fps.denominator,
2647*4882a593Smuzhiyun 				  ov8858->cur_mode->max_fps.numerator));
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun 	mutex_lock(&ov8858->mutex);
2650*4882a593Smuzhiyun 	on = !!on;
2651*4882a593Smuzhiyun 	if (on == ov8858->streaming)
2652*4882a593Smuzhiyun 		goto unlock_and_return;
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun 	if (on) {
2655*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
2656*4882a593Smuzhiyun 		if (ret < 0) {
2657*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
2658*4882a593Smuzhiyun 			goto unlock_and_return;
2659*4882a593Smuzhiyun 		}
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun 		ret = __ov8858_start_stream(ov8858);
2662*4882a593Smuzhiyun 		if (ret) {
2663*4882a593Smuzhiyun 			v4l2_err(sd, "start stream failed while write regs\n");
2664*4882a593Smuzhiyun 			pm_runtime_put(&client->dev);
2665*4882a593Smuzhiyun 			goto unlock_and_return;
2666*4882a593Smuzhiyun 		}
2667*4882a593Smuzhiyun 	} else {
2668*4882a593Smuzhiyun 		__ov8858_stop_stream(ov8858);
2669*4882a593Smuzhiyun 		pm_runtime_put(&client->dev);
2670*4882a593Smuzhiyun 	}
2671*4882a593Smuzhiyun 
2672*4882a593Smuzhiyun 	ov8858->streaming = on;
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun unlock_and_return:
2675*4882a593Smuzhiyun 	mutex_unlock(&ov8858->mutex);
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun 	return ret;
2678*4882a593Smuzhiyun }
2679*4882a593Smuzhiyun 
ov8858_s_power(struct v4l2_subdev * sd,int on)2680*4882a593Smuzhiyun static int ov8858_s_power(struct v4l2_subdev *sd, int on)
2681*4882a593Smuzhiyun {
2682*4882a593Smuzhiyun 	struct ov8858 *ov8858 = to_ov8858(sd);
2683*4882a593Smuzhiyun 	struct i2c_client *client = ov8858->client;
2684*4882a593Smuzhiyun 	int ret = 0;
2685*4882a593Smuzhiyun 
2686*4882a593Smuzhiyun 	mutex_lock(&ov8858->mutex);
2687*4882a593Smuzhiyun 
2688*4882a593Smuzhiyun 	/* If the power state is not modified - no work to do. */
2689*4882a593Smuzhiyun 	if (ov8858->power_on == !!on)
2690*4882a593Smuzhiyun 		goto unlock_and_return;
2691*4882a593Smuzhiyun 
2692*4882a593Smuzhiyun 	if (on) {
2693*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
2694*4882a593Smuzhiyun 		if (ret < 0) {
2695*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
2696*4882a593Smuzhiyun 			goto unlock_and_return;
2697*4882a593Smuzhiyun 		}
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 		ret = ov8858_write_array(ov8858->client, ov8858_global_regs);
2700*4882a593Smuzhiyun 		if (ret) {
2701*4882a593Smuzhiyun 			v4l2_err(sd, "could not set init registers\n");
2702*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
2703*4882a593Smuzhiyun 			goto unlock_and_return;
2704*4882a593Smuzhiyun 		}
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun 		ov8858->power_on = true;
2707*4882a593Smuzhiyun 	} else {
2708*4882a593Smuzhiyun 		pm_runtime_put(&client->dev);
2709*4882a593Smuzhiyun 		ov8858->power_on = false;
2710*4882a593Smuzhiyun 	}
2711*4882a593Smuzhiyun 
2712*4882a593Smuzhiyun unlock_and_return:
2713*4882a593Smuzhiyun 	mutex_unlock(&ov8858->mutex);
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 	return ret;
2716*4882a593Smuzhiyun }
2717*4882a593Smuzhiyun 
2718*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
ov8858_cal_delay(u32 cycles)2719*4882a593Smuzhiyun static inline u32 ov8858_cal_delay(u32 cycles)
2720*4882a593Smuzhiyun {
2721*4882a593Smuzhiyun 	return DIV_ROUND_UP(cycles, OV8858_XVCLK_FREQ / 1000 / 1000);
2722*4882a593Smuzhiyun }
2723*4882a593Smuzhiyun 
__ov8858_power_on(struct ov8858 * ov8858)2724*4882a593Smuzhiyun static int __ov8858_power_on(struct ov8858 *ov8858)
2725*4882a593Smuzhiyun {
2726*4882a593Smuzhiyun 	int ret;
2727*4882a593Smuzhiyun 	u32 delay_us;
2728*4882a593Smuzhiyun 	struct device *dev = &ov8858->client->dev;
2729*4882a593Smuzhiyun 
2730*4882a593Smuzhiyun 	if (!IS_ERR(ov8858->power_gpio))
2731*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ov8858->power_gpio, 1);
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 	usleep_range(1000, 2000);
2734*4882a593Smuzhiyun 
2735*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(ov8858->pins_default)) {
2736*4882a593Smuzhiyun 		ret = pinctrl_select_state(ov8858->pinctrl,
2737*4882a593Smuzhiyun 					   ov8858->pins_default);
2738*4882a593Smuzhiyun 		if (ret < 0)
2739*4882a593Smuzhiyun 			dev_err(dev, "could not set pins\n");
2740*4882a593Smuzhiyun 	}
2741*4882a593Smuzhiyun 
2742*4882a593Smuzhiyun 	ret = clk_set_rate(ov8858->xvclk, OV8858_XVCLK_FREQ);
2743*4882a593Smuzhiyun 	if (ret < 0)
2744*4882a593Smuzhiyun 		dev_warn(dev, "Failed to set xvclk rate (24MHz)\n");
2745*4882a593Smuzhiyun 	if (clk_get_rate(ov8858->xvclk) != OV8858_XVCLK_FREQ)
2746*4882a593Smuzhiyun 		dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
2747*4882a593Smuzhiyun 	ret = clk_prepare_enable(ov8858->xvclk);
2748*4882a593Smuzhiyun 	if (ret < 0) {
2749*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable xvclk\n");
2750*4882a593Smuzhiyun 		return ret;
2751*4882a593Smuzhiyun 	}
2752*4882a593Smuzhiyun 
2753*4882a593Smuzhiyun 	if (!IS_ERR(ov8858->reset_gpio))
2754*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ov8858->reset_gpio, 0);
2755*4882a593Smuzhiyun 
2756*4882a593Smuzhiyun 	ret = regulator_bulk_enable(OV8858_NUM_SUPPLIES, ov8858->supplies);
2757*4882a593Smuzhiyun 	if (ret < 0) {
2758*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable regulators\n");
2759*4882a593Smuzhiyun 		goto disable_clk;
2760*4882a593Smuzhiyun 	}
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun 	if (!IS_ERR(ov8858->reset_gpio))
2763*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ov8858->reset_gpio, 1);
2764*4882a593Smuzhiyun 
2765*4882a593Smuzhiyun 	usleep_range(1000, 2000);
2766*4882a593Smuzhiyun 	if (!IS_ERR(ov8858->pwdn_gpio))
2767*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ov8858->pwdn_gpio, 1);
2768*4882a593Smuzhiyun 
2769*4882a593Smuzhiyun 	/* 8192 cycles prior to first SCCB transaction */
2770*4882a593Smuzhiyun 	delay_us = ov8858_cal_delay(8192);
2771*4882a593Smuzhiyun 	usleep_range(delay_us, delay_us * 2);
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun 	return 0;
2774*4882a593Smuzhiyun 
2775*4882a593Smuzhiyun disable_clk:
2776*4882a593Smuzhiyun 	clk_disable_unprepare(ov8858->xvclk);
2777*4882a593Smuzhiyun 
2778*4882a593Smuzhiyun 	return ret;
2779*4882a593Smuzhiyun }
2780*4882a593Smuzhiyun 
__ov8858_power_off(struct ov8858 * ov8858)2781*4882a593Smuzhiyun static void __ov8858_power_off(struct ov8858 *ov8858)
2782*4882a593Smuzhiyun {
2783*4882a593Smuzhiyun 	int ret;
2784*4882a593Smuzhiyun 	struct device *dev = &ov8858->client->dev;
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun 	if (!IS_ERR(ov8858->pwdn_gpio))
2787*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ov8858->pwdn_gpio, 0);
2788*4882a593Smuzhiyun 	clk_disable_unprepare(ov8858->xvclk);
2789*4882a593Smuzhiyun 	if (!IS_ERR(ov8858->reset_gpio))
2790*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ov8858->reset_gpio, 0);
2791*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(ov8858->pins_sleep)) {
2792*4882a593Smuzhiyun 		ret = pinctrl_select_state(ov8858->pinctrl,
2793*4882a593Smuzhiyun 					   ov8858->pins_sleep);
2794*4882a593Smuzhiyun 		if (ret < 0)
2795*4882a593Smuzhiyun 			dev_dbg(dev, "could not set pins\n");
2796*4882a593Smuzhiyun 	}
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun 	//if (!IS_ERR(ov8858->power_gpio))
2799*4882a593Smuzhiyun 		//gpiod_set_value_cansleep(ov8858->power_gpio, 0);
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun 	regulator_bulk_disable(OV8858_NUM_SUPPLIES, ov8858->supplies);
2802*4882a593Smuzhiyun }
2803*4882a593Smuzhiyun 
ov8858_runtime_resume(struct device * dev)2804*4882a593Smuzhiyun static int __maybe_unused ov8858_runtime_resume(struct device *dev)
2805*4882a593Smuzhiyun {
2806*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
2807*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
2808*4882a593Smuzhiyun 	struct ov8858 *ov8858 = to_ov8858(sd);
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun 	return __ov8858_power_on(ov8858);
2811*4882a593Smuzhiyun }
2812*4882a593Smuzhiyun 
ov8858_runtime_suspend(struct device * dev)2813*4882a593Smuzhiyun static int __maybe_unused ov8858_runtime_suspend(struct device *dev)
2814*4882a593Smuzhiyun {
2815*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
2816*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
2817*4882a593Smuzhiyun 	struct ov8858 *ov8858 = to_ov8858(sd);
2818*4882a593Smuzhiyun 
2819*4882a593Smuzhiyun 	__ov8858_power_off(ov8858);
2820*4882a593Smuzhiyun 
2821*4882a593Smuzhiyun 	return 0;
2822*4882a593Smuzhiyun }
2823*4882a593Smuzhiyun 
2824*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
ov8858_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)2825*4882a593Smuzhiyun static int ov8858_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
2826*4882a593Smuzhiyun {
2827*4882a593Smuzhiyun 	struct ov8858 *ov8858 = to_ov8858(sd);
2828*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *try_fmt =
2829*4882a593Smuzhiyun 				v4l2_subdev_get_try_format(sd, fh->pad, 0);
2830*4882a593Smuzhiyun 	const struct ov8858_mode *def_mode = &supported_modes[0];
2831*4882a593Smuzhiyun 
2832*4882a593Smuzhiyun 	mutex_lock(&ov8858->mutex);
2833*4882a593Smuzhiyun 	/* Initialize try_fmt */
2834*4882a593Smuzhiyun 	try_fmt->width = def_mode->width;
2835*4882a593Smuzhiyun 	try_fmt->height = def_mode->height;
2836*4882a593Smuzhiyun 	try_fmt->code = OV8858_MEDIA_BUS_FMT;
2837*4882a593Smuzhiyun 	try_fmt->field = V4L2_FIELD_NONE;
2838*4882a593Smuzhiyun 
2839*4882a593Smuzhiyun 	mutex_unlock(&ov8858->mutex);
2840*4882a593Smuzhiyun 	/* No crop or compose */
2841*4882a593Smuzhiyun 
2842*4882a593Smuzhiyun 	return 0;
2843*4882a593Smuzhiyun }
2844*4882a593Smuzhiyun #endif
2845*4882a593Smuzhiyun 
ov8858_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)2846*4882a593Smuzhiyun static int ov8858_enum_frame_interval(struct v4l2_subdev *sd,
2847*4882a593Smuzhiyun 				      struct v4l2_subdev_pad_config *cfg,
2848*4882a593Smuzhiyun 				      struct v4l2_subdev_frame_interval_enum *fie)
2849*4882a593Smuzhiyun {
2850*4882a593Smuzhiyun 	struct ov8858 *ov8858 = to_ov8858(sd);
2851*4882a593Smuzhiyun 
2852*4882a593Smuzhiyun 	if (fie->index >= ov8858->cfg_num)
2853*4882a593Smuzhiyun 		return -EINVAL;
2854*4882a593Smuzhiyun 
2855*4882a593Smuzhiyun 	fie->code = OV8858_MEDIA_BUS_FMT;
2856*4882a593Smuzhiyun 	fie->width = supported_modes[fie->index].width;
2857*4882a593Smuzhiyun 	fie->height = supported_modes[fie->index].height;
2858*4882a593Smuzhiyun 	fie->interval = supported_modes[fie->index].max_fps;
2859*4882a593Smuzhiyun 	return 0;
2860*4882a593Smuzhiyun }
2861*4882a593Smuzhiyun 
ov8858_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)2862*4882a593Smuzhiyun static int ov8858_g_mbus_config(struct v4l2_subdev *sd, unsigned int pad_id,
2863*4882a593Smuzhiyun 				struct v4l2_mbus_config *config)
2864*4882a593Smuzhiyun {
2865*4882a593Smuzhiyun 	struct ov8858  *sensor = to_ov8858 (sd);
2866*4882a593Smuzhiyun 	struct device *dev = &sensor->client->dev;
2867*4882a593Smuzhiyun 
2868*4882a593Smuzhiyun 	dev_info(dev, "%s(%d) enter!\n", __func__, __LINE__);
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun 	if (2 == sensor->lane_num) {
2871*4882a593Smuzhiyun 		config->type = V4L2_MBUS_CSI2_DPHY;
2872*4882a593Smuzhiyun 		config->flags = V4L2_MBUS_CSI2_2_LANE |
2873*4882a593Smuzhiyun 				V4L2_MBUS_CSI2_CHANNEL_0 |
2874*4882a593Smuzhiyun 				V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
2875*4882a593Smuzhiyun 	} else if (4 == sensor->lane_num) {
2876*4882a593Smuzhiyun 		config->type = V4L2_MBUS_CSI2_DPHY;
2877*4882a593Smuzhiyun 		config->flags = V4L2_MBUS_CSI2_4_LANE |
2878*4882a593Smuzhiyun 				V4L2_MBUS_CSI2_CHANNEL_0 |
2879*4882a593Smuzhiyun 				V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
2880*4882a593Smuzhiyun 	} else {
2881*4882a593Smuzhiyun 		dev_err(&sensor->client->dev,
2882*4882a593Smuzhiyun 			"unsupported lane_num(%d)\n", sensor->lane_num);
2883*4882a593Smuzhiyun 	}
2884*4882a593Smuzhiyun 	return 0;
2885*4882a593Smuzhiyun }
2886*4882a593Smuzhiyun 
2887*4882a593Smuzhiyun static const struct dev_pm_ops ov8858_pm_ops = {
2888*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(ov8858_runtime_suspend,
2889*4882a593Smuzhiyun 			   ov8858_runtime_resume, NULL)
2890*4882a593Smuzhiyun };
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
2893*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops ov8858_internal_ops = {
2894*4882a593Smuzhiyun 	.open = ov8858_open,
2895*4882a593Smuzhiyun };
2896*4882a593Smuzhiyun #endif
2897*4882a593Smuzhiyun 
2898*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops ov8858_core_ops = {
2899*4882a593Smuzhiyun 	.s_power = ov8858_s_power,
2900*4882a593Smuzhiyun 	.ioctl = ov8858_ioctl,
2901*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
2902*4882a593Smuzhiyun 	.compat_ioctl32 = ov8858_compat_ioctl32,
2903*4882a593Smuzhiyun #endif
2904*4882a593Smuzhiyun };
2905*4882a593Smuzhiyun 
2906*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops ov8858_video_ops = {
2907*4882a593Smuzhiyun 	.s_stream = ov8858_s_stream,
2908*4882a593Smuzhiyun 	.g_frame_interval = ov8858_g_frame_interval,
2909*4882a593Smuzhiyun };
2910*4882a593Smuzhiyun 
2911*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops ov8858_pad_ops = {
2912*4882a593Smuzhiyun 	.enum_mbus_code = ov8858_enum_mbus_code,
2913*4882a593Smuzhiyun 	.enum_frame_size = ov8858_enum_frame_sizes,
2914*4882a593Smuzhiyun 	.enum_frame_interval = ov8858_enum_frame_interval,
2915*4882a593Smuzhiyun 	.get_fmt = ov8858_get_fmt,
2916*4882a593Smuzhiyun 	.set_fmt = ov8858_set_fmt,
2917*4882a593Smuzhiyun 	.get_mbus_config = ov8858_g_mbus_config,
2918*4882a593Smuzhiyun };
2919*4882a593Smuzhiyun 
2920*4882a593Smuzhiyun static const struct v4l2_subdev_ops ov8858_subdev_ops = {
2921*4882a593Smuzhiyun 	.core	= &ov8858_core_ops,
2922*4882a593Smuzhiyun 	.video	= &ov8858_video_ops,
2923*4882a593Smuzhiyun 	.pad	= &ov8858_pad_ops,
2924*4882a593Smuzhiyun };
2925*4882a593Smuzhiyun 
ov8858_set_ctrl(struct v4l2_ctrl * ctrl)2926*4882a593Smuzhiyun static int ov8858_set_ctrl(struct v4l2_ctrl *ctrl)
2927*4882a593Smuzhiyun {
2928*4882a593Smuzhiyun 	struct ov8858 *ov8858 = container_of(ctrl->handler,
2929*4882a593Smuzhiyun 					     struct ov8858, ctrl_handler);
2930*4882a593Smuzhiyun 	struct i2c_client *client = ov8858->client;
2931*4882a593Smuzhiyun 	s64 max;
2932*4882a593Smuzhiyun 	int ret = 0;
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 	/* Propagate change of current control to all related controls */
2935*4882a593Smuzhiyun 	switch (ctrl->id) {
2936*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
2937*4882a593Smuzhiyun 		/* Update max exposure while meeting expected vblanking */
2938*4882a593Smuzhiyun 		max = ov8858->cur_mode->height + ctrl->val - 4;
2939*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(ov8858->exposure,
2940*4882a593Smuzhiyun 					 ov8858->exposure->minimum, max,
2941*4882a593Smuzhiyun 					 ov8858->exposure->step,
2942*4882a593Smuzhiyun 					 ov8858->exposure->default_value);
2943*4882a593Smuzhiyun 		break;
2944*4882a593Smuzhiyun 	}
2945*4882a593Smuzhiyun 
2946*4882a593Smuzhiyun 	if (!pm_runtime_get_if_in_use(&client->dev))
2947*4882a593Smuzhiyun 		return 0;
2948*4882a593Smuzhiyun 
2949*4882a593Smuzhiyun 	switch (ctrl->id) {
2950*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE:
2951*4882a593Smuzhiyun 		/* 4 least significant bits of expsoure are fractional part */
2952*4882a593Smuzhiyun 		dev_dbg(&client->dev, "set exposure value 0x%x\n", ctrl->val);
2953*4882a593Smuzhiyun 		ret = ov8858_write_reg(ov8858->client,
2954*4882a593Smuzhiyun 					OV8858_REG_EXPOSURE,
2955*4882a593Smuzhiyun 					OV8858_REG_VALUE_24BIT,
2956*4882a593Smuzhiyun 					ctrl->val << 4);
2957*4882a593Smuzhiyun 		break;
2958*4882a593Smuzhiyun 	case V4L2_CID_ANALOGUE_GAIN:
2959*4882a593Smuzhiyun 		dev_dbg(&client->dev, "set analog gain value 0x%x\n", ctrl->val);
2960*4882a593Smuzhiyun 		ret = ov8858_write_reg(ov8858->client,
2961*4882a593Smuzhiyun 					OV8858_REG_GAIN_H,
2962*4882a593Smuzhiyun 					OV8858_REG_VALUE_08BIT,
2963*4882a593Smuzhiyun 					(ctrl->val >> OV8858_GAIN_H_SHIFT) &
2964*4882a593Smuzhiyun 					OV8858_GAIN_H_MASK);
2965*4882a593Smuzhiyun 		ret |= ov8858_write_reg(ov8858->client,
2966*4882a593Smuzhiyun 					OV8858_REG_GAIN_L,
2967*4882a593Smuzhiyun 					OV8858_REG_VALUE_08BIT,
2968*4882a593Smuzhiyun 					ctrl->val & OV8858_GAIN_L_MASK);
2969*4882a593Smuzhiyun 		break;
2970*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
2971*4882a593Smuzhiyun 		dev_dbg(&client->dev, "set vb value 0x%x\n", ctrl->val);
2972*4882a593Smuzhiyun 		ret = ov8858_write_reg(ov8858->client,
2973*4882a593Smuzhiyun 					OV8858_REG_VTS,
2974*4882a593Smuzhiyun 					OV8858_REG_VALUE_16BIT,
2975*4882a593Smuzhiyun 					ctrl->val + ov8858->cur_mode->height);
2976*4882a593Smuzhiyun 		break;
2977*4882a593Smuzhiyun 	case V4L2_CID_TEST_PATTERN:
2978*4882a593Smuzhiyun 		ret = ov8858_enable_test_pattern(ov8858, ctrl->val);
2979*4882a593Smuzhiyun 		break;
2980*4882a593Smuzhiyun 	default:
2981*4882a593Smuzhiyun 		dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
2982*4882a593Smuzhiyun 			 __func__, ctrl->id, ctrl->val);
2983*4882a593Smuzhiyun 		break;
2984*4882a593Smuzhiyun 	}
2985*4882a593Smuzhiyun 
2986*4882a593Smuzhiyun 	pm_runtime_put(&client->dev);
2987*4882a593Smuzhiyun 
2988*4882a593Smuzhiyun 	return ret;
2989*4882a593Smuzhiyun }
2990*4882a593Smuzhiyun 
2991*4882a593Smuzhiyun static const struct v4l2_ctrl_ops ov8858_ctrl_ops = {
2992*4882a593Smuzhiyun 	.s_ctrl = ov8858_set_ctrl,
2993*4882a593Smuzhiyun };
2994*4882a593Smuzhiyun 
ov8858_initialize_controls(struct ov8858 * ov8858)2995*4882a593Smuzhiyun static int ov8858_initialize_controls(struct ov8858 *ov8858)
2996*4882a593Smuzhiyun {
2997*4882a593Smuzhiyun 	const struct ov8858_mode *mode;
2998*4882a593Smuzhiyun 	struct v4l2_ctrl_handler *handler;
2999*4882a593Smuzhiyun 	struct v4l2_ctrl *ctrl;
3000*4882a593Smuzhiyun 	s64 exposure_max, vblank_def;
3001*4882a593Smuzhiyun 	u32 h_blank;
3002*4882a593Smuzhiyun 	int ret;
3003*4882a593Smuzhiyun 
3004*4882a593Smuzhiyun 	handler = &ov8858->ctrl_handler;
3005*4882a593Smuzhiyun 	mode = ov8858->cur_mode;
3006*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_init(handler, 8);
3007*4882a593Smuzhiyun 	if (ret)
3008*4882a593Smuzhiyun 		return ret;
3009*4882a593Smuzhiyun 	handler->lock = &ov8858->mutex;
3010*4882a593Smuzhiyun 
3011*4882a593Smuzhiyun 	ctrl = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
3012*4882a593Smuzhiyun 				      0, 0, link_freq_menu_items);
3013*4882a593Smuzhiyun 	if (ctrl)
3014*4882a593Smuzhiyun 		ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY;
3015*4882a593Smuzhiyun 
3016*4882a593Smuzhiyun 	v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
3017*4882a593Smuzhiyun 			  0, ov8858->pixel_rate, 1, ov8858->pixel_rate);
3018*4882a593Smuzhiyun 
3019*4882a593Smuzhiyun 	h_blank = mode->hts_def - mode->width;
3020*4882a593Smuzhiyun 	ov8858->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
3021*4882a593Smuzhiyun 				h_blank, h_blank, 1, h_blank);
3022*4882a593Smuzhiyun 	if (ov8858->hblank)
3023*4882a593Smuzhiyun 		ov8858->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
3024*4882a593Smuzhiyun 
3025*4882a593Smuzhiyun 	vblank_def = mode->vts_def - mode->height;
3026*4882a593Smuzhiyun 	ov8858->vblank = v4l2_ctrl_new_std(handler, &ov8858_ctrl_ops,
3027*4882a593Smuzhiyun 				V4L2_CID_VBLANK, vblank_def,
3028*4882a593Smuzhiyun 				OV8858_VTS_MAX - mode->height,
3029*4882a593Smuzhiyun 				1, vblank_def);
3030*4882a593Smuzhiyun 
3031*4882a593Smuzhiyun 	exposure_max = mode->vts_def - 4;
3032*4882a593Smuzhiyun 	ov8858->exposure = v4l2_ctrl_new_std(handler, &ov8858_ctrl_ops,
3033*4882a593Smuzhiyun 				V4L2_CID_EXPOSURE, OV8858_EXPOSURE_MIN,
3034*4882a593Smuzhiyun 				exposure_max, OV8858_EXPOSURE_STEP,
3035*4882a593Smuzhiyun 				mode->exp_def);
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 	ov8858->anal_gain = v4l2_ctrl_new_std(handler, &ov8858_ctrl_ops,
3038*4882a593Smuzhiyun 				V4L2_CID_ANALOGUE_GAIN, OV8858_GAIN_MIN,
3039*4882a593Smuzhiyun 				OV8858_GAIN_MAX, OV8858_GAIN_STEP,
3040*4882a593Smuzhiyun 				OV8858_GAIN_DEFAULT);
3041*4882a593Smuzhiyun 
3042*4882a593Smuzhiyun 	ov8858->test_pattern = v4l2_ctrl_new_std_menu_items(handler,
3043*4882a593Smuzhiyun 				&ov8858_ctrl_ops, V4L2_CID_TEST_PATTERN,
3044*4882a593Smuzhiyun 				ARRAY_SIZE(ov8858_test_pattern_menu) - 1,
3045*4882a593Smuzhiyun 				0, 0, ov8858_test_pattern_menu);
3046*4882a593Smuzhiyun 
3047*4882a593Smuzhiyun 	if (handler->error) {
3048*4882a593Smuzhiyun 		ret = handler->error;
3049*4882a593Smuzhiyun 		dev_err(&ov8858->client->dev,
3050*4882a593Smuzhiyun 			"Failed to init controls(%d)\n", ret);
3051*4882a593Smuzhiyun 		goto err_free_handler;
3052*4882a593Smuzhiyun 	}
3053*4882a593Smuzhiyun 
3054*4882a593Smuzhiyun 	ov8858->subdev.ctrl_handler = handler;
3055*4882a593Smuzhiyun 
3056*4882a593Smuzhiyun 	return 0;
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun err_free_handler:
3059*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(handler);
3060*4882a593Smuzhiyun 
3061*4882a593Smuzhiyun 	return ret;
3062*4882a593Smuzhiyun }
3063*4882a593Smuzhiyun 
ov8858_otp_read_r1a(struct ov8858 * ov8858)3064*4882a593Smuzhiyun static int ov8858_otp_read_r1a(struct ov8858 *ov8858)
3065*4882a593Smuzhiyun {
3066*4882a593Smuzhiyun 	int otp_flag, addr, temp, i;
3067*4882a593Smuzhiyun 	struct ov8858_otp_info_r1a *otp_ptr;
3068*4882a593Smuzhiyun 	struct device *dev = &ov8858->client->dev;
3069*4882a593Smuzhiyun 	struct i2c_client *client = ov8858->client;
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun 	otp_ptr = kzalloc(sizeof(*otp_ptr), GFP_KERNEL);
3072*4882a593Smuzhiyun 	if (!otp_ptr)
3073*4882a593Smuzhiyun 		return -ENOMEM;
3074*4882a593Smuzhiyun 
3075*4882a593Smuzhiyun 	otp_flag = 0;
3076*4882a593Smuzhiyun 	ov8858_read_1byte(client, 0x7010, &otp_flag);
3077*4882a593Smuzhiyun 	if ((otp_flag & 0xc0) == 0x40)
3078*4882a593Smuzhiyun 		addr = 0x7011; /* base address of info group 1 */
3079*4882a593Smuzhiyun 	else if ((otp_flag & 0x30) == 0x10)
3080*4882a593Smuzhiyun 		addr = 0x7016; /* base address of info group 2 */
3081*4882a593Smuzhiyun 	else if ((otp_flag & 0x0c) == 0x04)
3082*4882a593Smuzhiyun 		addr = 0x701b; /* base address of info group 3 */
3083*4882a593Smuzhiyun 	else
3084*4882a593Smuzhiyun 		addr = 0;
3085*4882a593Smuzhiyun 
3086*4882a593Smuzhiyun 	if (addr != 0) {
3087*4882a593Smuzhiyun 		otp_ptr->flag = 0x80; /* valid info in OTP */
3088*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr, &otp_ptr->module_id);
3089*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 1, &otp_ptr->lens_id);
3090*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 2, &otp_ptr->year);
3091*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 3, &otp_ptr->month);
3092*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 4, &otp_ptr->day);
3093*4882a593Smuzhiyun 		dev_dbg(dev, "fac info: module(0x%x) lens(0x%x) time(%d_%d_%d)!\n",
3094*4882a593Smuzhiyun 			otp_ptr->module_id,
3095*4882a593Smuzhiyun 			otp_ptr->lens_id,
3096*4882a593Smuzhiyun 			otp_ptr->year,
3097*4882a593Smuzhiyun 			otp_ptr->month,
3098*4882a593Smuzhiyun 			otp_ptr->day);
3099*4882a593Smuzhiyun 	}
3100*4882a593Smuzhiyun 
3101*4882a593Smuzhiyun 	/* OTP base information and WB calibration data */
3102*4882a593Smuzhiyun 	ov8858_read_1byte(client, 0x7020, &otp_flag);
3103*4882a593Smuzhiyun 	if ((otp_flag & 0xc0) == 0x40)
3104*4882a593Smuzhiyun 		addr = 0x7021; /* base address of info group 1 */
3105*4882a593Smuzhiyun 	else if ((otp_flag & 0x30) == 0x10)
3106*4882a593Smuzhiyun 		addr = 0x7026; /* base address of info group 2 */
3107*4882a593Smuzhiyun 	else if ((otp_flag & 0x0c) == 0x04)
3108*4882a593Smuzhiyun 		addr = 0x702b; /* base address of info group 3 */
3109*4882a593Smuzhiyun 	else
3110*4882a593Smuzhiyun 		addr = 0;
3111*4882a593Smuzhiyun 
3112*4882a593Smuzhiyun 	if (addr != 0) {
3113*4882a593Smuzhiyun 		otp_ptr->flag |= 0x40; /* valid info and AWB in OTP */
3114*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 4, &temp);
3115*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr, &otp_ptr->rg_ratio);
3116*4882a593Smuzhiyun 		otp_ptr->rg_ratio = (otp_ptr->rg_ratio << 2) +
3117*4882a593Smuzhiyun 				    ((temp >> 6) & 0x03);
3118*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 1, &otp_ptr->bg_ratio);
3119*4882a593Smuzhiyun 		otp_ptr->bg_ratio = (otp_ptr->bg_ratio << 2) +
3120*4882a593Smuzhiyun 				    ((temp >> 4) & 0x03);
3121*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 2, &otp_ptr->light_rg);
3122*4882a593Smuzhiyun 		otp_ptr->light_rg = (otp_ptr->light_rg << 2) +
3123*4882a593Smuzhiyun 				    ((temp >> 2) & 0x03);
3124*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 3, &otp_ptr->light_bg);
3125*4882a593Smuzhiyun 		otp_ptr->light_bg = (otp_ptr->light_bg << 2) +
3126*4882a593Smuzhiyun 				    ((temp) & 0x03);
3127*4882a593Smuzhiyun 		dev_dbg(dev, "awb info: (0x%x, 0x%x, 0x%x, 0x%x)!\n",
3128*4882a593Smuzhiyun 			otp_ptr->rg_ratio, otp_ptr->bg_ratio,
3129*4882a593Smuzhiyun 			otp_ptr->light_rg, otp_ptr->light_bg);
3130*4882a593Smuzhiyun 	}
3131*4882a593Smuzhiyun 
3132*4882a593Smuzhiyun 	/* OTP VCM Calibration */
3133*4882a593Smuzhiyun 	ov8858_read_1byte(client, 0x7030, &otp_flag);
3134*4882a593Smuzhiyun 	if ((otp_flag & 0xc0) == 0x40)
3135*4882a593Smuzhiyun 		addr = 0x7031; /* base address of VCM Calibration group 1 */
3136*4882a593Smuzhiyun 	else if ((otp_flag & 0x30) == 0x10)
3137*4882a593Smuzhiyun 		addr = 0x7034; /* base address of VCM Calibration group 2 */
3138*4882a593Smuzhiyun 	else if ((otp_flag & 0x0c) == 0x04)
3139*4882a593Smuzhiyun 		addr = 0x7037; /* base address of VCM Calibration group 3 */
3140*4882a593Smuzhiyun 	else
3141*4882a593Smuzhiyun 		addr = 0;
3142*4882a593Smuzhiyun 	if (addr != 0) {
3143*4882a593Smuzhiyun 		otp_ptr->flag |= 0x20;
3144*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 2, &temp);
3145*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr, &otp_ptr->vcm_start);
3146*4882a593Smuzhiyun 		otp_ptr->vcm_start = (otp_ptr->vcm_start << 2) |
3147*4882a593Smuzhiyun 				     ((temp >> 6) & 0x03);
3148*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 1, &otp_ptr->vcm_end);
3149*4882a593Smuzhiyun 		otp_ptr->vcm_end = (otp_ptr->vcm_end << 2) |
3150*4882a593Smuzhiyun 				   ((temp >> 4) & 0x03);
3151*4882a593Smuzhiyun 		otp_ptr->vcm_dir = (temp >> 2) & 0x03;
3152*4882a593Smuzhiyun 		dev_dbg(dev, "vcm_info: 0x%x, 0x%x, 0x%x!\n",
3153*4882a593Smuzhiyun 			otp_ptr->vcm_start,
3154*4882a593Smuzhiyun 			otp_ptr->vcm_end,
3155*4882a593Smuzhiyun 			otp_ptr->vcm_dir);
3156*4882a593Smuzhiyun 	}
3157*4882a593Smuzhiyun 
3158*4882a593Smuzhiyun 	/* OTP Lenc Calibration */
3159*4882a593Smuzhiyun 	ov8858_read_1byte(client, 0x703a, &otp_flag);
3160*4882a593Smuzhiyun 	if ((otp_flag & 0xc0) == 0x40)
3161*4882a593Smuzhiyun 		addr = 0x703b; /* base address of Lenc Calibration group 1 */
3162*4882a593Smuzhiyun 	else if ((otp_flag & 0x30) == 0x10)
3163*4882a593Smuzhiyun 		addr = 0x70a9; /* base address of Lenc Calibration group 2 */
3164*4882a593Smuzhiyun 	else if ((otp_flag & 0x0c) == 0x04)
3165*4882a593Smuzhiyun 		addr = 0x7117; /* base address of Lenc Calibration group 3 */
3166*4882a593Smuzhiyun 	else
3167*4882a593Smuzhiyun 		addr = 0;
3168*4882a593Smuzhiyun 	if (addr != 0) {
3169*4882a593Smuzhiyun 		otp_ptr->flag |= 0x10;
3170*4882a593Smuzhiyun 		for (i = 0; i < 110; i++) {
3171*4882a593Smuzhiyun 			ov8858_read_1byte(client, addr + i, &otp_ptr->lenc[i]);
3172*4882a593Smuzhiyun 			dev_dbg(dev, "lsc 0x%x!\n", otp_ptr->lenc[i]);
3173*4882a593Smuzhiyun 		}
3174*4882a593Smuzhiyun 	}
3175*4882a593Smuzhiyun 
3176*4882a593Smuzhiyun 	for (i = 0x7010; i <= 0x7184; i++)
3177*4882a593Smuzhiyun 		ov8858_write_1byte(client, i, 0); /* clear OTP buffer */
3178*4882a593Smuzhiyun 
3179*4882a593Smuzhiyun 	if (otp_ptr->flag) {
3180*4882a593Smuzhiyun 		ov8858->otp_r1a = otp_ptr;
3181*4882a593Smuzhiyun 	} else {
3182*4882a593Smuzhiyun 		ov8858->otp_r1a = NULL;
3183*4882a593Smuzhiyun 		dev_info(dev, "otp_r1a is null!\n");
3184*4882a593Smuzhiyun 		kfree(otp_ptr);
3185*4882a593Smuzhiyun 	}
3186*4882a593Smuzhiyun 
3187*4882a593Smuzhiyun 	return 0;
3188*4882a593Smuzhiyun }
3189*4882a593Smuzhiyun 
ov8858_otp_read_r2a(struct ov8858 * ov8858)3190*4882a593Smuzhiyun static int ov8858_otp_read_r2a(struct ov8858 *ov8858)
3191*4882a593Smuzhiyun {
3192*4882a593Smuzhiyun 	struct ov8858_otp_info_r2a *otp_ptr;
3193*4882a593Smuzhiyun 	int otp_flag, addr, temp, checksum, i;
3194*4882a593Smuzhiyun 	struct device *dev = &ov8858->client->dev;
3195*4882a593Smuzhiyun 	struct i2c_client *client = ov8858->client;
3196*4882a593Smuzhiyun 
3197*4882a593Smuzhiyun 	otp_ptr = kzalloc(sizeof(*otp_ptr), GFP_KERNEL);
3198*4882a593Smuzhiyun 	if (!otp_ptr)
3199*4882a593Smuzhiyun 		return -ENOMEM;
3200*4882a593Smuzhiyun 
3201*4882a593Smuzhiyun 	/* OTP base information and WB calibration data */
3202*4882a593Smuzhiyun 	otp_flag = 0;
3203*4882a593Smuzhiyun 	ov8858_read_1byte(client, 0x7010, &otp_flag);
3204*4882a593Smuzhiyun 	if ((otp_flag & 0xc0) == 0x40)
3205*4882a593Smuzhiyun 		addr = 0x7011; /* base address of info group 1 */
3206*4882a593Smuzhiyun 	else if ((otp_flag & 0x30) == 0x10)
3207*4882a593Smuzhiyun 		addr = 0x7019; /* base address of info group 2 */
3208*4882a593Smuzhiyun 	else
3209*4882a593Smuzhiyun 		addr = 0;
3210*4882a593Smuzhiyun 
3211*4882a593Smuzhiyun 	if (addr != 0) {
3212*4882a593Smuzhiyun 		otp_ptr->flag = 0xC0; /* valid info and AWB in OTP */
3213*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr, &otp_ptr->module_id);
3214*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 1, &otp_ptr->lens_id);
3215*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 2, &otp_ptr->year);
3216*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 3, &otp_ptr->month);
3217*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 4, &otp_ptr->day);
3218*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 7, &temp);
3219*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 5, &otp_ptr->rg_ratio);
3220*4882a593Smuzhiyun 		otp_ptr->rg_ratio = (otp_ptr->rg_ratio << 2) +
3221*4882a593Smuzhiyun 				    ((temp >> 6) & 0x03);
3222*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 6, &otp_ptr->bg_ratio);
3223*4882a593Smuzhiyun 		otp_ptr->bg_ratio = (otp_ptr->bg_ratio << 2) +
3224*4882a593Smuzhiyun 				    ((temp >> 4) & 0x03);
3225*4882a593Smuzhiyun 
3226*4882a593Smuzhiyun 		dev_dbg(dev, "fac info: module(0x%x) lens(0x%x) time(%d_%d_%d) !\n",
3227*4882a593Smuzhiyun 			otp_ptr->module_id,
3228*4882a593Smuzhiyun 			otp_ptr->lens_id,
3229*4882a593Smuzhiyun 			otp_ptr->year,
3230*4882a593Smuzhiyun 			otp_ptr->month,
3231*4882a593Smuzhiyun 			otp_ptr->day);
3232*4882a593Smuzhiyun 		dev_dbg(dev, "awb info: (0x%x, 0x%x)!\n",
3233*4882a593Smuzhiyun 			otp_ptr->rg_ratio,
3234*4882a593Smuzhiyun 			otp_ptr->bg_ratio);
3235*4882a593Smuzhiyun 	}
3236*4882a593Smuzhiyun 
3237*4882a593Smuzhiyun 	/* OTP VCM Calibration */
3238*4882a593Smuzhiyun 	ov8858_read_1byte(client, 0x7021, &otp_flag);
3239*4882a593Smuzhiyun 	if ((otp_flag & 0xc0) == 0x40)
3240*4882a593Smuzhiyun 		addr = 0x7022; /* base address of VCM Calibration group 1 */
3241*4882a593Smuzhiyun 	else if ((otp_flag & 0x30) == 0x10)
3242*4882a593Smuzhiyun 		addr = 0x7025; /* base address of VCM Calibration group 2 */
3243*4882a593Smuzhiyun 	else
3244*4882a593Smuzhiyun 		addr = 0;
3245*4882a593Smuzhiyun 
3246*4882a593Smuzhiyun 	if (addr != 0) {
3247*4882a593Smuzhiyun 		otp_ptr->flag |= 0x20;
3248*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 2, &temp);
3249*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr, &otp_ptr->vcm_start);
3250*4882a593Smuzhiyun 		otp_ptr->vcm_start = (otp_ptr->vcm_start << 2) |
3251*4882a593Smuzhiyun 				     ((temp >> 6) & 0x03);
3252*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 1, &otp_ptr->vcm_end);
3253*4882a593Smuzhiyun 		otp_ptr->vcm_end = (otp_ptr->vcm_end << 2) |
3254*4882a593Smuzhiyun 				   ((temp >> 4) & 0x03);
3255*4882a593Smuzhiyun 		otp_ptr->vcm_dir = (temp >> 2) & 0x03;
3256*4882a593Smuzhiyun 	}
3257*4882a593Smuzhiyun 
3258*4882a593Smuzhiyun 	/* OTP Lenc Calibration */
3259*4882a593Smuzhiyun 	ov8858_read_1byte(client, 0x7028, &otp_flag);
3260*4882a593Smuzhiyun 	if ((otp_flag & 0xc0) == 0x40)
3261*4882a593Smuzhiyun 		addr = 0x7029; /* base address of Lenc Calibration group 1 */
3262*4882a593Smuzhiyun 	else if ((otp_flag & 0x30) == 0x10)
3263*4882a593Smuzhiyun 		addr = 0x711a; /* base address of Lenc Calibration group 2 */
3264*4882a593Smuzhiyun 	else
3265*4882a593Smuzhiyun 		addr = 0;
3266*4882a593Smuzhiyun 
3267*4882a593Smuzhiyun 	if (addr != 0) {
3268*4882a593Smuzhiyun 		checksum = 0;
3269*4882a593Smuzhiyun 		for (i = 0; i < 240; i++) {
3270*4882a593Smuzhiyun 			ov8858_read_1byte(client, addr + i, &otp_ptr->lenc[i]);
3271*4882a593Smuzhiyun 			checksum += otp_ptr->lenc[i];
3272*4882a593Smuzhiyun 			dev_dbg(dev, "lsc_info: 0x%x!\n", otp_ptr->lenc[i]);
3273*4882a593Smuzhiyun 		}
3274*4882a593Smuzhiyun 		checksum = (checksum) % 255 + 1;
3275*4882a593Smuzhiyun 		ov8858_read_1byte(client, addr + 240, &otp_ptr->checksum);
3276*4882a593Smuzhiyun 		if (otp_ptr->checksum == checksum)
3277*4882a593Smuzhiyun 			otp_ptr->flag |= 0x10;
3278*4882a593Smuzhiyun 	}
3279*4882a593Smuzhiyun 
3280*4882a593Smuzhiyun 	for (i = 0x7010; i <= 0x720a; i++)
3281*4882a593Smuzhiyun 		ov8858_write_1byte(client, i, 0); /* clear OTP buffer */
3282*4882a593Smuzhiyun 
3283*4882a593Smuzhiyun 	if (otp_ptr->flag) {
3284*4882a593Smuzhiyun 		ov8858->otp_r2a = otp_ptr;
3285*4882a593Smuzhiyun 	} else {
3286*4882a593Smuzhiyun 		ov8858->otp_r2a = NULL;
3287*4882a593Smuzhiyun 		dev_info(dev, "otp_r2a is null!\n");
3288*4882a593Smuzhiyun 		kfree(otp_ptr);
3289*4882a593Smuzhiyun 	}
3290*4882a593Smuzhiyun 
3291*4882a593Smuzhiyun 	return 0;
3292*4882a593Smuzhiyun }
3293*4882a593Smuzhiyun 
ov8858_otp_read(struct ov8858 * ov8858)3294*4882a593Smuzhiyun static int ov8858_otp_read(struct ov8858 *ov8858)
3295*4882a593Smuzhiyun {
3296*4882a593Smuzhiyun 	int temp = 0;
3297*4882a593Smuzhiyun 	int ret = 0;
3298*4882a593Smuzhiyun 	struct i2c_client *client = ov8858->client;
3299*4882a593Smuzhiyun 
3300*4882a593Smuzhiyun 	/* stream on  */
3301*4882a593Smuzhiyun 	ov8858_write_1byte(client,
3302*4882a593Smuzhiyun 			   OV8858_REG_CTRL_MODE,
3303*4882a593Smuzhiyun 			   OV8858_MODE_STREAMING);
3304*4882a593Smuzhiyun 
3305*4882a593Smuzhiyun 	ov8858_read_1byte(client, 0x5002, &temp);
3306*4882a593Smuzhiyun 	ov8858_write_1byte(client, 0x5002, (temp & (~0x08)));
3307*4882a593Smuzhiyun 
3308*4882a593Smuzhiyun 	/* read OTP into buffer */
3309*4882a593Smuzhiyun 	ov8858_write_1byte(client, 0x3d84, 0xC0);
3310*4882a593Smuzhiyun 	ov8858_write_1byte(client, 0x3d88, 0x70); /* OTP start address */
3311*4882a593Smuzhiyun 	ov8858_write_1byte(client, 0x3d89, 0x10);
3312*4882a593Smuzhiyun 	if (ov8858->is_r2a) {
3313*4882a593Smuzhiyun 		ov8858_write_1byte(client, 0x3d8A, 0x72); /* OTP end address */
3314*4882a593Smuzhiyun 		ov8858_write_1byte(client, 0x3d8B, 0x0a);
3315*4882a593Smuzhiyun 	} else {
3316*4882a593Smuzhiyun 		ov8858_write_1byte(client, 0x3d8A, 0x71); /* OTP end address */
3317*4882a593Smuzhiyun 		ov8858_write_1byte(client, 0x3d8B, 0x84);
3318*4882a593Smuzhiyun 	}
3319*4882a593Smuzhiyun 	ov8858_write_1byte(client, 0x3d81, 0x01); /* load otp into buffer */
3320*4882a593Smuzhiyun 	usleep_range(10000, 20000);
3321*4882a593Smuzhiyun 
3322*4882a593Smuzhiyun 	if (ov8858->is_r2a)
3323*4882a593Smuzhiyun 		ret = ov8858_otp_read_r2a(ov8858);
3324*4882a593Smuzhiyun 	else
3325*4882a593Smuzhiyun 		ret = ov8858_otp_read_r1a(ov8858);
3326*4882a593Smuzhiyun 
3327*4882a593Smuzhiyun 	/* set 0x5002[3] to "1" */
3328*4882a593Smuzhiyun 	ov8858_read_1byte(client, 0x5002, &temp);
3329*4882a593Smuzhiyun 	ov8858_write_1byte(client, 0x5002, 0x08 | (temp & (~0x08)));
3330*4882a593Smuzhiyun 
3331*4882a593Smuzhiyun 	/* stream off */
3332*4882a593Smuzhiyun 	ov8858_write_1byte(client,
3333*4882a593Smuzhiyun 			   OV8858_REG_CTRL_MODE,
3334*4882a593Smuzhiyun 			   OV8858_MODE_SW_STANDBY);
3335*4882a593Smuzhiyun 
3336*4882a593Smuzhiyun 	return ret;
3337*4882a593Smuzhiyun }
3338*4882a593Smuzhiyun 
ov8858_check_sensor_id(struct ov8858 * ov8858,struct i2c_client * client)3339*4882a593Smuzhiyun static int ov8858_check_sensor_id(struct ov8858 *ov8858,
3340*4882a593Smuzhiyun 				   struct i2c_client *client)
3341*4882a593Smuzhiyun {
3342*4882a593Smuzhiyun 	struct device *dev = &ov8858->client->dev;
3343*4882a593Smuzhiyun 	u32 id = 0;
3344*4882a593Smuzhiyun 	int ret;
3345*4882a593Smuzhiyun 
3346*4882a593Smuzhiyun 	ret = ov8858_read_reg(client, OV8858_REG_CHIP_ID,
3347*4882a593Smuzhiyun 			       OV8858_REG_VALUE_24BIT, &id);
3348*4882a593Smuzhiyun 	if (id != CHIP_ID) {
3349*4882a593Smuzhiyun 		dev_err(dev, "Unexpected sensor id(%06x), ret(%d)\n", id, ret);
3350*4882a593Smuzhiyun 		return -ENODEV;
3351*4882a593Smuzhiyun 	}
3352*4882a593Smuzhiyun 
3353*4882a593Smuzhiyun 	ret = ov8858_read_reg(client, OV8858_CHIP_REVISION_REG,
3354*4882a593Smuzhiyun 			       OV8858_REG_VALUE_08BIT, &id);
3355*4882a593Smuzhiyun 	if (ret) {
3356*4882a593Smuzhiyun 		dev_err(dev, "Read chip revision register error\n");
3357*4882a593Smuzhiyun 		return -ENODEV;
3358*4882a593Smuzhiyun 	}
3359*4882a593Smuzhiyun 	dev_info(dev, "Detected OV%06x sensor, REVISION 0x%x\n", CHIP_ID, id);
3360*4882a593Smuzhiyun 
3361*4882a593Smuzhiyun 	if (id == OV8858_R2A) {
3362*4882a593Smuzhiyun 		if (4 == ov8858->lane_num) {
3363*4882a593Smuzhiyun 			ov8858_global_regs = ov8858_global_regs_r2a_4lane;
3364*4882a593Smuzhiyun 			ov8858->cur_mode = &supported_modes_r2a_4lane[0];
3365*4882a593Smuzhiyun 			supported_modes = supported_modes_r2a_4lane;
3366*4882a593Smuzhiyun 			ov8858->cfg_num = ARRAY_SIZE(supported_modes_r2a_4lane);
3367*4882a593Smuzhiyun 		} else {
3368*4882a593Smuzhiyun 			ov8858_global_regs = ov8858_global_regs_r2a_2lane;
3369*4882a593Smuzhiyun 			ov8858->cur_mode = &supported_modes_r2a_2lane[0];
3370*4882a593Smuzhiyun 			supported_modes = supported_modes_r2a_2lane;
3371*4882a593Smuzhiyun 			ov8858->cfg_num = ARRAY_SIZE(supported_modes_r2a_2lane);
3372*4882a593Smuzhiyun 		}
3373*4882a593Smuzhiyun 
3374*4882a593Smuzhiyun 		ov8858->is_r2a = true;
3375*4882a593Smuzhiyun 	} else {
3376*4882a593Smuzhiyun 		if (4 == ov8858->lane_num) {
3377*4882a593Smuzhiyun 			ov8858_global_regs = ov8858_global_regs_r1a_4lane;
3378*4882a593Smuzhiyun 			ov8858->cur_mode = &supported_modes_r1a_4lane[0];
3379*4882a593Smuzhiyun 			supported_modes = supported_modes_r1a_4lane;
3380*4882a593Smuzhiyun 			ov8858->cfg_num = ARRAY_SIZE(supported_modes_r1a_4lane);
3381*4882a593Smuzhiyun 		} else {
3382*4882a593Smuzhiyun 			ov8858_global_regs = ov8858_global_regs_r1a_2lane;
3383*4882a593Smuzhiyun 			ov8858->cur_mode = &supported_modes_r1a_2lane[0];
3384*4882a593Smuzhiyun 			supported_modes = supported_modes_r1a_2lane;
3385*4882a593Smuzhiyun 			ov8858->cfg_num = ARRAY_SIZE(supported_modes_r1a_2lane);
3386*4882a593Smuzhiyun 
3387*4882a593Smuzhiyun 		}
3388*4882a593Smuzhiyun 		ov8858->is_r2a = false;
3389*4882a593Smuzhiyun 		dev_info(dev, "R1A work ok now!\n");
3390*4882a593Smuzhiyun 	}
3391*4882a593Smuzhiyun 
3392*4882a593Smuzhiyun 	return 0;
3393*4882a593Smuzhiyun }
3394*4882a593Smuzhiyun 
ov8858_configure_regulators(struct ov8858 * ov8858)3395*4882a593Smuzhiyun static int ov8858_configure_regulators(struct ov8858 *ov8858)
3396*4882a593Smuzhiyun {
3397*4882a593Smuzhiyun 	unsigned int i;
3398*4882a593Smuzhiyun 
3399*4882a593Smuzhiyun 	for (i = 0; i < OV8858_NUM_SUPPLIES; i++)
3400*4882a593Smuzhiyun 		ov8858->supplies[i].supply = ov8858_supply_names[i];
3401*4882a593Smuzhiyun 
3402*4882a593Smuzhiyun 	return devm_regulator_bulk_get(&ov8858->client->dev,
3403*4882a593Smuzhiyun 				       OV8858_NUM_SUPPLIES,
3404*4882a593Smuzhiyun 				       ov8858->supplies);
3405*4882a593Smuzhiyun }
3406*4882a593Smuzhiyun 
ov8858_parse_of(struct ov8858 * ov8858)3407*4882a593Smuzhiyun static int ov8858_parse_of(struct ov8858 *ov8858)
3408*4882a593Smuzhiyun {
3409*4882a593Smuzhiyun 	struct device *dev = &ov8858->client->dev;
3410*4882a593Smuzhiyun 	struct device_node *endpoint;
3411*4882a593Smuzhiyun 	struct fwnode_handle *fwnode;
3412*4882a593Smuzhiyun 	int rval;
3413*4882a593Smuzhiyun 
3414*4882a593Smuzhiyun 	endpoint = of_graph_get_next_endpoint(dev->of_node, NULL);
3415*4882a593Smuzhiyun 	if (!endpoint) {
3416*4882a593Smuzhiyun 		dev_err(dev, "Failed to get endpoint\n");
3417*4882a593Smuzhiyun 		return -EINVAL;
3418*4882a593Smuzhiyun 	}
3419*4882a593Smuzhiyun 	fwnode = of_fwnode_handle(endpoint);
3420*4882a593Smuzhiyun 	rval = fwnode_property_read_u32_array(fwnode, "data-lanes", NULL, 0);
3421*4882a593Smuzhiyun 	if (rval <= 0) {
3422*4882a593Smuzhiyun 		dev_warn(dev, " Get mipi lane num failed!\n");
3423*4882a593Smuzhiyun 		return -1;
3424*4882a593Smuzhiyun 	}
3425*4882a593Smuzhiyun 
3426*4882a593Smuzhiyun 	ov8858->lane_num = rval;
3427*4882a593Smuzhiyun 	if (4 == ov8858->lane_num) {
3428*4882a593Smuzhiyun 		ov8858->cur_mode = &supported_modes_r2a_4lane[0];
3429*4882a593Smuzhiyun 		supported_modes = supported_modes_r2a_4lane;
3430*4882a593Smuzhiyun 		ov8858->cfg_num = ARRAY_SIZE(supported_modes_r2a_4lane);
3431*4882a593Smuzhiyun 
3432*4882a593Smuzhiyun 		/* pixel rate = link frequency * 2 * lanes / BITS_PER_SAMPLE */
3433*4882a593Smuzhiyun 		ov8858->pixel_rate = MIPI_FREQ * 2U * ov8858->lane_num / 10U;
3434*4882a593Smuzhiyun 		dev_info(dev, "lane_num(%d)  pixel_rate(%u)\n",
3435*4882a593Smuzhiyun 				 ov8858->lane_num, ov8858->pixel_rate);
3436*4882a593Smuzhiyun 	} else {
3437*4882a593Smuzhiyun 		ov8858->cur_mode = &supported_modes_r2a_2lane[0];
3438*4882a593Smuzhiyun 		supported_modes = supported_modes_r2a_2lane;
3439*4882a593Smuzhiyun 		ov8858->cfg_num = ARRAY_SIZE(supported_modes_r2a_2lane);
3440*4882a593Smuzhiyun 
3441*4882a593Smuzhiyun 		/*pixel rate = link frequency * 2 * lanes / BITS_PER_SAMPLE */
3442*4882a593Smuzhiyun 		ov8858->pixel_rate = MIPI_FREQ * 2U * (ov8858->lane_num) / 10U;
3443*4882a593Smuzhiyun 		dev_info(dev, "lane_num(%d)  pixel_rate(%u)\n",
3444*4882a593Smuzhiyun 				 ov8858->lane_num, ov8858->pixel_rate);
3445*4882a593Smuzhiyun 	}
3446*4882a593Smuzhiyun 	return 0;
3447*4882a593Smuzhiyun }
3448*4882a593Smuzhiyun 
ov8858_probe(struct i2c_client * client,const struct i2c_device_id * id)3449*4882a593Smuzhiyun static int ov8858_probe(struct i2c_client *client,
3450*4882a593Smuzhiyun 			 const struct i2c_device_id *id)
3451*4882a593Smuzhiyun {
3452*4882a593Smuzhiyun 	struct device *dev = &client->dev;
3453*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
3454*4882a593Smuzhiyun 	struct ov8858 *ov8858;
3455*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
3456*4882a593Smuzhiyun 	char facing[2];
3457*4882a593Smuzhiyun 	int ret;
3458*4882a593Smuzhiyun 
3459*4882a593Smuzhiyun 	dev_info(dev, "driver version: %02x.%02x.%02x",
3460*4882a593Smuzhiyun 		DRIVER_VERSION >> 16,
3461*4882a593Smuzhiyun 		(DRIVER_VERSION & 0xff00) >> 8,
3462*4882a593Smuzhiyun 		DRIVER_VERSION & 0x00ff);
3463*4882a593Smuzhiyun 
3464*4882a593Smuzhiyun 	ov8858 = devm_kzalloc(dev, sizeof(*ov8858), GFP_KERNEL);
3465*4882a593Smuzhiyun 	if (!ov8858)
3466*4882a593Smuzhiyun 		return -ENOMEM;
3467*4882a593Smuzhiyun 
3468*4882a593Smuzhiyun 	ov8858->client = client;
3469*4882a593Smuzhiyun 	ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
3470*4882a593Smuzhiyun 				   &ov8858->module_index);
3471*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
3472*4882a593Smuzhiyun 				       &ov8858->module_facing);
3473*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
3474*4882a593Smuzhiyun 				       &ov8858->module_name);
3475*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
3476*4882a593Smuzhiyun 				       &ov8858->len_name);
3477*4882a593Smuzhiyun 	if (ret) {
3478*4882a593Smuzhiyun 		dev_err(dev,
3479*4882a593Smuzhiyun 			"could not get module information!\n");
3480*4882a593Smuzhiyun 		return -EINVAL;
3481*4882a593Smuzhiyun 	}
3482*4882a593Smuzhiyun 
3483*4882a593Smuzhiyun 	ov8858->xvclk = devm_clk_get(dev, "xvclk");
3484*4882a593Smuzhiyun 	if (IS_ERR(ov8858->xvclk)) {
3485*4882a593Smuzhiyun 		dev_err(dev, "Failed to get xvclk\n");
3486*4882a593Smuzhiyun 		return -EINVAL;
3487*4882a593Smuzhiyun 	}
3488*4882a593Smuzhiyun 
3489*4882a593Smuzhiyun 	ov8858->power_gpio = devm_gpiod_get(dev, "power", GPIOD_OUT_LOW);
3490*4882a593Smuzhiyun 	if (IS_ERR(ov8858->power_gpio))
3491*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get power-gpios, maybe no use\n");
3492*4882a593Smuzhiyun 
3493*4882a593Smuzhiyun 	ov8858->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
3494*4882a593Smuzhiyun 	if (IS_ERR(ov8858->reset_gpio))
3495*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get reset-gpios, maybe no use\n");
3496*4882a593Smuzhiyun 
3497*4882a593Smuzhiyun 	ov8858->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
3498*4882a593Smuzhiyun 	if (IS_ERR(ov8858->pwdn_gpio))
3499*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get pwdn-gpios, maybe no use\n");
3500*4882a593Smuzhiyun 
3501*4882a593Smuzhiyun 	ret = ov8858_configure_regulators(ov8858);
3502*4882a593Smuzhiyun 	if (ret) {
3503*4882a593Smuzhiyun 		dev_err(dev, "Failed to get power regulators\n");
3504*4882a593Smuzhiyun 		return ret;
3505*4882a593Smuzhiyun 	}
3506*4882a593Smuzhiyun 
3507*4882a593Smuzhiyun 	ret = ov8858_parse_of(ov8858);
3508*4882a593Smuzhiyun 	if (ret != 0)
3509*4882a593Smuzhiyun 		return -EINVAL;
3510*4882a593Smuzhiyun 
3511*4882a593Smuzhiyun 	ov8858->pinctrl = devm_pinctrl_get(dev);
3512*4882a593Smuzhiyun 	if (!IS_ERR(ov8858->pinctrl)) {
3513*4882a593Smuzhiyun 		ov8858->pins_default =
3514*4882a593Smuzhiyun 			pinctrl_lookup_state(ov8858->pinctrl,
3515*4882a593Smuzhiyun 					     OF_CAMERA_PINCTRL_STATE_DEFAULT);
3516*4882a593Smuzhiyun 		if (IS_ERR(ov8858->pins_default))
3517*4882a593Smuzhiyun 			dev_err(dev, "could not get default pinstate\n");
3518*4882a593Smuzhiyun 
3519*4882a593Smuzhiyun 		ov8858->pins_sleep =
3520*4882a593Smuzhiyun 			pinctrl_lookup_state(ov8858->pinctrl,
3521*4882a593Smuzhiyun 					     OF_CAMERA_PINCTRL_STATE_SLEEP);
3522*4882a593Smuzhiyun 		if (IS_ERR(ov8858->pins_sleep))
3523*4882a593Smuzhiyun 			dev_err(dev, "could not get sleep pinstate\n");
3524*4882a593Smuzhiyun 	}
3525*4882a593Smuzhiyun 
3526*4882a593Smuzhiyun 	mutex_init(&ov8858->mutex);
3527*4882a593Smuzhiyun 
3528*4882a593Smuzhiyun 	sd = &ov8858->subdev;
3529*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(sd, client, &ov8858_subdev_ops);
3530*4882a593Smuzhiyun 	ret = ov8858_initialize_controls(ov8858);
3531*4882a593Smuzhiyun 	if (ret)
3532*4882a593Smuzhiyun 		goto err_destroy_mutex;
3533*4882a593Smuzhiyun 
3534*4882a593Smuzhiyun 	ret = __ov8858_power_on(ov8858);
3535*4882a593Smuzhiyun 	if (ret)
3536*4882a593Smuzhiyun 		goto err_free_handler;
3537*4882a593Smuzhiyun 
3538*4882a593Smuzhiyun 	ret = ov8858_check_sensor_id(ov8858, client);
3539*4882a593Smuzhiyun 	if (ret)
3540*4882a593Smuzhiyun 		goto err_power_off;
3541*4882a593Smuzhiyun 
3542*4882a593Smuzhiyun 	ov8858_otp_read(ov8858);
3543*4882a593Smuzhiyun 
3544*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
3545*4882a593Smuzhiyun 	sd->internal_ops = &ov8858_internal_ops;
3546*4882a593Smuzhiyun 	sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
3547*4882a593Smuzhiyun 		     V4L2_SUBDEV_FL_HAS_EVENTS;
3548*4882a593Smuzhiyun #endif
3549*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
3550*4882a593Smuzhiyun 	ov8858->pad.flags = MEDIA_PAD_FL_SOURCE;
3551*4882a593Smuzhiyun 	sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
3552*4882a593Smuzhiyun 	ret = media_entity_pads_init(&sd->entity, 1, &ov8858->pad);
3553*4882a593Smuzhiyun 	if (ret < 0)
3554*4882a593Smuzhiyun 		goto err_power_off;
3555*4882a593Smuzhiyun #endif
3556*4882a593Smuzhiyun 
3557*4882a593Smuzhiyun 	memset(facing, 0, sizeof(facing));
3558*4882a593Smuzhiyun 	if (strcmp(ov8858->module_facing, "back") == 0)
3559*4882a593Smuzhiyun 		facing[0] = 'b';
3560*4882a593Smuzhiyun 	else
3561*4882a593Smuzhiyun 		facing[0] = 'f';
3562*4882a593Smuzhiyun 
3563*4882a593Smuzhiyun 	snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
3564*4882a593Smuzhiyun 		 ov8858->module_index, facing,
3565*4882a593Smuzhiyun 		 OV8858_NAME, dev_name(sd->dev));
3566*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev_sensor_common(sd);
3567*4882a593Smuzhiyun 	if (ret) {
3568*4882a593Smuzhiyun 		dev_err(dev, "v4l2 async register subdev failed\n");
3569*4882a593Smuzhiyun 		goto err_clean_entity;
3570*4882a593Smuzhiyun 	}
3571*4882a593Smuzhiyun 
3572*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
3573*4882a593Smuzhiyun 	pm_runtime_enable(dev);
3574*4882a593Smuzhiyun 	pm_runtime_idle(dev);
3575*4882a593Smuzhiyun 
3576*4882a593Smuzhiyun 	return 0;
3577*4882a593Smuzhiyun 
3578*4882a593Smuzhiyun err_clean_entity:
3579*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
3580*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
3581*4882a593Smuzhiyun #endif
3582*4882a593Smuzhiyun err_power_off:
3583*4882a593Smuzhiyun 	__ov8858_power_off(ov8858);
3584*4882a593Smuzhiyun err_free_handler:
3585*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&ov8858->ctrl_handler);
3586*4882a593Smuzhiyun err_destroy_mutex:
3587*4882a593Smuzhiyun 	mutex_destroy(&ov8858->mutex);
3588*4882a593Smuzhiyun 
3589*4882a593Smuzhiyun 	return ret;
3590*4882a593Smuzhiyun }
3591*4882a593Smuzhiyun 
ov8858_remove(struct i2c_client * client)3592*4882a593Smuzhiyun static int ov8858_remove(struct i2c_client *client)
3593*4882a593Smuzhiyun {
3594*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
3595*4882a593Smuzhiyun 	struct ov8858 *ov8858 = to_ov8858(sd);
3596*4882a593Smuzhiyun 
3597*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(sd);
3598*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
3599*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
3600*4882a593Smuzhiyun #endif
3601*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&ov8858->ctrl_handler);
3602*4882a593Smuzhiyun 	if (ov8858->otp_r2a)
3603*4882a593Smuzhiyun 		kfree(ov8858->otp_r2a);
3604*4882a593Smuzhiyun 	if (ov8858->otp_r1a)
3605*4882a593Smuzhiyun 		kfree(ov8858->otp_r1a);
3606*4882a593Smuzhiyun 	mutex_destroy(&ov8858->mutex);
3607*4882a593Smuzhiyun 
3608*4882a593Smuzhiyun 	pm_runtime_disable(&client->dev);
3609*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&client->dev))
3610*4882a593Smuzhiyun 		__ov8858_power_off(ov8858);
3611*4882a593Smuzhiyun 	pm_runtime_set_suspended(&client->dev);
3612*4882a593Smuzhiyun 
3613*4882a593Smuzhiyun 	return 0;
3614*4882a593Smuzhiyun }
3615*4882a593Smuzhiyun 
3616*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
3617*4882a593Smuzhiyun static const struct of_device_id ov8858_of_match[] = {
3618*4882a593Smuzhiyun 	{ .compatible = "ovti,ov8858" },
3619*4882a593Smuzhiyun 	{},
3620*4882a593Smuzhiyun };
3621*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ov8858_of_match);
3622*4882a593Smuzhiyun #endif
3623*4882a593Smuzhiyun 
3624*4882a593Smuzhiyun static const struct i2c_device_id ov8858_match_id[] = {
3625*4882a593Smuzhiyun 	{ "ovti,ov8858", 0 },
3626*4882a593Smuzhiyun 	{ },
3627*4882a593Smuzhiyun };
3628*4882a593Smuzhiyun 
3629*4882a593Smuzhiyun static struct i2c_driver ov8858_i2c_driver = {
3630*4882a593Smuzhiyun 	.driver = {
3631*4882a593Smuzhiyun 		.name = OV8858_NAME,
3632*4882a593Smuzhiyun 		.pm = &ov8858_pm_ops,
3633*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(ov8858_of_match),
3634*4882a593Smuzhiyun 	},
3635*4882a593Smuzhiyun 	.probe		= &ov8858_probe,
3636*4882a593Smuzhiyun 	.remove		= &ov8858_remove,
3637*4882a593Smuzhiyun 	.id_table	= ov8858_match_id,
3638*4882a593Smuzhiyun };
3639*4882a593Smuzhiyun 
sensor_mod_init(void)3640*4882a593Smuzhiyun static int __init sensor_mod_init(void)
3641*4882a593Smuzhiyun {
3642*4882a593Smuzhiyun 	return i2c_add_driver(&ov8858_i2c_driver);
3643*4882a593Smuzhiyun }
3644*4882a593Smuzhiyun 
sensor_mod_exit(void)3645*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
3646*4882a593Smuzhiyun {
3647*4882a593Smuzhiyun 	i2c_del_driver(&ov8858_i2c_driver);
3648*4882a593Smuzhiyun }
3649*4882a593Smuzhiyun 
3650*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
3651*4882a593Smuzhiyun module_exit(sensor_mod_exit);
3652*4882a593Smuzhiyun 
3653*4882a593Smuzhiyun MODULE_DESCRIPTION("OmniVision ov8858 sensor driver");
3654*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3655