1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2017 Microchip Corporation.
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/clk.h>
5*4882a593Smuzhiyun #include <linux/delay.h>
6*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
7*4882a593Smuzhiyun #include <linux/i2c.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/pm_runtime.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
12*4882a593Smuzhiyun #include <media/v4l2-event.h>
13*4882a593Smuzhiyun #include <media/v4l2-image-sizes.h>
14*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define REG_OUTSIZE_LSB 0x34
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* OV7740 register tables */
19*4882a593Smuzhiyun #define REG_GAIN 0x00 /* Gain lower 8 bits (rest in vref) */
20*4882a593Smuzhiyun #define REG_BGAIN 0x01 /* blue gain */
21*4882a593Smuzhiyun #define REG_RGAIN 0x02 /* red gain */
22*4882a593Smuzhiyun #define REG_GGAIN 0x03 /* green gain */
23*4882a593Smuzhiyun #define REG_REG04 0x04 /* analog setting, don't change*/
24*4882a593Smuzhiyun #define REG_BAVG 0x05 /* b channel average */
25*4882a593Smuzhiyun #define REG_GAVG 0x06 /* g channel average */
26*4882a593Smuzhiyun #define REG_RAVG 0x07 /* r channel average */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define REG_REG0C 0x0C /* filp enable */
29*4882a593Smuzhiyun #define REG0C_IMG_FLIP 0x80
30*4882a593Smuzhiyun #define REG0C_IMG_MIRROR 0x40
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define REG_REG0E 0x0E /* blc line */
33*4882a593Smuzhiyun #define REG_HAEC 0x0F /* auto exposure cntrl */
34*4882a593Smuzhiyun #define REG_AEC 0x10 /* auto exposure cntrl */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define REG_CLK 0x11 /* Clock control */
37*4882a593Smuzhiyun #define REG_REG55 0x55 /* Clock PLL DIV/PreDiv */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define REG_REG12 0x12
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define REG_REG13 0x13 /* auto/manual AGC, AEC, Write Balance*/
42*4882a593Smuzhiyun #define REG13_AEC_EN 0x01
43*4882a593Smuzhiyun #define REG13_AGC_EN 0x04
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define REG_REG14 0x14
46*4882a593Smuzhiyun #define REG_CTRL15 0x15
47*4882a593Smuzhiyun #define REG15_GAIN_MSB 0x03
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define REG_REG16 0x16
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define REG_MIDH 0x1C /* manufacture id byte */
52*4882a593Smuzhiyun #define REG_MIDL 0x1D /* manufacture id byre */
53*4882a593Smuzhiyun #define REG_PIDH 0x0A /* Product ID MSB */
54*4882a593Smuzhiyun #define REG_PIDL 0x0B /* Product ID LSB */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define REG_84 0x84 /* lots of stuff */
57*4882a593Smuzhiyun #define REG_REG38 0x38 /* sub-addr */
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define REG_AHSTART 0x17 /* Horiz start high bits */
60*4882a593Smuzhiyun #define REG_AHSIZE 0x18
61*4882a593Smuzhiyun #define REG_AVSTART 0x19 /* Vert start high bits */
62*4882a593Smuzhiyun #define REG_AVSIZE 0x1A
63*4882a593Smuzhiyun #define REG_PSHFT 0x1b /* Pixel delay after HREF */
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define REG_HOUTSIZE 0x31
66*4882a593Smuzhiyun #define REG_VOUTSIZE 0x32
67*4882a593Smuzhiyun #define REG_HVSIZEOFF 0x33
68*4882a593Smuzhiyun #define REG_REG34 0x34 /* DSP output size H/V LSB*/
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define REG_ISP_CTRL00 0x80
71*4882a593Smuzhiyun #define ISPCTRL00_AWB_EN 0x10
72*4882a593Smuzhiyun #define ISPCTRL00_AWB_GAIN_EN 0x04
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define REG_YGAIN 0xE2 /* ygain for contrast control */
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define REG_YBRIGHT 0xE3
77*4882a593Smuzhiyun #define REG_SGNSET 0xE4
78*4882a593Smuzhiyun #define SGNSET_YBRIGHT_MASK 0x08
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define REG_USAT 0xDD
81*4882a593Smuzhiyun #define REG_VSAT 0xDE
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun struct ov7740 {
85*4882a593Smuzhiyun struct v4l2_subdev subdev;
86*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
87*4882a593Smuzhiyun struct media_pad pad;
88*4882a593Smuzhiyun #endif
89*4882a593Smuzhiyun struct v4l2_mbus_framefmt format;
90*4882a593Smuzhiyun const struct ov7740_pixfmt *fmt; /* Current format */
91*4882a593Smuzhiyun const struct ov7740_framesize *frmsize;
92*4882a593Smuzhiyun struct regmap *regmap;
93*4882a593Smuzhiyun struct clk *xvclk;
94*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
95*4882a593Smuzhiyun struct {
96*4882a593Smuzhiyun /* gain cluster */
97*4882a593Smuzhiyun struct v4l2_ctrl *auto_gain;
98*4882a593Smuzhiyun struct v4l2_ctrl *gain;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun struct {
101*4882a593Smuzhiyun struct v4l2_ctrl *auto_wb;
102*4882a593Smuzhiyun struct v4l2_ctrl *blue_balance;
103*4882a593Smuzhiyun struct v4l2_ctrl *red_balance;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun struct {
106*4882a593Smuzhiyun struct v4l2_ctrl *hflip;
107*4882a593Smuzhiyun struct v4l2_ctrl *vflip;
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun struct {
110*4882a593Smuzhiyun /* exposure cluster */
111*4882a593Smuzhiyun struct v4l2_ctrl *auto_exposure;
112*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun struct {
115*4882a593Smuzhiyun /* saturation/hue cluster */
116*4882a593Smuzhiyun struct v4l2_ctrl *saturation;
117*4882a593Smuzhiyun struct v4l2_ctrl *hue;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun struct v4l2_ctrl *brightness;
120*4882a593Smuzhiyun struct v4l2_ctrl *contrast;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun struct mutex mutex; /* To serialize asynchronus callbacks */
123*4882a593Smuzhiyun bool streaming; /* Streaming on/off */
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun struct gpio_desc *resetb_gpio;
126*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct ov7740_pixfmt {
130*4882a593Smuzhiyun u32 mbus_code;
131*4882a593Smuzhiyun enum v4l2_colorspace colorspace;
132*4882a593Smuzhiyun const struct reg_sequence *regs;
133*4882a593Smuzhiyun u32 reg_num;
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun struct ov7740_framesize {
137*4882a593Smuzhiyun u16 width;
138*4882a593Smuzhiyun u16 height;
139*4882a593Smuzhiyun const struct reg_sequence *regs;
140*4882a593Smuzhiyun u32 reg_num;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static const struct reg_sequence ov7740_vga[] = {
144*4882a593Smuzhiyun {0x55, 0x40},
145*4882a593Smuzhiyun {0x11, 0x02},
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun {0xd5, 0x10},
148*4882a593Smuzhiyun {0x0c, 0x12},
149*4882a593Smuzhiyun {0x0d, 0x34},
150*4882a593Smuzhiyun {0x17, 0x25},
151*4882a593Smuzhiyun {0x18, 0xa0},
152*4882a593Smuzhiyun {0x19, 0x03},
153*4882a593Smuzhiyun {0x1a, 0xf0},
154*4882a593Smuzhiyun {0x1b, 0x89},
155*4882a593Smuzhiyun {0x22, 0x03},
156*4882a593Smuzhiyun {0x29, 0x18},
157*4882a593Smuzhiyun {0x2b, 0xf8},
158*4882a593Smuzhiyun {0x2c, 0x01},
159*4882a593Smuzhiyun {REG_HOUTSIZE, 0xa0},
160*4882a593Smuzhiyun {REG_VOUTSIZE, 0xf0},
161*4882a593Smuzhiyun {0x33, 0xc4},
162*4882a593Smuzhiyun {REG_OUTSIZE_LSB, 0x0},
163*4882a593Smuzhiyun {0x35, 0x05},
164*4882a593Smuzhiyun {0x04, 0x60},
165*4882a593Smuzhiyun {0x27, 0x80},
166*4882a593Smuzhiyun {0x3d, 0x0f},
167*4882a593Smuzhiyun {0x3e, 0x80},
168*4882a593Smuzhiyun {0x3f, 0x40},
169*4882a593Smuzhiyun {0x40, 0x7f},
170*4882a593Smuzhiyun {0x41, 0x6a},
171*4882a593Smuzhiyun {0x42, 0x29},
172*4882a593Smuzhiyun {0x44, 0x22},
173*4882a593Smuzhiyun {0x45, 0x41},
174*4882a593Smuzhiyun {0x47, 0x02},
175*4882a593Smuzhiyun {0x49, 0x64},
176*4882a593Smuzhiyun {0x4a, 0xa1},
177*4882a593Smuzhiyun {0x4b, 0x40},
178*4882a593Smuzhiyun {0x4c, 0x1a},
179*4882a593Smuzhiyun {0x4d, 0x50},
180*4882a593Smuzhiyun {0x4e, 0x13},
181*4882a593Smuzhiyun {0x64, 0x00},
182*4882a593Smuzhiyun {0x67, 0x88},
183*4882a593Smuzhiyun {0x68, 0x1a},
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun {0x14, 0x28},
186*4882a593Smuzhiyun {0x24, 0x3c},
187*4882a593Smuzhiyun {0x25, 0x30},
188*4882a593Smuzhiyun {0x26, 0x72},
189*4882a593Smuzhiyun {0x50, 0x97},
190*4882a593Smuzhiyun {0x51, 0x1f},
191*4882a593Smuzhiyun {0x52, 0x00},
192*4882a593Smuzhiyun {0x53, 0x00},
193*4882a593Smuzhiyun {0x20, 0x00},
194*4882a593Smuzhiyun {0x21, 0xcf},
195*4882a593Smuzhiyun {0x50, 0x4b},
196*4882a593Smuzhiyun {0x38, 0x14},
197*4882a593Smuzhiyun {0xe9, 0x00},
198*4882a593Smuzhiyun {0x56, 0x55},
199*4882a593Smuzhiyun {0x57, 0xff},
200*4882a593Smuzhiyun {0x58, 0xff},
201*4882a593Smuzhiyun {0x59, 0xff},
202*4882a593Smuzhiyun {0x5f, 0x04},
203*4882a593Smuzhiyun {0xec, 0x00},
204*4882a593Smuzhiyun {0x13, 0xff},
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun {0x81, 0x3f},
207*4882a593Smuzhiyun {0x82, 0x32},
208*4882a593Smuzhiyun {0x38, 0x11},
209*4882a593Smuzhiyun {0x84, 0x70},
210*4882a593Smuzhiyun {0x85, 0x00},
211*4882a593Smuzhiyun {0x86, 0x03},
212*4882a593Smuzhiyun {0x87, 0x01},
213*4882a593Smuzhiyun {0x88, 0x05},
214*4882a593Smuzhiyun {0x89, 0x30},
215*4882a593Smuzhiyun {0x8d, 0x30},
216*4882a593Smuzhiyun {0x8f, 0x85},
217*4882a593Smuzhiyun {0x93, 0x30},
218*4882a593Smuzhiyun {0x95, 0x85},
219*4882a593Smuzhiyun {0x99, 0x30},
220*4882a593Smuzhiyun {0x9b, 0x85},
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun {0x9c, 0x08},
223*4882a593Smuzhiyun {0x9d, 0x12},
224*4882a593Smuzhiyun {0x9e, 0x23},
225*4882a593Smuzhiyun {0x9f, 0x45},
226*4882a593Smuzhiyun {0xa0, 0x55},
227*4882a593Smuzhiyun {0xa1, 0x64},
228*4882a593Smuzhiyun {0xa2, 0x72},
229*4882a593Smuzhiyun {0xa3, 0x7f},
230*4882a593Smuzhiyun {0xa4, 0x8b},
231*4882a593Smuzhiyun {0xa5, 0x95},
232*4882a593Smuzhiyun {0xa6, 0xa7},
233*4882a593Smuzhiyun {0xa7, 0xb5},
234*4882a593Smuzhiyun {0xa8, 0xcb},
235*4882a593Smuzhiyun {0xa9, 0xdd},
236*4882a593Smuzhiyun {0xaa, 0xec},
237*4882a593Smuzhiyun {0xab, 0x1a},
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun {0xce, 0x78},
240*4882a593Smuzhiyun {0xcf, 0x6e},
241*4882a593Smuzhiyun {0xd0, 0x0a},
242*4882a593Smuzhiyun {0xd1, 0x0c},
243*4882a593Smuzhiyun {0xd2, 0x84},
244*4882a593Smuzhiyun {0xd3, 0x90},
245*4882a593Smuzhiyun {0xd4, 0x1e},
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun {0x5a, 0x24},
248*4882a593Smuzhiyun {0x5b, 0x1f},
249*4882a593Smuzhiyun {0x5c, 0x88},
250*4882a593Smuzhiyun {0x5d, 0x60},
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun {0xac, 0x6e},
253*4882a593Smuzhiyun {0xbe, 0xff},
254*4882a593Smuzhiyun {0xbf, 0x00},
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun {0x0f, 0x1d},
257*4882a593Smuzhiyun {0x0f, 0x1f},
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun static const struct ov7740_framesize ov7740_framesizes[] = {
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun .width = VGA_WIDTH,
263*4882a593Smuzhiyun .height = VGA_HEIGHT,
264*4882a593Smuzhiyun .regs = ov7740_vga,
265*4882a593Smuzhiyun .reg_num = ARRAY_SIZE(ov7740_vga),
266*4882a593Smuzhiyun },
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
ov7740_get_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)270*4882a593Smuzhiyun static int ov7740_get_register(struct v4l2_subdev *sd,
271*4882a593Smuzhiyun struct v4l2_dbg_register *reg)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun struct ov7740 *ov7740 = container_of(sd, struct ov7740, subdev);
274*4882a593Smuzhiyun struct regmap *regmap = ov7740->regmap;
275*4882a593Smuzhiyun unsigned int val = 0;
276*4882a593Smuzhiyun int ret;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun ret = regmap_read(regmap, reg->reg & 0xff, &val);
279*4882a593Smuzhiyun reg->val = val;
280*4882a593Smuzhiyun reg->size = 1;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return ret;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
ov7740_set_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)285*4882a593Smuzhiyun static int ov7740_set_register(struct v4l2_subdev *sd,
286*4882a593Smuzhiyun const struct v4l2_dbg_register *reg)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun struct ov7740 *ov7740 = container_of(sd, struct ov7740, subdev);
289*4882a593Smuzhiyun struct regmap *regmap = ov7740->regmap;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun regmap_write(regmap, reg->reg & 0xff, reg->val & 0xff);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun #endif
296*4882a593Smuzhiyun
ov7740_set_power(struct ov7740 * ov7740,int on)297*4882a593Smuzhiyun static int ov7740_set_power(struct ov7740 *ov7740, int on)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun int ret;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (on) {
302*4882a593Smuzhiyun ret = clk_prepare_enable(ov7740->xvclk);
303*4882a593Smuzhiyun if (ret)
304*4882a593Smuzhiyun return ret;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (ov7740->pwdn_gpio)
307*4882a593Smuzhiyun gpiod_direction_output(ov7740->pwdn_gpio, 0);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (ov7740->resetb_gpio) {
310*4882a593Smuzhiyun gpiod_set_value(ov7740->resetb_gpio, 1);
311*4882a593Smuzhiyun usleep_range(500, 1000);
312*4882a593Smuzhiyun gpiod_set_value(ov7740->resetb_gpio, 0);
313*4882a593Smuzhiyun usleep_range(3000, 5000);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun } else {
316*4882a593Smuzhiyun clk_disable_unprepare(ov7740->xvclk);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun if (ov7740->pwdn_gpio)
319*4882a593Smuzhiyun gpiod_direction_output(ov7740->pwdn_gpio, 0);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops ov7740_subdev_core_ops = {
326*4882a593Smuzhiyun .log_status = v4l2_ctrl_subdev_log_status,
327*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
328*4882a593Smuzhiyun .g_register = ov7740_get_register,
329*4882a593Smuzhiyun .s_register = ov7740_set_register,
330*4882a593Smuzhiyun #endif
331*4882a593Smuzhiyun .subscribe_event = v4l2_ctrl_subdev_subscribe_event,
332*4882a593Smuzhiyun .unsubscribe_event = v4l2_event_subdev_unsubscribe,
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
ov7740_set_white_balance(struct ov7740 * ov7740,int awb)335*4882a593Smuzhiyun static int ov7740_set_white_balance(struct ov7740 *ov7740, int awb)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun struct regmap *regmap = ov7740->regmap;
338*4882a593Smuzhiyun unsigned int value;
339*4882a593Smuzhiyun int ret;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun ret = regmap_read(regmap, REG_ISP_CTRL00, &value);
342*4882a593Smuzhiyun if (!ret) {
343*4882a593Smuzhiyun if (awb)
344*4882a593Smuzhiyun value |= (ISPCTRL00_AWB_EN | ISPCTRL00_AWB_GAIN_EN);
345*4882a593Smuzhiyun else
346*4882a593Smuzhiyun value &= ~(ISPCTRL00_AWB_EN | ISPCTRL00_AWB_GAIN_EN);
347*4882a593Smuzhiyun ret = regmap_write(regmap, REG_ISP_CTRL00, value);
348*4882a593Smuzhiyun if (ret)
349*4882a593Smuzhiyun return ret;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun if (!awb) {
353*4882a593Smuzhiyun ret = regmap_write(regmap, REG_BGAIN,
354*4882a593Smuzhiyun ov7740->blue_balance->val);
355*4882a593Smuzhiyun if (ret)
356*4882a593Smuzhiyun return ret;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun ret = regmap_write(regmap, REG_RGAIN, ov7740->red_balance->val);
359*4882a593Smuzhiyun if (ret)
360*4882a593Smuzhiyun return ret;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return 0;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
ov7740_set_saturation(struct regmap * regmap,int value)366*4882a593Smuzhiyun static int ov7740_set_saturation(struct regmap *regmap, int value)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun int ret;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun ret = regmap_write(regmap, REG_USAT, (unsigned char)value);
371*4882a593Smuzhiyun if (ret)
372*4882a593Smuzhiyun return ret;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return regmap_write(regmap, REG_VSAT, (unsigned char)value);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
ov7740_set_gain(struct regmap * regmap,int value)377*4882a593Smuzhiyun static int ov7740_set_gain(struct regmap *regmap, int value)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun int ret;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun ret = regmap_write(regmap, REG_GAIN, value & 0xff);
382*4882a593Smuzhiyun if (ret)
383*4882a593Smuzhiyun return ret;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun ret = regmap_update_bits(regmap, REG_CTRL15,
386*4882a593Smuzhiyun REG15_GAIN_MSB, (value >> 8) & 0x3);
387*4882a593Smuzhiyun if (!ret)
388*4882a593Smuzhiyun ret = regmap_update_bits(regmap, REG_REG13, REG13_AGC_EN, 0);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun return ret;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
ov7740_set_autogain(struct regmap * regmap,int value)393*4882a593Smuzhiyun static int ov7740_set_autogain(struct regmap *regmap, int value)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun unsigned int reg;
396*4882a593Smuzhiyun int ret;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun ret = regmap_read(regmap, REG_REG13, ®);
399*4882a593Smuzhiyun if (ret)
400*4882a593Smuzhiyun return ret;
401*4882a593Smuzhiyun if (value)
402*4882a593Smuzhiyun reg |= REG13_AGC_EN;
403*4882a593Smuzhiyun else
404*4882a593Smuzhiyun reg &= ~REG13_AGC_EN;
405*4882a593Smuzhiyun return regmap_write(regmap, REG_REG13, reg);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
ov7740_set_brightness(struct regmap * regmap,int value)408*4882a593Smuzhiyun static int ov7740_set_brightness(struct regmap *regmap, int value)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun /* Turn off AEC/AGC */
411*4882a593Smuzhiyun regmap_update_bits(regmap, REG_REG13, REG13_AEC_EN, 0);
412*4882a593Smuzhiyun regmap_update_bits(regmap, REG_REG13, REG13_AGC_EN, 0);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (value >= 0) {
415*4882a593Smuzhiyun regmap_write(regmap, REG_YBRIGHT, (unsigned char)value);
416*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SGNSET, SGNSET_YBRIGHT_MASK, 0);
417*4882a593Smuzhiyun } else{
418*4882a593Smuzhiyun regmap_write(regmap, REG_YBRIGHT, (unsigned char)(-value));
419*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SGNSET, SGNSET_YBRIGHT_MASK, 1);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
ov7740_set_contrast(struct regmap * regmap,int value)425*4882a593Smuzhiyun static int ov7740_set_contrast(struct regmap *regmap, int value)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun return regmap_write(regmap, REG_YGAIN, (unsigned char)value);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
ov7740_get_gain(struct ov7740 * ov7740,struct v4l2_ctrl * ctrl)430*4882a593Smuzhiyun static int ov7740_get_gain(struct ov7740 *ov7740, struct v4l2_ctrl *ctrl)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun struct regmap *regmap = ov7740->regmap;
433*4882a593Smuzhiyun unsigned int value0, value1;
434*4882a593Smuzhiyun int ret;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (!ctrl->val)
437*4882a593Smuzhiyun return 0;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun ret = regmap_read(regmap, REG_GAIN, &value0);
440*4882a593Smuzhiyun if (ret)
441*4882a593Smuzhiyun return ret;
442*4882a593Smuzhiyun ret = regmap_read(regmap, REG_CTRL15, &value1);
443*4882a593Smuzhiyun if (ret)
444*4882a593Smuzhiyun return ret;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun ov7740->gain->val = (value1 << 8) | (value0 & 0xff);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
ov7740_get_exp(struct ov7740 * ov7740,struct v4l2_ctrl * ctrl)451*4882a593Smuzhiyun static int ov7740_get_exp(struct ov7740 *ov7740, struct v4l2_ctrl *ctrl)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct regmap *regmap = ov7740->regmap;
454*4882a593Smuzhiyun unsigned int value0, value1;
455*4882a593Smuzhiyun int ret;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (ctrl->val == V4L2_EXPOSURE_MANUAL)
458*4882a593Smuzhiyun return 0;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun ret = regmap_read(regmap, REG_AEC, &value0);
461*4882a593Smuzhiyun if (ret)
462*4882a593Smuzhiyun return ret;
463*4882a593Smuzhiyun ret = regmap_read(regmap, REG_HAEC, &value1);
464*4882a593Smuzhiyun if (ret)
465*4882a593Smuzhiyun return ret;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun ov7740->exposure->val = (value1 << 8) | (value0 & 0xff);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun return 0;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
ov7740_set_exp(struct regmap * regmap,int value)472*4882a593Smuzhiyun static int ov7740_set_exp(struct regmap *regmap, int value)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun int ret;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* Turn off AEC/AGC */
477*4882a593Smuzhiyun ret = regmap_update_bits(regmap, REG_REG13,
478*4882a593Smuzhiyun REG13_AEC_EN | REG13_AGC_EN, 0);
479*4882a593Smuzhiyun if (ret)
480*4882a593Smuzhiyun return ret;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun ret = regmap_write(regmap, REG_AEC, (unsigned char)value);
483*4882a593Smuzhiyun if (ret)
484*4882a593Smuzhiyun return ret;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun return regmap_write(regmap, REG_HAEC, (unsigned char)(value >> 8));
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
ov7740_set_autoexp(struct regmap * regmap,enum v4l2_exposure_auto_type value)489*4882a593Smuzhiyun static int ov7740_set_autoexp(struct regmap *regmap,
490*4882a593Smuzhiyun enum v4l2_exposure_auto_type value)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun unsigned int reg;
493*4882a593Smuzhiyun int ret;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun ret = regmap_read(regmap, REG_REG13, ®);
496*4882a593Smuzhiyun if (!ret) {
497*4882a593Smuzhiyun if (value == V4L2_EXPOSURE_AUTO)
498*4882a593Smuzhiyun reg |= (REG13_AEC_EN | REG13_AGC_EN);
499*4882a593Smuzhiyun else
500*4882a593Smuzhiyun reg &= ~(REG13_AEC_EN | REG13_AGC_EN);
501*4882a593Smuzhiyun ret = regmap_write(regmap, REG_REG13, reg);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun return ret;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun
ov7740_get_volatile_ctrl(struct v4l2_ctrl * ctrl)508*4882a593Smuzhiyun static int ov7740_get_volatile_ctrl(struct v4l2_ctrl *ctrl)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun struct ov7740 *ov7740 = container_of(ctrl->handler,
511*4882a593Smuzhiyun struct ov7740, ctrl_handler);
512*4882a593Smuzhiyun int ret;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun switch (ctrl->id) {
515*4882a593Smuzhiyun case V4L2_CID_AUTOGAIN:
516*4882a593Smuzhiyun ret = ov7740_get_gain(ov7740, ctrl);
517*4882a593Smuzhiyun break;
518*4882a593Smuzhiyun case V4L2_CID_EXPOSURE_AUTO:
519*4882a593Smuzhiyun ret = ov7740_get_exp(ov7740, ctrl);
520*4882a593Smuzhiyun break;
521*4882a593Smuzhiyun default:
522*4882a593Smuzhiyun ret = -EINVAL;
523*4882a593Smuzhiyun break;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun return ret;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
ov7740_set_ctrl(struct v4l2_ctrl * ctrl)528*4882a593Smuzhiyun static int ov7740_set_ctrl(struct v4l2_ctrl *ctrl)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun struct ov7740 *ov7740 = container_of(ctrl->handler,
531*4882a593Smuzhiyun struct ov7740, ctrl_handler);
532*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&ov7740->subdev);
533*4882a593Smuzhiyun struct regmap *regmap = ov7740->regmap;
534*4882a593Smuzhiyun int ret;
535*4882a593Smuzhiyun u8 val;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
538*4882a593Smuzhiyun return 0;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun switch (ctrl->id) {
541*4882a593Smuzhiyun case V4L2_CID_AUTO_WHITE_BALANCE:
542*4882a593Smuzhiyun ret = ov7740_set_white_balance(ov7740, ctrl->val);
543*4882a593Smuzhiyun break;
544*4882a593Smuzhiyun case V4L2_CID_SATURATION:
545*4882a593Smuzhiyun ret = ov7740_set_saturation(regmap, ctrl->val);
546*4882a593Smuzhiyun break;
547*4882a593Smuzhiyun case V4L2_CID_BRIGHTNESS:
548*4882a593Smuzhiyun ret = ov7740_set_brightness(regmap, ctrl->val);
549*4882a593Smuzhiyun break;
550*4882a593Smuzhiyun case V4L2_CID_CONTRAST:
551*4882a593Smuzhiyun ret = ov7740_set_contrast(regmap, ctrl->val);
552*4882a593Smuzhiyun break;
553*4882a593Smuzhiyun case V4L2_CID_VFLIP:
554*4882a593Smuzhiyun val = ctrl->val ? REG0C_IMG_FLIP : 0x00;
555*4882a593Smuzhiyun ret = regmap_update_bits(regmap, REG_REG0C,
556*4882a593Smuzhiyun REG0C_IMG_FLIP, val);
557*4882a593Smuzhiyun break;
558*4882a593Smuzhiyun case V4L2_CID_HFLIP:
559*4882a593Smuzhiyun val = ctrl->val ? REG0C_IMG_MIRROR : 0x00;
560*4882a593Smuzhiyun ret = regmap_update_bits(regmap, REG_REG0C,
561*4882a593Smuzhiyun REG0C_IMG_MIRROR, val);
562*4882a593Smuzhiyun break;
563*4882a593Smuzhiyun case V4L2_CID_AUTOGAIN:
564*4882a593Smuzhiyun if (!ctrl->val)
565*4882a593Smuzhiyun ret = ov7740_set_gain(regmap, ov7740->gain->val);
566*4882a593Smuzhiyun else
567*4882a593Smuzhiyun ret = ov7740_set_autogain(regmap, ctrl->val);
568*4882a593Smuzhiyun break;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun case V4L2_CID_EXPOSURE_AUTO:
571*4882a593Smuzhiyun if (ctrl->val == V4L2_EXPOSURE_MANUAL)
572*4882a593Smuzhiyun ret = ov7740_set_exp(regmap, ov7740->exposure->val);
573*4882a593Smuzhiyun else
574*4882a593Smuzhiyun ret = ov7740_set_autoexp(regmap, ctrl->val);
575*4882a593Smuzhiyun break;
576*4882a593Smuzhiyun default:
577*4882a593Smuzhiyun ret = -EINVAL;
578*4882a593Smuzhiyun break;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun pm_runtime_put(&client->dev);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun return ret;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun static const struct v4l2_ctrl_ops ov7740_ctrl_ops = {
587*4882a593Smuzhiyun .g_volatile_ctrl = ov7740_get_volatile_ctrl,
588*4882a593Smuzhiyun .s_ctrl = ov7740_set_ctrl,
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun
ov7740_start_streaming(struct ov7740 * ov7740)591*4882a593Smuzhiyun static int ov7740_start_streaming(struct ov7740 *ov7740)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun int ret;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun if (ov7740->fmt) {
596*4882a593Smuzhiyun ret = regmap_multi_reg_write(ov7740->regmap,
597*4882a593Smuzhiyun ov7740->fmt->regs,
598*4882a593Smuzhiyun ov7740->fmt->reg_num);
599*4882a593Smuzhiyun if (ret)
600*4882a593Smuzhiyun return ret;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun if (ov7740->frmsize) {
604*4882a593Smuzhiyun ret = regmap_multi_reg_write(ov7740->regmap,
605*4882a593Smuzhiyun ov7740->frmsize->regs,
606*4882a593Smuzhiyun ov7740->frmsize->reg_num);
607*4882a593Smuzhiyun if (ret)
608*4882a593Smuzhiyun return ret;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun return __v4l2_ctrl_handler_setup(ov7740->subdev.ctrl_handler);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
ov7740_set_stream(struct v4l2_subdev * sd,int enable)614*4882a593Smuzhiyun static int ov7740_set_stream(struct v4l2_subdev *sd, int enable)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun struct ov7740 *ov7740 = container_of(sd, struct ov7740, subdev);
617*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
618*4882a593Smuzhiyun int ret = 0;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun mutex_lock(&ov7740->mutex);
621*4882a593Smuzhiyun if (ov7740->streaming == enable) {
622*4882a593Smuzhiyun mutex_unlock(&ov7740->mutex);
623*4882a593Smuzhiyun return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun if (enable) {
627*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
628*4882a593Smuzhiyun if (ret < 0) {
629*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
630*4882a593Smuzhiyun goto err_unlock;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun ret = ov7740_start_streaming(ov7740);
634*4882a593Smuzhiyun if (ret)
635*4882a593Smuzhiyun goto err_rpm_put;
636*4882a593Smuzhiyun } else {
637*4882a593Smuzhiyun pm_runtime_put(&client->dev);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun ov7740->streaming = enable;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun mutex_unlock(&ov7740->mutex);
643*4882a593Smuzhiyun return ret;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun err_rpm_put:
646*4882a593Smuzhiyun pm_runtime_put(&client->dev);
647*4882a593Smuzhiyun err_unlock:
648*4882a593Smuzhiyun mutex_unlock(&ov7740->mutex);
649*4882a593Smuzhiyun return ret;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
ov7740_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * ival)652*4882a593Smuzhiyun static int ov7740_g_frame_interval(struct v4l2_subdev *sd,
653*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *ival)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun struct v4l2_fract *tpf = &ival->interval;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun tpf->numerator = 1;
659*4882a593Smuzhiyun tpf->denominator = 60;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun return 0;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
ov7740_s_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * ival)664*4882a593Smuzhiyun static int ov7740_s_frame_interval(struct v4l2_subdev *sd,
665*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *ival)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun struct v4l2_fract *tpf = &ival->interval;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun tpf->numerator = 1;
671*4882a593Smuzhiyun tpf->denominator = 60;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun return 0;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops ov7740_subdev_video_ops = {
677*4882a593Smuzhiyun .s_stream = ov7740_set_stream,
678*4882a593Smuzhiyun .s_frame_interval = ov7740_s_frame_interval,
679*4882a593Smuzhiyun .g_frame_interval = ov7740_g_frame_interval,
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun static const struct reg_sequence ov7740_format_yuyv[] = {
683*4882a593Smuzhiyun {0x12, 0x00},
684*4882a593Smuzhiyun {0x36, 0x3f},
685*4882a593Smuzhiyun {0x80, 0x7f},
686*4882a593Smuzhiyun {0x83, 0x01},
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun static const struct reg_sequence ov7740_format_bggr8[] = {
690*4882a593Smuzhiyun {0x36, 0x2f},
691*4882a593Smuzhiyun {0x80, 0x01},
692*4882a593Smuzhiyun {0x83, 0x04},
693*4882a593Smuzhiyun };
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun static const struct ov7740_pixfmt ov7740_formats[] = {
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun .mbus_code = MEDIA_BUS_FMT_YUYV8_2X8,
698*4882a593Smuzhiyun .colorspace = V4L2_COLORSPACE_SRGB,
699*4882a593Smuzhiyun .regs = ov7740_format_yuyv,
700*4882a593Smuzhiyun .reg_num = ARRAY_SIZE(ov7740_format_yuyv),
701*4882a593Smuzhiyun },
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun .mbus_code = MEDIA_BUS_FMT_SBGGR8_1X8,
704*4882a593Smuzhiyun .colorspace = V4L2_COLORSPACE_SRGB,
705*4882a593Smuzhiyun .regs = ov7740_format_bggr8,
706*4882a593Smuzhiyun .reg_num = ARRAY_SIZE(ov7740_format_bggr8),
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun };
709*4882a593Smuzhiyun #define N_OV7740_FMTS ARRAY_SIZE(ov7740_formats)
710*4882a593Smuzhiyun
ov7740_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)711*4882a593Smuzhiyun static int ov7740_enum_mbus_code(struct v4l2_subdev *sd,
712*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
713*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun if (code->pad || code->index >= N_OV7740_FMTS)
716*4882a593Smuzhiyun return -EINVAL;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun code->code = ov7740_formats[code->index].mbus_code;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return 0;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
ov7740_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)723*4882a593Smuzhiyun static int ov7740_enum_frame_interval(struct v4l2_subdev *sd,
724*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
725*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum *fie)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun if (fie->pad)
728*4882a593Smuzhiyun return -EINVAL;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (fie->index >= 1)
731*4882a593Smuzhiyun return -EINVAL;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun if ((fie->width != VGA_WIDTH) || (fie->height != VGA_HEIGHT))
734*4882a593Smuzhiyun return -EINVAL;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun fie->interval.numerator = 1;
737*4882a593Smuzhiyun fie->interval.denominator = 60;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun return 0;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
ov7740_enum_frame_size(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)742*4882a593Smuzhiyun static int ov7740_enum_frame_size(struct v4l2_subdev *sd,
743*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
744*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun if (fse->pad)
747*4882a593Smuzhiyun return -EINVAL;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun if (fse->index > 0)
750*4882a593Smuzhiyun return -EINVAL;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun fse->min_width = fse->max_width = VGA_WIDTH;
753*4882a593Smuzhiyun fse->min_height = fse->max_height = VGA_HEIGHT;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun return 0;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
ov7740_try_fmt_internal(struct v4l2_subdev * sd,struct v4l2_mbus_framefmt * fmt,const struct ov7740_pixfmt ** ret_fmt,const struct ov7740_framesize ** ret_frmsize)758*4882a593Smuzhiyun static int ov7740_try_fmt_internal(struct v4l2_subdev *sd,
759*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt,
760*4882a593Smuzhiyun const struct ov7740_pixfmt **ret_fmt,
761*4882a593Smuzhiyun const struct ov7740_framesize **ret_frmsize)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun struct ov7740 *ov7740 = container_of(sd, struct ov7740, subdev);
764*4882a593Smuzhiyun const struct ov7740_framesize *fsize = &ov7740_framesizes[0];
765*4882a593Smuzhiyun int index, i;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun for (index = 0; index < N_OV7740_FMTS; index++) {
768*4882a593Smuzhiyun if (ov7740_formats[index].mbus_code == fmt->code)
769*4882a593Smuzhiyun break;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun if (index >= N_OV7740_FMTS) {
772*4882a593Smuzhiyun /* default to first format */
773*4882a593Smuzhiyun index = 0;
774*4882a593Smuzhiyun fmt->code = ov7740_formats[0].mbus_code;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun if (ret_fmt != NULL)
777*4882a593Smuzhiyun *ret_fmt = ov7740_formats + index;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ov7740_framesizes); i++) {
780*4882a593Smuzhiyun if ((fsize->width >= fmt->width) &&
781*4882a593Smuzhiyun (fsize->height >= fmt->height)) {
782*4882a593Smuzhiyun fmt->width = fsize->width;
783*4882a593Smuzhiyun fmt->height = fsize->height;
784*4882a593Smuzhiyun break;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun fsize++;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun if (i >= ARRAY_SIZE(ov7740_framesizes)) {
790*4882a593Smuzhiyun fsize = &ov7740_framesizes[0];
791*4882a593Smuzhiyun fmt->width = fsize->width;
792*4882a593Smuzhiyun fmt->height = fsize->height;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun if (ret_frmsize != NULL)
795*4882a593Smuzhiyun *ret_frmsize = fsize;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun fmt->field = V4L2_FIELD_NONE;
798*4882a593Smuzhiyun fmt->colorspace = ov7740_formats[index].colorspace;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun ov7740->format = *fmt;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun return 0;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
ov7740_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)805*4882a593Smuzhiyun static int ov7740_set_fmt(struct v4l2_subdev *sd,
806*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
807*4882a593Smuzhiyun struct v4l2_subdev_format *format)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun struct ov7740 *ov7740 = container_of(sd, struct ov7740, subdev);
810*4882a593Smuzhiyun const struct ov7740_pixfmt *ovfmt;
811*4882a593Smuzhiyun const struct ov7740_framesize *fsize;
812*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
813*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mbus_fmt;
814*4882a593Smuzhiyun #endif
815*4882a593Smuzhiyun int ret;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun mutex_lock(&ov7740->mutex);
818*4882a593Smuzhiyun if (format->pad) {
819*4882a593Smuzhiyun ret = -EINVAL;
820*4882a593Smuzhiyun goto error;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
824*4882a593Smuzhiyun ret = ov7740_try_fmt_internal(sd, &format->format, NULL, NULL);
825*4882a593Smuzhiyun if (ret)
826*4882a593Smuzhiyun goto error;
827*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
828*4882a593Smuzhiyun mbus_fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
829*4882a593Smuzhiyun *mbus_fmt = format->format;
830*4882a593Smuzhiyun #endif
831*4882a593Smuzhiyun mutex_unlock(&ov7740->mutex);
832*4882a593Smuzhiyun return 0;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun ret = ov7740_try_fmt_internal(sd, &format->format, &ovfmt, &fsize);
836*4882a593Smuzhiyun if (ret)
837*4882a593Smuzhiyun goto error;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun ov7740->fmt = ovfmt;
840*4882a593Smuzhiyun ov7740->frmsize = fsize;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun mutex_unlock(&ov7740->mutex);
843*4882a593Smuzhiyun return 0;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun error:
846*4882a593Smuzhiyun mutex_unlock(&ov7740->mutex);
847*4882a593Smuzhiyun return ret;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
ov7740_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)850*4882a593Smuzhiyun static int ov7740_get_fmt(struct v4l2_subdev *sd,
851*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
852*4882a593Smuzhiyun struct v4l2_subdev_format *format)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun struct ov7740 *ov7740 = container_of(sd, struct ov7740, subdev);
855*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
856*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mbus_fmt;
857*4882a593Smuzhiyun #endif
858*4882a593Smuzhiyun int ret = 0;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun mutex_lock(&ov7740->mutex);
861*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
862*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
863*4882a593Smuzhiyun mbus_fmt = v4l2_subdev_get_try_format(sd, cfg, 0);
864*4882a593Smuzhiyun format->format = *mbus_fmt;
865*4882a593Smuzhiyun ret = 0;
866*4882a593Smuzhiyun #else
867*4882a593Smuzhiyun ret = -EINVAL;
868*4882a593Smuzhiyun #endif
869*4882a593Smuzhiyun } else {
870*4882a593Smuzhiyun format->format = ov7740->format;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun mutex_unlock(&ov7740->mutex);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun return ret;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops ov7740_subdev_pad_ops = {
878*4882a593Smuzhiyun .enum_frame_interval = ov7740_enum_frame_interval,
879*4882a593Smuzhiyun .enum_frame_size = ov7740_enum_frame_size,
880*4882a593Smuzhiyun .enum_mbus_code = ov7740_enum_mbus_code,
881*4882a593Smuzhiyun .get_fmt = ov7740_get_fmt,
882*4882a593Smuzhiyun .set_fmt = ov7740_set_fmt,
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun static const struct v4l2_subdev_ops ov7740_subdev_ops = {
886*4882a593Smuzhiyun .core = &ov7740_subdev_core_ops,
887*4882a593Smuzhiyun .video = &ov7740_subdev_video_ops,
888*4882a593Smuzhiyun .pad = &ov7740_subdev_pad_ops,
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun
ov7740_get_default_format(struct v4l2_subdev * sd,struct v4l2_mbus_framefmt * format)891*4882a593Smuzhiyun static void ov7740_get_default_format(struct v4l2_subdev *sd,
892*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun struct ov7740 *ov7740 = container_of(sd, struct ov7740, subdev);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun format->width = ov7740->frmsize->width;
897*4882a593Smuzhiyun format->height = ov7740->frmsize->height;
898*4882a593Smuzhiyun format->colorspace = ov7740->fmt->colorspace;
899*4882a593Smuzhiyun format->code = ov7740->fmt->mbus_code;
900*4882a593Smuzhiyun format->field = V4L2_FIELD_NONE;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
ov7740_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)904*4882a593Smuzhiyun static int ov7740_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun struct ov7740 *ov7740 = container_of(sd, struct ov7740, subdev);
907*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format =
908*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, fh->pad, 0);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun mutex_lock(&ov7740->mutex);
911*4882a593Smuzhiyun ov7740_get_default_format(sd, format);
912*4882a593Smuzhiyun mutex_unlock(&ov7740->mutex);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun return 0;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops ov7740_subdev_internal_ops = {
918*4882a593Smuzhiyun .open = ov7740_open,
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun #endif
921*4882a593Smuzhiyun
ov7740_probe_dt(struct i2c_client * client,struct ov7740 * ov7740)922*4882a593Smuzhiyun static int ov7740_probe_dt(struct i2c_client *client,
923*4882a593Smuzhiyun struct ov7740 *ov7740)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun ov7740->resetb_gpio = devm_gpiod_get_optional(&client->dev, "reset",
926*4882a593Smuzhiyun GPIOD_OUT_HIGH);
927*4882a593Smuzhiyun if (IS_ERR(ov7740->resetb_gpio)) {
928*4882a593Smuzhiyun dev_info(&client->dev, "can't get %s GPIO\n", "reset");
929*4882a593Smuzhiyun return PTR_ERR(ov7740->resetb_gpio);
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun ov7740->pwdn_gpio = devm_gpiod_get_optional(&client->dev, "powerdown",
933*4882a593Smuzhiyun GPIOD_OUT_LOW);
934*4882a593Smuzhiyun if (IS_ERR(ov7740->pwdn_gpio)) {
935*4882a593Smuzhiyun dev_info(&client->dev, "can't get %s GPIO\n", "powerdown");
936*4882a593Smuzhiyun return PTR_ERR(ov7740->pwdn_gpio);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun return 0;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
ov7740_detect(struct ov7740 * ov7740)942*4882a593Smuzhiyun static int ov7740_detect(struct ov7740 *ov7740)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun struct regmap *regmap = ov7740->regmap;
945*4882a593Smuzhiyun unsigned int midh, midl, pidh, pidl;
946*4882a593Smuzhiyun int ret;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun ret = regmap_read(regmap, REG_MIDH, &midh);
949*4882a593Smuzhiyun if (ret)
950*4882a593Smuzhiyun return ret;
951*4882a593Smuzhiyun if (midh != 0x7f)
952*4882a593Smuzhiyun return -ENODEV;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun ret = regmap_read(regmap, REG_MIDL, &midl);
955*4882a593Smuzhiyun if (ret)
956*4882a593Smuzhiyun return ret;
957*4882a593Smuzhiyun if (midl != 0xa2)
958*4882a593Smuzhiyun return -ENODEV;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun ret = regmap_read(regmap, REG_PIDH, &pidh);
961*4882a593Smuzhiyun if (ret)
962*4882a593Smuzhiyun return ret;
963*4882a593Smuzhiyun if (pidh != 0x77)
964*4882a593Smuzhiyun return -ENODEV;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun ret = regmap_read(regmap, REG_PIDL, &pidl);
967*4882a593Smuzhiyun if (ret)
968*4882a593Smuzhiyun return ret;
969*4882a593Smuzhiyun if ((pidl != 0x40) && (pidl != 0x41) && (pidl != 0x42))
970*4882a593Smuzhiyun return -ENODEV;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun return 0;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
ov7740_init_controls(struct ov7740 * ov7740)975*4882a593Smuzhiyun static int ov7740_init_controls(struct ov7740 *ov7740)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&ov7740->subdev);
978*4882a593Smuzhiyun struct v4l2_ctrl_handler *ctrl_hdlr = &ov7740->ctrl_handler;
979*4882a593Smuzhiyun int ret;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(ctrl_hdlr, 12);
982*4882a593Smuzhiyun if (ret < 0)
983*4882a593Smuzhiyun return ret;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun ctrl_hdlr->lock = &ov7740->mutex;
986*4882a593Smuzhiyun ov7740->auto_wb = v4l2_ctrl_new_std(ctrl_hdlr, &ov7740_ctrl_ops,
987*4882a593Smuzhiyun V4L2_CID_AUTO_WHITE_BALANCE,
988*4882a593Smuzhiyun 0, 1, 1, 1);
989*4882a593Smuzhiyun ov7740->blue_balance = v4l2_ctrl_new_std(ctrl_hdlr, &ov7740_ctrl_ops,
990*4882a593Smuzhiyun V4L2_CID_BLUE_BALANCE,
991*4882a593Smuzhiyun 0, 0xff, 1, 0x80);
992*4882a593Smuzhiyun ov7740->red_balance = v4l2_ctrl_new_std(ctrl_hdlr, &ov7740_ctrl_ops,
993*4882a593Smuzhiyun V4L2_CID_RED_BALANCE,
994*4882a593Smuzhiyun 0, 0xff, 1, 0x80);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun ov7740->brightness = v4l2_ctrl_new_std(ctrl_hdlr, &ov7740_ctrl_ops,
997*4882a593Smuzhiyun V4L2_CID_BRIGHTNESS,
998*4882a593Smuzhiyun -255, 255, 1, 0);
999*4882a593Smuzhiyun ov7740->contrast = v4l2_ctrl_new_std(ctrl_hdlr, &ov7740_ctrl_ops,
1000*4882a593Smuzhiyun V4L2_CID_CONTRAST,
1001*4882a593Smuzhiyun 0, 127, 1, 0x20);
1002*4882a593Smuzhiyun ov7740->saturation = v4l2_ctrl_new_std(ctrl_hdlr, &ov7740_ctrl_ops,
1003*4882a593Smuzhiyun V4L2_CID_SATURATION, 0, 256, 1, 0x80);
1004*4882a593Smuzhiyun ov7740->hflip = v4l2_ctrl_new_std(ctrl_hdlr, &ov7740_ctrl_ops,
1005*4882a593Smuzhiyun V4L2_CID_HFLIP, 0, 1, 1, 0);
1006*4882a593Smuzhiyun ov7740->vflip = v4l2_ctrl_new_std(ctrl_hdlr, &ov7740_ctrl_ops,
1007*4882a593Smuzhiyun V4L2_CID_VFLIP, 0, 1, 1, 0);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun ov7740->gain = v4l2_ctrl_new_std(ctrl_hdlr, &ov7740_ctrl_ops,
1010*4882a593Smuzhiyun V4L2_CID_GAIN, 0, 1023, 1, 500);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun ov7740->auto_gain = v4l2_ctrl_new_std(ctrl_hdlr, &ov7740_ctrl_ops,
1013*4882a593Smuzhiyun V4L2_CID_AUTOGAIN, 0, 1, 1, 1);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun ov7740->exposure = v4l2_ctrl_new_std(ctrl_hdlr, &ov7740_ctrl_ops,
1016*4882a593Smuzhiyun V4L2_CID_EXPOSURE, 0, 65535, 1, 500);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun ov7740->auto_exposure = v4l2_ctrl_new_std_menu(ctrl_hdlr,
1019*4882a593Smuzhiyun &ov7740_ctrl_ops,
1020*4882a593Smuzhiyun V4L2_CID_EXPOSURE_AUTO,
1021*4882a593Smuzhiyun V4L2_EXPOSURE_MANUAL, 0,
1022*4882a593Smuzhiyun V4L2_EXPOSURE_AUTO);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun v4l2_ctrl_auto_cluster(3, &ov7740->auto_wb, 0, false);
1025*4882a593Smuzhiyun v4l2_ctrl_auto_cluster(2, &ov7740->auto_gain, 0, true);
1026*4882a593Smuzhiyun v4l2_ctrl_auto_cluster(2, &ov7740->auto_exposure,
1027*4882a593Smuzhiyun V4L2_EXPOSURE_MANUAL, true);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun if (ctrl_hdlr->error) {
1030*4882a593Smuzhiyun ret = ctrl_hdlr->error;
1031*4882a593Smuzhiyun dev_err(&client->dev, "controls initialisation failed (%d)\n",
1032*4882a593Smuzhiyun ret);
1033*4882a593Smuzhiyun goto error;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun ret = v4l2_ctrl_handler_setup(ctrl_hdlr);
1037*4882a593Smuzhiyun if (ret) {
1038*4882a593Smuzhiyun dev_err(&client->dev, "%s control init failed (%d)\n",
1039*4882a593Smuzhiyun __func__, ret);
1040*4882a593Smuzhiyun goto error;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun ov7740->subdev.ctrl_handler = ctrl_hdlr;
1044*4882a593Smuzhiyun return 0;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun error:
1047*4882a593Smuzhiyun v4l2_ctrl_handler_free(ctrl_hdlr);
1048*4882a593Smuzhiyun mutex_destroy(&ov7740->mutex);
1049*4882a593Smuzhiyun return ret;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
ov7740_free_controls(struct ov7740 * ov7740)1052*4882a593Smuzhiyun static void ov7740_free_controls(struct ov7740 *ov7740)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun v4l2_ctrl_handler_free(ov7740->subdev.ctrl_handler);
1055*4882a593Smuzhiyun mutex_destroy(&ov7740->mutex);
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun #define OV7740_MAX_REGISTER 0xff
1059*4882a593Smuzhiyun static const struct regmap_config ov7740_regmap_config = {
1060*4882a593Smuzhiyun .reg_bits = 8,
1061*4882a593Smuzhiyun .val_bits = 8,
1062*4882a593Smuzhiyun .max_register = OV7740_MAX_REGISTER,
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun
ov7740_probe(struct i2c_client * client)1065*4882a593Smuzhiyun static int ov7740_probe(struct i2c_client *client)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun struct ov7740 *ov7740;
1068*4882a593Smuzhiyun struct v4l2_subdev *sd;
1069*4882a593Smuzhiyun int ret;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun ov7740 = devm_kzalloc(&client->dev, sizeof(*ov7740), GFP_KERNEL);
1072*4882a593Smuzhiyun if (!ov7740)
1073*4882a593Smuzhiyun return -ENOMEM;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun ov7740->xvclk = devm_clk_get(&client->dev, "xvclk");
1076*4882a593Smuzhiyun if (IS_ERR(ov7740->xvclk)) {
1077*4882a593Smuzhiyun ret = PTR_ERR(ov7740->xvclk);
1078*4882a593Smuzhiyun dev_err(&client->dev,
1079*4882a593Smuzhiyun "OV7740: fail to get xvclk: %d\n", ret);
1080*4882a593Smuzhiyun return ret;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun ret = ov7740_probe_dt(client, ov7740);
1084*4882a593Smuzhiyun if (ret)
1085*4882a593Smuzhiyun return ret;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun ov7740->regmap = devm_regmap_init_sccb(client, &ov7740_regmap_config);
1088*4882a593Smuzhiyun if (IS_ERR(ov7740->regmap)) {
1089*4882a593Smuzhiyun ret = PTR_ERR(ov7740->regmap);
1090*4882a593Smuzhiyun dev_err(&client->dev, "Failed to allocate register map: %d\n",
1091*4882a593Smuzhiyun ret);
1092*4882a593Smuzhiyun return ret;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun sd = &ov7740->subdev;
1096*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &ov7740_subdev_ops);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1099*4882a593Smuzhiyun sd->internal_ops = &ov7740_subdev_internal_ops;
1100*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE | V4L2_SUBDEV_FL_HAS_EVENTS;
1101*4882a593Smuzhiyun #endif
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1104*4882a593Smuzhiyun ov7740->pad.flags = MEDIA_PAD_FL_SOURCE;
1105*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1106*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &ov7740->pad);
1107*4882a593Smuzhiyun if (ret)
1108*4882a593Smuzhiyun return ret;
1109*4882a593Smuzhiyun #endif
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun ret = ov7740_set_power(ov7740, 1);
1112*4882a593Smuzhiyun if (ret)
1113*4882a593Smuzhiyun return ret;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun pm_runtime_set_active(&client->dev);
1116*4882a593Smuzhiyun pm_runtime_enable(&client->dev);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun ret = ov7740_detect(ov7740);
1119*4882a593Smuzhiyun if (ret)
1120*4882a593Smuzhiyun goto error_detect;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun mutex_init(&ov7740->mutex);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun ret = ov7740_init_controls(ov7740);
1125*4882a593Smuzhiyun if (ret)
1126*4882a593Smuzhiyun goto error_init_controls;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun v4l_info(client, "chip found @ 0x%02x (%s)\n",
1129*4882a593Smuzhiyun client->addr << 1, client->adapter->name);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun ov7740->fmt = &ov7740_formats[0];
1132*4882a593Smuzhiyun ov7740->frmsize = &ov7740_framesizes[0];
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun ov7740_get_default_format(sd, &ov7740->format);
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun ret = v4l2_async_register_subdev(sd);
1137*4882a593Smuzhiyun if (ret)
1138*4882a593Smuzhiyun goto error_async_register;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun pm_runtime_idle(&client->dev);
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun return 0;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun error_async_register:
1145*4882a593Smuzhiyun v4l2_ctrl_handler_free(ov7740->subdev.ctrl_handler);
1146*4882a593Smuzhiyun error_init_controls:
1147*4882a593Smuzhiyun ov7740_free_controls(ov7740);
1148*4882a593Smuzhiyun error_detect:
1149*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1150*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1151*4882a593Smuzhiyun ov7740_set_power(ov7740, 0);
1152*4882a593Smuzhiyun media_entity_cleanup(&ov7740->subdev.entity);
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun return ret;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
ov7740_remove(struct i2c_client * client)1157*4882a593Smuzhiyun static int ov7740_remove(struct i2c_client *client)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1160*4882a593Smuzhiyun struct ov7740 *ov7740 = container_of(sd, struct ov7740, subdev);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun mutex_destroy(&ov7740->mutex);
1163*4882a593Smuzhiyun v4l2_ctrl_handler_free(ov7740->subdev.ctrl_handler);
1164*4882a593Smuzhiyun media_entity_cleanup(&ov7740->subdev.entity);
1165*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1166*4882a593Smuzhiyun ov7740_free_controls(ov7740);
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun pm_runtime_get_sync(&client->dev);
1169*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1170*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1171*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun ov7740_set_power(ov7740, 0);
1174*4882a593Smuzhiyun return 0;
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun
ov7740_runtime_suspend(struct device * dev)1177*4882a593Smuzhiyun static int __maybe_unused ov7740_runtime_suspend(struct device *dev)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1180*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1181*4882a593Smuzhiyun struct ov7740 *ov7740 = container_of(sd, struct ov7740, subdev);
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun ov7740_set_power(ov7740, 0);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun return 0;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun
ov7740_runtime_resume(struct device * dev)1188*4882a593Smuzhiyun static int __maybe_unused ov7740_runtime_resume(struct device *dev)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1191*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1192*4882a593Smuzhiyun struct ov7740 *ov7740 = container_of(sd, struct ov7740, subdev);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun return ov7740_set_power(ov7740, 1);
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun static const struct i2c_device_id ov7740_id[] = {
1198*4882a593Smuzhiyun { "ov7740", 0 },
1199*4882a593Smuzhiyun { /* sentinel */ }
1200*4882a593Smuzhiyun };
1201*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, ov7740_id);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun static const struct dev_pm_ops ov7740_pm_ops = {
1204*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(ov7740_runtime_suspend, ov7740_runtime_resume, NULL)
1205*4882a593Smuzhiyun };
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun static const struct of_device_id ov7740_of_match[] = {
1208*4882a593Smuzhiyun {.compatible = "ovti,ov7740", },
1209*4882a593Smuzhiyun { /* sentinel */ },
1210*4882a593Smuzhiyun };
1211*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ov7740_of_match);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun static struct i2c_driver ov7740_i2c_driver = {
1214*4882a593Smuzhiyun .driver = {
1215*4882a593Smuzhiyun .name = "ov7740",
1216*4882a593Smuzhiyun .pm = &ov7740_pm_ops,
1217*4882a593Smuzhiyun .of_match_table = of_match_ptr(ov7740_of_match),
1218*4882a593Smuzhiyun },
1219*4882a593Smuzhiyun .probe_new = ov7740_probe,
1220*4882a593Smuzhiyun .remove = ov7740_remove,
1221*4882a593Smuzhiyun .id_table = ov7740_id,
1222*4882a593Smuzhiyun };
1223*4882a593Smuzhiyun module_i2c_driver(ov7740_i2c_driver);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun MODULE_DESCRIPTION("The V4L2 driver for Omnivision 7740 sensor");
1226*4882a593Smuzhiyun MODULE_AUTHOR("Songjun Wu <songjun.wu@atmel.com>");
1227*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1228