xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/ov772x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ov772x Camera Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 Jacopo Mondi <jacopo+renesas@jmondi.org>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2008 Renesas Solutions Corp.
8*4882a593Smuzhiyun  * Kuninori Morimoto <morimoto.kuninori@renesas.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Based on ov7670 and soc_camera_platform driver,
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
13*4882a593Smuzhiyun  * Copyright (C) 2008 Magnus Damm
14*4882a593Smuzhiyun  * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
20*4882a593Smuzhiyun #include <linux/i2c.h>
21*4882a593Smuzhiyun #include <linux/init.h>
22*4882a593Smuzhiyun #include <linux/kernel.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/v4l2-mediabus.h>
27*4882a593Smuzhiyun #include <linux/videodev2.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <media/i2c/ov772x.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
32*4882a593Smuzhiyun #include <media/v4l2-device.h>
33*4882a593Smuzhiyun #include <media/v4l2-event.h>
34*4882a593Smuzhiyun #include <media/v4l2-image-sizes.h>
35*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /*
38*4882a593Smuzhiyun  * register offset
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun #define GAIN        0x00 /* AGC - Gain control gain setting */
41*4882a593Smuzhiyun #define BLUE        0x01 /* AWB - Blue channel gain setting */
42*4882a593Smuzhiyun #define RED         0x02 /* AWB - Red   channel gain setting */
43*4882a593Smuzhiyun #define GREEN       0x03 /* AWB - Green channel gain setting */
44*4882a593Smuzhiyun #define COM1        0x04 /* Common control 1 */
45*4882a593Smuzhiyun #define BAVG        0x05 /* U/B Average Level */
46*4882a593Smuzhiyun #define GAVG        0x06 /* Y/Gb Average Level */
47*4882a593Smuzhiyun #define RAVG        0x07 /* V/R Average Level */
48*4882a593Smuzhiyun #define AECH        0x08 /* Exposure Value - AEC MSBs */
49*4882a593Smuzhiyun #define COM2        0x09 /* Common control 2 */
50*4882a593Smuzhiyun #define PID         0x0A /* Product ID Number MSB */
51*4882a593Smuzhiyun #define VER         0x0B /* Product ID Number LSB */
52*4882a593Smuzhiyun #define COM3        0x0C /* Common control 3 */
53*4882a593Smuzhiyun #define COM4        0x0D /* Common control 4 */
54*4882a593Smuzhiyun #define COM5        0x0E /* Common control 5 */
55*4882a593Smuzhiyun #define COM6        0x0F /* Common control 6 */
56*4882a593Smuzhiyun #define AEC         0x10 /* Exposure Value */
57*4882a593Smuzhiyun #define CLKRC       0x11 /* Internal clock */
58*4882a593Smuzhiyun #define COM7        0x12 /* Common control 7 */
59*4882a593Smuzhiyun #define COM8        0x13 /* Common control 8 */
60*4882a593Smuzhiyun #define COM9        0x14 /* Common control 9 */
61*4882a593Smuzhiyun #define COM10       0x15 /* Common control 10 */
62*4882a593Smuzhiyun #define REG16       0x16 /* Register 16 */
63*4882a593Smuzhiyun #define HSTART      0x17 /* Horizontal sensor size */
64*4882a593Smuzhiyun #define HSIZE       0x18 /* Horizontal frame (HREF column) end high 8-bit */
65*4882a593Smuzhiyun #define VSTART      0x19 /* Vertical frame (row) start high 8-bit */
66*4882a593Smuzhiyun #define VSIZE       0x1A /* Vertical sensor size */
67*4882a593Smuzhiyun #define PSHFT       0x1B /* Data format - pixel delay select */
68*4882a593Smuzhiyun #define MIDH        0x1C /* Manufacturer ID byte - high */
69*4882a593Smuzhiyun #define MIDL        0x1D /* Manufacturer ID byte - low  */
70*4882a593Smuzhiyun #define LAEC        0x1F /* Fine AEC value */
71*4882a593Smuzhiyun #define COM11       0x20 /* Common control 11 */
72*4882a593Smuzhiyun #define BDBASE      0x22 /* Banding filter Minimum AEC value */
73*4882a593Smuzhiyun #define DBSTEP      0x23 /* Banding filter Maximum Setp */
74*4882a593Smuzhiyun #define AEW         0x24 /* AGC/AEC - Stable operating region (upper limit) */
75*4882a593Smuzhiyun #define AEB         0x25 /* AGC/AEC - Stable operating region (lower limit) */
76*4882a593Smuzhiyun #define VPT         0x26 /* AGC/AEC Fast mode operating region */
77*4882a593Smuzhiyun #define REG28       0x28 /* Register 28 */
78*4882a593Smuzhiyun #define HOUTSIZE    0x29 /* Horizontal data output size MSBs */
79*4882a593Smuzhiyun #define EXHCH       0x2A /* Dummy pixel insert MSB */
80*4882a593Smuzhiyun #define EXHCL       0x2B /* Dummy pixel insert LSB */
81*4882a593Smuzhiyun #define VOUTSIZE    0x2C /* Vertical data output size MSBs */
82*4882a593Smuzhiyun #define ADVFL       0x2D /* LSB of insert dummy lines in Vertical direction */
83*4882a593Smuzhiyun #define ADVFH       0x2E /* MSG of insert dummy lines in Vertical direction */
84*4882a593Smuzhiyun #define YAVE        0x2F /* Y/G Channel Average value */
85*4882a593Smuzhiyun #define LUMHTH      0x30 /* Histogram AEC/AGC Luminance high level threshold */
86*4882a593Smuzhiyun #define LUMLTH      0x31 /* Histogram AEC/AGC Luminance low  level threshold */
87*4882a593Smuzhiyun #define HREF        0x32 /* Image start and size control */
88*4882a593Smuzhiyun #define DM_LNL      0x33 /* Dummy line low  8 bits */
89*4882a593Smuzhiyun #define DM_LNH      0x34 /* Dummy line high 8 bits */
90*4882a593Smuzhiyun #define ADOFF_B     0x35 /* AD offset compensation value for B  channel */
91*4882a593Smuzhiyun #define ADOFF_R     0x36 /* AD offset compensation value for R  channel */
92*4882a593Smuzhiyun #define ADOFF_GB    0x37 /* AD offset compensation value for Gb channel */
93*4882a593Smuzhiyun #define ADOFF_GR    0x38 /* AD offset compensation value for Gr channel */
94*4882a593Smuzhiyun #define OFF_B       0x39 /* Analog process B  channel offset value */
95*4882a593Smuzhiyun #define OFF_R       0x3A /* Analog process R  channel offset value */
96*4882a593Smuzhiyun #define OFF_GB      0x3B /* Analog process Gb channel offset value */
97*4882a593Smuzhiyun #define OFF_GR      0x3C /* Analog process Gr channel offset value */
98*4882a593Smuzhiyun #define COM12       0x3D /* Common control 12 */
99*4882a593Smuzhiyun #define COM13       0x3E /* Common control 13 */
100*4882a593Smuzhiyun #define COM14       0x3F /* Common control 14 */
101*4882a593Smuzhiyun #define COM15       0x40 /* Common control 15*/
102*4882a593Smuzhiyun #define COM16       0x41 /* Common control 16 */
103*4882a593Smuzhiyun #define TGT_B       0x42 /* BLC blue channel target value */
104*4882a593Smuzhiyun #define TGT_R       0x43 /* BLC red  channel target value */
105*4882a593Smuzhiyun #define TGT_GB      0x44 /* BLC Gb   channel target value */
106*4882a593Smuzhiyun #define TGT_GR      0x45 /* BLC Gr   channel target value */
107*4882a593Smuzhiyun /* for ov7720 */
108*4882a593Smuzhiyun #define LCC0        0x46 /* Lens correction control 0 */
109*4882a593Smuzhiyun #define LCC1        0x47 /* Lens correction option 1 - X coordinate */
110*4882a593Smuzhiyun #define LCC2        0x48 /* Lens correction option 2 - Y coordinate */
111*4882a593Smuzhiyun #define LCC3        0x49 /* Lens correction option 3 */
112*4882a593Smuzhiyun #define LCC4        0x4A /* Lens correction option 4 - radius of the circular */
113*4882a593Smuzhiyun #define LCC5        0x4B /* Lens correction option 5 */
114*4882a593Smuzhiyun #define LCC6        0x4C /* Lens correction option 6 */
115*4882a593Smuzhiyun /* for ov7725 */
116*4882a593Smuzhiyun #define LC_CTR      0x46 /* Lens correction control */
117*4882a593Smuzhiyun #define LC_XC       0x47 /* X coordinate of lens correction center relative */
118*4882a593Smuzhiyun #define LC_YC       0x48 /* Y coordinate of lens correction center relative */
119*4882a593Smuzhiyun #define LC_COEF     0x49 /* Lens correction coefficient */
120*4882a593Smuzhiyun #define LC_RADI     0x4A /* Lens correction radius */
121*4882a593Smuzhiyun #define LC_COEFB    0x4B /* Lens B channel compensation coefficient */
122*4882a593Smuzhiyun #define LC_COEFR    0x4C /* Lens R channel compensation coefficient */
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define FIXGAIN     0x4D /* Analog fix gain amplifer */
125*4882a593Smuzhiyun #define AREF0       0x4E /* Sensor reference control */
126*4882a593Smuzhiyun #define AREF1       0x4F /* Sensor reference current control */
127*4882a593Smuzhiyun #define AREF2       0x50 /* Analog reference control */
128*4882a593Smuzhiyun #define AREF3       0x51 /* ADC    reference control */
129*4882a593Smuzhiyun #define AREF4       0x52 /* ADC    reference control */
130*4882a593Smuzhiyun #define AREF5       0x53 /* ADC    reference control */
131*4882a593Smuzhiyun #define AREF6       0x54 /* Analog reference control */
132*4882a593Smuzhiyun #define AREF7       0x55 /* Analog reference control */
133*4882a593Smuzhiyun #define UFIX        0x60 /* U channel fixed value output */
134*4882a593Smuzhiyun #define VFIX        0x61 /* V channel fixed value output */
135*4882a593Smuzhiyun #define AWBB_BLK    0x62 /* AWB option for advanced AWB */
136*4882a593Smuzhiyun #define AWB_CTRL0   0x63 /* AWB control byte 0 */
137*4882a593Smuzhiyun #define DSP_CTRL1   0x64 /* DSP control byte 1 */
138*4882a593Smuzhiyun #define DSP_CTRL2   0x65 /* DSP control byte 2 */
139*4882a593Smuzhiyun #define DSP_CTRL3   0x66 /* DSP control byte 3 */
140*4882a593Smuzhiyun #define DSP_CTRL4   0x67 /* DSP control byte 4 */
141*4882a593Smuzhiyun #define AWB_BIAS    0x68 /* AWB BLC level clip */
142*4882a593Smuzhiyun #define AWB_CTRL1   0x69 /* AWB control  1 */
143*4882a593Smuzhiyun #define AWB_CTRL2   0x6A /* AWB control  2 */
144*4882a593Smuzhiyun #define AWB_CTRL3   0x6B /* AWB control  3 */
145*4882a593Smuzhiyun #define AWB_CTRL4   0x6C /* AWB control  4 */
146*4882a593Smuzhiyun #define AWB_CTRL5   0x6D /* AWB control  5 */
147*4882a593Smuzhiyun #define AWB_CTRL6   0x6E /* AWB control  6 */
148*4882a593Smuzhiyun #define AWB_CTRL7   0x6F /* AWB control  7 */
149*4882a593Smuzhiyun #define AWB_CTRL8   0x70 /* AWB control  8 */
150*4882a593Smuzhiyun #define AWB_CTRL9   0x71 /* AWB control  9 */
151*4882a593Smuzhiyun #define AWB_CTRL10  0x72 /* AWB control 10 */
152*4882a593Smuzhiyun #define AWB_CTRL11  0x73 /* AWB control 11 */
153*4882a593Smuzhiyun #define AWB_CTRL12  0x74 /* AWB control 12 */
154*4882a593Smuzhiyun #define AWB_CTRL13  0x75 /* AWB control 13 */
155*4882a593Smuzhiyun #define AWB_CTRL14  0x76 /* AWB control 14 */
156*4882a593Smuzhiyun #define AWB_CTRL15  0x77 /* AWB control 15 */
157*4882a593Smuzhiyun #define AWB_CTRL16  0x78 /* AWB control 16 */
158*4882a593Smuzhiyun #define AWB_CTRL17  0x79 /* AWB control 17 */
159*4882a593Smuzhiyun #define AWB_CTRL18  0x7A /* AWB control 18 */
160*4882a593Smuzhiyun #define AWB_CTRL19  0x7B /* AWB control 19 */
161*4882a593Smuzhiyun #define AWB_CTRL20  0x7C /* AWB control 20 */
162*4882a593Smuzhiyun #define AWB_CTRL21  0x7D /* AWB control 21 */
163*4882a593Smuzhiyun #define GAM1        0x7E /* Gamma Curve  1st segment input end point */
164*4882a593Smuzhiyun #define GAM2        0x7F /* Gamma Curve  2nd segment input end point */
165*4882a593Smuzhiyun #define GAM3        0x80 /* Gamma Curve  3rd segment input end point */
166*4882a593Smuzhiyun #define GAM4        0x81 /* Gamma Curve  4th segment input end point */
167*4882a593Smuzhiyun #define GAM5        0x82 /* Gamma Curve  5th segment input end point */
168*4882a593Smuzhiyun #define GAM6        0x83 /* Gamma Curve  6th segment input end point */
169*4882a593Smuzhiyun #define GAM7        0x84 /* Gamma Curve  7th segment input end point */
170*4882a593Smuzhiyun #define GAM8        0x85 /* Gamma Curve  8th segment input end point */
171*4882a593Smuzhiyun #define GAM9        0x86 /* Gamma Curve  9th segment input end point */
172*4882a593Smuzhiyun #define GAM10       0x87 /* Gamma Curve 10th segment input end point */
173*4882a593Smuzhiyun #define GAM11       0x88 /* Gamma Curve 11th segment input end point */
174*4882a593Smuzhiyun #define GAM12       0x89 /* Gamma Curve 12th segment input end point */
175*4882a593Smuzhiyun #define GAM13       0x8A /* Gamma Curve 13th segment input end point */
176*4882a593Smuzhiyun #define GAM14       0x8B /* Gamma Curve 14th segment input end point */
177*4882a593Smuzhiyun #define GAM15       0x8C /* Gamma Curve 15th segment input end point */
178*4882a593Smuzhiyun #define SLOP        0x8D /* Gamma curve highest segment slope */
179*4882a593Smuzhiyun #define DNSTH       0x8E /* De-noise threshold */
180*4882a593Smuzhiyun #define EDGE_STRNGT 0x8F /* Edge strength  control when manual mode */
181*4882a593Smuzhiyun #define EDGE_TRSHLD 0x90 /* Edge threshold control when manual mode */
182*4882a593Smuzhiyun #define DNSOFF      0x91 /* Auto De-noise threshold control */
183*4882a593Smuzhiyun #define EDGE_UPPER  0x92 /* Edge strength upper limit when Auto mode */
184*4882a593Smuzhiyun #define EDGE_LOWER  0x93 /* Edge strength lower limit when Auto mode */
185*4882a593Smuzhiyun #define MTX1        0x94 /* Matrix coefficient 1 */
186*4882a593Smuzhiyun #define MTX2        0x95 /* Matrix coefficient 2 */
187*4882a593Smuzhiyun #define MTX3        0x96 /* Matrix coefficient 3 */
188*4882a593Smuzhiyun #define MTX4        0x97 /* Matrix coefficient 4 */
189*4882a593Smuzhiyun #define MTX5        0x98 /* Matrix coefficient 5 */
190*4882a593Smuzhiyun #define MTX6        0x99 /* Matrix coefficient 6 */
191*4882a593Smuzhiyun #define MTX_CTRL    0x9A /* Matrix control */
192*4882a593Smuzhiyun #define BRIGHT      0x9B /* Brightness control */
193*4882a593Smuzhiyun #define CNTRST      0x9C /* Contrast contrast */
194*4882a593Smuzhiyun #define CNTRST_CTRL 0x9D /* Contrast contrast center */
195*4882a593Smuzhiyun #define UVAD_J0     0x9E /* Auto UV adjust contrast 0 */
196*4882a593Smuzhiyun #define UVAD_J1     0x9F /* Auto UV adjust contrast 1 */
197*4882a593Smuzhiyun #define SCAL0       0xA0 /* Scaling control 0 */
198*4882a593Smuzhiyun #define SCAL1       0xA1 /* Scaling control 1 */
199*4882a593Smuzhiyun #define SCAL2       0xA2 /* Scaling control 2 */
200*4882a593Smuzhiyun #define FIFODLYM    0xA3 /* FIFO manual mode delay control */
201*4882a593Smuzhiyun #define FIFODLYA    0xA4 /* FIFO auto   mode delay control */
202*4882a593Smuzhiyun #define SDE         0xA6 /* Special digital effect control */
203*4882a593Smuzhiyun #define USAT        0xA7 /* U component saturation control */
204*4882a593Smuzhiyun #define VSAT        0xA8 /* V component saturation control */
205*4882a593Smuzhiyun /* for ov7720 */
206*4882a593Smuzhiyun #define HUE0        0xA9 /* Hue control 0 */
207*4882a593Smuzhiyun #define HUE1        0xAA /* Hue control 1 */
208*4882a593Smuzhiyun /* for ov7725 */
209*4882a593Smuzhiyun #define HUECOS      0xA9 /* Cosine value */
210*4882a593Smuzhiyun #define HUESIN      0xAA /* Sine value */
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define SIGN        0xAB /* Sign bit for Hue and contrast */
213*4882a593Smuzhiyun #define DSPAUTO     0xAC /* DSP auto function ON/OFF control */
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /*
216*4882a593Smuzhiyun  * register detail
217*4882a593Smuzhiyun  */
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /* COM2 */
220*4882a593Smuzhiyun #define SOFT_SLEEP_MODE 0x10	/* Soft sleep mode */
221*4882a593Smuzhiyun 				/* Output drive capability */
222*4882a593Smuzhiyun #define OCAP_1x         0x00	/* 1x */
223*4882a593Smuzhiyun #define OCAP_2x         0x01	/* 2x */
224*4882a593Smuzhiyun #define OCAP_3x         0x02	/* 3x */
225*4882a593Smuzhiyun #define OCAP_4x         0x03	/* 4x */
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /* COM3 */
228*4882a593Smuzhiyun #define SWAP_MASK       (SWAP_RGB | SWAP_YUV | SWAP_ML)
229*4882a593Smuzhiyun #define IMG_MASK        (VFLIP_IMG | HFLIP_IMG)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define VFLIP_IMG       0x80	/* Vertical flip image ON/OFF selection */
232*4882a593Smuzhiyun #define HFLIP_IMG       0x40	/* Horizontal mirror image ON/OFF selection */
233*4882a593Smuzhiyun #define SWAP_RGB        0x20	/* Swap B/R  output sequence in RGB mode */
234*4882a593Smuzhiyun #define SWAP_YUV        0x10	/* Swap Y/UV output sequence in YUV mode */
235*4882a593Smuzhiyun #define SWAP_ML         0x08	/* Swap output MSB/LSB */
236*4882a593Smuzhiyun 				/* Tri-state option for output clock */
237*4882a593Smuzhiyun #define NOTRI_CLOCK     0x04	/*   0: Tri-state    at this period */
238*4882a593Smuzhiyun 				/*   1: No tri-state at this period */
239*4882a593Smuzhiyun 				/* Tri-state option for output data */
240*4882a593Smuzhiyun #define NOTRI_DATA      0x02	/*   0: Tri-state    at this period */
241*4882a593Smuzhiyun 				/*   1: No tri-state at this period */
242*4882a593Smuzhiyun #define SCOLOR_TEST     0x01	/* Sensor color bar test pattern */
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /* COM4 */
245*4882a593Smuzhiyun 				/* PLL frequency control */
246*4882a593Smuzhiyun #define PLL_BYPASS      0x00	/*  00: Bypass PLL */
247*4882a593Smuzhiyun #define PLL_4x          0x40	/*  01: PLL 4x */
248*4882a593Smuzhiyun #define PLL_6x          0x80	/*  10: PLL 6x */
249*4882a593Smuzhiyun #define PLL_8x          0xc0	/*  11: PLL 8x */
250*4882a593Smuzhiyun 				/* AEC evaluate window */
251*4882a593Smuzhiyun #define AEC_FULL        0x00	/*  00: Full window */
252*4882a593Smuzhiyun #define AEC_1p2         0x10	/*  01: 1/2  window */
253*4882a593Smuzhiyun #define AEC_1p4         0x20	/*  10: 1/4  window */
254*4882a593Smuzhiyun #define AEC_2p3         0x30	/*  11: Low 2/3 window */
255*4882a593Smuzhiyun #define COM4_RESERVED   0x01	/* Reserved bit */
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /* COM5 */
258*4882a593Smuzhiyun #define AFR_ON_OFF      0x80	/* Auto frame rate control ON/OFF selection */
259*4882a593Smuzhiyun #define AFR_SPPED       0x40	/* Auto frame rate control speed selection */
260*4882a593Smuzhiyun 				/* Auto frame rate max rate control */
261*4882a593Smuzhiyun #define AFR_NO_RATE     0x00	/*     No  reduction of frame rate */
262*4882a593Smuzhiyun #define AFR_1p2         0x10	/*     Max reduction to 1/2 frame rate */
263*4882a593Smuzhiyun #define AFR_1p4         0x20	/*     Max reduction to 1/4 frame rate */
264*4882a593Smuzhiyun #define AFR_1p8         0x30	/* Max reduction to 1/8 frame rate */
265*4882a593Smuzhiyun 				/* Auto frame rate active point control */
266*4882a593Smuzhiyun #define AF_2x           0x00	/*     Add frame when AGC reaches  2x gain */
267*4882a593Smuzhiyun #define AF_4x           0x04	/*     Add frame when AGC reaches  4x gain */
268*4882a593Smuzhiyun #define AF_8x           0x08	/*     Add frame when AGC reaches  8x gain */
269*4882a593Smuzhiyun #define AF_16x          0x0c	/* Add frame when AGC reaches 16x gain */
270*4882a593Smuzhiyun 				/* AEC max step control */
271*4882a593Smuzhiyun #define AEC_NO_LIMIT    0x01	/*   0 : AEC incease step has limit */
272*4882a593Smuzhiyun 				/*   1 : No limit to AEC increase step */
273*4882a593Smuzhiyun /* CLKRC */
274*4882a593Smuzhiyun 				/* Input clock divider register */
275*4882a593Smuzhiyun #define CLKRC_RESERVED  0x80	/* Reserved bit */
276*4882a593Smuzhiyun #define CLKRC_DIV(n)    ((n) - 1)
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* COM7 */
279*4882a593Smuzhiyun 				/* SCCB Register Reset */
280*4882a593Smuzhiyun #define SCCB_RESET      0x80	/*   0 : No change */
281*4882a593Smuzhiyun 				/*   1 : Resets all registers to default */
282*4882a593Smuzhiyun 				/* Resolution selection */
283*4882a593Smuzhiyun #define SLCT_MASK       0x40	/*   Mask of VGA or QVGA */
284*4882a593Smuzhiyun #define SLCT_VGA        0x00	/*   0 : VGA */
285*4882a593Smuzhiyun #define SLCT_QVGA       0x40	/*   1 : QVGA */
286*4882a593Smuzhiyun #define ITU656_ON_OFF   0x20	/* ITU656 protocol ON/OFF selection */
287*4882a593Smuzhiyun #define SENSOR_RAW	0x10	/* Sensor RAW */
288*4882a593Smuzhiyun 				/* RGB output format control */
289*4882a593Smuzhiyun #define FMT_MASK        0x0c	/*      Mask of color format */
290*4882a593Smuzhiyun #define FMT_GBR422      0x00	/*      00 : GBR 4:2:2 */
291*4882a593Smuzhiyun #define FMT_RGB565      0x04	/*      01 : RGB 565 */
292*4882a593Smuzhiyun #define FMT_RGB555      0x08	/*      10 : RGB 555 */
293*4882a593Smuzhiyun #define FMT_RGB444      0x0c	/* 11 : RGB 444 */
294*4882a593Smuzhiyun 				/* Output format control */
295*4882a593Smuzhiyun #define OFMT_MASK       0x03    /*      Mask of output format */
296*4882a593Smuzhiyun #define OFMT_YUV        0x00	/*      00 : YUV */
297*4882a593Smuzhiyun #define OFMT_P_BRAW     0x01	/*      01 : Processed Bayer RAW */
298*4882a593Smuzhiyun #define OFMT_RGB        0x02	/*      10 : RGB */
299*4882a593Smuzhiyun #define OFMT_BRAW       0x03	/* 11 : Bayer RAW */
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /* COM8 */
302*4882a593Smuzhiyun #define FAST_ALGO       0x80	/* Enable fast AGC/AEC algorithm */
303*4882a593Smuzhiyun 				/* AEC Setp size limit */
304*4882a593Smuzhiyun #define UNLMT_STEP      0x40	/*   0 : Step size is limited */
305*4882a593Smuzhiyun 				/*   1 : Unlimited step size */
306*4882a593Smuzhiyun #define BNDF_ON_OFF     0x20	/* Banding filter ON/OFF */
307*4882a593Smuzhiyun #define AEC_BND         0x10	/* Enable AEC below banding value */
308*4882a593Smuzhiyun #define AEC_ON_OFF      0x08	/* Fine AEC ON/OFF control */
309*4882a593Smuzhiyun #define AGC_ON          0x04	/* AGC Enable */
310*4882a593Smuzhiyun #define AWB_ON          0x02	/* AWB Enable */
311*4882a593Smuzhiyun #define AEC_ON          0x01	/* AEC Enable */
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /* COM9 */
314*4882a593Smuzhiyun #define BASE_AECAGC     0x80	/* Histogram or average based AEC/AGC */
315*4882a593Smuzhiyun 				/* Automatic gain ceiling - maximum AGC value */
316*4882a593Smuzhiyun #define GAIN_2x         0x00	/*    000 :   2x */
317*4882a593Smuzhiyun #define GAIN_4x         0x10	/*    001 :   4x */
318*4882a593Smuzhiyun #define GAIN_8x         0x20	/*    010 :   8x */
319*4882a593Smuzhiyun #define GAIN_16x        0x30	/*    011 :  16x */
320*4882a593Smuzhiyun #define GAIN_32x        0x40	/*    100 :  32x */
321*4882a593Smuzhiyun #define GAIN_64x        0x50	/* 101 :  64x */
322*4882a593Smuzhiyun #define GAIN_128x       0x60	/* 110 : 128x */
323*4882a593Smuzhiyun #define DROP_VSYNC      0x04	/* Drop VSYNC output of corrupt frame */
324*4882a593Smuzhiyun #define DROP_HREF       0x02	/* Drop HREF  output of corrupt frame */
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun /* COM11 */
327*4882a593Smuzhiyun #define SGLF_ON_OFF     0x02	/* Single frame ON/OFF selection */
328*4882a593Smuzhiyun #define SGLF_TRIG       0x01	/* Single frame transfer trigger */
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun /* HREF */
331*4882a593Smuzhiyun #define HREF_VSTART_SHIFT	6	/* VSTART LSB */
332*4882a593Smuzhiyun #define HREF_HSTART_SHIFT	4	/* HSTART 2 LSBs */
333*4882a593Smuzhiyun #define HREF_VSIZE_SHIFT	2	/* VSIZE LSB */
334*4882a593Smuzhiyun #define HREF_HSIZE_SHIFT	0	/* HSIZE 2 LSBs */
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /* EXHCH */
337*4882a593Smuzhiyun #define EXHCH_VSIZE_SHIFT	2	/* VOUTSIZE LSB */
338*4882a593Smuzhiyun #define EXHCH_HSIZE_SHIFT	0	/* HOUTSIZE 2 LSBs */
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun /* DSP_CTRL1 */
341*4882a593Smuzhiyun #define FIFO_ON         0x80	/* FIFO enable/disable selection */
342*4882a593Smuzhiyun #define UV_ON_OFF       0x40	/* UV adjust function ON/OFF selection */
343*4882a593Smuzhiyun #define YUV444_2_422    0x20	/* YUV444 to 422 UV channel option selection */
344*4882a593Smuzhiyun #define CLR_MTRX_ON_OFF 0x10	/* Color matrix ON/OFF selection */
345*4882a593Smuzhiyun #define INTPLT_ON_OFF   0x08	/* Interpolation ON/OFF selection */
346*4882a593Smuzhiyun #define GMM_ON_OFF      0x04	/* Gamma function ON/OFF selection */
347*4882a593Smuzhiyun #define AUTO_BLK_ON_OFF 0x02	/* Black defect auto correction ON/OFF */
348*4882a593Smuzhiyun #define AUTO_WHT_ON_OFF 0x01	/* White define auto correction ON/OFF */
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun /* DSP_CTRL3 */
351*4882a593Smuzhiyun #define UV_MASK         0x80	/* UV output sequence option */
352*4882a593Smuzhiyun #define UV_ON           0x80	/*   ON */
353*4882a593Smuzhiyun #define UV_OFF          0x00	/*   OFF */
354*4882a593Smuzhiyun #define CBAR_MASK       0x20	/* DSP Color bar mask */
355*4882a593Smuzhiyun #define CBAR_ON         0x20	/*   ON */
356*4882a593Smuzhiyun #define CBAR_OFF        0x00	/*   OFF */
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun /* DSP_CTRL4 */
359*4882a593Smuzhiyun #define DSP_OFMT_YUV	0x00
360*4882a593Smuzhiyun #define DSP_OFMT_RGB	0x00
361*4882a593Smuzhiyun #define DSP_OFMT_RAW8	0x02
362*4882a593Smuzhiyun #define DSP_OFMT_RAW10	0x03
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /* DSPAUTO (DSP Auto Function ON/OFF Control) */
365*4882a593Smuzhiyun #define AWB_ACTRL       0x80 /* AWB auto threshold control */
366*4882a593Smuzhiyun #define DENOISE_ACTRL   0x40 /* De-noise auto threshold control */
367*4882a593Smuzhiyun #define EDGE_ACTRL      0x20 /* Edge enhancement auto strength control */
368*4882a593Smuzhiyun #define UV_ACTRL        0x10 /* UV adjust auto slope control */
369*4882a593Smuzhiyun #define SCAL0_ACTRL     0x08 /* Auto scaling factor control */
370*4882a593Smuzhiyun #define SCAL1_2_ACTRL   0x04 /* Auto scaling factor control */
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun #define OV772X_MAX_WIDTH	VGA_WIDTH
373*4882a593Smuzhiyun #define OV772X_MAX_HEIGHT	VGA_HEIGHT
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun /*
376*4882a593Smuzhiyun  * ID
377*4882a593Smuzhiyun  */
378*4882a593Smuzhiyun #define OV7720  0x7720
379*4882a593Smuzhiyun #define OV7725  0x7721
380*4882a593Smuzhiyun #define VERSION(pid, ver) ((pid << 8) | (ver & 0xFF))
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun  * PLL multipliers
384*4882a593Smuzhiyun  */
385*4882a593Smuzhiyun static struct {
386*4882a593Smuzhiyun 	unsigned int mult;
387*4882a593Smuzhiyun 	u8 com4;
388*4882a593Smuzhiyun } ov772x_pll[] = {
389*4882a593Smuzhiyun 	{ 1, PLL_BYPASS, },
390*4882a593Smuzhiyun 	{ 4, PLL_4x, },
391*4882a593Smuzhiyun 	{ 6, PLL_6x, },
392*4882a593Smuzhiyun 	{ 8, PLL_8x, },
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /*
396*4882a593Smuzhiyun  * struct
397*4882a593Smuzhiyun  */
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun struct ov772x_color_format {
400*4882a593Smuzhiyun 	u32 code;
401*4882a593Smuzhiyun 	enum v4l2_colorspace colorspace;
402*4882a593Smuzhiyun 	u8 dsp3;
403*4882a593Smuzhiyun 	u8 dsp4;
404*4882a593Smuzhiyun 	u8 com3;
405*4882a593Smuzhiyun 	u8 com7;
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun struct ov772x_win_size {
409*4882a593Smuzhiyun 	char                     *name;
410*4882a593Smuzhiyun 	unsigned char             com7_bit;
411*4882a593Smuzhiyun 	unsigned int		  sizeimage;
412*4882a593Smuzhiyun 	struct v4l2_rect	  rect;
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun struct ov772x_priv {
416*4882a593Smuzhiyun 	struct v4l2_subdev                subdev;
417*4882a593Smuzhiyun 	struct v4l2_ctrl_handler	  hdl;
418*4882a593Smuzhiyun 	struct clk			 *clk;
419*4882a593Smuzhiyun 	struct regmap			 *regmap;
420*4882a593Smuzhiyun 	struct ov772x_camera_info        *info;
421*4882a593Smuzhiyun 	struct gpio_desc		 *pwdn_gpio;
422*4882a593Smuzhiyun 	struct gpio_desc		 *rstb_gpio;
423*4882a593Smuzhiyun 	const struct ov772x_color_format *cfmt;
424*4882a593Smuzhiyun 	const struct ov772x_win_size     *win;
425*4882a593Smuzhiyun 	struct v4l2_ctrl		 *vflip_ctrl;
426*4882a593Smuzhiyun 	struct v4l2_ctrl		 *hflip_ctrl;
427*4882a593Smuzhiyun 	/* band_filter = COM8[5] ? 256 - BDBASE : 0 */
428*4882a593Smuzhiyun 	struct v4l2_ctrl		 *band_filter_ctrl;
429*4882a593Smuzhiyun 	unsigned int			  fps;
430*4882a593Smuzhiyun 	/* lock to protect power_count and streaming */
431*4882a593Smuzhiyun 	struct mutex			  lock;
432*4882a593Smuzhiyun 	int				  power_count;
433*4882a593Smuzhiyun 	int				  streaming;
434*4882a593Smuzhiyun #ifdef CONFIG_MEDIA_CONTROLLER
435*4882a593Smuzhiyun 	struct media_pad pad;
436*4882a593Smuzhiyun #endif
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun  * supported color format list
441*4882a593Smuzhiyun  */
442*4882a593Smuzhiyun static const struct ov772x_color_format ov772x_cfmts[] = {
443*4882a593Smuzhiyun 	{
444*4882a593Smuzhiyun 		.code		= MEDIA_BUS_FMT_YUYV8_2X8,
445*4882a593Smuzhiyun 		.colorspace	= V4L2_COLORSPACE_SRGB,
446*4882a593Smuzhiyun 		.dsp3		= 0x0,
447*4882a593Smuzhiyun 		.dsp4		= DSP_OFMT_YUV,
448*4882a593Smuzhiyun 		.com3		= SWAP_YUV,
449*4882a593Smuzhiyun 		.com7		= OFMT_YUV,
450*4882a593Smuzhiyun 	},
451*4882a593Smuzhiyun 	{
452*4882a593Smuzhiyun 		.code		= MEDIA_BUS_FMT_YVYU8_2X8,
453*4882a593Smuzhiyun 		.colorspace	= V4L2_COLORSPACE_SRGB,
454*4882a593Smuzhiyun 		.dsp3		= UV_ON,
455*4882a593Smuzhiyun 		.dsp4		= DSP_OFMT_YUV,
456*4882a593Smuzhiyun 		.com3		= SWAP_YUV,
457*4882a593Smuzhiyun 		.com7		= OFMT_YUV,
458*4882a593Smuzhiyun 	},
459*4882a593Smuzhiyun 	{
460*4882a593Smuzhiyun 		.code		= MEDIA_BUS_FMT_UYVY8_2X8,
461*4882a593Smuzhiyun 		.colorspace	= V4L2_COLORSPACE_SRGB,
462*4882a593Smuzhiyun 		.dsp3		= 0x0,
463*4882a593Smuzhiyun 		.dsp4		= DSP_OFMT_YUV,
464*4882a593Smuzhiyun 		.com3		= 0x0,
465*4882a593Smuzhiyun 		.com7		= OFMT_YUV,
466*4882a593Smuzhiyun 	},
467*4882a593Smuzhiyun 	{
468*4882a593Smuzhiyun 		.code		= MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE,
469*4882a593Smuzhiyun 		.colorspace	= V4L2_COLORSPACE_SRGB,
470*4882a593Smuzhiyun 		.dsp3		= 0x0,
471*4882a593Smuzhiyun 		.dsp4		= DSP_OFMT_YUV,
472*4882a593Smuzhiyun 		.com3		= SWAP_RGB,
473*4882a593Smuzhiyun 		.com7		= FMT_RGB555 | OFMT_RGB,
474*4882a593Smuzhiyun 	},
475*4882a593Smuzhiyun 	{
476*4882a593Smuzhiyun 		.code		= MEDIA_BUS_FMT_RGB555_2X8_PADHI_BE,
477*4882a593Smuzhiyun 		.colorspace	= V4L2_COLORSPACE_SRGB,
478*4882a593Smuzhiyun 		.dsp3		= 0x0,
479*4882a593Smuzhiyun 		.dsp4		= DSP_OFMT_YUV,
480*4882a593Smuzhiyun 		.com3		= 0x0,
481*4882a593Smuzhiyun 		.com7		= FMT_RGB555 | OFMT_RGB,
482*4882a593Smuzhiyun 	},
483*4882a593Smuzhiyun 	{
484*4882a593Smuzhiyun 		.code		= MEDIA_BUS_FMT_RGB565_2X8_LE,
485*4882a593Smuzhiyun 		.colorspace	= V4L2_COLORSPACE_SRGB,
486*4882a593Smuzhiyun 		.dsp3		= 0x0,
487*4882a593Smuzhiyun 		.dsp4		= DSP_OFMT_YUV,
488*4882a593Smuzhiyun 		.com3		= SWAP_RGB,
489*4882a593Smuzhiyun 		.com7		= FMT_RGB565 | OFMT_RGB,
490*4882a593Smuzhiyun 	},
491*4882a593Smuzhiyun 	{
492*4882a593Smuzhiyun 		.code		= MEDIA_BUS_FMT_RGB565_2X8_BE,
493*4882a593Smuzhiyun 		.colorspace	= V4L2_COLORSPACE_SRGB,
494*4882a593Smuzhiyun 		.dsp3		= 0x0,
495*4882a593Smuzhiyun 		.dsp4		= DSP_OFMT_YUV,
496*4882a593Smuzhiyun 		.com3		= 0x0,
497*4882a593Smuzhiyun 		.com7		= FMT_RGB565 | OFMT_RGB,
498*4882a593Smuzhiyun 	},
499*4882a593Smuzhiyun 	{
500*4882a593Smuzhiyun 		/* Setting DSP4 to DSP_OFMT_RAW8 still gives 10-bit output,
501*4882a593Smuzhiyun 		 * regardless of the COM7 value. We can thus only support 10-bit
502*4882a593Smuzhiyun 		 * Bayer until someone figures it out.
503*4882a593Smuzhiyun 		 */
504*4882a593Smuzhiyun 		.code		= MEDIA_BUS_FMT_SBGGR10_1X10,
505*4882a593Smuzhiyun 		.colorspace	= V4L2_COLORSPACE_SRGB,
506*4882a593Smuzhiyun 		.dsp3		= 0x0,
507*4882a593Smuzhiyun 		.dsp4		= DSP_OFMT_RAW10,
508*4882a593Smuzhiyun 		.com3		= 0x0,
509*4882a593Smuzhiyun 		.com7		= SENSOR_RAW | OFMT_BRAW,
510*4882a593Smuzhiyun 	},
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun /*
514*4882a593Smuzhiyun  * window size list
515*4882a593Smuzhiyun  */
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun static const struct ov772x_win_size ov772x_win_sizes[] = {
518*4882a593Smuzhiyun 	{
519*4882a593Smuzhiyun 		.name		= "VGA",
520*4882a593Smuzhiyun 		.com7_bit	= SLCT_VGA,
521*4882a593Smuzhiyun 		.sizeimage	= 510 * 748,
522*4882a593Smuzhiyun 		.rect = {
523*4882a593Smuzhiyun 			.left	= 140,
524*4882a593Smuzhiyun 			.top	= 14,
525*4882a593Smuzhiyun 			.width	= VGA_WIDTH,
526*4882a593Smuzhiyun 			.height	= VGA_HEIGHT,
527*4882a593Smuzhiyun 		},
528*4882a593Smuzhiyun 	}, {
529*4882a593Smuzhiyun 		.name		= "QVGA",
530*4882a593Smuzhiyun 		.com7_bit	= SLCT_QVGA,
531*4882a593Smuzhiyun 		.sizeimage	= 278 * 576,
532*4882a593Smuzhiyun 		.rect = {
533*4882a593Smuzhiyun 			.left	= 252,
534*4882a593Smuzhiyun 			.top	= 6,
535*4882a593Smuzhiyun 			.width	= QVGA_WIDTH,
536*4882a593Smuzhiyun 			.height	= QVGA_HEIGHT,
537*4882a593Smuzhiyun 		},
538*4882a593Smuzhiyun 	},
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun /*
542*4882a593Smuzhiyun  * frame rate settings lists
543*4882a593Smuzhiyun  */
544*4882a593Smuzhiyun static const unsigned int ov772x_frame_intervals[] = { 5, 10, 15, 20, 30, 60 };
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun /*
547*4882a593Smuzhiyun  * general function
548*4882a593Smuzhiyun  */
549*4882a593Smuzhiyun 
to_ov772x(struct v4l2_subdev * sd)550*4882a593Smuzhiyun static struct ov772x_priv *to_ov772x(struct v4l2_subdev *sd)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	return container_of(sd, struct ov772x_priv, subdev);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
ov772x_reset(struct ov772x_priv * priv)555*4882a593Smuzhiyun static int ov772x_reset(struct ov772x_priv *priv)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	int ret;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, COM7, SCCB_RESET);
560*4882a593Smuzhiyun 	if (ret < 0)
561*4882a593Smuzhiyun 		return ret;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	usleep_range(1000, 5000);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	return regmap_update_bits(priv->regmap, COM2, SOFT_SLEEP_MODE,
566*4882a593Smuzhiyun 				  SOFT_SLEEP_MODE);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun /*
570*4882a593Smuzhiyun  * subdev ops
571*4882a593Smuzhiyun  */
572*4882a593Smuzhiyun 
ov772x_s_stream(struct v4l2_subdev * sd,int enable)573*4882a593Smuzhiyun static int ov772x_s_stream(struct v4l2_subdev *sd, int enable)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
576*4882a593Smuzhiyun 	struct ov772x_priv *priv = to_ov772x(sd);
577*4882a593Smuzhiyun 	int ret = 0;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	if (priv->streaming == enable)
582*4882a593Smuzhiyun 		goto done;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	ret = regmap_update_bits(priv->regmap, COM2, SOFT_SLEEP_MODE,
585*4882a593Smuzhiyun 				 enable ? 0 : SOFT_SLEEP_MODE);
586*4882a593Smuzhiyun 	if (ret)
587*4882a593Smuzhiyun 		goto done;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	if (enable) {
590*4882a593Smuzhiyun 		dev_dbg(&client->dev, "format %d, win %s\n",
591*4882a593Smuzhiyun 			priv->cfmt->code, priv->win->name);
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 	priv->streaming = enable;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun done:
596*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	return ret;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
ov772x_select_fps(struct ov772x_priv * priv,struct v4l2_fract * tpf)601*4882a593Smuzhiyun static unsigned int ov772x_select_fps(struct ov772x_priv *priv,
602*4882a593Smuzhiyun 				      struct v4l2_fract *tpf)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	unsigned int fps = tpf->numerator ?
605*4882a593Smuzhiyun 			   tpf->denominator / tpf->numerator :
606*4882a593Smuzhiyun 			   tpf->denominator;
607*4882a593Smuzhiyun 	unsigned int best_diff;
608*4882a593Smuzhiyun 	unsigned int diff;
609*4882a593Smuzhiyun 	unsigned int idx;
610*4882a593Smuzhiyun 	unsigned int i;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	/* Approximate to the closest supported frame interval. */
613*4882a593Smuzhiyun 	best_diff = ~0L;
614*4882a593Smuzhiyun 	for (i = 0, idx = 0; i < ARRAY_SIZE(ov772x_frame_intervals); i++) {
615*4882a593Smuzhiyun 		diff = abs(fps - ov772x_frame_intervals[i]);
616*4882a593Smuzhiyun 		if (diff < best_diff) {
617*4882a593Smuzhiyun 			idx = i;
618*4882a593Smuzhiyun 			best_diff = diff;
619*4882a593Smuzhiyun 		}
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	return ov772x_frame_intervals[idx];
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun 
ov772x_set_frame_rate(struct ov772x_priv * priv,unsigned int fps,const struct ov772x_color_format * cfmt,const struct ov772x_win_size * win)625*4882a593Smuzhiyun static int ov772x_set_frame_rate(struct ov772x_priv *priv,
626*4882a593Smuzhiyun 				 unsigned int fps,
627*4882a593Smuzhiyun 				 const struct ov772x_color_format *cfmt,
628*4882a593Smuzhiyun 				 const struct ov772x_win_size *win)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	unsigned long fin = clk_get_rate(priv->clk);
631*4882a593Smuzhiyun 	unsigned int best_diff;
632*4882a593Smuzhiyun 	unsigned int fsize;
633*4882a593Smuzhiyun 	unsigned int pclk;
634*4882a593Smuzhiyun 	unsigned int diff;
635*4882a593Smuzhiyun 	unsigned int i;
636*4882a593Smuzhiyun 	u8 clkrc = 0;
637*4882a593Smuzhiyun 	u8 com4 = 0;
638*4882a593Smuzhiyun 	int ret;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* Use image size (with blankings) to calculate desired pixel clock. */
641*4882a593Smuzhiyun 	switch (cfmt->com7 & OFMT_MASK) {
642*4882a593Smuzhiyun 	case OFMT_BRAW:
643*4882a593Smuzhiyun 		fsize = win->sizeimage;
644*4882a593Smuzhiyun 		break;
645*4882a593Smuzhiyun 	case OFMT_RGB:
646*4882a593Smuzhiyun 	case OFMT_YUV:
647*4882a593Smuzhiyun 	default:
648*4882a593Smuzhiyun 		fsize = win->sizeimage * 2;
649*4882a593Smuzhiyun 		break;
650*4882a593Smuzhiyun 	}
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	pclk = fps * fsize;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	/*
655*4882a593Smuzhiyun 	 * Pixel clock generation circuit is pretty simple:
656*4882a593Smuzhiyun 	 *
657*4882a593Smuzhiyun 	 * Fin -> [ / CLKRC_div] -> [ * PLL_mult] -> pclk
658*4882a593Smuzhiyun 	 *
659*4882a593Smuzhiyun 	 * Try to approximate the desired pixel clock testing all available
660*4882a593Smuzhiyun 	 * PLL multipliers (1x, 4x, 6x, 8x) and calculate corresponding
661*4882a593Smuzhiyun 	 * divisor with:
662*4882a593Smuzhiyun 	 *
663*4882a593Smuzhiyun 	 * div = PLL_mult * Fin / pclk
664*4882a593Smuzhiyun 	 *
665*4882a593Smuzhiyun 	 * and re-calculate the pixel clock using it:
666*4882a593Smuzhiyun 	 *
667*4882a593Smuzhiyun 	 * pclk = Fin * PLL_mult / CLKRC_div
668*4882a593Smuzhiyun 	 *
669*4882a593Smuzhiyun 	 * Choose the PLL_mult and CLKRC_div pair that gives a pixel clock
670*4882a593Smuzhiyun 	 * closer to the desired one.
671*4882a593Smuzhiyun 	 *
672*4882a593Smuzhiyun 	 * The desired pixel clock is calculated using a known frame size
673*4882a593Smuzhiyun 	 * (blanking included) and FPS.
674*4882a593Smuzhiyun 	 */
675*4882a593Smuzhiyun 	best_diff = ~0L;
676*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ov772x_pll); i++) {
677*4882a593Smuzhiyun 		unsigned int pll_mult = ov772x_pll[i].mult;
678*4882a593Smuzhiyun 		unsigned int pll_out = pll_mult * fin;
679*4882a593Smuzhiyun 		unsigned int t_pclk;
680*4882a593Smuzhiyun 		unsigned int div;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 		if (pll_out < pclk)
683*4882a593Smuzhiyun 			continue;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 		div = DIV_ROUND_CLOSEST(pll_out, pclk);
686*4882a593Smuzhiyun 		t_pclk = DIV_ROUND_CLOSEST(fin * pll_mult, div);
687*4882a593Smuzhiyun 		diff = abs(pclk - t_pclk);
688*4882a593Smuzhiyun 		if (diff < best_diff) {
689*4882a593Smuzhiyun 			best_diff = diff;
690*4882a593Smuzhiyun 			clkrc = CLKRC_DIV(div);
691*4882a593Smuzhiyun 			com4 = ov772x_pll[i].com4;
692*4882a593Smuzhiyun 		}
693*4882a593Smuzhiyun 	}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, COM4, com4 | COM4_RESERVED);
696*4882a593Smuzhiyun 	if (ret < 0)
697*4882a593Smuzhiyun 		return ret;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, CLKRC, clkrc | CLKRC_RESERVED);
700*4882a593Smuzhiyun 	if (ret < 0)
701*4882a593Smuzhiyun 		return ret;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	return 0;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
ov772x_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * ival)706*4882a593Smuzhiyun static int ov772x_g_frame_interval(struct v4l2_subdev *sd,
707*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_interval *ival)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun 	struct ov772x_priv *priv = to_ov772x(sd);
710*4882a593Smuzhiyun 	struct v4l2_fract *tpf = &ival->interval;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	tpf->numerator = 1;
713*4882a593Smuzhiyun 	tpf->denominator = priv->fps;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	return 0;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun 
ov772x_s_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * ival)718*4882a593Smuzhiyun static int ov772x_s_frame_interval(struct v4l2_subdev *sd,
719*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_interval *ival)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 	struct ov772x_priv *priv = to_ov772x(sd);
722*4882a593Smuzhiyun 	struct v4l2_fract *tpf = &ival->interval;
723*4882a593Smuzhiyun 	unsigned int fps;
724*4882a593Smuzhiyun 	int ret = 0;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	if (priv->streaming) {
729*4882a593Smuzhiyun 		ret = -EBUSY;
730*4882a593Smuzhiyun 		goto error;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	fps = ov772x_select_fps(priv, tpf);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	/*
736*4882a593Smuzhiyun 	 * If the device is not powered up by the host driver do
737*4882a593Smuzhiyun 	 * not apply any changes to H/W at this time. Instead
738*4882a593Smuzhiyun 	 * the frame rate will be restored right after power-up.
739*4882a593Smuzhiyun 	 */
740*4882a593Smuzhiyun 	if (priv->power_count > 0) {
741*4882a593Smuzhiyun 		ret = ov772x_set_frame_rate(priv, fps, priv->cfmt, priv->win);
742*4882a593Smuzhiyun 		if (ret)
743*4882a593Smuzhiyun 			goto error;
744*4882a593Smuzhiyun 	}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	tpf->numerator = 1;
747*4882a593Smuzhiyun 	tpf->denominator = fps;
748*4882a593Smuzhiyun 	priv->fps = fps;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun error:
751*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	return ret;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
ov772x_s_ctrl(struct v4l2_ctrl * ctrl)756*4882a593Smuzhiyun static int ov772x_s_ctrl(struct v4l2_ctrl *ctrl)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	struct ov772x_priv *priv = container_of(ctrl->handler,
759*4882a593Smuzhiyun 						struct ov772x_priv, hdl);
760*4882a593Smuzhiyun 	struct regmap *regmap = priv->regmap;
761*4882a593Smuzhiyun 	int ret = 0;
762*4882a593Smuzhiyun 	u8 val;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	/* v4l2_ctrl_lock() locks our own mutex */
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	/*
767*4882a593Smuzhiyun 	 * If the device is not powered up by the host driver do
768*4882a593Smuzhiyun 	 * not apply any controls to H/W at this time. Instead
769*4882a593Smuzhiyun 	 * the controls will be restored right after power-up.
770*4882a593Smuzhiyun 	 */
771*4882a593Smuzhiyun 	if (priv->power_count == 0)
772*4882a593Smuzhiyun 		return 0;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	switch (ctrl->id) {
775*4882a593Smuzhiyun 	case V4L2_CID_VFLIP:
776*4882a593Smuzhiyun 		val = ctrl->val ? VFLIP_IMG : 0x00;
777*4882a593Smuzhiyun 		if (priv->info && (priv->info->flags & OV772X_FLAG_VFLIP))
778*4882a593Smuzhiyun 			val ^= VFLIP_IMG;
779*4882a593Smuzhiyun 		return regmap_update_bits(regmap, COM3, VFLIP_IMG, val);
780*4882a593Smuzhiyun 	case V4L2_CID_HFLIP:
781*4882a593Smuzhiyun 		val = ctrl->val ? HFLIP_IMG : 0x00;
782*4882a593Smuzhiyun 		if (priv->info && (priv->info->flags & OV772X_FLAG_HFLIP))
783*4882a593Smuzhiyun 			val ^= HFLIP_IMG;
784*4882a593Smuzhiyun 		return regmap_update_bits(regmap, COM3, HFLIP_IMG, val);
785*4882a593Smuzhiyun 	case V4L2_CID_BAND_STOP_FILTER:
786*4882a593Smuzhiyun 		if (!ctrl->val) {
787*4882a593Smuzhiyun 			/* Switch the filter off, it is on now */
788*4882a593Smuzhiyun 			ret = regmap_update_bits(regmap, BDBASE, 0xff, 0xff);
789*4882a593Smuzhiyun 			if (!ret)
790*4882a593Smuzhiyun 				ret = regmap_update_bits(regmap, COM8,
791*4882a593Smuzhiyun 							 BNDF_ON_OFF, 0);
792*4882a593Smuzhiyun 		} else {
793*4882a593Smuzhiyun 			/* Switch the filter on, set AEC low limit */
794*4882a593Smuzhiyun 			val = 256 - ctrl->val;
795*4882a593Smuzhiyun 			ret = regmap_update_bits(regmap, COM8,
796*4882a593Smuzhiyun 						 BNDF_ON_OFF, BNDF_ON_OFF);
797*4882a593Smuzhiyun 			if (!ret)
798*4882a593Smuzhiyun 				ret = regmap_update_bits(regmap, BDBASE,
799*4882a593Smuzhiyun 							 0xff, val);
800*4882a593Smuzhiyun 		}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 		return ret;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	return -EINVAL;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
ov772x_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)809*4882a593Smuzhiyun static int ov772x_g_register(struct v4l2_subdev *sd,
810*4882a593Smuzhiyun 			     struct v4l2_dbg_register *reg)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun 	struct ov772x_priv *priv = to_ov772x(sd);
813*4882a593Smuzhiyun 	int ret;
814*4882a593Smuzhiyun 	unsigned int val;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	reg->size = 1;
817*4882a593Smuzhiyun 	if (reg->reg > 0xff)
818*4882a593Smuzhiyun 		return -EINVAL;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	ret = regmap_read(priv->regmap, reg->reg, &val);
821*4882a593Smuzhiyun 	if (ret < 0)
822*4882a593Smuzhiyun 		return ret;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	reg->val = (__u64)val;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	return 0;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
ov772x_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)829*4882a593Smuzhiyun static int ov772x_s_register(struct v4l2_subdev *sd,
830*4882a593Smuzhiyun 			     const struct v4l2_dbg_register *reg)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	struct ov772x_priv *priv = to_ov772x(sd);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	if (reg->reg > 0xff ||
835*4882a593Smuzhiyun 	    reg->val > 0xff)
836*4882a593Smuzhiyun 		return -EINVAL;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	return regmap_write(priv->regmap, reg->reg, reg->val);
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun #endif
841*4882a593Smuzhiyun 
ov772x_power_on(struct ov772x_priv * priv)842*4882a593Smuzhiyun static int ov772x_power_on(struct ov772x_priv *priv)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&priv->subdev);
845*4882a593Smuzhiyun 	int ret;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	if (priv->clk) {
848*4882a593Smuzhiyun 		ret = clk_prepare_enable(priv->clk);
849*4882a593Smuzhiyun 		if (ret)
850*4882a593Smuzhiyun 			return ret;
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	if (priv->pwdn_gpio) {
854*4882a593Smuzhiyun 		gpiod_set_value(priv->pwdn_gpio, 1);
855*4882a593Smuzhiyun 		usleep_range(500, 1000);
856*4882a593Smuzhiyun 	}
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	/*
859*4882a593Smuzhiyun 	 * FIXME: The reset signal is connected to a shared GPIO on some
860*4882a593Smuzhiyun 	 * platforms (namely the SuperH Migo-R). Until a framework becomes
861*4882a593Smuzhiyun 	 * available to handle this cleanly, request the GPIO temporarily
862*4882a593Smuzhiyun 	 * to avoid conflicts.
863*4882a593Smuzhiyun 	 */
864*4882a593Smuzhiyun 	priv->rstb_gpio = gpiod_get_optional(&client->dev, "reset",
865*4882a593Smuzhiyun 					     GPIOD_OUT_LOW);
866*4882a593Smuzhiyun 	if (IS_ERR(priv->rstb_gpio)) {
867*4882a593Smuzhiyun 		dev_info(&client->dev, "Unable to get GPIO \"reset\"");
868*4882a593Smuzhiyun 		clk_disable_unprepare(priv->clk);
869*4882a593Smuzhiyun 		return PTR_ERR(priv->rstb_gpio);
870*4882a593Smuzhiyun 	}
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	if (priv->rstb_gpio) {
873*4882a593Smuzhiyun 		gpiod_set_value(priv->rstb_gpio, 1);
874*4882a593Smuzhiyun 		usleep_range(500, 1000);
875*4882a593Smuzhiyun 		gpiod_set_value(priv->rstb_gpio, 0);
876*4882a593Smuzhiyun 		usleep_range(500, 1000);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 		gpiod_put(priv->rstb_gpio);
879*4882a593Smuzhiyun 	}
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
ov772x_power_off(struct ov772x_priv * priv)884*4882a593Smuzhiyun static int ov772x_power_off(struct ov772x_priv *priv)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	if (priv->pwdn_gpio) {
889*4882a593Smuzhiyun 		gpiod_set_value(priv->pwdn_gpio, 0);
890*4882a593Smuzhiyun 		usleep_range(500, 1000);
891*4882a593Smuzhiyun 	}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	return 0;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun static int ov772x_set_params(struct ov772x_priv *priv,
897*4882a593Smuzhiyun 			     const struct ov772x_color_format *cfmt,
898*4882a593Smuzhiyun 			     const struct ov772x_win_size *win);
899*4882a593Smuzhiyun 
ov772x_s_power(struct v4l2_subdev * sd,int on)900*4882a593Smuzhiyun static int ov772x_s_power(struct v4l2_subdev *sd, int on)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun 	struct ov772x_priv *priv = to_ov772x(sd);
903*4882a593Smuzhiyun 	int ret = 0;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	/* If the power count is modified from 0 to != 0 or from != 0 to 0,
908*4882a593Smuzhiyun 	 * update the power state.
909*4882a593Smuzhiyun 	 */
910*4882a593Smuzhiyun 	if (priv->power_count == !on) {
911*4882a593Smuzhiyun 		if (on) {
912*4882a593Smuzhiyun 			ret = ov772x_power_on(priv);
913*4882a593Smuzhiyun 			/*
914*4882a593Smuzhiyun 			 * Restore the format, the frame rate, and
915*4882a593Smuzhiyun 			 * the controls
916*4882a593Smuzhiyun 			 */
917*4882a593Smuzhiyun 			if (!ret)
918*4882a593Smuzhiyun 				ret = ov772x_set_params(priv, priv->cfmt,
919*4882a593Smuzhiyun 							priv->win);
920*4882a593Smuzhiyun 		} else {
921*4882a593Smuzhiyun 			ret = ov772x_power_off(priv);
922*4882a593Smuzhiyun 		}
923*4882a593Smuzhiyun 	}
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	if (!ret) {
926*4882a593Smuzhiyun 		/* Update the power count. */
927*4882a593Smuzhiyun 		priv->power_count += on ? 1 : -1;
928*4882a593Smuzhiyun 		WARN(priv->power_count < 0, "Unbalanced power count\n");
929*4882a593Smuzhiyun 		WARN(priv->power_count > 1, "Duplicated s_power call\n");
930*4882a593Smuzhiyun 	}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	return ret;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
ov772x_select_win(u32 width,u32 height)937*4882a593Smuzhiyun static const struct ov772x_win_size *ov772x_select_win(u32 width, u32 height)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	const struct ov772x_win_size *win = &ov772x_win_sizes[0];
940*4882a593Smuzhiyun 	u32 best_diff = UINT_MAX;
941*4882a593Smuzhiyun 	unsigned int i;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ov772x_win_sizes); ++i) {
944*4882a593Smuzhiyun 		u32 diff = abs(width - ov772x_win_sizes[i].rect.width)
945*4882a593Smuzhiyun 			 + abs(height - ov772x_win_sizes[i].rect.height);
946*4882a593Smuzhiyun 		if (diff < best_diff) {
947*4882a593Smuzhiyun 			best_diff = diff;
948*4882a593Smuzhiyun 			win = &ov772x_win_sizes[i];
949*4882a593Smuzhiyun 		}
950*4882a593Smuzhiyun 	}
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	return win;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun 
ov772x_select_params(const struct v4l2_mbus_framefmt * mf,const struct ov772x_color_format ** cfmt,const struct ov772x_win_size ** win)955*4882a593Smuzhiyun static void ov772x_select_params(const struct v4l2_mbus_framefmt *mf,
956*4882a593Smuzhiyun 				 const struct ov772x_color_format **cfmt,
957*4882a593Smuzhiyun 				 const struct ov772x_win_size **win)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	unsigned int i;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	/* Select a format. */
962*4882a593Smuzhiyun 	*cfmt = &ov772x_cfmts[0];
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ov772x_cfmts); i++) {
965*4882a593Smuzhiyun 		if (mf->code == ov772x_cfmts[i].code) {
966*4882a593Smuzhiyun 			*cfmt = &ov772x_cfmts[i];
967*4882a593Smuzhiyun 			break;
968*4882a593Smuzhiyun 		}
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	/* Select a window size. */
972*4882a593Smuzhiyun 	*win = ov772x_select_win(mf->width, mf->height);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun 
ov772x_edgectrl(struct ov772x_priv * priv)975*4882a593Smuzhiyun static int ov772x_edgectrl(struct ov772x_priv *priv)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	struct regmap *regmap = priv->regmap;
978*4882a593Smuzhiyun 	int ret;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	if (!priv->info)
981*4882a593Smuzhiyun 		return 0;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	if (priv->info->edgectrl.strength & OV772X_MANUAL_EDGE_CTRL) {
984*4882a593Smuzhiyun 		/*
985*4882a593Smuzhiyun 		 * Manual Edge Control Mode.
986*4882a593Smuzhiyun 		 *
987*4882a593Smuzhiyun 		 * Edge auto strength bit is set by default.
988*4882a593Smuzhiyun 		 * Remove it when manual mode.
989*4882a593Smuzhiyun 		 */
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 		ret = regmap_update_bits(regmap, DSPAUTO, EDGE_ACTRL, 0x00);
992*4882a593Smuzhiyun 		if (ret < 0)
993*4882a593Smuzhiyun 			return ret;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 		ret = regmap_update_bits(regmap, EDGE_TRSHLD,
996*4882a593Smuzhiyun 					 OV772X_EDGE_THRESHOLD_MASK,
997*4882a593Smuzhiyun 					 priv->info->edgectrl.threshold);
998*4882a593Smuzhiyun 		if (ret < 0)
999*4882a593Smuzhiyun 			return ret;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 		ret = regmap_update_bits(regmap, EDGE_STRNGT,
1002*4882a593Smuzhiyun 					 OV772X_EDGE_STRENGTH_MASK,
1003*4882a593Smuzhiyun 					 priv->info->edgectrl.strength);
1004*4882a593Smuzhiyun 		if (ret < 0)
1005*4882a593Smuzhiyun 			return ret;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	} else if (priv->info->edgectrl.upper > priv->info->edgectrl.lower) {
1008*4882a593Smuzhiyun 		/*
1009*4882a593Smuzhiyun 		 * Auto Edge Control Mode.
1010*4882a593Smuzhiyun 		 *
1011*4882a593Smuzhiyun 		 * Set upper and lower limit.
1012*4882a593Smuzhiyun 		 */
1013*4882a593Smuzhiyun 		ret = regmap_update_bits(regmap, EDGE_UPPER,
1014*4882a593Smuzhiyun 					 OV772X_EDGE_UPPER_MASK,
1015*4882a593Smuzhiyun 					 priv->info->edgectrl.upper);
1016*4882a593Smuzhiyun 		if (ret < 0)
1017*4882a593Smuzhiyun 			return ret;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 		ret = regmap_update_bits(regmap, EDGE_LOWER,
1020*4882a593Smuzhiyun 					 OV772X_EDGE_LOWER_MASK,
1021*4882a593Smuzhiyun 					 priv->info->edgectrl.lower);
1022*4882a593Smuzhiyun 		if (ret < 0)
1023*4882a593Smuzhiyun 			return ret;
1024*4882a593Smuzhiyun 	}
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	return 0;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun 
ov772x_set_params(struct ov772x_priv * priv,const struct ov772x_color_format * cfmt,const struct ov772x_win_size * win)1029*4882a593Smuzhiyun static int ov772x_set_params(struct ov772x_priv *priv,
1030*4882a593Smuzhiyun 			     const struct ov772x_color_format *cfmt,
1031*4882a593Smuzhiyun 			     const struct ov772x_win_size *win)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun 	int ret;
1034*4882a593Smuzhiyun 	u8  val;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	/* Reset hardware. */
1037*4882a593Smuzhiyun 	ov772x_reset(priv);
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	/* Edge Ctrl. */
1040*4882a593Smuzhiyun 	ret = ov772x_edgectrl(priv);
1041*4882a593Smuzhiyun 	if (ret < 0)
1042*4882a593Smuzhiyun 		return ret;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	/* Format and window size. */
1045*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, HSTART, win->rect.left >> 2);
1046*4882a593Smuzhiyun 	if (ret < 0)
1047*4882a593Smuzhiyun 		goto ov772x_set_fmt_error;
1048*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, HSIZE, win->rect.width >> 2);
1049*4882a593Smuzhiyun 	if (ret < 0)
1050*4882a593Smuzhiyun 		goto ov772x_set_fmt_error;
1051*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, VSTART, win->rect.top >> 1);
1052*4882a593Smuzhiyun 	if (ret < 0)
1053*4882a593Smuzhiyun 		goto ov772x_set_fmt_error;
1054*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, VSIZE, win->rect.height >> 1);
1055*4882a593Smuzhiyun 	if (ret < 0)
1056*4882a593Smuzhiyun 		goto ov772x_set_fmt_error;
1057*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, HOUTSIZE, win->rect.width >> 2);
1058*4882a593Smuzhiyun 	if (ret < 0)
1059*4882a593Smuzhiyun 		goto ov772x_set_fmt_error;
1060*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, VOUTSIZE, win->rect.height >> 1);
1061*4882a593Smuzhiyun 	if (ret < 0)
1062*4882a593Smuzhiyun 		goto ov772x_set_fmt_error;
1063*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, HREF,
1064*4882a593Smuzhiyun 			   ((win->rect.top & 1) << HREF_VSTART_SHIFT) |
1065*4882a593Smuzhiyun 			   ((win->rect.left & 3) << HREF_HSTART_SHIFT) |
1066*4882a593Smuzhiyun 			   ((win->rect.height & 1) << HREF_VSIZE_SHIFT) |
1067*4882a593Smuzhiyun 			   ((win->rect.width & 3) << HREF_HSIZE_SHIFT));
1068*4882a593Smuzhiyun 	if (ret < 0)
1069*4882a593Smuzhiyun 		goto ov772x_set_fmt_error;
1070*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, EXHCH,
1071*4882a593Smuzhiyun 			   ((win->rect.height & 1) << EXHCH_VSIZE_SHIFT) |
1072*4882a593Smuzhiyun 			   ((win->rect.width & 3) << EXHCH_HSIZE_SHIFT));
1073*4882a593Smuzhiyun 	if (ret < 0)
1074*4882a593Smuzhiyun 		goto ov772x_set_fmt_error;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	/* Set DSP_CTRL3. */
1077*4882a593Smuzhiyun 	val = cfmt->dsp3;
1078*4882a593Smuzhiyun 	if (val) {
1079*4882a593Smuzhiyun 		ret = regmap_update_bits(priv->regmap, DSP_CTRL3, UV_MASK, val);
1080*4882a593Smuzhiyun 		if (ret < 0)
1081*4882a593Smuzhiyun 			goto ov772x_set_fmt_error;
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	/* DSP_CTRL4: AEC reference point and DSP output format. */
1085*4882a593Smuzhiyun 	if (cfmt->dsp4) {
1086*4882a593Smuzhiyun 		ret = regmap_write(priv->regmap, DSP_CTRL4, cfmt->dsp4);
1087*4882a593Smuzhiyun 		if (ret < 0)
1088*4882a593Smuzhiyun 			goto ov772x_set_fmt_error;
1089*4882a593Smuzhiyun 	}
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	/* Set COM3. */
1092*4882a593Smuzhiyun 	val = cfmt->com3;
1093*4882a593Smuzhiyun 	if (priv->info && (priv->info->flags & OV772X_FLAG_VFLIP))
1094*4882a593Smuzhiyun 		val |= VFLIP_IMG;
1095*4882a593Smuzhiyun 	if (priv->info && (priv->info->flags & OV772X_FLAG_HFLIP))
1096*4882a593Smuzhiyun 		val |= HFLIP_IMG;
1097*4882a593Smuzhiyun 	if (priv->vflip_ctrl->val)
1098*4882a593Smuzhiyun 		val ^= VFLIP_IMG;
1099*4882a593Smuzhiyun 	if (priv->hflip_ctrl->val)
1100*4882a593Smuzhiyun 		val ^= HFLIP_IMG;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	ret = regmap_update_bits(priv->regmap, COM3, SWAP_MASK | IMG_MASK, val);
1103*4882a593Smuzhiyun 	if (ret < 0)
1104*4882a593Smuzhiyun 		goto ov772x_set_fmt_error;
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	/* COM7: Sensor resolution and output format control. */
1107*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, COM7, win->com7_bit | cfmt->com7);
1108*4882a593Smuzhiyun 	if (ret < 0)
1109*4882a593Smuzhiyun 		goto ov772x_set_fmt_error;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	/* COM4, CLKRC: Set pixel clock and framerate. */
1112*4882a593Smuzhiyun 	ret = ov772x_set_frame_rate(priv, priv->fps, cfmt, win);
1113*4882a593Smuzhiyun 	if (ret < 0)
1114*4882a593Smuzhiyun 		goto ov772x_set_fmt_error;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	/* Set COM8. */
1117*4882a593Smuzhiyun 	if (priv->band_filter_ctrl->val) {
1118*4882a593Smuzhiyun 		unsigned short band_filter = priv->band_filter_ctrl->val;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 		ret = regmap_update_bits(priv->regmap, COM8,
1121*4882a593Smuzhiyun 					 BNDF_ON_OFF, BNDF_ON_OFF);
1122*4882a593Smuzhiyun 		if (!ret)
1123*4882a593Smuzhiyun 			ret = regmap_update_bits(priv->regmap, BDBASE,
1124*4882a593Smuzhiyun 						 0xff, 256 - band_filter);
1125*4882a593Smuzhiyun 		if (ret < 0)
1126*4882a593Smuzhiyun 			goto ov772x_set_fmt_error;
1127*4882a593Smuzhiyun 	}
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	return ret;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun ov772x_set_fmt_error:
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	ov772x_reset(priv);
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	return ret;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
ov772x_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)1138*4882a593Smuzhiyun static int ov772x_get_selection(struct v4l2_subdev *sd,
1139*4882a593Smuzhiyun 				struct v4l2_subdev_pad_config *cfg,
1140*4882a593Smuzhiyun 				struct v4l2_subdev_selection *sel)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun 	struct ov772x_priv *priv = to_ov772x(sd);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE)
1145*4882a593Smuzhiyun 		return -EINVAL;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	sel->r.left = 0;
1148*4882a593Smuzhiyun 	sel->r.top = 0;
1149*4882a593Smuzhiyun 	switch (sel->target) {
1150*4882a593Smuzhiyun 	case V4L2_SEL_TGT_CROP_BOUNDS:
1151*4882a593Smuzhiyun 	case V4L2_SEL_TGT_CROP:
1152*4882a593Smuzhiyun 		sel->r.width = priv->win->rect.width;
1153*4882a593Smuzhiyun 		sel->r.height = priv->win->rect.height;
1154*4882a593Smuzhiyun 		return 0;
1155*4882a593Smuzhiyun 	default:
1156*4882a593Smuzhiyun 		return -EINVAL;
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun 
ov772x_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)1160*4882a593Smuzhiyun static int ov772x_get_fmt(struct v4l2_subdev *sd,
1161*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
1162*4882a593Smuzhiyun 			  struct v4l2_subdev_format *format)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *mf = &format->format;
1165*4882a593Smuzhiyun 	struct ov772x_priv *priv = to_ov772x(sd);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	if (format->pad)
1168*4882a593Smuzhiyun 		return -EINVAL;
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	mf->width	= priv->win->rect.width;
1171*4882a593Smuzhiyun 	mf->height	= priv->win->rect.height;
1172*4882a593Smuzhiyun 	mf->code	= priv->cfmt->code;
1173*4882a593Smuzhiyun 	mf->colorspace	= priv->cfmt->colorspace;
1174*4882a593Smuzhiyun 	mf->field	= V4L2_FIELD_NONE;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	return 0;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun 
ov772x_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)1179*4882a593Smuzhiyun static int ov772x_set_fmt(struct v4l2_subdev *sd,
1180*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
1181*4882a593Smuzhiyun 			  struct v4l2_subdev_format *format)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun 	struct ov772x_priv *priv = to_ov772x(sd);
1184*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *mf = &format->format;
1185*4882a593Smuzhiyun 	const struct ov772x_color_format *cfmt;
1186*4882a593Smuzhiyun 	const struct ov772x_win_size *win;
1187*4882a593Smuzhiyun 	int ret = 0;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	if (format->pad)
1190*4882a593Smuzhiyun 		return -EINVAL;
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	ov772x_select_params(mf, &cfmt, &win);
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	mf->code = cfmt->code;
1195*4882a593Smuzhiyun 	mf->width = win->rect.width;
1196*4882a593Smuzhiyun 	mf->height = win->rect.height;
1197*4882a593Smuzhiyun 	mf->field = V4L2_FIELD_NONE;
1198*4882a593Smuzhiyun 	mf->colorspace = cfmt->colorspace;
1199*4882a593Smuzhiyun 	mf->ycbcr_enc = V4L2_YCBCR_ENC_DEFAULT;
1200*4882a593Smuzhiyun 	mf->quantization = V4L2_QUANTIZATION_DEFAULT;
1201*4882a593Smuzhiyun 	mf->xfer_func = V4L2_XFER_FUNC_DEFAULT;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
1204*4882a593Smuzhiyun 		cfg->try_fmt = *mf;
1205*4882a593Smuzhiyun 		return 0;
1206*4882a593Smuzhiyun 	}
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	if (priv->streaming) {
1211*4882a593Smuzhiyun 		ret = -EBUSY;
1212*4882a593Smuzhiyun 		goto error;
1213*4882a593Smuzhiyun 	}
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	/*
1216*4882a593Smuzhiyun 	 * If the device is not powered up by the host driver do
1217*4882a593Smuzhiyun 	 * not apply any changes to H/W at this time. Instead
1218*4882a593Smuzhiyun 	 * the format will be restored right after power-up.
1219*4882a593Smuzhiyun 	 */
1220*4882a593Smuzhiyun 	if (priv->power_count > 0) {
1221*4882a593Smuzhiyun 		ret = ov772x_set_params(priv, cfmt, win);
1222*4882a593Smuzhiyun 		if (ret < 0)
1223*4882a593Smuzhiyun 			goto error;
1224*4882a593Smuzhiyun 	}
1225*4882a593Smuzhiyun 	priv->win = win;
1226*4882a593Smuzhiyun 	priv->cfmt = cfmt;
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun error:
1229*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	return ret;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun 
ov772x_video_probe(struct ov772x_priv * priv)1234*4882a593Smuzhiyun static int ov772x_video_probe(struct ov772x_priv *priv)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun 	struct i2c_client  *client = v4l2_get_subdevdata(&priv->subdev);
1237*4882a593Smuzhiyun 	int		    pid, ver, midh, midl;
1238*4882a593Smuzhiyun 	const char         *devname;
1239*4882a593Smuzhiyun 	int		    ret;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	ret = ov772x_power_on(priv);
1242*4882a593Smuzhiyun 	if (ret < 0)
1243*4882a593Smuzhiyun 		return ret;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	/* Check and show product ID and manufacturer ID. */
1246*4882a593Smuzhiyun 	ret = regmap_read(priv->regmap, PID, &pid);
1247*4882a593Smuzhiyun 	if (ret < 0)
1248*4882a593Smuzhiyun 		return ret;
1249*4882a593Smuzhiyun 	ret = regmap_read(priv->regmap, VER, &ver);
1250*4882a593Smuzhiyun 	if (ret < 0)
1251*4882a593Smuzhiyun 		return ret;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	switch (VERSION(pid, ver)) {
1254*4882a593Smuzhiyun 	case OV7720:
1255*4882a593Smuzhiyun 		devname     = "ov7720";
1256*4882a593Smuzhiyun 		break;
1257*4882a593Smuzhiyun 	case OV7725:
1258*4882a593Smuzhiyun 		devname     = "ov7725";
1259*4882a593Smuzhiyun 		break;
1260*4882a593Smuzhiyun 	default:
1261*4882a593Smuzhiyun 		dev_err(&client->dev,
1262*4882a593Smuzhiyun 			"Product ID error %x:%x\n", pid, ver);
1263*4882a593Smuzhiyun 		ret = -ENODEV;
1264*4882a593Smuzhiyun 		goto done;
1265*4882a593Smuzhiyun 	}
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	ret = regmap_read(priv->regmap, MIDH, &midh);
1268*4882a593Smuzhiyun 	if (ret < 0)
1269*4882a593Smuzhiyun 		return ret;
1270*4882a593Smuzhiyun 	ret = regmap_read(priv->regmap, MIDL, &midl);
1271*4882a593Smuzhiyun 	if (ret < 0)
1272*4882a593Smuzhiyun 		return ret;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	dev_info(&client->dev,
1275*4882a593Smuzhiyun 		 "%s Product ID %0x:%0x Manufacturer ID %x:%x\n",
1276*4882a593Smuzhiyun 		 devname, pid, ver, midh, midl);
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_setup(&priv->hdl);
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun done:
1281*4882a593Smuzhiyun 	ov772x_power_off(priv);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	return ret;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun static const struct v4l2_ctrl_ops ov772x_ctrl_ops = {
1287*4882a593Smuzhiyun 	.s_ctrl = ov772x_s_ctrl,
1288*4882a593Smuzhiyun };
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops ov772x_subdev_core_ops = {
1291*4882a593Smuzhiyun 	.log_status = v4l2_ctrl_subdev_log_status,
1292*4882a593Smuzhiyun 	.subscribe_event = v4l2_ctrl_subdev_subscribe_event,
1293*4882a593Smuzhiyun 	.unsubscribe_event = v4l2_event_subdev_unsubscribe,
1294*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
1295*4882a593Smuzhiyun 	.g_register	= ov772x_g_register,
1296*4882a593Smuzhiyun 	.s_register	= ov772x_s_register,
1297*4882a593Smuzhiyun #endif
1298*4882a593Smuzhiyun 	.s_power	= ov772x_s_power,
1299*4882a593Smuzhiyun };
1300*4882a593Smuzhiyun 
ov772x_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)1301*4882a593Smuzhiyun static int ov772x_enum_frame_interval(struct v4l2_subdev *sd,
1302*4882a593Smuzhiyun 				      struct v4l2_subdev_pad_config *cfg,
1303*4882a593Smuzhiyun 				      struct v4l2_subdev_frame_interval_enum *fie)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun 	if (fie->pad || fie->index >= ARRAY_SIZE(ov772x_frame_intervals))
1306*4882a593Smuzhiyun 		return -EINVAL;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	if (fie->width != VGA_WIDTH && fie->width != QVGA_WIDTH)
1309*4882a593Smuzhiyun 		return -EINVAL;
1310*4882a593Smuzhiyun 	if (fie->height != VGA_HEIGHT && fie->height != QVGA_HEIGHT)
1311*4882a593Smuzhiyun 		return -EINVAL;
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	fie->interval.numerator = 1;
1314*4882a593Smuzhiyun 	fie->interval.denominator = ov772x_frame_intervals[fie->index];
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	return 0;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun 
ov772x_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1319*4882a593Smuzhiyun static int ov772x_enum_mbus_code(struct v4l2_subdev *sd,
1320*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
1321*4882a593Smuzhiyun 				 struct v4l2_subdev_mbus_code_enum *code)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun 	if (code->pad || code->index >= ARRAY_SIZE(ov772x_cfmts))
1324*4882a593Smuzhiyun 		return -EINVAL;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	code->code = ov772x_cfmts[code->index].code;
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	return 0;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops ov772x_subdev_video_ops = {
1332*4882a593Smuzhiyun 	.s_stream		= ov772x_s_stream,
1333*4882a593Smuzhiyun 	.s_frame_interval	= ov772x_s_frame_interval,
1334*4882a593Smuzhiyun 	.g_frame_interval	= ov772x_g_frame_interval,
1335*4882a593Smuzhiyun };
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops ov772x_subdev_pad_ops = {
1338*4882a593Smuzhiyun 	.enum_frame_interval	= ov772x_enum_frame_interval,
1339*4882a593Smuzhiyun 	.enum_mbus_code		= ov772x_enum_mbus_code,
1340*4882a593Smuzhiyun 	.get_selection		= ov772x_get_selection,
1341*4882a593Smuzhiyun 	.get_fmt		= ov772x_get_fmt,
1342*4882a593Smuzhiyun 	.set_fmt		= ov772x_set_fmt,
1343*4882a593Smuzhiyun };
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun static const struct v4l2_subdev_ops ov772x_subdev_ops = {
1346*4882a593Smuzhiyun 	.core	= &ov772x_subdev_core_ops,
1347*4882a593Smuzhiyun 	.video	= &ov772x_subdev_video_ops,
1348*4882a593Smuzhiyun 	.pad	= &ov772x_subdev_pad_ops,
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun /*
1352*4882a593Smuzhiyun  * i2c_driver function
1353*4882a593Smuzhiyun  */
1354*4882a593Smuzhiyun 
ov772x_probe(struct i2c_client * client)1355*4882a593Smuzhiyun static int ov772x_probe(struct i2c_client *client)
1356*4882a593Smuzhiyun {
1357*4882a593Smuzhiyun 	struct ov772x_priv	*priv;
1358*4882a593Smuzhiyun 	int			ret;
1359*4882a593Smuzhiyun 	static const struct regmap_config ov772x_regmap_config = {
1360*4882a593Smuzhiyun 		.reg_bits = 8,
1361*4882a593Smuzhiyun 		.val_bits = 8,
1362*4882a593Smuzhiyun 		.max_register = DSPAUTO,
1363*4882a593Smuzhiyun 	};
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	if (!client->dev.of_node && !client->dev.platform_data) {
1366*4882a593Smuzhiyun 		dev_err(&client->dev,
1367*4882a593Smuzhiyun 			"Missing ov772x platform data for non-DT device\n");
1368*4882a593Smuzhiyun 		return -EINVAL;
1369*4882a593Smuzhiyun 	}
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	priv = devm_kzalloc(&client->dev, sizeof(*priv), GFP_KERNEL);
1372*4882a593Smuzhiyun 	if (!priv)
1373*4882a593Smuzhiyun 		return -ENOMEM;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	priv->regmap = devm_regmap_init_sccb(client, &ov772x_regmap_config);
1376*4882a593Smuzhiyun 	if (IS_ERR(priv->regmap)) {
1377*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed to allocate register map\n");
1378*4882a593Smuzhiyun 		return PTR_ERR(priv->regmap);
1379*4882a593Smuzhiyun 	}
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	priv->info = client->dev.platform_data;
1382*4882a593Smuzhiyun 	mutex_init(&priv->lock);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(&priv->subdev, client, &ov772x_subdev_ops);
1385*4882a593Smuzhiyun 	priv->subdev.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1386*4882a593Smuzhiyun 			      V4L2_SUBDEV_FL_HAS_EVENTS;
1387*4882a593Smuzhiyun 	v4l2_ctrl_handler_init(&priv->hdl, 3);
1388*4882a593Smuzhiyun 	/* Use our mutex for the controls */
1389*4882a593Smuzhiyun 	priv->hdl.lock = &priv->lock;
1390*4882a593Smuzhiyun 	priv->vflip_ctrl = v4l2_ctrl_new_std(&priv->hdl, &ov772x_ctrl_ops,
1391*4882a593Smuzhiyun 					     V4L2_CID_VFLIP, 0, 1, 1, 0);
1392*4882a593Smuzhiyun 	priv->hflip_ctrl = v4l2_ctrl_new_std(&priv->hdl, &ov772x_ctrl_ops,
1393*4882a593Smuzhiyun 					     V4L2_CID_HFLIP, 0, 1, 1, 0);
1394*4882a593Smuzhiyun 	priv->band_filter_ctrl = v4l2_ctrl_new_std(&priv->hdl, &ov772x_ctrl_ops,
1395*4882a593Smuzhiyun 						   V4L2_CID_BAND_STOP_FILTER,
1396*4882a593Smuzhiyun 						   0, 256, 1, 0);
1397*4882a593Smuzhiyun 	priv->subdev.ctrl_handler = &priv->hdl;
1398*4882a593Smuzhiyun 	if (priv->hdl.error) {
1399*4882a593Smuzhiyun 		ret = priv->hdl.error;
1400*4882a593Smuzhiyun 		goto error_mutex_destroy;
1401*4882a593Smuzhiyun 	}
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	priv->clk = clk_get(&client->dev, NULL);
1404*4882a593Smuzhiyun 	if (IS_ERR(priv->clk)) {
1405*4882a593Smuzhiyun 		dev_err(&client->dev, "Unable to get xclk clock\n");
1406*4882a593Smuzhiyun 		ret = PTR_ERR(priv->clk);
1407*4882a593Smuzhiyun 		goto error_ctrl_free;
1408*4882a593Smuzhiyun 	}
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	priv->pwdn_gpio = gpiod_get_optional(&client->dev, "powerdown",
1411*4882a593Smuzhiyun 					     GPIOD_OUT_LOW);
1412*4882a593Smuzhiyun 	if (IS_ERR(priv->pwdn_gpio)) {
1413*4882a593Smuzhiyun 		dev_info(&client->dev, "Unable to get GPIO \"powerdown\"");
1414*4882a593Smuzhiyun 		ret = PTR_ERR(priv->pwdn_gpio);
1415*4882a593Smuzhiyun 		goto error_clk_put;
1416*4882a593Smuzhiyun 	}
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	ret = ov772x_video_probe(priv);
1419*4882a593Smuzhiyun 	if (ret < 0)
1420*4882a593Smuzhiyun 		goto error_gpio_put;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun #ifdef CONFIG_MEDIA_CONTROLLER
1423*4882a593Smuzhiyun 	priv->pad.flags = MEDIA_PAD_FL_SOURCE;
1424*4882a593Smuzhiyun 	priv->subdev.entity.function = MEDIA_ENT_F_CAM_SENSOR;
1425*4882a593Smuzhiyun 	ret = media_entity_pads_init(&priv->subdev.entity, 1, &priv->pad);
1426*4882a593Smuzhiyun 	if (ret < 0)
1427*4882a593Smuzhiyun 		goto error_gpio_put;
1428*4882a593Smuzhiyun #endif
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	priv->cfmt = &ov772x_cfmts[0];
1431*4882a593Smuzhiyun 	priv->win = &ov772x_win_sizes[0];
1432*4882a593Smuzhiyun 	priv->fps = 15;
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev(&priv->subdev);
1435*4882a593Smuzhiyun 	if (ret)
1436*4882a593Smuzhiyun 		goto error_entity_cleanup;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	return 0;
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun error_entity_cleanup:
1441*4882a593Smuzhiyun 	media_entity_cleanup(&priv->subdev.entity);
1442*4882a593Smuzhiyun error_gpio_put:
1443*4882a593Smuzhiyun 	if (priv->pwdn_gpio)
1444*4882a593Smuzhiyun 		gpiod_put(priv->pwdn_gpio);
1445*4882a593Smuzhiyun error_clk_put:
1446*4882a593Smuzhiyun 	clk_put(priv->clk);
1447*4882a593Smuzhiyun error_ctrl_free:
1448*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&priv->hdl);
1449*4882a593Smuzhiyun error_mutex_destroy:
1450*4882a593Smuzhiyun 	mutex_destroy(&priv->lock);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	return ret;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun 
ov772x_remove(struct i2c_client * client)1455*4882a593Smuzhiyun static int ov772x_remove(struct i2c_client *client)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun 	struct ov772x_priv *priv = to_ov772x(i2c_get_clientdata(client));
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	media_entity_cleanup(&priv->subdev.entity);
1460*4882a593Smuzhiyun 	clk_put(priv->clk);
1461*4882a593Smuzhiyun 	if (priv->pwdn_gpio)
1462*4882a593Smuzhiyun 		gpiod_put(priv->pwdn_gpio);
1463*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(&priv->subdev);
1464*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&priv->hdl);
1465*4882a593Smuzhiyun 	mutex_destroy(&priv->lock);
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	return 0;
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun static const struct i2c_device_id ov772x_id[] = {
1471*4882a593Smuzhiyun 	{ "ov772x", 0 },
1472*4882a593Smuzhiyun 	{ }
1473*4882a593Smuzhiyun };
1474*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, ov772x_id);
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun static const struct of_device_id ov772x_of_match[] = {
1477*4882a593Smuzhiyun 	{ .compatible = "ovti,ov7725", },
1478*4882a593Smuzhiyun 	{ .compatible = "ovti,ov7720", },
1479*4882a593Smuzhiyun 	{ /* sentinel */ },
1480*4882a593Smuzhiyun };
1481*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ov772x_of_match);
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun static struct i2c_driver ov772x_i2c_driver = {
1484*4882a593Smuzhiyun 	.driver = {
1485*4882a593Smuzhiyun 		.name = "ov772x",
1486*4882a593Smuzhiyun 		.of_match_table = ov772x_of_match,
1487*4882a593Smuzhiyun 	},
1488*4882a593Smuzhiyun 	.probe_new = ov772x_probe,
1489*4882a593Smuzhiyun 	.remove   = ov772x_remove,
1490*4882a593Smuzhiyun 	.id_table = ov772x_id,
1491*4882a593Smuzhiyun };
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun module_i2c_driver(ov772x_i2c_driver);
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun MODULE_DESCRIPTION("V4L2 driver for OV772x image sensor");
1496*4882a593Smuzhiyun MODULE_AUTHOR("Kuninori Morimoto");
1497*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1498