1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * V4L2 subdevice driver for OmniVision OV6650 Camera Sensor
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2010 Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on OmniVision OV96xx Camera Driver
8*4882a593Smuzhiyun * Copyright (C) 2009 Marek Vasut <marek.vasut@gmail.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Based on ov772x camera driver:
11*4882a593Smuzhiyun * Copyright (C) 2008 Renesas Solutions Corp.
12*4882a593Smuzhiyun * Kuninori Morimoto <morimoto.kuninori@renesas.com>
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Based on ov7670 and soc_camera_platform driver,
15*4882a593Smuzhiyun * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
16*4882a593Smuzhiyun * Copyright (C) 2008 Magnus Damm
17*4882a593Smuzhiyun * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * Hardware specific bits initially based on former work by Matt Callow
20*4882a593Smuzhiyun * drivers/media/video/omap/sensor_ov6650.c
21*4882a593Smuzhiyun * Copyright (C) 2006 Matt Callow
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/bitops.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/i2c.h>
27*4882a593Smuzhiyun #include <linux/slab.h>
28*4882a593Smuzhiyun #include <linux/v4l2-mediabus.h>
29*4882a593Smuzhiyun #include <linux/module.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <media/v4l2-clk.h>
32*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
33*4882a593Smuzhiyun #include <media/v4l2-device.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Register definitions */
36*4882a593Smuzhiyun #define REG_GAIN 0x00 /* range 00 - 3F */
37*4882a593Smuzhiyun #define REG_BLUE 0x01
38*4882a593Smuzhiyun #define REG_RED 0x02
39*4882a593Smuzhiyun #define REG_SAT 0x03 /* [7:4] saturation [0:3] reserved */
40*4882a593Smuzhiyun #define REG_HUE 0x04 /* [7:6] rsrvd [5] hue en [4:0] hue */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define REG_BRT 0x06
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define REG_PIDH 0x0a
45*4882a593Smuzhiyun #define REG_PIDL 0x0b
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define REG_AECH 0x10
48*4882a593Smuzhiyun #define REG_CLKRC 0x11 /* Data Format and Internal Clock */
49*4882a593Smuzhiyun /* [7:6] Input system clock (MHz)*/
50*4882a593Smuzhiyun /* 00=8, 01=12, 10=16, 11=24 */
51*4882a593Smuzhiyun /* [5:0]: Internal Clock Pre-Scaler */
52*4882a593Smuzhiyun #define REG_COMA 0x12 /* [7] Reset */
53*4882a593Smuzhiyun #define REG_COMB 0x13
54*4882a593Smuzhiyun #define REG_COMC 0x14
55*4882a593Smuzhiyun #define REG_COMD 0x15
56*4882a593Smuzhiyun #define REG_COML 0x16
57*4882a593Smuzhiyun #define REG_HSTRT 0x17
58*4882a593Smuzhiyun #define REG_HSTOP 0x18
59*4882a593Smuzhiyun #define REG_VSTRT 0x19
60*4882a593Smuzhiyun #define REG_VSTOP 0x1a
61*4882a593Smuzhiyun #define REG_PSHFT 0x1b
62*4882a593Smuzhiyun #define REG_MIDH 0x1c
63*4882a593Smuzhiyun #define REG_MIDL 0x1d
64*4882a593Smuzhiyun #define REG_HSYNS 0x1e
65*4882a593Smuzhiyun #define REG_HSYNE 0x1f
66*4882a593Smuzhiyun #define REG_COME 0x20
67*4882a593Smuzhiyun #define REG_YOFF 0x21
68*4882a593Smuzhiyun #define REG_UOFF 0x22
69*4882a593Smuzhiyun #define REG_VOFF 0x23
70*4882a593Smuzhiyun #define REG_AEW 0x24
71*4882a593Smuzhiyun #define REG_AEB 0x25
72*4882a593Smuzhiyun #define REG_COMF 0x26
73*4882a593Smuzhiyun #define REG_COMG 0x27
74*4882a593Smuzhiyun #define REG_COMH 0x28
75*4882a593Smuzhiyun #define REG_COMI 0x29
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define REG_FRARL 0x2b
78*4882a593Smuzhiyun #define REG_COMJ 0x2c
79*4882a593Smuzhiyun #define REG_COMK 0x2d
80*4882a593Smuzhiyun #define REG_AVGY 0x2e
81*4882a593Smuzhiyun #define REG_REF0 0x2f
82*4882a593Smuzhiyun #define REG_REF1 0x30
83*4882a593Smuzhiyun #define REG_REF2 0x31
84*4882a593Smuzhiyun #define REG_FRAJH 0x32
85*4882a593Smuzhiyun #define REG_FRAJL 0x33
86*4882a593Smuzhiyun #define REG_FACT 0x34
87*4882a593Smuzhiyun #define REG_L1AEC 0x35
88*4882a593Smuzhiyun #define REG_AVGU 0x36
89*4882a593Smuzhiyun #define REG_AVGV 0x37
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define REG_SPCB 0x60
92*4882a593Smuzhiyun #define REG_SPCC 0x61
93*4882a593Smuzhiyun #define REG_GAM1 0x62
94*4882a593Smuzhiyun #define REG_GAM2 0x63
95*4882a593Smuzhiyun #define REG_GAM3 0x64
96*4882a593Smuzhiyun #define REG_SPCD 0x65
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define REG_SPCE 0x68
99*4882a593Smuzhiyun #define REG_ADCL 0x69
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define REG_RMCO 0x6c
102*4882a593Smuzhiyun #define REG_GMCO 0x6d
103*4882a593Smuzhiyun #define REG_BMCO 0x6e
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Register bits, values, etc. */
107*4882a593Smuzhiyun #define OV6650_PIDH 0x66 /* high byte of product ID number */
108*4882a593Smuzhiyun #define OV6650_PIDL 0x50 /* low byte of product ID number */
109*4882a593Smuzhiyun #define OV6650_MIDH 0x7F /* high byte of mfg ID */
110*4882a593Smuzhiyun #define OV6650_MIDL 0xA2 /* low byte of mfg ID */
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define DEF_GAIN 0x00
113*4882a593Smuzhiyun #define DEF_BLUE 0x80
114*4882a593Smuzhiyun #define DEF_RED 0x80
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define SAT_SHIFT 4
117*4882a593Smuzhiyun #define SAT_MASK (0xf << SAT_SHIFT)
118*4882a593Smuzhiyun #define SET_SAT(x) (((x) << SAT_SHIFT) & SAT_MASK)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define HUE_EN BIT(5)
121*4882a593Smuzhiyun #define HUE_MASK 0x1f
122*4882a593Smuzhiyun #define DEF_HUE 0x10
123*4882a593Smuzhiyun #define SET_HUE(x) (HUE_EN | ((x) & HUE_MASK))
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define DEF_AECH 0x4D
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define CLKRC_8MHz 0x00
128*4882a593Smuzhiyun #define CLKRC_12MHz 0x40
129*4882a593Smuzhiyun #define CLKRC_16MHz 0x80
130*4882a593Smuzhiyun #define CLKRC_24MHz 0xc0
131*4882a593Smuzhiyun #define CLKRC_DIV_MASK 0x3f
132*4882a593Smuzhiyun #define GET_CLKRC_DIV(x) (((x) & CLKRC_DIV_MASK) + 1)
133*4882a593Smuzhiyun #define DEF_CLKRC 0x00
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define COMA_RESET BIT(7)
136*4882a593Smuzhiyun #define COMA_QCIF BIT(5)
137*4882a593Smuzhiyun #define COMA_RAW_RGB BIT(4)
138*4882a593Smuzhiyun #define COMA_RGB BIT(3)
139*4882a593Smuzhiyun #define COMA_BW BIT(2)
140*4882a593Smuzhiyun #define COMA_WORD_SWAP BIT(1)
141*4882a593Smuzhiyun #define COMA_BYTE_SWAP BIT(0)
142*4882a593Smuzhiyun #define DEF_COMA 0x00
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define COMB_FLIP_V BIT(7)
145*4882a593Smuzhiyun #define COMB_FLIP_H BIT(5)
146*4882a593Smuzhiyun #define COMB_BAND_FILTER BIT(4)
147*4882a593Smuzhiyun #define COMB_AWB BIT(2)
148*4882a593Smuzhiyun #define COMB_AGC BIT(1)
149*4882a593Smuzhiyun #define COMB_AEC BIT(0)
150*4882a593Smuzhiyun #define DEF_COMB 0x5f
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #define COML_ONE_CHANNEL BIT(7)
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define DEF_HSTRT 0x24
155*4882a593Smuzhiyun #define DEF_HSTOP 0xd4
156*4882a593Smuzhiyun #define DEF_VSTRT 0x04
157*4882a593Smuzhiyun #define DEF_VSTOP 0x94
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define COMF_HREF_LOW BIT(4)
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define COMJ_PCLK_RISING BIT(4)
162*4882a593Smuzhiyun #define COMJ_VSYNC_HIGH BIT(0)
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* supported resolutions */
165*4882a593Smuzhiyun #define W_QCIF (DEF_HSTOP - DEF_HSTRT)
166*4882a593Smuzhiyun #define W_CIF (W_QCIF << 1)
167*4882a593Smuzhiyun #define H_QCIF (DEF_VSTOP - DEF_VSTRT)
168*4882a593Smuzhiyun #define H_CIF (H_QCIF << 1)
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #define FRAME_RATE_MAX 30
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun struct ov6650_reg {
174*4882a593Smuzhiyun u8 reg;
175*4882a593Smuzhiyun u8 val;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun struct ov6650 {
179*4882a593Smuzhiyun struct v4l2_subdev subdev;
180*4882a593Smuzhiyun struct v4l2_ctrl_handler hdl;
181*4882a593Smuzhiyun struct {
182*4882a593Smuzhiyun /* exposure/autoexposure cluster */
183*4882a593Smuzhiyun struct v4l2_ctrl *autoexposure;
184*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun struct {
187*4882a593Smuzhiyun /* gain/autogain cluster */
188*4882a593Smuzhiyun struct v4l2_ctrl *autogain;
189*4882a593Smuzhiyun struct v4l2_ctrl *gain;
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun struct {
192*4882a593Smuzhiyun /* blue/red/autowhitebalance cluster */
193*4882a593Smuzhiyun struct v4l2_ctrl *autowb;
194*4882a593Smuzhiyun struct v4l2_ctrl *blue;
195*4882a593Smuzhiyun struct v4l2_ctrl *red;
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun struct v4l2_clk *clk;
198*4882a593Smuzhiyun bool half_scale; /* scale down output by 2 */
199*4882a593Smuzhiyun struct v4l2_rect rect; /* sensor cropping window */
200*4882a593Smuzhiyun struct v4l2_fract tpf; /* as requested with s_frame_interval */
201*4882a593Smuzhiyun u32 code;
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun struct ov6650_xclk {
205*4882a593Smuzhiyun unsigned long rate;
206*4882a593Smuzhiyun u8 clkrc;
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static const struct ov6650_xclk ov6650_xclk[] = {
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun .rate = 8000000,
212*4882a593Smuzhiyun .clkrc = CLKRC_8MHz,
213*4882a593Smuzhiyun },
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun .rate = 12000000,
216*4882a593Smuzhiyun .clkrc = CLKRC_12MHz,
217*4882a593Smuzhiyun },
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun .rate = 16000000,
220*4882a593Smuzhiyun .clkrc = CLKRC_16MHz,
221*4882a593Smuzhiyun },
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun .rate = 24000000,
224*4882a593Smuzhiyun .clkrc = CLKRC_24MHz,
225*4882a593Smuzhiyun },
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static u32 ov6650_codes[] = {
229*4882a593Smuzhiyun MEDIA_BUS_FMT_YUYV8_2X8,
230*4882a593Smuzhiyun MEDIA_BUS_FMT_UYVY8_2X8,
231*4882a593Smuzhiyun MEDIA_BUS_FMT_YVYU8_2X8,
232*4882a593Smuzhiyun MEDIA_BUS_FMT_VYUY8_2X8,
233*4882a593Smuzhiyun MEDIA_BUS_FMT_SBGGR8_1X8,
234*4882a593Smuzhiyun MEDIA_BUS_FMT_Y8_1X8,
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun static const struct v4l2_mbus_framefmt ov6650_def_fmt = {
238*4882a593Smuzhiyun .width = W_CIF,
239*4882a593Smuzhiyun .height = H_CIF,
240*4882a593Smuzhiyun .code = MEDIA_BUS_FMT_SBGGR8_1X8,
241*4882a593Smuzhiyun .colorspace = V4L2_COLORSPACE_SRGB,
242*4882a593Smuzhiyun .field = V4L2_FIELD_NONE,
243*4882a593Smuzhiyun .ycbcr_enc = V4L2_YCBCR_ENC_DEFAULT,
244*4882a593Smuzhiyun .quantization = V4L2_QUANTIZATION_DEFAULT,
245*4882a593Smuzhiyun .xfer_func = V4L2_XFER_FUNC_DEFAULT,
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* read a register */
ov6650_reg_read(struct i2c_client * client,u8 reg,u8 * val)249*4882a593Smuzhiyun static int ov6650_reg_read(struct i2c_client *client, u8 reg, u8 *val)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun int ret;
252*4882a593Smuzhiyun u8 data = reg;
253*4882a593Smuzhiyun struct i2c_msg msg = {
254*4882a593Smuzhiyun .addr = client->addr,
255*4882a593Smuzhiyun .flags = 0,
256*4882a593Smuzhiyun .len = 1,
257*4882a593Smuzhiyun .buf = &data,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, &msg, 1);
261*4882a593Smuzhiyun if (ret < 0)
262*4882a593Smuzhiyun goto err;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun msg.flags = I2C_M_RD;
265*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, &msg, 1);
266*4882a593Smuzhiyun if (ret < 0)
267*4882a593Smuzhiyun goto err;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun *val = data;
270*4882a593Smuzhiyun return 0;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun err:
273*4882a593Smuzhiyun dev_err(&client->dev, "Failed reading register 0x%02x!\n", reg);
274*4882a593Smuzhiyun return ret;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* write a register */
ov6650_reg_write(struct i2c_client * client,u8 reg,u8 val)278*4882a593Smuzhiyun static int ov6650_reg_write(struct i2c_client *client, u8 reg, u8 val)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun int ret;
281*4882a593Smuzhiyun unsigned char data[2] = { reg, val };
282*4882a593Smuzhiyun struct i2c_msg msg = {
283*4882a593Smuzhiyun .addr = client->addr,
284*4882a593Smuzhiyun .flags = 0,
285*4882a593Smuzhiyun .len = 2,
286*4882a593Smuzhiyun .buf = data,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, &msg, 1);
290*4882a593Smuzhiyun udelay(100);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (ret < 0) {
293*4882a593Smuzhiyun dev_err(&client->dev, "Failed writing register 0x%02x!\n", reg);
294*4882a593Smuzhiyun return ret;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Read a register, alter its bits, write it back */
ov6650_reg_rmw(struct i2c_client * client,u8 reg,u8 set,u8 mask)301*4882a593Smuzhiyun static int ov6650_reg_rmw(struct i2c_client *client, u8 reg, u8 set, u8 mask)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun u8 val;
304*4882a593Smuzhiyun int ret;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun ret = ov6650_reg_read(client, reg, &val);
307*4882a593Smuzhiyun if (ret) {
308*4882a593Smuzhiyun dev_err(&client->dev,
309*4882a593Smuzhiyun "[Read]-Modify-Write of register 0x%02x failed!\n",
310*4882a593Smuzhiyun reg);
311*4882a593Smuzhiyun return ret;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun val &= ~mask;
315*4882a593Smuzhiyun val |= set;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun ret = ov6650_reg_write(client, reg, val);
318*4882a593Smuzhiyun if (ret)
319*4882a593Smuzhiyun dev_err(&client->dev,
320*4882a593Smuzhiyun "Read-Modify-[Write] of register 0x%02x failed!\n",
321*4882a593Smuzhiyun reg);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return ret;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
to_ov6650(const struct i2c_client * client)326*4882a593Smuzhiyun static struct ov6650 *to_ov6650(const struct i2c_client *client)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun return container_of(i2c_get_clientdata(client), struct ov6650, subdev);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* Start/Stop streaming from the device */
ov6650_s_stream(struct v4l2_subdev * sd,int enable)332*4882a593Smuzhiyun static int ov6650_s_stream(struct v4l2_subdev *sd, int enable)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun return 0;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* Get status of additional camera capabilities */
ov6550_g_volatile_ctrl(struct v4l2_ctrl * ctrl)338*4882a593Smuzhiyun static int ov6550_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun struct ov6650 *priv = container_of(ctrl->handler, struct ov6650, hdl);
341*4882a593Smuzhiyun struct v4l2_subdev *sd = &priv->subdev;
342*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
343*4882a593Smuzhiyun uint8_t reg, reg2;
344*4882a593Smuzhiyun int ret;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun switch (ctrl->id) {
347*4882a593Smuzhiyun case V4L2_CID_AUTOGAIN:
348*4882a593Smuzhiyun ret = ov6650_reg_read(client, REG_GAIN, ®);
349*4882a593Smuzhiyun if (!ret)
350*4882a593Smuzhiyun priv->gain->val = reg;
351*4882a593Smuzhiyun return ret;
352*4882a593Smuzhiyun case V4L2_CID_AUTO_WHITE_BALANCE:
353*4882a593Smuzhiyun ret = ov6650_reg_read(client, REG_BLUE, ®);
354*4882a593Smuzhiyun if (!ret)
355*4882a593Smuzhiyun ret = ov6650_reg_read(client, REG_RED, ®2);
356*4882a593Smuzhiyun if (!ret) {
357*4882a593Smuzhiyun priv->blue->val = reg;
358*4882a593Smuzhiyun priv->red->val = reg2;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun return ret;
361*4882a593Smuzhiyun case V4L2_CID_EXPOSURE_AUTO:
362*4882a593Smuzhiyun ret = ov6650_reg_read(client, REG_AECH, ®);
363*4882a593Smuzhiyun if (!ret)
364*4882a593Smuzhiyun priv->exposure->val = reg;
365*4882a593Smuzhiyun return ret;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun return -EINVAL;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* Set status of additional camera capabilities */
ov6550_s_ctrl(struct v4l2_ctrl * ctrl)371*4882a593Smuzhiyun static int ov6550_s_ctrl(struct v4l2_ctrl *ctrl)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct ov6650 *priv = container_of(ctrl->handler, struct ov6650, hdl);
374*4882a593Smuzhiyun struct v4l2_subdev *sd = &priv->subdev;
375*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
376*4882a593Smuzhiyun int ret;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun switch (ctrl->id) {
379*4882a593Smuzhiyun case V4L2_CID_AUTOGAIN:
380*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_COMB,
381*4882a593Smuzhiyun ctrl->val ? COMB_AGC : 0, COMB_AGC);
382*4882a593Smuzhiyun if (!ret && !ctrl->val)
383*4882a593Smuzhiyun ret = ov6650_reg_write(client, REG_GAIN, priv->gain->val);
384*4882a593Smuzhiyun return ret;
385*4882a593Smuzhiyun case V4L2_CID_AUTO_WHITE_BALANCE:
386*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_COMB,
387*4882a593Smuzhiyun ctrl->val ? COMB_AWB : 0, COMB_AWB);
388*4882a593Smuzhiyun if (!ret && !ctrl->val) {
389*4882a593Smuzhiyun ret = ov6650_reg_write(client, REG_BLUE, priv->blue->val);
390*4882a593Smuzhiyun if (!ret)
391*4882a593Smuzhiyun ret = ov6650_reg_write(client, REG_RED,
392*4882a593Smuzhiyun priv->red->val);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun return ret;
395*4882a593Smuzhiyun case V4L2_CID_SATURATION:
396*4882a593Smuzhiyun return ov6650_reg_rmw(client, REG_SAT, SET_SAT(ctrl->val),
397*4882a593Smuzhiyun SAT_MASK);
398*4882a593Smuzhiyun case V4L2_CID_HUE:
399*4882a593Smuzhiyun return ov6650_reg_rmw(client, REG_HUE, SET_HUE(ctrl->val),
400*4882a593Smuzhiyun HUE_MASK);
401*4882a593Smuzhiyun case V4L2_CID_BRIGHTNESS:
402*4882a593Smuzhiyun return ov6650_reg_write(client, REG_BRT, ctrl->val);
403*4882a593Smuzhiyun case V4L2_CID_EXPOSURE_AUTO:
404*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_COMB, ctrl->val ==
405*4882a593Smuzhiyun V4L2_EXPOSURE_AUTO ? COMB_AEC : 0, COMB_AEC);
406*4882a593Smuzhiyun if (!ret && ctrl->val == V4L2_EXPOSURE_MANUAL)
407*4882a593Smuzhiyun ret = ov6650_reg_write(client, REG_AECH,
408*4882a593Smuzhiyun priv->exposure->val);
409*4882a593Smuzhiyun return ret;
410*4882a593Smuzhiyun case V4L2_CID_GAMMA:
411*4882a593Smuzhiyun return ov6650_reg_write(client, REG_GAM1, ctrl->val);
412*4882a593Smuzhiyun case V4L2_CID_VFLIP:
413*4882a593Smuzhiyun return ov6650_reg_rmw(client, REG_COMB,
414*4882a593Smuzhiyun ctrl->val ? COMB_FLIP_V : 0, COMB_FLIP_V);
415*4882a593Smuzhiyun case V4L2_CID_HFLIP:
416*4882a593Smuzhiyun return ov6650_reg_rmw(client, REG_COMB,
417*4882a593Smuzhiyun ctrl->val ? COMB_FLIP_H : 0, COMB_FLIP_H);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return -EINVAL;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
ov6650_get_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)424*4882a593Smuzhiyun static int ov6650_get_register(struct v4l2_subdev *sd,
425*4882a593Smuzhiyun struct v4l2_dbg_register *reg)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
428*4882a593Smuzhiyun int ret;
429*4882a593Smuzhiyun u8 val;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (reg->reg & ~0xff)
432*4882a593Smuzhiyun return -EINVAL;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun reg->size = 1;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun ret = ov6650_reg_read(client, reg->reg, &val);
437*4882a593Smuzhiyun if (!ret)
438*4882a593Smuzhiyun reg->val = (__u64)val;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun return ret;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
ov6650_set_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)443*4882a593Smuzhiyun static int ov6650_set_register(struct v4l2_subdev *sd,
444*4882a593Smuzhiyun const struct v4l2_dbg_register *reg)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (reg->reg & ~0xff || reg->val & ~0xff)
449*4882a593Smuzhiyun return -EINVAL;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return ov6650_reg_write(client, reg->reg, reg->val);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun #endif
454*4882a593Smuzhiyun
ov6650_s_power(struct v4l2_subdev * sd,int on)455*4882a593Smuzhiyun static int ov6650_s_power(struct v4l2_subdev *sd, int on)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
458*4882a593Smuzhiyun struct ov6650 *priv = to_ov6650(client);
459*4882a593Smuzhiyun int ret = 0;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (on)
462*4882a593Smuzhiyun ret = v4l2_clk_enable(priv->clk);
463*4882a593Smuzhiyun else
464*4882a593Smuzhiyun v4l2_clk_disable(priv->clk);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun return ret;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
ov6650_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)469*4882a593Smuzhiyun static int ov6650_get_selection(struct v4l2_subdev *sd,
470*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
471*4882a593Smuzhiyun struct v4l2_subdev_selection *sel)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
474*4882a593Smuzhiyun struct ov6650 *priv = to_ov6650(client);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE)
477*4882a593Smuzhiyun return -EINVAL;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun switch (sel->target) {
480*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP_BOUNDS:
481*4882a593Smuzhiyun sel->r.left = DEF_HSTRT << 1;
482*4882a593Smuzhiyun sel->r.top = DEF_VSTRT << 1;
483*4882a593Smuzhiyun sel->r.width = W_CIF;
484*4882a593Smuzhiyun sel->r.height = H_CIF;
485*4882a593Smuzhiyun return 0;
486*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP:
487*4882a593Smuzhiyun sel->r = priv->rect;
488*4882a593Smuzhiyun return 0;
489*4882a593Smuzhiyun default:
490*4882a593Smuzhiyun return -EINVAL;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
ov6650_set_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)494*4882a593Smuzhiyun static int ov6650_set_selection(struct v4l2_subdev *sd,
495*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
496*4882a593Smuzhiyun struct v4l2_subdev_selection *sel)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
499*4882a593Smuzhiyun struct ov6650 *priv = to_ov6650(client);
500*4882a593Smuzhiyun int ret;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE ||
503*4882a593Smuzhiyun sel->target != V4L2_SEL_TGT_CROP)
504*4882a593Smuzhiyun return -EINVAL;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun v4l_bound_align_image(&sel->r.width, 2, W_CIF, 1,
507*4882a593Smuzhiyun &sel->r.height, 2, H_CIF, 1, 0);
508*4882a593Smuzhiyun v4l_bound_align_image(&sel->r.left, DEF_HSTRT << 1,
509*4882a593Smuzhiyun (DEF_HSTRT << 1) + W_CIF - (__s32)sel->r.width, 1,
510*4882a593Smuzhiyun &sel->r.top, DEF_VSTRT << 1,
511*4882a593Smuzhiyun (DEF_VSTRT << 1) + H_CIF - (__s32)sel->r.height,
512*4882a593Smuzhiyun 1, 0);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun ret = ov6650_reg_write(client, REG_HSTRT, sel->r.left >> 1);
515*4882a593Smuzhiyun if (!ret) {
516*4882a593Smuzhiyun priv->rect.width += priv->rect.left - sel->r.left;
517*4882a593Smuzhiyun priv->rect.left = sel->r.left;
518*4882a593Smuzhiyun ret = ov6650_reg_write(client, REG_HSTOP,
519*4882a593Smuzhiyun (sel->r.left + sel->r.width) >> 1);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun if (!ret) {
522*4882a593Smuzhiyun priv->rect.width = sel->r.width;
523*4882a593Smuzhiyun ret = ov6650_reg_write(client, REG_VSTRT, sel->r.top >> 1);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun if (!ret) {
526*4882a593Smuzhiyun priv->rect.height += priv->rect.top - sel->r.top;
527*4882a593Smuzhiyun priv->rect.top = sel->r.top;
528*4882a593Smuzhiyun ret = ov6650_reg_write(client, REG_VSTOP,
529*4882a593Smuzhiyun (sel->r.top + sel->r.height) >> 1);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun if (!ret)
532*4882a593Smuzhiyun priv->rect.height = sel->r.height;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return ret;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
ov6650_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)537*4882a593Smuzhiyun static int ov6650_get_fmt(struct v4l2_subdev *sd,
538*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
539*4882a593Smuzhiyun struct v4l2_subdev_format *format)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf = &format->format;
542*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
543*4882a593Smuzhiyun struct ov6650 *priv = to_ov6650(client);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun if (format->pad)
546*4882a593Smuzhiyun return -EINVAL;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* initialize response with default media bus frame format */
549*4882a593Smuzhiyun *mf = ov6650_def_fmt;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* update media bus format code and frame size */
552*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
553*4882a593Smuzhiyun mf->width = cfg->try_fmt.width;
554*4882a593Smuzhiyun mf->height = cfg->try_fmt.height;
555*4882a593Smuzhiyun mf->code = cfg->try_fmt.code;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun } else {
558*4882a593Smuzhiyun mf->width = priv->rect.width >> priv->half_scale;
559*4882a593Smuzhiyun mf->height = priv->rect.height >> priv->half_scale;
560*4882a593Smuzhiyun mf->code = priv->code;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun return 0;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
is_unscaled_ok(int width,int height,struct v4l2_rect * rect)565*4882a593Smuzhiyun static bool is_unscaled_ok(int width, int height, struct v4l2_rect *rect)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun return width > rect->width >> 1 || height > rect->height >> 1;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun #define to_clkrc(div) ((div) - 1)
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /* set the format we will capture in */
ov6650_s_fmt(struct v4l2_subdev * sd,struct v4l2_mbus_framefmt * mf)573*4882a593Smuzhiyun static int ov6650_s_fmt(struct v4l2_subdev *sd, struct v4l2_mbus_framefmt *mf)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
576*4882a593Smuzhiyun struct ov6650 *priv = to_ov6650(client);
577*4882a593Smuzhiyun bool half_scale = !is_unscaled_ok(mf->width, mf->height, &priv->rect);
578*4882a593Smuzhiyun struct v4l2_subdev_selection sel = {
579*4882a593Smuzhiyun .which = V4L2_SUBDEV_FORMAT_ACTIVE,
580*4882a593Smuzhiyun .target = V4L2_SEL_TGT_CROP,
581*4882a593Smuzhiyun .r.left = priv->rect.left + (priv->rect.width >> 1) -
582*4882a593Smuzhiyun (mf->width >> (1 - half_scale)),
583*4882a593Smuzhiyun .r.top = priv->rect.top + (priv->rect.height >> 1) -
584*4882a593Smuzhiyun (mf->height >> (1 - half_scale)),
585*4882a593Smuzhiyun .r.width = mf->width << half_scale,
586*4882a593Smuzhiyun .r.height = mf->height << half_scale,
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun u32 code = mf->code;
589*4882a593Smuzhiyun u8 coma_set = 0, coma_mask = 0, coml_set, coml_mask;
590*4882a593Smuzhiyun int ret;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* select color matrix configuration for given color encoding */
593*4882a593Smuzhiyun switch (code) {
594*4882a593Smuzhiyun case MEDIA_BUS_FMT_Y8_1X8:
595*4882a593Smuzhiyun dev_dbg(&client->dev, "pixel format GREY8_1X8\n");
596*4882a593Smuzhiyun coma_mask |= COMA_RGB | COMA_WORD_SWAP | COMA_BYTE_SWAP;
597*4882a593Smuzhiyun coma_set |= COMA_BW;
598*4882a593Smuzhiyun break;
599*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
600*4882a593Smuzhiyun dev_dbg(&client->dev, "pixel format YUYV8_2X8_LE\n");
601*4882a593Smuzhiyun coma_mask |= COMA_RGB | COMA_BW | COMA_BYTE_SWAP;
602*4882a593Smuzhiyun coma_set |= COMA_WORD_SWAP;
603*4882a593Smuzhiyun break;
604*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_2X8:
605*4882a593Smuzhiyun dev_dbg(&client->dev, "pixel format YVYU8_2X8_LE (untested)\n");
606*4882a593Smuzhiyun coma_mask |= COMA_RGB | COMA_BW | COMA_WORD_SWAP |
607*4882a593Smuzhiyun COMA_BYTE_SWAP;
608*4882a593Smuzhiyun break;
609*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
610*4882a593Smuzhiyun dev_dbg(&client->dev, "pixel format YUYV8_2X8_BE\n");
611*4882a593Smuzhiyun if (half_scale) {
612*4882a593Smuzhiyun coma_mask |= COMA_RGB | COMA_BW | COMA_WORD_SWAP;
613*4882a593Smuzhiyun coma_set |= COMA_BYTE_SWAP;
614*4882a593Smuzhiyun } else {
615*4882a593Smuzhiyun coma_mask |= COMA_RGB | COMA_BW;
616*4882a593Smuzhiyun coma_set |= COMA_BYTE_SWAP | COMA_WORD_SWAP;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun break;
619*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_2X8:
620*4882a593Smuzhiyun dev_dbg(&client->dev, "pixel format YVYU8_2X8_BE (untested)\n");
621*4882a593Smuzhiyun if (half_scale) {
622*4882a593Smuzhiyun coma_mask |= COMA_RGB | COMA_BW;
623*4882a593Smuzhiyun coma_set |= COMA_BYTE_SWAP | COMA_WORD_SWAP;
624*4882a593Smuzhiyun } else {
625*4882a593Smuzhiyun coma_mask |= COMA_RGB | COMA_BW | COMA_WORD_SWAP;
626*4882a593Smuzhiyun coma_set |= COMA_BYTE_SWAP;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun break;
629*4882a593Smuzhiyun case MEDIA_BUS_FMT_SBGGR8_1X8:
630*4882a593Smuzhiyun dev_dbg(&client->dev, "pixel format SBGGR8_1X8 (untested)\n");
631*4882a593Smuzhiyun coma_mask |= COMA_BW | COMA_BYTE_SWAP | COMA_WORD_SWAP;
632*4882a593Smuzhiyun coma_set |= COMA_RAW_RGB | COMA_RGB;
633*4882a593Smuzhiyun break;
634*4882a593Smuzhiyun default:
635*4882a593Smuzhiyun dev_err(&client->dev, "Pixel format not handled: 0x%x\n", code);
636*4882a593Smuzhiyun return -EINVAL;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun if (code == MEDIA_BUS_FMT_Y8_1X8 ||
640*4882a593Smuzhiyun code == MEDIA_BUS_FMT_SBGGR8_1X8) {
641*4882a593Smuzhiyun coml_mask = COML_ONE_CHANNEL;
642*4882a593Smuzhiyun coml_set = 0;
643*4882a593Smuzhiyun } else {
644*4882a593Smuzhiyun coml_mask = 0;
645*4882a593Smuzhiyun coml_set = COML_ONE_CHANNEL;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun if (half_scale) {
649*4882a593Smuzhiyun dev_dbg(&client->dev, "max resolution: QCIF\n");
650*4882a593Smuzhiyun coma_set |= COMA_QCIF;
651*4882a593Smuzhiyun } else {
652*4882a593Smuzhiyun dev_dbg(&client->dev, "max resolution: CIF\n");
653*4882a593Smuzhiyun coma_mask |= COMA_QCIF;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun ret = ov6650_set_selection(sd, NULL, &sel);
657*4882a593Smuzhiyun if (!ret)
658*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_COMA, coma_set, coma_mask);
659*4882a593Smuzhiyun if (!ret) {
660*4882a593Smuzhiyun priv->half_scale = half_scale;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_COML, coml_set, coml_mask);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun if (!ret)
665*4882a593Smuzhiyun priv->code = code;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun return ret;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
ov6650_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)670*4882a593Smuzhiyun static int ov6650_set_fmt(struct v4l2_subdev *sd,
671*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
672*4882a593Smuzhiyun struct v4l2_subdev_format *format)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf = &format->format;
675*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
676*4882a593Smuzhiyun struct ov6650 *priv = to_ov6650(client);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (format->pad)
679*4882a593Smuzhiyun return -EINVAL;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (is_unscaled_ok(mf->width, mf->height, &priv->rect))
682*4882a593Smuzhiyun v4l_bound_align_image(&mf->width, 2, W_CIF, 1,
683*4882a593Smuzhiyun &mf->height, 2, H_CIF, 1, 0);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun switch (mf->code) {
686*4882a593Smuzhiyun case MEDIA_BUS_FMT_Y10_1X10:
687*4882a593Smuzhiyun mf->code = MEDIA_BUS_FMT_Y8_1X8;
688*4882a593Smuzhiyun fallthrough;
689*4882a593Smuzhiyun case MEDIA_BUS_FMT_Y8_1X8:
690*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_2X8:
691*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
692*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_2X8:
693*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
694*4882a593Smuzhiyun break;
695*4882a593Smuzhiyun default:
696*4882a593Smuzhiyun mf->code = MEDIA_BUS_FMT_SBGGR8_1X8;
697*4882a593Smuzhiyun fallthrough;
698*4882a593Smuzhiyun case MEDIA_BUS_FMT_SBGGR8_1X8:
699*4882a593Smuzhiyun break;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
703*4882a593Smuzhiyun /* store media bus format code and frame size in pad config */
704*4882a593Smuzhiyun cfg->try_fmt.width = mf->width;
705*4882a593Smuzhiyun cfg->try_fmt.height = mf->height;
706*4882a593Smuzhiyun cfg->try_fmt.code = mf->code;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /* return default mbus frame format updated with pad config */
709*4882a593Smuzhiyun *mf = ov6650_def_fmt;
710*4882a593Smuzhiyun mf->width = cfg->try_fmt.width;
711*4882a593Smuzhiyun mf->height = cfg->try_fmt.height;
712*4882a593Smuzhiyun mf->code = cfg->try_fmt.code;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun } else {
715*4882a593Smuzhiyun /* apply new media bus format code and frame size */
716*4882a593Smuzhiyun int ret = ov6650_s_fmt(sd, mf);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun if (ret)
719*4882a593Smuzhiyun return ret;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /* return default format updated with active size and code */
722*4882a593Smuzhiyun *mf = ov6650_def_fmt;
723*4882a593Smuzhiyun mf->width = priv->rect.width >> priv->half_scale;
724*4882a593Smuzhiyun mf->height = priv->rect.height >> priv->half_scale;
725*4882a593Smuzhiyun mf->code = priv->code;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun return 0;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
ov6650_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)730*4882a593Smuzhiyun static int ov6650_enum_mbus_code(struct v4l2_subdev *sd,
731*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
732*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun if (code->pad || code->index >= ARRAY_SIZE(ov6650_codes))
735*4882a593Smuzhiyun return -EINVAL;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun code->code = ov6650_codes[code->index];
738*4882a593Smuzhiyun return 0;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
ov6650_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * ival)741*4882a593Smuzhiyun static int ov6650_g_frame_interval(struct v4l2_subdev *sd,
742*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *ival)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
745*4882a593Smuzhiyun struct ov6650 *priv = to_ov6650(client);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun ival->interval = priv->tpf;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun dev_dbg(&client->dev, "Frame interval: %u/%u s\n",
750*4882a593Smuzhiyun ival->interval.numerator, ival->interval.denominator);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun return 0;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
ov6650_s_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * ival)755*4882a593Smuzhiyun static int ov6650_s_frame_interval(struct v4l2_subdev *sd,
756*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *ival)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
759*4882a593Smuzhiyun struct ov6650 *priv = to_ov6650(client);
760*4882a593Smuzhiyun struct v4l2_fract *tpf = &ival->interval;
761*4882a593Smuzhiyun int div, ret;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun if (tpf->numerator == 0 || tpf->denominator == 0)
764*4882a593Smuzhiyun div = 1; /* Reset to full rate */
765*4882a593Smuzhiyun else
766*4882a593Smuzhiyun div = (tpf->numerator * FRAME_RATE_MAX) / tpf->denominator;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (div == 0)
769*4882a593Smuzhiyun div = 1;
770*4882a593Smuzhiyun else if (div > GET_CLKRC_DIV(CLKRC_DIV_MASK))
771*4882a593Smuzhiyun div = GET_CLKRC_DIV(CLKRC_DIV_MASK);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_CLKRC, to_clkrc(div), CLKRC_DIV_MASK);
774*4882a593Smuzhiyun if (!ret) {
775*4882a593Smuzhiyun priv->tpf.numerator = div;
776*4882a593Smuzhiyun priv->tpf.denominator = FRAME_RATE_MAX;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun *tpf = priv->tpf;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun return ret;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* Soft reset the camera. This has nothing to do with the RESET pin! */
ov6650_reset(struct i2c_client * client)785*4882a593Smuzhiyun static int ov6650_reset(struct i2c_client *client)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun int ret;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun dev_dbg(&client->dev, "reset\n");
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_COMA, COMA_RESET, 0);
792*4882a593Smuzhiyun if (ret)
793*4882a593Smuzhiyun dev_err(&client->dev,
794*4882a593Smuzhiyun "An error occurred while entering soft reset!\n");
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun return ret;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /* program default register values */
ov6650_prog_dflt(struct i2c_client * client,u8 clkrc)800*4882a593Smuzhiyun static int ov6650_prog_dflt(struct i2c_client *client, u8 clkrc)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun int ret;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun dev_dbg(&client->dev, "initializing\n");
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun ret = ov6650_reg_write(client, REG_COMA, 0); /* ~COMA_RESET */
807*4882a593Smuzhiyun if (!ret)
808*4882a593Smuzhiyun ret = ov6650_reg_write(client, REG_CLKRC, clkrc);
809*4882a593Smuzhiyun if (!ret)
810*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_COMB, 0, COMB_BAND_FILTER);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun return ret;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
ov6650_video_probe(struct v4l2_subdev * sd)815*4882a593Smuzhiyun static int ov6650_video_probe(struct v4l2_subdev *sd)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
818*4882a593Smuzhiyun struct ov6650 *priv = to_ov6650(client);
819*4882a593Smuzhiyun const struct ov6650_xclk *xclk = NULL;
820*4882a593Smuzhiyun unsigned long rate;
821*4882a593Smuzhiyun u8 pidh, pidl, midh, midl;
822*4882a593Smuzhiyun int i, ret = 0;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun priv->clk = v4l2_clk_get(&client->dev, NULL);
825*4882a593Smuzhiyun if (IS_ERR(priv->clk)) {
826*4882a593Smuzhiyun ret = PTR_ERR(priv->clk);
827*4882a593Smuzhiyun dev_err(&client->dev, "v4l2_clk request err: %d\n", ret);
828*4882a593Smuzhiyun return ret;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun rate = v4l2_clk_get_rate(priv->clk);
832*4882a593Smuzhiyun for (i = 0; rate && i < ARRAY_SIZE(ov6650_xclk); i++) {
833*4882a593Smuzhiyun if (rate != ov6650_xclk[i].rate)
834*4882a593Smuzhiyun continue;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun xclk = &ov6650_xclk[i];
837*4882a593Smuzhiyun dev_info(&client->dev, "using host default clock rate %lukHz\n",
838*4882a593Smuzhiyun rate / 1000);
839*4882a593Smuzhiyun break;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun for (i = 0; !xclk && i < ARRAY_SIZE(ov6650_xclk); i++) {
842*4882a593Smuzhiyun ret = v4l2_clk_set_rate(priv->clk, ov6650_xclk[i].rate);
843*4882a593Smuzhiyun if (ret || v4l2_clk_get_rate(priv->clk) != ov6650_xclk[i].rate)
844*4882a593Smuzhiyun continue;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun xclk = &ov6650_xclk[i];
847*4882a593Smuzhiyun dev_info(&client->dev, "using negotiated clock rate %lukHz\n",
848*4882a593Smuzhiyun xclk->rate / 1000);
849*4882a593Smuzhiyun break;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun if (!xclk) {
852*4882a593Smuzhiyun dev_err(&client->dev, "unable to get supported clock rate\n");
853*4882a593Smuzhiyun if (!ret)
854*4882a593Smuzhiyun ret = -EINVAL;
855*4882a593Smuzhiyun goto eclkput;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun ret = ov6650_s_power(sd, 1);
859*4882a593Smuzhiyun if (ret < 0)
860*4882a593Smuzhiyun goto eclkput;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun msleep(20);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun /*
865*4882a593Smuzhiyun * check and show product ID and manufacturer ID
866*4882a593Smuzhiyun */
867*4882a593Smuzhiyun ret = ov6650_reg_read(client, REG_PIDH, &pidh);
868*4882a593Smuzhiyun if (!ret)
869*4882a593Smuzhiyun ret = ov6650_reg_read(client, REG_PIDL, &pidl);
870*4882a593Smuzhiyun if (!ret)
871*4882a593Smuzhiyun ret = ov6650_reg_read(client, REG_MIDH, &midh);
872*4882a593Smuzhiyun if (!ret)
873*4882a593Smuzhiyun ret = ov6650_reg_read(client, REG_MIDL, &midl);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun if (ret)
876*4882a593Smuzhiyun goto done;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun if ((pidh != OV6650_PIDH) || (pidl != OV6650_PIDL)) {
879*4882a593Smuzhiyun dev_err(&client->dev, "Product ID error 0x%02x:0x%02x\n",
880*4882a593Smuzhiyun pidh, pidl);
881*4882a593Smuzhiyun ret = -ENODEV;
882*4882a593Smuzhiyun goto done;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun dev_info(&client->dev,
886*4882a593Smuzhiyun "ov6650 Product ID 0x%02x:0x%02x Manufacturer ID 0x%02x:0x%02x\n",
887*4882a593Smuzhiyun pidh, pidl, midh, midl);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun ret = ov6650_reset(client);
890*4882a593Smuzhiyun if (!ret)
891*4882a593Smuzhiyun ret = ov6650_prog_dflt(client, xclk->clkrc);
892*4882a593Smuzhiyun if (!ret) {
893*4882a593Smuzhiyun struct v4l2_mbus_framefmt mf = ov6650_def_fmt;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun ret = ov6650_s_fmt(sd, &mf);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun if (!ret)
898*4882a593Smuzhiyun ret = v4l2_ctrl_handler_setup(&priv->hdl);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun done:
901*4882a593Smuzhiyun ov6650_s_power(sd, 0);
902*4882a593Smuzhiyun if (!ret)
903*4882a593Smuzhiyun return 0;
904*4882a593Smuzhiyun eclkput:
905*4882a593Smuzhiyun v4l2_clk_put(priv->clk);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun return ret;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun static const struct v4l2_ctrl_ops ov6550_ctrl_ops = {
911*4882a593Smuzhiyun .g_volatile_ctrl = ov6550_g_volatile_ctrl,
912*4882a593Smuzhiyun .s_ctrl = ov6550_s_ctrl,
913*4882a593Smuzhiyun };
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops ov6650_core_ops = {
916*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
917*4882a593Smuzhiyun .g_register = ov6650_get_register,
918*4882a593Smuzhiyun .s_register = ov6650_set_register,
919*4882a593Smuzhiyun #endif
920*4882a593Smuzhiyun .s_power = ov6650_s_power,
921*4882a593Smuzhiyun };
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /* Request bus settings on camera side */
ov6650_get_mbus_config(struct v4l2_subdev * sd,unsigned int pad,struct v4l2_mbus_config * cfg)924*4882a593Smuzhiyun static int ov6650_get_mbus_config(struct v4l2_subdev *sd,
925*4882a593Smuzhiyun unsigned int pad,
926*4882a593Smuzhiyun struct v4l2_mbus_config *cfg)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
929*4882a593Smuzhiyun u8 comj, comf;
930*4882a593Smuzhiyun int ret;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun ret = ov6650_reg_read(client, REG_COMJ, &comj);
933*4882a593Smuzhiyun if (ret)
934*4882a593Smuzhiyun return ret;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun ret = ov6650_reg_read(client, REG_COMF, &comf);
937*4882a593Smuzhiyun if (ret)
938*4882a593Smuzhiyun return ret;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun cfg->flags = V4L2_MBUS_MASTER | V4L2_MBUS_DATA_ACTIVE_HIGH
941*4882a593Smuzhiyun | ((comj & COMJ_VSYNC_HIGH) ? V4L2_MBUS_VSYNC_ACTIVE_HIGH
942*4882a593Smuzhiyun : V4L2_MBUS_VSYNC_ACTIVE_LOW)
943*4882a593Smuzhiyun | ((comf & COMF_HREF_LOW) ? V4L2_MBUS_HSYNC_ACTIVE_LOW
944*4882a593Smuzhiyun : V4L2_MBUS_HSYNC_ACTIVE_HIGH)
945*4882a593Smuzhiyun | ((comj & COMJ_PCLK_RISING) ? V4L2_MBUS_PCLK_SAMPLE_RISING
946*4882a593Smuzhiyun : V4L2_MBUS_PCLK_SAMPLE_FALLING);
947*4882a593Smuzhiyun cfg->type = V4L2_MBUS_PARALLEL;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun return 0;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun /* Alter bus settings on camera side */
ov6650_set_mbus_config(struct v4l2_subdev * sd,unsigned int pad,struct v4l2_mbus_config * cfg)953*4882a593Smuzhiyun static int ov6650_set_mbus_config(struct v4l2_subdev *sd,
954*4882a593Smuzhiyun unsigned int pad,
955*4882a593Smuzhiyun struct v4l2_mbus_config *cfg)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
958*4882a593Smuzhiyun int ret = 0;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun if (cfg->flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
961*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_COMJ, COMJ_PCLK_RISING, 0);
962*4882a593Smuzhiyun else if (cfg->flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
963*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_COMJ, 0, COMJ_PCLK_RISING);
964*4882a593Smuzhiyun if (ret)
965*4882a593Smuzhiyun return ret;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun if (cfg->flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
968*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_COMF, COMF_HREF_LOW, 0);
969*4882a593Smuzhiyun else if (cfg->flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
970*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_COMF, 0, COMF_HREF_LOW);
971*4882a593Smuzhiyun if (ret)
972*4882a593Smuzhiyun return ret;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun if (cfg->flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
975*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_COMJ, COMJ_VSYNC_HIGH, 0);
976*4882a593Smuzhiyun else if (cfg->flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
977*4882a593Smuzhiyun ret = ov6650_reg_rmw(client, REG_COMJ, 0, COMJ_VSYNC_HIGH);
978*4882a593Smuzhiyun if (ret)
979*4882a593Smuzhiyun return ret;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /*
982*4882a593Smuzhiyun * Update the configuration to report what is actually applied to
983*4882a593Smuzhiyun * the hardware.
984*4882a593Smuzhiyun */
985*4882a593Smuzhiyun return ov6650_get_mbus_config(sd, pad, cfg);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops ov6650_video_ops = {
989*4882a593Smuzhiyun .s_stream = ov6650_s_stream,
990*4882a593Smuzhiyun .g_frame_interval = ov6650_g_frame_interval,
991*4882a593Smuzhiyun .s_frame_interval = ov6650_s_frame_interval,
992*4882a593Smuzhiyun };
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops ov6650_pad_ops = {
995*4882a593Smuzhiyun .enum_mbus_code = ov6650_enum_mbus_code,
996*4882a593Smuzhiyun .get_selection = ov6650_get_selection,
997*4882a593Smuzhiyun .set_selection = ov6650_set_selection,
998*4882a593Smuzhiyun .get_fmt = ov6650_get_fmt,
999*4882a593Smuzhiyun .set_fmt = ov6650_set_fmt,
1000*4882a593Smuzhiyun .get_mbus_config = ov6650_get_mbus_config,
1001*4882a593Smuzhiyun .set_mbus_config = ov6650_set_mbus_config,
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun static const struct v4l2_subdev_ops ov6650_subdev_ops = {
1005*4882a593Smuzhiyun .core = &ov6650_core_ops,
1006*4882a593Smuzhiyun .video = &ov6650_video_ops,
1007*4882a593Smuzhiyun .pad = &ov6650_pad_ops,
1008*4882a593Smuzhiyun };
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops ov6650_internal_ops = {
1011*4882a593Smuzhiyun .registered = ov6650_video_probe,
1012*4882a593Smuzhiyun };
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /*
1015*4882a593Smuzhiyun * i2c_driver function
1016*4882a593Smuzhiyun */
ov6650_probe(struct i2c_client * client,const struct i2c_device_id * did)1017*4882a593Smuzhiyun static int ov6650_probe(struct i2c_client *client,
1018*4882a593Smuzhiyun const struct i2c_device_id *did)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun struct ov6650 *priv;
1021*4882a593Smuzhiyun int ret;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun priv = devm_kzalloc(&client->dev, sizeof(*priv), GFP_KERNEL);
1024*4882a593Smuzhiyun if (!priv)
1025*4882a593Smuzhiyun return -ENOMEM;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun v4l2_i2c_subdev_init(&priv->subdev, client, &ov6650_subdev_ops);
1028*4882a593Smuzhiyun v4l2_ctrl_handler_init(&priv->hdl, 13);
1029*4882a593Smuzhiyun v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
1030*4882a593Smuzhiyun V4L2_CID_VFLIP, 0, 1, 1, 0);
1031*4882a593Smuzhiyun v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
1032*4882a593Smuzhiyun V4L2_CID_HFLIP, 0, 1, 1, 0);
1033*4882a593Smuzhiyun priv->autogain = v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
1034*4882a593Smuzhiyun V4L2_CID_AUTOGAIN, 0, 1, 1, 1);
1035*4882a593Smuzhiyun priv->gain = v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
1036*4882a593Smuzhiyun V4L2_CID_GAIN, 0, 0x3f, 1, DEF_GAIN);
1037*4882a593Smuzhiyun priv->autowb = v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
1038*4882a593Smuzhiyun V4L2_CID_AUTO_WHITE_BALANCE, 0, 1, 1, 1);
1039*4882a593Smuzhiyun priv->blue = v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
1040*4882a593Smuzhiyun V4L2_CID_BLUE_BALANCE, 0, 0xff, 1, DEF_BLUE);
1041*4882a593Smuzhiyun priv->red = v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
1042*4882a593Smuzhiyun V4L2_CID_RED_BALANCE, 0, 0xff, 1, DEF_RED);
1043*4882a593Smuzhiyun v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
1044*4882a593Smuzhiyun V4L2_CID_SATURATION, 0, 0xf, 1, 0x8);
1045*4882a593Smuzhiyun v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
1046*4882a593Smuzhiyun V4L2_CID_HUE, 0, HUE_MASK, 1, DEF_HUE);
1047*4882a593Smuzhiyun v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
1048*4882a593Smuzhiyun V4L2_CID_BRIGHTNESS, 0, 0xff, 1, 0x80);
1049*4882a593Smuzhiyun priv->autoexposure = v4l2_ctrl_new_std_menu(&priv->hdl,
1050*4882a593Smuzhiyun &ov6550_ctrl_ops, V4L2_CID_EXPOSURE_AUTO,
1051*4882a593Smuzhiyun V4L2_EXPOSURE_MANUAL, 0, V4L2_EXPOSURE_AUTO);
1052*4882a593Smuzhiyun priv->exposure = v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
1053*4882a593Smuzhiyun V4L2_CID_EXPOSURE, 0, 0xff, 1, DEF_AECH);
1054*4882a593Smuzhiyun v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
1055*4882a593Smuzhiyun V4L2_CID_GAMMA, 0, 0xff, 1, 0x12);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun priv->subdev.ctrl_handler = &priv->hdl;
1058*4882a593Smuzhiyun if (priv->hdl.error) {
1059*4882a593Smuzhiyun ret = priv->hdl.error;
1060*4882a593Smuzhiyun goto ectlhdlfree;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun v4l2_ctrl_auto_cluster(2, &priv->autogain, 0, true);
1064*4882a593Smuzhiyun v4l2_ctrl_auto_cluster(3, &priv->autowb, 0, true);
1065*4882a593Smuzhiyun v4l2_ctrl_auto_cluster(2, &priv->autoexposure,
1066*4882a593Smuzhiyun V4L2_EXPOSURE_MANUAL, true);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun priv->rect.left = DEF_HSTRT << 1;
1069*4882a593Smuzhiyun priv->rect.top = DEF_VSTRT << 1;
1070*4882a593Smuzhiyun priv->rect.width = W_CIF;
1071*4882a593Smuzhiyun priv->rect.height = H_CIF;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun /* Hardware default frame interval */
1074*4882a593Smuzhiyun priv->tpf.numerator = GET_CLKRC_DIV(DEF_CLKRC);
1075*4882a593Smuzhiyun priv->tpf.denominator = FRAME_RATE_MAX;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun priv->subdev.internal_ops = &ov6650_internal_ops;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun ret = v4l2_async_register_subdev(&priv->subdev);
1080*4882a593Smuzhiyun if (!ret)
1081*4882a593Smuzhiyun return 0;
1082*4882a593Smuzhiyun ectlhdlfree:
1083*4882a593Smuzhiyun v4l2_ctrl_handler_free(&priv->hdl);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun return ret;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
ov6650_remove(struct i2c_client * client)1088*4882a593Smuzhiyun static int ov6650_remove(struct i2c_client *client)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun struct ov6650 *priv = to_ov6650(client);
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun v4l2_clk_put(priv->clk);
1093*4882a593Smuzhiyun v4l2_async_unregister_subdev(&priv->subdev);
1094*4882a593Smuzhiyun v4l2_ctrl_handler_free(&priv->hdl);
1095*4882a593Smuzhiyun return 0;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun static const struct i2c_device_id ov6650_id[] = {
1099*4882a593Smuzhiyun { "ov6650", 0 },
1100*4882a593Smuzhiyun { }
1101*4882a593Smuzhiyun };
1102*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, ov6650_id);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun static struct i2c_driver ov6650_i2c_driver = {
1105*4882a593Smuzhiyun .driver = {
1106*4882a593Smuzhiyun .name = "ov6650",
1107*4882a593Smuzhiyun },
1108*4882a593Smuzhiyun .probe = ov6650_probe,
1109*4882a593Smuzhiyun .remove = ov6650_remove,
1110*4882a593Smuzhiyun .id_table = ov6650_id,
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun module_i2c_driver(ov6650_i2c_driver);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun MODULE_DESCRIPTION("V4L2 subdevice driver for OmniVision OV6650 camera sensor");
1116*4882a593Smuzhiyun MODULE_AUTHOR("Janusz Krzysztofik <jmkrzyszt@gmail.com");
1117*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1118