xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/ov2740.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2020 Intel Corporation.
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <asm/unaligned.h>
5*4882a593Smuzhiyun #include <linux/acpi.h>
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/i2c.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/pm_runtime.h>
10*4882a593Smuzhiyun #include <linux/nvmem-provider.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
13*4882a593Smuzhiyun #include <media/v4l2-device.h>
14*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define OV2740_LINK_FREQ_360MHZ		360000000ULL
17*4882a593Smuzhiyun #define OV2740_SCLK			72000000LL
18*4882a593Smuzhiyun #define OV2740_MCLK			19200000
19*4882a593Smuzhiyun #define OV2740_DATA_LANES		2
20*4882a593Smuzhiyun #define OV2740_RGB_DEPTH		10
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define OV2740_REG_CHIP_ID		0x300a
23*4882a593Smuzhiyun #define OV2740_CHIP_ID			0x2740
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define OV2740_REG_MODE_SELECT		0x0100
26*4882a593Smuzhiyun #define OV2740_MODE_STANDBY		0x00
27*4882a593Smuzhiyun #define OV2740_MODE_STREAMING		0x01
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* vertical-timings from sensor */
30*4882a593Smuzhiyun #define OV2740_REG_VTS			0x380e
31*4882a593Smuzhiyun #define OV2740_VTS_DEF			0x088a
32*4882a593Smuzhiyun #define OV2740_VTS_MIN			0x0460
33*4882a593Smuzhiyun #define OV2740_VTS_MAX			0x7fff
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* horizontal-timings from sensor */
36*4882a593Smuzhiyun #define OV2740_REG_HTS			0x380c
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Exposure controls from sensor */
39*4882a593Smuzhiyun #define OV2740_REG_EXPOSURE		0x3500
40*4882a593Smuzhiyun #define OV2740_EXPOSURE_MIN		8
41*4882a593Smuzhiyun #define OV2740_EXPOSURE_MAX_MARGIN	8
42*4882a593Smuzhiyun #define OV2740_EXPOSURE_STEP		1
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* Analog gain controls from sensor */
45*4882a593Smuzhiyun #define OV2740_REG_ANALOG_GAIN		0x3508
46*4882a593Smuzhiyun #define OV2740_ANAL_GAIN_MIN		128
47*4882a593Smuzhiyun #define OV2740_ANAL_GAIN_MAX		1983
48*4882a593Smuzhiyun #define OV2740_ANAL_GAIN_STEP		1
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* Digital gain controls from sensor */
51*4882a593Smuzhiyun #define OV2740_REG_MWB_R_GAIN		0x500a
52*4882a593Smuzhiyun #define OV2740_REG_MWB_G_GAIN		0x500c
53*4882a593Smuzhiyun #define OV2740_REG_MWB_B_GAIN		0x500e
54*4882a593Smuzhiyun #define OV2740_DGTL_GAIN_MIN		0
55*4882a593Smuzhiyun #define OV2740_DGTL_GAIN_MAX		4095
56*4882a593Smuzhiyun #define OV2740_DGTL_GAIN_STEP		1
57*4882a593Smuzhiyun #define OV2740_DGTL_GAIN_DEFAULT	1024
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* Test Pattern Control */
60*4882a593Smuzhiyun #define OV2740_REG_TEST_PATTERN		0x5040
61*4882a593Smuzhiyun #define OV2740_TEST_PATTERN_ENABLE	BIT(7)
62*4882a593Smuzhiyun #define OV2740_TEST_PATTERN_BAR_SHIFT	2
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* ISP CTRL00 */
65*4882a593Smuzhiyun #define OV2740_REG_ISP_CTRL00		0x5000
66*4882a593Smuzhiyun /* ISP CTRL01 */
67*4882a593Smuzhiyun #define OV2740_REG_ISP_CTRL01		0x5001
68*4882a593Smuzhiyun /* Customer Addresses: 0x7010 - 0x710F */
69*4882a593Smuzhiyun #define CUSTOMER_USE_OTP_SIZE		0x100
70*4882a593Smuzhiyun /* OTP registers from sensor */
71*4882a593Smuzhiyun #define OV2740_REG_OTP_CUSTOMER		0x7010
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun struct nvm_data {
74*4882a593Smuzhiyun 	char *nvm_buffer;
75*4882a593Smuzhiyun 	struct nvmem_device *nvmem;
76*4882a593Smuzhiyun 	struct regmap *regmap;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun enum {
80*4882a593Smuzhiyun 	OV2740_LINK_FREQ_360MHZ_INDEX,
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun struct ov2740_reg {
84*4882a593Smuzhiyun 	u16 address;
85*4882a593Smuzhiyun 	u8 val;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun struct ov2740_reg_list {
89*4882a593Smuzhiyun 	u32 num_of_regs;
90*4882a593Smuzhiyun 	const struct ov2740_reg *regs;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun struct ov2740_link_freq_config {
94*4882a593Smuzhiyun 	const struct ov2740_reg_list reg_list;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun struct ov2740_mode {
98*4882a593Smuzhiyun 	/* Frame width in pixels */
99*4882a593Smuzhiyun 	u32 width;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Frame height in pixels */
102*4882a593Smuzhiyun 	u32 height;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	/* Horizontal timining size */
105*4882a593Smuzhiyun 	u32 hts;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* Default vertical timining size */
108*4882a593Smuzhiyun 	u32 vts_def;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* Min vertical timining size */
111*4882a593Smuzhiyun 	u32 vts_min;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* Link frequency needed for this resolution */
114*4882a593Smuzhiyun 	u32 link_freq_index;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* Sensor register settings for this resolution */
117*4882a593Smuzhiyun 	const struct ov2740_reg_list reg_list;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const struct ov2740_reg mipi_data_rate_720mbps[] = {
121*4882a593Smuzhiyun 	{0x0103, 0x01},
122*4882a593Smuzhiyun 	{0x0302, 0x4b},
123*4882a593Smuzhiyun 	{0x030d, 0x4b},
124*4882a593Smuzhiyun 	{0x030e, 0x02},
125*4882a593Smuzhiyun 	{0x030a, 0x01},
126*4882a593Smuzhiyun 	{0x0312, 0x11},
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun static const struct ov2740_reg mode_1932x1092_regs[] = {
130*4882a593Smuzhiyun 	{0x3000, 0x00},
131*4882a593Smuzhiyun 	{0x3018, 0x32},
132*4882a593Smuzhiyun 	{0x3031, 0x0a},
133*4882a593Smuzhiyun 	{0x3080, 0x08},
134*4882a593Smuzhiyun 	{0x3083, 0xB4},
135*4882a593Smuzhiyun 	{0x3103, 0x00},
136*4882a593Smuzhiyun 	{0x3104, 0x01},
137*4882a593Smuzhiyun 	{0x3106, 0x01},
138*4882a593Smuzhiyun 	{0x3500, 0x00},
139*4882a593Smuzhiyun 	{0x3501, 0x44},
140*4882a593Smuzhiyun 	{0x3502, 0x40},
141*4882a593Smuzhiyun 	{0x3503, 0x88},
142*4882a593Smuzhiyun 	{0x3507, 0x00},
143*4882a593Smuzhiyun 	{0x3508, 0x00},
144*4882a593Smuzhiyun 	{0x3509, 0x80},
145*4882a593Smuzhiyun 	{0x350c, 0x00},
146*4882a593Smuzhiyun 	{0x350d, 0x80},
147*4882a593Smuzhiyun 	{0x3510, 0x00},
148*4882a593Smuzhiyun 	{0x3511, 0x00},
149*4882a593Smuzhiyun 	{0x3512, 0x20},
150*4882a593Smuzhiyun 	{0x3632, 0x00},
151*4882a593Smuzhiyun 	{0x3633, 0x10},
152*4882a593Smuzhiyun 	{0x3634, 0x10},
153*4882a593Smuzhiyun 	{0x3635, 0x10},
154*4882a593Smuzhiyun 	{0x3645, 0x13},
155*4882a593Smuzhiyun 	{0x3646, 0x81},
156*4882a593Smuzhiyun 	{0x3636, 0x10},
157*4882a593Smuzhiyun 	{0x3651, 0x0a},
158*4882a593Smuzhiyun 	{0x3656, 0x02},
159*4882a593Smuzhiyun 	{0x3659, 0x04},
160*4882a593Smuzhiyun 	{0x365a, 0xda},
161*4882a593Smuzhiyun 	{0x365b, 0xa2},
162*4882a593Smuzhiyun 	{0x365c, 0x04},
163*4882a593Smuzhiyun 	{0x365d, 0x1d},
164*4882a593Smuzhiyun 	{0x365e, 0x1a},
165*4882a593Smuzhiyun 	{0x3662, 0xd7},
166*4882a593Smuzhiyun 	{0x3667, 0x78},
167*4882a593Smuzhiyun 	{0x3669, 0x0a},
168*4882a593Smuzhiyun 	{0x366a, 0x92},
169*4882a593Smuzhiyun 	{0x3700, 0x54},
170*4882a593Smuzhiyun 	{0x3702, 0x10},
171*4882a593Smuzhiyun 	{0x3706, 0x42},
172*4882a593Smuzhiyun 	{0x3709, 0x30},
173*4882a593Smuzhiyun 	{0x370b, 0xc2},
174*4882a593Smuzhiyun 	{0x3714, 0x63},
175*4882a593Smuzhiyun 	{0x3715, 0x01},
176*4882a593Smuzhiyun 	{0x3716, 0x00},
177*4882a593Smuzhiyun 	{0x371a, 0x3e},
178*4882a593Smuzhiyun 	{0x3732, 0x0e},
179*4882a593Smuzhiyun 	{0x3733, 0x10},
180*4882a593Smuzhiyun 	{0x375f, 0x0e},
181*4882a593Smuzhiyun 	{0x3768, 0x30},
182*4882a593Smuzhiyun 	{0x3769, 0x44},
183*4882a593Smuzhiyun 	{0x376a, 0x22},
184*4882a593Smuzhiyun 	{0x377b, 0x20},
185*4882a593Smuzhiyun 	{0x377c, 0x00},
186*4882a593Smuzhiyun 	{0x377d, 0x0c},
187*4882a593Smuzhiyun 	{0x3798, 0x00},
188*4882a593Smuzhiyun 	{0x37a1, 0x55},
189*4882a593Smuzhiyun 	{0x37a8, 0x6d},
190*4882a593Smuzhiyun 	{0x37c2, 0x04},
191*4882a593Smuzhiyun 	{0x37c5, 0x00},
192*4882a593Smuzhiyun 	{0x37c8, 0x00},
193*4882a593Smuzhiyun 	{0x3800, 0x00},
194*4882a593Smuzhiyun 	{0x3801, 0x00},
195*4882a593Smuzhiyun 	{0x3802, 0x00},
196*4882a593Smuzhiyun 	{0x3803, 0x00},
197*4882a593Smuzhiyun 	{0x3804, 0x07},
198*4882a593Smuzhiyun 	{0x3805, 0x8f},
199*4882a593Smuzhiyun 	{0x3806, 0x04},
200*4882a593Smuzhiyun 	{0x3807, 0x47},
201*4882a593Smuzhiyun 	{0x3808, 0x07},
202*4882a593Smuzhiyun 	{0x3809, 0x88},
203*4882a593Smuzhiyun 	{0x380a, 0x04},
204*4882a593Smuzhiyun 	{0x380b, 0x40},
205*4882a593Smuzhiyun 	{0x380c, 0x04},
206*4882a593Smuzhiyun 	{0x380d, 0x38},
207*4882a593Smuzhiyun 	{0x380e, 0x04},
208*4882a593Smuzhiyun 	{0x380f, 0x60},
209*4882a593Smuzhiyun 	{0x3810, 0x00},
210*4882a593Smuzhiyun 	{0x3811, 0x04},
211*4882a593Smuzhiyun 	{0x3812, 0x00},
212*4882a593Smuzhiyun 	{0x3813, 0x04},
213*4882a593Smuzhiyun 	{0x3814, 0x01},
214*4882a593Smuzhiyun 	{0x3815, 0x01},
215*4882a593Smuzhiyun 	{0x3820, 0x80},
216*4882a593Smuzhiyun 	{0x3821, 0x46},
217*4882a593Smuzhiyun 	{0x3822, 0x84},
218*4882a593Smuzhiyun 	{0x3829, 0x00},
219*4882a593Smuzhiyun 	{0x382a, 0x01},
220*4882a593Smuzhiyun 	{0x382b, 0x01},
221*4882a593Smuzhiyun 	{0x3830, 0x04},
222*4882a593Smuzhiyun 	{0x3836, 0x01},
223*4882a593Smuzhiyun 	{0x3837, 0x08},
224*4882a593Smuzhiyun 	{0x3839, 0x01},
225*4882a593Smuzhiyun 	{0x383a, 0x00},
226*4882a593Smuzhiyun 	{0x383b, 0x08},
227*4882a593Smuzhiyun 	{0x383c, 0x00},
228*4882a593Smuzhiyun 	{0x3f0b, 0x00},
229*4882a593Smuzhiyun 	{0x4001, 0x20},
230*4882a593Smuzhiyun 	{0x4009, 0x07},
231*4882a593Smuzhiyun 	{0x4003, 0x10},
232*4882a593Smuzhiyun 	{0x4010, 0xe0},
233*4882a593Smuzhiyun 	{0x4016, 0x00},
234*4882a593Smuzhiyun 	{0x4017, 0x10},
235*4882a593Smuzhiyun 	{0x4044, 0x02},
236*4882a593Smuzhiyun 	{0x4304, 0x08},
237*4882a593Smuzhiyun 	{0x4307, 0x30},
238*4882a593Smuzhiyun 	{0x4320, 0x80},
239*4882a593Smuzhiyun 	{0x4322, 0x00},
240*4882a593Smuzhiyun 	{0x4323, 0x00},
241*4882a593Smuzhiyun 	{0x4324, 0x00},
242*4882a593Smuzhiyun 	{0x4325, 0x00},
243*4882a593Smuzhiyun 	{0x4326, 0x00},
244*4882a593Smuzhiyun 	{0x4327, 0x00},
245*4882a593Smuzhiyun 	{0x4328, 0x00},
246*4882a593Smuzhiyun 	{0x4329, 0x00},
247*4882a593Smuzhiyun 	{0x432c, 0x03},
248*4882a593Smuzhiyun 	{0x432d, 0x81},
249*4882a593Smuzhiyun 	{0x4501, 0x84},
250*4882a593Smuzhiyun 	{0x4502, 0x40},
251*4882a593Smuzhiyun 	{0x4503, 0x18},
252*4882a593Smuzhiyun 	{0x4504, 0x04},
253*4882a593Smuzhiyun 	{0x4508, 0x02},
254*4882a593Smuzhiyun 	{0x4601, 0x10},
255*4882a593Smuzhiyun 	{0x4800, 0x00},
256*4882a593Smuzhiyun 	{0x4816, 0x52},
257*4882a593Smuzhiyun 	{0x4837, 0x16},
258*4882a593Smuzhiyun 	{0x5000, 0x7f},
259*4882a593Smuzhiyun 	{0x5001, 0x00},
260*4882a593Smuzhiyun 	{0x5005, 0x38},
261*4882a593Smuzhiyun 	{0x501e, 0x0d},
262*4882a593Smuzhiyun 	{0x5040, 0x00},
263*4882a593Smuzhiyun 	{0x5901, 0x00},
264*4882a593Smuzhiyun 	{0x3800, 0x00},
265*4882a593Smuzhiyun 	{0x3801, 0x00},
266*4882a593Smuzhiyun 	{0x3802, 0x00},
267*4882a593Smuzhiyun 	{0x3803, 0x00},
268*4882a593Smuzhiyun 	{0x3804, 0x07},
269*4882a593Smuzhiyun 	{0x3805, 0x8f},
270*4882a593Smuzhiyun 	{0x3806, 0x04},
271*4882a593Smuzhiyun 	{0x3807, 0x47},
272*4882a593Smuzhiyun 	{0x3808, 0x07},
273*4882a593Smuzhiyun 	{0x3809, 0x8c},
274*4882a593Smuzhiyun 	{0x380a, 0x04},
275*4882a593Smuzhiyun 	{0x380b, 0x44},
276*4882a593Smuzhiyun 	{0x3810, 0x00},
277*4882a593Smuzhiyun 	{0x3811, 0x00},
278*4882a593Smuzhiyun 	{0x3812, 0x00},
279*4882a593Smuzhiyun 	{0x3813, 0x01},
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun static const char * const ov2740_test_pattern_menu[] = {
283*4882a593Smuzhiyun 	"Disabled",
284*4882a593Smuzhiyun 	"Color Bar",
285*4882a593Smuzhiyun 	"Top-Bottom Darker Color Bar",
286*4882a593Smuzhiyun 	"Right-Left Darker Color Bar",
287*4882a593Smuzhiyun 	"Bottom-Top Darker Color Bar",
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
291*4882a593Smuzhiyun 	OV2740_LINK_FREQ_360MHZ,
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static const struct ov2740_link_freq_config link_freq_configs[] = {
295*4882a593Smuzhiyun 	[OV2740_LINK_FREQ_360MHZ_INDEX] = {
296*4882a593Smuzhiyun 		.reg_list = {
297*4882a593Smuzhiyun 			.num_of_regs = ARRAY_SIZE(mipi_data_rate_720mbps),
298*4882a593Smuzhiyun 			.regs = mipi_data_rate_720mbps,
299*4882a593Smuzhiyun 		}
300*4882a593Smuzhiyun 	},
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static const struct ov2740_mode supported_modes[] = {
304*4882a593Smuzhiyun 	{
305*4882a593Smuzhiyun 		.width = 1932,
306*4882a593Smuzhiyun 		.height = 1092,
307*4882a593Smuzhiyun 		.hts = 1080,
308*4882a593Smuzhiyun 		.vts_def = OV2740_VTS_DEF,
309*4882a593Smuzhiyun 		.vts_min = OV2740_VTS_MIN,
310*4882a593Smuzhiyun 		.reg_list = {
311*4882a593Smuzhiyun 			.num_of_regs = ARRAY_SIZE(mode_1932x1092_regs),
312*4882a593Smuzhiyun 			.regs = mode_1932x1092_regs,
313*4882a593Smuzhiyun 		},
314*4882a593Smuzhiyun 		.link_freq_index = OV2740_LINK_FREQ_360MHZ_INDEX,
315*4882a593Smuzhiyun 	},
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun struct ov2740 {
319*4882a593Smuzhiyun 	struct v4l2_subdev sd;
320*4882a593Smuzhiyun 	struct media_pad pad;
321*4882a593Smuzhiyun 	struct v4l2_ctrl_handler ctrl_handler;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	/* V4L2 Controls */
324*4882a593Smuzhiyun 	struct v4l2_ctrl *link_freq;
325*4882a593Smuzhiyun 	struct v4l2_ctrl *pixel_rate;
326*4882a593Smuzhiyun 	struct v4l2_ctrl *vblank;
327*4882a593Smuzhiyun 	struct v4l2_ctrl *hblank;
328*4882a593Smuzhiyun 	struct v4l2_ctrl *exposure;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* Current mode */
331*4882a593Smuzhiyun 	const struct ov2740_mode *cur_mode;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* To serialize asynchronus callbacks */
334*4882a593Smuzhiyun 	struct mutex mutex;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* Streaming on/off */
337*4882a593Smuzhiyun 	bool streaming;
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
to_ov2740(struct v4l2_subdev * subdev)340*4882a593Smuzhiyun static inline struct ov2740 *to_ov2740(struct v4l2_subdev *subdev)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	return container_of(subdev, struct ov2740, sd);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
to_pixel_rate(u32 f_index)345*4882a593Smuzhiyun static u64 to_pixel_rate(u32 f_index)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	u64 pixel_rate = link_freq_menu_items[f_index] * 2 * OV2740_DATA_LANES;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	do_div(pixel_rate, OV2740_RGB_DEPTH);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	return pixel_rate;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
to_pixels_per_line(u32 hts,u32 f_index)354*4882a593Smuzhiyun static u64 to_pixels_per_line(u32 hts, u32 f_index)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	u64 ppl = hts * to_pixel_rate(f_index);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	do_div(ppl, OV2740_SCLK);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	return ppl;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
ov2740_read_reg(struct ov2740 * ov2740,u16 reg,u16 len,u32 * val)363*4882a593Smuzhiyun static int ov2740_read_reg(struct ov2740 *ov2740, u16 reg, u16 len, u32 *val)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&ov2740->sd);
366*4882a593Smuzhiyun 	struct i2c_msg msgs[2];
367*4882a593Smuzhiyun 	u8 addr_buf[2];
368*4882a593Smuzhiyun 	u8 data_buf[4] = {0};
369*4882a593Smuzhiyun 	int ret = 0;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	if (len > sizeof(data_buf))
372*4882a593Smuzhiyun 		return -EINVAL;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	put_unaligned_be16(reg, addr_buf);
375*4882a593Smuzhiyun 	msgs[0].addr = client->addr;
376*4882a593Smuzhiyun 	msgs[0].flags = 0;
377*4882a593Smuzhiyun 	msgs[0].len = sizeof(addr_buf);
378*4882a593Smuzhiyun 	msgs[0].buf = addr_buf;
379*4882a593Smuzhiyun 	msgs[1].addr = client->addr;
380*4882a593Smuzhiyun 	msgs[1].flags = I2C_M_RD;
381*4882a593Smuzhiyun 	msgs[1].len = len;
382*4882a593Smuzhiyun 	msgs[1].buf = &data_buf[sizeof(data_buf) - len];
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
385*4882a593Smuzhiyun 	if (ret != ARRAY_SIZE(msgs))
386*4882a593Smuzhiyun 		return ret < 0 ? ret : -EIO;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	*val = get_unaligned_be32(data_buf);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
ov2740_write_reg(struct ov2740 * ov2740,u16 reg,u16 len,u32 val)393*4882a593Smuzhiyun static int ov2740_write_reg(struct ov2740 *ov2740, u16 reg, u16 len, u32 val)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&ov2740->sd);
396*4882a593Smuzhiyun 	u8 buf[6];
397*4882a593Smuzhiyun 	int ret = 0;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	if (len > 4)
400*4882a593Smuzhiyun 		return -EINVAL;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	put_unaligned_be16(reg, buf);
403*4882a593Smuzhiyun 	put_unaligned_be32(val << 8 * (4 - len), buf + 2);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	ret = i2c_master_send(client, buf, len + 2);
406*4882a593Smuzhiyun 	if (ret != len + 2)
407*4882a593Smuzhiyun 		return ret < 0 ? ret : -EIO;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	return 0;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
ov2740_write_reg_list(struct ov2740 * ov2740,const struct ov2740_reg_list * r_list)412*4882a593Smuzhiyun static int ov2740_write_reg_list(struct ov2740 *ov2740,
413*4882a593Smuzhiyun 				 const struct ov2740_reg_list *r_list)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&ov2740->sd);
416*4882a593Smuzhiyun 	unsigned int i;
417*4882a593Smuzhiyun 	int ret = 0;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	for (i = 0; i < r_list->num_of_regs; i++) {
420*4882a593Smuzhiyun 		ret = ov2740_write_reg(ov2740, r_list->regs[i].address, 1,
421*4882a593Smuzhiyun 				       r_list->regs[i].val);
422*4882a593Smuzhiyun 		if (ret) {
423*4882a593Smuzhiyun 			dev_err_ratelimited(&client->dev,
424*4882a593Smuzhiyun 					    "write reg 0x%4.4x return err = %d",
425*4882a593Smuzhiyun 					    r_list->regs[i].address, ret);
426*4882a593Smuzhiyun 			return ret;
427*4882a593Smuzhiyun 		}
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
ov2740_update_digital_gain(struct ov2740 * ov2740,u32 d_gain)433*4882a593Smuzhiyun static int ov2740_update_digital_gain(struct ov2740 *ov2740, u32 d_gain)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	int ret = 0;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	ret = ov2740_write_reg(ov2740, OV2740_REG_MWB_R_GAIN, 2, d_gain);
438*4882a593Smuzhiyun 	if (ret)
439*4882a593Smuzhiyun 		return ret;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	ret = ov2740_write_reg(ov2740, OV2740_REG_MWB_G_GAIN, 2, d_gain);
442*4882a593Smuzhiyun 	if (ret)
443*4882a593Smuzhiyun 		return ret;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return ov2740_write_reg(ov2740, OV2740_REG_MWB_B_GAIN, 2, d_gain);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
ov2740_test_pattern(struct ov2740 * ov2740,u32 pattern)448*4882a593Smuzhiyun static int ov2740_test_pattern(struct ov2740 *ov2740, u32 pattern)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	if (pattern)
451*4882a593Smuzhiyun 		pattern = (pattern - 1) << OV2740_TEST_PATTERN_BAR_SHIFT |
452*4882a593Smuzhiyun 			  OV2740_TEST_PATTERN_ENABLE;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	return ov2740_write_reg(ov2740, OV2740_REG_TEST_PATTERN, 1, pattern);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
ov2740_set_ctrl(struct v4l2_ctrl * ctrl)457*4882a593Smuzhiyun static int ov2740_set_ctrl(struct v4l2_ctrl *ctrl)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	struct ov2740 *ov2740 = container_of(ctrl->handler,
460*4882a593Smuzhiyun 					     struct ov2740, ctrl_handler);
461*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&ov2740->sd);
462*4882a593Smuzhiyun 	s64 exposure_max;
463*4882a593Smuzhiyun 	int ret = 0;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* Propagate change of current control to all related controls */
466*4882a593Smuzhiyun 	if (ctrl->id == V4L2_CID_VBLANK) {
467*4882a593Smuzhiyun 		/* Update max exposure while meeting expected vblanking */
468*4882a593Smuzhiyun 		exposure_max = ov2740->cur_mode->height + ctrl->val -
469*4882a593Smuzhiyun 			       OV2740_EXPOSURE_MAX_MARGIN;
470*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(ov2740->exposure,
471*4882a593Smuzhiyun 					 ov2740->exposure->minimum,
472*4882a593Smuzhiyun 					 exposure_max, ov2740->exposure->step,
473*4882a593Smuzhiyun 					 exposure_max);
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/* V4L2 controls values will be applied only when power is already up */
477*4882a593Smuzhiyun 	if (!pm_runtime_get_if_in_use(&client->dev))
478*4882a593Smuzhiyun 		return 0;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	switch (ctrl->id) {
481*4882a593Smuzhiyun 	case V4L2_CID_ANALOGUE_GAIN:
482*4882a593Smuzhiyun 		ret = ov2740_write_reg(ov2740, OV2740_REG_ANALOG_GAIN, 2,
483*4882a593Smuzhiyun 				       ctrl->val);
484*4882a593Smuzhiyun 		break;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	case V4L2_CID_DIGITAL_GAIN:
487*4882a593Smuzhiyun 		ret = ov2740_update_digital_gain(ov2740, ctrl->val);
488*4882a593Smuzhiyun 		break;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE:
491*4882a593Smuzhiyun 		/* 4 least significant bits of expsoure are fractional part */
492*4882a593Smuzhiyun 		ret = ov2740_write_reg(ov2740, OV2740_REG_EXPOSURE, 3,
493*4882a593Smuzhiyun 				       ctrl->val << 4);
494*4882a593Smuzhiyun 		break;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
497*4882a593Smuzhiyun 		ret = ov2740_write_reg(ov2740, OV2740_REG_VTS, 2,
498*4882a593Smuzhiyun 				       ov2740->cur_mode->height + ctrl->val);
499*4882a593Smuzhiyun 		break;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	case V4L2_CID_TEST_PATTERN:
502*4882a593Smuzhiyun 		ret = ov2740_test_pattern(ov2740, ctrl->val);
503*4882a593Smuzhiyun 		break;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	default:
506*4882a593Smuzhiyun 		ret = -EINVAL;
507*4882a593Smuzhiyun 		break;
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	pm_runtime_put(&client->dev);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	return ret;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun static const struct v4l2_ctrl_ops ov2740_ctrl_ops = {
516*4882a593Smuzhiyun 	.s_ctrl = ov2740_set_ctrl,
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun 
ov2740_init_controls(struct ov2740 * ov2740)519*4882a593Smuzhiyun static int ov2740_init_controls(struct ov2740 *ov2740)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	struct v4l2_ctrl_handler *ctrl_hdlr;
522*4882a593Smuzhiyun 	const struct ov2740_mode *cur_mode;
523*4882a593Smuzhiyun 	s64 exposure_max, h_blank, pixel_rate;
524*4882a593Smuzhiyun 	u32 vblank_min, vblank_max, vblank_default;
525*4882a593Smuzhiyun 	int size;
526*4882a593Smuzhiyun 	int ret = 0;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	ctrl_hdlr = &ov2740->ctrl_handler;
529*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_init(ctrl_hdlr, 8);
530*4882a593Smuzhiyun 	if (ret)
531*4882a593Smuzhiyun 		return ret;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	ctrl_hdlr->lock = &ov2740->mutex;
534*4882a593Smuzhiyun 	cur_mode = ov2740->cur_mode;
535*4882a593Smuzhiyun 	size = ARRAY_SIZE(link_freq_menu_items);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	ov2740->link_freq = v4l2_ctrl_new_int_menu(ctrl_hdlr, &ov2740_ctrl_ops,
538*4882a593Smuzhiyun 						   V4L2_CID_LINK_FREQ,
539*4882a593Smuzhiyun 						   size - 1, 0,
540*4882a593Smuzhiyun 						   link_freq_menu_items);
541*4882a593Smuzhiyun 	if (ov2740->link_freq)
542*4882a593Smuzhiyun 		ov2740->link_freq->flags |= V4L2_CTRL_FLAG_READ_ONLY;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	pixel_rate = to_pixel_rate(OV2740_LINK_FREQ_360MHZ_INDEX);
545*4882a593Smuzhiyun 	ov2740->pixel_rate = v4l2_ctrl_new_std(ctrl_hdlr, &ov2740_ctrl_ops,
546*4882a593Smuzhiyun 					       V4L2_CID_PIXEL_RATE, 0,
547*4882a593Smuzhiyun 					       pixel_rate, 1, pixel_rate);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	vblank_min = cur_mode->vts_min - cur_mode->height;
550*4882a593Smuzhiyun 	vblank_max = OV2740_VTS_MAX - cur_mode->height;
551*4882a593Smuzhiyun 	vblank_default = cur_mode->vts_def - cur_mode->height;
552*4882a593Smuzhiyun 	ov2740->vblank = v4l2_ctrl_new_std(ctrl_hdlr, &ov2740_ctrl_ops,
553*4882a593Smuzhiyun 					   V4L2_CID_VBLANK, vblank_min,
554*4882a593Smuzhiyun 					   vblank_max, 1, vblank_default);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	h_blank = to_pixels_per_line(cur_mode->hts, cur_mode->link_freq_index);
557*4882a593Smuzhiyun 	h_blank -= cur_mode->width;
558*4882a593Smuzhiyun 	ov2740->hblank = v4l2_ctrl_new_std(ctrl_hdlr, &ov2740_ctrl_ops,
559*4882a593Smuzhiyun 					   V4L2_CID_HBLANK, h_blank, h_blank, 1,
560*4882a593Smuzhiyun 					   h_blank);
561*4882a593Smuzhiyun 	if (ov2740->hblank)
562*4882a593Smuzhiyun 		ov2740->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	v4l2_ctrl_new_std(ctrl_hdlr, &ov2740_ctrl_ops, V4L2_CID_ANALOGUE_GAIN,
565*4882a593Smuzhiyun 			  OV2740_ANAL_GAIN_MIN, OV2740_ANAL_GAIN_MAX,
566*4882a593Smuzhiyun 			  OV2740_ANAL_GAIN_STEP, OV2740_ANAL_GAIN_MIN);
567*4882a593Smuzhiyun 	v4l2_ctrl_new_std(ctrl_hdlr, &ov2740_ctrl_ops, V4L2_CID_DIGITAL_GAIN,
568*4882a593Smuzhiyun 			  OV2740_DGTL_GAIN_MIN, OV2740_DGTL_GAIN_MAX,
569*4882a593Smuzhiyun 			  OV2740_DGTL_GAIN_STEP, OV2740_DGTL_GAIN_DEFAULT);
570*4882a593Smuzhiyun 	exposure_max = cur_mode->vts_def - OV2740_EXPOSURE_MAX_MARGIN;
571*4882a593Smuzhiyun 	ov2740->exposure = v4l2_ctrl_new_std(ctrl_hdlr, &ov2740_ctrl_ops,
572*4882a593Smuzhiyun 					     V4L2_CID_EXPOSURE,
573*4882a593Smuzhiyun 					     OV2740_EXPOSURE_MIN, exposure_max,
574*4882a593Smuzhiyun 					     OV2740_EXPOSURE_STEP,
575*4882a593Smuzhiyun 					     exposure_max);
576*4882a593Smuzhiyun 	v4l2_ctrl_new_std_menu_items(ctrl_hdlr, &ov2740_ctrl_ops,
577*4882a593Smuzhiyun 				     V4L2_CID_TEST_PATTERN,
578*4882a593Smuzhiyun 				     ARRAY_SIZE(ov2740_test_pattern_menu) - 1,
579*4882a593Smuzhiyun 				     0, 0, ov2740_test_pattern_menu);
580*4882a593Smuzhiyun 	if (ctrl_hdlr->error)
581*4882a593Smuzhiyun 		return ctrl_hdlr->error;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	ov2740->sd.ctrl_handler = ctrl_hdlr;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
ov2740_update_pad_format(const struct ov2740_mode * mode,struct v4l2_mbus_framefmt * fmt)588*4882a593Smuzhiyun static void ov2740_update_pad_format(const struct ov2740_mode *mode,
589*4882a593Smuzhiyun 				     struct v4l2_mbus_framefmt *fmt)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	fmt->width = mode->width;
592*4882a593Smuzhiyun 	fmt->height = mode->height;
593*4882a593Smuzhiyun 	fmt->code = MEDIA_BUS_FMT_SGRBG10_1X10;
594*4882a593Smuzhiyun 	fmt->field = V4L2_FIELD_NONE;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
ov2740_start_streaming(struct ov2740 * ov2740)597*4882a593Smuzhiyun static int ov2740_start_streaming(struct ov2740 *ov2740)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&ov2740->sd);
600*4882a593Smuzhiyun 	const struct ov2740_reg_list *reg_list;
601*4882a593Smuzhiyun 	int link_freq_index;
602*4882a593Smuzhiyun 	int ret = 0;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	link_freq_index = ov2740->cur_mode->link_freq_index;
605*4882a593Smuzhiyun 	reg_list = &link_freq_configs[link_freq_index].reg_list;
606*4882a593Smuzhiyun 	ret = ov2740_write_reg_list(ov2740, reg_list);
607*4882a593Smuzhiyun 	if (ret) {
608*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to set plls");
609*4882a593Smuzhiyun 		return ret;
610*4882a593Smuzhiyun 	}
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	reg_list = &ov2740->cur_mode->reg_list;
613*4882a593Smuzhiyun 	ret = ov2740_write_reg_list(ov2740, reg_list);
614*4882a593Smuzhiyun 	if (ret) {
615*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to set mode");
616*4882a593Smuzhiyun 		return ret;
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	ret = __v4l2_ctrl_handler_setup(ov2740->sd.ctrl_handler);
620*4882a593Smuzhiyun 	if (ret)
621*4882a593Smuzhiyun 		return ret;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	ret = ov2740_write_reg(ov2740, OV2740_REG_MODE_SELECT, 1,
624*4882a593Smuzhiyun 			       OV2740_MODE_STREAMING);
625*4882a593Smuzhiyun 	if (ret)
626*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to start streaming");
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	return ret;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun 
ov2740_stop_streaming(struct ov2740 * ov2740)631*4882a593Smuzhiyun static void ov2740_stop_streaming(struct ov2740 *ov2740)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&ov2740->sd);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	if (ov2740_write_reg(ov2740, OV2740_REG_MODE_SELECT, 1,
636*4882a593Smuzhiyun 			     OV2740_MODE_STANDBY))
637*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to stop streaming");
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
ov2740_set_stream(struct v4l2_subdev * sd,int enable)640*4882a593Smuzhiyun static int ov2740_set_stream(struct v4l2_subdev *sd, int enable)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	struct ov2740 *ov2740 = to_ov2740(sd);
643*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
644*4882a593Smuzhiyun 	int ret = 0;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	if (ov2740->streaming == enable)
647*4882a593Smuzhiyun 		return 0;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	mutex_lock(&ov2740->mutex);
650*4882a593Smuzhiyun 	if (enable) {
651*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
652*4882a593Smuzhiyun 		if (ret < 0) {
653*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
654*4882a593Smuzhiyun 			mutex_unlock(&ov2740->mutex);
655*4882a593Smuzhiyun 			return ret;
656*4882a593Smuzhiyun 		}
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 		ret = ov2740_start_streaming(ov2740);
659*4882a593Smuzhiyun 		if (ret) {
660*4882a593Smuzhiyun 			enable = 0;
661*4882a593Smuzhiyun 			ov2740_stop_streaming(ov2740);
662*4882a593Smuzhiyun 			pm_runtime_put(&client->dev);
663*4882a593Smuzhiyun 		}
664*4882a593Smuzhiyun 	} else {
665*4882a593Smuzhiyun 		ov2740_stop_streaming(ov2740);
666*4882a593Smuzhiyun 		pm_runtime_put(&client->dev);
667*4882a593Smuzhiyun 	}
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	ov2740->streaming = enable;
670*4882a593Smuzhiyun 	mutex_unlock(&ov2740->mutex);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	return ret;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
ov2740_suspend(struct device * dev)675*4882a593Smuzhiyun static int __maybe_unused ov2740_suspend(struct device *dev)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
678*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
679*4882a593Smuzhiyun 	struct ov2740 *ov2740 = to_ov2740(sd);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	mutex_lock(&ov2740->mutex);
682*4882a593Smuzhiyun 	if (ov2740->streaming)
683*4882a593Smuzhiyun 		ov2740_stop_streaming(ov2740);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	mutex_unlock(&ov2740->mutex);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	return 0;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
ov2740_resume(struct device * dev)690*4882a593Smuzhiyun static int __maybe_unused ov2740_resume(struct device *dev)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
693*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
694*4882a593Smuzhiyun 	struct ov2740 *ov2740 = to_ov2740(sd);
695*4882a593Smuzhiyun 	int ret = 0;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	mutex_lock(&ov2740->mutex);
698*4882a593Smuzhiyun 	if (!ov2740->streaming)
699*4882a593Smuzhiyun 		goto exit;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	ret = ov2740_start_streaming(ov2740);
702*4882a593Smuzhiyun 	if (ret) {
703*4882a593Smuzhiyun 		ov2740->streaming = false;
704*4882a593Smuzhiyun 		ov2740_stop_streaming(ov2740);
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun exit:
708*4882a593Smuzhiyun 	mutex_unlock(&ov2740->mutex);
709*4882a593Smuzhiyun 	return ret;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun 
ov2740_set_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)712*4882a593Smuzhiyun static int ov2740_set_format(struct v4l2_subdev *sd,
713*4882a593Smuzhiyun 			     struct v4l2_subdev_pad_config *cfg,
714*4882a593Smuzhiyun 			     struct v4l2_subdev_format *fmt)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	struct ov2740 *ov2740 = to_ov2740(sd);
717*4882a593Smuzhiyun 	const struct ov2740_mode *mode;
718*4882a593Smuzhiyun 	s32 vblank_def, h_blank;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	mode = v4l2_find_nearest_size(supported_modes,
721*4882a593Smuzhiyun 				      ARRAY_SIZE(supported_modes), width,
722*4882a593Smuzhiyun 				      height, fmt->format.width,
723*4882a593Smuzhiyun 				      fmt->format.height);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	mutex_lock(&ov2740->mutex);
726*4882a593Smuzhiyun 	ov2740_update_pad_format(mode, &fmt->format);
727*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
728*4882a593Smuzhiyun 		*v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
729*4882a593Smuzhiyun 	} else {
730*4882a593Smuzhiyun 		ov2740->cur_mode = mode;
731*4882a593Smuzhiyun 		__v4l2_ctrl_s_ctrl(ov2740->link_freq, mode->link_freq_index);
732*4882a593Smuzhiyun 		__v4l2_ctrl_s_ctrl_int64(ov2740->pixel_rate,
733*4882a593Smuzhiyun 					 to_pixel_rate(mode->link_freq_index));
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 		/* Update limits and set FPS to default */
736*4882a593Smuzhiyun 		vblank_def = mode->vts_def - mode->height;
737*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(ov2740->vblank,
738*4882a593Smuzhiyun 					 mode->vts_min - mode->height,
739*4882a593Smuzhiyun 					 OV2740_VTS_MAX - mode->height, 1,
740*4882a593Smuzhiyun 					 vblank_def);
741*4882a593Smuzhiyun 		__v4l2_ctrl_s_ctrl(ov2740->vblank, vblank_def);
742*4882a593Smuzhiyun 		h_blank = to_pixels_per_line(mode->hts, mode->link_freq_index) -
743*4882a593Smuzhiyun 			  mode->width;
744*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(ov2740->hblank, h_blank, h_blank, 1,
745*4882a593Smuzhiyun 					 h_blank);
746*4882a593Smuzhiyun 	}
747*4882a593Smuzhiyun 	mutex_unlock(&ov2740->mutex);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	return 0;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
ov2740_get_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)752*4882a593Smuzhiyun static int ov2740_get_format(struct v4l2_subdev *sd,
753*4882a593Smuzhiyun 			     struct v4l2_subdev_pad_config *cfg,
754*4882a593Smuzhiyun 			     struct v4l2_subdev_format *fmt)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	struct ov2740 *ov2740 = to_ov2740(sd);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	mutex_lock(&ov2740->mutex);
759*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY)
760*4882a593Smuzhiyun 		fmt->format = *v4l2_subdev_get_try_format(&ov2740->sd, cfg,
761*4882a593Smuzhiyun 							  fmt->pad);
762*4882a593Smuzhiyun 	else
763*4882a593Smuzhiyun 		ov2740_update_pad_format(ov2740->cur_mode, &fmt->format);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	mutex_unlock(&ov2740->mutex);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
ov2740_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)770*4882a593Smuzhiyun static int ov2740_enum_mbus_code(struct v4l2_subdev *sd,
771*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
772*4882a593Smuzhiyun 				 struct v4l2_subdev_mbus_code_enum *code)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	if (code->index > 0)
775*4882a593Smuzhiyun 		return -EINVAL;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	code->code = MEDIA_BUS_FMT_SGRBG10_1X10;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	return 0;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
ov2740_enum_frame_size(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)782*4882a593Smuzhiyun static int ov2740_enum_frame_size(struct v4l2_subdev *sd,
783*4882a593Smuzhiyun 				  struct v4l2_subdev_pad_config *cfg,
784*4882a593Smuzhiyun 				  struct v4l2_subdev_frame_size_enum *fse)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	if (fse->index >= ARRAY_SIZE(supported_modes))
787*4882a593Smuzhiyun 		return -EINVAL;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	if (fse->code != MEDIA_BUS_FMT_SGRBG10_1X10)
790*4882a593Smuzhiyun 		return -EINVAL;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	fse->min_width = supported_modes[fse->index].width;
793*4882a593Smuzhiyun 	fse->max_width = fse->min_width;
794*4882a593Smuzhiyun 	fse->min_height = supported_modes[fse->index].height;
795*4882a593Smuzhiyun 	fse->max_height = fse->min_height;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	return 0;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun 
ov2740_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)800*4882a593Smuzhiyun static int ov2740_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	struct ov2740 *ov2740 = to_ov2740(sd);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	mutex_lock(&ov2740->mutex);
805*4882a593Smuzhiyun 	ov2740_update_pad_format(&supported_modes[0],
806*4882a593Smuzhiyun 				 v4l2_subdev_get_try_format(sd, fh->pad, 0));
807*4882a593Smuzhiyun 	mutex_unlock(&ov2740->mutex);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	return 0;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops ov2740_video_ops = {
813*4882a593Smuzhiyun 	.s_stream = ov2740_set_stream,
814*4882a593Smuzhiyun };
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops ov2740_pad_ops = {
817*4882a593Smuzhiyun 	.set_fmt = ov2740_set_format,
818*4882a593Smuzhiyun 	.get_fmt = ov2740_get_format,
819*4882a593Smuzhiyun 	.enum_mbus_code = ov2740_enum_mbus_code,
820*4882a593Smuzhiyun 	.enum_frame_size = ov2740_enum_frame_size,
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun static const struct v4l2_subdev_ops ov2740_subdev_ops = {
824*4882a593Smuzhiyun 	.video = &ov2740_video_ops,
825*4882a593Smuzhiyun 	.pad = &ov2740_pad_ops,
826*4882a593Smuzhiyun };
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun static const struct media_entity_operations ov2740_subdev_entity_ops = {
829*4882a593Smuzhiyun 	.link_validate = v4l2_subdev_link_validate,
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops ov2740_internal_ops = {
833*4882a593Smuzhiyun 	.open = ov2740_open,
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun 
ov2740_identify_module(struct ov2740 * ov2740)836*4882a593Smuzhiyun static int ov2740_identify_module(struct ov2740 *ov2740)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&ov2740->sd);
839*4882a593Smuzhiyun 	int ret;
840*4882a593Smuzhiyun 	u32 val;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	ret = ov2740_read_reg(ov2740, OV2740_REG_CHIP_ID, 3, &val);
843*4882a593Smuzhiyun 	if (ret)
844*4882a593Smuzhiyun 		return ret;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	if (val != OV2740_CHIP_ID) {
847*4882a593Smuzhiyun 		dev_err(&client->dev, "chip id mismatch: %x!=%x",
848*4882a593Smuzhiyun 			OV2740_CHIP_ID, val);
849*4882a593Smuzhiyun 		return -ENXIO;
850*4882a593Smuzhiyun 	}
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	return 0;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
ov2740_check_hwcfg(struct device * dev)855*4882a593Smuzhiyun static int ov2740_check_hwcfg(struct device *dev)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	struct fwnode_handle *ep;
858*4882a593Smuzhiyun 	struct fwnode_handle *fwnode = dev_fwnode(dev);
859*4882a593Smuzhiyun 	struct v4l2_fwnode_endpoint bus_cfg = {
860*4882a593Smuzhiyun 		.bus_type = V4L2_MBUS_CSI2_DPHY
861*4882a593Smuzhiyun 	};
862*4882a593Smuzhiyun 	u32 mclk;
863*4882a593Smuzhiyun 	int ret;
864*4882a593Smuzhiyun 	unsigned int i, j;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	if (!fwnode)
867*4882a593Smuzhiyun 		return -ENXIO;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	ret = fwnode_property_read_u32(fwnode, "clock-frequency", &mclk);
870*4882a593Smuzhiyun 	if (ret)
871*4882a593Smuzhiyun 		return ret;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	if (mclk != OV2740_MCLK) {
874*4882a593Smuzhiyun 		dev_err(dev, "external clock %d is not supported", mclk);
875*4882a593Smuzhiyun 		return -EINVAL;
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	ep = fwnode_graph_get_next_endpoint(fwnode, NULL);
879*4882a593Smuzhiyun 	if (!ep)
880*4882a593Smuzhiyun 		return -ENXIO;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	ret = v4l2_fwnode_endpoint_alloc_parse(ep, &bus_cfg);
883*4882a593Smuzhiyun 	fwnode_handle_put(ep);
884*4882a593Smuzhiyun 	if (ret)
885*4882a593Smuzhiyun 		return ret;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	if (bus_cfg.bus.mipi_csi2.num_data_lanes != OV2740_DATA_LANES) {
888*4882a593Smuzhiyun 		dev_err(dev, "number of CSI2 data lanes %d is not supported",
889*4882a593Smuzhiyun 			bus_cfg.bus.mipi_csi2.num_data_lanes);
890*4882a593Smuzhiyun 		ret = -EINVAL;
891*4882a593Smuzhiyun 		goto check_hwcfg_error;
892*4882a593Smuzhiyun 	}
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (!bus_cfg.nr_of_link_frequencies) {
895*4882a593Smuzhiyun 		dev_err(dev, "no link frequencies defined");
896*4882a593Smuzhiyun 		ret = -EINVAL;
897*4882a593Smuzhiyun 		goto check_hwcfg_error;
898*4882a593Smuzhiyun 	}
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(link_freq_menu_items); i++) {
901*4882a593Smuzhiyun 		for (j = 0; j < bus_cfg.nr_of_link_frequencies; j++) {
902*4882a593Smuzhiyun 			if (link_freq_menu_items[i] ==
903*4882a593Smuzhiyun 				bus_cfg.link_frequencies[j])
904*4882a593Smuzhiyun 				break;
905*4882a593Smuzhiyun 		}
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 		if (j == bus_cfg.nr_of_link_frequencies) {
908*4882a593Smuzhiyun 			dev_err(dev, "no link frequency %lld supported",
909*4882a593Smuzhiyun 				link_freq_menu_items[i]);
910*4882a593Smuzhiyun 			ret = -EINVAL;
911*4882a593Smuzhiyun 			goto check_hwcfg_error;
912*4882a593Smuzhiyun 		}
913*4882a593Smuzhiyun 	}
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun check_hwcfg_error:
916*4882a593Smuzhiyun 	v4l2_fwnode_endpoint_free(&bus_cfg);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	return ret;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun 
ov2740_remove(struct i2c_client * client)921*4882a593Smuzhiyun static int ov2740_remove(struct i2c_client *client)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
924*4882a593Smuzhiyun 	struct ov2740 *ov2740 = to_ov2740(sd);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(sd);
927*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
928*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(sd->ctrl_handler);
929*4882a593Smuzhiyun 	pm_runtime_disable(&client->dev);
930*4882a593Smuzhiyun 	mutex_destroy(&ov2740->mutex);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	return 0;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
ov2740_load_otp_data(struct i2c_client * client,struct nvm_data * nvm)935*4882a593Smuzhiyun static int ov2740_load_otp_data(struct i2c_client *client, struct nvm_data *nvm)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	struct ov2740 *ov2740 = to_ov2740(i2c_get_clientdata(client));
938*4882a593Smuzhiyun 	u32 isp_ctrl00 = 0;
939*4882a593Smuzhiyun 	u32 isp_ctrl01 = 0;
940*4882a593Smuzhiyun 	int ret;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	ret = ov2740_read_reg(ov2740, OV2740_REG_ISP_CTRL00, 1, &isp_ctrl00);
943*4882a593Smuzhiyun 	if (ret) {
944*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to read ISP CTRL00\n");
945*4882a593Smuzhiyun 		goto exit;
946*4882a593Smuzhiyun 	}
947*4882a593Smuzhiyun 	ret = ov2740_read_reg(ov2740, OV2740_REG_ISP_CTRL01, 1, &isp_ctrl01);
948*4882a593Smuzhiyun 	if (ret) {
949*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to read ISP CTRL01\n");
950*4882a593Smuzhiyun 		goto exit;
951*4882a593Smuzhiyun 	}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	/* Clear bit 5 of ISP CTRL00 */
954*4882a593Smuzhiyun 	ret = ov2740_write_reg(ov2740, OV2740_REG_ISP_CTRL00, 1,
955*4882a593Smuzhiyun 			       isp_ctrl00 & ~BIT(5));
956*4882a593Smuzhiyun 	if (ret) {
957*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to write ISP CTRL00\n");
958*4882a593Smuzhiyun 		goto exit;
959*4882a593Smuzhiyun 	}
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	/* Clear bit 7 of ISP CTRL01 */
962*4882a593Smuzhiyun 	ret = ov2740_write_reg(ov2740, OV2740_REG_ISP_CTRL01, 1,
963*4882a593Smuzhiyun 			       isp_ctrl01 & ~BIT(7));
964*4882a593Smuzhiyun 	if (ret) {
965*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to write ISP CTRL01\n");
966*4882a593Smuzhiyun 		goto exit;
967*4882a593Smuzhiyun 	}
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	ret = ov2740_write_reg(ov2740, OV2740_REG_MODE_SELECT, 1,
970*4882a593Smuzhiyun 			       OV2740_MODE_STREAMING);
971*4882a593Smuzhiyun 	if (ret) {
972*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to start streaming\n");
973*4882a593Smuzhiyun 		goto exit;
974*4882a593Smuzhiyun 	}
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	/*
977*4882a593Smuzhiyun 	 * Users are not allowed to access OTP-related registers and memory
978*4882a593Smuzhiyun 	 * during the 20 ms period after streaming starts (0x100 = 0x01).
979*4882a593Smuzhiyun 	 */
980*4882a593Smuzhiyun 	msleep(20);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	ret = regmap_bulk_read(nvm->regmap, OV2740_REG_OTP_CUSTOMER,
983*4882a593Smuzhiyun 			       nvm->nvm_buffer, CUSTOMER_USE_OTP_SIZE);
984*4882a593Smuzhiyun 	if (ret) {
985*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to read OTP data, ret %d\n", ret);
986*4882a593Smuzhiyun 		goto exit;
987*4882a593Smuzhiyun 	}
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	ov2740_write_reg(ov2740, OV2740_REG_MODE_SELECT, 1,
990*4882a593Smuzhiyun 			 OV2740_MODE_STANDBY);
991*4882a593Smuzhiyun 	ov2740_write_reg(ov2740, OV2740_REG_ISP_CTRL01, 1, isp_ctrl01);
992*4882a593Smuzhiyun 	ov2740_write_reg(ov2740, OV2740_REG_ISP_CTRL00, 1, isp_ctrl00);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun exit:
995*4882a593Smuzhiyun 	return ret;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
ov2740_nvmem_read(void * priv,unsigned int off,void * val,size_t count)998*4882a593Smuzhiyun static int ov2740_nvmem_read(void *priv, unsigned int off, void *val,
999*4882a593Smuzhiyun 			     size_t count)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	struct nvm_data *nvm = priv;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	memcpy(val, nvm->nvm_buffer + off, count);
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	return 0;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun 
ov2740_register_nvmem(struct i2c_client * client)1008*4882a593Smuzhiyun static int ov2740_register_nvmem(struct i2c_client *client)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun 	struct nvm_data *nvm;
1011*4882a593Smuzhiyun 	struct regmap_config regmap_config = { };
1012*4882a593Smuzhiyun 	struct nvmem_config nvmem_config = { };
1013*4882a593Smuzhiyun 	struct regmap *regmap;
1014*4882a593Smuzhiyun 	struct device *dev = &client->dev;
1015*4882a593Smuzhiyun 	int ret = 0;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	nvm = devm_kzalloc(dev, sizeof(*nvm), GFP_KERNEL);
1018*4882a593Smuzhiyun 	if (!nvm)
1019*4882a593Smuzhiyun 		return -ENOMEM;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	nvm->nvm_buffer = devm_kzalloc(dev, CUSTOMER_USE_OTP_SIZE, GFP_KERNEL);
1022*4882a593Smuzhiyun 	if (!nvm->nvm_buffer)
1023*4882a593Smuzhiyun 		return -ENOMEM;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	regmap_config.val_bits = 8;
1026*4882a593Smuzhiyun 	regmap_config.reg_bits = 16;
1027*4882a593Smuzhiyun 	regmap_config.disable_locking = true;
1028*4882a593Smuzhiyun 	regmap = devm_regmap_init_i2c(client, &regmap_config);
1029*4882a593Smuzhiyun 	if (IS_ERR(regmap))
1030*4882a593Smuzhiyun 		return PTR_ERR(regmap);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	nvm->regmap = regmap;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	ret = ov2740_load_otp_data(client, nvm);
1035*4882a593Smuzhiyun 	if (ret) {
1036*4882a593Smuzhiyun 		dev_err(dev, "failed to load OTP data, ret %d\n", ret);
1037*4882a593Smuzhiyun 		return ret;
1038*4882a593Smuzhiyun 	}
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	nvmem_config.name = dev_name(dev);
1041*4882a593Smuzhiyun 	nvmem_config.dev = dev;
1042*4882a593Smuzhiyun 	nvmem_config.read_only = true;
1043*4882a593Smuzhiyun 	nvmem_config.root_only = true;
1044*4882a593Smuzhiyun 	nvmem_config.owner = THIS_MODULE;
1045*4882a593Smuzhiyun 	nvmem_config.compat = true;
1046*4882a593Smuzhiyun 	nvmem_config.base_dev = dev;
1047*4882a593Smuzhiyun 	nvmem_config.reg_read = ov2740_nvmem_read;
1048*4882a593Smuzhiyun 	nvmem_config.reg_write = NULL;
1049*4882a593Smuzhiyun 	nvmem_config.priv = nvm;
1050*4882a593Smuzhiyun 	nvmem_config.stride = 1;
1051*4882a593Smuzhiyun 	nvmem_config.word_size = 1;
1052*4882a593Smuzhiyun 	nvmem_config.size = CUSTOMER_USE_OTP_SIZE;
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	nvm->nvmem = devm_nvmem_register(dev, &nvmem_config);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(nvm->nvmem);
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun 
ov2740_probe(struct i2c_client * client)1059*4882a593Smuzhiyun static int ov2740_probe(struct i2c_client *client)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun 	struct ov2740 *ov2740;
1062*4882a593Smuzhiyun 	int ret = 0;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	ret = ov2740_check_hwcfg(&client->dev);
1065*4882a593Smuzhiyun 	if (ret) {
1066*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to check HW configuration: %d",
1067*4882a593Smuzhiyun 			ret);
1068*4882a593Smuzhiyun 		return ret;
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	ov2740 = devm_kzalloc(&client->dev, sizeof(*ov2740), GFP_KERNEL);
1072*4882a593Smuzhiyun 	if (!ov2740)
1073*4882a593Smuzhiyun 		return -ENOMEM;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(&ov2740->sd, client, &ov2740_subdev_ops);
1076*4882a593Smuzhiyun 	ret = ov2740_identify_module(ov2740);
1077*4882a593Smuzhiyun 	if (ret) {
1078*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to find sensor: %d", ret);
1079*4882a593Smuzhiyun 		return ret;
1080*4882a593Smuzhiyun 	}
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	mutex_init(&ov2740->mutex);
1083*4882a593Smuzhiyun 	ov2740->cur_mode = &supported_modes[0];
1084*4882a593Smuzhiyun 	ret = ov2740_init_controls(ov2740);
1085*4882a593Smuzhiyun 	if (ret) {
1086*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to init controls: %d", ret);
1087*4882a593Smuzhiyun 		goto probe_error_v4l2_ctrl_handler_free;
1088*4882a593Smuzhiyun 	}
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	ov2740->sd.internal_ops = &ov2740_internal_ops;
1091*4882a593Smuzhiyun 	ov2740->sd.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
1092*4882a593Smuzhiyun 	ov2740->sd.entity.ops = &ov2740_subdev_entity_ops;
1093*4882a593Smuzhiyun 	ov2740->sd.entity.function = MEDIA_ENT_F_CAM_SENSOR;
1094*4882a593Smuzhiyun 	ov2740->pad.flags = MEDIA_PAD_FL_SOURCE;
1095*4882a593Smuzhiyun 	ret = media_entity_pads_init(&ov2740->sd.entity, 1, &ov2740->pad);
1096*4882a593Smuzhiyun 	if (ret) {
1097*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to init entity pads: %d", ret);
1098*4882a593Smuzhiyun 		goto probe_error_v4l2_ctrl_handler_free;
1099*4882a593Smuzhiyun 	}
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev_sensor_common(&ov2740->sd);
1102*4882a593Smuzhiyun 	if (ret < 0) {
1103*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to register V4L2 subdev: %d",
1104*4882a593Smuzhiyun 			ret);
1105*4882a593Smuzhiyun 		goto probe_error_media_entity_cleanup;
1106*4882a593Smuzhiyun 	}
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	ret = ov2740_register_nvmem(client);
1109*4882a593Smuzhiyun 	if (ret)
1110*4882a593Smuzhiyun 		dev_warn(&client->dev, "register nvmem failed, ret %d\n", ret);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	/*
1113*4882a593Smuzhiyun 	 * Device is already turned on by i2c-core with ACPI domain PM.
1114*4882a593Smuzhiyun 	 * Enable runtime PM and turn off the device.
1115*4882a593Smuzhiyun 	 */
1116*4882a593Smuzhiyun 	pm_runtime_set_active(&client->dev);
1117*4882a593Smuzhiyun 	pm_runtime_enable(&client->dev);
1118*4882a593Smuzhiyun 	pm_runtime_idle(&client->dev);
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	return 0;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun probe_error_media_entity_cleanup:
1123*4882a593Smuzhiyun 	media_entity_cleanup(&ov2740->sd.entity);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun probe_error_v4l2_ctrl_handler_free:
1126*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(ov2740->sd.ctrl_handler);
1127*4882a593Smuzhiyun 	mutex_destroy(&ov2740->mutex);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	return ret;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun static const struct dev_pm_ops ov2740_pm_ops = {
1133*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(ov2740_suspend, ov2740_resume)
1134*4882a593Smuzhiyun };
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun static const struct acpi_device_id ov2740_acpi_ids[] = {
1137*4882a593Smuzhiyun 	{"INT3474"},
1138*4882a593Smuzhiyun 	{}
1139*4882a593Smuzhiyun };
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, ov2740_acpi_ids);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun static struct i2c_driver ov2740_i2c_driver = {
1144*4882a593Smuzhiyun 	.driver = {
1145*4882a593Smuzhiyun 		.name = "ov2740",
1146*4882a593Smuzhiyun 		.pm = &ov2740_pm_ops,
1147*4882a593Smuzhiyun 		.acpi_match_table = ov2740_acpi_ids,
1148*4882a593Smuzhiyun 	},
1149*4882a593Smuzhiyun 	.probe_new = ov2740_probe,
1150*4882a593Smuzhiyun 	.remove = ov2740_remove,
1151*4882a593Smuzhiyun };
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun module_i2c_driver(ov2740_i2c_driver);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun MODULE_AUTHOR("Qiu, Tianshu <tian.shu.qiu@intel.com>");
1156*4882a593Smuzhiyun MODULE_AUTHOR("Shawn Tu <shawnx.tu@intel.com>");
1157*4882a593Smuzhiyun MODULE_AUTHOR("Bingbu Cao <bingbu.cao@intel.com>");
1158*4882a593Smuzhiyun MODULE_DESCRIPTION("OmniVision OV2740 sensor driver");
1159*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1160