1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ov2685 driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Fuzhou Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
12*4882a593Smuzhiyun #include <linux/i2c.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
16*4882a593Smuzhiyun #include <linux/sysfs.h>
17*4882a593Smuzhiyun #include <media/media-entity.h>
18*4882a593Smuzhiyun #include <media/v4l2-async.h>
19*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
20*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define CHIP_ID 0x2685
23*4882a593Smuzhiyun #define OV2685_REG_CHIP_ID 0x300a
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define OV2685_XVCLK_FREQ 24000000
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define REG_SC_CTRL_MODE 0x0100
28*4882a593Smuzhiyun #define SC_CTRL_MODE_STANDBY 0x0
29*4882a593Smuzhiyun #define SC_CTRL_MODE_STREAMING BIT(0)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define OV2685_REG_EXPOSURE 0x3500
32*4882a593Smuzhiyun #define OV2685_EXPOSURE_MIN 4
33*4882a593Smuzhiyun #define OV2685_EXPOSURE_STEP 1
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define OV2685_REG_VTS 0x380e
36*4882a593Smuzhiyun #define OV2685_VTS_MAX 0x7fff
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define OV2685_REG_GAIN 0x350a
39*4882a593Smuzhiyun #define OV2685_GAIN_MIN 0
40*4882a593Smuzhiyun #define OV2685_GAIN_MAX 0x07ff
41*4882a593Smuzhiyun #define OV2685_GAIN_STEP 0x1
42*4882a593Smuzhiyun #define OV2685_GAIN_DEFAULT 0x0036
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define OV2685_REG_TEST_PATTERN 0x5080
45*4882a593Smuzhiyun #define OV2685_TEST_PATTERN_DISABLED 0x00
46*4882a593Smuzhiyun #define OV2685_TEST_PATTERN_COLOR_BAR 0x80
47*4882a593Smuzhiyun #define OV2685_TEST_PATTERN_RANDOM 0x81
48*4882a593Smuzhiyun #define OV2685_TEST_PATTERN_COLOR_BAR_FADE 0x88
49*4882a593Smuzhiyun #define OV2685_TEST_PATTERN_BW_SQUARE 0x92
50*4882a593Smuzhiyun #define OV2685_TEST_PATTERN_COLOR_SQUARE 0x82
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define REG_NULL 0xFFFF
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define OV2685_REG_VALUE_08BIT 1
55*4882a593Smuzhiyun #define OV2685_REG_VALUE_16BIT 2
56*4882a593Smuzhiyun #define OV2685_REG_VALUE_24BIT 3
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define OV2685_LANES 1
59*4882a593Smuzhiyun #define OV2685_BITS_PER_SAMPLE 10
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const char * const ov2685_supply_names[] = {
62*4882a593Smuzhiyun "avdd", /* Analog power */
63*4882a593Smuzhiyun "dovdd", /* Digital I/O power */
64*4882a593Smuzhiyun "dvdd", /* Digital core power */
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define OV2685_NUM_SUPPLIES ARRAY_SIZE(ov2685_supply_names)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun struct regval {
70*4882a593Smuzhiyun u16 addr;
71*4882a593Smuzhiyun u8 val;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun struct ov2685_mode {
75*4882a593Smuzhiyun u32 width;
76*4882a593Smuzhiyun u32 height;
77*4882a593Smuzhiyun u32 exp_def;
78*4882a593Smuzhiyun u32 hts_def;
79*4882a593Smuzhiyun u32 vts_def;
80*4882a593Smuzhiyun const struct regval *reg_list;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct ov2685 {
84*4882a593Smuzhiyun struct i2c_client *client;
85*4882a593Smuzhiyun struct clk *xvclk;
86*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
87*4882a593Smuzhiyun struct regulator_bulk_data supplies[OV2685_NUM_SUPPLIES];
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun bool streaming;
90*4882a593Smuzhiyun struct mutex mutex;
91*4882a593Smuzhiyun struct v4l2_subdev subdev;
92*4882a593Smuzhiyun struct media_pad pad;
93*4882a593Smuzhiyun struct v4l2_ctrl *anal_gain;
94*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
95*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
96*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
97*4882a593Smuzhiyun struct v4l2_ctrl *test_pattern;
98*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun const struct ov2685_mode *cur_mode;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define to_ov2685(sd) container_of(sd, struct ov2685, subdev)
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* PLL settings bases on 24M xvclk */
106*4882a593Smuzhiyun static struct regval ov2685_1600x1200_regs[] = {
107*4882a593Smuzhiyun {0x0103, 0x01},
108*4882a593Smuzhiyun {0x0100, 0x00},
109*4882a593Smuzhiyun {0x3002, 0x00},
110*4882a593Smuzhiyun {0x3016, 0x1c},
111*4882a593Smuzhiyun {0x3018, 0x44},
112*4882a593Smuzhiyun {0x301d, 0xf0},
113*4882a593Smuzhiyun {0x3020, 0x00},
114*4882a593Smuzhiyun {0x3082, 0x37},
115*4882a593Smuzhiyun {0x3083, 0x03},
116*4882a593Smuzhiyun {0x3084, 0x09},
117*4882a593Smuzhiyun {0x3085, 0x04},
118*4882a593Smuzhiyun {0x3086, 0x00},
119*4882a593Smuzhiyun {0x3087, 0x00},
120*4882a593Smuzhiyun {0x3501, 0x4e},
121*4882a593Smuzhiyun {0x3502, 0xe0},
122*4882a593Smuzhiyun {0x3503, 0x27},
123*4882a593Smuzhiyun {0x350b, 0x36},
124*4882a593Smuzhiyun {0x3600, 0xb4},
125*4882a593Smuzhiyun {0x3603, 0x35},
126*4882a593Smuzhiyun {0x3604, 0x24},
127*4882a593Smuzhiyun {0x3605, 0x00},
128*4882a593Smuzhiyun {0x3620, 0x24},
129*4882a593Smuzhiyun {0x3621, 0x34},
130*4882a593Smuzhiyun {0x3622, 0x03},
131*4882a593Smuzhiyun {0x3628, 0x10},
132*4882a593Smuzhiyun {0x3705, 0x3c},
133*4882a593Smuzhiyun {0x370a, 0x21},
134*4882a593Smuzhiyun {0x370c, 0x50},
135*4882a593Smuzhiyun {0x370d, 0xc0},
136*4882a593Smuzhiyun {0x3717, 0x58},
137*4882a593Smuzhiyun {0x3718, 0x80},
138*4882a593Smuzhiyun {0x3720, 0x00},
139*4882a593Smuzhiyun {0x3721, 0x09},
140*4882a593Smuzhiyun {0x3722, 0x06},
141*4882a593Smuzhiyun {0x3723, 0x59},
142*4882a593Smuzhiyun {0x3738, 0x99},
143*4882a593Smuzhiyun {0x3781, 0x80},
144*4882a593Smuzhiyun {0x3784, 0x0c},
145*4882a593Smuzhiyun {0x3789, 0x60},
146*4882a593Smuzhiyun {0x3800, 0x00},
147*4882a593Smuzhiyun {0x3801, 0x00},
148*4882a593Smuzhiyun {0x3802, 0x00},
149*4882a593Smuzhiyun {0x3803, 0x00},
150*4882a593Smuzhiyun {0x3804, 0x06},
151*4882a593Smuzhiyun {0x3805, 0x4f},
152*4882a593Smuzhiyun {0x3806, 0x04},
153*4882a593Smuzhiyun {0x3807, 0xbf},
154*4882a593Smuzhiyun {0x3808, 0x06},
155*4882a593Smuzhiyun {0x3809, 0x40},
156*4882a593Smuzhiyun {0x380a, 0x04},
157*4882a593Smuzhiyun {0x380b, 0xb0},
158*4882a593Smuzhiyun {0x380c, 0x06},
159*4882a593Smuzhiyun {0x380d, 0xa4},
160*4882a593Smuzhiyun {0x380e, 0x05},
161*4882a593Smuzhiyun {0x380f, 0x0e},
162*4882a593Smuzhiyun {0x3810, 0x00},
163*4882a593Smuzhiyun {0x3811, 0x08},
164*4882a593Smuzhiyun {0x3812, 0x00},
165*4882a593Smuzhiyun {0x3813, 0x08},
166*4882a593Smuzhiyun {0x3814, 0x11},
167*4882a593Smuzhiyun {0x3815, 0x11},
168*4882a593Smuzhiyun {0x3819, 0x04},
169*4882a593Smuzhiyun {0x3820, 0xc0},
170*4882a593Smuzhiyun {0x3821, 0x00},
171*4882a593Smuzhiyun {0x3a06, 0x01},
172*4882a593Smuzhiyun {0x3a07, 0x84},
173*4882a593Smuzhiyun {0x3a08, 0x01},
174*4882a593Smuzhiyun {0x3a09, 0x43},
175*4882a593Smuzhiyun {0x3a0a, 0x24},
176*4882a593Smuzhiyun {0x3a0b, 0x60},
177*4882a593Smuzhiyun {0x3a0c, 0x28},
178*4882a593Smuzhiyun {0x3a0d, 0x60},
179*4882a593Smuzhiyun {0x3a0e, 0x04},
180*4882a593Smuzhiyun {0x3a0f, 0x8c},
181*4882a593Smuzhiyun {0x3a10, 0x05},
182*4882a593Smuzhiyun {0x3a11, 0x0c},
183*4882a593Smuzhiyun {0x4000, 0x81},
184*4882a593Smuzhiyun {0x4001, 0x40},
185*4882a593Smuzhiyun {0x4008, 0x02},
186*4882a593Smuzhiyun {0x4009, 0x09},
187*4882a593Smuzhiyun {0x4300, 0x00},
188*4882a593Smuzhiyun {0x430e, 0x00},
189*4882a593Smuzhiyun {0x4602, 0x02},
190*4882a593Smuzhiyun {0x481b, 0x40},
191*4882a593Smuzhiyun {0x481f, 0x40},
192*4882a593Smuzhiyun {0x4837, 0x18},
193*4882a593Smuzhiyun {0x5000, 0x1f},
194*4882a593Smuzhiyun {0x5001, 0x05},
195*4882a593Smuzhiyun {0x5002, 0x30},
196*4882a593Smuzhiyun {0x5003, 0x04},
197*4882a593Smuzhiyun {0x5004, 0x00},
198*4882a593Smuzhiyun {0x5005, 0x0c},
199*4882a593Smuzhiyun {0x5280, 0x15},
200*4882a593Smuzhiyun {0x5281, 0x06},
201*4882a593Smuzhiyun {0x5282, 0x06},
202*4882a593Smuzhiyun {0x5283, 0x08},
203*4882a593Smuzhiyun {0x5284, 0x1c},
204*4882a593Smuzhiyun {0x5285, 0x1c},
205*4882a593Smuzhiyun {0x5286, 0x20},
206*4882a593Smuzhiyun {0x5287, 0x10},
207*4882a593Smuzhiyun {REG_NULL, 0x00}
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define OV2685_LINK_FREQ_330MHZ 330000000
211*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
212*4882a593Smuzhiyun OV2685_LINK_FREQ_330MHZ
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static const char * const ov2685_test_pattern_menu[] = {
216*4882a593Smuzhiyun "Disabled",
217*4882a593Smuzhiyun "Color Bar",
218*4882a593Smuzhiyun "Color Bar FADE",
219*4882a593Smuzhiyun "Random Data",
220*4882a593Smuzhiyun "Black White Square",
221*4882a593Smuzhiyun "Color Square"
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static const int ov2685_test_pattern_val[] = {
225*4882a593Smuzhiyun OV2685_TEST_PATTERN_DISABLED,
226*4882a593Smuzhiyun OV2685_TEST_PATTERN_COLOR_BAR,
227*4882a593Smuzhiyun OV2685_TEST_PATTERN_COLOR_BAR_FADE,
228*4882a593Smuzhiyun OV2685_TEST_PATTERN_RANDOM,
229*4882a593Smuzhiyun OV2685_TEST_PATTERN_BW_SQUARE,
230*4882a593Smuzhiyun OV2685_TEST_PATTERN_COLOR_SQUARE,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static const struct ov2685_mode supported_modes[] = {
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun .width = 1600,
236*4882a593Smuzhiyun .height = 1200,
237*4882a593Smuzhiyun .exp_def = 0x04ee,
238*4882a593Smuzhiyun .hts_def = 0x06a4,
239*4882a593Smuzhiyun .vts_def = 0x050e,
240*4882a593Smuzhiyun .reg_list = ov2685_1600x1200_regs,
241*4882a593Smuzhiyun },
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* Write registers up to 4 at a time */
ov2685_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)245*4882a593Smuzhiyun static int ov2685_write_reg(struct i2c_client *client, u16 reg,
246*4882a593Smuzhiyun u32 len, u32 val)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun u32 val_i, buf_i;
249*4882a593Smuzhiyun u8 buf[6];
250*4882a593Smuzhiyun u8 *val_p;
251*4882a593Smuzhiyun __be32 val_be;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (len > 4)
254*4882a593Smuzhiyun return -EINVAL;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun buf[0] = reg >> 8;
257*4882a593Smuzhiyun buf[1] = reg & 0xff;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun val_be = cpu_to_be32(val);
260*4882a593Smuzhiyun val_p = (u8 *)&val_be;
261*4882a593Smuzhiyun buf_i = 2;
262*4882a593Smuzhiyun val_i = 4 - len;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun while (val_i < 4)
265*4882a593Smuzhiyun buf[buf_i++] = val_p[val_i++];
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (i2c_master_send(client, buf, len + 2) != len + 2)
268*4882a593Smuzhiyun return -EIO;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return 0;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
ov2685_write_array(struct i2c_client * client,const struct regval * regs)273*4882a593Smuzhiyun static int ov2685_write_array(struct i2c_client *client,
274*4882a593Smuzhiyun const struct regval *regs)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun int ret = 0;
277*4882a593Smuzhiyun u32 i;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++)
280*4882a593Smuzhiyun ret = ov2685_write_reg(client, regs[i].addr,
281*4882a593Smuzhiyun OV2685_REG_VALUE_08BIT, regs[i].val);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun return ret;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Read registers up to 4 at a time */
ov2685_read_reg(struct i2c_client * client,u16 reg,u32 len,u32 * val)287*4882a593Smuzhiyun static int ov2685_read_reg(struct i2c_client *client, u16 reg,
288*4882a593Smuzhiyun u32 len, u32 *val)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun struct i2c_msg msgs[2];
291*4882a593Smuzhiyun u8 *data_be_p;
292*4882a593Smuzhiyun __be32 data_be = 0;
293*4882a593Smuzhiyun __be16 reg_addr_be = cpu_to_be16(reg);
294*4882a593Smuzhiyun int ret;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (len > 4)
297*4882a593Smuzhiyun return -EINVAL;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun data_be_p = (u8 *)&data_be;
300*4882a593Smuzhiyun /* Write register address */
301*4882a593Smuzhiyun msgs[0].addr = client->addr;
302*4882a593Smuzhiyun msgs[0].flags = 0;
303*4882a593Smuzhiyun msgs[0].len = 2;
304*4882a593Smuzhiyun msgs[0].buf = (u8 *)®_addr_be;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Read data from register */
307*4882a593Smuzhiyun msgs[1].addr = client->addr;
308*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
309*4882a593Smuzhiyun msgs[1].len = len;
310*4882a593Smuzhiyun msgs[1].buf = &data_be_p[4 - len];
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
313*4882a593Smuzhiyun if (ret != ARRAY_SIZE(msgs))
314*4882a593Smuzhiyun return -EIO;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun *val = be32_to_cpu(data_be);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
ov2685_fill_fmt(const struct ov2685_mode * mode,struct v4l2_mbus_framefmt * fmt)321*4882a593Smuzhiyun static void ov2685_fill_fmt(const struct ov2685_mode *mode,
322*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun fmt->code = MEDIA_BUS_FMT_SBGGR10_1X10;
325*4882a593Smuzhiyun fmt->width = mode->width;
326*4882a593Smuzhiyun fmt->height = mode->height;
327*4882a593Smuzhiyun fmt->field = V4L2_FIELD_NONE;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
ov2685_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)330*4882a593Smuzhiyun static int ov2685_set_fmt(struct v4l2_subdev *sd,
331*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
332*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun struct ov2685 *ov2685 = to_ov2685(sd);
335*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mbus_fmt = &fmt->format;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* only one mode supported for now */
338*4882a593Smuzhiyun ov2685_fill_fmt(ov2685->cur_mode, mbus_fmt);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun return 0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
ov2685_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)343*4882a593Smuzhiyun static int ov2685_get_fmt(struct v4l2_subdev *sd,
344*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
345*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun struct ov2685 *ov2685 = to_ov2685(sd);
348*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mbus_fmt = &fmt->format;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun ov2685_fill_fmt(ov2685->cur_mode, mbus_fmt);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun return 0;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
ov2685_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)355*4882a593Smuzhiyun static int ov2685_enum_mbus_code(struct v4l2_subdev *sd,
356*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
357*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun if (code->index >= ARRAY_SIZE(supported_modes))
360*4882a593Smuzhiyun return -EINVAL;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun code->code = MEDIA_BUS_FMT_SBGGR10_1X10;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return 0;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
ov2685_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)367*4882a593Smuzhiyun static int ov2685_enum_frame_sizes(struct v4l2_subdev *sd,
368*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
369*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun int index = fse->index;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (index >= ARRAY_SIZE(supported_modes))
374*4882a593Smuzhiyun return -EINVAL;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun fse->code = MEDIA_BUS_FMT_SBGGR10_1X10;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun fse->min_width = supported_modes[index].width;
379*4882a593Smuzhiyun fse->max_width = supported_modes[index].width;
380*4882a593Smuzhiyun fse->max_height = supported_modes[index].height;
381*4882a593Smuzhiyun fse->min_height = supported_modes[index].height;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun return 0;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
ov2685_cal_delay(u32 cycles)387*4882a593Smuzhiyun static inline u32 ov2685_cal_delay(u32 cycles)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun return DIV_ROUND_UP(cycles, OV2685_XVCLK_FREQ / 1000 / 1000);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
__ov2685_power_on(struct ov2685 * ov2685)392*4882a593Smuzhiyun static int __ov2685_power_on(struct ov2685 *ov2685)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun int ret;
395*4882a593Smuzhiyun u32 delay_us;
396*4882a593Smuzhiyun struct device *dev = &ov2685->client->dev;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun ret = clk_prepare_enable(ov2685->xvclk);
399*4882a593Smuzhiyun if (ret < 0) {
400*4882a593Smuzhiyun dev_err(dev, "Failed to enable xvclk\n");
401*4882a593Smuzhiyun return ret;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun gpiod_set_value_cansleep(ov2685->reset_gpio, 1);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun ret = regulator_bulk_enable(OV2685_NUM_SUPPLIES, ov2685->supplies);
407*4882a593Smuzhiyun if (ret < 0) {
408*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulators\n");
409*4882a593Smuzhiyun goto disable_clk;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* The minimum delay between power supplies and reset rising can be 0 */
413*4882a593Smuzhiyun gpiod_set_value_cansleep(ov2685->reset_gpio, 0);
414*4882a593Smuzhiyun /* 8192 xvclk cycles prior to the first SCCB transaction */
415*4882a593Smuzhiyun delay_us = ov2685_cal_delay(8192);
416*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* HACK: ov2685 would output messy data after reset(R0103),
419*4882a593Smuzhiyun * writing register before .s_stream() as a workaround
420*4882a593Smuzhiyun */
421*4882a593Smuzhiyun ret = ov2685_write_array(ov2685->client, ov2685->cur_mode->reg_list);
422*4882a593Smuzhiyun if (ret)
423*4882a593Smuzhiyun goto disable_supplies;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun return 0;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun disable_supplies:
428*4882a593Smuzhiyun regulator_bulk_disable(OV2685_NUM_SUPPLIES, ov2685->supplies);
429*4882a593Smuzhiyun disable_clk:
430*4882a593Smuzhiyun clk_disable_unprepare(ov2685->xvclk);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return ret;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
__ov2685_power_off(struct ov2685 * ov2685)435*4882a593Smuzhiyun static void __ov2685_power_off(struct ov2685 *ov2685)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun /* 512 xvclk cycles after the last SCCB transaction or MIPI frame end */
438*4882a593Smuzhiyun u32 delay_us = ov2685_cal_delay(512);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
441*4882a593Smuzhiyun clk_disable_unprepare(ov2685->xvclk);
442*4882a593Smuzhiyun gpiod_set_value_cansleep(ov2685->reset_gpio, 1);
443*4882a593Smuzhiyun regulator_bulk_disable(OV2685_NUM_SUPPLIES, ov2685->supplies);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
ov2685_s_stream(struct v4l2_subdev * sd,int on)446*4882a593Smuzhiyun static int ov2685_s_stream(struct v4l2_subdev *sd, int on)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun struct ov2685 *ov2685 = to_ov2685(sd);
449*4882a593Smuzhiyun struct i2c_client *client = ov2685->client;
450*4882a593Smuzhiyun int ret = 0;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun mutex_lock(&ov2685->mutex);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun on = !!on;
455*4882a593Smuzhiyun if (on == ov2685->streaming)
456*4882a593Smuzhiyun goto unlock_and_return;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun if (on) {
459*4882a593Smuzhiyun ret = pm_runtime_get_sync(&ov2685->client->dev);
460*4882a593Smuzhiyun if (ret < 0) {
461*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
462*4882a593Smuzhiyun goto unlock_and_return;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun ret = __v4l2_ctrl_handler_setup(&ov2685->ctrl_handler);
465*4882a593Smuzhiyun if (ret) {
466*4882a593Smuzhiyun pm_runtime_put(&client->dev);
467*4882a593Smuzhiyun goto unlock_and_return;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun ret = ov2685_write_reg(client, REG_SC_CTRL_MODE,
470*4882a593Smuzhiyun OV2685_REG_VALUE_08BIT, SC_CTRL_MODE_STREAMING);
471*4882a593Smuzhiyun if (ret) {
472*4882a593Smuzhiyun pm_runtime_put(&client->dev);
473*4882a593Smuzhiyun goto unlock_and_return;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun } else {
476*4882a593Smuzhiyun ov2685_write_reg(client, REG_SC_CTRL_MODE,
477*4882a593Smuzhiyun OV2685_REG_VALUE_08BIT, SC_CTRL_MODE_STANDBY);
478*4882a593Smuzhiyun pm_runtime_put(&ov2685->client->dev);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun ov2685->streaming = on;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun unlock_and_return:
484*4882a593Smuzhiyun mutex_unlock(&ov2685->mutex);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun return ret;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
ov2685_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)490*4882a593Smuzhiyun static int ov2685_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct ov2685 *ov2685 = to_ov2685(sd);
493*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun mutex_lock(&ov2685->mutex);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun try_fmt = v4l2_subdev_get_try_format(sd, fh->pad, 0);
498*4882a593Smuzhiyun /* Initialize try_fmt */
499*4882a593Smuzhiyun ov2685_fill_fmt(&supported_modes[0], try_fmt);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun mutex_unlock(&ov2685->mutex);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun return 0;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun #endif
506*4882a593Smuzhiyun
ov2685_runtime_resume(struct device * dev)507*4882a593Smuzhiyun static int __maybe_unused ov2685_runtime_resume(struct device *dev)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
510*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
511*4882a593Smuzhiyun struct ov2685 *ov2685 = to_ov2685(sd);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return __ov2685_power_on(ov2685);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
ov2685_runtime_suspend(struct device * dev)516*4882a593Smuzhiyun static int __maybe_unused ov2685_runtime_suspend(struct device *dev)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
519*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
520*4882a593Smuzhiyun struct ov2685 *ov2685 = to_ov2685(sd);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun __ov2685_power_off(ov2685);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun static const struct dev_pm_ops ov2685_pm_ops = {
528*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(ov2685_runtime_suspend,
529*4882a593Smuzhiyun ov2685_runtime_resume, NULL)
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
ov2685_set_ctrl(struct v4l2_ctrl * ctrl)532*4882a593Smuzhiyun static int ov2685_set_ctrl(struct v4l2_ctrl *ctrl)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun struct ov2685 *ov2685 = container_of(ctrl->handler,
535*4882a593Smuzhiyun struct ov2685, ctrl_handler);
536*4882a593Smuzhiyun struct i2c_client *client = ov2685->client;
537*4882a593Smuzhiyun s64 max_expo;
538*4882a593Smuzhiyun int ret;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* Propagate change of current control to all related controls */
541*4882a593Smuzhiyun switch (ctrl->id) {
542*4882a593Smuzhiyun case V4L2_CID_VBLANK:
543*4882a593Smuzhiyun /* Update max exposure while meeting expected vblanking */
544*4882a593Smuzhiyun max_expo = ov2685->cur_mode->height + ctrl->val - 4;
545*4882a593Smuzhiyun __v4l2_ctrl_modify_range(ov2685->exposure,
546*4882a593Smuzhiyun ov2685->exposure->minimum, max_expo,
547*4882a593Smuzhiyun ov2685->exposure->step,
548*4882a593Smuzhiyun ov2685->exposure->default_value);
549*4882a593Smuzhiyun break;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
553*4882a593Smuzhiyun return 0;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun switch (ctrl->id) {
556*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
557*4882a593Smuzhiyun ret = ov2685_write_reg(ov2685->client, OV2685_REG_EXPOSURE,
558*4882a593Smuzhiyun OV2685_REG_VALUE_24BIT, ctrl->val << 4);
559*4882a593Smuzhiyun break;
560*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
561*4882a593Smuzhiyun ret = ov2685_write_reg(ov2685->client, OV2685_REG_GAIN,
562*4882a593Smuzhiyun OV2685_REG_VALUE_16BIT, ctrl->val);
563*4882a593Smuzhiyun break;
564*4882a593Smuzhiyun case V4L2_CID_VBLANK:
565*4882a593Smuzhiyun ret = ov2685_write_reg(ov2685->client, OV2685_REG_VTS,
566*4882a593Smuzhiyun OV2685_REG_VALUE_16BIT,
567*4882a593Smuzhiyun ctrl->val + ov2685->cur_mode->height);
568*4882a593Smuzhiyun break;
569*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
570*4882a593Smuzhiyun ret = ov2685_write_reg(ov2685->client, OV2685_REG_TEST_PATTERN,
571*4882a593Smuzhiyun OV2685_REG_VALUE_08BIT,
572*4882a593Smuzhiyun ov2685_test_pattern_val[ctrl->val]);
573*4882a593Smuzhiyun break;
574*4882a593Smuzhiyun default:
575*4882a593Smuzhiyun dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
576*4882a593Smuzhiyun __func__, ctrl->id, ctrl->val);
577*4882a593Smuzhiyun ret = -EINVAL;
578*4882a593Smuzhiyun break;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun pm_runtime_put(&client->dev);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun return ret;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops ov2685_video_ops = {
587*4882a593Smuzhiyun .s_stream = ov2685_s_stream,
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops ov2685_pad_ops = {
591*4882a593Smuzhiyun .enum_mbus_code = ov2685_enum_mbus_code,
592*4882a593Smuzhiyun .enum_frame_size = ov2685_enum_frame_sizes,
593*4882a593Smuzhiyun .get_fmt = ov2685_get_fmt,
594*4882a593Smuzhiyun .set_fmt = ov2685_set_fmt,
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun static const struct v4l2_subdev_ops ov2685_subdev_ops = {
598*4882a593Smuzhiyun .video = &ov2685_video_ops,
599*4882a593Smuzhiyun .pad = &ov2685_pad_ops,
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
603*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops ov2685_internal_ops = {
604*4882a593Smuzhiyun .open = ov2685_open,
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun #endif
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun static const struct v4l2_ctrl_ops ov2685_ctrl_ops = {
609*4882a593Smuzhiyun .s_ctrl = ov2685_set_ctrl,
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun
ov2685_initialize_controls(struct ov2685 * ov2685)612*4882a593Smuzhiyun static int ov2685_initialize_controls(struct ov2685 *ov2685)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun const struct ov2685_mode *mode;
615*4882a593Smuzhiyun struct v4l2_ctrl_handler *handler;
616*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
617*4882a593Smuzhiyun u64 exposure_max;
618*4882a593Smuzhiyun u32 pixel_rate, h_blank;
619*4882a593Smuzhiyun int ret;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun handler = &ov2685->ctrl_handler;
622*4882a593Smuzhiyun mode = ov2685->cur_mode;
623*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(handler, 8);
624*4882a593Smuzhiyun if (ret)
625*4882a593Smuzhiyun return ret;
626*4882a593Smuzhiyun handler->lock = &ov2685->mutex;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun ctrl = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
629*4882a593Smuzhiyun 0, 0, link_freq_menu_items);
630*4882a593Smuzhiyun if (ctrl)
631*4882a593Smuzhiyun ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun pixel_rate = (link_freq_menu_items[0] * 2 * OV2685_LANES) /
634*4882a593Smuzhiyun OV2685_BITS_PER_SAMPLE;
635*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
636*4882a593Smuzhiyun 0, pixel_rate, 1, pixel_rate);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
639*4882a593Smuzhiyun ov2685->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
640*4882a593Smuzhiyun h_blank, h_blank, 1, h_blank);
641*4882a593Smuzhiyun if (ov2685->hblank)
642*4882a593Smuzhiyun ov2685->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun ov2685->vblank = v4l2_ctrl_new_std(handler, &ov2685_ctrl_ops,
645*4882a593Smuzhiyun V4L2_CID_VBLANK, mode->vts_def - mode->height,
646*4882a593Smuzhiyun OV2685_VTS_MAX - mode->height, 1,
647*4882a593Smuzhiyun mode->vts_def - mode->height);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun exposure_max = mode->vts_def - 4;
650*4882a593Smuzhiyun ov2685->exposure = v4l2_ctrl_new_std(handler, &ov2685_ctrl_ops,
651*4882a593Smuzhiyun V4L2_CID_EXPOSURE, OV2685_EXPOSURE_MIN,
652*4882a593Smuzhiyun exposure_max, OV2685_EXPOSURE_STEP,
653*4882a593Smuzhiyun mode->exp_def);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun ov2685->anal_gain = v4l2_ctrl_new_std(handler, &ov2685_ctrl_ops,
656*4882a593Smuzhiyun V4L2_CID_ANALOGUE_GAIN, OV2685_GAIN_MIN,
657*4882a593Smuzhiyun OV2685_GAIN_MAX, OV2685_GAIN_STEP,
658*4882a593Smuzhiyun OV2685_GAIN_DEFAULT);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun ov2685->test_pattern = v4l2_ctrl_new_std_menu_items(handler,
661*4882a593Smuzhiyun &ov2685_ctrl_ops, V4L2_CID_TEST_PATTERN,
662*4882a593Smuzhiyun ARRAY_SIZE(ov2685_test_pattern_menu) - 1,
663*4882a593Smuzhiyun 0, 0, ov2685_test_pattern_menu);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun if (handler->error) {
666*4882a593Smuzhiyun ret = handler->error;
667*4882a593Smuzhiyun dev_err(&ov2685->client->dev,
668*4882a593Smuzhiyun "Failed to init controls(%d)\n", ret);
669*4882a593Smuzhiyun goto err_free_handler;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun ov2685->subdev.ctrl_handler = handler;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun return 0;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun err_free_handler:
677*4882a593Smuzhiyun v4l2_ctrl_handler_free(handler);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun return ret;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
ov2685_check_sensor_id(struct ov2685 * ov2685,struct i2c_client * client)682*4882a593Smuzhiyun static int ov2685_check_sensor_id(struct ov2685 *ov2685,
683*4882a593Smuzhiyun struct i2c_client *client)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun struct device *dev = &ov2685->client->dev;
686*4882a593Smuzhiyun int ret;
687*4882a593Smuzhiyun u32 id = 0;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun ret = ov2685_read_reg(client, OV2685_REG_CHIP_ID,
690*4882a593Smuzhiyun OV2685_REG_VALUE_16BIT, &id);
691*4882a593Smuzhiyun if (id != CHIP_ID) {
692*4882a593Smuzhiyun dev_err(dev, "Unexpected sensor id(%04x), ret(%d)\n", id, ret);
693*4882a593Smuzhiyun return ret;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun dev_info(dev, "Detected OV%04x sensor\n", CHIP_ID);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun return 0;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
ov2685_configure_regulators(struct ov2685 * ov2685)701*4882a593Smuzhiyun static int ov2685_configure_regulators(struct ov2685 *ov2685)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun int i;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun for (i = 0; i < OV2685_NUM_SUPPLIES; i++)
706*4882a593Smuzhiyun ov2685->supplies[i].supply = ov2685_supply_names[i];
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun return devm_regulator_bulk_get(&ov2685->client->dev,
709*4882a593Smuzhiyun OV2685_NUM_SUPPLIES,
710*4882a593Smuzhiyun ov2685->supplies);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
ov2685_probe(struct i2c_client * client,const struct i2c_device_id * id)713*4882a593Smuzhiyun static int ov2685_probe(struct i2c_client *client,
714*4882a593Smuzhiyun const struct i2c_device_id *id)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun struct device *dev = &client->dev;
717*4882a593Smuzhiyun struct ov2685 *ov2685;
718*4882a593Smuzhiyun int ret;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun ov2685 = devm_kzalloc(dev, sizeof(*ov2685), GFP_KERNEL);
721*4882a593Smuzhiyun if (!ov2685)
722*4882a593Smuzhiyun return -ENOMEM;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun ov2685->client = client;
725*4882a593Smuzhiyun ov2685->cur_mode = &supported_modes[0];
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun ov2685->xvclk = devm_clk_get(dev, "xvclk");
728*4882a593Smuzhiyun if (IS_ERR(ov2685->xvclk)) {
729*4882a593Smuzhiyun dev_err(dev, "Failed to get xvclk\n");
730*4882a593Smuzhiyun return -EINVAL;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun ret = clk_set_rate(ov2685->xvclk, OV2685_XVCLK_FREQ);
733*4882a593Smuzhiyun if (ret < 0) {
734*4882a593Smuzhiyun dev_err(dev, "Failed to set xvclk rate (24MHz)\n");
735*4882a593Smuzhiyun return ret;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun if (clk_get_rate(ov2685->xvclk) != OV2685_XVCLK_FREQ)
738*4882a593Smuzhiyun dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun ov2685->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
741*4882a593Smuzhiyun if (IS_ERR(ov2685->reset_gpio)) {
742*4882a593Smuzhiyun dev_err(dev, "Failed to get reset-gpios\n");
743*4882a593Smuzhiyun return -EINVAL;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun ret = ov2685_configure_regulators(ov2685);
747*4882a593Smuzhiyun if (ret) {
748*4882a593Smuzhiyun dev_err(dev, "Failed to get power regulators\n");
749*4882a593Smuzhiyun return ret;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun mutex_init(&ov2685->mutex);
753*4882a593Smuzhiyun v4l2_i2c_subdev_init(&ov2685->subdev, client, &ov2685_subdev_ops);
754*4882a593Smuzhiyun ret = ov2685_initialize_controls(ov2685);
755*4882a593Smuzhiyun if (ret)
756*4882a593Smuzhiyun goto err_destroy_mutex;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun ret = __ov2685_power_on(ov2685);
759*4882a593Smuzhiyun if (ret)
760*4882a593Smuzhiyun goto err_free_handler;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun ret = ov2685_check_sensor_id(ov2685, client);
763*4882a593Smuzhiyun if (ret)
764*4882a593Smuzhiyun goto err_power_off;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
767*4882a593Smuzhiyun ov2685->subdev.internal_ops = &ov2685_internal_ops;
768*4882a593Smuzhiyun ov2685->subdev.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
769*4882a593Smuzhiyun #endif
770*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
771*4882a593Smuzhiyun ov2685->pad.flags = MEDIA_PAD_FL_SOURCE;
772*4882a593Smuzhiyun ov2685->subdev.entity.function = MEDIA_ENT_F_CAM_SENSOR;
773*4882a593Smuzhiyun ret = media_entity_pads_init(&ov2685->subdev.entity, 1, &ov2685->pad);
774*4882a593Smuzhiyun if (ret < 0)
775*4882a593Smuzhiyun goto err_power_off;
776*4882a593Smuzhiyun #endif
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun ret = v4l2_async_register_subdev(&ov2685->subdev);
779*4882a593Smuzhiyun if (ret) {
780*4882a593Smuzhiyun dev_err(dev, "v4l2 async register subdev failed\n");
781*4882a593Smuzhiyun goto err_clean_entity;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun pm_runtime_set_active(dev);
785*4882a593Smuzhiyun pm_runtime_enable(dev);
786*4882a593Smuzhiyun pm_runtime_idle(dev);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun return 0;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun err_clean_entity:
791*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
792*4882a593Smuzhiyun media_entity_cleanup(&ov2685->subdev.entity);
793*4882a593Smuzhiyun #endif
794*4882a593Smuzhiyun err_power_off:
795*4882a593Smuzhiyun __ov2685_power_off(ov2685);
796*4882a593Smuzhiyun err_free_handler:
797*4882a593Smuzhiyun v4l2_ctrl_handler_free(&ov2685->ctrl_handler);
798*4882a593Smuzhiyun err_destroy_mutex:
799*4882a593Smuzhiyun mutex_destroy(&ov2685->mutex);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun return ret;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
ov2685_remove(struct i2c_client * client)804*4882a593Smuzhiyun static int ov2685_remove(struct i2c_client *client)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
807*4882a593Smuzhiyun struct ov2685 *ov2685 = to_ov2685(sd);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
810*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
811*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
812*4882a593Smuzhiyun #endif
813*4882a593Smuzhiyun v4l2_ctrl_handler_free(&ov2685->ctrl_handler);
814*4882a593Smuzhiyun mutex_destroy(&ov2685->mutex);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
817*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&client->dev))
818*4882a593Smuzhiyun __ov2685_power_off(ov2685);
819*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun return 0;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
825*4882a593Smuzhiyun static const struct of_device_id ov2685_of_match[] = {
826*4882a593Smuzhiyun { .compatible = "ovti,ov2685" },
827*4882a593Smuzhiyun {},
828*4882a593Smuzhiyun };
829*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ov2685_of_match);
830*4882a593Smuzhiyun #endif
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun static struct i2c_driver ov2685_i2c_driver = {
833*4882a593Smuzhiyun .driver = {
834*4882a593Smuzhiyun .name = "ov2685",
835*4882a593Smuzhiyun .pm = &ov2685_pm_ops,
836*4882a593Smuzhiyun .of_match_table = of_match_ptr(ov2685_of_match),
837*4882a593Smuzhiyun },
838*4882a593Smuzhiyun .probe = &ov2685_probe,
839*4882a593Smuzhiyun .remove = &ov2685_remove,
840*4882a593Smuzhiyun };
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun module_i2c_driver(ov2685_i2c_driver);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun MODULE_DESCRIPTION("OmniVision ov2685 sensor driver");
845*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
846