1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ov2640 Camera Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2010 Alberto Panizzo <maramaopercheseimorto@gmail.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on ov772x, ov9640 drivers and previous non merged implementations.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright 2005-2009 Freescale Semiconductor, Inc. All Rights Reserved.
10*4882a593Smuzhiyun * Copyright (C) 2006, OmniVision
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/gpio.h>
20*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
21*4882a593Smuzhiyun #include <linux/of_gpio.h>
22*4882a593Smuzhiyun #include <linux/v4l2-mediabus.h>
23*4882a593Smuzhiyun #include <linux/videodev2.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <media/v4l2-device.h>
26*4882a593Smuzhiyun #include <media/v4l2-event.h>
27*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
28*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
29*4882a593Smuzhiyun #include <media/v4l2-image-sizes.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define VAL_SET(x, mask, rshift, lshift) \
32*4882a593Smuzhiyun ((((x) >> rshift) & mask) << lshift)
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun * DSP registers
35*4882a593Smuzhiyun * register offset for BANK_SEL == BANK_SEL_DSP
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #define R_BYPASS 0x05 /* Bypass DSP */
38*4882a593Smuzhiyun #define R_BYPASS_DSP_BYPAS 0x01 /* Bypass DSP, sensor out directly */
39*4882a593Smuzhiyun #define R_BYPASS_USE_DSP 0x00 /* Use the internal DSP */
40*4882a593Smuzhiyun #define QS 0x44 /* Quantization Scale Factor */
41*4882a593Smuzhiyun #define CTRLI 0x50
42*4882a593Smuzhiyun #define CTRLI_LP_DP 0x80
43*4882a593Smuzhiyun #define CTRLI_ROUND 0x40
44*4882a593Smuzhiyun #define CTRLI_V_DIV_SET(x) VAL_SET(x, 0x3, 0, 3)
45*4882a593Smuzhiyun #define CTRLI_H_DIV_SET(x) VAL_SET(x, 0x3, 0, 0)
46*4882a593Smuzhiyun #define HSIZE 0x51 /* H_SIZE[7:0] (real/4) */
47*4882a593Smuzhiyun #define HSIZE_SET(x) VAL_SET(x, 0xFF, 2, 0)
48*4882a593Smuzhiyun #define VSIZE 0x52 /* V_SIZE[7:0] (real/4) */
49*4882a593Smuzhiyun #define VSIZE_SET(x) VAL_SET(x, 0xFF, 2, 0)
50*4882a593Smuzhiyun #define XOFFL 0x53 /* OFFSET_X[7:0] */
51*4882a593Smuzhiyun #define XOFFL_SET(x) VAL_SET(x, 0xFF, 0, 0)
52*4882a593Smuzhiyun #define YOFFL 0x54 /* OFFSET_Y[7:0] */
53*4882a593Smuzhiyun #define YOFFL_SET(x) VAL_SET(x, 0xFF, 0, 0)
54*4882a593Smuzhiyun #define VHYX 0x55 /* Offset and size completion */
55*4882a593Smuzhiyun #define VHYX_VSIZE_SET(x) VAL_SET(x, 0x1, (8+2), 7)
56*4882a593Smuzhiyun #define VHYX_HSIZE_SET(x) VAL_SET(x, 0x1, (8+2), 3)
57*4882a593Smuzhiyun #define VHYX_YOFF_SET(x) VAL_SET(x, 0x3, 8, 4)
58*4882a593Smuzhiyun #define VHYX_XOFF_SET(x) VAL_SET(x, 0x3, 8, 0)
59*4882a593Smuzhiyun #define DPRP 0x56
60*4882a593Smuzhiyun #define TEST 0x57 /* Horizontal size completion */
61*4882a593Smuzhiyun #define TEST_HSIZE_SET(x) VAL_SET(x, 0x1, (9+2), 7)
62*4882a593Smuzhiyun #define ZMOW 0x5A /* Zoom: Out Width OUTW[7:0] (real/4) */
63*4882a593Smuzhiyun #define ZMOW_OUTW_SET(x) VAL_SET(x, 0xFF, 2, 0)
64*4882a593Smuzhiyun #define ZMOH 0x5B /* Zoom: Out Height OUTH[7:0] (real/4) */
65*4882a593Smuzhiyun #define ZMOH_OUTH_SET(x) VAL_SET(x, 0xFF, 2, 0)
66*4882a593Smuzhiyun #define ZMHH 0x5C /* Zoom: Speed and H&W completion */
67*4882a593Smuzhiyun #define ZMHH_ZSPEED_SET(x) VAL_SET(x, 0x0F, 0, 4)
68*4882a593Smuzhiyun #define ZMHH_OUTH_SET(x) VAL_SET(x, 0x1, (8+2), 2)
69*4882a593Smuzhiyun #define ZMHH_OUTW_SET(x) VAL_SET(x, 0x3, (8+2), 0)
70*4882a593Smuzhiyun #define BPADDR 0x7C /* SDE Indirect Register Access: Address */
71*4882a593Smuzhiyun #define BPDATA 0x7D /* SDE Indirect Register Access: Data */
72*4882a593Smuzhiyun #define CTRL2 0x86 /* DSP Module enable 2 */
73*4882a593Smuzhiyun #define CTRL2_DCW_EN 0x20
74*4882a593Smuzhiyun #define CTRL2_SDE_EN 0x10
75*4882a593Smuzhiyun #define CTRL2_UV_ADJ_EN 0x08
76*4882a593Smuzhiyun #define CTRL2_UV_AVG_EN 0x04
77*4882a593Smuzhiyun #define CTRL2_CMX_EN 0x01
78*4882a593Smuzhiyun #define CTRL3 0x87 /* DSP Module enable 3 */
79*4882a593Smuzhiyun #define CTRL3_BPC_EN 0x80
80*4882a593Smuzhiyun #define CTRL3_WPC_EN 0x40
81*4882a593Smuzhiyun #define SIZEL 0x8C /* Image Size Completion */
82*4882a593Smuzhiyun #define SIZEL_HSIZE8_11_SET(x) VAL_SET(x, 0x1, 11, 6)
83*4882a593Smuzhiyun #define SIZEL_HSIZE8_SET(x) VAL_SET(x, 0x7, 0, 3)
84*4882a593Smuzhiyun #define SIZEL_VSIZE8_SET(x) VAL_SET(x, 0x7, 0, 0)
85*4882a593Smuzhiyun #define HSIZE8 0xC0 /* Image Horizontal Size HSIZE[10:3] */
86*4882a593Smuzhiyun #define HSIZE8_SET(x) VAL_SET(x, 0xFF, 3, 0)
87*4882a593Smuzhiyun #define VSIZE8 0xC1 /* Image Vertical Size VSIZE[10:3] */
88*4882a593Smuzhiyun #define VSIZE8_SET(x) VAL_SET(x, 0xFF, 3, 0)
89*4882a593Smuzhiyun #define CTRL0 0xC2 /* DSP Module enable 0 */
90*4882a593Smuzhiyun #define CTRL0_AEC_EN 0x80
91*4882a593Smuzhiyun #define CTRL0_AEC_SEL 0x40
92*4882a593Smuzhiyun #define CTRL0_STAT_SEL 0x20
93*4882a593Smuzhiyun #define CTRL0_VFIRST 0x10
94*4882a593Smuzhiyun #define CTRL0_YUV422 0x08
95*4882a593Smuzhiyun #define CTRL0_YUV_EN 0x04
96*4882a593Smuzhiyun #define CTRL0_RGB_EN 0x02
97*4882a593Smuzhiyun #define CTRL0_RAW_EN 0x01
98*4882a593Smuzhiyun #define CTRL1 0xC3 /* DSP Module enable 1 */
99*4882a593Smuzhiyun #define CTRL1_CIP 0x80
100*4882a593Smuzhiyun #define CTRL1_DMY 0x40
101*4882a593Smuzhiyun #define CTRL1_RAW_GMA 0x20
102*4882a593Smuzhiyun #define CTRL1_DG 0x10
103*4882a593Smuzhiyun #define CTRL1_AWB 0x08
104*4882a593Smuzhiyun #define CTRL1_AWB_GAIN 0x04
105*4882a593Smuzhiyun #define CTRL1_LENC 0x02
106*4882a593Smuzhiyun #define CTRL1_PRE 0x01
107*4882a593Smuzhiyun /* REG 0xC7 (unknown name): affects Auto White Balance (AWB)
108*4882a593Smuzhiyun * AWB_OFF 0x40
109*4882a593Smuzhiyun * AWB_SIMPLE 0x10
110*4882a593Smuzhiyun * AWB_ON 0x00 (Advanced AWB ?) */
111*4882a593Smuzhiyun #define R_DVP_SP 0xD3 /* DVP output speed control */
112*4882a593Smuzhiyun #define R_DVP_SP_AUTO_MODE 0x80
113*4882a593Smuzhiyun #define R_DVP_SP_DVP_MASK 0x3F /* DVP PCLK = sysclk (48)/[6:0] (YUV0);
114*4882a593Smuzhiyun * = sysclk (48)/(2*[6:0]) (RAW);*/
115*4882a593Smuzhiyun #define IMAGE_MODE 0xDA /* Image Output Format Select */
116*4882a593Smuzhiyun #define IMAGE_MODE_Y8_DVP_EN 0x40
117*4882a593Smuzhiyun #define IMAGE_MODE_JPEG_EN 0x10
118*4882a593Smuzhiyun #define IMAGE_MODE_YUV422 0x00
119*4882a593Smuzhiyun #define IMAGE_MODE_RAW10 0x04 /* (DVP) */
120*4882a593Smuzhiyun #define IMAGE_MODE_RGB565 0x08
121*4882a593Smuzhiyun #define IMAGE_MODE_HREF_VSYNC 0x02 /* HREF timing select in DVP JPEG output
122*4882a593Smuzhiyun * mode (0 for HREF is same as sensor) */
123*4882a593Smuzhiyun #define IMAGE_MODE_LBYTE_FIRST 0x01 /* Byte swap enable for DVP
124*4882a593Smuzhiyun * 1: Low byte first UYVY (C2[4] =0)
125*4882a593Smuzhiyun * VYUY (C2[4] =1)
126*4882a593Smuzhiyun * 0: High byte first YUYV (C2[4]=0)
127*4882a593Smuzhiyun * YVYU (C2[4] = 1) */
128*4882a593Smuzhiyun #define RESET 0xE0 /* Reset */
129*4882a593Smuzhiyun #define RESET_MICROC 0x40
130*4882a593Smuzhiyun #define RESET_SCCB 0x20
131*4882a593Smuzhiyun #define RESET_JPEG 0x10
132*4882a593Smuzhiyun #define RESET_DVP 0x04
133*4882a593Smuzhiyun #define RESET_IPU 0x02
134*4882a593Smuzhiyun #define RESET_CIF 0x01
135*4882a593Smuzhiyun #define REGED 0xED /* Register ED */
136*4882a593Smuzhiyun #define REGED_CLK_OUT_DIS 0x10
137*4882a593Smuzhiyun #define MS_SP 0xF0 /* SCCB Master Speed */
138*4882a593Smuzhiyun #define SS_ID 0xF7 /* SCCB Slave ID */
139*4882a593Smuzhiyun #define SS_CTRL 0xF8 /* SCCB Slave Control */
140*4882a593Smuzhiyun #define SS_CTRL_ADD_AUTO_INC 0x20
141*4882a593Smuzhiyun #define SS_CTRL_EN 0x08
142*4882a593Smuzhiyun #define SS_CTRL_DELAY_CLK 0x04
143*4882a593Smuzhiyun #define SS_CTRL_ACC_EN 0x02
144*4882a593Smuzhiyun #define SS_CTRL_SEN_PASS_THR 0x01
145*4882a593Smuzhiyun #define MC_BIST 0xF9 /* Microcontroller misc register */
146*4882a593Smuzhiyun #define MC_BIST_RESET 0x80 /* Microcontroller Reset */
147*4882a593Smuzhiyun #define MC_BIST_BOOT_ROM_SEL 0x40
148*4882a593Smuzhiyun #define MC_BIST_12KB_SEL 0x20
149*4882a593Smuzhiyun #define MC_BIST_12KB_MASK 0x30
150*4882a593Smuzhiyun #define MC_BIST_512KB_SEL 0x08
151*4882a593Smuzhiyun #define MC_BIST_512KB_MASK 0x0C
152*4882a593Smuzhiyun #define MC_BIST_BUSY_BIT_R 0x02
153*4882a593Smuzhiyun #define MC_BIST_MC_RES_ONE_SH_W 0x02
154*4882a593Smuzhiyun #define MC_BIST_LAUNCH 0x01
155*4882a593Smuzhiyun #define BANK_SEL 0xFF /* Register Bank Select */
156*4882a593Smuzhiyun #define BANK_SEL_DSP 0x00
157*4882a593Smuzhiyun #define BANK_SEL_SENS 0x01
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun * Sensor registers
161*4882a593Smuzhiyun * register offset for BANK_SEL == BANK_SEL_SENS
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun #define GAIN 0x00 /* AGC - Gain control gain setting */
164*4882a593Smuzhiyun #define COM1 0x03 /* Common control 1 */
165*4882a593Smuzhiyun #define COM1_1_DUMMY_FR 0x40
166*4882a593Smuzhiyun #define COM1_3_DUMMY_FR 0x80
167*4882a593Smuzhiyun #define COM1_7_DUMMY_FR 0xC0
168*4882a593Smuzhiyun #define COM1_VWIN_LSB_UXGA 0x0F
169*4882a593Smuzhiyun #define COM1_VWIN_LSB_SVGA 0x0A
170*4882a593Smuzhiyun #define COM1_VWIN_LSB_CIF 0x06
171*4882a593Smuzhiyun #define REG04 0x04 /* Register 04 */
172*4882a593Smuzhiyun #define REG04_DEF 0x20 /* Always set */
173*4882a593Smuzhiyun #define REG04_HFLIP_IMG 0x80 /* Horizontal mirror image ON/OFF */
174*4882a593Smuzhiyun #define REG04_VFLIP_IMG 0x40 /* Vertical flip image ON/OFF */
175*4882a593Smuzhiyun #define REG04_VREF_EN 0x10
176*4882a593Smuzhiyun #define REG04_HREF_EN 0x08
177*4882a593Smuzhiyun #define REG04_AEC_SET(x) VAL_SET(x, 0x3, 0, 0)
178*4882a593Smuzhiyun #define REG08 0x08 /* Frame Exposure One-pin Control Pre-charge Row Num */
179*4882a593Smuzhiyun #define COM2 0x09 /* Common control 2 */
180*4882a593Smuzhiyun #define COM2_SOFT_SLEEP_MODE 0x10 /* Soft sleep mode */
181*4882a593Smuzhiyun /* Output drive capability */
182*4882a593Smuzhiyun #define COM2_OCAP_Nx_SET(N) (((N) - 1) & 0x03) /* N = [1x .. 4x] */
183*4882a593Smuzhiyun #define PID 0x0A /* Product ID Number MSB */
184*4882a593Smuzhiyun #define VER 0x0B /* Product ID Number LSB */
185*4882a593Smuzhiyun #define COM3 0x0C /* Common control 3 */
186*4882a593Smuzhiyun #define COM3_BAND_50H 0x04 /* 0 For Banding at 60H */
187*4882a593Smuzhiyun #define COM3_BAND_AUTO 0x02 /* Auto Banding */
188*4882a593Smuzhiyun #define COM3_SING_FR_SNAPSH 0x01 /* 0 For enable live video output after the
189*4882a593Smuzhiyun * snapshot sequence*/
190*4882a593Smuzhiyun #define AEC 0x10 /* AEC[9:2] Exposure Value */
191*4882a593Smuzhiyun #define CLKRC 0x11 /* Internal clock */
192*4882a593Smuzhiyun #define CLKRC_EN 0x80
193*4882a593Smuzhiyun #define CLKRC_DIV_SET(x) (((x) - 1) & 0x1F) /* CLK = XVCLK/(x) */
194*4882a593Smuzhiyun #define COM7 0x12 /* Common control 7 */
195*4882a593Smuzhiyun #define COM7_SRST 0x80 /* Initiates system reset. All registers are
196*4882a593Smuzhiyun * set to factory default values after which
197*4882a593Smuzhiyun * the chip resumes normal operation */
198*4882a593Smuzhiyun #define COM7_RES_UXGA 0x00 /* Resolution selectors for UXGA */
199*4882a593Smuzhiyun #define COM7_RES_SVGA 0x40 /* SVGA */
200*4882a593Smuzhiyun #define COM7_RES_CIF 0x20 /* CIF */
201*4882a593Smuzhiyun #define COM7_ZOOM_EN 0x04 /* Enable Zoom mode */
202*4882a593Smuzhiyun #define COM7_COLOR_BAR_TEST 0x02 /* Enable Color Bar Test Pattern */
203*4882a593Smuzhiyun #define COM8 0x13 /* Common control 8 */
204*4882a593Smuzhiyun #define COM8_DEF 0xC0
205*4882a593Smuzhiyun #define COM8_BNDF_EN 0x20 /* Banding filter ON/OFF */
206*4882a593Smuzhiyun #define COM8_AGC_EN 0x04 /* AGC Auto/Manual control selection */
207*4882a593Smuzhiyun #define COM8_AEC_EN 0x01 /* Auto/Manual Exposure control */
208*4882a593Smuzhiyun #define COM9 0x14 /* Common control 9
209*4882a593Smuzhiyun * Automatic gain ceiling - maximum AGC value [7:5]*/
210*4882a593Smuzhiyun #define COM9_AGC_GAIN_2x 0x00 /* 000 : 2x */
211*4882a593Smuzhiyun #define COM9_AGC_GAIN_4x 0x20 /* 001 : 4x */
212*4882a593Smuzhiyun #define COM9_AGC_GAIN_8x 0x40 /* 010 : 8x */
213*4882a593Smuzhiyun #define COM9_AGC_GAIN_16x 0x60 /* 011 : 16x */
214*4882a593Smuzhiyun #define COM9_AGC_GAIN_32x 0x80 /* 100 : 32x */
215*4882a593Smuzhiyun #define COM9_AGC_GAIN_64x 0xA0 /* 101 : 64x */
216*4882a593Smuzhiyun #define COM9_AGC_GAIN_128x 0xC0 /* 110 : 128x */
217*4882a593Smuzhiyun #define COM10 0x15 /* Common control 10 */
218*4882a593Smuzhiyun #define COM10_PCLK_HREF 0x20 /* PCLK output qualified by HREF */
219*4882a593Smuzhiyun #define COM10_PCLK_RISE 0x10 /* Data is updated at the rising edge of
220*4882a593Smuzhiyun * PCLK (user can latch data at the next
221*4882a593Smuzhiyun * falling edge of PCLK).
222*4882a593Smuzhiyun * 0 otherwise. */
223*4882a593Smuzhiyun #define COM10_HREF_INV 0x08 /* Invert HREF polarity:
224*4882a593Smuzhiyun * HREF negative for valid data*/
225*4882a593Smuzhiyun #define COM10_VSINC_INV 0x02 /* Invert VSYNC polarity */
226*4882a593Smuzhiyun #define HSTART 0x17 /* Horizontal Window start MSB 8 bit */
227*4882a593Smuzhiyun #define HEND 0x18 /* Horizontal Window end MSB 8 bit */
228*4882a593Smuzhiyun #define VSTART 0x19 /* Vertical Window start MSB 8 bit */
229*4882a593Smuzhiyun #define VEND 0x1A /* Vertical Window end MSB 8 bit */
230*4882a593Smuzhiyun #define MIDH 0x1C /* Manufacturer ID byte - high */
231*4882a593Smuzhiyun #define MIDL 0x1D /* Manufacturer ID byte - low */
232*4882a593Smuzhiyun #define AEW 0x24 /* AGC/AEC - Stable operating region (upper limit) */
233*4882a593Smuzhiyun #define AEB 0x25 /* AGC/AEC - Stable operating region (lower limit) */
234*4882a593Smuzhiyun #define VV 0x26 /* AGC/AEC Fast mode operating region */
235*4882a593Smuzhiyun #define VV_HIGH_TH_SET(x) VAL_SET(x, 0xF, 0, 4)
236*4882a593Smuzhiyun #define VV_LOW_TH_SET(x) VAL_SET(x, 0xF, 0, 0)
237*4882a593Smuzhiyun #define REG2A 0x2A /* Dummy pixel insert MSB */
238*4882a593Smuzhiyun #define FRARL 0x2B /* Dummy pixel insert LSB */
239*4882a593Smuzhiyun #define ADDVFL 0x2D /* LSB of insert dummy lines in Vertical direction */
240*4882a593Smuzhiyun #define ADDVFH 0x2E /* MSB of insert dummy lines in Vertical direction */
241*4882a593Smuzhiyun #define YAVG 0x2F /* Y/G Channel Average value */
242*4882a593Smuzhiyun #define REG32 0x32 /* Common Control 32 */
243*4882a593Smuzhiyun #define REG32_PCLK_DIV_2 0x80 /* PCLK freq divided by 2 */
244*4882a593Smuzhiyun #define REG32_PCLK_DIV_4 0xC0 /* PCLK freq divided by 4 */
245*4882a593Smuzhiyun #define ARCOM2 0x34 /* Zoom: Horizontal start point */
246*4882a593Smuzhiyun #define REG45 0x45 /* Register 45 */
247*4882a593Smuzhiyun #define FLL 0x46 /* Frame Length Adjustment LSBs */
248*4882a593Smuzhiyun #define FLH 0x47 /* Frame Length Adjustment MSBs */
249*4882a593Smuzhiyun #define COM19 0x48 /* Zoom: Vertical start point */
250*4882a593Smuzhiyun #define ZOOMS 0x49 /* Zoom: Vertical start point */
251*4882a593Smuzhiyun #define COM22 0x4B /* Flash light control */
252*4882a593Smuzhiyun #define COM25 0x4E /* For Banding operations */
253*4882a593Smuzhiyun #define COM25_50HZ_BANDING_AEC_MSBS_MASK 0xC0 /* 50Hz Bd. AEC 2 MSBs */
254*4882a593Smuzhiyun #define COM25_60HZ_BANDING_AEC_MSBS_MASK 0x30 /* 60Hz Bd. AEC 2 MSBs */
255*4882a593Smuzhiyun #define COM25_50HZ_BANDING_AEC_MSBS_SET(x) VAL_SET(x, 0x3, 8, 6)
256*4882a593Smuzhiyun #define COM25_60HZ_BANDING_AEC_MSBS_SET(x) VAL_SET(x, 0x3, 8, 4)
257*4882a593Smuzhiyun #define BD50 0x4F /* 50Hz Banding AEC 8 LSBs */
258*4882a593Smuzhiyun #define BD50_50HZ_BANDING_AEC_LSBS_SET(x) VAL_SET(x, 0xFF, 0, 0)
259*4882a593Smuzhiyun #define BD60 0x50 /* 60Hz Banding AEC 8 LSBs */
260*4882a593Smuzhiyun #define BD60_60HZ_BANDING_AEC_LSBS_SET(x) VAL_SET(x, 0xFF, 0, 0)
261*4882a593Smuzhiyun #define REG5A 0x5A /* 50/60Hz Banding Maximum AEC Step */
262*4882a593Smuzhiyun #define BD50_MAX_AEC_STEP_MASK 0xF0 /* 50Hz Banding Max. AEC Step */
263*4882a593Smuzhiyun #define BD60_MAX_AEC_STEP_MASK 0x0F /* 60Hz Banding Max. AEC Step */
264*4882a593Smuzhiyun #define BD50_MAX_AEC_STEP_SET(x) VAL_SET((x - 1), 0x0F, 0, 4)
265*4882a593Smuzhiyun #define BD60_MAX_AEC_STEP_SET(x) VAL_SET((x - 1), 0x0F, 0, 0)
266*4882a593Smuzhiyun #define REG5D 0x5D /* AVGsel[7:0], 16-zone average weight option */
267*4882a593Smuzhiyun #define REG5E 0x5E /* AVGsel[15:8], 16-zone average weight option */
268*4882a593Smuzhiyun #define REG5F 0x5F /* AVGsel[23:16], 16-zone average weight option */
269*4882a593Smuzhiyun #define REG60 0x60 /* AVGsel[31:24], 16-zone average weight option */
270*4882a593Smuzhiyun #define HISTO_LOW 0x61 /* Histogram Algorithm Low Level */
271*4882a593Smuzhiyun #define HISTO_HIGH 0x62 /* Histogram Algorithm High Level */
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun * ID
275*4882a593Smuzhiyun */
276*4882a593Smuzhiyun #define MANUFACTURER_ID 0x7FA2
277*4882a593Smuzhiyun #define PID_OV2640 0x2642
278*4882a593Smuzhiyun #define VERSION(pid, ver) ((pid << 8) | (ver & 0xFF))
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /*
281*4882a593Smuzhiyun * Struct
282*4882a593Smuzhiyun */
283*4882a593Smuzhiyun struct regval_list {
284*4882a593Smuzhiyun u8 reg_num;
285*4882a593Smuzhiyun u8 value;
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun struct ov2640_win_size {
289*4882a593Smuzhiyun char *name;
290*4882a593Smuzhiyun u32 width;
291*4882a593Smuzhiyun u32 height;
292*4882a593Smuzhiyun const struct regval_list *regs;
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun struct ov2640_priv {
297*4882a593Smuzhiyun struct v4l2_subdev subdev;
298*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
299*4882a593Smuzhiyun struct media_pad pad;
300*4882a593Smuzhiyun #endif
301*4882a593Smuzhiyun struct v4l2_ctrl_handler hdl;
302*4882a593Smuzhiyun u32 cfmt_code;
303*4882a593Smuzhiyun struct clk *clk;
304*4882a593Smuzhiyun const struct ov2640_win_size *win;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun struct gpio_desc *resetb_gpio;
307*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun struct mutex lock; /* lock to protect streaming and power_count */
310*4882a593Smuzhiyun bool streaming;
311*4882a593Smuzhiyun int power_count;
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /*
315*4882a593Smuzhiyun * Registers settings
316*4882a593Smuzhiyun */
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun #define ENDMARKER { 0xff, 0xff }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun static const struct regval_list ov2640_init_regs[] = {
321*4882a593Smuzhiyun { BANK_SEL, BANK_SEL_DSP },
322*4882a593Smuzhiyun { 0x2c, 0xff },
323*4882a593Smuzhiyun { 0x2e, 0xdf },
324*4882a593Smuzhiyun { BANK_SEL, BANK_SEL_SENS },
325*4882a593Smuzhiyun { 0x3c, 0x32 },
326*4882a593Smuzhiyun { CLKRC, CLKRC_DIV_SET(1) },
327*4882a593Smuzhiyun { COM2, COM2_OCAP_Nx_SET(3) },
328*4882a593Smuzhiyun { REG04, REG04_DEF | REG04_HREF_EN },
329*4882a593Smuzhiyun { COM8, COM8_DEF | COM8_BNDF_EN | COM8_AGC_EN | COM8_AEC_EN },
330*4882a593Smuzhiyun { COM9, COM9_AGC_GAIN_8x | 0x08},
331*4882a593Smuzhiyun { 0x2c, 0x0c },
332*4882a593Smuzhiyun { 0x33, 0x78 },
333*4882a593Smuzhiyun { 0x3a, 0x33 },
334*4882a593Smuzhiyun { 0x3b, 0xfb },
335*4882a593Smuzhiyun { 0x3e, 0x00 },
336*4882a593Smuzhiyun { 0x43, 0x11 },
337*4882a593Smuzhiyun { 0x16, 0x10 },
338*4882a593Smuzhiyun { 0x39, 0x02 },
339*4882a593Smuzhiyun { 0x35, 0x88 },
340*4882a593Smuzhiyun { 0x22, 0x0a },
341*4882a593Smuzhiyun { 0x37, 0x40 },
342*4882a593Smuzhiyun { 0x23, 0x00 },
343*4882a593Smuzhiyun { ARCOM2, 0xa0 },
344*4882a593Smuzhiyun { 0x06, 0x02 },
345*4882a593Smuzhiyun { 0x06, 0x88 },
346*4882a593Smuzhiyun { 0x07, 0xc0 },
347*4882a593Smuzhiyun { 0x0d, 0xb7 },
348*4882a593Smuzhiyun { 0x0e, 0x01 },
349*4882a593Smuzhiyun { 0x4c, 0x00 },
350*4882a593Smuzhiyun { 0x4a, 0x81 },
351*4882a593Smuzhiyun { 0x21, 0x99 },
352*4882a593Smuzhiyun { AEW, 0x40 },
353*4882a593Smuzhiyun { AEB, 0x38 },
354*4882a593Smuzhiyun { VV, VV_HIGH_TH_SET(0x08) | VV_LOW_TH_SET(0x02) },
355*4882a593Smuzhiyun { 0x5c, 0x00 },
356*4882a593Smuzhiyun { 0x63, 0x00 },
357*4882a593Smuzhiyun { FLL, 0x22 },
358*4882a593Smuzhiyun { COM3, 0x38 | COM3_BAND_AUTO },
359*4882a593Smuzhiyun { REG5D, 0x55 },
360*4882a593Smuzhiyun { REG5E, 0x7d },
361*4882a593Smuzhiyun { REG5F, 0x7d },
362*4882a593Smuzhiyun { REG60, 0x55 },
363*4882a593Smuzhiyun { HISTO_LOW, 0x70 },
364*4882a593Smuzhiyun { HISTO_HIGH, 0x80 },
365*4882a593Smuzhiyun { 0x7c, 0x05 },
366*4882a593Smuzhiyun { 0x20, 0x80 },
367*4882a593Smuzhiyun { 0x28, 0x30 },
368*4882a593Smuzhiyun { 0x6c, 0x00 },
369*4882a593Smuzhiyun { 0x6d, 0x80 },
370*4882a593Smuzhiyun { 0x6e, 0x00 },
371*4882a593Smuzhiyun { 0x70, 0x02 },
372*4882a593Smuzhiyun { 0x71, 0x94 },
373*4882a593Smuzhiyun { 0x73, 0xc1 },
374*4882a593Smuzhiyun { 0x3d, 0x34 },
375*4882a593Smuzhiyun { COM7, COM7_RES_UXGA | COM7_ZOOM_EN },
376*4882a593Smuzhiyun { REG5A, BD50_MAX_AEC_STEP_SET(6)
377*4882a593Smuzhiyun | BD60_MAX_AEC_STEP_SET(8) }, /* 0x57 */
378*4882a593Smuzhiyun { COM25, COM25_50HZ_BANDING_AEC_MSBS_SET(0x0bb)
379*4882a593Smuzhiyun | COM25_60HZ_BANDING_AEC_MSBS_SET(0x09c) }, /* 0x00 */
380*4882a593Smuzhiyun { BD50, BD50_50HZ_BANDING_AEC_LSBS_SET(0x0bb) }, /* 0xbb */
381*4882a593Smuzhiyun { BD60, BD60_60HZ_BANDING_AEC_LSBS_SET(0x09c) }, /* 0x9c */
382*4882a593Smuzhiyun { BANK_SEL, BANK_SEL_DSP },
383*4882a593Smuzhiyun { 0xe5, 0x7f },
384*4882a593Smuzhiyun { MC_BIST, MC_BIST_RESET | MC_BIST_BOOT_ROM_SEL },
385*4882a593Smuzhiyun { 0x41, 0x24 },
386*4882a593Smuzhiyun { RESET, RESET_JPEG | RESET_DVP },
387*4882a593Smuzhiyun { 0x76, 0xff },
388*4882a593Smuzhiyun { 0x33, 0xa0 },
389*4882a593Smuzhiyun { 0x42, 0x20 },
390*4882a593Smuzhiyun { 0x43, 0x18 },
391*4882a593Smuzhiyun { 0x4c, 0x00 },
392*4882a593Smuzhiyun { CTRL3, CTRL3_BPC_EN | CTRL3_WPC_EN | 0x10 },
393*4882a593Smuzhiyun { 0x88, 0x3f },
394*4882a593Smuzhiyun { 0xd7, 0x03 },
395*4882a593Smuzhiyun { 0xd9, 0x10 },
396*4882a593Smuzhiyun { R_DVP_SP, R_DVP_SP_AUTO_MODE | 0x2 },
397*4882a593Smuzhiyun { 0xc8, 0x08 },
398*4882a593Smuzhiyun { 0xc9, 0x80 },
399*4882a593Smuzhiyun { BPADDR, 0x00 },
400*4882a593Smuzhiyun { BPDATA, 0x00 },
401*4882a593Smuzhiyun { BPADDR, 0x03 },
402*4882a593Smuzhiyun { BPDATA, 0x48 },
403*4882a593Smuzhiyun { BPDATA, 0x48 },
404*4882a593Smuzhiyun { BPADDR, 0x08 },
405*4882a593Smuzhiyun { BPDATA, 0x20 },
406*4882a593Smuzhiyun { BPDATA, 0x10 },
407*4882a593Smuzhiyun { BPDATA, 0x0e },
408*4882a593Smuzhiyun { 0x90, 0x00 },
409*4882a593Smuzhiyun { 0x91, 0x0e },
410*4882a593Smuzhiyun { 0x91, 0x1a },
411*4882a593Smuzhiyun { 0x91, 0x31 },
412*4882a593Smuzhiyun { 0x91, 0x5a },
413*4882a593Smuzhiyun { 0x91, 0x69 },
414*4882a593Smuzhiyun { 0x91, 0x75 },
415*4882a593Smuzhiyun { 0x91, 0x7e },
416*4882a593Smuzhiyun { 0x91, 0x88 },
417*4882a593Smuzhiyun { 0x91, 0x8f },
418*4882a593Smuzhiyun { 0x91, 0x96 },
419*4882a593Smuzhiyun { 0x91, 0xa3 },
420*4882a593Smuzhiyun { 0x91, 0xaf },
421*4882a593Smuzhiyun { 0x91, 0xc4 },
422*4882a593Smuzhiyun { 0x91, 0xd7 },
423*4882a593Smuzhiyun { 0x91, 0xe8 },
424*4882a593Smuzhiyun { 0x91, 0x20 },
425*4882a593Smuzhiyun { 0x92, 0x00 },
426*4882a593Smuzhiyun { 0x93, 0x06 },
427*4882a593Smuzhiyun { 0x93, 0xe3 },
428*4882a593Smuzhiyun { 0x93, 0x03 },
429*4882a593Smuzhiyun { 0x93, 0x03 },
430*4882a593Smuzhiyun { 0x93, 0x00 },
431*4882a593Smuzhiyun { 0x93, 0x02 },
432*4882a593Smuzhiyun { 0x93, 0x00 },
433*4882a593Smuzhiyun { 0x93, 0x00 },
434*4882a593Smuzhiyun { 0x93, 0x00 },
435*4882a593Smuzhiyun { 0x93, 0x00 },
436*4882a593Smuzhiyun { 0x93, 0x00 },
437*4882a593Smuzhiyun { 0x93, 0x00 },
438*4882a593Smuzhiyun { 0x93, 0x00 },
439*4882a593Smuzhiyun { 0x96, 0x00 },
440*4882a593Smuzhiyun { 0x97, 0x08 },
441*4882a593Smuzhiyun { 0x97, 0x19 },
442*4882a593Smuzhiyun { 0x97, 0x02 },
443*4882a593Smuzhiyun { 0x97, 0x0c },
444*4882a593Smuzhiyun { 0x97, 0x24 },
445*4882a593Smuzhiyun { 0x97, 0x30 },
446*4882a593Smuzhiyun { 0x97, 0x28 },
447*4882a593Smuzhiyun { 0x97, 0x26 },
448*4882a593Smuzhiyun { 0x97, 0x02 },
449*4882a593Smuzhiyun { 0x97, 0x98 },
450*4882a593Smuzhiyun { 0x97, 0x80 },
451*4882a593Smuzhiyun { 0x97, 0x00 },
452*4882a593Smuzhiyun { 0x97, 0x00 },
453*4882a593Smuzhiyun { 0xa4, 0x00 },
454*4882a593Smuzhiyun { 0xa8, 0x00 },
455*4882a593Smuzhiyun { 0xc5, 0x11 },
456*4882a593Smuzhiyun { 0xc6, 0x51 },
457*4882a593Smuzhiyun { 0xbf, 0x80 },
458*4882a593Smuzhiyun { 0xc7, 0x10 }, /* simple AWB */
459*4882a593Smuzhiyun { 0xb6, 0x66 },
460*4882a593Smuzhiyun { 0xb8, 0xA5 },
461*4882a593Smuzhiyun { 0xb7, 0x64 },
462*4882a593Smuzhiyun { 0xb9, 0x7C },
463*4882a593Smuzhiyun { 0xb3, 0xaf },
464*4882a593Smuzhiyun { 0xb4, 0x97 },
465*4882a593Smuzhiyun { 0xb5, 0xFF },
466*4882a593Smuzhiyun { 0xb0, 0xC5 },
467*4882a593Smuzhiyun { 0xb1, 0x94 },
468*4882a593Smuzhiyun { 0xb2, 0x0f },
469*4882a593Smuzhiyun { 0xc4, 0x5c },
470*4882a593Smuzhiyun { 0xa6, 0x00 },
471*4882a593Smuzhiyun { 0xa7, 0x20 },
472*4882a593Smuzhiyun { 0xa7, 0xd8 },
473*4882a593Smuzhiyun { 0xa7, 0x1b },
474*4882a593Smuzhiyun { 0xa7, 0x31 },
475*4882a593Smuzhiyun { 0xa7, 0x00 },
476*4882a593Smuzhiyun { 0xa7, 0x18 },
477*4882a593Smuzhiyun { 0xa7, 0x20 },
478*4882a593Smuzhiyun { 0xa7, 0xd8 },
479*4882a593Smuzhiyun { 0xa7, 0x19 },
480*4882a593Smuzhiyun { 0xa7, 0x31 },
481*4882a593Smuzhiyun { 0xa7, 0x00 },
482*4882a593Smuzhiyun { 0xa7, 0x18 },
483*4882a593Smuzhiyun { 0xa7, 0x20 },
484*4882a593Smuzhiyun { 0xa7, 0xd8 },
485*4882a593Smuzhiyun { 0xa7, 0x19 },
486*4882a593Smuzhiyun { 0xa7, 0x31 },
487*4882a593Smuzhiyun { 0xa7, 0x00 },
488*4882a593Smuzhiyun { 0xa7, 0x18 },
489*4882a593Smuzhiyun { 0x7f, 0x00 },
490*4882a593Smuzhiyun { 0xe5, 0x1f },
491*4882a593Smuzhiyun { 0xe1, 0x77 },
492*4882a593Smuzhiyun { 0xdd, 0x7f },
493*4882a593Smuzhiyun { CTRL0, CTRL0_YUV422 | CTRL0_YUV_EN | CTRL0_RGB_EN },
494*4882a593Smuzhiyun ENDMARKER,
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun * Register settings for window size
499*4882a593Smuzhiyun * The preamble, setup the internal DSP to input an UXGA (1600x1200) image.
500*4882a593Smuzhiyun * Then the different zooming configurations will setup the output image size.
501*4882a593Smuzhiyun */
502*4882a593Smuzhiyun static const struct regval_list ov2640_size_change_preamble_regs[] = {
503*4882a593Smuzhiyun { BANK_SEL, BANK_SEL_DSP },
504*4882a593Smuzhiyun { RESET, RESET_DVP },
505*4882a593Smuzhiyun { SIZEL, SIZEL_HSIZE8_11_SET(UXGA_WIDTH) |
506*4882a593Smuzhiyun SIZEL_HSIZE8_SET(UXGA_WIDTH) |
507*4882a593Smuzhiyun SIZEL_VSIZE8_SET(UXGA_HEIGHT) },
508*4882a593Smuzhiyun { HSIZE8, HSIZE8_SET(UXGA_WIDTH) },
509*4882a593Smuzhiyun { VSIZE8, VSIZE8_SET(UXGA_HEIGHT) },
510*4882a593Smuzhiyun { CTRL2, CTRL2_DCW_EN | CTRL2_SDE_EN |
511*4882a593Smuzhiyun CTRL2_UV_AVG_EN | CTRL2_CMX_EN | CTRL2_UV_ADJ_EN },
512*4882a593Smuzhiyun { HSIZE, HSIZE_SET(UXGA_WIDTH) },
513*4882a593Smuzhiyun { VSIZE, VSIZE_SET(UXGA_HEIGHT) },
514*4882a593Smuzhiyun { XOFFL, XOFFL_SET(0) },
515*4882a593Smuzhiyun { YOFFL, YOFFL_SET(0) },
516*4882a593Smuzhiyun { VHYX, VHYX_HSIZE_SET(UXGA_WIDTH) | VHYX_VSIZE_SET(UXGA_HEIGHT) |
517*4882a593Smuzhiyun VHYX_XOFF_SET(0) | VHYX_YOFF_SET(0)},
518*4882a593Smuzhiyun { TEST, TEST_HSIZE_SET(UXGA_WIDTH) },
519*4882a593Smuzhiyun ENDMARKER,
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun #define PER_SIZE_REG_SEQ(x, y, v_div, h_div, pclk_div) \
523*4882a593Smuzhiyun { CTRLI, CTRLI_LP_DP | CTRLI_V_DIV_SET(v_div) | \
524*4882a593Smuzhiyun CTRLI_H_DIV_SET(h_div)}, \
525*4882a593Smuzhiyun { ZMOW, ZMOW_OUTW_SET(x) }, \
526*4882a593Smuzhiyun { ZMOH, ZMOH_OUTH_SET(y) }, \
527*4882a593Smuzhiyun { ZMHH, ZMHH_OUTW_SET(x) | ZMHH_OUTH_SET(y) }, \
528*4882a593Smuzhiyun { R_DVP_SP, pclk_div }, \
529*4882a593Smuzhiyun { RESET, 0x00}
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static const struct regval_list ov2640_qcif_regs[] = {
532*4882a593Smuzhiyun PER_SIZE_REG_SEQ(QCIF_WIDTH, QCIF_HEIGHT, 3, 3, 4),
533*4882a593Smuzhiyun ENDMARKER,
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun static const struct regval_list ov2640_qvga_regs[] = {
537*4882a593Smuzhiyun PER_SIZE_REG_SEQ(QVGA_WIDTH, QVGA_HEIGHT, 2, 2, 4),
538*4882a593Smuzhiyun ENDMARKER,
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun static const struct regval_list ov2640_cif_regs[] = {
542*4882a593Smuzhiyun PER_SIZE_REG_SEQ(CIF_WIDTH, CIF_HEIGHT, 2, 2, 8),
543*4882a593Smuzhiyun ENDMARKER,
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun static const struct regval_list ov2640_vga_regs[] = {
547*4882a593Smuzhiyun PER_SIZE_REG_SEQ(VGA_WIDTH, VGA_HEIGHT, 0, 0, 2),
548*4882a593Smuzhiyun ENDMARKER,
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun static const struct regval_list ov2640_svga_regs[] = {
552*4882a593Smuzhiyun PER_SIZE_REG_SEQ(SVGA_WIDTH, SVGA_HEIGHT, 1, 1, 2),
553*4882a593Smuzhiyun ENDMARKER,
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static const struct regval_list ov2640_xga_regs[] = {
557*4882a593Smuzhiyun PER_SIZE_REG_SEQ(XGA_WIDTH, XGA_HEIGHT, 0, 0, 2),
558*4882a593Smuzhiyun { CTRLI, 0x00},
559*4882a593Smuzhiyun ENDMARKER,
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun static const struct regval_list ov2640_sxga_regs[] = {
563*4882a593Smuzhiyun PER_SIZE_REG_SEQ(SXGA_WIDTH, SXGA_HEIGHT, 0, 0, 2),
564*4882a593Smuzhiyun { CTRLI, 0x00},
565*4882a593Smuzhiyun { R_DVP_SP, 2 | R_DVP_SP_AUTO_MODE },
566*4882a593Smuzhiyun ENDMARKER,
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun static const struct regval_list ov2640_uxga_regs[] = {
570*4882a593Smuzhiyun PER_SIZE_REG_SEQ(UXGA_WIDTH, UXGA_HEIGHT, 0, 0, 0),
571*4882a593Smuzhiyun { CTRLI, 0x00},
572*4882a593Smuzhiyun { R_DVP_SP, 0 | R_DVP_SP_AUTO_MODE },
573*4882a593Smuzhiyun ENDMARKER,
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun #define OV2640_SIZE(n, w, h, r) \
577*4882a593Smuzhiyun {.name = n, .width = w , .height = h, .regs = r }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun static const struct ov2640_win_size ov2640_supported_win_sizes[] = {
580*4882a593Smuzhiyun OV2640_SIZE("QCIF", QCIF_WIDTH, QCIF_HEIGHT, ov2640_qcif_regs),
581*4882a593Smuzhiyun OV2640_SIZE("QVGA", QVGA_WIDTH, QVGA_HEIGHT, ov2640_qvga_regs),
582*4882a593Smuzhiyun OV2640_SIZE("CIF", CIF_WIDTH, CIF_HEIGHT, ov2640_cif_regs),
583*4882a593Smuzhiyun OV2640_SIZE("VGA", VGA_WIDTH, VGA_HEIGHT, ov2640_vga_regs),
584*4882a593Smuzhiyun OV2640_SIZE("SVGA", SVGA_WIDTH, SVGA_HEIGHT, ov2640_svga_regs),
585*4882a593Smuzhiyun OV2640_SIZE("XGA", XGA_WIDTH, XGA_HEIGHT, ov2640_xga_regs),
586*4882a593Smuzhiyun OV2640_SIZE("SXGA", SXGA_WIDTH, SXGA_HEIGHT, ov2640_sxga_regs),
587*4882a593Smuzhiyun OV2640_SIZE("UXGA", UXGA_WIDTH, UXGA_HEIGHT, ov2640_uxga_regs),
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /*
591*4882a593Smuzhiyun * Register settings for pixel formats
592*4882a593Smuzhiyun */
593*4882a593Smuzhiyun static const struct regval_list ov2640_format_change_preamble_regs[] = {
594*4882a593Smuzhiyun { BANK_SEL, BANK_SEL_DSP },
595*4882a593Smuzhiyun { R_BYPASS, R_BYPASS_USE_DSP },
596*4882a593Smuzhiyun ENDMARKER,
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun static const struct regval_list ov2640_yuyv_regs[] = {
600*4882a593Smuzhiyun { IMAGE_MODE, IMAGE_MODE_YUV422 },
601*4882a593Smuzhiyun { 0xd7, 0x03 },
602*4882a593Smuzhiyun { 0x33, 0xa0 },
603*4882a593Smuzhiyun { 0xe5, 0x1f },
604*4882a593Smuzhiyun { 0xe1, 0x67 },
605*4882a593Smuzhiyun { RESET, 0x00 },
606*4882a593Smuzhiyun { R_BYPASS, R_BYPASS_USE_DSP },
607*4882a593Smuzhiyun ENDMARKER,
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun static const struct regval_list ov2640_uyvy_regs[] = {
611*4882a593Smuzhiyun { IMAGE_MODE, IMAGE_MODE_LBYTE_FIRST | IMAGE_MODE_YUV422 },
612*4882a593Smuzhiyun { 0xd7, 0x01 },
613*4882a593Smuzhiyun { 0x33, 0xa0 },
614*4882a593Smuzhiyun { 0xe1, 0x67 },
615*4882a593Smuzhiyun { RESET, 0x00 },
616*4882a593Smuzhiyun { R_BYPASS, R_BYPASS_USE_DSP },
617*4882a593Smuzhiyun ENDMARKER,
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun static const struct regval_list ov2640_rgb565_be_regs[] = {
621*4882a593Smuzhiyun { IMAGE_MODE, IMAGE_MODE_RGB565 },
622*4882a593Smuzhiyun { 0xd7, 0x03 },
623*4882a593Smuzhiyun { RESET, 0x00 },
624*4882a593Smuzhiyun { R_BYPASS, R_BYPASS_USE_DSP },
625*4882a593Smuzhiyun ENDMARKER,
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun static const struct regval_list ov2640_rgb565_le_regs[] = {
629*4882a593Smuzhiyun { IMAGE_MODE, IMAGE_MODE_LBYTE_FIRST | IMAGE_MODE_RGB565 },
630*4882a593Smuzhiyun { 0xd7, 0x03 },
631*4882a593Smuzhiyun { RESET, 0x00 },
632*4882a593Smuzhiyun { R_BYPASS, R_BYPASS_USE_DSP },
633*4882a593Smuzhiyun ENDMARKER,
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun static u32 ov2640_codes[] = {
637*4882a593Smuzhiyun MEDIA_BUS_FMT_YUYV8_2X8,
638*4882a593Smuzhiyun MEDIA_BUS_FMT_UYVY8_2X8,
639*4882a593Smuzhiyun MEDIA_BUS_FMT_YVYU8_2X8,
640*4882a593Smuzhiyun MEDIA_BUS_FMT_VYUY8_2X8,
641*4882a593Smuzhiyun MEDIA_BUS_FMT_RGB565_2X8_BE,
642*4882a593Smuzhiyun MEDIA_BUS_FMT_RGB565_2X8_LE,
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /*
646*4882a593Smuzhiyun * General functions
647*4882a593Smuzhiyun */
to_ov2640(const struct i2c_client * client)648*4882a593Smuzhiyun static struct ov2640_priv *to_ov2640(const struct i2c_client *client)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun return container_of(i2c_get_clientdata(client), struct ov2640_priv,
651*4882a593Smuzhiyun subdev);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
ov2640_write_array(struct i2c_client * client,const struct regval_list * vals)654*4882a593Smuzhiyun static int ov2640_write_array(struct i2c_client *client,
655*4882a593Smuzhiyun const struct regval_list *vals)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun int ret;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun while ((vals->reg_num != 0xff) || (vals->value != 0xff)) {
660*4882a593Smuzhiyun ret = i2c_smbus_write_byte_data(client,
661*4882a593Smuzhiyun vals->reg_num, vals->value);
662*4882a593Smuzhiyun dev_vdbg(&client->dev, "array: 0x%02x, 0x%02x",
663*4882a593Smuzhiyun vals->reg_num, vals->value);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun if (ret < 0)
666*4882a593Smuzhiyun return ret;
667*4882a593Smuzhiyun vals++;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun return 0;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
ov2640_mask_set(struct i2c_client * client,u8 reg,u8 mask,u8 set)672*4882a593Smuzhiyun static int ov2640_mask_set(struct i2c_client *client,
673*4882a593Smuzhiyun u8 reg, u8 mask, u8 set)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun s32 val = i2c_smbus_read_byte_data(client, reg);
676*4882a593Smuzhiyun if (val < 0)
677*4882a593Smuzhiyun return val;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun val &= ~mask;
680*4882a593Smuzhiyun val |= set & mask;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun dev_vdbg(&client->dev, "masks: 0x%02x, 0x%02x", reg, val);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun return i2c_smbus_write_byte_data(client, reg, val);
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
ov2640_reset(struct i2c_client * client)687*4882a593Smuzhiyun static int ov2640_reset(struct i2c_client *client)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun int ret;
690*4882a593Smuzhiyun static const struct regval_list reset_seq[] = {
691*4882a593Smuzhiyun {BANK_SEL, BANK_SEL_SENS},
692*4882a593Smuzhiyun {COM7, COM7_SRST},
693*4882a593Smuzhiyun ENDMARKER,
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun ret = ov2640_write_array(client, reset_seq);
697*4882a593Smuzhiyun if (ret)
698*4882a593Smuzhiyun goto err;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun msleep(5);
701*4882a593Smuzhiyun err:
702*4882a593Smuzhiyun dev_dbg(&client->dev, "%s: (ret %d)", __func__, ret);
703*4882a593Smuzhiyun return ret;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun static const char * const ov2640_test_pattern_menu[] = {
707*4882a593Smuzhiyun "Disabled",
708*4882a593Smuzhiyun "Eight Vertical Colour Bars",
709*4882a593Smuzhiyun };
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /*
712*4882a593Smuzhiyun * functions
713*4882a593Smuzhiyun */
ov2640_s_ctrl(struct v4l2_ctrl * ctrl)714*4882a593Smuzhiyun static int ov2640_s_ctrl(struct v4l2_ctrl *ctrl)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun struct v4l2_subdev *sd =
717*4882a593Smuzhiyun &container_of(ctrl->handler, struct ov2640_priv, hdl)->subdev;
718*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
719*4882a593Smuzhiyun struct ov2640_priv *priv = to_ov2640(client);
720*4882a593Smuzhiyun u8 val;
721*4882a593Smuzhiyun int ret;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /* v4l2_ctrl_lock() locks our own mutex */
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun /*
726*4882a593Smuzhiyun * If the device is not powered up by the host driver, do not apply any
727*4882a593Smuzhiyun * controls to H/W at this time. Instead the controls will be restored
728*4882a593Smuzhiyun * when the streaming is started.
729*4882a593Smuzhiyun */
730*4882a593Smuzhiyun if (!priv->power_count)
731*4882a593Smuzhiyun return 0;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun ret = i2c_smbus_write_byte_data(client, BANK_SEL, BANK_SEL_SENS);
734*4882a593Smuzhiyun if (ret < 0)
735*4882a593Smuzhiyun return ret;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun switch (ctrl->id) {
738*4882a593Smuzhiyun case V4L2_CID_VFLIP:
739*4882a593Smuzhiyun val = ctrl->val ? REG04_VFLIP_IMG | REG04_VREF_EN : 0x00;
740*4882a593Smuzhiyun return ov2640_mask_set(client, REG04,
741*4882a593Smuzhiyun REG04_VFLIP_IMG | REG04_VREF_EN, val);
742*4882a593Smuzhiyun /* NOTE: REG04_VREF_EN: 1 line shift / even/odd line swap */
743*4882a593Smuzhiyun case V4L2_CID_HFLIP:
744*4882a593Smuzhiyun val = ctrl->val ? REG04_HFLIP_IMG : 0x00;
745*4882a593Smuzhiyun return ov2640_mask_set(client, REG04, REG04_HFLIP_IMG, val);
746*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
747*4882a593Smuzhiyun val = ctrl->val ? COM7_COLOR_BAR_TEST : 0x00;
748*4882a593Smuzhiyun return ov2640_mask_set(client, COM7, COM7_COLOR_BAR_TEST, val);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun return -EINVAL;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
ov2640_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)755*4882a593Smuzhiyun static int ov2640_g_register(struct v4l2_subdev *sd,
756*4882a593Smuzhiyun struct v4l2_dbg_register *reg)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
759*4882a593Smuzhiyun int ret;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun reg->size = 1;
762*4882a593Smuzhiyun if (reg->reg > 0xff)
763*4882a593Smuzhiyun return -EINVAL;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun ret = i2c_smbus_read_byte_data(client, reg->reg);
766*4882a593Smuzhiyun if (ret < 0)
767*4882a593Smuzhiyun return ret;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun reg->val = ret;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun return 0;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
ov2640_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)774*4882a593Smuzhiyun static int ov2640_s_register(struct v4l2_subdev *sd,
775*4882a593Smuzhiyun const struct v4l2_dbg_register *reg)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun if (reg->reg > 0xff ||
780*4882a593Smuzhiyun reg->val > 0xff)
781*4882a593Smuzhiyun return -EINVAL;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun return i2c_smbus_write_byte_data(client, reg->reg, reg->val);
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun #endif
786*4882a593Smuzhiyun
ov2640_set_power(struct ov2640_priv * priv,int on)787*4882a593Smuzhiyun static void ov2640_set_power(struct ov2640_priv *priv, int on)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun #ifdef CONFIG_GPIOLIB
790*4882a593Smuzhiyun if (priv->pwdn_gpio)
791*4882a593Smuzhiyun gpiod_direction_output(priv->pwdn_gpio, !on);
792*4882a593Smuzhiyun if (on && priv->resetb_gpio) {
793*4882a593Smuzhiyun /* Active the resetb pin to perform a reset pulse */
794*4882a593Smuzhiyun gpiod_direction_output(priv->resetb_gpio, 1);
795*4882a593Smuzhiyun usleep_range(3000, 5000);
796*4882a593Smuzhiyun gpiod_set_value(priv->resetb_gpio, 0);
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun #endif
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
ov2640_s_power(struct v4l2_subdev * sd,int on)801*4882a593Smuzhiyun static int ov2640_s_power(struct v4l2_subdev *sd, int on)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
804*4882a593Smuzhiyun struct ov2640_priv *priv = to_ov2640(client);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun mutex_lock(&priv->lock);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /*
809*4882a593Smuzhiyun * If the power count is modified from 0 to != 0 or from != 0 to 0,
810*4882a593Smuzhiyun * update the power state.
811*4882a593Smuzhiyun */
812*4882a593Smuzhiyun if (priv->power_count == !on)
813*4882a593Smuzhiyun ov2640_set_power(priv, on);
814*4882a593Smuzhiyun priv->power_count += on ? 1 : -1;
815*4882a593Smuzhiyun WARN_ON(priv->power_count < 0);
816*4882a593Smuzhiyun mutex_unlock(&priv->lock);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun return 0;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* Select the nearest higher resolution for capture */
ov2640_select_win(u32 width,u32 height)822*4882a593Smuzhiyun static const struct ov2640_win_size *ov2640_select_win(u32 width, u32 height)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun int i, default_size = ARRAY_SIZE(ov2640_supported_win_sizes) - 1;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ov2640_supported_win_sizes); i++) {
827*4882a593Smuzhiyun if (ov2640_supported_win_sizes[i].width >= width &&
828*4882a593Smuzhiyun ov2640_supported_win_sizes[i].height >= height)
829*4882a593Smuzhiyun return &ov2640_supported_win_sizes[i];
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun return &ov2640_supported_win_sizes[default_size];
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
ov2640_set_params(struct i2c_client * client,const struct ov2640_win_size * win,u32 code)835*4882a593Smuzhiyun static int ov2640_set_params(struct i2c_client *client,
836*4882a593Smuzhiyun const struct ov2640_win_size *win, u32 code)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun const struct regval_list *selected_cfmt_regs;
839*4882a593Smuzhiyun u8 val;
840*4882a593Smuzhiyun int ret;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun switch (code) {
843*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB565_2X8_BE:
844*4882a593Smuzhiyun dev_dbg(&client->dev, "%s: Selected cfmt RGB565 BE", __func__);
845*4882a593Smuzhiyun selected_cfmt_regs = ov2640_rgb565_be_regs;
846*4882a593Smuzhiyun break;
847*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB565_2X8_LE:
848*4882a593Smuzhiyun dev_dbg(&client->dev, "%s: Selected cfmt RGB565 LE", __func__);
849*4882a593Smuzhiyun selected_cfmt_regs = ov2640_rgb565_le_regs;
850*4882a593Smuzhiyun break;
851*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
852*4882a593Smuzhiyun dev_dbg(&client->dev, "%s: Selected cfmt YUYV (YUV422)", __func__);
853*4882a593Smuzhiyun selected_cfmt_regs = ov2640_yuyv_regs;
854*4882a593Smuzhiyun break;
855*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
856*4882a593Smuzhiyun default:
857*4882a593Smuzhiyun dev_dbg(&client->dev, "%s: Selected cfmt UYVY", __func__);
858*4882a593Smuzhiyun selected_cfmt_regs = ov2640_uyvy_regs;
859*4882a593Smuzhiyun break;
860*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_2X8:
861*4882a593Smuzhiyun dev_dbg(&client->dev, "%s: Selected cfmt YVYU", __func__);
862*4882a593Smuzhiyun selected_cfmt_regs = ov2640_yuyv_regs;
863*4882a593Smuzhiyun break;
864*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_2X8:
865*4882a593Smuzhiyun dev_dbg(&client->dev, "%s: Selected cfmt VYUY", __func__);
866*4882a593Smuzhiyun selected_cfmt_regs = ov2640_uyvy_regs;
867*4882a593Smuzhiyun break;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun /* reset hardware */
871*4882a593Smuzhiyun ov2640_reset(client);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /* initialize the sensor with default data */
874*4882a593Smuzhiyun dev_dbg(&client->dev, "%s: Init default", __func__);
875*4882a593Smuzhiyun ret = ov2640_write_array(client, ov2640_init_regs);
876*4882a593Smuzhiyun if (ret < 0)
877*4882a593Smuzhiyun goto err;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun /* select preamble */
880*4882a593Smuzhiyun dev_dbg(&client->dev, "%s: Set size to %s", __func__, win->name);
881*4882a593Smuzhiyun ret = ov2640_write_array(client, ov2640_size_change_preamble_regs);
882*4882a593Smuzhiyun if (ret < 0)
883*4882a593Smuzhiyun goto err;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /* set size win */
886*4882a593Smuzhiyun ret = ov2640_write_array(client, win->regs);
887*4882a593Smuzhiyun if (ret < 0)
888*4882a593Smuzhiyun goto err;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /* cfmt preamble */
891*4882a593Smuzhiyun dev_dbg(&client->dev, "%s: Set cfmt", __func__);
892*4882a593Smuzhiyun ret = ov2640_write_array(client, ov2640_format_change_preamble_regs);
893*4882a593Smuzhiyun if (ret < 0)
894*4882a593Smuzhiyun goto err;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /* set cfmt */
897*4882a593Smuzhiyun ret = ov2640_write_array(client, selected_cfmt_regs);
898*4882a593Smuzhiyun if (ret < 0)
899*4882a593Smuzhiyun goto err;
900*4882a593Smuzhiyun val = (code == MEDIA_BUS_FMT_YVYU8_2X8)
901*4882a593Smuzhiyun || (code == MEDIA_BUS_FMT_VYUY8_2X8) ? CTRL0_VFIRST : 0x00;
902*4882a593Smuzhiyun ret = ov2640_mask_set(client, CTRL0, CTRL0_VFIRST, val);
903*4882a593Smuzhiyun if (ret < 0)
904*4882a593Smuzhiyun goto err;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun return 0;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun err:
909*4882a593Smuzhiyun dev_err(&client->dev, "%s: Error %d", __func__, ret);
910*4882a593Smuzhiyun ov2640_reset(client);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun return ret;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
ov2640_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)915*4882a593Smuzhiyun static int ov2640_get_fmt(struct v4l2_subdev *sd,
916*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
917*4882a593Smuzhiyun struct v4l2_subdev_format *format)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf = &format->format;
920*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
921*4882a593Smuzhiyun struct ov2640_priv *priv = to_ov2640(client);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun if (format->pad)
924*4882a593Smuzhiyun return -EINVAL;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
927*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
928*4882a593Smuzhiyun mf = v4l2_subdev_get_try_format(sd, cfg, 0);
929*4882a593Smuzhiyun format->format = *mf;
930*4882a593Smuzhiyun return 0;
931*4882a593Smuzhiyun #else
932*4882a593Smuzhiyun return -EINVAL;
933*4882a593Smuzhiyun #endif
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun mf->width = priv->win->width;
937*4882a593Smuzhiyun mf->height = priv->win->height;
938*4882a593Smuzhiyun mf->code = priv->cfmt_code;
939*4882a593Smuzhiyun mf->colorspace = V4L2_COLORSPACE_SRGB;
940*4882a593Smuzhiyun mf->field = V4L2_FIELD_NONE;
941*4882a593Smuzhiyun mf->ycbcr_enc = V4L2_YCBCR_ENC_DEFAULT;
942*4882a593Smuzhiyun mf->quantization = V4L2_QUANTIZATION_DEFAULT;
943*4882a593Smuzhiyun mf->xfer_func = V4L2_XFER_FUNC_DEFAULT;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun return 0;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
ov2640_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)948*4882a593Smuzhiyun static int ov2640_set_fmt(struct v4l2_subdev *sd,
949*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
950*4882a593Smuzhiyun struct v4l2_subdev_format *format)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf = &format->format;
953*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
954*4882a593Smuzhiyun struct ov2640_priv *priv = to_ov2640(client);
955*4882a593Smuzhiyun const struct ov2640_win_size *win;
956*4882a593Smuzhiyun int ret = 0;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun if (format->pad)
959*4882a593Smuzhiyun return -EINVAL;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun mutex_lock(&priv->lock);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /* select suitable win */
964*4882a593Smuzhiyun win = ov2640_select_win(mf->width, mf->height);
965*4882a593Smuzhiyun mf->width = win->width;
966*4882a593Smuzhiyun mf->height = win->height;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun mf->field = V4L2_FIELD_NONE;
969*4882a593Smuzhiyun mf->colorspace = V4L2_COLORSPACE_SRGB;
970*4882a593Smuzhiyun mf->ycbcr_enc = V4L2_YCBCR_ENC_DEFAULT;
971*4882a593Smuzhiyun mf->quantization = V4L2_QUANTIZATION_DEFAULT;
972*4882a593Smuzhiyun mf->xfer_func = V4L2_XFER_FUNC_DEFAULT;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun switch (mf->code) {
975*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB565_2X8_BE:
976*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB565_2X8_LE:
977*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
978*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
979*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_2X8:
980*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_2X8:
981*4882a593Smuzhiyun break;
982*4882a593Smuzhiyun default:
983*4882a593Smuzhiyun mf->code = MEDIA_BUS_FMT_UYVY8_2X8;
984*4882a593Smuzhiyun break;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_ACTIVE) {
988*4882a593Smuzhiyun struct ov2640_priv *priv = to_ov2640(client);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (priv->streaming) {
991*4882a593Smuzhiyun ret = -EBUSY;
992*4882a593Smuzhiyun goto out;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun /* select win */
995*4882a593Smuzhiyun priv->win = win;
996*4882a593Smuzhiyun /* select format */
997*4882a593Smuzhiyun priv->cfmt_code = mf->code;
998*4882a593Smuzhiyun } else {
999*4882a593Smuzhiyun cfg->try_fmt = *mf;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun out:
1002*4882a593Smuzhiyun mutex_unlock(&priv->lock);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun return ret;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
ov2640_init_cfg(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg)1007*4882a593Smuzhiyun static int ov2640_init_cfg(struct v4l2_subdev *sd,
1008*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1011*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt =
1012*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, cfg, 0);
1013*4882a593Smuzhiyun const struct ov2640_win_size *win =
1014*4882a593Smuzhiyun ov2640_select_win(SVGA_WIDTH, SVGA_HEIGHT);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun try_fmt->width = win->width;
1017*4882a593Smuzhiyun try_fmt->height = win->height;
1018*4882a593Smuzhiyun try_fmt->code = MEDIA_BUS_FMT_UYVY8_2X8;
1019*4882a593Smuzhiyun try_fmt->colorspace = V4L2_COLORSPACE_SRGB;
1020*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
1021*4882a593Smuzhiyun try_fmt->ycbcr_enc = V4L2_YCBCR_ENC_DEFAULT;
1022*4882a593Smuzhiyun try_fmt->quantization = V4L2_QUANTIZATION_DEFAULT;
1023*4882a593Smuzhiyun try_fmt->xfer_func = V4L2_XFER_FUNC_DEFAULT;
1024*4882a593Smuzhiyun #endif
1025*4882a593Smuzhiyun return 0;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
ov2640_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1028*4882a593Smuzhiyun static int ov2640_enum_mbus_code(struct v4l2_subdev *sd,
1029*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1030*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun if (code->pad || code->index >= ARRAY_SIZE(ov2640_codes))
1033*4882a593Smuzhiyun return -EINVAL;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun code->code = ov2640_codes[code->index];
1036*4882a593Smuzhiyun return 0;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
ov2640_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)1039*4882a593Smuzhiyun static int ov2640_get_selection(struct v4l2_subdev *sd,
1040*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1041*4882a593Smuzhiyun struct v4l2_subdev_selection *sel)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE)
1044*4882a593Smuzhiyun return -EINVAL;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun switch (sel->target) {
1047*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP_BOUNDS:
1048*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP:
1049*4882a593Smuzhiyun sel->r.left = 0;
1050*4882a593Smuzhiyun sel->r.top = 0;
1051*4882a593Smuzhiyun sel->r.width = UXGA_WIDTH;
1052*4882a593Smuzhiyun sel->r.height = UXGA_HEIGHT;
1053*4882a593Smuzhiyun return 0;
1054*4882a593Smuzhiyun default:
1055*4882a593Smuzhiyun return -EINVAL;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
ov2640_s_stream(struct v4l2_subdev * sd,int on)1059*4882a593Smuzhiyun static int ov2640_s_stream(struct v4l2_subdev *sd, int on)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
1062*4882a593Smuzhiyun struct ov2640_priv *priv = to_ov2640(client);
1063*4882a593Smuzhiyun int ret = 0;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun mutex_lock(&priv->lock);
1066*4882a593Smuzhiyun if (priv->streaming == !on) {
1067*4882a593Smuzhiyun if (on) {
1068*4882a593Smuzhiyun ret = ov2640_set_params(client, priv->win,
1069*4882a593Smuzhiyun priv->cfmt_code);
1070*4882a593Smuzhiyun if (!ret)
1071*4882a593Smuzhiyun ret = __v4l2_ctrl_handler_setup(&priv->hdl);
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun if (!ret)
1075*4882a593Smuzhiyun priv->streaming = on;
1076*4882a593Smuzhiyun mutex_unlock(&priv->lock);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun return ret;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
ov2640_video_probe(struct i2c_client * client)1081*4882a593Smuzhiyun static int ov2640_video_probe(struct i2c_client *client)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun struct ov2640_priv *priv = to_ov2640(client);
1084*4882a593Smuzhiyun u8 pid, ver, midh, midl;
1085*4882a593Smuzhiyun const char *devname;
1086*4882a593Smuzhiyun int ret;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun ret = ov2640_s_power(&priv->subdev, 1);
1089*4882a593Smuzhiyun if (ret < 0)
1090*4882a593Smuzhiyun return ret;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun /*
1093*4882a593Smuzhiyun * check and show product ID and manufacturer ID
1094*4882a593Smuzhiyun */
1095*4882a593Smuzhiyun i2c_smbus_write_byte_data(client, BANK_SEL, BANK_SEL_SENS);
1096*4882a593Smuzhiyun pid = i2c_smbus_read_byte_data(client, PID);
1097*4882a593Smuzhiyun ver = i2c_smbus_read_byte_data(client, VER);
1098*4882a593Smuzhiyun midh = i2c_smbus_read_byte_data(client, MIDH);
1099*4882a593Smuzhiyun midl = i2c_smbus_read_byte_data(client, MIDL);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun switch (VERSION(pid, ver)) {
1102*4882a593Smuzhiyun case PID_OV2640:
1103*4882a593Smuzhiyun devname = "ov2640";
1104*4882a593Smuzhiyun break;
1105*4882a593Smuzhiyun default:
1106*4882a593Smuzhiyun dev_err(&client->dev,
1107*4882a593Smuzhiyun "Product ID error %x:%x\n", pid, ver);
1108*4882a593Smuzhiyun ret = -ENODEV;
1109*4882a593Smuzhiyun goto done;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun dev_info(&client->dev,
1113*4882a593Smuzhiyun "%s Product ID %0x:%0x Manufacturer ID %x:%x\n",
1114*4882a593Smuzhiyun devname, pid, ver, midh, midl);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun done:
1117*4882a593Smuzhiyun ov2640_s_power(&priv->subdev, 0);
1118*4882a593Smuzhiyun return ret;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun static const struct v4l2_ctrl_ops ov2640_ctrl_ops = {
1122*4882a593Smuzhiyun .s_ctrl = ov2640_s_ctrl,
1123*4882a593Smuzhiyun };
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops ov2640_subdev_core_ops = {
1126*4882a593Smuzhiyun .log_status = v4l2_ctrl_subdev_log_status,
1127*4882a593Smuzhiyun .subscribe_event = v4l2_ctrl_subdev_subscribe_event,
1128*4882a593Smuzhiyun .unsubscribe_event = v4l2_event_subdev_unsubscribe,
1129*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
1130*4882a593Smuzhiyun .g_register = ov2640_g_register,
1131*4882a593Smuzhiyun .s_register = ov2640_s_register,
1132*4882a593Smuzhiyun #endif
1133*4882a593Smuzhiyun .s_power = ov2640_s_power,
1134*4882a593Smuzhiyun };
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops ov2640_subdev_pad_ops = {
1137*4882a593Smuzhiyun .init_cfg = ov2640_init_cfg,
1138*4882a593Smuzhiyun .enum_mbus_code = ov2640_enum_mbus_code,
1139*4882a593Smuzhiyun .get_selection = ov2640_get_selection,
1140*4882a593Smuzhiyun .get_fmt = ov2640_get_fmt,
1141*4882a593Smuzhiyun .set_fmt = ov2640_set_fmt,
1142*4882a593Smuzhiyun };
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops ov2640_subdev_video_ops = {
1145*4882a593Smuzhiyun .s_stream = ov2640_s_stream,
1146*4882a593Smuzhiyun };
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun static const struct v4l2_subdev_ops ov2640_subdev_ops = {
1149*4882a593Smuzhiyun .core = &ov2640_subdev_core_ops,
1150*4882a593Smuzhiyun .pad = &ov2640_subdev_pad_ops,
1151*4882a593Smuzhiyun .video = &ov2640_subdev_video_ops,
1152*4882a593Smuzhiyun };
1153*4882a593Smuzhiyun
ov2640_probe_dt(struct i2c_client * client,struct ov2640_priv * priv)1154*4882a593Smuzhiyun static int ov2640_probe_dt(struct i2c_client *client,
1155*4882a593Smuzhiyun struct ov2640_priv *priv)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun int ret;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun /* Request the reset GPIO deasserted */
1160*4882a593Smuzhiyun priv->resetb_gpio = devm_gpiod_get_optional(&client->dev, "resetb",
1161*4882a593Smuzhiyun GPIOD_OUT_LOW);
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun if (!priv->resetb_gpio)
1164*4882a593Smuzhiyun dev_dbg(&client->dev, "resetb gpio is not assigned!\n");
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun ret = PTR_ERR_OR_ZERO(priv->resetb_gpio);
1167*4882a593Smuzhiyun if (ret && ret != -ENOSYS) {
1168*4882a593Smuzhiyun dev_dbg(&client->dev,
1169*4882a593Smuzhiyun "Error %d while getting resetb gpio\n", ret);
1170*4882a593Smuzhiyun return ret;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun /* Request the power down GPIO asserted */
1174*4882a593Smuzhiyun priv->pwdn_gpio = devm_gpiod_get_optional(&client->dev, "pwdn",
1175*4882a593Smuzhiyun GPIOD_OUT_HIGH);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun if (!priv->pwdn_gpio)
1178*4882a593Smuzhiyun dev_dbg(&client->dev, "pwdn gpio is not assigned!\n");
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun ret = PTR_ERR_OR_ZERO(priv->pwdn_gpio);
1181*4882a593Smuzhiyun if (ret && ret != -ENOSYS) {
1182*4882a593Smuzhiyun dev_dbg(&client->dev,
1183*4882a593Smuzhiyun "Error %d while getting pwdn gpio\n", ret);
1184*4882a593Smuzhiyun return ret;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun return 0;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /*
1191*4882a593Smuzhiyun * i2c_driver functions
1192*4882a593Smuzhiyun */
ov2640_probe(struct i2c_client * client)1193*4882a593Smuzhiyun static int ov2640_probe(struct i2c_client *client)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun struct ov2640_priv *priv;
1196*4882a593Smuzhiyun struct i2c_adapter *adapter = client->adapter;
1197*4882a593Smuzhiyun int ret;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
1200*4882a593Smuzhiyun dev_err(&adapter->dev,
1201*4882a593Smuzhiyun "OV2640: I2C-Adapter doesn't support SMBUS\n");
1202*4882a593Smuzhiyun return -EIO;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun priv = devm_kzalloc(&client->dev, sizeof(*priv), GFP_KERNEL);
1206*4882a593Smuzhiyun if (!priv)
1207*4882a593Smuzhiyun return -ENOMEM;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun if (client->dev.of_node) {
1210*4882a593Smuzhiyun priv->clk = devm_clk_get(&client->dev, "xvclk");
1211*4882a593Smuzhiyun if (IS_ERR(priv->clk))
1212*4882a593Smuzhiyun return PTR_ERR(priv->clk);
1213*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk);
1214*4882a593Smuzhiyun if (ret)
1215*4882a593Smuzhiyun return ret;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun ret = ov2640_probe_dt(client, priv);
1219*4882a593Smuzhiyun if (ret)
1220*4882a593Smuzhiyun goto err_clk;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun priv->win = ov2640_select_win(SVGA_WIDTH, SVGA_HEIGHT);
1223*4882a593Smuzhiyun priv->cfmt_code = MEDIA_BUS_FMT_UYVY8_2X8;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun v4l2_i2c_subdev_init(&priv->subdev, client, &ov2640_subdev_ops);
1226*4882a593Smuzhiyun priv->subdev.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1227*4882a593Smuzhiyun V4L2_SUBDEV_FL_HAS_EVENTS;
1228*4882a593Smuzhiyun mutex_init(&priv->lock);
1229*4882a593Smuzhiyun v4l2_ctrl_handler_init(&priv->hdl, 3);
1230*4882a593Smuzhiyun priv->hdl.lock = &priv->lock;
1231*4882a593Smuzhiyun v4l2_ctrl_new_std(&priv->hdl, &ov2640_ctrl_ops,
1232*4882a593Smuzhiyun V4L2_CID_VFLIP, 0, 1, 1, 0);
1233*4882a593Smuzhiyun v4l2_ctrl_new_std(&priv->hdl, &ov2640_ctrl_ops,
1234*4882a593Smuzhiyun V4L2_CID_HFLIP, 0, 1, 1, 0);
1235*4882a593Smuzhiyun v4l2_ctrl_new_std_menu_items(&priv->hdl, &ov2640_ctrl_ops,
1236*4882a593Smuzhiyun V4L2_CID_TEST_PATTERN,
1237*4882a593Smuzhiyun ARRAY_SIZE(ov2640_test_pattern_menu) - 1, 0, 0,
1238*4882a593Smuzhiyun ov2640_test_pattern_menu);
1239*4882a593Smuzhiyun priv->subdev.ctrl_handler = &priv->hdl;
1240*4882a593Smuzhiyun if (priv->hdl.error) {
1241*4882a593Smuzhiyun ret = priv->hdl.error;
1242*4882a593Smuzhiyun goto err_hdl;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1245*4882a593Smuzhiyun priv->pad.flags = MEDIA_PAD_FL_SOURCE;
1246*4882a593Smuzhiyun priv->subdev.entity.function = MEDIA_ENT_F_CAM_SENSOR;
1247*4882a593Smuzhiyun ret = media_entity_pads_init(&priv->subdev.entity, 1, &priv->pad);
1248*4882a593Smuzhiyun if (ret < 0)
1249*4882a593Smuzhiyun goto err_hdl;
1250*4882a593Smuzhiyun #endif
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun ret = ov2640_video_probe(client);
1253*4882a593Smuzhiyun if (ret < 0)
1254*4882a593Smuzhiyun goto err_videoprobe;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun ret = v4l2_async_register_subdev(&priv->subdev);
1257*4882a593Smuzhiyun if (ret < 0)
1258*4882a593Smuzhiyun goto err_videoprobe;
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun dev_info(&adapter->dev, "OV2640 Probed\n");
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun return 0;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun err_videoprobe:
1265*4882a593Smuzhiyun media_entity_cleanup(&priv->subdev.entity);
1266*4882a593Smuzhiyun err_hdl:
1267*4882a593Smuzhiyun v4l2_ctrl_handler_free(&priv->hdl);
1268*4882a593Smuzhiyun mutex_destroy(&priv->lock);
1269*4882a593Smuzhiyun err_clk:
1270*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
1271*4882a593Smuzhiyun return ret;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
ov2640_remove(struct i2c_client * client)1274*4882a593Smuzhiyun static int ov2640_remove(struct i2c_client *client)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun struct ov2640_priv *priv = to_ov2640(client);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun v4l2_async_unregister_subdev(&priv->subdev);
1279*4882a593Smuzhiyun v4l2_ctrl_handler_free(&priv->hdl);
1280*4882a593Smuzhiyun mutex_destroy(&priv->lock);
1281*4882a593Smuzhiyun media_entity_cleanup(&priv->subdev.entity);
1282*4882a593Smuzhiyun v4l2_device_unregister_subdev(&priv->subdev);
1283*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
1284*4882a593Smuzhiyun return 0;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun static const struct i2c_device_id ov2640_id[] = {
1288*4882a593Smuzhiyun { "ov2640", 0 },
1289*4882a593Smuzhiyun { }
1290*4882a593Smuzhiyun };
1291*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, ov2640_id);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun static const struct of_device_id ov2640_of_match[] = {
1294*4882a593Smuzhiyun {.compatible = "ovti,ov2640", },
1295*4882a593Smuzhiyun {},
1296*4882a593Smuzhiyun };
1297*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ov2640_of_match);
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun static struct i2c_driver ov2640_i2c_driver = {
1300*4882a593Smuzhiyun .driver = {
1301*4882a593Smuzhiyun .name = "ov2640",
1302*4882a593Smuzhiyun .of_match_table = of_match_ptr(ov2640_of_match),
1303*4882a593Smuzhiyun },
1304*4882a593Smuzhiyun .probe_new = ov2640_probe,
1305*4882a593Smuzhiyun .remove = ov2640_remove,
1306*4882a593Smuzhiyun .id_table = ov2640_id,
1307*4882a593Smuzhiyun };
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun module_i2c_driver(ov2640_i2c_driver);
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for Omni Vision 2640 sensor");
1312*4882a593Smuzhiyun MODULE_AUTHOR("Alberto Panizzo");
1313*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1314