1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2017 Intel Corporation.
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/acpi.h>
5*4882a593Smuzhiyun #include <linux/i2c.h>
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/pm_runtime.h>
8*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
9*4882a593Smuzhiyun #include <media/v4l2-device.h>
10*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define OV13858_REG_VALUE_08BIT 1
13*4882a593Smuzhiyun #define OV13858_REG_VALUE_16BIT 2
14*4882a593Smuzhiyun #define OV13858_REG_VALUE_24BIT 3
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define OV13858_REG_MODE_SELECT 0x0100
17*4882a593Smuzhiyun #define OV13858_MODE_STANDBY 0x00
18*4882a593Smuzhiyun #define OV13858_MODE_STREAMING 0x01
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define OV13858_REG_SOFTWARE_RST 0x0103
21*4882a593Smuzhiyun #define OV13858_SOFTWARE_RST 0x01
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* PLL1 generates PCLK and MIPI_PHY_CLK */
24*4882a593Smuzhiyun #define OV13858_REG_PLL1_CTRL_0 0x0300
25*4882a593Smuzhiyun #define OV13858_REG_PLL1_CTRL_1 0x0301
26*4882a593Smuzhiyun #define OV13858_REG_PLL1_CTRL_2 0x0302
27*4882a593Smuzhiyun #define OV13858_REG_PLL1_CTRL_3 0x0303
28*4882a593Smuzhiyun #define OV13858_REG_PLL1_CTRL_4 0x0304
29*4882a593Smuzhiyun #define OV13858_REG_PLL1_CTRL_5 0x0305
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* PLL2 generates DAC_CLK, SCLK and SRAM_CLK */
32*4882a593Smuzhiyun #define OV13858_REG_PLL2_CTRL_B 0x030b
33*4882a593Smuzhiyun #define OV13858_REG_PLL2_CTRL_C 0x030c
34*4882a593Smuzhiyun #define OV13858_REG_PLL2_CTRL_D 0x030d
35*4882a593Smuzhiyun #define OV13858_REG_PLL2_CTRL_E 0x030e
36*4882a593Smuzhiyun #define OV13858_REG_PLL2_CTRL_F 0x030f
37*4882a593Smuzhiyun #define OV13858_REG_PLL2_CTRL_12 0x0312
38*4882a593Smuzhiyun #define OV13858_REG_MIPI_SC_CTRL0 0x3016
39*4882a593Smuzhiyun #define OV13858_REG_MIPI_SC_CTRL1 0x3022
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* Chip ID */
42*4882a593Smuzhiyun #define OV13858_REG_CHIP_ID 0x300a
43*4882a593Smuzhiyun #define OV13858_CHIP_ID 0x00d855
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* V_TIMING internal */
46*4882a593Smuzhiyun #define OV13858_REG_VTS 0x380e
47*4882a593Smuzhiyun #define OV13858_VTS_30FPS 0x0c8e /* 30 fps */
48*4882a593Smuzhiyun #define OV13858_VTS_60FPS 0x0648 /* 60 fps */
49*4882a593Smuzhiyun #define OV13858_VTS_MAX 0x7fff
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* HBLANK control - read only */
52*4882a593Smuzhiyun #define OV13858_PPL_270MHZ 2244
53*4882a593Smuzhiyun #define OV13858_PPL_540MHZ 4488
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* Exposure control */
56*4882a593Smuzhiyun #define OV13858_REG_EXPOSURE 0x3500
57*4882a593Smuzhiyun #define OV13858_EXPOSURE_MIN 4
58*4882a593Smuzhiyun #define OV13858_EXPOSURE_STEP 1
59*4882a593Smuzhiyun #define OV13858_EXPOSURE_DEFAULT 0x640
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Analog gain control */
62*4882a593Smuzhiyun #define OV13858_REG_ANALOG_GAIN 0x3508
63*4882a593Smuzhiyun #define OV13858_ANA_GAIN_MIN 0
64*4882a593Smuzhiyun #define OV13858_ANA_GAIN_MAX 0x1fff
65*4882a593Smuzhiyun #define OV13858_ANA_GAIN_STEP 1
66*4882a593Smuzhiyun #define OV13858_ANA_GAIN_DEFAULT 0x80
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Digital gain control */
69*4882a593Smuzhiyun #define OV13858_REG_B_MWB_GAIN 0x5100
70*4882a593Smuzhiyun #define OV13858_REG_G_MWB_GAIN 0x5102
71*4882a593Smuzhiyun #define OV13858_REG_R_MWB_GAIN 0x5104
72*4882a593Smuzhiyun #define OV13858_DGTL_GAIN_MIN 0
73*4882a593Smuzhiyun #define OV13858_DGTL_GAIN_MAX 16384 /* Max = 16 X */
74*4882a593Smuzhiyun #define OV13858_DGTL_GAIN_DEFAULT 1024 /* Default gain = 1 X */
75*4882a593Smuzhiyun #define OV13858_DGTL_GAIN_STEP 1 /* Each step = 1/1024 */
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Test Pattern Control */
78*4882a593Smuzhiyun #define OV13858_REG_TEST_PATTERN 0x4503
79*4882a593Smuzhiyun #define OV13858_TEST_PATTERN_ENABLE BIT(7)
80*4882a593Smuzhiyun #define OV13858_TEST_PATTERN_MASK 0xfc
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Number of frames to skip */
83*4882a593Smuzhiyun #define OV13858_NUM_OF_SKIP_FRAMES 2
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct ov13858_reg {
86*4882a593Smuzhiyun u16 address;
87*4882a593Smuzhiyun u8 val;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct ov13858_reg_list {
91*4882a593Smuzhiyun u32 num_of_regs;
92*4882a593Smuzhiyun const struct ov13858_reg *regs;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Link frequency config */
96*4882a593Smuzhiyun struct ov13858_link_freq_config {
97*4882a593Smuzhiyun u32 pixels_per_line;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* PLL registers for this link frequency */
100*4882a593Smuzhiyun struct ov13858_reg_list reg_list;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Mode : resolution and related config&values */
104*4882a593Smuzhiyun struct ov13858_mode {
105*4882a593Smuzhiyun /* Frame width */
106*4882a593Smuzhiyun u32 width;
107*4882a593Smuzhiyun /* Frame height */
108*4882a593Smuzhiyun u32 height;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* V-timing */
111*4882a593Smuzhiyun u32 vts_def;
112*4882a593Smuzhiyun u32 vts_min;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* Index of Link frequency config to be used */
115*4882a593Smuzhiyun u32 link_freq_index;
116*4882a593Smuzhiyun /* Default register values */
117*4882a593Smuzhiyun struct ov13858_reg_list reg_list;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* 4224x3136 needs 1080Mbps/lane, 4 lanes */
121*4882a593Smuzhiyun static const struct ov13858_reg mipi_data_rate_1080mbps[] = {
122*4882a593Smuzhiyun /* PLL1 registers */
123*4882a593Smuzhiyun {OV13858_REG_PLL1_CTRL_0, 0x07},
124*4882a593Smuzhiyun {OV13858_REG_PLL1_CTRL_1, 0x01},
125*4882a593Smuzhiyun {OV13858_REG_PLL1_CTRL_2, 0xc2},
126*4882a593Smuzhiyun {OV13858_REG_PLL1_CTRL_3, 0x00},
127*4882a593Smuzhiyun {OV13858_REG_PLL1_CTRL_4, 0x00},
128*4882a593Smuzhiyun {OV13858_REG_PLL1_CTRL_5, 0x01},
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* PLL2 registers */
131*4882a593Smuzhiyun {OV13858_REG_PLL2_CTRL_B, 0x05},
132*4882a593Smuzhiyun {OV13858_REG_PLL2_CTRL_C, 0x01},
133*4882a593Smuzhiyun {OV13858_REG_PLL2_CTRL_D, 0x0e},
134*4882a593Smuzhiyun {OV13858_REG_PLL2_CTRL_E, 0x05},
135*4882a593Smuzhiyun {OV13858_REG_PLL2_CTRL_F, 0x01},
136*4882a593Smuzhiyun {OV13858_REG_PLL2_CTRL_12, 0x01},
137*4882a593Smuzhiyun {OV13858_REG_MIPI_SC_CTRL0, 0x72},
138*4882a593Smuzhiyun {OV13858_REG_MIPI_SC_CTRL1, 0x01},
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun * 2112x1568, 2112x1188, 1056x784 need 540Mbps/lane,
143*4882a593Smuzhiyun * 4 lanes
144*4882a593Smuzhiyun */
145*4882a593Smuzhiyun static const struct ov13858_reg mipi_data_rate_540mbps[] = {
146*4882a593Smuzhiyun /* PLL1 registers */
147*4882a593Smuzhiyun {OV13858_REG_PLL1_CTRL_0, 0x07},
148*4882a593Smuzhiyun {OV13858_REG_PLL1_CTRL_1, 0x01},
149*4882a593Smuzhiyun {OV13858_REG_PLL1_CTRL_2, 0xc2},
150*4882a593Smuzhiyun {OV13858_REG_PLL1_CTRL_3, 0x01},
151*4882a593Smuzhiyun {OV13858_REG_PLL1_CTRL_4, 0x00},
152*4882a593Smuzhiyun {OV13858_REG_PLL1_CTRL_5, 0x01},
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* PLL2 registers */
155*4882a593Smuzhiyun {OV13858_REG_PLL2_CTRL_B, 0x05},
156*4882a593Smuzhiyun {OV13858_REG_PLL2_CTRL_C, 0x01},
157*4882a593Smuzhiyun {OV13858_REG_PLL2_CTRL_D, 0x0e},
158*4882a593Smuzhiyun {OV13858_REG_PLL2_CTRL_E, 0x05},
159*4882a593Smuzhiyun {OV13858_REG_PLL2_CTRL_F, 0x01},
160*4882a593Smuzhiyun {OV13858_REG_PLL2_CTRL_12, 0x01},
161*4882a593Smuzhiyun {OV13858_REG_MIPI_SC_CTRL0, 0x72},
162*4882a593Smuzhiyun {OV13858_REG_MIPI_SC_CTRL1, 0x01},
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun static const struct ov13858_reg mode_4224x3136_regs[] = {
166*4882a593Smuzhiyun {0x3013, 0x32},
167*4882a593Smuzhiyun {0x301b, 0xf0},
168*4882a593Smuzhiyun {0x301f, 0xd0},
169*4882a593Smuzhiyun {0x3106, 0x15},
170*4882a593Smuzhiyun {0x3107, 0x23},
171*4882a593Smuzhiyun {0x350a, 0x00},
172*4882a593Smuzhiyun {0x350e, 0x00},
173*4882a593Smuzhiyun {0x3510, 0x00},
174*4882a593Smuzhiyun {0x3511, 0x02},
175*4882a593Smuzhiyun {0x3512, 0x00},
176*4882a593Smuzhiyun {0x3600, 0x2b},
177*4882a593Smuzhiyun {0x3601, 0x52},
178*4882a593Smuzhiyun {0x3602, 0x60},
179*4882a593Smuzhiyun {0x3612, 0x05},
180*4882a593Smuzhiyun {0x3613, 0xa4},
181*4882a593Smuzhiyun {0x3620, 0x80},
182*4882a593Smuzhiyun {0x3621, 0x10},
183*4882a593Smuzhiyun {0x3622, 0x30},
184*4882a593Smuzhiyun {0x3624, 0x1c},
185*4882a593Smuzhiyun {0x3640, 0x10},
186*4882a593Smuzhiyun {0x3641, 0x70},
187*4882a593Smuzhiyun {0x3660, 0x04},
188*4882a593Smuzhiyun {0x3661, 0x80},
189*4882a593Smuzhiyun {0x3662, 0x12},
190*4882a593Smuzhiyun {0x3664, 0x73},
191*4882a593Smuzhiyun {0x3665, 0xa7},
192*4882a593Smuzhiyun {0x366e, 0xff},
193*4882a593Smuzhiyun {0x366f, 0xf4},
194*4882a593Smuzhiyun {0x3674, 0x00},
195*4882a593Smuzhiyun {0x3679, 0x0c},
196*4882a593Smuzhiyun {0x367f, 0x01},
197*4882a593Smuzhiyun {0x3680, 0x0c},
198*4882a593Smuzhiyun {0x3681, 0x50},
199*4882a593Smuzhiyun {0x3682, 0x50},
200*4882a593Smuzhiyun {0x3683, 0xa9},
201*4882a593Smuzhiyun {0x3684, 0xa9},
202*4882a593Smuzhiyun {0x3709, 0x5f},
203*4882a593Smuzhiyun {0x3714, 0x24},
204*4882a593Smuzhiyun {0x371a, 0x3e},
205*4882a593Smuzhiyun {0x3737, 0x04},
206*4882a593Smuzhiyun {0x3738, 0xcc},
207*4882a593Smuzhiyun {0x3739, 0x12},
208*4882a593Smuzhiyun {0x373d, 0x26},
209*4882a593Smuzhiyun {0x3764, 0x20},
210*4882a593Smuzhiyun {0x3765, 0x20},
211*4882a593Smuzhiyun {0x37a1, 0x36},
212*4882a593Smuzhiyun {0x37a8, 0x3b},
213*4882a593Smuzhiyun {0x37ab, 0x31},
214*4882a593Smuzhiyun {0x37c2, 0x04},
215*4882a593Smuzhiyun {0x37c3, 0xf1},
216*4882a593Smuzhiyun {0x37c5, 0x00},
217*4882a593Smuzhiyun {0x37d8, 0x03},
218*4882a593Smuzhiyun {0x37d9, 0x0c},
219*4882a593Smuzhiyun {0x37da, 0xc2},
220*4882a593Smuzhiyun {0x37dc, 0x02},
221*4882a593Smuzhiyun {0x37e0, 0x00},
222*4882a593Smuzhiyun {0x37e1, 0x0a},
223*4882a593Smuzhiyun {0x37e2, 0x14},
224*4882a593Smuzhiyun {0x37e3, 0x04},
225*4882a593Smuzhiyun {0x37e4, 0x2a},
226*4882a593Smuzhiyun {0x37e5, 0x03},
227*4882a593Smuzhiyun {0x37e6, 0x04},
228*4882a593Smuzhiyun {0x3800, 0x00},
229*4882a593Smuzhiyun {0x3801, 0x00},
230*4882a593Smuzhiyun {0x3802, 0x00},
231*4882a593Smuzhiyun {0x3803, 0x08},
232*4882a593Smuzhiyun {0x3804, 0x10},
233*4882a593Smuzhiyun {0x3805, 0x9f},
234*4882a593Smuzhiyun {0x3806, 0x0c},
235*4882a593Smuzhiyun {0x3807, 0x57},
236*4882a593Smuzhiyun {0x3808, 0x10},
237*4882a593Smuzhiyun {0x3809, 0x80},
238*4882a593Smuzhiyun {0x380a, 0x0c},
239*4882a593Smuzhiyun {0x380b, 0x40},
240*4882a593Smuzhiyun {0x380c, 0x04},
241*4882a593Smuzhiyun {0x380d, 0x62},
242*4882a593Smuzhiyun {0x380e, 0x0c},
243*4882a593Smuzhiyun {0x380f, 0x8e},
244*4882a593Smuzhiyun {0x3811, 0x04},
245*4882a593Smuzhiyun {0x3813, 0x05},
246*4882a593Smuzhiyun {0x3814, 0x01},
247*4882a593Smuzhiyun {0x3815, 0x01},
248*4882a593Smuzhiyun {0x3816, 0x01},
249*4882a593Smuzhiyun {0x3817, 0x01},
250*4882a593Smuzhiyun {0x3820, 0xa8},
251*4882a593Smuzhiyun {0x3821, 0x00},
252*4882a593Smuzhiyun {0x3822, 0xc2},
253*4882a593Smuzhiyun {0x3823, 0x18},
254*4882a593Smuzhiyun {0x3826, 0x11},
255*4882a593Smuzhiyun {0x3827, 0x1c},
256*4882a593Smuzhiyun {0x3829, 0x03},
257*4882a593Smuzhiyun {0x3832, 0x00},
258*4882a593Smuzhiyun {0x3c80, 0x00},
259*4882a593Smuzhiyun {0x3c87, 0x01},
260*4882a593Smuzhiyun {0x3c8c, 0x19},
261*4882a593Smuzhiyun {0x3c8d, 0x1c},
262*4882a593Smuzhiyun {0x3c90, 0x00},
263*4882a593Smuzhiyun {0x3c91, 0x00},
264*4882a593Smuzhiyun {0x3c92, 0x00},
265*4882a593Smuzhiyun {0x3c93, 0x00},
266*4882a593Smuzhiyun {0x3c94, 0x40},
267*4882a593Smuzhiyun {0x3c95, 0x54},
268*4882a593Smuzhiyun {0x3c96, 0x34},
269*4882a593Smuzhiyun {0x3c97, 0x04},
270*4882a593Smuzhiyun {0x3c98, 0x00},
271*4882a593Smuzhiyun {0x3d8c, 0x73},
272*4882a593Smuzhiyun {0x3d8d, 0xc0},
273*4882a593Smuzhiyun {0x3f00, 0x0b},
274*4882a593Smuzhiyun {0x3f03, 0x00},
275*4882a593Smuzhiyun {0x4001, 0xe0},
276*4882a593Smuzhiyun {0x4008, 0x00},
277*4882a593Smuzhiyun {0x4009, 0x0f},
278*4882a593Smuzhiyun {0x4011, 0xf0},
279*4882a593Smuzhiyun {0x4017, 0x08},
280*4882a593Smuzhiyun {0x4050, 0x04},
281*4882a593Smuzhiyun {0x4051, 0x0b},
282*4882a593Smuzhiyun {0x4052, 0x00},
283*4882a593Smuzhiyun {0x4053, 0x80},
284*4882a593Smuzhiyun {0x4054, 0x00},
285*4882a593Smuzhiyun {0x4055, 0x80},
286*4882a593Smuzhiyun {0x4056, 0x00},
287*4882a593Smuzhiyun {0x4057, 0x80},
288*4882a593Smuzhiyun {0x4058, 0x00},
289*4882a593Smuzhiyun {0x4059, 0x80},
290*4882a593Smuzhiyun {0x405e, 0x20},
291*4882a593Smuzhiyun {0x4500, 0x07},
292*4882a593Smuzhiyun {0x4503, 0x00},
293*4882a593Smuzhiyun {0x450a, 0x04},
294*4882a593Smuzhiyun {0x4809, 0x04},
295*4882a593Smuzhiyun {0x480c, 0x12},
296*4882a593Smuzhiyun {0x481f, 0x30},
297*4882a593Smuzhiyun {0x4833, 0x10},
298*4882a593Smuzhiyun {0x4837, 0x0e},
299*4882a593Smuzhiyun {0x4902, 0x01},
300*4882a593Smuzhiyun {0x4d00, 0x03},
301*4882a593Smuzhiyun {0x4d01, 0xc9},
302*4882a593Smuzhiyun {0x4d02, 0xbc},
303*4882a593Smuzhiyun {0x4d03, 0xd7},
304*4882a593Smuzhiyun {0x4d04, 0xf0},
305*4882a593Smuzhiyun {0x4d05, 0xa2},
306*4882a593Smuzhiyun {0x5000, 0xfd},
307*4882a593Smuzhiyun {0x5001, 0x01},
308*4882a593Smuzhiyun {0x5040, 0x39},
309*4882a593Smuzhiyun {0x5041, 0x10},
310*4882a593Smuzhiyun {0x5042, 0x10},
311*4882a593Smuzhiyun {0x5043, 0x84},
312*4882a593Smuzhiyun {0x5044, 0x62},
313*4882a593Smuzhiyun {0x5180, 0x00},
314*4882a593Smuzhiyun {0x5181, 0x10},
315*4882a593Smuzhiyun {0x5182, 0x02},
316*4882a593Smuzhiyun {0x5183, 0x0f},
317*4882a593Smuzhiyun {0x5200, 0x1b},
318*4882a593Smuzhiyun {0x520b, 0x07},
319*4882a593Smuzhiyun {0x520c, 0x0f},
320*4882a593Smuzhiyun {0x5300, 0x04},
321*4882a593Smuzhiyun {0x5301, 0x0c},
322*4882a593Smuzhiyun {0x5302, 0x0c},
323*4882a593Smuzhiyun {0x5303, 0x0f},
324*4882a593Smuzhiyun {0x5304, 0x00},
325*4882a593Smuzhiyun {0x5305, 0x70},
326*4882a593Smuzhiyun {0x5306, 0x00},
327*4882a593Smuzhiyun {0x5307, 0x80},
328*4882a593Smuzhiyun {0x5308, 0x00},
329*4882a593Smuzhiyun {0x5309, 0xa5},
330*4882a593Smuzhiyun {0x530a, 0x00},
331*4882a593Smuzhiyun {0x530b, 0xd3},
332*4882a593Smuzhiyun {0x530c, 0x00},
333*4882a593Smuzhiyun {0x530d, 0xf0},
334*4882a593Smuzhiyun {0x530e, 0x01},
335*4882a593Smuzhiyun {0x530f, 0x10},
336*4882a593Smuzhiyun {0x5310, 0x01},
337*4882a593Smuzhiyun {0x5311, 0x20},
338*4882a593Smuzhiyun {0x5312, 0x01},
339*4882a593Smuzhiyun {0x5313, 0x20},
340*4882a593Smuzhiyun {0x5314, 0x01},
341*4882a593Smuzhiyun {0x5315, 0x20},
342*4882a593Smuzhiyun {0x5316, 0x08},
343*4882a593Smuzhiyun {0x5317, 0x08},
344*4882a593Smuzhiyun {0x5318, 0x10},
345*4882a593Smuzhiyun {0x5319, 0x88},
346*4882a593Smuzhiyun {0x531a, 0x88},
347*4882a593Smuzhiyun {0x531b, 0xa9},
348*4882a593Smuzhiyun {0x531c, 0xaa},
349*4882a593Smuzhiyun {0x531d, 0x0a},
350*4882a593Smuzhiyun {0x5405, 0x02},
351*4882a593Smuzhiyun {0x5406, 0x67},
352*4882a593Smuzhiyun {0x5407, 0x01},
353*4882a593Smuzhiyun {0x5408, 0x4a},
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static const struct ov13858_reg mode_2112x1568_regs[] = {
357*4882a593Smuzhiyun {0x3013, 0x32},
358*4882a593Smuzhiyun {0x301b, 0xf0},
359*4882a593Smuzhiyun {0x301f, 0xd0},
360*4882a593Smuzhiyun {0x3106, 0x15},
361*4882a593Smuzhiyun {0x3107, 0x23},
362*4882a593Smuzhiyun {0x350a, 0x00},
363*4882a593Smuzhiyun {0x350e, 0x00},
364*4882a593Smuzhiyun {0x3510, 0x00},
365*4882a593Smuzhiyun {0x3511, 0x02},
366*4882a593Smuzhiyun {0x3512, 0x00},
367*4882a593Smuzhiyun {0x3600, 0x2b},
368*4882a593Smuzhiyun {0x3601, 0x52},
369*4882a593Smuzhiyun {0x3602, 0x60},
370*4882a593Smuzhiyun {0x3612, 0x05},
371*4882a593Smuzhiyun {0x3613, 0xa4},
372*4882a593Smuzhiyun {0x3620, 0x80},
373*4882a593Smuzhiyun {0x3621, 0x10},
374*4882a593Smuzhiyun {0x3622, 0x30},
375*4882a593Smuzhiyun {0x3624, 0x1c},
376*4882a593Smuzhiyun {0x3640, 0x10},
377*4882a593Smuzhiyun {0x3641, 0x70},
378*4882a593Smuzhiyun {0x3660, 0x04},
379*4882a593Smuzhiyun {0x3661, 0x80},
380*4882a593Smuzhiyun {0x3662, 0x10},
381*4882a593Smuzhiyun {0x3664, 0x73},
382*4882a593Smuzhiyun {0x3665, 0xa7},
383*4882a593Smuzhiyun {0x366e, 0xff},
384*4882a593Smuzhiyun {0x366f, 0xf4},
385*4882a593Smuzhiyun {0x3674, 0x00},
386*4882a593Smuzhiyun {0x3679, 0x0c},
387*4882a593Smuzhiyun {0x367f, 0x01},
388*4882a593Smuzhiyun {0x3680, 0x0c},
389*4882a593Smuzhiyun {0x3681, 0x50},
390*4882a593Smuzhiyun {0x3682, 0x50},
391*4882a593Smuzhiyun {0x3683, 0xa9},
392*4882a593Smuzhiyun {0x3684, 0xa9},
393*4882a593Smuzhiyun {0x3709, 0x5f},
394*4882a593Smuzhiyun {0x3714, 0x28},
395*4882a593Smuzhiyun {0x371a, 0x3e},
396*4882a593Smuzhiyun {0x3737, 0x08},
397*4882a593Smuzhiyun {0x3738, 0xcc},
398*4882a593Smuzhiyun {0x3739, 0x20},
399*4882a593Smuzhiyun {0x373d, 0x26},
400*4882a593Smuzhiyun {0x3764, 0x20},
401*4882a593Smuzhiyun {0x3765, 0x20},
402*4882a593Smuzhiyun {0x37a1, 0x36},
403*4882a593Smuzhiyun {0x37a8, 0x3b},
404*4882a593Smuzhiyun {0x37ab, 0x31},
405*4882a593Smuzhiyun {0x37c2, 0x14},
406*4882a593Smuzhiyun {0x37c3, 0xf1},
407*4882a593Smuzhiyun {0x37c5, 0x00},
408*4882a593Smuzhiyun {0x37d8, 0x03},
409*4882a593Smuzhiyun {0x37d9, 0x0c},
410*4882a593Smuzhiyun {0x37da, 0xc2},
411*4882a593Smuzhiyun {0x37dc, 0x02},
412*4882a593Smuzhiyun {0x37e0, 0x00},
413*4882a593Smuzhiyun {0x37e1, 0x0a},
414*4882a593Smuzhiyun {0x37e2, 0x14},
415*4882a593Smuzhiyun {0x37e3, 0x08},
416*4882a593Smuzhiyun {0x37e4, 0x38},
417*4882a593Smuzhiyun {0x37e5, 0x03},
418*4882a593Smuzhiyun {0x37e6, 0x08},
419*4882a593Smuzhiyun {0x3800, 0x00},
420*4882a593Smuzhiyun {0x3801, 0x00},
421*4882a593Smuzhiyun {0x3802, 0x00},
422*4882a593Smuzhiyun {0x3803, 0x00},
423*4882a593Smuzhiyun {0x3804, 0x10},
424*4882a593Smuzhiyun {0x3805, 0x9f},
425*4882a593Smuzhiyun {0x3806, 0x0c},
426*4882a593Smuzhiyun {0x3807, 0x5f},
427*4882a593Smuzhiyun {0x3808, 0x08},
428*4882a593Smuzhiyun {0x3809, 0x40},
429*4882a593Smuzhiyun {0x380a, 0x06},
430*4882a593Smuzhiyun {0x380b, 0x20},
431*4882a593Smuzhiyun {0x380c, 0x04},
432*4882a593Smuzhiyun {0x380d, 0x62},
433*4882a593Smuzhiyun {0x380e, 0x0c},
434*4882a593Smuzhiyun {0x380f, 0x8e},
435*4882a593Smuzhiyun {0x3811, 0x04},
436*4882a593Smuzhiyun {0x3813, 0x05},
437*4882a593Smuzhiyun {0x3814, 0x03},
438*4882a593Smuzhiyun {0x3815, 0x01},
439*4882a593Smuzhiyun {0x3816, 0x03},
440*4882a593Smuzhiyun {0x3817, 0x01},
441*4882a593Smuzhiyun {0x3820, 0xab},
442*4882a593Smuzhiyun {0x3821, 0x00},
443*4882a593Smuzhiyun {0x3822, 0xc2},
444*4882a593Smuzhiyun {0x3823, 0x18},
445*4882a593Smuzhiyun {0x3826, 0x04},
446*4882a593Smuzhiyun {0x3827, 0x90},
447*4882a593Smuzhiyun {0x3829, 0x07},
448*4882a593Smuzhiyun {0x3832, 0x00},
449*4882a593Smuzhiyun {0x3c80, 0x00},
450*4882a593Smuzhiyun {0x3c87, 0x01},
451*4882a593Smuzhiyun {0x3c8c, 0x19},
452*4882a593Smuzhiyun {0x3c8d, 0x1c},
453*4882a593Smuzhiyun {0x3c90, 0x00},
454*4882a593Smuzhiyun {0x3c91, 0x00},
455*4882a593Smuzhiyun {0x3c92, 0x00},
456*4882a593Smuzhiyun {0x3c93, 0x00},
457*4882a593Smuzhiyun {0x3c94, 0x40},
458*4882a593Smuzhiyun {0x3c95, 0x54},
459*4882a593Smuzhiyun {0x3c96, 0x34},
460*4882a593Smuzhiyun {0x3c97, 0x04},
461*4882a593Smuzhiyun {0x3c98, 0x00},
462*4882a593Smuzhiyun {0x3d8c, 0x73},
463*4882a593Smuzhiyun {0x3d8d, 0xc0},
464*4882a593Smuzhiyun {0x3f00, 0x0b},
465*4882a593Smuzhiyun {0x3f03, 0x00},
466*4882a593Smuzhiyun {0x4001, 0xe0},
467*4882a593Smuzhiyun {0x4008, 0x00},
468*4882a593Smuzhiyun {0x4009, 0x0d},
469*4882a593Smuzhiyun {0x4011, 0xf0},
470*4882a593Smuzhiyun {0x4017, 0x08},
471*4882a593Smuzhiyun {0x4050, 0x04},
472*4882a593Smuzhiyun {0x4051, 0x0b},
473*4882a593Smuzhiyun {0x4052, 0x00},
474*4882a593Smuzhiyun {0x4053, 0x80},
475*4882a593Smuzhiyun {0x4054, 0x00},
476*4882a593Smuzhiyun {0x4055, 0x80},
477*4882a593Smuzhiyun {0x4056, 0x00},
478*4882a593Smuzhiyun {0x4057, 0x80},
479*4882a593Smuzhiyun {0x4058, 0x00},
480*4882a593Smuzhiyun {0x4059, 0x80},
481*4882a593Smuzhiyun {0x405e, 0x20},
482*4882a593Smuzhiyun {0x4500, 0x07},
483*4882a593Smuzhiyun {0x4503, 0x00},
484*4882a593Smuzhiyun {0x450a, 0x04},
485*4882a593Smuzhiyun {0x4809, 0x04},
486*4882a593Smuzhiyun {0x480c, 0x12},
487*4882a593Smuzhiyun {0x481f, 0x30},
488*4882a593Smuzhiyun {0x4833, 0x10},
489*4882a593Smuzhiyun {0x4837, 0x1c},
490*4882a593Smuzhiyun {0x4902, 0x01},
491*4882a593Smuzhiyun {0x4d00, 0x03},
492*4882a593Smuzhiyun {0x4d01, 0xc9},
493*4882a593Smuzhiyun {0x4d02, 0xbc},
494*4882a593Smuzhiyun {0x4d03, 0xd7},
495*4882a593Smuzhiyun {0x4d04, 0xf0},
496*4882a593Smuzhiyun {0x4d05, 0xa2},
497*4882a593Smuzhiyun {0x5000, 0xfd},
498*4882a593Smuzhiyun {0x5001, 0x01},
499*4882a593Smuzhiyun {0x5040, 0x39},
500*4882a593Smuzhiyun {0x5041, 0x10},
501*4882a593Smuzhiyun {0x5042, 0x10},
502*4882a593Smuzhiyun {0x5043, 0x84},
503*4882a593Smuzhiyun {0x5044, 0x62},
504*4882a593Smuzhiyun {0x5180, 0x00},
505*4882a593Smuzhiyun {0x5181, 0x10},
506*4882a593Smuzhiyun {0x5182, 0x02},
507*4882a593Smuzhiyun {0x5183, 0x0f},
508*4882a593Smuzhiyun {0x5200, 0x1b},
509*4882a593Smuzhiyun {0x520b, 0x07},
510*4882a593Smuzhiyun {0x520c, 0x0f},
511*4882a593Smuzhiyun {0x5300, 0x04},
512*4882a593Smuzhiyun {0x5301, 0x0c},
513*4882a593Smuzhiyun {0x5302, 0x0c},
514*4882a593Smuzhiyun {0x5303, 0x0f},
515*4882a593Smuzhiyun {0x5304, 0x00},
516*4882a593Smuzhiyun {0x5305, 0x70},
517*4882a593Smuzhiyun {0x5306, 0x00},
518*4882a593Smuzhiyun {0x5307, 0x80},
519*4882a593Smuzhiyun {0x5308, 0x00},
520*4882a593Smuzhiyun {0x5309, 0xa5},
521*4882a593Smuzhiyun {0x530a, 0x00},
522*4882a593Smuzhiyun {0x530b, 0xd3},
523*4882a593Smuzhiyun {0x530c, 0x00},
524*4882a593Smuzhiyun {0x530d, 0xf0},
525*4882a593Smuzhiyun {0x530e, 0x01},
526*4882a593Smuzhiyun {0x530f, 0x10},
527*4882a593Smuzhiyun {0x5310, 0x01},
528*4882a593Smuzhiyun {0x5311, 0x20},
529*4882a593Smuzhiyun {0x5312, 0x01},
530*4882a593Smuzhiyun {0x5313, 0x20},
531*4882a593Smuzhiyun {0x5314, 0x01},
532*4882a593Smuzhiyun {0x5315, 0x20},
533*4882a593Smuzhiyun {0x5316, 0x08},
534*4882a593Smuzhiyun {0x5317, 0x08},
535*4882a593Smuzhiyun {0x5318, 0x10},
536*4882a593Smuzhiyun {0x5319, 0x88},
537*4882a593Smuzhiyun {0x531a, 0x88},
538*4882a593Smuzhiyun {0x531b, 0xa9},
539*4882a593Smuzhiyun {0x531c, 0xaa},
540*4882a593Smuzhiyun {0x531d, 0x0a},
541*4882a593Smuzhiyun {0x5405, 0x02},
542*4882a593Smuzhiyun {0x5406, 0x67},
543*4882a593Smuzhiyun {0x5407, 0x01},
544*4882a593Smuzhiyun {0x5408, 0x4a},
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun static const struct ov13858_reg mode_2112x1188_regs[] = {
548*4882a593Smuzhiyun {0x3013, 0x32},
549*4882a593Smuzhiyun {0x301b, 0xf0},
550*4882a593Smuzhiyun {0x301f, 0xd0},
551*4882a593Smuzhiyun {0x3106, 0x15},
552*4882a593Smuzhiyun {0x3107, 0x23},
553*4882a593Smuzhiyun {0x350a, 0x00},
554*4882a593Smuzhiyun {0x350e, 0x00},
555*4882a593Smuzhiyun {0x3510, 0x00},
556*4882a593Smuzhiyun {0x3511, 0x02},
557*4882a593Smuzhiyun {0x3512, 0x00},
558*4882a593Smuzhiyun {0x3600, 0x2b},
559*4882a593Smuzhiyun {0x3601, 0x52},
560*4882a593Smuzhiyun {0x3602, 0x60},
561*4882a593Smuzhiyun {0x3612, 0x05},
562*4882a593Smuzhiyun {0x3613, 0xa4},
563*4882a593Smuzhiyun {0x3620, 0x80},
564*4882a593Smuzhiyun {0x3621, 0x10},
565*4882a593Smuzhiyun {0x3622, 0x30},
566*4882a593Smuzhiyun {0x3624, 0x1c},
567*4882a593Smuzhiyun {0x3640, 0x10},
568*4882a593Smuzhiyun {0x3641, 0x70},
569*4882a593Smuzhiyun {0x3660, 0x04},
570*4882a593Smuzhiyun {0x3661, 0x80},
571*4882a593Smuzhiyun {0x3662, 0x10},
572*4882a593Smuzhiyun {0x3664, 0x73},
573*4882a593Smuzhiyun {0x3665, 0xa7},
574*4882a593Smuzhiyun {0x366e, 0xff},
575*4882a593Smuzhiyun {0x366f, 0xf4},
576*4882a593Smuzhiyun {0x3674, 0x00},
577*4882a593Smuzhiyun {0x3679, 0x0c},
578*4882a593Smuzhiyun {0x367f, 0x01},
579*4882a593Smuzhiyun {0x3680, 0x0c},
580*4882a593Smuzhiyun {0x3681, 0x50},
581*4882a593Smuzhiyun {0x3682, 0x50},
582*4882a593Smuzhiyun {0x3683, 0xa9},
583*4882a593Smuzhiyun {0x3684, 0xa9},
584*4882a593Smuzhiyun {0x3709, 0x5f},
585*4882a593Smuzhiyun {0x3714, 0x28},
586*4882a593Smuzhiyun {0x371a, 0x3e},
587*4882a593Smuzhiyun {0x3737, 0x08},
588*4882a593Smuzhiyun {0x3738, 0xcc},
589*4882a593Smuzhiyun {0x3739, 0x20},
590*4882a593Smuzhiyun {0x373d, 0x26},
591*4882a593Smuzhiyun {0x3764, 0x20},
592*4882a593Smuzhiyun {0x3765, 0x20},
593*4882a593Smuzhiyun {0x37a1, 0x36},
594*4882a593Smuzhiyun {0x37a8, 0x3b},
595*4882a593Smuzhiyun {0x37ab, 0x31},
596*4882a593Smuzhiyun {0x37c2, 0x14},
597*4882a593Smuzhiyun {0x37c3, 0xf1},
598*4882a593Smuzhiyun {0x37c5, 0x00},
599*4882a593Smuzhiyun {0x37d8, 0x03},
600*4882a593Smuzhiyun {0x37d9, 0x0c},
601*4882a593Smuzhiyun {0x37da, 0xc2},
602*4882a593Smuzhiyun {0x37dc, 0x02},
603*4882a593Smuzhiyun {0x37e0, 0x00},
604*4882a593Smuzhiyun {0x37e1, 0x0a},
605*4882a593Smuzhiyun {0x37e2, 0x14},
606*4882a593Smuzhiyun {0x37e3, 0x08},
607*4882a593Smuzhiyun {0x37e4, 0x38},
608*4882a593Smuzhiyun {0x37e5, 0x03},
609*4882a593Smuzhiyun {0x37e6, 0x08},
610*4882a593Smuzhiyun {0x3800, 0x00},
611*4882a593Smuzhiyun {0x3801, 0x00},
612*4882a593Smuzhiyun {0x3802, 0x01},
613*4882a593Smuzhiyun {0x3803, 0x84},
614*4882a593Smuzhiyun {0x3804, 0x10},
615*4882a593Smuzhiyun {0x3805, 0x9f},
616*4882a593Smuzhiyun {0x3806, 0x0a},
617*4882a593Smuzhiyun {0x3807, 0xd3},
618*4882a593Smuzhiyun {0x3808, 0x08},
619*4882a593Smuzhiyun {0x3809, 0x40},
620*4882a593Smuzhiyun {0x380a, 0x04},
621*4882a593Smuzhiyun {0x380b, 0xa4},
622*4882a593Smuzhiyun {0x380c, 0x04},
623*4882a593Smuzhiyun {0x380d, 0x62},
624*4882a593Smuzhiyun {0x380e, 0x0c},
625*4882a593Smuzhiyun {0x380f, 0x8e},
626*4882a593Smuzhiyun {0x3811, 0x08},
627*4882a593Smuzhiyun {0x3813, 0x03},
628*4882a593Smuzhiyun {0x3814, 0x03},
629*4882a593Smuzhiyun {0x3815, 0x01},
630*4882a593Smuzhiyun {0x3816, 0x03},
631*4882a593Smuzhiyun {0x3817, 0x01},
632*4882a593Smuzhiyun {0x3820, 0xab},
633*4882a593Smuzhiyun {0x3821, 0x00},
634*4882a593Smuzhiyun {0x3822, 0xc2},
635*4882a593Smuzhiyun {0x3823, 0x18},
636*4882a593Smuzhiyun {0x3826, 0x04},
637*4882a593Smuzhiyun {0x3827, 0x90},
638*4882a593Smuzhiyun {0x3829, 0x07},
639*4882a593Smuzhiyun {0x3832, 0x00},
640*4882a593Smuzhiyun {0x3c80, 0x00},
641*4882a593Smuzhiyun {0x3c87, 0x01},
642*4882a593Smuzhiyun {0x3c8c, 0x19},
643*4882a593Smuzhiyun {0x3c8d, 0x1c},
644*4882a593Smuzhiyun {0x3c90, 0x00},
645*4882a593Smuzhiyun {0x3c91, 0x00},
646*4882a593Smuzhiyun {0x3c92, 0x00},
647*4882a593Smuzhiyun {0x3c93, 0x00},
648*4882a593Smuzhiyun {0x3c94, 0x40},
649*4882a593Smuzhiyun {0x3c95, 0x54},
650*4882a593Smuzhiyun {0x3c96, 0x34},
651*4882a593Smuzhiyun {0x3c97, 0x04},
652*4882a593Smuzhiyun {0x3c98, 0x00},
653*4882a593Smuzhiyun {0x3d8c, 0x73},
654*4882a593Smuzhiyun {0x3d8d, 0xc0},
655*4882a593Smuzhiyun {0x3f00, 0x0b},
656*4882a593Smuzhiyun {0x3f03, 0x00},
657*4882a593Smuzhiyun {0x4001, 0xe0},
658*4882a593Smuzhiyun {0x4008, 0x00},
659*4882a593Smuzhiyun {0x4009, 0x0d},
660*4882a593Smuzhiyun {0x4011, 0xf0},
661*4882a593Smuzhiyun {0x4017, 0x08},
662*4882a593Smuzhiyun {0x4050, 0x04},
663*4882a593Smuzhiyun {0x4051, 0x0b},
664*4882a593Smuzhiyun {0x4052, 0x00},
665*4882a593Smuzhiyun {0x4053, 0x80},
666*4882a593Smuzhiyun {0x4054, 0x00},
667*4882a593Smuzhiyun {0x4055, 0x80},
668*4882a593Smuzhiyun {0x4056, 0x00},
669*4882a593Smuzhiyun {0x4057, 0x80},
670*4882a593Smuzhiyun {0x4058, 0x00},
671*4882a593Smuzhiyun {0x4059, 0x80},
672*4882a593Smuzhiyun {0x405e, 0x20},
673*4882a593Smuzhiyun {0x4500, 0x07},
674*4882a593Smuzhiyun {0x4503, 0x00},
675*4882a593Smuzhiyun {0x450a, 0x04},
676*4882a593Smuzhiyun {0x4809, 0x04},
677*4882a593Smuzhiyun {0x480c, 0x12},
678*4882a593Smuzhiyun {0x481f, 0x30},
679*4882a593Smuzhiyun {0x4833, 0x10},
680*4882a593Smuzhiyun {0x4837, 0x1c},
681*4882a593Smuzhiyun {0x4902, 0x01},
682*4882a593Smuzhiyun {0x4d00, 0x03},
683*4882a593Smuzhiyun {0x4d01, 0xc9},
684*4882a593Smuzhiyun {0x4d02, 0xbc},
685*4882a593Smuzhiyun {0x4d03, 0xd7},
686*4882a593Smuzhiyun {0x4d04, 0xf0},
687*4882a593Smuzhiyun {0x4d05, 0xa2},
688*4882a593Smuzhiyun {0x5000, 0xfd},
689*4882a593Smuzhiyun {0x5001, 0x01},
690*4882a593Smuzhiyun {0x5040, 0x39},
691*4882a593Smuzhiyun {0x5041, 0x10},
692*4882a593Smuzhiyun {0x5042, 0x10},
693*4882a593Smuzhiyun {0x5043, 0x84},
694*4882a593Smuzhiyun {0x5044, 0x62},
695*4882a593Smuzhiyun {0x5180, 0x00},
696*4882a593Smuzhiyun {0x5181, 0x10},
697*4882a593Smuzhiyun {0x5182, 0x02},
698*4882a593Smuzhiyun {0x5183, 0x0f},
699*4882a593Smuzhiyun {0x5200, 0x1b},
700*4882a593Smuzhiyun {0x520b, 0x07},
701*4882a593Smuzhiyun {0x520c, 0x0f},
702*4882a593Smuzhiyun {0x5300, 0x04},
703*4882a593Smuzhiyun {0x5301, 0x0c},
704*4882a593Smuzhiyun {0x5302, 0x0c},
705*4882a593Smuzhiyun {0x5303, 0x0f},
706*4882a593Smuzhiyun {0x5304, 0x00},
707*4882a593Smuzhiyun {0x5305, 0x70},
708*4882a593Smuzhiyun {0x5306, 0x00},
709*4882a593Smuzhiyun {0x5307, 0x80},
710*4882a593Smuzhiyun {0x5308, 0x00},
711*4882a593Smuzhiyun {0x5309, 0xa5},
712*4882a593Smuzhiyun {0x530a, 0x00},
713*4882a593Smuzhiyun {0x530b, 0xd3},
714*4882a593Smuzhiyun {0x530c, 0x00},
715*4882a593Smuzhiyun {0x530d, 0xf0},
716*4882a593Smuzhiyun {0x530e, 0x01},
717*4882a593Smuzhiyun {0x530f, 0x10},
718*4882a593Smuzhiyun {0x5310, 0x01},
719*4882a593Smuzhiyun {0x5311, 0x20},
720*4882a593Smuzhiyun {0x5312, 0x01},
721*4882a593Smuzhiyun {0x5313, 0x20},
722*4882a593Smuzhiyun {0x5314, 0x01},
723*4882a593Smuzhiyun {0x5315, 0x20},
724*4882a593Smuzhiyun {0x5316, 0x08},
725*4882a593Smuzhiyun {0x5317, 0x08},
726*4882a593Smuzhiyun {0x5318, 0x10},
727*4882a593Smuzhiyun {0x5319, 0x88},
728*4882a593Smuzhiyun {0x531a, 0x88},
729*4882a593Smuzhiyun {0x531b, 0xa9},
730*4882a593Smuzhiyun {0x531c, 0xaa},
731*4882a593Smuzhiyun {0x531d, 0x0a},
732*4882a593Smuzhiyun {0x5405, 0x02},
733*4882a593Smuzhiyun {0x5406, 0x67},
734*4882a593Smuzhiyun {0x5407, 0x01},
735*4882a593Smuzhiyun {0x5408, 0x4a},
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun static const struct ov13858_reg mode_1056x784_regs[] = {
739*4882a593Smuzhiyun {0x3013, 0x32},
740*4882a593Smuzhiyun {0x301b, 0xf0},
741*4882a593Smuzhiyun {0x301f, 0xd0},
742*4882a593Smuzhiyun {0x3106, 0x15},
743*4882a593Smuzhiyun {0x3107, 0x23},
744*4882a593Smuzhiyun {0x350a, 0x00},
745*4882a593Smuzhiyun {0x350e, 0x00},
746*4882a593Smuzhiyun {0x3510, 0x00},
747*4882a593Smuzhiyun {0x3511, 0x02},
748*4882a593Smuzhiyun {0x3512, 0x00},
749*4882a593Smuzhiyun {0x3600, 0x2b},
750*4882a593Smuzhiyun {0x3601, 0x52},
751*4882a593Smuzhiyun {0x3602, 0x60},
752*4882a593Smuzhiyun {0x3612, 0x05},
753*4882a593Smuzhiyun {0x3613, 0xa4},
754*4882a593Smuzhiyun {0x3620, 0x80},
755*4882a593Smuzhiyun {0x3621, 0x10},
756*4882a593Smuzhiyun {0x3622, 0x30},
757*4882a593Smuzhiyun {0x3624, 0x1c},
758*4882a593Smuzhiyun {0x3640, 0x10},
759*4882a593Smuzhiyun {0x3641, 0x70},
760*4882a593Smuzhiyun {0x3660, 0x04},
761*4882a593Smuzhiyun {0x3661, 0x80},
762*4882a593Smuzhiyun {0x3662, 0x08},
763*4882a593Smuzhiyun {0x3664, 0x73},
764*4882a593Smuzhiyun {0x3665, 0xa7},
765*4882a593Smuzhiyun {0x366e, 0xff},
766*4882a593Smuzhiyun {0x366f, 0xf4},
767*4882a593Smuzhiyun {0x3674, 0x00},
768*4882a593Smuzhiyun {0x3679, 0x0c},
769*4882a593Smuzhiyun {0x367f, 0x01},
770*4882a593Smuzhiyun {0x3680, 0x0c},
771*4882a593Smuzhiyun {0x3681, 0x50},
772*4882a593Smuzhiyun {0x3682, 0x50},
773*4882a593Smuzhiyun {0x3683, 0xa9},
774*4882a593Smuzhiyun {0x3684, 0xa9},
775*4882a593Smuzhiyun {0x3709, 0x5f},
776*4882a593Smuzhiyun {0x3714, 0x30},
777*4882a593Smuzhiyun {0x371a, 0x3e},
778*4882a593Smuzhiyun {0x3737, 0x08},
779*4882a593Smuzhiyun {0x3738, 0xcc},
780*4882a593Smuzhiyun {0x3739, 0x20},
781*4882a593Smuzhiyun {0x373d, 0x26},
782*4882a593Smuzhiyun {0x3764, 0x20},
783*4882a593Smuzhiyun {0x3765, 0x20},
784*4882a593Smuzhiyun {0x37a1, 0x36},
785*4882a593Smuzhiyun {0x37a8, 0x3b},
786*4882a593Smuzhiyun {0x37ab, 0x31},
787*4882a593Smuzhiyun {0x37c2, 0x2c},
788*4882a593Smuzhiyun {0x37c3, 0xf1},
789*4882a593Smuzhiyun {0x37c5, 0x00},
790*4882a593Smuzhiyun {0x37d8, 0x03},
791*4882a593Smuzhiyun {0x37d9, 0x06},
792*4882a593Smuzhiyun {0x37da, 0xc2},
793*4882a593Smuzhiyun {0x37dc, 0x02},
794*4882a593Smuzhiyun {0x37e0, 0x00},
795*4882a593Smuzhiyun {0x37e1, 0x0a},
796*4882a593Smuzhiyun {0x37e2, 0x14},
797*4882a593Smuzhiyun {0x37e3, 0x08},
798*4882a593Smuzhiyun {0x37e4, 0x36},
799*4882a593Smuzhiyun {0x37e5, 0x03},
800*4882a593Smuzhiyun {0x37e6, 0x08},
801*4882a593Smuzhiyun {0x3800, 0x00},
802*4882a593Smuzhiyun {0x3801, 0x00},
803*4882a593Smuzhiyun {0x3802, 0x00},
804*4882a593Smuzhiyun {0x3803, 0x00},
805*4882a593Smuzhiyun {0x3804, 0x10},
806*4882a593Smuzhiyun {0x3805, 0x9f},
807*4882a593Smuzhiyun {0x3806, 0x0c},
808*4882a593Smuzhiyun {0x3807, 0x5f},
809*4882a593Smuzhiyun {0x3808, 0x04},
810*4882a593Smuzhiyun {0x3809, 0x20},
811*4882a593Smuzhiyun {0x380a, 0x03},
812*4882a593Smuzhiyun {0x380b, 0x10},
813*4882a593Smuzhiyun {0x380c, 0x04},
814*4882a593Smuzhiyun {0x380d, 0x62},
815*4882a593Smuzhiyun {0x380e, 0x0c},
816*4882a593Smuzhiyun {0x380f, 0x8e},
817*4882a593Smuzhiyun {0x3811, 0x04},
818*4882a593Smuzhiyun {0x3813, 0x05},
819*4882a593Smuzhiyun {0x3814, 0x07},
820*4882a593Smuzhiyun {0x3815, 0x01},
821*4882a593Smuzhiyun {0x3816, 0x07},
822*4882a593Smuzhiyun {0x3817, 0x01},
823*4882a593Smuzhiyun {0x3820, 0xac},
824*4882a593Smuzhiyun {0x3821, 0x00},
825*4882a593Smuzhiyun {0x3822, 0xc2},
826*4882a593Smuzhiyun {0x3823, 0x18},
827*4882a593Smuzhiyun {0x3826, 0x04},
828*4882a593Smuzhiyun {0x3827, 0x48},
829*4882a593Smuzhiyun {0x3829, 0x03},
830*4882a593Smuzhiyun {0x3832, 0x00},
831*4882a593Smuzhiyun {0x3c80, 0x00},
832*4882a593Smuzhiyun {0x3c87, 0x01},
833*4882a593Smuzhiyun {0x3c8c, 0x19},
834*4882a593Smuzhiyun {0x3c8d, 0x1c},
835*4882a593Smuzhiyun {0x3c90, 0x00},
836*4882a593Smuzhiyun {0x3c91, 0x00},
837*4882a593Smuzhiyun {0x3c92, 0x00},
838*4882a593Smuzhiyun {0x3c93, 0x00},
839*4882a593Smuzhiyun {0x3c94, 0x40},
840*4882a593Smuzhiyun {0x3c95, 0x54},
841*4882a593Smuzhiyun {0x3c96, 0x34},
842*4882a593Smuzhiyun {0x3c97, 0x04},
843*4882a593Smuzhiyun {0x3c98, 0x00},
844*4882a593Smuzhiyun {0x3d8c, 0x73},
845*4882a593Smuzhiyun {0x3d8d, 0xc0},
846*4882a593Smuzhiyun {0x3f00, 0x0b},
847*4882a593Smuzhiyun {0x3f03, 0x00},
848*4882a593Smuzhiyun {0x4001, 0xe0},
849*4882a593Smuzhiyun {0x4008, 0x00},
850*4882a593Smuzhiyun {0x4009, 0x05},
851*4882a593Smuzhiyun {0x4011, 0xf0},
852*4882a593Smuzhiyun {0x4017, 0x08},
853*4882a593Smuzhiyun {0x4050, 0x02},
854*4882a593Smuzhiyun {0x4051, 0x05},
855*4882a593Smuzhiyun {0x4052, 0x00},
856*4882a593Smuzhiyun {0x4053, 0x80},
857*4882a593Smuzhiyun {0x4054, 0x00},
858*4882a593Smuzhiyun {0x4055, 0x80},
859*4882a593Smuzhiyun {0x4056, 0x00},
860*4882a593Smuzhiyun {0x4057, 0x80},
861*4882a593Smuzhiyun {0x4058, 0x00},
862*4882a593Smuzhiyun {0x4059, 0x80},
863*4882a593Smuzhiyun {0x405e, 0x20},
864*4882a593Smuzhiyun {0x4500, 0x07},
865*4882a593Smuzhiyun {0x4503, 0x00},
866*4882a593Smuzhiyun {0x450a, 0x04},
867*4882a593Smuzhiyun {0x4809, 0x04},
868*4882a593Smuzhiyun {0x480c, 0x12},
869*4882a593Smuzhiyun {0x481f, 0x30},
870*4882a593Smuzhiyun {0x4833, 0x10},
871*4882a593Smuzhiyun {0x4837, 0x1e},
872*4882a593Smuzhiyun {0x4902, 0x02},
873*4882a593Smuzhiyun {0x4d00, 0x03},
874*4882a593Smuzhiyun {0x4d01, 0xc9},
875*4882a593Smuzhiyun {0x4d02, 0xbc},
876*4882a593Smuzhiyun {0x4d03, 0xd7},
877*4882a593Smuzhiyun {0x4d04, 0xf0},
878*4882a593Smuzhiyun {0x4d05, 0xa2},
879*4882a593Smuzhiyun {0x5000, 0xfd},
880*4882a593Smuzhiyun {0x5001, 0x01},
881*4882a593Smuzhiyun {0x5040, 0x39},
882*4882a593Smuzhiyun {0x5041, 0x10},
883*4882a593Smuzhiyun {0x5042, 0x10},
884*4882a593Smuzhiyun {0x5043, 0x84},
885*4882a593Smuzhiyun {0x5044, 0x62},
886*4882a593Smuzhiyun {0x5180, 0x00},
887*4882a593Smuzhiyun {0x5181, 0x10},
888*4882a593Smuzhiyun {0x5182, 0x02},
889*4882a593Smuzhiyun {0x5183, 0x0f},
890*4882a593Smuzhiyun {0x5200, 0x1b},
891*4882a593Smuzhiyun {0x520b, 0x07},
892*4882a593Smuzhiyun {0x520c, 0x0f},
893*4882a593Smuzhiyun {0x5300, 0x04},
894*4882a593Smuzhiyun {0x5301, 0x0c},
895*4882a593Smuzhiyun {0x5302, 0x0c},
896*4882a593Smuzhiyun {0x5303, 0x0f},
897*4882a593Smuzhiyun {0x5304, 0x00},
898*4882a593Smuzhiyun {0x5305, 0x70},
899*4882a593Smuzhiyun {0x5306, 0x00},
900*4882a593Smuzhiyun {0x5307, 0x80},
901*4882a593Smuzhiyun {0x5308, 0x00},
902*4882a593Smuzhiyun {0x5309, 0xa5},
903*4882a593Smuzhiyun {0x530a, 0x00},
904*4882a593Smuzhiyun {0x530b, 0xd3},
905*4882a593Smuzhiyun {0x530c, 0x00},
906*4882a593Smuzhiyun {0x530d, 0xf0},
907*4882a593Smuzhiyun {0x530e, 0x01},
908*4882a593Smuzhiyun {0x530f, 0x10},
909*4882a593Smuzhiyun {0x5310, 0x01},
910*4882a593Smuzhiyun {0x5311, 0x20},
911*4882a593Smuzhiyun {0x5312, 0x01},
912*4882a593Smuzhiyun {0x5313, 0x20},
913*4882a593Smuzhiyun {0x5314, 0x01},
914*4882a593Smuzhiyun {0x5315, 0x20},
915*4882a593Smuzhiyun {0x5316, 0x08},
916*4882a593Smuzhiyun {0x5317, 0x08},
917*4882a593Smuzhiyun {0x5318, 0x10},
918*4882a593Smuzhiyun {0x5319, 0x88},
919*4882a593Smuzhiyun {0x531a, 0x88},
920*4882a593Smuzhiyun {0x531b, 0xa9},
921*4882a593Smuzhiyun {0x531c, 0xaa},
922*4882a593Smuzhiyun {0x531d, 0x0a},
923*4882a593Smuzhiyun {0x5405, 0x02},
924*4882a593Smuzhiyun {0x5406, 0x67},
925*4882a593Smuzhiyun {0x5407, 0x01},
926*4882a593Smuzhiyun {0x5408, 0x4a},
927*4882a593Smuzhiyun };
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun static const char * const ov13858_test_pattern_menu[] = {
930*4882a593Smuzhiyun "Disabled",
931*4882a593Smuzhiyun "Vertical Color Bar Type 1",
932*4882a593Smuzhiyun "Vertical Color Bar Type 2",
933*4882a593Smuzhiyun "Vertical Color Bar Type 3",
934*4882a593Smuzhiyun "Vertical Color Bar Type 4"
935*4882a593Smuzhiyun };
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun /* Configurations for supported link frequencies */
938*4882a593Smuzhiyun #define OV13858_NUM_OF_LINK_FREQS 2
939*4882a593Smuzhiyun #define OV13858_LINK_FREQ_540MHZ 540000000ULL
940*4882a593Smuzhiyun #define OV13858_LINK_FREQ_270MHZ 270000000ULL
941*4882a593Smuzhiyun #define OV13858_LINK_FREQ_INDEX_0 0
942*4882a593Smuzhiyun #define OV13858_LINK_FREQ_INDEX_1 1
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /*
945*4882a593Smuzhiyun * pixel_rate = link_freq * data-rate * nr_of_lanes / bits_per_sample
946*4882a593Smuzhiyun * data rate => double data rate; number of lanes => 4; bits per pixel => 10
947*4882a593Smuzhiyun */
link_freq_to_pixel_rate(u64 f)948*4882a593Smuzhiyun static u64 link_freq_to_pixel_rate(u64 f)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun f *= 2 * 4;
951*4882a593Smuzhiyun do_div(f, 10);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun return f;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* Menu items for LINK_FREQ V4L2 control */
957*4882a593Smuzhiyun static const s64 link_freq_menu_items[OV13858_NUM_OF_LINK_FREQS] = {
958*4882a593Smuzhiyun OV13858_LINK_FREQ_540MHZ,
959*4882a593Smuzhiyun OV13858_LINK_FREQ_270MHZ
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* Link frequency configs */
963*4882a593Smuzhiyun static const struct ov13858_link_freq_config
964*4882a593Smuzhiyun link_freq_configs[OV13858_NUM_OF_LINK_FREQS] = {
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun .pixels_per_line = OV13858_PPL_540MHZ,
967*4882a593Smuzhiyun .reg_list = {
968*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mipi_data_rate_1080mbps),
969*4882a593Smuzhiyun .regs = mipi_data_rate_1080mbps,
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun },
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun .pixels_per_line = OV13858_PPL_270MHZ,
974*4882a593Smuzhiyun .reg_list = {
975*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mipi_data_rate_540mbps),
976*4882a593Smuzhiyun .regs = mipi_data_rate_540mbps,
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /* Mode configs */
982*4882a593Smuzhiyun static const struct ov13858_mode supported_modes[] = {
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun .width = 4224,
985*4882a593Smuzhiyun .height = 3136,
986*4882a593Smuzhiyun .vts_def = OV13858_VTS_30FPS,
987*4882a593Smuzhiyun .vts_min = OV13858_VTS_30FPS,
988*4882a593Smuzhiyun .reg_list = {
989*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_4224x3136_regs),
990*4882a593Smuzhiyun .regs = mode_4224x3136_regs,
991*4882a593Smuzhiyun },
992*4882a593Smuzhiyun .link_freq_index = OV13858_LINK_FREQ_INDEX_0,
993*4882a593Smuzhiyun },
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun .width = 2112,
996*4882a593Smuzhiyun .height = 1568,
997*4882a593Smuzhiyun .vts_def = OV13858_VTS_30FPS,
998*4882a593Smuzhiyun .vts_min = 1608,
999*4882a593Smuzhiyun .reg_list = {
1000*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_2112x1568_regs),
1001*4882a593Smuzhiyun .regs = mode_2112x1568_regs,
1002*4882a593Smuzhiyun },
1003*4882a593Smuzhiyun .link_freq_index = OV13858_LINK_FREQ_INDEX_1,
1004*4882a593Smuzhiyun },
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun .width = 2112,
1007*4882a593Smuzhiyun .height = 1188,
1008*4882a593Smuzhiyun .vts_def = OV13858_VTS_30FPS,
1009*4882a593Smuzhiyun .vts_min = 1608,
1010*4882a593Smuzhiyun .reg_list = {
1011*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_2112x1188_regs),
1012*4882a593Smuzhiyun .regs = mode_2112x1188_regs,
1013*4882a593Smuzhiyun },
1014*4882a593Smuzhiyun .link_freq_index = OV13858_LINK_FREQ_INDEX_1,
1015*4882a593Smuzhiyun },
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun .width = 1056,
1018*4882a593Smuzhiyun .height = 784,
1019*4882a593Smuzhiyun .vts_def = OV13858_VTS_30FPS,
1020*4882a593Smuzhiyun .vts_min = 804,
1021*4882a593Smuzhiyun .reg_list = {
1022*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_1056x784_regs),
1023*4882a593Smuzhiyun .regs = mode_1056x784_regs,
1024*4882a593Smuzhiyun },
1025*4882a593Smuzhiyun .link_freq_index = OV13858_LINK_FREQ_INDEX_1,
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun };
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun struct ov13858 {
1030*4882a593Smuzhiyun struct v4l2_subdev sd;
1031*4882a593Smuzhiyun struct media_pad pad;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
1034*4882a593Smuzhiyun /* V4L2 Controls */
1035*4882a593Smuzhiyun struct v4l2_ctrl *link_freq;
1036*4882a593Smuzhiyun struct v4l2_ctrl *pixel_rate;
1037*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
1038*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
1039*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* Current mode */
1042*4882a593Smuzhiyun const struct ov13858_mode *cur_mode;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /* Mutex for serialized access */
1045*4882a593Smuzhiyun struct mutex mutex;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /* Streaming on/off */
1048*4882a593Smuzhiyun bool streaming;
1049*4882a593Smuzhiyun };
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun #define to_ov13858(_sd) container_of(_sd, struct ov13858, sd)
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun /* Read registers up to 4 at a time */
ov13858_read_reg(struct ov13858 * ov13858,u16 reg,u32 len,u32 * val)1054*4882a593Smuzhiyun static int ov13858_read_reg(struct ov13858 *ov13858, u16 reg, u32 len,
1055*4882a593Smuzhiyun u32 *val)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&ov13858->sd);
1058*4882a593Smuzhiyun struct i2c_msg msgs[2];
1059*4882a593Smuzhiyun u8 *data_be_p;
1060*4882a593Smuzhiyun int ret;
1061*4882a593Smuzhiyun __be32 data_be = 0;
1062*4882a593Smuzhiyun __be16 reg_addr_be = cpu_to_be16(reg);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun if (len > 4)
1065*4882a593Smuzhiyun return -EINVAL;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun data_be_p = (u8 *)&data_be;
1068*4882a593Smuzhiyun /* Write register address */
1069*4882a593Smuzhiyun msgs[0].addr = client->addr;
1070*4882a593Smuzhiyun msgs[0].flags = 0;
1071*4882a593Smuzhiyun msgs[0].len = 2;
1072*4882a593Smuzhiyun msgs[0].buf = (u8 *)®_addr_be;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun /* Read data from register */
1075*4882a593Smuzhiyun msgs[1].addr = client->addr;
1076*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
1077*4882a593Smuzhiyun msgs[1].len = len;
1078*4882a593Smuzhiyun msgs[1].buf = &data_be_p[4 - len];
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
1081*4882a593Smuzhiyun if (ret != ARRAY_SIZE(msgs))
1082*4882a593Smuzhiyun return -EIO;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun *val = be32_to_cpu(data_be);
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun return 0;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun /* Write registers up to 4 at a time */
ov13858_write_reg(struct ov13858 * ov13858,u16 reg,u32 len,u32 __val)1090*4882a593Smuzhiyun static int ov13858_write_reg(struct ov13858 *ov13858, u16 reg, u32 len,
1091*4882a593Smuzhiyun u32 __val)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&ov13858->sd);
1094*4882a593Smuzhiyun int buf_i, val_i;
1095*4882a593Smuzhiyun u8 buf[6], *val_p;
1096*4882a593Smuzhiyun __be32 val;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (len > 4)
1099*4882a593Smuzhiyun return -EINVAL;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun buf[0] = reg >> 8;
1102*4882a593Smuzhiyun buf[1] = reg & 0xff;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun val = cpu_to_be32(__val);
1105*4882a593Smuzhiyun val_p = (u8 *)&val;
1106*4882a593Smuzhiyun buf_i = 2;
1107*4882a593Smuzhiyun val_i = 4 - len;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun while (val_i < 4)
1110*4882a593Smuzhiyun buf[buf_i++] = val_p[val_i++];
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun if (i2c_master_send(client, buf, len + 2) != len + 2)
1113*4882a593Smuzhiyun return -EIO;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun return 0;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* Write a list of registers */
ov13858_write_regs(struct ov13858 * ov13858,const struct ov13858_reg * regs,u32 len)1119*4882a593Smuzhiyun static int ov13858_write_regs(struct ov13858 *ov13858,
1120*4882a593Smuzhiyun const struct ov13858_reg *regs, u32 len)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&ov13858->sd);
1123*4882a593Smuzhiyun int ret;
1124*4882a593Smuzhiyun u32 i;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun for (i = 0; i < len; i++) {
1127*4882a593Smuzhiyun ret = ov13858_write_reg(ov13858, regs[i].address, 1,
1128*4882a593Smuzhiyun regs[i].val);
1129*4882a593Smuzhiyun if (ret) {
1130*4882a593Smuzhiyun dev_err_ratelimited(
1131*4882a593Smuzhiyun &client->dev,
1132*4882a593Smuzhiyun "Failed to write reg 0x%4.4x. error = %d\n",
1133*4882a593Smuzhiyun regs[i].address, ret);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun return ret;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun return 0;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
ov13858_write_reg_list(struct ov13858 * ov13858,const struct ov13858_reg_list * r_list)1142*4882a593Smuzhiyun static int ov13858_write_reg_list(struct ov13858 *ov13858,
1143*4882a593Smuzhiyun const struct ov13858_reg_list *r_list)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun return ov13858_write_regs(ov13858, r_list->regs, r_list->num_of_regs);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* Open sub-device */
ov13858_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1149*4882a593Smuzhiyun static int ov13858_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun struct ov13858 *ov13858 = to_ov13858(sd);
1152*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt = v4l2_subdev_get_try_format(sd,
1153*4882a593Smuzhiyun fh->pad,
1154*4882a593Smuzhiyun 0);
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun mutex_lock(&ov13858->mutex);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /* Initialize try_fmt */
1159*4882a593Smuzhiyun try_fmt->width = ov13858->cur_mode->width;
1160*4882a593Smuzhiyun try_fmt->height = ov13858->cur_mode->height;
1161*4882a593Smuzhiyun try_fmt->code = MEDIA_BUS_FMT_SGRBG10_1X10;
1162*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /* No crop or compose */
1165*4882a593Smuzhiyun mutex_unlock(&ov13858->mutex);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun return 0;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
ov13858_update_digital_gain(struct ov13858 * ov13858,u32 d_gain)1170*4882a593Smuzhiyun static int ov13858_update_digital_gain(struct ov13858 *ov13858, u32 d_gain)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun int ret;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun ret = ov13858_write_reg(ov13858, OV13858_REG_B_MWB_GAIN,
1175*4882a593Smuzhiyun OV13858_REG_VALUE_16BIT, d_gain);
1176*4882a593Smuzhiyun if (ret)
1177*4882a593Smuzhiyun return ret;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun ret = ov13858_write_reg(ov13858, OV13858_REG_G_MWB_GAIN,
1180*4882a593Smuzhiyun OV13858_REG_VALUE_16BIT, d_gain);
1181*4882a593Smuzhiyun if (ret)
1182*4882a593Smuzhiyun return ret;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun ret = ov13858_write_reg(ov13858, OV13858_REG_R_MWB_GAIN,
1185*4882a593Smuzhiyun OV13858_REG_VALUE_16BIT, d_gain);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun return ret;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
ov13858_enable_test_pattern(struct ov13858 * ov13858,u32 pattern)1190*4882a593Smuzhiyun static int ov13858_enable_test_pattern(struct ov13858 *ov13858, u32 pattern)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun int ret;
1193*4882a593Smuzhiyun u32 val;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun ret = ov13858_read_reg(ov13858, OV13858_REG_TEST_PATTERN,
1196*4882a593Smuzhiyun OV13858_REG_VALUE_08BIT, &val);
1197*4882a593Smuzhiyun if (ret)
1198*4882a593Smuzhiyun return ret;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun if (pattern) {
1201*4882a593Smuzhiyun val &= OV13858_TEST_PATTERN_MASK;
1202*4882a593Smuzhiyun val |= (pattern - 1) | OV13858_TEST_PATTERN_ENABLE;
1203*4882a593Smuzhiyun } else {
1204*4882a593Smuzhiyun val &= ~OV13858_TEST_PATTERN_ENABLE;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun return ov13858_write_reg(ov13858, OV13858_REG_TEST_PATTERN,
1208*4882a593Smuzhiyun OV13858_REG_VALUE_08BIT, val);
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
ov13858_set_ctrl(struct v4l2_ctrl * ctrl)1211*4882a593Smuzhiyun static int ov13858_set_ctrl(struct v4l2_ctrl *ctrl)
1212*4882a593Smuzhiyun {
1213*4882a593Smuzhiyun struct ov13858 *ov13858 = container_of(ctrl->handler,
1214*4882a593Smuzhiyun struct ov13858, ctrl_handler);
1215*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&ov13858->sd);
1216*4882a593Smuzhiyun s64 max;
1217*4882a593Smuzhiyun int ret;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /* Propagate change of current control to all related controls */
1220*4882a593Smuzhiyun switch (ctrl->id) {
1221*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1222*4882a593Smuzhiyun /* Update max exposure while meeting expected vblanking */
1223*4882a593Smuzhiyun max = ov13858->cur_mode->height + ctrl->val - 8;
1224*4882a593Smuzhiyun __v4l2_ctrl_modify_range(ov13858->exposure,
1225*4882a593Smuzhiyun ov13858->exposure->minimum,
1226*4882a593Smuzhiyun max, ov13858->exposure->step, max);
1227*4882a593Smuzhiyun break;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /*
1231*4882a593Smuzhiyun * Applying V4L2 control value only happens
1232*4882a593Smuzhiyun * when power is up for streaming
1233*4882a593Smuzhiyun */
1234*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
1235*4882a593Smuzhiyun return 0;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun ret = 0;
1238*4882a593Smuzhiyun switch (ctrl->id) {
1239*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
1240*4882a593Smuzhiyun ret = ov13858_write_reg(ov13858, OV13858_REG_ANALOG_GAIN,
1241*4882a593Smuzhiyun OV13858_REG_VALUE_16BIT, ctrl->val);
1242*4882a593Smuzhiyun break;
1243*4882a593Smuzhiyun case V4L2_CID_DIGITAL_GAIN:
1244*4882a593Smuzhiyun ret = ov13858_update_digital_gain(ov13858, ctrl->val);
1245*4882a593Smuzhiyun break;
1246*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
1247*4882a593Smuzhiyun ret = ov13858_write_reg(ov13858, OV13858_REG_EXPOSURE,
1248*4882a593Smuzhiyun OV13858_REG_VALUE_24BIT,
1249*4882a593Smuzhiyun ctrl->val << 4);
1250*4882a593Smuzhiyun break;
1251*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1252*4882a593Smuzhiyun /* Update VTS that meets expected vertical blanking */
1253*4882a593Smuzhiyun ret = ov13858_write_reg(ov13858, OV13858_REG_VTS,
1254*4882a593Smuzhiyun OV13858_REG_VALUE_16BIT,
1255*4882a593Smuzhiyun ov13858->cur_mode->height
1256*4882a593Smuzhiyun + ctrl->val);
1257*4882a593Smuzhiyun break;
1258*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
1259*4882a593Smuzhiyun ret = ov13858_enable_test_pattern(ov13858, ctrl->val);
1260*4882a593Smuzhiyun break;
1261*4882a593Smuzhiyun default:
1262*4882a593Smuzhiyun dev_info(&client->dev,
1263*4882a593Smuzhiyun "ctrl(id:0x%x,val:0x%x) is not handled\n",
1264*4882a593Smuzhiyun ctrl->id, ctrl->val);
1265*4882a593Smuzhiyun break;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun return ret;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun static const struct v4l2_ctrl_ops ov13858_ctrl_ops = {
1274*4882a593Smuzhiyun .s_ctrl = ov13858_set_ctrl,
1275*4882a593Smuzhiyun };
1276*4882a593Smuzhiyun
ov13858_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1277*4882a593Smuzhiyun static int ov13858_enum_mbus_code(struct v4l2_subdev *sd,
1278*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1279*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun /* Only one bayer order(GRBG) is supported */
1282*4882a593Smuzhiyun if (code->index > 0)
1283*4882a593Smuzhiyun return -EINVAL;
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun code->code = MEDIA_BUS_FMT_SGRBG10_1X10;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun return 0;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
ov13858_enum_frame_size(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)1290*4882a593Smuzhiyun static int ov13858_enum_frame_size(struct v4l2_subdev *sd,
1291*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1292*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
1293*4882a593Smuzhiyun {
1294*4882a593Smuzhiyun if (fse->index >= ARRAY_SIZE(supported_modes))
1295*4882a593Smuzhiyun return -EINVAL;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun if (fse->code != MEDIA_BUS_FMT_SGRBG10_1X10)
1298*4882a593Smuzhiyun return -EINVAL;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun fse->min_width = supported_modes[fse->index].width;
1301*4882a593Smuzhiyun fse->max_width = fse->min_width;
1302*4882a593Smuzhiyun fse->min_height = supported_modes[fse->index].height;
1303*4882a593Smuzhiyun fse->max_height = fse->min_height;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun return 0;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun
ov13858_update_pad_format(const struct ov13858_mode * mode,struct v4l2_subdev_format * fmt)1308*4882a593Smuzhiyun static void ov13858_update_pad_format(const struct ov13858_mode *mode,
1309*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun fmt->format.width = mode->width;
1312*4882a593Smuzhiyun fmt->format.height = mode->height;
1313*4882a593Smuzhiyun fmt->format.code = MEDIA_BUS_FMT_SGRBG10_1X10;
1314*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
ov13858_do_get_pad_format(struct ov13858 * ov13858,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1317*4882a593Smuzhiyun static int ov13858_do_get_pad_format(struct ov13858 *ov13858,
1318*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1319*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt;
1322*4882a593Smuzhiyun struct v4l2_subdev *sd = &ov13858->sd;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
1325*4882a593Smuzhiyun framefmt = v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
1326*4882a593Smuzhiyun fmt->format = *framefmt;
1327*4882a593Smuzhiyun } else {
1328*4882a593Smuzhiyun ov13858_update_pad_format(ov13858->cur_mode, fmt);
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun return 0;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun
ov13858_get_pad_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1334*4882a593Smuzhiyun static int ov13858_get_pad_format(struct v4l2_subdev *sd,
1335*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1336*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun struct ov13858 *ov13858 = to_ov13858(sd);
1339*4882a593Smuzhiyun int ret;
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun mutex_lock(&ov13858->mutex);
1342*4882a593Smuzhiyun ret = ov13858_do_get_pad_format(ov13858, cfg, fmt);
1343*4882a593Smuzhiyun mutex_unlock(&ov13858->mutex);
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun return ret;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun static int
ov13858_set_pad_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1349*4882a593Smuzhiyun ov13858_set_pad_format(struct v4l2_subdev *sd,
1350*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1351*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun struct ov13858 *ov13858 = to_ov13858(sd);
1354*4882a593Smuzhiyun const struct ov13858_mode *mode;
1355*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt;
1356*4882a593Smuzhiyun s32 vblank_def;
1357*4882a593Smuzhiyun s32 vblank_min;
1358*4882a593Smuzhiyun s64 h_blank;
1359*4882a593Smuzhiyun s64 pixel_rate;
1360*4882a593Smuzhiyun s64 link_freq;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun mutex_lock(&ov13858->mutex);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun /* Only one raw bayer(GRBG) order is supported */
1365*4882a593Smuzhiyun if (fmt->format.code != MEDIA_BUS_FMT_SGRBG10_1X10)
1366*4882a593Smuzhiyun fmt->format.code = MEDIA_BUS_FMT_SGRBG10_1X10;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun mode = v4l2_find_nearest_size(supported_modes,
1369*4882a593Smuzhiyun ARRAY_SIZE(supported_modes),
1370*4882a593Smuzhiyun width, height,
1371*4882a593Smuzhiyun fmt->format.width, fmt->format.height);
1372*4882a593Smuzhiyun ov13858_update_pad_format(mode, fmt);
1373*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
1374*4882a593Smuzhiyun framefmt = v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
1375*4882a593Smuzhiyun *framefmt = fmt->format;
1376*4882a593Smuzhiyun } else {
1377*4882a593Smuzhiyun ov13858->cur_mode = mode;
1378*4882a593Smuzhiyun __v4l2_ctrl_s_ctrl(ov13858->link_freq, mode->link_freq_index);
1379*4882a593Smuzhiyun link_freq = link_freq_menu_items[mode->link_freq_index];
1380*4882a593Smuzhiyun pixel_rate = link_freq_to_pixel_rate(link_freq);
1381*4882a593Smuzhiyun __v4l2_ctrl_s_ctrl_int64(ov13858->pixel_rate, pixel_rate);
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun /* Update limits and set FPS to default */
1384*4882a593Smuzhiyun vblank_def = ov13858->cur_mode->vts_def -
1385*4882a593Smuzhiyun ov13858->cur_mode->height;
1386*4882a593Smuzhiyun vblank_min = ov13858->cur_mode->vts_min -
1387*4882a593Smuzhiyun ov13858->cur_mode->height;
1388*4882a593Smuzhiyun __v4l2_ctrl_modify_range(
1389*4882a593Smuzhiyun ov13858->vblank, vblank_min,
1390*4882a593Smuzhiyun OV13858_VTS_MAX - ov13858->cur_mode->height, 1,
1391*4882a593Smuzhiyun vblank_def);
1392*4882a593Smuzhiyun __v4l2_ctrl_s_ctrl(ov13858->vblank, vblank_def);
1393*4882a593Smuzhiyun h_blank =
1394*4882a593Smuzhiyun link_freq_configs[mode->link_freq_index].pixels_per_line
1395*4882a593Smuzhiyun - ov13858->cur_mode->width;
1396*4882a593Smuzhiyun __v4l2_ctrl_modify_range(ov13858->hblank, h_blank,
1397*4882a593Smuzhiyun h_blank, 1, h_blank);
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun mutex_unlock(&ov13858->mutex);
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun return 0;
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun
ov13858_get_skip_frames(struct v4l2_subdev * sd,u32 * frames)1405*4882a593Smuzhiyun static int ov13858_get_skip_frames(struct v4l2_subdev *sd, u32 *frames)
1406*4882a593Smuzhiyun {
1407*4882a593Smuzhiyun *frames = OV13858_NUM_OF_SKIP_FRAMES;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun return 0;
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun /* Start streaming */
ov13858_start_streaming(struct ov13858 * ov13858)1413*4882a593Smuzhiyun static int ov13858_start_streaming(struct ov13858 *ov13858)
1414*4882a593Smuzhiyun {
1415*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&ov13858->sd);
1416*4882a593Smuzhiyun const struct ov13858_reg_list *reg_list;
1417*4882a593Smuzhiyun int ret, link_freq_index;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /* Get out of from software reset */
1420*4882a593Smuzhiyun ret = ov13858_write_reg(ov13858, OV13858_REG_SOFTWARE_RST,
1421*4882a593Smuzhiyun OV13858_REG_VALUE_08BIT, OV13858_SOFTWARE_RST);
1422*4882a593Smuzhiyun if (ret) {
1423*4882a593Smuzhiyun dev_err(&client->dev, "%s failed to set powerup registers\n",
1424*4882a593Smuzhiyun __func__);
1425*4882a593Smuzhiyun return ret;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun /* Setup PLL */
1429*4882a593Smuzhiyun link_freq_index = ov13858->cur_mode->link_freq_index;
1430*4882a593Smuzhiyun reg_list = &link_freq_configs[link_freq_index].reg_list;
1431*4882a593Smuzhiyun ret = ov13858_write_reg_list(ov13858, reg_list);
1432*4882a593Smuzhiyun if (ret) {
1433*4882a593Smuzhiyun dev_err(&client->dev, "%s failed to set plls\n", __func__);
1434*4882a593Smuzhiyun return ret;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun /* Apply default values of current mode */
1438*4882a593Smuzhiyun reg_list = &ov13858->cur_mode->reg_list;
1439*4882a593Smuzhiyun ret = ov13858_write_reg_list(ov13858, reg_list);
1440*4882a593Smuzhiyun if (ret) {
1441*4882a593Smuzhiyun dev_err(&client->dev, "%s failed to set mode\n", __func__);
1442*4882a593Smuzhiyun return ret;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun /* Apply customized values from user */
1446*4882a593Smuzhiyun ret = __v4l2_ctrl_handler_setup(ov13858->sd.ctrl_handler);
1447*4882a593Smuzhiyun if (ret)
1448*4882a593Smuzhiyun return ret;
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun return ov13858_write_reg(ov13858, OV13858_REG_MODE_SELECT,
1451*4882a593Smuzhiyun OV13858_REG_VALUE_08BIT,
1452*4882a593Smuzhiyun OV13858_MODE_STREAMING);
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun /* Stop streaming */
ov13858_stop_streaming(struct ov13858 * ov13858)1456*4882a593Smuzhiyun static int ov13858_stop_streaming(struct ov13858 *ov13858)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun return ov13858_write_reg(ov13858, OV13858_REG_MODE_SELECT,
1459*4882a593Smuzhiyun OV13858_REG_VALUE_08BIT, OV13858_MODE_STANDBY);
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun
ov13858_set_stream(struct v4l2_subdev * sd,int enable)1462*4882a593Smuzhiyun static int ov13858_set_stream(struct v4l2_subdev *sd, int enable)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun struct ov13858 *ov13858 = to_ov13858(sd);
1465*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
1466*4882a593Smuzhiyun int ret = 0;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun mutex_lock(&ov13858->mutex);
1469*4882a593Smuzhiyun if (ov13858->streaming == enable) {
1470*4882a593Smuzhiyun mutex_unlock(&ov13858->mutex);
1471*4882a593Smuzhiyun return 0;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun if (enable) {
1475*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
1476*4882a593Smuzhiyun if (ret < 0) {
1477*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
1478*4882a593Smuzhiyun goto err_unlock;
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun /*
1482*4882a593Smuzhiyun * Apply default & customized values
1483*4882a593Smuzhiyun * and then start streaming.
1484*4882a593Smuzhiyun */
1485*4882a593Smuzhiyun ret = ov13858_start_streaming(ov13858);
1486*4882a593Smuzhiyun if (ret)
1487*4882a593Smuzhiyun goto err_rpm_put;
1488*4882a593Smuzhiyun } else {
1489*4882a593Smuzhiyun ov13858_stop_streaming(ov13858);
1490*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun ov13858->streaming = enable;
1494*4882a593Smuzhiyun mutex_unlock(&ov13858->mutex);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun return ret;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun err_rpm_put:
1499*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1500*4882a593Smuzhiyun err_unlock:
1501*4882a593Smuzhiyun mutex_unlock(&ov13858->mutex);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun return ret;
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun
ov13858_suspend(struct device * dev)1506*4882a593Smuzhiyun static int __maybe_unused ov13858_suspend(struct device *dev)
1507*4882a593Smuzhiyun {
1508*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1509*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1510*4882a593Smuzhiyun struct ov13858 *ov13858 = to_ov13858(sd);
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun if (ov13858->streaming)
1513*4882a593Smuzhiyun ov13858_stop_streaming(ov13858);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun return 0;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
ov13858_resume(struct device * dev)1518*4882a593Smuzhiyun static int __maybe_unused ov13858_resume(struct device *dev)
1519*4882a593Smuzhiyun {
1520*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1521*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1522*4882a593Smuzhiyun struct ov13858 *ov13858 = to_ov13858(sd);
1523*4882a593Smuzhiyun int ret;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun if (ov13858->streaming) {
1526*4882a593Smuzhiyun ret = ov13858_start_streaming(ov13858);
1527*4882a593Smuzhiyun if (ret)
1528*4882a593Smuzhiyun goto error;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun return 0;
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun error:
1534*4882a593Smuzhiyun ov13858_stop_streaming(ov13858);
1535*4882a593Smuzhiyun ov13858->streaming = false;
1536*4882a593Smuzhiyun return ret;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun /* Verify chip ID */
ov13858_identify_module(struct ov13858 * ov13858)1540*4882a593Smuzhiyun static int ov13858_identify_module(struct ov13858 *ov13858)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&ov13858->sd);
1543*4882a593Smuzhiyun int ret;
1544*4882a593Smuzhiyun u32 val;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun ret = ov13858_read_reg(ov13858, OV13858_REG_CHIP_ID,
1547*4882a593Smuzhiyun OV13858_REG_VALUE_24BIT, &val);
1548*4882a593Smuzhiyun if (ret)
1549*4882a593Smuzhiyun return ret;
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun if (val != OV13858_CHIP_ID) {
1552*4882a593Smuzhiyun dev_err(&client->dev, "chip id mismatch: %x!=%x\n",
1553*4882a593Smuzhiyun OV13858_CHIP_ID, val);
1554*4882a593Smuzhiyun return -EIO;
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun return 0;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops ov13858_video_ops = {
1561*4882a593Smuzhiyun .s_stream = ov13858_set_stream,
1562*4882a593Smuzhiyun };
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops ov13858_pad_ops = {
1565*4882a593Smuzhiyun .enum_mbus_code = ov13858_enum_mbus_code,
1566*4882a593Smuzhiyun .get_fmt = ov13858_get_pad_format,
1567*4882a593Smuzhiyun .set_fmt = ov13858_set_pad_format,
1568*4882a593Smuzhiyun .enum_frame_size = ov13858_enum_frame_size,
1569*4882a593Smuzhiyun };
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun static const struct v4l2_subdev_sensor_ops ov13858_sensor_ops = {
1572*4882a593Smuzhiyun .g_skip_frames = ov13858_get_skip_frames,
1573*4882a593Smuzhiyun };
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun static const struct v4l2_subdev_ops ov13858_subdev_ops = {
1576*4882a593Smuzhiyun .video = &ov13858_video_ops,
1577*4882a593Smuzhiyun .pad = &ov13858_pad_ops,
1578*4882a593Smuzhiyun .sensor = &ov13858_sensor_ops,
1579*4882a593Smuzhiyun };
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun static const struct media_entity_operations ov13858_subdev_entity_ops = {
1582*4882a593Smuzhiyun .link_validate = v4l2_subdev_link_validate,
1583*4882a593Smuzhiyun };
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops ov13858_internal_ops = {
1586*4882a593Smuzhiyun .open = ov13858_open,
1587*4882a593Smuzhiyun };
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun /* Initialize control handlers */
ov13858_init_controls(struct ov13858 * ov13858)1590*4882a593Smuzhiyun static int ov13858_init_controls(struct ov13858 *ov13858)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&ov13858->sd);
1593*4882a593Smuzhiyun struct v4l2_fwnode_device_properties props;
1594*4882a593Smuzhiyun struct v4l2_ctrl_handler *ctrl_hdlr;
1595*4882a593Smuzhiyun s64 exposure_max;
1596*4882a593Smuzhiyun s64 vblank_def;
1597*4882a593Smuzhiyun s64 vblank_min;
1598*4882a593Smuzhiyun s64 hblank;
1599*4882a593Smuzhiyun s64 pixel_rate_min;
1600*4882a593Smuzhiyun s64 pixel_rate_max;
1601*4882a593Smuzhiyun const struct ov13858_mode *mode;
1602*4882a593Smuzhiyun int ret;
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun ctrl_hdlr = &ov13858->ctrl_handler;
1605*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(ctrl_hdlr, 10);
1606*4882a593Smuzhiyun if (ret)
1607*4882a593Smuzhiyun return ret;
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun mutex_init(&ov13858->mutex);
1610*4882a593Smuzhiyun ctrl_hdlr->lock = &ov13858->mutex;
1611*4882a593Smuzhiyun ov13858->link_freq = v4l2_ctrl_new_int_menu(ctrl_hdlr,
1612*4882a593Smuzhiyun &ov13858_ctrl_ops,
1613*4882a593Smuzhiyun V4L2_CID_LINK_FREQ,
1614*4882a593Smuzhiyun OV13858_NUM_OF_LINK_FREQS - 1,
1615*4882a593Smuzhiyun 0,
1616*4882a593Smuzhiyun link_freq_menu_items);
1617*4882a593Smuzhiyun if (ov13858->link_freq)
1618*4882a593Smuzhiyun ov13858->link_freq->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun pixel_rate_max = link_freq_to_pixel_rate(link_freq_menu_items[0]);
1621*4882a593Smuzhiyun pixel_rate_min = link_freq_to_pixel_rate(link_freq_menu_items[1]);
1622*4882a593Smuzhiyun /* By default, PIXEL_RATE is read only */
1623*4882a593Smuzhiyun ov13858->pixel_rate = v4l2_ctrl_new_std(ctrl_hdlr, &ov13858_ctrl_ops,
1624*4882a593Smuzhiyun V4L2_CID_PIXEL_RATE,
1625*4882a593Smuzhiyun pixel_rate_min, pixel_rate_max,
1626*4882a593Smuzhiyun 1, pixel_rate_max);
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun mode = ov13858->cur_mode;
1629*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
1630*4882a593Smuzhiyun vblank_min = mode->vts_min - mode->height;
1631*4882a593Smuzhiyun ov13858->vblank = v4l2_ctrl_new_std(
1632*4882a593Smuzhiyun ctrl_hdlr, &ov13858_ctrl_ops, V4L2_CID_VBLANK,
1633*4882a593Smuzhiyun vblank_min, OV13858_VTS_MAX - mode->height, 1,
1634*4882a593Smuzhiyun vblank_def);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun hblank = link_freq_configs[mode->link_freq_index].pixels_per_line -
1637*4882a593Smuzhiyun mode->width;
1638*4882a593Smuzhiyun ov13858->hblank = v4l2_ctrl_new_std(
1639*4882a593Smuzhiyun ctrl_hdlr, &ov13858_ctrl_ops, V4L2_CID_HBLANK,
1640*4882a593Smuzhiyun hblank, hblank, 1, hblank);
1641*4882a593Smuzhiyun if (ov13858->hblank)
1642*4882a593Smuzhiyun ov13858->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun exposure_max = mode->vts_def - 8;
1645*4882a593Smuzhiyun ov13858->exposure = v4l2_ctrl_new_std(
1646*4882a593Smuzhiyun ctrl_hdlr, &ov13858_ctrl_ops,
1647*4882a593Smuzhiyun V4L2_CID_EXPOSURE, OV13858_EXPOSURE_MIN,
1648*4882a593Smuzhiyun exposure_max, OV13858_EXPOSURE_STEP,
1649*4882a593Smuzhiyun OV13858_EXPOSURE_DEFAULT);
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun v4l2_ctrl_new_std(ctrl_hdlr, &ov13858_ctrl_ops, V4L2_CID_ANALOGUE_GAIN,
1652*4882a593Smuzhiyun OV13858_ANA_GAIN_MIN, OV13858_ANA_GAIN_MAX,
1653*4882a593Smuzhiyun OV13858_ANA_GAIN_STEP, OV13858_ANA_GAIN_DEFAULT);
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun /* Digital gain */
1656*4882a593Smuzhiyun v4l2_ctrl_new_std(ctrl_hdlr, &ov13858_ctrl_ops, V4L2_CID_DIGITAL_GAIN,
1657*4882a593Smuzhiyun OV13858_DGTL_GAIN_MIN, OV13858_DGTL_GAIN_MAX,
1658*4882a593Smuzhiyun OV13858_DGTL_GAIN_STEP, OV13858_DGTL_GAIN_DEFAULT);
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun v4l2_ctrl_new_std_menu_items(ctrl_hdlr, &ov13858_ctrl_ops,
1661*4882a593Smuzhiyun V4L2_CID_TEST_PATTERN,
1662*4882a593Smuzhiyun ARRAY_SIZE(ov13858_test_pattern_menu) - 1,
1663*4882a593Smuzhiyun 0, 0, ov13858_test_pattern_menu);
1664*4882a593Smuzhiyun if (ctrl_hdlr->error) {
1665*4882a593Smuzhiyun ret = ctrl_hdlr->error;
1666*4882a593Smuzhiyun dev_err(&client->dev, "%s control init failed (%d)\n",
1667*4882a593Smuzhiyun __func__, ret);
1668*4882a593Smuzhiyun goto error;
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun ret = v4l2_fwnode_device_parse(&client->dev, &props);
1672*4882a593Smuzhiyun if (ret)
1673*4882a593Smuzhiyun goto error;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun ret = v4l2_ctrl_new_fwnode_properties(ctrl_hdlr, &ov13858_ctrl_ops,
1676*4882a593Smuzhiyun &props);
1677*4882a593Smuzhiyun if (ret)
1678*4882a593Smuzhiyun goto error;
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun ov13858->sd.ctrl_handler = ctrl_hdlr;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun return 0;
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun error:
1685*4882a593Smuzhiyun v4l2_ctrl_handler_free(ctrl_hdlr);
1686*4882a593Smuzhiyun mutex_destroy(&ov13858->mutex);
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun return ret;
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun
ov13858_free_controls(struct ov13858 * ov13858)1691*4882a593Smuzhiyun static void ov13858_free_controls(struct ov13858 *ov13858)
1692*4882a593Smuzhiyun {
1693*4882a593Smuzhiyun v4l2_ctrl_handler_free(ov13858->sd.ctrl_handler);
1694*4882a593Smuzhiyun mutex_destroy(&ov13858->mutex);
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun
ov13858_probe(struct i2c_client * client,const struct i2c_device_id * devid)1697*4882a593Smuzhiyun static int ov13858_probe(struct i2c_client *client,
1698*4882a593Smuzhiyun const struct i2c_device_id *devid)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun struct ov13858 *ov13858;
1701*4882a593Smuzhiyun int ret;
1702*4882a593Smuzhiyun u32 val = 0;
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun device_property_read_u32(&client->dev, "clock-frequency", &val);
1705*4882a593Smuzhiyun if (val != 19200000)
1706*4882a593Smuzhiyun return -EINVAL;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun ov13858 = devm_kzalloc(&client->dev, sizeof(*ov13858), GFP_KERNEL);
1709*4882a593Smuzhiyun if (!ov13858)
1710*4882a593Smuzhiyun return -ENOMEM;
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun /* Initialize subdev */
1713*4882a593Smuzhiyun v4l2_i2c_subdev_init(&ov13858->sd, client, &ov13858_subdev_ops);
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun /* Check module identity */
1716*4882a593Smuzhiyun ret = ov13858_identify_module(ov13858);
1717*4882a593Smuzhiyun if (ret) {
1718*4882a593Smuzhiyun dev_err(&client->dev, "failed to find sensor: %d\n", ret);
1719*4882a593Smuzhiyun return ret;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun /* Set default mode to max resolution */
1723*4882a593Smuzhiyun ov13858->cur_mode = &supported_modes[0];
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun ret = ov13858_init_controls(ov13858);
1726*4882a593Smuzhiyun if (ret)
1727*4882a593Smuzhiyun return ret;
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun /* Initialize subdev */
1730*4882a593Smuzhiyun ov13858->sd.internal_ops = &ov13858_internal_ops;
1731*4882a593Smuzhiyun ov13858->sd.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
1732*4882a593Smuzhiyun ov13858->sd.entity.ops = &ov13858_subdev_entity_ops;
1733*4882a593Smuzhiyun ov13858->sd.entity.function = MEDIA_ENT_F_CAM_SENSOR;
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun /* Initialize source pad */
1736*4882a593Smuzhiyun ov13858->pad.flags = MEDIA_PAD_FL_SOURCE;
1737*4882a593Smuzhiyun ret = media_entity_pads_init(&ov13858->sd.entity, 1, &ov13858->pad);
1738*4882a593Smuzhiyun if (ret) {
1739*4882a593Smuzhiyun dev_err(&client->dev, "%s failed:%d\n", __func__, ret);
1740*4882a593Smuzhiyun goto error_handler_free;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun ret = v4l2_async_register_subdev_sensor_common(&ov13858->sd);
1744*4882a593Smuzhiyun if (ret < 0)
1745*4882a593Smuzhiyun goto error_media_entity;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun /*
1748*4882a593Smuzhiyun * Device is already turned on by i2c-core with ACPI domain PM.
1749*4882a593Smuzhiyun * Enable runtime PM and turn off the device.
1750*4882a593Smuzhiyun */
1751*4882a593Smuzhiyun pm_runtime_set_active(&client->dev);
1752*4882a593Smuzhiyun pm_runtime_enable(&client->dev);
1753*4882a593Smuzhiyun pm_runtime_idle(&client->dev);
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun return 0;
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun error_media_entity:
1758*4882a593Smuzhiyun media_entity_cleanup(&ov13858->sd.entity);
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun error_handler_free:
1761*4882a593Smuzhiyun ov13858_free_controls(ov13858);
1762*4882a593Smuzhiyun dev_err(&client->dev, "%s failed:%d\n", __func__, ret);
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun return ret;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun
ov13858_remove(struct i2c_client * client)1767*4882a593Smuzhiyun static int ov13858_remove(struct i2c_client *client)
1768*4882a593Smuzhiyun {
1769*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1770*4882a593Smuzhiyun struct ov13858 *ov13858 = to_ov13858(sd);
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1773*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1774*4882a593Smuzhiyun ov13858_free_controls(ov13858);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun return 0;
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun static const struct i2c_device_id ov13858_id_table[] = {
1782*4882a593Smuzhiyun {"ov13858", 0},
1783*4882a593Smuzhiyun {},
1784*4882a593Smuzhiyun };
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, ov13858_id_table);
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun static const struct dev_pm_ops ov13858_pm_ops = {
1789*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(ov13858_suspend, ov13858_resume)
1790*4882a593Smuzhiyun };
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1793*4882a593Smuzhiyun static const struct acpi_device_id ov13858_acpi_ids[] = {
1794*4882a593Smuzhiyun {"OVTID858"},
1795*4882a593Smuzhiyun { /* sentinel */ }
1796*4882a593Smuzhiyun };
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, ov13858_acpi_ids);
1799*4882a593Smuzhiyun #endif
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun static struct i2c_driver ov13858_i2c_driver = {
1802*4882a593Smuzhiyun .driver = {
1803*4882a593Smuzhiyun .name = "ov13858",
1804*4882a593Smuzhiyun .pm = &ov13858_pm_ops,
1805*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(ov13858_acpi_ids),
1806*4882a593Smuzhiyun },
1807*4882a593Smuzhiyun .probe = ov13858_probe,
1808*4882a593Smuzhiyun .remove = ov13858_remove,
1809*4882a593Smuzhiyun .id_table = ov13858_id_table,
1810*4882a593Smuzhiyun };
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun module_i2c_driver(ov13858_i2c_driver);
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun MODULE_AUTHOR("Kan, Chris <chris.kan@intel.com>");
1815*4882a593Smuzhiyun MODULE_AUTHOR("Rapolu, Chiranjeevi <chiranjeevi.rapolu@intel.com>");
1816*4882a593Smuzhiyun MODULE_AUTHOR("Yang, Hyungwoo <hyungwoo.yang@intel.com>");
1817*4882a593Smuzhiyun MODULE_DESCRIPTION("Omnivision ov13858 sensor driver");
1818*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1819