xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/mt9v032.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for MT9V022, MT9V024, MT9V032, and MT9V034 CMOS Image Sensors
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010, Laurent Pinchart <laurent.pinchart@ideasonboard.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on the MT9M001 driver,
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/log2.h>
17*4882a593Smuzhiyun #include <linux/mutex.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_graph.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/videodev2.h>
23*4882a593Smuzhiyun #include <linux/v4l2-mediabus.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <media/i2c/mt9v032.h>
27*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
28*4882a593Smuzhiyun #include <media/v4l2-device.h>
29*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
30*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* The first four rows are black rows. The active area spans 753x481 pixels. */
33*4882a593Smuzhiyun #define MT9V032_PIXEL_ARRAY_HEIGHT			485
34*4882a593Smuzhiyun #define MT9V032_PIXEL_ARRAY_WIDTH			753
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define MT9V032_SYSCLK_FREQ_DEF				26600000
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define MT9V032_CHIP_VERSION				0x00
39*4882a593Smuzhiyun #define		MT9V032_CHIP_ID_REV1			0x1311
40*4882a593Smuzhiyun #define		MT9V032_CHIP_ID_REV3			0x1313
41*4882a593Smuzhiyun #define		MT9V034_CHIP_ID_REV1			0X1324
42*4882a593Smuzhiyun #define MT9V032_COLUMN_START				0x01
43*4882a593Smuzhiyun #define		MT9V032_COLUMN_START_MIN		1
44*4882a593Smuzhiyun #define		MT9V032_COLUMN_START_DEF		1
45*4882a593Smuzhiyun #define		MT9V032_COLUMN_START_MAX		752
46*4882a593Smuzhiyun #define MT9V032_ROW_START				0x02
47*4882a593Smuzhiyun #define		MT9V032_ROW_START_MIN			4
48*4882a593Smuzhiyun #define		MT9V032_ROW_START_DEF			5
49*4882a593Smuzhiyun #define		MT9V032_ROW_START_MAX			482
50*4882a593Smuzhiyun #define MT9V032_WINDOW_HEIGHT				0x03
51*4882a593Smuzhiyun #define		MT9V032_WINDOW_HEIGHT_MIN		1
52*4882a593Smuzhiyun #define		MT9V032_WINDOW_HEIGHT_DEF		480
53*4882a593Smuzhiyun #define		MT9V032_WINDOW_HEIGHT_MAX		480
54*4882a593Smuzhiyun #define MT9V032_WINDOW_WIDTH				0x04
55*4882a593Smuzhiyun #define		MT9V032_WINDOW_WIDTH_MIN		1
56*4882a593Smuzhiyun #define		MT9V032_WINDOW_WIDTH_DEF		752
57*4882a593Smuzhiyun #define		MT9V032_WINDOW_WIDTH_MAX		752
58*4882a593Smuzhiyun #define MT9V032_HORIZONTAL_BLANKING			0x05
59*4882a593Smuzhiyun #define		MT9V032_HORIZONTAL_BLANKING_MIN		43
60*4882a593Smuzhiyun #define		MT9V034_HORIZONTAL_BLANKING_MIN		61
61*4882a593Smuzhiyun #define		MT9V032_HORIZONTAL_BLANKING_DEF		94
62*4882a593Smuzhiyun #define		MT9V032_HORIZONTAL_BLANKING_MAX		1023
63*4882a593Smuzhiyun #define MT9V032_VERTICAL_BLANKING			0x06
64*4882a593Smuzhiyun #define		MT9V032_VERTICAL_BLANKING_MIN		4
65*4882a593Smuzhiyun #define		MT9V034_VERTICAL_BLANKING_MIN		2
66*4882a593Smuzhiyun #define		MT9V032_VERTICAL_BLANKING_DEF		45
67*4882a593Smuzhiyun #define		MT9V032_VERTICAL_BLANKING_MAX		3000
68*4882a593Smuzhiyun #define		MT9V034_VERTICAL_BLANKING_MAX		32288
69*4882a593Smuzhiyun #define MT9V032_CHIP_CONTROL				0x07
70*4882a593Smuzhiyun #define		MT9V032_CHIP_CONTROL_MASTER_MODE	(1 << 3)
71*4882a593Smuzhiyun #define		MT9V032_CHIP_CONTROL_DOUT_ENABLE	(1 << 7)
72*4882a593Smuzhiyun #define		MT9V032_CHIP_CONTROL_SEQUENTIAL		(1 << 8)
73*4882a593Smuzhiyun #define MT9V032_SHUTTER_WIDTH1				0x08
74*4882a593Smuzhiyun #define MT9V032_SHUTTER_WIDTH2				0x09
75*4882a593Smuzhiyun #define MT9V032_SHUTTER_WIDTH_CONTROL			0x0a
76*4882a593Smuzhiyun #define MT9V032_TOTAL_SHUTTER_WIDTH			0x0b
77*4882a593Smuzhiyun #define		MT9V032_TOTAL_SHUTTER_WIDTH_MIN		1
78*4882a593Smuzhiyun #define		MT9V034_TOTAL_SHUTTER_WIDTH_MIN		0
79*4882a593Smuzhiyun #define		MT9V032_TOTAL_SHUTTER_WIDTH_DEF		480
80*4882a593Smuzhiyun #define		MT9V032_TOTAL_SHUTTER_WIDTH_MAX		32767
81*4882a593Smuzhiyun #define		MT9V034_TOTAL_SHUTTER_WIDTH_MAX		32765
82*4882a593Smuzhiyun #define MT9V032_RESET					0x0c
83*4882a593Smuzhiyun #define MT9V032_READ_MODE				0x0d
84*4882a593Smuzhiyun #define		MT9V032_READ_MODE_ROW_BIN_MASK		(3 << 0)
85*4882a593Smuzhiyun #define		MT9V032_READ_MODE_ROW_BIN_SHIFT		0
86*4882a593Smuzhiyun #define		MT9V032_READ_MODE_COLUMN_BIN_MASK	(3 << 2)
87*4882a593Smuzhiyun #define		MT9V032_READ_MODE_COLUMN_BIN_SHIFT	2
88*4882a593Smuzhiyun #define		MT9V032_READ_MODE_ROW_FLIP		(1 << 4)
89*4882a593Smuzhiyun #define		MT9V032_READ_MODE_COLUMN_FLIP		(1 << 5)
90*4882a593Smuzhiyun #define		MT9V032_READ_MODE_DARK_COLUMNS		(1 << 6)
91*4882a593Smuzhiyun #define		MT9V032_READ_MODE_DARK_ROWS		(1 << 7)
92*4882a593Smuzhiyun #define		MT9V032_READ_MODE_RESERVED		0x0300
93*4882a593Smuzhiyun #define MT9V032_PIXEL_OPERATION_MODE			0x0f
94*4882a593Smuzhiyun #define		MT9V034_PIXEL_OPERATION_MODE_HDR	(1 << 0)
95*4882a593Smuzhiyun #define		MT9V034_PIXEL_OPERATION_MODE_COLOR	(1 << 1)
96*4882a593Smuzhiyun #define		MT9V032_PIXEL_OPERATION_MODE_COLOR	(1 << 2)
97*4882a593Smuzhiyun #define		MT9V032_PIXEL_OPERATION_MODE_HDR	(1 << 6)
98*4882a593Smuzhiyun #define MT9V032_ANALOG_GAIN				0x35
99*4882a593Smuzhiyun #define		MT9V032_ANALOG_GAIN_MIN			16
100*4882a593Smuzhiyun #define		MT9V032_ANALOG_GAIN_DEF			16
101*4882a593Smuzhiyun #define		MT9V032_ANALOG_GAIN_MAX			64
102*4882a593Smuzhiyun #define MT9V032_MAX_ANALOG_GAIN				0x36
103*4882a593Smuzhiyun #define		MT9V032_MAX_ANALOG_GAIN_MAX		127
104*4882a593Smuzhiyun #define MT9V032_FRAME_DARK_AVERAGE			0x42
105*4882a593Smuzhiyun #define MT9V032_DARK_AVG_THRESH				0x46
106*4882a593Smuzhiyun #define		MT9V032_DARK_AVG_LOW_THRESH_MASK	(255 << 0)
107*4882a593Smuzhiyun #define		MT9V032_DARK_AVG_LOW_THRESH_SHIFT	0
108*4882a593Smuzhiyun #define		MT9V032_DARK_AVG_HIGH_THRESH_MASK	(255 << 8)
109*4882a593Smuzhiyun #define		MT9V032_DARK_AVG_HIGH_THRESH_SHIFT	8
110*4882a593Smuzhiyun #define MT9V032_ROW_NOISE_CORR_CONTROL			0x70
111*4882a593Smuzhiyun #define		MT9V034_ROW_NOISE_CORR_ENABLE		(1 << 0)
112*4882a593Smuzhiyun #define		MT9V034_ROW_NOISE_CORR_USE_BLK_AVG	(1 << 1)
113*4882a593Smuzhiyun #define		MT9V032_ROW_NOISE_CORR_ENABLE		(1 << 5)
114*4882a593Smuzhiyun #define		MT9V032_ROW_NOISE_CORR_USE_BLK_AVG	(1 << 7)
115*4882a593Smuzhiyun #define MT9V032_PIXEL_CLOCK				0x74
116*4882a593Smuzhiyun #define MT9V034_PIXEL_CLOCK				0x72
117*4882a593Smuzhiyun #define		MT9V032_PIXEL_CLOCK_INV_LINE		(1 << 0)
118*4882a593Smuzhiyun #define		MT9V032_PIXEL_CLOCK_INV_FRAME		(1 << 1)
119*4882a593Smuzhiyun #define		MT9V032_PIXEL_CLOCK_XOR_LINE		(1 << 2)
120*4882a593Smuzhiyun #define		MT9V032_PIXEL_CLOCK_CONT_LINE		(1 << 3)
121*4882a593Smuzhiyun #define		MT9V032_PIXEL_CLOCK_INV_PXL_CLK		(1 << 4)
122*4882a593Smuzhiyun #define MT9V032_TEST_PATTERN				0x7f
123*4882a593Smuzhiyun #define		MT9V032_TEST_PATTERN_DATA_MASK		(1023 << 0)
124*4882a593Smuzhiyun #define		MT9V032_TEST_PATTERN_DATA_SHIFT		0
125*4882a593Smuzhiyun #define		MT9V032_TEST_PATTERN_USE_DATA		(1 << 10)
126*4882a593Smuzhiyun #define		MT9V032_TEST_PATTERN_GRAY_MASK		(3 << 11)
127*4882a593Smuzhiyun #define		MT9V032_TEST_PATTERN_GRAY_NONE		(0 << 11)
128*4882a593Smuzhiyun #define		MT9V032_TEST_PATTERN_GRAY_VERTICAL	(1 << 11)
129*4882a593Smuzhiyun #define		MT9V032_TEST_PATTERN_GRAY_HORIZONTAL	(2 << 11)
130*4882a593Smuzhiyun #define		MT9V032_TEST_PATTERN_GRAY_DIAGONAL	(3 << 11)
131*4882a593Smuzhiyun #define		MT9V032_TEST_PATTERN_ENABLE		(1 << 13)
132*4882a593Smuzhiyun #define		MT9V032_TEST_PATTERN_FLIP		(1 << 14)
133*4882a593Smuzhiyun #define MT9V032_AEGC_DESIRED_BIN			0xa5
134*4882a593Smuzhiyun #define MT9V032_AEC_UPDATE_FREQUENCY			0xa6
135*4882a593Smuzhiyun #define MT9V032_AEC_LPF					0xa8
136*4882a593Smuzhiyun #define MT9V032_AGC_UPDATE_FREQUENCY			0xa9
137*4882a593Smuzhiyun #define MT9V032_AGC_LPF					0xaa
138*4882a593Smuzhiyun #define MT9V032_AEC_AGC_ENABLE				0xaf
139*4882a593Smuzhiyun #define		MT9V032_AEC_ENABLE			(1 << 0)
140*4882a593Smuzhiyun #define		MT9V032_AGC_ENABLE			(1 << 1)
141*4882a593Smuzhiyun #define MT9V034_AEC_MAX_SHUTTER_WIDTH			0xad
142*4882a593Smuzhiyun #define MT9V032_AEC_MAX_SHUTTER_WIDTH			0xbd
143*4882a593Smuzhiyun #define MT9V032_THERMAL_INFO				0xc1
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun enum mt9v032_model {
146*4882a593Smuzhiyun 	MT9V032_MODEL_V022_COLOR,	/* MT9V022IX7ATC */
147*4882a593Smuzhiyun 	MT9V032_MODEL_V022_MONO,	/* MT9V022IX7ATM */
148*4882a593Smuzhiyun 	MT9V032_MODEL_V024_COLOR,	/* MT9V024IA7XTC */
149*4882a593Smuzhiyun 	MT9V032_MODEL_V024_MONO,	/* MT9V024IA7XTM */
150*4882a593Smuzhiyun 	MT9V032_MODEL_V032_COLOR,	/* MT9V032C12STM */
151*4882a593Smuzhiyun 	MT9V032_MODEL_V032_MONO,	/* MT9V032C12STC */
152*4882a593Smuzhiyun 	MT9V032_MODEL_V034_COLOR,
153*4882a593Smuzhiyun 	MT9V032_MODEL_V034_MONO,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun struct mt9v032_model_version {
157*4882a593Smuzhiyun 	unsigned int version;
158*4882a593Smuzhiyun 	const char *name;
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun struct mt9v032_model_data {
162*4882a593Smuzhiyun 	unsigned int min_row_time;
163*4882a593Smuzhiyun 	unsigned int min_hblank;
164*4882a593Smuzhiyun 	unsigned int min_vblank;
165*4882a593Smuzhiyun 	unsigned int max_vblank;
166*4882a593Smuzhiyun 	unsigned int min_shutter;
167*4882a593Smuzhiyun 	unsigned int max_shutter;
168*4882a593Smuzhiyun 	unsigned int pclk_reg;
169*4882a593Smuzhiyun 	unsigned int aec_max_shutter_reg;
170*4882a593Smuzhiyun 	const struct v4l2_ctrl_config * const aec_max_shutter_v4l2_ctrl;
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun struct mt9v032_model_info {
174*4882a593Smuzhiyun 	const struct mt9v032_model_data *data;
175*4882a593Smuzhiyun 	bool color;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static const struct mt9v032_model_version mt9v032_versions[] = {
179*4882a593Smuzhiyun 	{ MT9V032_CHIP_ID_REV1, "MT9V022/MT9V032 rev1/2" },
180*4882a593Smuzhiyun 	{ MT9V032_CHIP_ID_REV3, "MT9V022/MT9V032 rev3" },
181*4882a593Smuzhiyun 	{ MT9V034_CHIP_ID_REV1, "MT9V024/MT9V034 rev1" },
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun struct mt9v032 {
185*4882a593Smuzhiyun 	struct v4l2_subdev subdev;
186*4882a593Smuzhiyun 	struct media_pad pad;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt format;
189*4882a593Smuzhiyun 	struct v4l2_rect crop;
190*4882a593Smuzhiyun 	unsigned int hratio;
191*4882a593Smuzhiyun 	unsigned int vratio;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	struct v4l2_ctrl_handler ctrls;
194*4882a593Smuzhiyun 	struct {
195*4882a593Smuzhiyun 		struct v4l2_ctrl *link_freq;
196*4882a593Smuzhiyun 		struct v4l2_ctrl *pixel_rate;
197*4882a593Smuzhiyun 	};
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	struct mutex power_lock;
200*4882a593Smuzhiyun 	int power_count;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	struct regmap *regmap;
203*4882a593Smuzhiyun 	struct clk *clk;
204*4882a593Smuzhiyun 	struct gpio_desc *reset_gpio;
205*4882a593Smuzhiyun 	struct gpio_desc *standby_gpio;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	struct mt9v032_platform_data *pdata;
208*4882a593Smuzhiyun 	const struct mt9v032_model_info *model;
209*4882a593Smuzhiyun 	const struct mt9v032_model_version *version;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	u32 sysclk;
212*4882a593Smuzhiyun 	u16 aec_agc;
213*4882a593Smuzhiyun 	u16 hblank;
214*4882a593Smuzhiyun 	struct {
215*4882a593Smuzhiyun 		struct v4l2_ctrl *test_pattern;
216*4882a593Smuzhiyun 		struct v4l2_ctrl *test_pattern_color;
217*4882a593Smuzhiyun 	};
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
to_mt9v032(struct v4l2_subdev * sd)220*4882a593Smuzhiyun static struct mt9v032 *to_mt9v032(struct v4l2_subdev *sd)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	return container_of(sd, struct mt9v032, subdev);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static int
mt9v032_update_aec_agc(struct mt9v032 * mt9v032,u16 which,int enable)226*4882a593Smuzhiyun mt9v032_update_aec_agc(struct mt9v032 *mt9v032, u16 which, int enable)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct regmap *map = mt9v032->regmap;
229*4882a593Smuzhiyun 	u16 value = mt9v032->aec_agc;
230*4882a593Smuzhiyun 	int ret;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (enable)
233*4882a593Smuzhiyun 		value |= which;
234*4882a593Smuzhiyun 	else
235*4882a593Smuzhiyun 		value &= ~which;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	ret = regmap_write(map, MT9V032_AEC_AGC_ENABLE, value);
238*4882a593Smuzhiyun 	if (ret < 0)
239*4882a593Smuzhiyun 		return ret;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	mt9v032->aec_agc = value;
242*4882a593Smuzhiyun 	return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static int
mt9v032_update_hblank(struct mt9v032 * mt9v032)246*4882a593Smuzhiyun mt9v032_update_hblank(struct mt9v032 *mt9v032)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	struct v4l2_rect *crop = &mt9v032->crop;
249*4882a593Smuzhiyun 	unsigned int min_hblank = mt9v032->model->data->min_hblank;
250*4882a593Smuzhiyun 	unsigned int hblank;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (mt9v032->version->version == MT9V034_CHIP_ID_REV1)
253*4882a593Smuzhiyun 		min_hblank += (mt9v032->hratio - 1) * 10;
254*4882a593Smuzhiyun 	min_hblank = max_t(int, mt9v032->model->data->min_row_time - crop->width,
255*4882a593Smuzhiyun 			   min_hblank);
256*4882a593Smuzhiyun 	hblank = max_t(unsigned int, mt9v032->hblank, min_hblank);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	return regmap_write(mt9v032->regmap, MT9V032_HORIZONTAL_BLANKING,
259*4882a593Smuzhiyun 			    hblank);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
mt9v032_power_on(struct mt9v032 * mt9v032)262*4882a593Smuzhiyun static int mt9v032_power_on(struct mt9v032 *mt9v032)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	struct regmap *map = mt9v032->regmap;
265*4882a593Smuzhiyun 	int ret;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	gpiod_set_value_cansleep(mt9v032->reset_gpio, 1);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	ret = clk_set_rate(mt9v032->clk, mt9v032->sysclk);
270*4882a593Smuzhiyun 	if (ret < 0)
271*4882a593Smuzhiyun 		return ret;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/* System clock has to be enabled before releasing the reset */
274*4882a593Smuzhiyun 	ret = clk_prepare_enable(mt9v032->clk);
275*4882a593Smuzhiyun 	if (ret)
276*4882a593Smuzhiyun 		return ret;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	udelay(1);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (mt9v032->reset_gpio) {
281*4882a593Smuzhiyun 		gpiod_set_value_cansleep(mt9v032->reset_gpio, 0);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 		/* After releasing reset we need to wait 10 clock cycles
284*4882a593Smuzhiyun 		 * before accessing the sensor over I2C. As the minimum SYSCLK
285*4882a593Smuzhiyun 		 * frequency is 13MHz, waiting 1µs will be enough in the worst
286*4882a593Smuzhiyun 		 * case.
287*4882a593Smuzhiyun 		 */
288*4882a593Smuzhiyun 		udelay(1);
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* Reset the chip and stop data read out */
292*4882a593Smuzhiyun 	ret = regmap_write(map, MT9V032_RESET, 1);
293*4882a593Smuzhiyun 	if (ret < 0)
294*4882a593Smuzhiyun 		goto err;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	ret = regmap_write(map, MT9V032_RESET, 0);
297*4882a593Smuzhiyun 	if (ret < 0)
298*4882a593Smuzhiyun 		goto err;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	ret = regmap_write(map, MT9V032_CHIP_CONTROL,
301*4882a593Smuzhiyun 			   MT9V032_CHIP_CONTROL_MASTER_MODE);
302*4882a593Smuzhiyun 	if (ret < 0)
303*4882a593Smuzhiyun 		goto err;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	return 0;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun err:
308*4882a593Smuzhiyun 	clk_disable_unprepare(mt9v032->clk);
309*4882a593Smuzhiyun 	return ret;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
mt9v032_power_off(struct mt9v032 * mt9v032)312*4882a593Smuzhiyun static void mt9v032_power_off(struct mt9v032 *mt9v032)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	clk_disable_unprepare(mt9v032->clk);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
__mt9v032_set_power(struct mt9v032 * mt9v032,bool on)317*4882a593Smuzhiyun static int __mt9v032_set_power(struct mt9v032 *mt9v032, bool on)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	struct regmap *map = mt9v032->regmap;
320*4882a593Smuzhiyun 	int ret;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (!on) {
323*4882a593Smuzhiyun 		mt9v032_power_off(mt9v032);
324*4882a593Smuzhiyun 		return 0;
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	ret = mt9v032_power_on(mt9v032);
328*4882a593Smuzhiyun 	if (ret < 0)
329*4882a593Smuzhiyun 		return ret;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* Configure the pixel clock polarity */
332*4882a593Smuzhiyun 	if (mt9v032->pdata && mt9v032->pdata->clk_pol) {
333*4882a593Smuzhiyun 		ret = regmap_write(map, mt9v032->model->data->pclk_reg,
334*4882a593Smuzhiyun 				MT9V032_PIXEL_CLOCK_INV_PXL_CLK);
335*4882a593Smuzhiyun 		if (ret < 0)
336*4882a593Smuzhiyun 			return ret;
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/* Disable the noise correction algorithm and restore the controls. */
340*4882a593Smuzhiyun 	ret = regmap_write(map, MT9V032_ROW_NOISE_CORR_CONTROL, 0);
341*4882a593Smuzhiyun 	if (ret < 0)
342*4882a593Smuzhiyun 		return ret;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	return v4l2_ctrl_handler_setup(&mt9v032->ctrls);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
348*4882a593Smuzhiyun  * V4L2 subdev video operations
349*4882a593Smuzhiyun  */
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun static struct v4l2_mbus_framefmt *
__mt9v032_get_pad_format(struct mt9v032 * mt9v032,struct v4l2_subdev_pad_config * cfg,unsigned int pad,enum v4l2_subdev_format_whence which)352*4882a593Smuzhiyun __mt9v032_get_pad_format(struct mt9v032 *mt9v032, struct v4l2_subdev_pad_config *cfg,
353*4882a593Smuzhiyun 			 unsigned int pad, enum v4l2_subdev_format_whence which)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	switch (which) {
356*4882a593Smuzhiyun 	case V4L2_SUBDEV_FORMAT_TRY:
357*4882a593Smuzhiyun 		return v4l2_subdev_get_try_format(&mt9v032->subdev, cfg, pad);
358*4882a593Smuzhiyun 	case V4L2_SUBDEV_FORMAT_ACTIVE:
359*4882a593Smuzhiyun 		return &mt9v032->format;
360*4882a593Smuzhiyun 	default:
361*4882a593Smuzhiyun 		return NULL;
362*4882a593Smuzhiyun 	}
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun static struct v4l2_rect *
__mt9v032_get_pad_crop(struct mt9v032 * mt9v032,struct v4l2_subdev_pad_config * cfg,unsigned int pad,enum v4l2_subdev_format_whence which)366*4882a593Smuzhiyun __mt9v032_get_pad_crop(struct mt9v032 *mt9v032, struct v4l2_subdev_pad_config *cfg,
367*4882a593Smuzhiyun 		       unsigned int pad, enum v4l2_subdev_format_whence which)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	switch (which) {
370*4882a593Smuzhiyun 	case V4L2_SUBDEV_FORMAT_TRY:
371*4882a593Smuzhiyun 		return v4l2_subdev_get_try_crop(&mt9v032->subdev, cfg, pad);
372*4882a593Smuzhiyun 	case V4L2_SUBDEV_FORMAT_ACTIVE:
373*4882a593Smuzhiyun 		return &mt9v032->crop;
374*4882a593Smuzhiyun 	default:
375*4882a593Smuzhiyun 		return NULL;
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
mt9v032_s_stream(struct v4l2_subdev * subdev,int enable)379*4882a593Smuzhiyun static int mt9v032_s_stream(struct v4l2_subdev *subdev, int enable)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	const u16 mode = MT9V032_CHIP_CONTROL_DOUT_ENABLE
382*4882a593Smuzhiyun 		       | MT9V032_CHIP_CONTROL_SEQUENTIAL;
383*4882a593Smuzhiyun 	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
384*4882a593Smuzhiyun 	struct v4l2_rect *crop = &mt9v032->crop;
385*4882a593Smuzhiyun 	struct regmap *map = mt9v032->regmap;
386*4882a593Smuzhiyun 	unsigned int hbin;
387*4882a593Smuzhiyun 	unsigned int vbin;
388*4882a593Smuzhiyun 	int ret;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	if (!enable)
391*4882a593Smuzhiyun 		return regmap_update_bits(map, MT9V032_CHIP_CONTROL, mode, 0);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* Configure the window size and row/column bin */
394*4882a593Smuzhiyun 	hbin = fls(mt9v032->hratio) - 1;
395*4882a593Smuzhiyun 	vbin = fls(mt9v032->vratio) - 1;
396*4882a593Smuzhiyun 	ret = regmap_update_bits(map, MT9V032_READ_MODE,
397*4882a593Smuzhiyun 				 ~MT9V032_READ_MODE_RESERVED,
398*4882a593Smuzhiyun 				 hbin << MT9V032_READ_MODE_COLUMN_BIN_SHIFT |
399*4882a593Smuzhiyun 				 vbin << MT9V032_READ_MODE_ROW_BIN_SHIFT);
400*4882a593Smuzhiyun 	if (ret < 0)
401*4882a593Smuzhiyun 		return ret;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	ret = regmap_write(map, MT9V032_COLUMN_START, crop->left);
404*4882a593Smuzhiyun 	if (ret < 0)
405*4882a593Smuzhiyun 		return ret;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	ret = regmap_write(map, MT9V032_ROW_START, crop->top);
408*4882a593Smuzhiyun 	if (ret < 0)
409*4882a593Smuzhiyun 		return ret;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	ret = regmap_write(map, MT9V032_WINDOW_WIDTH, crop->width);
412*4882a593Smuzhiyun 	if (ret < 0)
413*4882a593Smuzhiyun 		return ret;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	ret = regmap_write(map, MT9V032_WINDOW_HEIGHT, crop->height);
416*4882a593Smuzhiyun 	if (ret < 0)
417*4882a593Smuzhiyun 		return ret;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	ret = mt9v032_update_hblank(mt9v032);
420*4882a593Smuzhiyun 	if (ret < 0)
421*4882a593Smuzhiyun 		return ret;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* Switch to master "normal" mode */
424*4882a593Smuzhiyun 	return regmap_update_bits(map, MT9V032_CHIP_CONTROL, mode, mode);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
mt9v032_enum_mbus_code(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)427*4882a593Smuzhiyun static int mt9v032_enum_mbus_code(struct v4l2_subdev *subdev,
428*4882a593Smuzhiyun 				  struct v4l2_subdev_pad_config *cfg,
429*4882a593Smuzhiyun 				  struct v4l2_subdev_mbus_code_enum *code)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	if (code->index > 0)
434*4882a593Smuzhiyun 		return -EINVAL;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	code->code = mt9v032->format.code;
437*4882a593Smuzhiyun 	return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
mt9v032_enum_frame_size(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)440*4882a593Smuzhiyun static int mt9v032_enum_frame_size(struct v4l2_subdev *subdev,
441*4882a593Smuzhiyun 				   struct v4l2_subdev_pad_config *cfg,
442*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_size_enum *fse)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (fse->index >= 3)
447*4882a593Smuzhiyun 		return -EINVAL;
448*4882a593Smuzhiyun 	if (mt9v032->format.code != fse->code)
449*4882a593Smuzhiyun 		return -EINVAL;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	fse->min_width = MT9V032_WINDOW_WIDTH_DEF / (1 << fse->index);
452*4882a593Smuzhiyun 	fse->max_width = fse->min_width;
453*4882a593Smuzhiyun 	fse->min_height = MT9V032_WINDOW_HEIGHT_DEF / (1 << fse->index);
454*4882a593Smuzhiyun 	fse->max_height = fse->min_height;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	return 0;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
mt9v032_get_format(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)459*4882a593Smuzhiyun static int mt9v032_get_format(struct v4l2_subdev *subdev,
460*4882a593Smuzhiyun 			      struct v4l2_subdev_pad_config *cfg,
461*4882a593Smuzhiyun 			      struct v4l2_subdev_format *format)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	format->format = *__mt9v032_get_pad_format(mt9v032, cfg, format->pad,
466*4882a593Smuzhiyun 						   format->which);
467*4882a593Smuzhiyun 	return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
mt9v032_configure_pixel_rate(struct mt9v032 * mt9v032)470*4882a593Smuzhiyun static void mt9v032_configure_pixel_rate(struct mt9v032 *mt9v032)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9v032->subdev);
473*4882a593Smuzhiyun 	int ret;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	ret = v4l2_ctrl_s_ctrl_int64(mt9v032->pixel_rate,
476*4882a593Smuzhiyun 				     mt9v032->sysclk / mt9v032->hratio);
477*4882a593Smuzhiyun 	if (ret < 0)
478*4882a593Smuzhiyun 		dev_warn(&client->dev, "failed to set pixel rate (%d)\n", ret);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
mt9v032_calc_ratio(unsigned int input,unsigned int output)481*4882a593Smuzhiyun static unsigned int mt9v032_calc_ratio(unsigned int input, unsigned int output)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	/* Compute the power-of-two binning factor closest to the input size to
484*4882a593Smuzhiyun 	 * output size ratio. Given that the output size is bounded by input/4
485*4882a593Smuzhiyun 	 * and input, a generic implementation would be an ineffective luxury.
486*4882a593Smuzhiyun 	 */
487*4882a593Smuzhiyun 	if (output * 3 > input * 2)
488*4882a593Smuzhiyun 		return 1;
489*4882a593Smuzhiyun 	if (output * 3 > input)
490*4882a593Smuzhiyun 		return 2;
491*4882a593Smuzhiyun 	return 4;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
mt9v032_set_format(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)494*4882a593Smuzhiyun static int mt9v032_set_format(struct v4l2_subdev *subdev,
495*4882a593Smuzhiyun 			      struct v4l2_subdev_pad_config *cfg,
496*4882a593Smuzhiyun 			      struct v4l2_subdev_format *format)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
499*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *__format;
500*4882a593Smuzhiyun 	struct v4l2_rect *__crop;
501*4882a593Smuzhiyun 	unsigned int width;
502*4882a593Smuzhiyun 	unsigned int height;
503*4882a593Smuzhiyun 	unsigned int hratio;
504*4882a593Smuzhiyun 	unsigned int vratio;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	__crop = __mt9v032_get_pad_crop(mt9v032, cfg, format->pad,
507*4882a593Smuzhiyun 					format->which);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	/* Clamp the width and height to avoid dividing by zero. */
510*4882a593Smuzhiyun 	width = clamp(ALIGN(format->format.width, 2),
511*4882a593Smuzhiyun 		      max_t(unsigned int, __crop->width / 4,
512*4882a593Smuzhiyun 			    MT9V032_WINDOW_WIDTH_MIN),
513*4882a593Smuzhiyun 		      __crop->width);
514*4882a593Smuzhiyun 	height = clamp(ALIGN(format->format.height, 2),
515*4882a593Smuzhiyun 		       max_t(unsigned int, __crop->height / 4,
516*4882a593Smuzhiyun 			     MT9V032_WINDOW_HEIGHT_MIN),
517*4882a593Smuzhiyun 		       __crop->height);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	hratio = mt9v032_calc_ratio(__crop->width, width);
520*4882a593Smuzhiyun 	vratio = mt9v032_calc_ratio(__crop->height, height);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	__format = __mt9v032_get_pad_format(mt9v032, cfg, format->pad,
523*4882a593Smuzhiyun 					    format->which);
524*4882a593Smuzhiyun 	__format->width = __crop->width / hratio;
525*4882a593Smuzhiyun 	__format->height = __crop->height / vratio;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	if (format->which == V4L2_SUBDEV_FORMAT_ACTIVE) {
528*4882a593Smuzhiyun 		mt9v032->hratio = hratio;
529*4882a593Smuzhiyun 		mt9v032->vratio = vratio;
530*4882a593Smuzhiyun 		mt9v032_configure_pixel_rate(mt9v032);
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	format->format = *__format;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	return 0;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun 
mt9v032_get_selection(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)538*4882a593Smuzhiyun static int mt9v032_get_selection(struct v4l2_subdev *subdev,
539*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
540*4882a593Smuzhiyun 				 struct v4l2_subdev_selection *sel)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	if (sel->target != V4L2_SEL_TGT_CROP)
545*4882a593Smuzhiyun 		return -EINVAL;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	sel->r = *__mt9v032_get_pad_crop(mt9v032, cfg, sel->pad, sel->which);
548*4882a593Smuzhiyun 	return 0;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun 
mt9v032_set_selection(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)551*4882a593Smuzhiyun static int mt9v032_set_selection(struct v4l2_subdev *subdev,
552*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
553*4882a593Smuzhiyun 				 struct v4l2_subdev_selection *sel)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
556*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *__format;
557*4882a593Smuzhiyun 	struct v4l2_rect *__crop;
558*4882a593Smuzhiyun 	struct v4l2_rect rect;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (sel->target != V4L2_SEL_TGT_CROP)
561*4882a593Smuzhiyun 		return -EINVAL;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	/* Clamp the crop rectangle boundaries and align them to a non multiple
564*4882a593Smuzhiyun 	 * of 2 pixels to ensure a GRBG Bayer pattern.
565*4882a593Smuzhiyun 	 */
566*4882a593Smuzhiyun 	rect.left = clamp(ALIGN(sel->r.left + 1, 2) - 1,
567*4882a593Smuzhiyun 			  MT9V032_COLUMN_START_MIN,
568*4882a593Smuzhiyun 			  MT9V032_COLUMN_START_MAX);
569*4882a593Smuzhiyun 	rect.top = clamp(ALIGN(sel->r.top + 1, 2) - 1,
570*4882a593Smuzhiyun 			 MT9V032_ROW_START_MIN,
571*4882a593Smuzhiyun 			 MT9V032_ROW_START_MAX);
572*4882a593Smuzhiyun 	rect.width = clamp_t(unsigned int, ALIGN(sel->r.width, 2),
573*4882a593Smuzhiyun 			     MT9V032_WINDOW_WIDTH_MIN,
574*4882a593Smuzhiyun 			     MT9V032_WINDOW_WIDTH_MAX);
575*4882a593Smuzhiyun 	rect.height = clamp_t(unsigned int, ALIGN(sel->r.height, 2),
576*4882a593Smuzhiyun 			      MT9V032_WINDOW_HEIGHT_MIN,
577*4882a593Smuzhiyun 			      MT9V032_WINDOW_HEIGHT_MAX);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	rect.width = min_t(unsigned int,
580*4882a593Smuzhiyun 			   rect.width, MT9V032_PIXEL_ARRAY_WIDTH - rect.left);
581*4882a593Smuzhiyun 	rect.height = min_t(unsigned int,
582*4882a593Smuzhiyun 			    rect.height, MT9V032_PIXEL_ARRAY_HEIGHT - rect.top);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	__crop = __mt9v032_get_pad_crop(mt9v032, cfg, sel->pad, sel->which);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	if (rect.width != __crop->width || rect.height != __crop->height) {
587*4882a593Smuzhiyun 		/* Reset the output image size if the crop rectangle size has
588*4882a593Smuzhiyun 		 * been modified.
589*4882a593Smuzhiyun 		 */
590*4882a593Smuzhiyun 		__format = __mt9v032_get_pad_format(mt9v032, cfg, sel->pad,
591*4882a593Smuzhiyun 						    sel->which);
592*4882a593Smuzhiyun 		__format->width = rect.width;
593*4882a593Smuzhiyun 		__format->height = rect.height;
594*4882a593Smuzhiyun 		if (sel->which == V4L2_SUBDEV_FORMAT_ACTIVE) {
595*4882a593Smuzhiyun 			mt9v032->hratio = 1;
596*4882a593Smuzhiyun 			mt9v032->vratio = 1;
597*4882a593Smuzhiyun 			mt9v032_configure_pixel_rate(mt9v032);
598*4882a593Smuzhiyun 		}
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	*__crop = rect;
602*4882a593Smuzhiyun 	sel->r = rect;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	return 0;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
608*4882a593Smuzhiyun  * V4L2 subdev control operations
609*4882a593Smuzhiyun  */
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun #define V4L2_CID_TEST_PATTERN_COLOR	(V4L2_CID_USER_BASE | 0x1001)
612*4882a593Smuzhiyun /*
613*4882a593Smuzhiyun  * Value between 1 and 64 to set the desired bin. This is effectively a measure
614*4882a593Smuzhiyun  * of how bright the image is supposed to be. Both AGC and AEC try to reach
615*4882a593Smuzhiyun  * this.
616*4882a593Smuzhiyun  */
617*4882a593Smuzhiyun #define V4L2_CID_AEGC_DESIRED_BIN	(V4L2_CID_USER_BASE | 0x1002)
618*4882a593Smuzhiyun /*
619*4882a593Smuzhiyun  * LPF is the low pass filter capability of the chip. Both AEC and AGC have
620*4882a593Smuzhiyun  * this setting. This limits the speed in which AGC/AEC adjust their settings.
621*4882a593Smuzhiyun  * Possible values are 0-2. 0 means no LPF. For 1 and 2 this equation is used:
622*4882a593Smuzhiyun  *
623*4882a593Smuzhiyun  * if |(calculated new exp - current exp)| > (current exp / 4)
624*4882a593Smuzhiyun  *	next exp = calculated new exp
625*4882a593Smuzhiyun  * else
626*4882a593Smuzhiyun  *	next exp = current exp + ((calculated new exp - current exp) / 2^LPF)
627*4882a593Smuzhiyun  */
628*4882a593Smuzhiyun #define V4L2_CID_AEC_LPF		(V4L2_CID_USER_BASE | 0x1003)
629*4882a593Smuzhiyun #define V4L2_CID_AGC_LPF		(V4L2_CID_USER_BASE | 0x1004)
630*4882a593Smuzhiyun /*
631*4882a593Smuzhiyun  * Value between 0 and 15. This is the number of frames being skipped before
632*4882a593Smuzhiyun  * updating the auto exposure/gain.
633*4882a593Smuzhiyun  */
634*4882a593Smuzhiyun #define V4L2_CID_AEC_UPDATE_INTERVAL	(V4L2_CID_USER_BASE | 0x1005)
635*4882a593Smuzhiyun #define V4L2_CID_AGC_UPDATE_INTERVAL	(V4L2_CID_USER_BASE | 0x1006)
636*4882a593Smuzhiyun /*
637*4882a593Smuzhiyun  * Maximum shutter width used for AEC.
638*4882a593Smuzhiyun  */
639*4882a593Smuzhiyun #define V4L2_CID_AEC_MAX_SHUTTER_WIDTH	(V4L2_CID_USER_BASE | 0x1007)
640*4882a593Smuzhiyun 
mt9v032_s_ctrl(struct v4l2_ctrl * ctrl)641*4882a593Smuzhiyun static int mt9v032_s_ctrl(struct v4l2_ctrl *ctrl)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	struct mt9v032 *mt9v032 =
644*4882a593Smuzhiyun 			container_of(ctrl->handler, struct mt9v032, ctrls);
645*4882a593Smuzhiyun 	struct regmap *map = mt9v032->regmap;
646*4882a593Smuzhiyun 	u32 freq;
647*4882a593Smuzhiyun 	u16 data;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	switch (ctrl->id) {
650*4882a593Smuzhiyun 	case V4L2_CID_AUTOGAIN:
651*4882a593Smuzhiyun 		return mt9v032_update_aec_agc(mt9v032, MT9V032_AGC_ENABLE,
652*4882a593Smuzhiyun 					      ctrl->val);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	case V4L2_CID_GAIN:
655*4882a593Smuzhiyun 		return regmap_write(map, MT9V032_ANALOG_GAIN, ctrl->val);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE_AUTO:
658*4882a593Smuzhiyun 		return mt9v032_update_aec_agc(mt9v032, MT9V032_AEC_ENABLE,
659*4882a593Smuzhiyun 					      !ctrl->val);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE:
662*4882a593Smuzhiyun 		return regmap_write(map, MT9V032_TOTAL_SHUTTER_WIDTH,
663*4882a593Smuzhiyun 				    ctrl->val);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	case V4L2_CID_HBLANK:
666*4882a593Smuzhiyun 		mt9v032->hblank = ctrl->val;
667*4882a593Smuzhiyun 		return mt9v032_update_hblank(mt9v032);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
670*4882a593Smuzhiyun 		return regmap_write(map, MT9V032_VERTICAL_BLANKING,
671*4882a593Smuzhiyun 				    ctrl->val);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	case V4L2_CID_PIXEL_RATE:
674*4882a593Smuzhiyun 	case V4L2_CID_LINK_FREQ:
675*4882a593Smuzhiyun 		if (mt9v032->link_freq == NULL)
676*4882a593Smuzhiyun 			break;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 		freq = mt9v032->pdata->link_freqs[mt9v032->link_freq->val];
679*4882a593Smuzhiyun 		*mt9v032->pixel_rate->p_new.p_s64 = freq;
680*4882a593Smuzhiyun 		mt9v032->sysclk = freq;
681*4882a593Smuzhiyun 		break;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	case V4L2_CID_TEST_PATTERN:
684*4882a593Smuzhiyun 		switch (mt9v032->test_pattern->val) {
685*4882a593Smuzhiyun 		case 0:
686*4882a593Smuzhiyun 			data = 0;
687*4882a593Smuzhiyun 			break;
688*4882a593Smuzhiyun 		case 1:
689*4882a593Smuzhiyun 			data = MT9V032_TEST_PATTERN_GRAY_VERTICAL
690*4882a593Smuzhiyun 			     | MT9V032_TEST_PATTERN_ENABLE;
691*4882a593Smuzhiyun 			break;
692*4882a593Smuzhiyun 		case 2:
693*4882a593Smuzhiyun 			data = MT9V032_TEST_PATTERN_GRAY_HORIZONTAL
694*4882a593Smuzhiyun 			     | MT9V032_TEST_PATTERN_ENABLE;
695*4882a593Smuzhiyun 			break;
696*4882a593Smuzhiyun 		case 3:
697*4882a593Smuzhiyun 			data = MT9V032_TEST_PATTERN_GRAY_DIAGONAL
698*4882a593Smuzhiyun 			     | MT9V032_TEST_PATTERN_ENABLE;
699*4882a593Smuzhiyun 			break;
700*4882a593Smuzhiyun 		default:
701*4882a593Smuzhiyun 			data = (mt9v032->test_pattern_color->val <<
702*4882a593Smuzhiyun 				MT9V032_TEST_PATTERN_DATA_SHIFT)
703*4882a593Smuzhiyun 			     | MT9V032_TEST_PATTERN_USE_DATA
704*4882a593Smuzhiyun 			     | MT9V032_TEST_PATTERN_ENABLE
705*4882a593Smuzhiyun 			     | MT9V032_TEST_PATTERN_FLIP;
706*4882a593Smuzhiyun 			break;
707*4882a593Smuzhiyun 		}
708*4882a593Smuzhiyun 		return regmap_write(map, MT9V032_TEST_PATTERN, data);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	case V4L2_CID_AEGC_DESIRED_BIN:
711*4882a593Smuzhiyun 		return regmap_write(map, MT9V032_AEGC_DESIRED_BIN, ctrl->val);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	case V4L2_CID_AEC_LPF:
714*4882a593Smuzhiyun 		return regmap_write(map, MT9V032_AEC_LPF, ctrl->val);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	case V4L2_CID_AGC_LPF:
717*4882a593Smuzhiyun 		return regmap_write(map, MT9V032_AGC_LPF, ctrl->val);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	case V4L2_CID_AEC_UPDATE_INTERVAL:
720*4882a593Smuzhiyun 		return regmap_write(map, MT9V032_AEC_UPDATE_FREQUENCY,
721*4882a593Smuzhiyun 				    ctrl->val);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	case V4L2_CID_AGC_UPDATE_INTERVAL:
724*4882a593Smuzhiyun 		return regmap_write(map, MT9V032_AGC_UPDATE_FREQUENCY,
725*4882a593Smuzhiyun 				    ctrl->val);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	case V4L2_CID_AEC_MAX_SHUTTER_WIDTH:
728*4882a593Smuzhiyun 		return regmap_write(map,
729*4882a593Smuzhiyun 				    mt9v032->model->data->aec_max_shutter_reg,
730*4882a593Smuzhiyun 				    ctrl->val);
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	return 0;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun static const struct v4l2_ctrl_ops mt9v032_ctrl_ops = {
737*4882a593Smuzhiyun 	.s_ctrl = mt9v032_s_ctrl,
738*4882a593Smuzhiyun };
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun static const char * const mt9v032_test_pattern_menu[] = {
741*4882a593Smuzhiyun 	"Disabled",
742*4882a593Smuzhiyun 	"Gray Vertical Shade",
743*4882a593Smuzhiyun 	"Gray Horizontal Shade",
744*4882a593Smuzhiyun 	"Gray Diagonal Shade",
745*4882a593Smuzhiyun 	"Plain",
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun static const struct v4l2_ctrl_config mt9v032_test_pattern_color = {
749*4882a593Smuzhiyun 	.ops		= &mt9v032_ctrl_ops,
750*4882a593Smuzhiyun 	.id		= V4L2_CID_TEST_PATTERN_COLOR,
751*4882a593Smuzhiyun 	.type		= V4L2_CTRL_TYPE_INTEGER,
752*4882a593Smuzhiyun 	.name		= "Test Pattern Color",
753*4882a593Smuzhiyun 	.min		= 0,
754*4882a593Smuzhiyun 	.max		= 1023,
755*4882a593Smuzhiyun 	.step		= 1,
756*4882a593Smuzhiyun 	.def		= 0,
757*4882a593Smuzhiyun 	.flags		= 0,
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun static const struct v4l2_ctrl_config mt9v032_aegc_controls[] = {
761*4882a593Smuzhiyun 	{
762*4882a593Smuzhiyun 		.ops		= &mt9v032_ctrl_ops,
763*4882a593Smuzhiyun 		.id		= V4L2_CID_AEGC_DESIRED_BIN,
764*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
765*4882a593Smuzhiyun 		.name		= "AEC/AGC Desired Bin",
766*4882a593Smuzhiyun 		.min		= 1,
767*4882a593Smuzhiyun 		.max		= 64,
768*4882a593Smuzhiyun 		.step		= 1,
769*4882a593Smuzhiyun 		.def		= 58,
770*4882a593Smuzhiyun 		.flags		= 0,
771*4882a593Smuzhiyun 	}, {
772*4882a593Smuzhiyun 		.ops		= &mt9v032_ctrl_ops,
773*4882a593Smuzhiyun 		.id		= V4L2_CID_AEC_LPF,
774*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
775*4882a593Smuzhiyun 		.name		= "AEC Low Pass Filter",
776*4882a593Smuzhiyun 		.min		= 0,
777*4882a593Smuzhiyun 		.max		= 2,
778*4882a593Smuzhiyun 		.step		= 1,
779*4882a593Smuzhiyun 		.def		= 0,
780*4882a593Smuzhiyun 		.flags		= 0,
781*4882a593Smuzhiyun 	}, {
782*4882a593Smuzhiyun 		.ops		= &mt9v032_ctrl_ops,
783*4882a593Smuzhiyun 		.id		= V4L2_CID_AGC_LPF,
784*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
785*4882a593Smuzhiyun 		.name		= "AGC Low Pass Filter",
786*4882a593Smuzhiyun 		.min		= 0,
787*4882a593Smuzhiyun 		.max		= 2,
788*4882a593Smuzhiyun 		.step		= 1,
789*4882a593Smuzhiyun 		.def		= 2,
790*4882a593Smuzhiyun 		.flags		= 0,
791*4882a593Smuzhiyun 	}, {
792*4882a593Smuzhiyun 		.ops		= &mt9v032_ctrl_ops,
793*4882a593Smuzhiyun 		.id		= V4L2_CID_AEC_UPDATE_INTERVAL,
794*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
795*4882a593Smuzhiyun 		.name		= "AEC Update Interval",
796*4882a593Smuzhiyun 		.min		= 0,
797*4882a593Smuzhiyun 		.max		= 16,
798*4882a593Smuzhiyun 		.step		= 1,
799*4882a593Smuzhiyun 		.def		= 2,
800*4882a593Smuzhiyun 		.flags		= 0,
801*4882a593Smuzhiyun 	}, {
802*4882a593Smuzhiyun 		.ops		= &mt9v032_ctrl_ops,
803*4882a593Smuzhiyun 		.id		= V4L2_CID_AGC_UPDATE_INTERVAL,
804*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
805*4882a593Smuzhiyun 		.name		= "AGC Update Interval",
806*4882a593Smuzhiyun 		.min		= 0,
807*4882a593Smuzhiyun 		.max		= 16,
808*4882a593Smuzhiyun 		.step		= 1,
809*4882a593Smuzhiyun 		.def		= 2,
810*4882a593Smuzhiyun 		.flags		= 0,
811*4882a593Smuzhiyun 	}
812*4882a593Smuzhiyun };
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun static const struct v4l2_ctrl_config mt9v032_aec_max_shutter_width = {
815*4882a593Smuzhiyun 	.ops		= &mt9v032_ctrl_ops,
816*4882a593Smuzhiyun 	.id		= V4L2_CID_AEC_MAX_SHUTTER_WIDTH,
817*4882a593Smuzhiyun 	.type		= V4L2_CTRL_TYPE_INTEGER,
818*4882a593Smuzhiyun 	.name		= "AEC Max Shutter Width",
819*4882a593Smuzhiyun 	.min		= 1,
820*4882a593Smuzhiyun 	.max		= 2047,
821*4882a593Smuzhiyun 	.step		= 1,
822*4882a593Smuzhiyun 	.def		= 480,
823*4882a593Smuzhiyun 	.flags		= 0,
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun static const struct v4l2_ctrl_config mt9v034_aec_max_shutter_width = {
827*4882a593Smuzhiyun 	.ops		= &mt9v032_ctrl_ops,
828*4882a593Smuzhiyun 	.id		= V4L2_CID_AEC_MAX_SHUTTER_WIDTH,
829*4882a593Smuzhiyun 	.type		= V4L2_CTRL_TYPE_INTEGER,
830*4882a593Smuzhiyun 	.name		= "AEC Max Shutter Width",
831*4882a593Smuzhiyun 	.min		= 1,
832*4882a593Smuzhiyun 	.max		= 32765,
833*4882a593Smuzhiyun 	.step		= 1,
834*4882a593Smuzhiyun 	.def		= 480,
835*4882a593Smuzhiyun 	.flags		= 0,
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
839*4882a593Smuzhiyun  * V4L2 subdev core operations
840*4882a593Smuzhiyun  */
841*4882a593Smuzhiyun 
mt9v032_set_power(struct v4l2_subdev * subdev,int on)842*4882a593Smuzhiyun static int mt9v032_set_power(struct v4l2_subdev *subdev, int on)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
845*4882a593Smuzhiyun 	int ret = 0;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	mutex_lock(&mt9v032->power_lock);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	/* If the power count is modified from 0 to != 0 or from != 0 to 0,
850*4882a593Smuzhiyun 	 * update the power state.
851*4882a593Smuzhiyun 	 */
852*4882a593Smuzhiyun 	if (mt9v032->power_count == !on) {
853*4882a593Smuzhiyun 		ret = __mt9v032_set_power(mt9v032, !!on);
854*4882a593Smuzhiyun 		if (ret < 0)
855*4882a593Smuzhiyun 			goto done;
856*4882a593Smuzhiyun 	}
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	/* Update the power count. */
859*4882a593Smuzhiyun 	mt9v032->power_count += on ? 1 : -1;
860*4882a593Smuzhiyun 	WARN_ON(mt9v032->power_count < 0);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun done:
863*4882a593Smuzhiyun 	mutex_unlock(&mt9v032->power_lock);
864*4882a593Smuzhiyun 	return ret;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
868*4882a593Smuzhiyun  * V4L2 subdev internal operations
869*4882a593Smuzhiyun  */
870*4882a593Smuzhiyun 
mt9v032_registered(struct v4l2_subdev * subdev)871*4882a593Smuzhiyun static int mt9v032_registered(struct v4l2_subdev *subdev)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(subdev);
874*4882a593Smuzhiyun 	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
875*4882a593Smuzhiyun 	unsigned int i;
876*4882a593Smuzhiyun 	u32 version;
877*4882a593Smuzhiyun 	int ret;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	dev_info(&client->dev, "Probing MT9V032 at address 0x%02x\n",
880*4882a593Smuzhiyun 			client->addr);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	ret = mt9v032_power_on(mt9v032);
883*4882a593Smuzhiyun 	if (ret < 0) {
884*4882a593Smuzhiyun 		dev_err(&client->dev, "MT9V032 power up failed\n");
885*4882a593Smuzhiyun 		return ret;
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	/* Read and check the sensor version */
889*4882a593Smuzhiyun 	ret = regmap_read(mt9v032->regmap, MT9V032_CHIP_VERSION, &version);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	mt9v032_power_off(mt9v032);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	if (ret < 0) {
894*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed reading chip version\n");
895*4882a593Smuzhiyun 		return ret;
896*4882a593Smuzhiyun 	}
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mt9v032_versions); ++i) {
899*4882a593Smuzhiyun 		if (mt9v032_versions[i].version == version) {
900*4882a593Smuzhiyun 			mt9v032->version = &mt9v032_versions[i];
901*4882a593Smuzhiyun 			break;
902*4882a593Smuzhiyun 		}
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	if (mt9v032->version == NULL) {
906*4882a593Smuzhiyun 		dev_err(&client->dev, "Unsupported chip version 0x%04x\n",
907*4882a593Smuzhiyun 			version);
908*4882a593Smuzhiyun 		return -ENODEV;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	dev_info(&client->dev, "%s detected at address 0x%02x\n",
912*4882a593Smuzhiyun 		 mt9v032->version->name, client->addr);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	mt9v032_configure_pixel_rate(mt9v032);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	return ret;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
mt9v032_open(struct v4l2_subdev * subdev,struct v4l2_subdev_fh * fh)919*4882a593Smuzhiyun static int mt9v032_open(struct v4l2_subdev *subdev, struct v4l2_subdev_fh *fh)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
922*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *format;
923*4882a593Smuzhiyun 	struct v4l2_rect *crop;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	crop = v4l2_subdev_get_try_crop(subdev, fh->pad, 0);
926*4882a593Smuzhiyun 	crop->left = MT9V032_COLUMN_START_DEF;
927*4882a593Smuzhiyun 	crop->top = MT9V032_ROW_START_DEF;
928*4882a593Smuzhiyun 	crop->width = MT9V032_WINDOW_WIDTH_DEF;
929*4882a593Smuzhiyun 	crop->height = MT9V032_WINDOW_HEIGHT_DEF;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	format = v4l2_subdev_get_try_format(subdev, fh->pad, 0);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	if (mt9v032->model->color)
934*4882a593Smuzhiyun 		format->code = MEDIA_BUS_FMT_SGRBG10_1X10;
935*4882a593Smuzhiyun 	else
936*4882a593Smuzhiyun 		format->code = MEDIA_BUS_FMT_Y10_1X10;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	format->width = MT9V032_WINDOW_WIDTH_DEF;
939*4882a593Smuzhiyun 	format->height = MT9V032_WINDOW_HEIGHT_DEF;
940*4882a593Smuzhiyun 	format->field = V4L2_FIELD_NONE;
941*4882a593Smuzhiyun 	format->colorspace = V4L2_COLORSPACE_SRGB;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	return mt9v032_set_power(subdev, 1);
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun 
mt9v032_close(struct v4l2_subdev * subdev,struct v4l2_subdev_fh * fh)946*4882a593Smuzhiyun static int mt9v032_close(struct v4l2_subdev *subdev, struct v4l2_subdev_fh *fh)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun 	return mt9v032_set_power(subdev, 0);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops mt9v032_subdev_core_ops = {
952*4882a593Smuzhiyun 	.s_power	= mt9v032_set_power,
953*4882a593Smuzhiyun };
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops mt9v032_subdev_video_ops = {
956*4882a593Smuzhiyun 	.s_stream	= mt9v032_s_stream,
957*4882a593Smuzhiyun };
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops mt9v032_subdev_pad_ops = {
960*4882a593Smuzhiyun 	.enum_mbus_code = mt9v032_enum_mbus_code,
961*4882a593Smuzhiyun 	.enum_frame_size = mt9v032_enum_frame_size,
962*4882a593Smuzhiyun 	.get_fmt = mt9v032_get_format,
963*4882a593Smuzhiyun 	.set_fmt = mt9v032_set_format,
964*4882a593Smuzhiyun 	.get_selection = mt9v032_get_selection,
965*4882a593Smuzhiyun 	.set_selection = mt9v032_set_selection,
966*4882a593Smuzhiyun };
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun static const struct v4l2_subdev_ops mt9v032_subdev_ops = {
969*4882a593Smuzhiyun 	.core	= &mt9v032_subdev_core_ops,
970*4882a593Smuzhiyun 	.video	= &mt9v032_subdev_video_ops,
971*4882a593Smuzhiyun 	.pad	= &mt9v032_subdev_pad_ops,
972*4882a593Smuzhiyun };
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops mt9v032_subdev_internal_ops = {
975*4882a593Smuzhiyun 	.registered = mt9v032_registered,
976*4882a593Smuzhiyun 	.open = mt9v032_open,
977*4882a593Smuzhiyun 	.close = mt9v032_close,
978*4882a593Smuzhiyun };
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun static const struct regmap_config mt9v032_regmap_config = {
981*4882a593Smuzhiyun 	.reg_bits = 8,
982*4882a593Smuzhiyun 	.val_bits = 16,
983*4882a593Smuzhiyun 	.max_register = 0xff,
984*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
988*4882a593Smuzhiyun  * Driver initialization and probing
989*4882a593Smuzhiyun  */
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun static struct mt9v032_platform_data *
mt9v032_get_pdata(struct i2c_client * client)992*4882a593Smuzhiyun mt9v032_get_pdata(struct i2c_client *client)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	struct mt9v032_platform_data *pdata = NULL;
995*4882a593Smuzhiyun 	struct v4l2_fwnode_endpoint endpoint = { .bus_type = 0 };
996*4882a593Smuzhiyun 	struct device_node *np;
997*4882a593Smuzhiyun 	struct property *prop;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_OF) || !client->dev.of_node)
1000*4882a593Smuzhiyun 		return client->dev.platform_data;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	np = of_graph_get_next_endpoint(client->dev.of_node, NULL);
1003*4882a593Smuzhiyun 	if (!np)
1004*4882a593Smuzhiyun 		return NULL;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	if (v4l2_fwnode_endpoint_parse(of_fwnode_handle(np), &endpoint) < 0)
1007*4882a593Smuzhiyun 		goto done;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	pdata = devm_kzalloc(&client->dev, sizeof(*pdata), GFP_KERNEL);
1010*4882a593Smuzhiyun 	if (!pdata)
1011*4882a593Smuzhiyun 		goto done;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	prop = of_find_property(np, "link-frequencies", NULL);
1014*4882a593Smuzhiyun 	if (prop) {
1015*4882a593Smuzhiyun 		u64 *link_freqs;
1016*4882a593Smuzhiyun 		size_t size = prop->length / sizeof(*link_freqs);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 		link_freqs = devm_kcalloc(&client->dev, size,
1019*4882a593Smuzhiyun 					  sizeof(*link_freqs), GFP_KERNEL);
1020*4882a593Smuzhiyun 		if (!link_freqs)
1021*4882a593Smuzhiyun 			goto done;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 		if (of_property_read_u64_array(np, "link-frequencies",
1024*4882a593Smuzhiyun 					       link_freqs, size) < 0)
1025*4882a593Smuzhiyun 			goto done;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 		pdata->link_freqs = link_freqs;
1028*4882a593Smuzhiyun 		pdata->link_def_freq = link_freqs[0];
1029*4882a593Smuzhiyun 	}
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	pdata->clk_pol = !!(endpoint.bus.parallel.flags &
1032*4882a593Smuzhiyun 			    V4L2_MBUS_PCLK_SAMPLE_RISING);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun done:
1035*4882a593Smuzhiyun 	of_node_put(np);
1036*4882a593Smuzhiyun 	return pdata;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun 
mt9v032_probe(struct i2c_client * client,const struct i2c_device_id * did)1039*4882a593Smuzhiyun static int mt9v032_probe(struct i2c_client *client,
1040*4882a593Smuzhiyun 		const struct i2c_device_id *did)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	struct mt9v032_platform_data *pdata = mt9v032_get_pdata(client);
1043*4882a593Smuzhiyun 	struct mt9v032 *mt9v032;
1044*4882a593Smuzhiyun 	unsigned int i;
1045*4882a593Smuzhiyun 	int ret;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	mt9v032 = devm_kzalloc(&client->dev, sizeof(*mt9v032), GFP_KERNEL);
1048*4882a593Smuzhiyun 	if (!mt9v032)
1049*4882a593Smuzhiyun 		return -ENOMEM;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	mt9v032->regmap = devm_regmap_init_i2c(client, &mt9v032_regmap_config);
1052*4882a593Smuzhiyun 	if (IS_ERR(mt9v032->regmap))
1053*4882a593Smuzhiyun 		return PTR_ERR(mt9v032->regmap);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	mt9v032->clk = devm_clk_get(&client->dev, NULL);
1056*4882a593Smuzhiyun 	if (IS_ERR(mt9v032->clk))
1057*4882a593Smuzhiyun 		return PTR_ERR(mt9v032->clk);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	mt9v032->reset_gpio = devm_gpiod_get_optional(&client->dev, "reset",
1060*4882a593Smuzhiyun 						      GPIOD_OUT_HIGH);
1061*4882a593Smuzhiyun 	if (IS_ERR(mt9v032->reset_gpio))
1062*4882a593Smuzhiyun 		return PTR_ERR(mt9v032->reset_gpio);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	mt9v032->standby_gpio = devm_gpiod_get_optional(&client->dev, "standby",
1065*4882a593Smuzhiyun 							GPIOD_OUT_LOW);
1066*4882a593Smuzhiyun 	if (IS_ERR(mt9v032->standby_gpio))
1067*4882a593Smuzhiyun 		return PTR_ERR(mt9v032->standby_gpio);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	mutex_init(&mt9v032->power_lock);
1070*4882a593Smuzhiyun 	mt9v032->pdata = pdata;
1071*4882a593Smuzhiyun 	mt9v032->model = (const void *)did->driver_data;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	v4l2_ctrl_handler_init(&mt9v032->ctrls, 11 +
1074*4882a593Smuzhiyun 			       ARRAY_SIZE(mt9v032_aegc_controls));
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9v032->ctrls, &mt9v032_ctrl_ops,
1077*4882a593Smuzhiyun 			  V4L2_CID_AUTOGAIN, 0, 1, 1, 1);
1078*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9v032->ctrls, &mt9v032_ctrl_ops,
1079*4882a593Smuzhiyun 			  V4L2_CID_GAIN, MT9V032_ANALOG_GAIN_MIN,
1080*4882a593Smuzhiyun 			  MT9V032_ANALOG_GAIN_MAX, 1, MT9V032_ANALOG_GAIN_DEF);
1081*4882a593Smuzhiyun 	v4l2_ctrl_new_std_menu(&mt9v032->ctrls, &mt9v032_ctrl_ops,
1082*4882a593Smuzhiyun 			       V4L2_CID_EXPOSURE_AUTO, V4L2_EXPOSURE_MANUAL, 0,
1083*4882a593Smuzhiyun 			       V4L2_EXPOSURE_AUTO);
1084*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9v032->ctrls, &mt9v032_ctrl_ops,
1085*4882a593Smuzhiyun 			  V4L2_CID_EXPOSURE, mt9v032->model->data->min_shutter,
1086*4882a593Smuzhiyun 			  mt9v032->model->data->max_shutter, 1,
1087*4882a593Smuzhiyun 			  MT9V032_TOTAL_SHUTTER_WIDTH_DEF);
1088*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9v032->ctrls, &mt9v032_ctrl_ops,
1089*4882a593Smuzhiyun 			  V4L2_CID_HBLANK, mt9v032->model->data->min_hblank,
1090*4882a593Smuzhiyun 			  MT9V032_HORIZONTAL_BLANKING_MAX, 1,
1091*4882a593Smuzhiyun 			  MT9V032_HORIZONTAL_BLANKING_DEF);
1092*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9v032->ctrls, &mt9v032_ctrl_ops,
1093*4882a593Smuzhiyun 			  V4L2_CID_VBLANK, mt9v032->model->data->min_vblank,
1094*4882a593Smuzhiyun 			  mt9v032->model->data->max_vblank, 1,
1095*4882a593Smuzhiyun 			  MT9V032_VERTICAL_BLANKING_DEF);
1096*4882a593Smuzhiyun 	mt9v032->test_pattern = v4l2_ctrl_new_std_menu_items(&mt9v032->ctrls,
1097*4882a593Smuzhiyun 				&mt9v032_ctrl_ops, V4L2_CID_TEST_PATTERN,
1098*4882a593Smuzhiyun 				ARRAY_SIZE(mt9v032_test_pattern_menu) - 1, 0, 0,
1099*4882a593Smuzhiyun 				mt9v032_test_pattern_menu);
1100*4882a593Smuzhiyun 	mt9v032->test_pattern_color = v4l2_ctrl_new_custom(&mt9v032->ctrls,
1101*4882a593Smuzhiyun 				      &mt9v032_test_pattern_color, NULL);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	v4l2_ctrl_new_custom(&mt9v032->ctrls,
1104*4882a593Smuzhiyun 			     mt9v032->model->data->aec_max_shutter_v4l2_ctrl,
1105*4882a593Smuzhiyun 			     NULL);
1106*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mt9v032_aegc_controls); ++i)
1107*4882a593Smuzhiyun 		v4l2_ctrl_new_custom(&mt9v032->ctrls, &mt9v032_aegc_controls[i],
1108*4882a593Smuzhiyun 				     NULL);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	v4l2_ctrl_cluster(2, &mt9v032->test_pattern);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	mt9v032->pixel_rate =
1113*4882a593Smuzhiyun 		v4l2_ctrl_new_std(&mt9v032->ctrls, &mt9v032_ctrl_ops,
1114*4882a593Smuzhiyun 				  V4L2_CID_PIXEL_RATE, 1, INT_MAX, 1, 1);
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	if (pdata && pdata->link_freqs) {
1117*4882a593Smuzhiyun 		unsigned int def = 0;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 		for (i = 0; pdata->link_freqs[i]; ++i) {
1120*4882a593Smuzhiyun 			if (pdata->link_freqs[i] == pdata->link_def_freq)
1121*4882a593Smuzhiyun 				def = i;
1122*4882a593Smuzhiyun 		}
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 		mt9v032->link_freq =
1125*4882a593Smuzhiyun 			v4l2_ctrl_new_int_menu(&mt9v032->ctrls,
1126*4882a593Smuzhiyun 					       &mt9v032_ctrl_ops,
1127*4882a593Smuzhiyun 					       V4L2_CID_LINK_FREQ, i - 1, def,
1128*4882a593Smuzhiyun 					       pdata->link_freqs);
1129*4882a593Smuzhiyun 		v4l2_ctrl_cluster(2, &mt9v032->link_freq);
1130*4882a593Smuzhiyun 	}
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	mt9v032->subdev.ctrl_handler = &mt9v032->ctrls;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	if (mt9v032->ctrls.error) {
1136*4882a593Smuzhiyun 		dev_err(&client->dev, "control initialization error %d\n",
1137*4882a593Smuzhiyun 			mt9v032->ctrls.error);
1138*4882a593Smuzhiyun 		ret = mt9v032->ctrls.error;
1139*4882a593Smuzhiyun 		goto err;
1140*4882a593Smuzhiyun 	}
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	mt9v032->crop.left = MT9V032_COLUMN_START_DEF;
1143*4882a593Smuzhiyun 	mt9v032->crop.top = MT9V032_ROW_START_DEF;
1144*4882a593Smuzhiyun 	mt9v032->crop.width = MT9V032_WINDOW_WIDTH_DEF;
1145*4882a593Smuzhiyun 	mt9v032->crop.height = MT9V032_WINDOW_HEIGHT_DEF;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	if (mt9v032->model->color)
1148*4882a593Smuzhiyun 		mt9v032->format.code = MEDIA_BUS_FMT_SGRBG10_1X10;
1149*4882a593Smuzhiyun 	else
1150*4882a593Smuzhiyun 		mt9v032->format.code = MEDIA_BUS_FMT_Y10_1X10;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	mt9v032->format.width = MT9V032_WINDOW_WIDTH_DEF;
1153*4882a593Smuzhiyun 	mt9v032->format.height = MT9V032_WINDOW_HEIGHT_DEF;
1154*4882a593Smuzhiyun 	mt9v032->format.field = V4L2_FIELD_NONE;
1155*4882a593Smuzhiyun 	mt9v032->format.colorspace = V4L2_COLORSPACE_SRGB;
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	mt9v032->hratio = 1;
1158*4882a593Smuzhiyun 	mt9v032->vratio = 1;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	mt9v032->aec_agc = MT9V032_AEC_ENABLE | MT9V032_AGC_ENABLE;
1161*4882a593Smuzhiyun 	mt9v032->hblank = MT9V032_HORIZONTAL_BLANKING_DEF;
1162*4882a593Smuzhiyun 	mt9v032->sysclk = MT9V032_SYSCLK_FREQ_DEF;
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(&mt9v032->subdev, client, &mt9v032_subdev_ops);
1165*4882a593Smuzhiyun 	mt9v032->subdev.internal_ops = &mt9v032_subdev_internal_ops;
1166*4882a593Smuzhiyun 	mt9v032->subdev.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	mt9v032->subdev.entity.function = MEDIA_ENT_F_CAM_SENSOR;
1169*4882a593Smuzhiyun 	mt9v032->pad.flags = MEDIA_PAD_FL_SOURCE;
1170*4882a593Smuzhiyun 	ret = media_entity_pads_init(&mt9v032->subdev.entity, 1, &mt9v032->pad);
1171*4882a593Smuzhiyun 	if (ret < 0)
1172*4882a593Smuzhiyun 		goto err;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	mt9v032->subdev.dev = &client->dev;
1175*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev(&mt9v032->subdev);
1176*4882a593Smuzhiyun 	if (ret < 0)
1177*4882a593Smuzhiyun 		goto err;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	return 0;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun err:
1182*4882a593Smuzhiyun 	media_entity_cleanup(&mt9v032->subdev.entity);
1183*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&mt9v032->ctrls);
1184*4882a593Smuzhiyun 	return ret;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun 
mt9v032_remove(struct i2c_client * client)1187*4882a593Smuzhiyun static int mt9v032_remove(struct i2c_client *client)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun 	struct v4l2_subdev *subdev = i2c_get_clientdata(client);
1190*4882a593Smuzhiyun 	struct mt9v032 *mt9v032 = to_mt9v032(subdev);
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(subdev);
1193*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&mt9v032->ctrls);
1194*4882a593Smuzhiyun 	media_entity_cleanup(&subdev->entity);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	return 0;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun static const struct mt9v032_model_data mt9v032_model_data[] = {
1200*4882a593Smuzhiyun 	{
1201*4882a593Smuzhiyun 		/* MT9V022, MT9V032 revisions 1/2/3 */
1202*4882a593Smuzhiyun 		.min_row_time = 660,
1203*4882a593Smuzhiyun 		.min_hblank = MT9V032_HORIZONTAL_BLANKING_MIN,
1204*4882a593Smuzhiyun 		.min_vblank = MT9V032_VERTICAL_BLANKING_MIN,
1205*4882a593Smuzhiyun 		.max_vblank = MT9V032_VERTICAL_BLANKING_MAX,
1206*4882a593Smuzhiyun 		.min_shutter = MT9V032_TOTAL_SHUTTER_WIDTH_MIN,
1207*4882a593Smuzhiyun 		.max_shutter = MT9V032_TOTAL_SHUTTER_WIDTH_MAX,
1208*4882a593Smuzhiyun 		.pclk_reg = MT9V032_PIXEL_CLOCK,
1209*4882a593Smuzhiyun 		.aec_max_shutter_reg = MT9V032_AEC_MAX_SHUTTER_WIDTH,
1210*4882a593Smuzhiyun 		.aec_max_shutter_v4l2_ctrl = &mt9v032_aec_max_shutter_width,
1211*4882a593Smuzhiyun 	}, {
1212*4882a593Smuzhiyun 		/* MT9V024, MT9V034 */
1213*4882a593Smuzhiyun 		.min_row_time = 690,
1214*4882a593Smuzhiyun 		.min_hblank = MT9V034_HORIZONTAL_BLANKING_MIN,
1215*4882a593Smuzhiyun 		.min_vblank = MT9V034_VERTICAL_BLANKING_MIN,
1216*4882a593Smuzhiyun 		.max_vblank = MT9V034_VERTICAL_BLANKING_MAX,
1217*4882a593Smuzhiyun 		.min_shutter = MT9V034_TOTAL_SHUTTER_WIDTH_MIN,
1218*4882a593Smuzhiyun 		.max_shutter = MT9V034_TOTAL_SHUTTER_WIDTH_MAX,
1219*4882a593Smuzhiyun 		.pclk_reg = MT9V034_PIXEL_CLOCK,
1220*4882a593Smuzhiyun 		.aec_max_shutter_reg = MT9V034_AEC_MAX_SHUTTER_WIDTH,
1221*4882a593Smuzhiyun 		.aec_max_shutter_v4l2_ctrl = &mt9v034_aec_max_shutter_width,
1222*4882a593Smuzhiyun 	},
1223*4882a593Smuzhiyun };
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun static const struct mt9v032_model_info mt9v032_models[] = {
1226*4882a593Smuzhiyun 	[MT9V032_MODEL_V022_COLOR] = {
1227*4882a593Smuzhiyun 		.data = &mt9v032_model_data[0],
1228*4882a593Smuzhiyun 		.color = true,
1229*4882a593Smuzhiyun 	},
1230*4882a593Smuzhiyun 	[MT9V032_MODEL_V022_MONO] = {
1231*4882a593Smuzhiyun 		.data = &mt9v032_model_data[0],
1232*4882a593Smuzhiyun 		.color = false,
1233*4882a593Smuzhiyun 	},
1234*4882a593Smuzhiyun 	[MT9V032_MODEL_V024_COLOR] = {
1235*4882a593Smuzhiyun 		.data = &mt9v032_model_data[1],
1236*4882a593Smuzhiyun 		.color = true,
1237*4882a593Smuzhiyun 	},
1238*4882a593Smuzhiyun 	[MT9V032_MODEL_V024_MONO] = {
1239*4882a593Smuzhiyun 		.data = &mt9v032_model_data[1],
1240*4882a593Smuzhiyun 		.color = false,
1241*4882a593Smuzhiyun 	},
1242*4882a593Smuzhiyun 	[MT9V032_MODEL_V032_COLOR] = {
1243*4882a593Smuzhiyun 		.data = &mt9v032_model_data[0],
1244*4882a593Smuzhiyun 		.color = true,
1245*4882a593Smuzhiyun 	},
1246*4882a593Smuzhiyun 	[MT9V032_MODEL_V032_MONO] = {
1247*4882a593Smuzhiyun 		.data = &mt9v032_model_data[0],
1248*4882a593Smuzhiyun 		.color = false,
1249*4882a593Smuzhiyun 	},
1250*4882a593Smuzhiyun 	[MT9V032_MODEL_V034_COLOR] = {
1251*4882a593Smuzhiyun 		.data = &mt9v032_model_data[1],
1252*4882a593Smuzhiyun 		.color = true,
1253*4882a593Smuzhiyun 	},
1254*4882a593Smuzhiyun 	[MT9V032_MODEL_V034_MONO] = {
1255*4882a593Smuzhiyun 		.data = &mt9v032_model_data[1],
1256*4882a593Smuzhiyun 		.color = false,
1257*4882a593Smuzhiyun 	},
1258*4882a593Smuzhiyun };
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun static const struct i2c_device_id mt9v032_id[] = {
1261*4882a593Smuzhiyun 	{ "mt9v022", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V022_COLOR] },
1262*4882a593Smuzhiyun 	{ "mt9v022m", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V022_MONO] },
1263*4882a593Smuzhiyun 	{ "mt9v024", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V024_COLOR] },
1264*4882a593Smuzhiyun 	{ "mt9v024m", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V024_MONO] },
1265*4882a593Smuzhiyun 	{ "mt9v032", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V032_COLOR] },
1266*4882a593Smuzhiyun 	{ "mt9v032m", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V032_MONO] },
1267*4882a593Smuzhiyun 	{ "mt9v034", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V034_COLOR] },
1268*4882a593Smuzhiyun 	{ "mt9v034m", (kernel_ulong_t)&mt9v032_models[MT9V032_MODEL_V034_MONO] },
1269*4882a593Smuzhiyun 	{ }
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, mt9v032_id);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1274*4882a593Smuzhiyun static const struct of_device_id mt9v032_of_match[] = {
1275*4882a593Smuzhiyun 	{ .compatible = "aptina,mt9v022" },
1276*4882a593Smuzhiyun 	{ .compatible = "aptina,mt9v022m" },
1277*4882a593Smuzhiyun 	{ .compatible = "aptina,mt9v024" },
1278*4882a593Smuzhiyun 	{ .compatible = "aptina,mt9v024m" },
1279*4882a593Smuzhiyun 	{ .compatible = "aptina,mt9v032" },
1280*4882a593Smuzhiyun 	{ .compatible = "aptina,mt9v032m" },
1281*4882a593Smuzhiyun 	{ .compatible = "aptina,mt9v034" },
1282*4882a593Smuzhiyun 	{ .compatible = "aptina,mt9v034m" },
1283*4882a593Smuzhiyun 	{ /* Sentinel */ }
1284*4882a593Smuzhiyun };
1285*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt9v032_of_match);
1286*4882a593Smuzhiyun #endif
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun static struct i2c_driver mt9v032_driver = {
1289*4882a593Smuzhiyun 	.driver = {
1290*4882a593Smuzhiyun 		.name = "mt9v032",
1291*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(mt9v032_of_match),
1292*4882a593Smuzhiyun 	},
1293*4882a593Smuzhiyun 	.probe		= mt9v032_probe,
1294*4882a593Smuzhiyun 	.remove		= mt9v032_remove,
1295*4882a593Smuzhiyun 	.id_table	= mt9v032_id,
1296*4882a593Smuzhiyun };
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun module_i2c_driver(mt9v032_driver);
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun MODULE_DESCRIPTION("Aptina MT9V032 Camera driver");
1301*4882a593Smuzhiyun MODULE_AUTHOR("Laurent Pinchart <laurent.pinchart@ideasonboard.com>");
1302*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1303