1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * mt9t112 Camera Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018 Jacopo Mondi <jacopo+renesas@jmondi.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2009 Renesas Solutions Corp.
8*4882a593Smuzhiyun * Kuninori Morimoto <morimoto.kuninori@renesas.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Based on ov772x driver, mt9m111 driver,
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Copyright (C) 2008 Kuninori Morimoto <morimoto.kuninori@renesas.com>
13*4882a593Smuzhiyun * Copyright (C) 2008, Robert Jarzmik <robert.jarzmik@free.fr>
14*4882a593Smuzhiyun * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
15*4882a593Smuzhiyun * Copyright (C) 2008 Magnus Damm
16*4882a593Smuzhiyun * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * TODO: This driver lacks support for frame rate control due to missing
19*4882a593Smuzhiyun * register level documentation and suitable hardware for testing.
20*4882a593Smuzhiyun * v4l-utils compliance tools will report errors.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/clk.h>
24*4882a593Smuzhiyun #include <linux/delay.h>
25*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
26*4882a593Smuzhiyun #include <linux/i2c.h>
27*4882a593Smuzhiyun #include <linux/init.h>
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun #include <linux/v4l2-mediabus.h>
31*4882a593Smuzhiyun #include <linux/videodev2.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <media/i2c/mt9t112.h>
34*4882a593Smuzhiyun #include <media/v4l2-common.h>
35*4882a593Smuzhiyun #include <media/v4l2-image-sizes.h>
36*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* you can check PLL/clock info */
39*4882a593Smuzhiyun /* #define EXT_CLOCK 24000000 */
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /************************************************************************
42*4882a593Smuzhiyun * macro
43*4882a593Smuzhiyun ***********************************************************************/
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun * frame size
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun #define MAX_WIDTH 2048
48*4882a593Smuzhiyun #define MAX_HEIGHT 1536
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * macro of read/write
52*4882a593Smuzhiyun */
53*4882a593Smuzhiyun #define ECHECKER(ret, x) \
54*4882a593Smuzhiyun do { \
55*4882a593Smuzhiyun (ret) = (x); \
56*4882a593Smuzhiyun if ((ret) < 0) \
57*4882a593Smuzhiyun return (ret); \
58*4882a593Smuzhiyun } while (0)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define mt9t112_reg_write(ret, client, a, b) \
61*4882a593Smuzhiyun ECHECKER(ret, __mt9t112_reg_write(client, a, b))
62*4882a593Smuzhiyun #define mt9t112_mcu_write(ret, client, a, b) \
63*4882a593Smuzhiyun ECHECKER(ret, __mt9t112_mcu_write(client, a, b))
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define mt9t112_reg_mask_set(ret, client, a, b, c) \
66*4882a593Smuzhiyun ECHECKER(ret, __mt9t112_reg_mask_set(client, a, b, c))
67*4882a593Smuzhiyun #define mt9t112_mcu_mask_set(ret, client, a, b, c) \
68*4882a593Smuzhiyun ECHECKER(ret, __mt9t112_mcu_mask_set(client, a, b, c))
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define mt9t112_reg_read(ret, client, a) \
71*4882a593Smuzhiyun ECHECKER(ret, __mt9t112_reg_read(client, a))
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun * Logical address
75*4882a593Smuzhiyun */
76*4882a593Smuzhiyun #define _VAR(id, offset, base) (base | (id & 0x1f) << 10 | (offset & 0x3ff))
77*4882a593Smuzhiyun #define VAR(id, offset) _VAR(id, offset, 0x0000)
78*4882a593Smuzhiyun #define VAR8(id, offset) _VAR(id, offset, 0x8000)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /************************************************************************
81*4882a593Smuzhiyun * struct
82*4882a593Smuzhiyun ***********************************************************************/
83*4882a593Smuzhiyun struct mt9t112_format {
84*4882a593Smuzhiyun u32 code;
85*4882a593Smuzhiyun enum v4l2_colorspace colorspace;
86*4882a593Smuzhiyun u16 fmt;
87*4882a593Smuzhiyun u16 order;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct mt9t112_priv {
91*4882a593Smuzhiyun struct v4l2_subdev subdev;
92*4882a593Smuzhiyun struct mt9t112_platform_data *info;
93*4882a593Smuzhiyun struct i2c_client *client;
94*4882a593Smuzhiyun struct v4l2_rect frame;
95*4882a593Smuzhiyun struct clk *clk;
96*4882a593Smuzhiyun struct gpio_desc *standby_gpio;
97*4882a593Smuzhiyun const struct mt9t112_format *format;
98*4882a593Smuzhiyun int num_formats;
99*4882a593Smuzhiyun bool init_done;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /************************************************************************
103*4882a593Smuzhiyun * supported format
104*4882a593Smuzhiyun ***********************************************************************/
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static const struct mt9t112_format mt9t112_cfmts[] = {
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun .code = MEDIA_BUS_FMT_UYVY8_2X8,
109*4882a593Smuzhiyun .colorspace = V4L2_COLORSPACE_SRGB,
110*4882a593Smuzhiyun .fmt = 1,
111*4882a593Smuzhiyun .order = 0,
112*4882a593Smuzhiyun }, {
113*4882a593Smuzhiyun .code = MEDIA_BUS_FMT_VYUY8_2X8,
114*4882a593Smuzhiyun .colorspace = V4L2_COLORSPACE_SRGB,
115*4882a593Smuzhiyun .fmt = 1,
116*4882a593Smuzhiyun .order = 1,
117*4882a593Smuzhiyun }, {
118*4882a593Smuzhiyun .code = MEDIA_BUS_FMT_YUYV8_2X8,
119*4882a593Smuzhiyun .colorspace = V4L2_COLORSPACE_SRGB,
120*4882a593Smuzhiyun .fmt = 1,
121*4882a593Smuzhiyun .order = 2,
122*4882a593Smuzhiyun }, {
123*4882a593Smuzhiyun .code = MEDIA_BUS_FMT_YVYU8_2X8,
124*4882a593Smuzhiyun .colorspace = V4L2_COLORSPACE_SRGB,
125*4882a593Smuzhiyun .fmt = 1,
126*4882a593Smuzhiyun .order = 3,
127*4882a593Smuzhiyun }, {
128*4882a593Smuzhiyun .code = MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE,
129*4882a593Smuzhiyun .colorspace = V4L2_COLORSPACE_SRGB,
130*4882a593Smuzhiyun .fmt = 8,
131*4882a593Smuzhiyun .order = 2,
132*4882a593Smuzhiyun }, {
133*4882a593Smuzhiyun .code = MEDIA_BUS_FMT_RGB565_2X8_LE,
134*4882a593Smuzhiyun .colorspace = V4L2_COLORSPACE_SRGB,
135*4882a593Smuzhiyun .fmt = 4,
136*4882a593Smuzhiyun .order = 2,
137*4882a593Smuzhiyun },
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /************************************************************************
141*4882a593Smuzhiyun * general function
142*4882a593Smuzhiyun ***********************************************************************/
to_mt9t112(const struct i2c_client * client)143*4882a593Smuzhiyun static struct mt9t112_priv *to_mt9t112(const struct i2c_client *client)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun return container_of(i2c_get_clientdata(client),
146*4882a593Smuzhiyun struct mt9t112_priv,
147*4882a593Smuzhiyun subdev);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
__mt9t112_reg_read(const struct i2c_client * client,u16 command)150*4882a593Smuzhiyun static int __mt9t112_reg_read(const struct i2c_client *client, u16 command)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct i2c_msg msg[2];
153*4882a593Smuzhiyun u8 buf[2];
154*4882a593Smuzhiyun int ret;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun command = swab16(command);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun msg[0].addr = client->addr;
159*4882a593Smuzhiyun msg[0].flags = 0;
160*4882a593Smuzhiyun msg[0].len = 2;
161*4882a593Smuzhiyun msg[0].buf = (u8 *)&command;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun msg[1].addr = client->addr;
164*4882a593Smuzhiyun msg[1].flags = I2C_M_RD;
165*4882a593Smuzhiyun msg[1].len = 2;
166*4882a593Smuzhiyun msg[1].buf = buf;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun * If return value of this function is < 0, it means error, else,
170*4882a593Smuzhiyun * below 16bit is valid data.
171*4882a593Smuzhiyun */
172*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msg, 2);
173*4882a593Smuzhiyun if (ret < 0)
174*4882a593Smuzhiyun return ret;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun memcpy(&ret, buf, 2);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return swab16(ret);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
__mt9t112_reg_write(const struct i2c_client * client,u16 command,u16 data)181*4882a593Smuzhiyun static int __mt9t112_reg_write(const struct i2c_client *client,
182*4882a593Smuzhiyun u16 command, u16 data)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct i2c_msg msg;
185*4882a593Smuzhiyun u8 buf[4];
186*4882a593Smuzhiyun int ret;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun command = swab16(command);
189*4882a593Smuzhiyun data = swab16(data);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun memcpy(buf + 0, &command, 2);
192*4882a593Smuzhiyun memcpy(buf + 2, &data, 2);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun msg.addr = client->addr;
195*4882a593Smuzhiyun msg.flags = 0;
196*4882a593Smuzhiyun msg.len = 4;
197*4882a593Smuzhiyun msg.buf = buf;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /*
200*4882a593Smuzhiyun * i2c_transfer return message length, but this function should
201*4882a593Smuzhiyun * return 0 if correct case.
202*4882a593Smuzhiyun */
203*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, &msg, 1);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return ret >= 0 ? 0 : ret;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
__mt9t112_reg_mask_set(const struct i2c_client * client,u16 command,u16 mask,u16 set)208*4882a593Smuzhiyun static int __mt9t112_reg_mask_set(const struct i2c_client *client,
209*4882a593Smuzhiyun u16 command, u16 mask, u16 set)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun int val = __mt9t112_reg_read(client, command);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (val < 0)
214*4882a593Smuzhiyun return val;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun val &= ~mask;
217*4882a593Smuzhiyun val |= set & mask;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return __mt9t112_reg_write(client, command, val);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* mcu access */
__mt9t112_mcu_read(const struct i2c_client * client,u16 command)223*4882a593Smuzhiyun static int __mt9t112_mcu_read(const struct i2c_client *client, u16 command)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun int ret;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun ret = __mt9t112_reg_write(client, 0x098E, command);
228*4882a593Smuzhiyun if (ret < 0)
229*4882a593Smuzhiyun return ret;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return __mt9t112_reg_read(client, 0x0990);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
__mt9t112_mcu_write(const struct i2c_client * client,u16 command,u16 data)234*4882a593Smuzhiyun static int __mt9t112_mcu_write(const struct i2c_client *client,
235*4882a593Smuzhiyun u16 command, u16 data)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun int ret;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun ret = __mt9t112_reg_write(client, 0x098E, command);
240*4882a593Smuzhiyun if (ret < 0)
241*4882a593Smuzhiyun return ret;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return __mt9t112_reg_write(client, 0x0990, data);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
__mt9t112_mcu_mask_set(const struct i2c_client * client,u16 command,u16 mask,u16 set)246*4882a593Smuzhiyun static int __mt9t112_mcu_mask_set(const struct i2c_client *client,
247*4882a593Smuzhiyun u16 command, u16 mask, u16 set)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun int val = __mt9t112_mcu_read(client, command);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (val < 0)
252*4882a593Smuzhiyun return val;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun val &= ~mask;
255*4882a593Smuzhiyun val |= set & mask;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return __mt9t112_mcu_write(client, command, val);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
mt9t112_reset(const struct i2c_client * client)260*4882a593Smuzhiyun static int mt9t112_reset(const struct i2c_client *client)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun int ret;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun mt9t112_reg_mask_set(ret, client, 0x001a, 0x0001, 0x0001);
265*4882a593Smuzhiyun usleep_range(1000, 5000);
266*4882a593Smuzhiyun mt9t112_reg_mask_set(ret, client, 0x001a, 0x0001, 0x0000);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return ret;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #ifndef EXT_CLOCK
272*4882a593Smuzhiyun #define CLOCK_INFO(a, b)
273*4882a593Smuzhiyun #else
274*4882a593Smuzhiyun #define CLOCK_INFO(a, b) mt9t112_clock_info(a, b)
mt9t112_clock_info(const struct i2c_client * client,u32 ext)275*4882a593Smuzhiyun static int mt9t112_clock_info(const struct i2c_client *client, u32 ext)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun int m, n, p1, p2, p3, p4, p5, p6, p7;
278*4882a593Smuzhiyun u32 vco, clk;
279*4882a593Smuzhiyun char *enable;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun ext /= 1000; /* kbyte order */
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun mt9t112_reg_read(n, client, 0x0012);
284*4882a593Smuzhiyun p1 = n & 0x000f;
285*4882a593Smuzhiyun n = n >> 4;
286*4882a593Smuzhiyun p2 = n & 0x000f;
287*4882a593Smuzhiyun n = n >> 4;
288*4882a593Smuzhiyun p3 = n & 0x000f;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun mt9t112_reg_read(n, client, 0x002a);
291*4882a593Smuzhiyun p4 = n & 0x000f;
292*4882a593Smuzhiyun n = n >> 4;
293*4882a593Smuzhiyun p5 = n & 0x000f;
294*4882a593Smuzhiyun n = n >> 4;
295*4882a593Smuzhiyun p6 = n & 0x000f;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun mt9t112_reg_read(n, client, 0x002c);
298*4882a593Smuzhiyun p7 = n & 0x000f;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun mt9t112_reg_read(n, client, 0x0010);
301*4882a593Smuzhiyun m = n & 0x00ff;
302*4882a593Smuzhiyun n = (n >> 8) & 0x003f;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun enable = ((ext < 6000) || (ext > 54000)) ? "X" : "";
305*4882a593Smuzhiyun dev_dbg(&client->dev, "EXTCLK : %10u K %s\n", ext, enable);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun vco = 2 * m * ext / (n + 1);
308*4882a593Smuzhiyun enable = ((vco < 384000) || (vco > 768000)) ? "X" : "";
309*4882a593Smuzhiyun dev_dbg(&client->dev, "VCO : %10u K %s\n", vco, enable);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun clk = vco / (p1 + 1) / (p2 + 1);
312*4882a593Smuzhiyun enable = (clk > 96000) ? "X" : "";
313*4882a593Smuzhiyun dev_dbg(&client->dev, "PIXCLK : %10u K %s\n", clk, enable);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun clk = vco / (p3 + 1);
316*4882a593Smuzhiyun enable = (clk > 768000) ? "X" : "";
317*4882a593Smuzhiyun dev_dbg(&client->dev, "MIPICLK : %10u K %s\n", clk, enable);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun clk = vco / (p6 + 1);
320*4882a593Smuzhiyun enable = (clk > 96000) ? "X" : "";
321*4882a593Smuzhiyun dev_dbg(&client->dev, "MCU CLK : %10u K %s\n", clk, enable);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun clk = vco / (p5 + 1);
324*4882a593Smuzhiyun enable = (clk > 54000) ? "X" : "";
325*4882a593Smuzhiyun dev_dbg(&client->dev, "SOC CLK : %10u K %s\n", clk, enable);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun clk = vco / (p4 + 1);
328*4882a593Smuzhiyun enable = (clk > 70000) ? "X" : "";
329*4882a593Smuzhiyun dev_dbg(&client->dev, "Sensor CLK : %10u K %s\n", clk, enable);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun clk = vco / (p7 + 1);
332*4882a593Smuzhiyun dev_dbg(&client->dev, "External sensor : %10u K\n", clk);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun clk = ext / (n + 1);
335*4882a593Smuzhiyun enable = ((clk < 2000) || (clk > 24000)) ? "X" : "";
336*4882a593Smuzhiyun dev_dbg(&client->dev, "PFD : %10u K %s\n", clk, enable);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun #endif
341*4882a593Smuzhiyun
mt9t112_set_a_frame_size(const struct i2c_client * client,u16 width,u16 height)342*4882a593Smuzhiyun static int mt9t112_set_a_frame_size(const struct i2c_client *client,
343*4882a593Smuzhiyun u16 width, u16 height)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun int ret;
346*4882a593Smuzhiyun u16 wstart = (MAX_WIDTH - width) / 2;
347*4882a593Smuzhiyun u16 hstart = (MAX_HEIGHT - height) / 2;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* (Context A) Image Width/Height. */
350*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(26, 0), width);
351*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(26, 2), height);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* (Context A) Output Width/Height. */
354*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 43), 8 + width);
355*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 45), 8 + height);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* (Context A) Start Row/Column. */
358*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 2), 4 + hstart);
359*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 4), 4 + wstart);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* (Context A) End Row/Column. */
362*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 6), 11 + height + hstart);
363*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 8), 11 + width + wstart);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(1, 0), 0x06);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return ret;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
mt9t112_set_pll_dividers(const struct i2c_client * client,u8 m,u8 n,u8 p1,u8 p2,u8 p3,u8 p4,u8 p5,u8 p6,u8 p7)370*4882a593Smuzhiyun static int mt9t112_set_pll_dividers(const struct i2c_client *client,
371*4882a593Smuzhiyun u8 m, u8 n, u8 p1, u8 p2, u8 p3, u8 p4,
372*4882a593Smuzhiyun u8 p5, u8 p6, u8 p7)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun int ret;
375*4882a593Smuzhiyun u16 val;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* N/M */
378*4882a593Smuzhiyun val = (n << 8) | (m << 0);
379*4882a593Smuzhiyun mt9t112_reg_mask_set(ret, client, 0x0010, 0x3fff, val);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* P1/P2/P3 */
382*4882a593Smuzhiyun val = ((p3 & 0x0F) << 8) | ((p2 & 0x0F) << 4) | ((p1 & 0x0F) << 0);
383*4882a593Smuzhiyun mt9t112_reg_mask_set(ret, client, 0x0012, 0x0fff, val);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* P4/P5/P6 */
386*4882a593Smuzhiyun val = (0x7 << 12) | ((p6 & 0x0F) << 8) | ((p5 & 0x0F) << 4) |
387*4882a593Smuzhiyun ((p4 & 0x0F) << 0);
388*4882a593Smuzhiyun mt9t112_reg_mask_set(ret, client, 0x002A, 0x7fff, val);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* P7 */
391*4882a593Smuzhiyun val = (0x1 << 12) | ((p7 & 0x0F) << 0);
392*4882a593Smuzhiyun mt9t112_reg_mask_set(ret, client, 0x002C, 0x100f, val);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun return ret;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
mt9t112_init_pll(const struct i2c_client * client)397*4882a593Smuzhiyun static int mt9t112_init_pll(const struct i2c_client *client)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun struct mt9t112_priv *priv = to_mt9t112(client);
400*4882a593Smuzhiyun int data, i, ret;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun mt9t112_reg_mask_set(ret, client, 0x0014, 0x003, 0x0001);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* PLL control: BYPASS PLL = 8517. */
405*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0014, 0x2145);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* Replace these registers when new timing parameters are generated. */
408*4882a593Smuzhiyun mt9t112_set_pll_dividers(client,
409*4882a593Smuzhiyun priv->info->divider.m, priv->info->divider.n,
410*4882a593Smuzhiyun priv->info->divider.p1, priv->info->divider.p2,
411*4882a593Smuzhiyun priv->info->divider.p3, priv->info->divider.p4,
412*4882a593Smuzhiyun priv->info->divider.p5, priv->info->divider.p6,
413*4882a593Smuzhiyun priv->info->divider.p7);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /*
416*4882a593Smuzhiyun * TEST_BYPASS on
417*4882a593Smuzhiyun * PLL_ENABLE on
418*4882a593Smuzhiyun * SEL_LOCK_DET on
419*4882a593Smuzhiyun * TEST_BYPASS off
420*4882a593Smuzhiyun */
421*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0014, 0x2525);
422*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0014, 0x2527);
423*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0014, 0x3427);
424*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0014, 0x3027);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun mdelay(10);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /*
429*4882a593Smuzhiyun * PLL_BYPASS off
430*4882a593Smuzhiyun * Reference clock count
431*4882a593Smuzhiyun * I2C Master Clock Divider
432*4882a593Smuzhiyun */
433*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0014, 0x3046);
434*4882a593Smuzhiyun /* JPEG initialization workaround */
435*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0016, 0x0400);
436*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0022, 0x0190);
437*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x3B84, 0x0212);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* External sensor clock is PLL bypass. */
440*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x002E, 0x0500);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun mt9t112_reg_mask_set(ret, client, 0x0018, 0x0002, 0x0002);
443*4882a593Smuzhiyun mt9t112_reg_mask_set(ret, client, 0x3B82, 0x0004, 0x0004);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* MCU disabled. */
446*4882a593Smuzhiyun mt9t112_reg_mask_set(ret, client, 0x0018, 0x0004, 0x0004);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* Out of standby. */
449*4882a593Smuzhiyun mt9t112_reg_mask_set(ret, client, 0x0018, 0x0001, 0);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun mdelay(50);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun * Standby Workaround
455*4882a593Smuzhiyun * Disable Secondary I2C Pads
456*4882a593Smuzhiyun */
457*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0614, 0x0001);
458*4882a593Smuzhiyun mdelay(1);
459*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0614, 0x0001);
460*4882a593Smuzhiyun mdelay(1);
461*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0614, 0x0001);
462*4882a593Smuzhiyun mdelay(1);
463*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0614, 0x0001);
464*4882a593Smuzhiyun mdelay(1);
465*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0614, 0x0001);
466*4882a593Smuzhiyun mdelay(1);
467*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0614, 0x0001);
468*4882a593Smuzhiyun mdelay(1);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* Poll to verify out of standby. Must Poll this bit. */
471*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
472*4882a593Smuzhiyun mt9t112_reg_read(data, client, 0x0018);
473*4882a593Smuzhiyun if (!(data & 0x4000))
474*4882a593Smuzhiyun break;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun mdelay(10);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return ret;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
mt9t112_init_setting(const struct i2c_client * client)482*4882a593Smuzhiyun static int mt9t112_init_setting(const struct i2c_client *client)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun int ret;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* Adaptive Output Clock (A) */
487*4882a593Smuzhiyun mt9t112_mcu_mask_set(ret, client, VAR(26, 160), 0x0040, 0x0000);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* Read Mode (A) */
490*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 12), 0x0024);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Fine Correction (A) */
493*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 15), 0x00CC);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* Fine IT Min (A) */
496*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 17), 0x01f1);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* Fine IT Max Margin (A) */
499*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 19), 0x00fF);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* Base Frame Lines (A) */
502*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 29), 0x032D);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* Min Line Length (A) */
505*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 31), 0x073a);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* Line Length (A) */
508*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 37), 0x07d0);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* Adaptive Output Clock (B) */
511*4882a593Smuzhiyun mt9t112_mcu_mask_set(ret, client, VAR(27, 160), 0x0040, 0x0000);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* Row Start (B) */
514*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 74), 0x004);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* Column Start (B) */
517*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 76), 0x004);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* Row End (B) */
520*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 78), 0x60B);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* Column End (B) */
523*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 80), 0x80B);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* Fine Correction (B) */
526*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 87), 0x008C);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* Fine IT Min (B) */
529*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 89), 0x01F1);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* Fine IT Max Margin (B) */
532*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 91), 0x00FF);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* Base Frame Lines (B) */
535*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 101), 0x0668);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* Min Line Length (B) */
538*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 103), 0x0AF0);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* Line Length (B) */
541*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 109), 0x0AF0);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /*
544*4882a593Smuzhiyun * Flicker Detection registers.
545*4882a593Smuzhiyun * This section should be replaced whenever new timing file is
546*4882a593Smuzhiyun * generated. All the following registers need to be replaced.
547*4882a593Smuzhiyun * Following registers are generated from Register Wizard but user can
548*4882a593Smuzhiyun * modify them. For detail see auto flicker detection tuning.
549*4882a593Smuzhiyun */
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* FD_FDPERIOD_SELECT */
552*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(8, 5), 0x01);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* PRI_B_CONFIG_FD_ALGO_RUN */
555*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(27, 17), 0x0003);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* PRI_A_CONFIG_FD_ALGO_RUN */
558*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(26, 17), 0x0003);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun /*
561*4882a593Smuzhiyun * AFD range detection tuning registers.
562*4882a593Smuzhiyun */
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /* Search_f1_50 */
565*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 165), 0x25);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* Search_f2_50 */
568*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 166), 0x28);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /* Search_f1_60 */
571*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 167), 0x2C);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* Search_f2_60 */
574*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 168), 0x2F);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* Period_50Hz (A) */
577*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 68), 0xBA);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /* Secret register by Aptina. */
580*4882a593Smuzhiyun /* Period_50Hz (A MSB) */
581*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 303), 0x00);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* Period_60Hz (A) */
584*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 69), 0x9B);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* Secret register by Aptina. */
587*4882a593Smuzhiyun /* Period_60Hz (A MSB) */
588*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 301), 0x00);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /* Period_50Hz (B) */
591*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 140), 0x82);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* Secret register by Aptina. */
594*4882a593Smuzhiyun /* Period_50Hz (B) MSB */
595*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 304), 0x00);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun /* Period_60Hz (B) */
598*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 141), 0x6D);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /* Secret register by Aptina. */
601*4882a593Smuzhiyun /* Period_60Hz (B) MSB */
602*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 302), 0x00);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* FD Mode */
605*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(8, 2), 0x10);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* Stat_min */
608*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(8, 9), 0x02);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* Stat_max */
611*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(8, 10), 0x03);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* Min_amplitude */
614*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(8, 12), 0x0A);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* RX FIFO Watermark (A) */
617*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 70), 0x0014);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* RX FIFO Watermark (B) */
620*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(18, 142), 0x0014);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun /* MCLK: 16MHz
623*4882a593Smuzhiyun * PCLK: 73MHz
624*4882a593Smuzhiyun * CorePixCLK: 36.5 MHz
625*4882a593Smuzhiyun */
626*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 0x0044), 133);
627*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 0x0045), 110);
628*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 0x008c), 130);
629*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 0x008d), 108);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 0x00A5), 27);
632*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 0x00a6), 30);
633*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 0x00a7), 32);
634*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(18, 0x00a8), 35);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun return ret;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
mt9t112_auto_focus_setting(const struct i2c_client * client)639*4882a593Smuzhiyun static int mt9t112_auto_focus_setting(const struct i2c_client *client)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun int ret;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(12, 13), 0x000F);
644*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(12, 23), 0x0F0F);
645*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(1, 0), 0x06);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x0614, 0x0000);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(1, 0), 0x05);
650*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(12, 2), 0x02);
651*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(12, 3), 0x0002);
652*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(17, 3), 0x8001);
653*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(17, 11), 0x0025);
654*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(17, 13), 0x0193);
655*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(17, 33), 0x18);
656*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(1, 0), 0x05);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun return ret;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
mt9t112_auto_focus_trigger(const struct i2c_client * client)661*4882a593Smuzhiyun static int mt9t112_auto_focus_trigger(const struct i2c_client *client)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun int ret;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(12, 25), 0x01);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun return ret;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
mt9t112_init_camera(const struct i2c_client * client)670*4882a593Smuzhiyun static int mt9t112_init_camera(const struct i2c_client *client)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun int ret;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun ECHECKER(ret, mt9t112_reset(client));
675*4882a593Smuzhiyun ECHECKER(ret, mt9t112_init_pll(client));
676*4882a593Smuzhiyun ECHECKER(ret, mt9t112_init_setting(client));
677*4882a593Smuzhiyun ECHECKER(ret, mt9t112_auto_focus_setting(client));
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun mt9t112_reg_mask_set(ret, client, 0x0018, 0x0004, 0);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* Analog setting B.*/
682*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x3084, 0x2409);
683*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x3092, 0x0A49);
684*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x3094, 0x4949);
685*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x3096, 0x4950);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /*
688*4882a593Smuzhiyun * Disable adaptive clock.
689*4882a593Smuzhiyun * PRI_A_CONFIG_JPEG_OB_TX_CONTROL_VAR
690*4882a593Smuzhiyun * PRI_B_CONFIG_JPEG_OB_TX_CONTROL_VAR
691*4882a593Smuzhiyun */
692*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(26, 160), 0x0A2E);
693*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(27, 160), 0x0A2E);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /*
696*4882a593Smuzhiyun * Configure Status in Status_before_length Format and enable header.
697*4882a593Smuzhiyun * PRI_B_CONFIG_JPEG_OB_TX_CONTROL_VAR
698*4882a593Smuzhiyun */
699*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(27, 144), 0x0CB4);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /*
702*4882a593Smuzhiyun * Enable JPEG in context B.
703*4882a593Smuzhiyun * PRI_B_CONFIG_JPEG_OB_TX_CONTROL_VAR
704*4882a593Smuzhiyun */
705*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(27, 142), 0x01);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun /* Disable Dac_TXLO. */
708*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x316C, 0x350F);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /* Set max slew rates. */
711*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x1E, 0x777);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun return ret;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /************************************************************************
717*4882a593Smuzhiyun * v4l2_subdev_core_ops
718*4882a593Smuzhiyun ***********************************************************************/
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
mt9t112_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)721*4882a593Smuzhiyun static int mt9t112_g_register(struct v4l2_subdev *sd,
722*4882a593Smuzhiyun struct v4l2_dbg_register *reg)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
725*4882a593Smuzhiyun int ret;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun reg->size = 2;
728*4882a593Smuzhiyun mt9t112_reg_read(ret, client, reg->reg);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun reg->val = (__u64)ret;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun return 0;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
mt9t112_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)735*4882a593Smuzhiyun static int mt9t112_s_register(struct v4l2_subdev *sd,
736*4882a593Smuzhiyun const struct v4l2_dbg_register *reg)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
739*4882a593Smuzhiyun int ret;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun mt9t112_reg_write(ret, client, reg->reg, reg->val);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun return ret;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun #endif
746*4882a593Smuzhiyun
mt9t112_power_on(struct mt9t112_priv * priv)747*4882a593Smuzhiyun static int mt9t112_power_on(struct mt9t112_priv *priv)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun int ret;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk);
752*4882a593Smuzhiyun if (ret)
753*4882a593Smuzhiyun return ret;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun if (priv->standby_gpio) {
756*4882a593Smuzhiyun gpiod_set_value(priv->standby_gpio, 0);
757*4882a593Smuzhiyun msleep(100);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun return 0;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
mt9t112_power_off(struct mt9t112_priv * priv)763*4882a593Smuzhiyun static int mt9t112_power_off(struct mt9t112_priv *priv)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
766*4882a593Smuzhiyun if (priv->standby_gpio) {
767*4882a593Smuzhiyun gpiod_set_value(priv->standby_gpio, 1);
768*4882a593Smuzhiyun msleep(100);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun return 0;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
mt9t112_s_power(struct v4l2_subdev * sd,int on)774*4882a593Smuzhiyun static int mt9t112_s_power(struct v4l2_subdev *sd, int on)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
777*4882a593Smuzhiyun struct mt9t112_priv *priv = to_mt9t112(client);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun return on ? mt9t112_power_on(priv) :
780*4882a593Smuzhiyun mt9t112_power_off(priv);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops mt9t112_subdev_core_ops = {
784*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
785*4882a593Smuzhiyun .g_register = mt9t112_g_register,
786*4882a593Smuzhiyun .s_register = mt9t112_s_register,
787*4882a593Smuzhiyun #endif
788*4882a593Smuzhiyun .s_power = mt9t112_s_power,
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /************************************************************************
792*4882a593Smuzhiyun * v4l2_subdev_video_ops
793*4882a593Smuzhiyun **********************************************************************/
mt9t112_s_stream(struct v4l2_subdev * sd,int enable)794*4882a593Smuzhiyun static int mt9t112_s_stream(struct v4l2_subdev *sd, int enable)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
797*4882a593Smuzhiyun struct mt9t112_priv *priv = to_mt9t112(client);
798*4882a593Smuzhiyun int ret = 0;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun if (!enable) {
801*4882a593Smuzhiyun /* FIXME
802*4882a593Smuzhiyun *
803*4882a593Smuzhiyun * If user selected large output size, and used it long time,
804*4882a593Smuzhiyun * mt9t112 camera will be very warm.
805*4882a593Smuzhiyun *
806*4882a593Smuzhiyun * But current driver can not stop mt9t112 camera.
807*4882a593Smuzhiyun * So, set small size here to solve this problem.
808*4882a593Smuzhiyun */
809*4882a593Smuzhiyun mt9t112_set_a_frame_size(client, VGA_WIDTH, VGA_HEIGHT);
810*4882a593Smuzhiyun return ret;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun if (!priv->init_done) {
814*4882a593Smuzhiyun u16 param = MT9T112_FLAG_PCLK_RISING_EDGE & priv->info->flags ?
815*4882a593Smuzhiyun 0x0001 : 0x0000;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun ECHECKER(ret, mt9t112_init_camera(client));
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /* Invert PCLK (Data sampled on falling edge of pixclk). */
820*4882a593Smuzhiyun mt9t112_reg_write(ret, client, 0x3C20, param);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun mdelay(5);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun priv->init_done = true;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(26, 7), priv->format->fmt);
828*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR(26, 9), priv->format->order);
829*4882a593Smuzhiyun mt9t112_mcu_write(ret, client, VAR8(1, 0), 0x06);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun mt9t112_set_a_frame_size(client, priv->frame.width, priv->frame.height);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun ECHECKER(ret, mt9t112_auto_focus_trigger(client));
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun dev_dbg(&client->dev, "format : %d\n", priv->format->code);
836*4882a593Smuzhiyun dev_dbg(&client->dev, "size : %d x %d\n",
837*4882a593Smuzhiyun priv->frame.width,
838*4882a593Smuzhiyun priv->frame.height);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun CLOCK_INFO(client, EXT_CLOCK);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun return ret;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
mt9t112_set_params(struct mt9t112_priv * priv,const struct v4l2_rect * rect,u32 code)845*4882a593Smuzhiyun static int mt9t112_set_params(struct mt9t112_priv *priv,
846*4882a593Smuzhiyun const struct v4l2_rect *rect,
847*4882a593Smuzhiyun u32 code)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun int i;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /*
852*4882a593Smuzhiyun * get color format
853*4882a593Smuzhiyun */
854*4882a593Smuzhiyun for (i = 0; i < priv->num_formats; i++)
855*4882a593Smuzhiyun if (mt9t112_cfmts[i].code == code)
856*4882a593Smuzhiyun break;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (i == priv->num_formats)
859*4882a593Smuzhiyun return -EINVAL;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun priv->frame = *rect;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun /*
864*4882a593Smuzhiyun * frame size check
865*4882a593Smuzhiyun */
866*4882a593Smuzhiyun v4l_bound_align_image(&priv->frame.width, 0, MAX_WIDTH, 0,
867*4882a593Smuzhiyun &priv->frame.height, 0, MAX_HEIGHT, 0, 0);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun priv->format = mt9t112_cfmts + i;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun return 0;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
mt9t112_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)874*4882a593Smuzhiyun static int mt9t112_get_selection(struct v4l2_subdev *sd,
875*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
876*4882a593Smuzhiyun struct v4l2_subdev_selection *sel)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
879*4882a593Smuzhiyun struct mt9t112_priv *priv = to_mt9t112(client);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE)
882*4882a593Smuzhiyun return -EINVAL;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun switch (sel->target) {
885*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP_BOUNDS:
886*4882a593Smuzhiyun sel->r.left = 0;
887*4882a593Smuzhiyun sel->r.top = 0;
888*4882a593Smuzhiyun sel->r.width = MAX_WIDTH;
889*4882a593Smuzhiyun sel->r.height = MAX_HEIGHT;
890*4882a593Smuzhiyun return 0;
891*4882a593Smuzhiyun case V4L2_SEL_TGT_CROP:
892*4882a593Smuzhiyun sel->r = priv->frame;
893*4882a593Smuzhiyun return 0;
894*4882a593Smuzhiyun default:
895*4882a593Smuzhiyun return -EINVAL;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
mt9t112_set_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)899*4882a593Smuzhiyun static int mt9t112_set_selection(struct v4l2_subdev *sd,
900*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
901*4882a593Smuzhiyun struct v4l2_subdev_selection *sel)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
904*4882a593Smuzhiyun struct mt9t112_priv *priv = to_mt9t112(client);
905*4882a593Smuzhiyun const struct v4l2_rect *rect = &sel->r;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE ||
908*4882a593Smuzhiyun sel->target != V4L2_SEL_TGT_CROP)
909*4882a593Smuzhiyun return -EINVAL;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun return mt9t112_set_params(priv, rect, priv->format->code);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
mt9t112_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)914*4882a593Smuzhiyun static int mt9t112_get_fmt(struct v4l2_subdev *sd,
915*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
916*4882a593Smuzhiyun struct v4l2_subdev_format *format)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf = &format->format;
919*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
920*4882a593Smuzhiyun struct mt9t112_priv *priv = to_mt9t112(client);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (format->pad)
923*4882a593Smuzhiyun return -EINVAL;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun mf->width = priv->frame.width;
926*4882a593Smuzhiyun mf->height = priv->frame.height;
927*4882a593Smuzhiyun mf->colorspace = priv->format->colorspace;
928*4882a593Smuzhiyun mf->code = priv->format->code;
929*4882a593Smuzhiyun mf->field = V4L2_FIELD_NONE;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun return 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
mt9t112_s_fmt(struct v4l2_subdev * sd,struct v4l2_mbus_framefmt * mf)934*4882a593Smuzhiyun static int mt9t112_s_fmt(struct v4l2_subdev *sd,
935*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
938*4882a593Smuzhiyun struct mt9t112_priv *priv = to_mt9t112(client);
939*4882a593Smuzhiyun struct v4l2_rect rect = {
940*4882a593Smuzhiyun .width = mf->width,
941*4882a593Smuzhiyun .height = mf->height,
942*4882a593Smuzhiyun .left = priv->frame.left,
943*4882a593Smuzhiyun .top = priv->frame.top,
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun int ret;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun ret = mt9t112_set_params(priv, &rect, mf->code);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun if (!ret)
950*4882a593Smuzhiyun mf->colorspace = priv->format->colorspace;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun return ret;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
mt9t112_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)955*4882a593Smuzhiyun static int mt9t112_set_fmt(struct v4l2_subdev *sd,
956*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
957*4882a593Smuzhiyun struct v4l2_subdev_format *format)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
960*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mf = &format->format;
961*4882a593Smuzhiyun struct mt9t112_priv *priv = to_mt9t112(client);
962*4882a593Smuzhiyun int i;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun if (format->pad)
965*4882a593Smuzhiyun return -EINVAL;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun for (i = 0; i < priv->num_formats; i++)
968*4882a593Smuzhiyun if (mt9t112_cfmts[i].code == mf->code)
969*4882a593Smuzhiyun break;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun if (i == priv->num_formats) {
972*4882a593Smuzhiyun mf->code = MEDIA_BUS_FMT_UYVY8_2X8;
973*4882a593Smuzhiyun mf->colorspace = V4L2_COLORSPACE_JPEG;
974*4882a593Smuzhiyun } else {
975*4882a593Smuzhiyun mf->colorspace = mt9t112_cfmts[i].colorspace;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun v4l_bound_align_image(&mf->width, 0, MAX_WIDTH, 0,
979*4882a593Smuzhiyun &mf->height, 0, MAX_HEIGHT, 0, 0);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun mf->field = V4L2_FIELD_NONE;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_ACTIVE)
984*4882a593Smuzhiyun return mt9t112_s_fmt(sd, mf);
985*4882a593Smuzhiyun cfg->try_fmt = *mf;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun return 0;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
mt9t112_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)990*4882a593Smuzhiyun static int mt9t112_enum_mbus_code(struct v4l2_subdev *sd,
991*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
992*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
995*4882a593Smuzhiyun struct mt9t112_priv *priv = to_mt9t112(client);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun if (code->pad || code->index >= priv->num_formats)
998*4882a593Smuzhiyun return -EINVAL;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun code->code = mt9t112_cfmts[code->index].code;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun return 0;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops mt9t112_subdev_video_ops = {
1006*4882a593Smuzhiyun .s_stream = mt9t112_s_stream,
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops mt9t112_subdev_pad_ops = {
1010*4882a593Smuzhiyun .enum_mbus_code = mt9t112_enum_mbus_code,
1011*4882a593Smuzhiyun .get_selection = mt9t112_get_selection,
1012*4882a593Smuzhiyun .set_selection = mt9t112_set_selection,
1013*4882a593Smuzhiyun .get_fmt = mt9t112_get_fmt,
1014*4882a593Smuzhiyun .set_fmt = mt9t112_set_fmt,
1015*4882a593Smuzhiyun };
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun /************************************************************************
1018*4882a593Smuzhiyun * i2c driver
1019*4882a593Smuzhiyun ***********************************************************************/
1020*4882a593Smuzhiyun static const struct v4l2_subdev_ops mt9t112_subdev_ops = {
1021*4882a593Smuzhiyun .core = &mt9t112_subdev_core_ops,
1022*4882a593Smuzhiyun .video = &mt9t112_subdev_video_ops,
1023*4882a593Smuzhiyun .pad = &mt9t112_subdev_pad_ops,
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun
mt9t112_camera_probe(struct i2c_client * client)1026*4882a593Smuzhiyun static int mt9t112_camera_probe(struct i2c_client *client)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun struct mt9t112_priv *priv = to_mt9t112(client);
1029*4882a593Smuzhiyun const char *devname;
1030*4882a593Smuzhiyun int chipid;
1031*4882a593Smuzhiyun int ret;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun ret = mt9t112_s_power(&priv->subdev, 1);
1034*4882a593Smuzhiyun if (ret < 0)
1035*4882a593Smuzhiyun return ret;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun /* Check and show chip ID. */
1038*4882a593Smuzhiyun mt9t112_reg_read(chipid, client, 0x0000);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun switch (chipid) {
1041*4882a593Smuzhiyun case 0x2680:
1042*4882a593Smuzhiyun devname = "mt9t111";
1043*4882a593Smuzhiyun priv->num_formats = 1;
1044*4882a593Smuzhiyun break;
1045*4882a593Smuzhiyun case 0x2682:
1046*4882a593Smuzhiyun devname = "mt9t112";
1047*4882a593Smuzhiyun priv->num_formats = ARRAY_SIZE(mt9t112_cfmts);
1048*4882a593Smuzhiyun break;
1049*4882a593Smuzhiyun default:
1050*4882a593Smuzhiyun dev_err(&client->dev, "Product ID error %04x\n", chipid);
1051*4882a593Smuzhiyun ret = -ENODEV;
1052*4882a593Smuzhiyun goto done;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun dev_info(&client->dev, "%s chip ID %04x\n", devname, chipid);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun done:
1058*4882a593Smuzhiyun mt9t112_s_power(&priv->subdev, 0);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun return ret;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
mt9t112_probe(struct i2c_client * client,const struct i2c_device_id * did)1063*4882a593Smuzhiyun static int mt9t112_probe(struct i2c_client *client,
1064*4882a593Smuzhiyun const struct i2c_device_id *did)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun struct mt9t112_priv *priv;
1067*4882a593Smuzhiyun int ret;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun if (!client->dev.platform_data) {
1070*4882a593Smuzhiyun dev_err(&client->dev, "mt9t112: missing platform data!\n");
1071*4882a593Smuzhiyun return -EINVAL;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun priv = devm_kzalloc(&client->dev, sizeof(*priv), GFP_KERNEL);
1075*4882a593Smuzhiyun if (!priv)
1076*4882a593Smuzhiyun return -ENOMEM;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun priv->info = client->dev.platform_data;
1079*4882a593Smuzhiyun priv->init_done = false;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun v4l2_i2c_subdev_init(&priv->subdev, client, &mt9t112_subdev_ops);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun priv->clk = devm_clk_get(&client->dev, "extclk");
1084*4882a593Smuzhiyun if (PTR_ERR(priv->clk) == -ENOENT) {
1085*4882a593Smuzhiyun priv->clk = NULL;
1086*4882a593Smuzhiyun } else if (IS_ERR(priv->clk)) {
1087*4882a593Smuzhiyun dev_err(&client->dev, "Unable to get clock \"extclk\"\n");
1088*4882a593Smuzhiyun return PTR_ERR(priv->clk);
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun priv->standby_gpio = devm_gpiod_get_optional(&client->dev, "standby",
1092*4882a593Smuzhiyun GPIOD_OUT_HIGH);
1093*4882a593Smuzhiyun if (IS_ERR(priv->standby_gpio)) {
1094*4882a593Smuzhiyun dev_err(&client->dev, "Unable to get gpio \"standby\"\n");
1095*4882a593Smuzhiyun return PTR_ERR(priv->standby_gpio);
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun ret = mt9t112_camera_probe(client);
1099*4882a593Smuzhiyun if (ret)
1100*4882a593Smuzhiyun return ret;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun return v4l2_async_register_subdev(&priv->subdev);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
mt9t112_remove(struct i2c_client * client)1105*4882a593Smuzhiyun static int mt9t112_remove(struct i2c_client *client)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun struct mt9t112_priv *priv = to_mt9t112(client);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
1110*4882a593Smuzhiyun v4l2_async_unregister_subdev(&priv->subdev);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun return 0;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun static const struct i2c_device_id mt9t112_id[] = {
1116*4882a593Smuzhiyun { "mt9t112", 0 },
1117*4882a593Smuzhiyun { }
1118*4882a593Smuzhiyun };
1119*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, mt9t112_id);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun static struct i2c_driver mt9t112_i2c_driver = {
1122*4882a593Smuzhiyun .driver = {
1123*4882a593Smuzhiyun .name = "mt9t112",
1124*4882a593Smuzhiyun },
1125*4882a593Smuzhiyun .probe = mt9t112_probe,
1126*4882a593Smuzhiyun .remove = mt9t112_remove,
1127*4882a593Smuzhiyun .id_table = mt9t112_id,
1128*4882a593Smuzhiyun };
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun module_i2c_driver(mt9t112_i2c_driver);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun MODULE_DESCRIPTION("V4L2 driver for MT9T111/MT9T112 camera sensor");
1133*4882a593Smuzhiyun MODULE_AUTHOR("Kuninori Morimoto");
1134*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1135