xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/mt9t001.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for MT9T001 CMOS Image Sensor from Aptina (Micron)
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010-2011, Laurent Pinchart <laurent.pinchart@ideasonboard.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on the MT9M001 driver,
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/log2.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/videodev2.h>
19*4882a593Smuzhiyun #include <linux/v4l2-mediabus.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <media/i2c/mt9t001.h>
22*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
23*4882a593Smuzhiyun #include <media/v4l2-device.h>
24*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define MT9T001_PIXEL_ARRAY_HEIGHT			1568
27*4882a593Smuzhiyun #define MT9T001_PIXEL_ARRAY_WIDTH			2112
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define MT9T001_CHIP_VERSION				0x00
30*4882a593Smuzhiyun #define		MT9T001_CHIP_ID				0x1621
31*4882a593Smuzhiyun #define MT9T001_ROW_START				0x01
32*4882a593Smuzhiyun #define		MT9T001_ROW_START_MIN			0
33*4882a593Smuzhiyun #define		MT9T001_ROW_START_DEF			20
34*4882a593Smuzhiyun #define		MT9T001_ROW_START_MAX			1534
35*4882a593Smuzhiyun #define MT9T001_COLUMN_START				0x02
36*4882a593Smuzhiyun #define		MT9T001_COLUMN_START_MIN		0
37*4882a593Smuzhiyun #define		MT9T001_COLUMN_START_DEF		32
38*4882a593Smuzhiyun #define		MT9T001_COLUMN_START_MAX		2046
39*4882a593Smuzhiyun #define MT9T001_WINDOW_HEIGHT				0x03
40*4882a593Smuzhiyun #define		MT9T001_WINDOW_HEIGHT_MIN		1
41*4882a593Smuzhiyun #define		MT9T001_WINDOW_HEIGHT_DEF		1535
42*4882a593Smuzhiyun #define		MT9T001_WINDOW_HEIGHT_MAX		1567
43*4882a593Smuzhiyun #define MT9T001_WINDOW_WIDTH				0x04
44*4882a593Smuzhiyun #define		MT9T001_WINDOW_WIDTH_MIN		1
45*4882a593Smuzhiyun #define		MT9T001_WINDOW_WIDTH_DEF		2047
46*4882a593Smuzhiyun #define		MT9T001_WINDOW_WIDTH_MAX		2111
47*4882a593Smuzhiyun #define MT9T001_HORIZONTAL_BLANKING			0x05
48*4882a593Smuzhiyun #define		MT9T001_HORIZONTAL_BLANKING_MIN		21
49*4882a593Smuzhiyun #define		MT9T001_HORIZONTAL_BLANKING_MAX		1023
50*4882a593Smuzhiyun #define MT9T001_VERTICAL_BLANKING			0x06
51*4882a593Smuzhiyun #define		MT9T001_VERTICAL_BLANKING_MIN		3
52*4882a593Smuzhiyun #define		MT9T001_VERTICAL_BLANKING_MAX		1023
53*4882a593Smuzhiyun #define MT9T001_OUTPUT_CONTROL				0x07
54*4882a593Smuzhiyun #define		MT9T001_OUTPUT_CONTROL_SYNC		(1 << 0)
55*4882a593Smuzhiyun #define		MT9T001_OUTPUT_CONTROL_CHIP_ENABLE	(1 << 1)
56*4882a593Smuzhiyun #define		MT9T001_OUTPUT_CONTROL_TEST_DATA	(1 << 6)
57*4882a593Smuzhiyun #define		MT9T001_OUTPUT_CONTROL_DEF		0x0002
58*4882a593Smuzhiyun #define MT9T001_SHUTTER_WIDTH_HIGH			0x08
59*4882a593Smuzhiyun #define MT9T001_SHUTTER_WIDTH_LOW			0x09
60*4882a593Smuzhiyun #define		MT9T001_SHUTTER_WIDTH_MIN		1
61*4882a593Smuzhiyun #define		MT9T001_SHUTTER_WIDTH_DEF		1561
62*4882a593Smuzhiyun #define		MT9T001_SHUTTER_WIDTH_MAX		(1024 * 1024)
63*4882a593Smuzhiyun #define MT9T001_PIXEL_CLOCK				0x0a
64*4882a593Smuzhiyun #define		MT9T001_PIXEL_CLOCK_INVERT		(1 << 15)
65*4882a593Smuzhiyun #define		MT9T001_PIXEL_CLOCK_SHIFT_MASK		(7 << 8)
66*4882a593Smuzhiyun #define		MT9T001_PIXEL_CLOCK_SHIFT_SHIFT		8
67*4882a593Smuzhiyun #define		MT9T001_PIXEL_CLOCK_DIVIDE_MASK		(0x7f << 0)
68*4882a593Smuzhiyun #define MT9T001_FRAME_RESTART				0x0b
69*4882a593Smuzhiyun #define MT9T001_SHUTTER_DELAY				0x0c
70*4882a593Smuzhiyun #define		MT9T001_SHUTTER_DELAY_MAX		2047
71*4882a593Smuzhiyun #define MT9T001_RESET					0x0d
72*4882a593Smuzhiyun #define MT9T001_READ_MODE1				0x1e
73*4882a593Smuzhiyun #define		MT9T001_READ_MODE_SNAPSHOT		(1 << 8)
74*4882a593Smuzhiyun #define		MT9T001_READ_MODE_STROBE_ENABLE		(1 << 9)
75*4882a593Smuzhiyun #define		MT9T001_READ_MODE_STROBE_WIDTH		(1 << 10)
76*4882a593Smuzhiyun #define		MT9T001_READ_MODE_STROBE_OVERRIDE	(1 << 11)
77*4882a593Smuzhiyun #define MT9T001_READ_MODE2				0x20
78*4882a593Smuzhiyun #define		MT9T001_READ_MODE_BAD_FRAMES		(1 << 0)
79*4882a593Smuzhiyun #define		MT9T001_READ_MODE_LINE_VALID_CONTINUOUS	(1 << 9)
80*4882a593Smuzhiyun #define		MT9T001_READ_MODE_LINE_VALID_FRAME	(1 << 10)
81*4882a593Smuzhiyun #define MT9T001_READ_MODE3				0x21
82*4882a593Smuzhiyun #define		MT9T001_READ_MODE_GLOBAL_RESET		(1 << 0)
83*4882a593Smuzhiyun #define		MT9T001_READ_MODE_GHST_CTL		(1 << 1)
84*4882a593Smuzhiyun #define MT9T001_ROW_ADDRESS_MODE			0x22
85*4882a593Smuzhiyun #define		MT9T001_ROW_SKIP_MASK			(7 << 0)
86*4882a593Smuzhiyun #define		MT9T001_ROW_BIN_MASK			(3 << 3)
87*4882a593Smuzhiyun #define		MT9T001_ROW_BIN_SHIFT			3
88*4882a593Smuzhiyun #define MT9T001_COLUMN_ADDRESS_MODE			0x23
89*4882a593Smuzhiyun #define		MT9T001_COLUMN_SKIP_MASK		(7 << 0)
90*4882a593Smuzhiyun #define		MT9T001_COLUMN_BIN_MASK			(3 << 3)
91*4882a593Smuzhiyun #define		MT9T001_COLUMN_BIN_SHIFT		3
92*4882a593Smuzhiyun #define MT9T001_GREEN1_GAIN				0x2b
93*4882a593Smuzhiyun #define MT9T001_BLUE_GAIN				0x2c
94*4882a593Smuzhiyun #define MT9T001_RED_GAIN				0x2d
95*4882a593Smuzhiyun #define MT9T001_GREEN2_GAIN				0x2e
96*4882a593Smuzhiyun #define MT9T001_TEST_DATA				0x32
97*4882a593Smuzhiyun #define MT9T001_GLOBAL_GAIN				0x35
98*4882a593Smuzhiyun #define		MT9T001_GLOBAL_GAIN_MIN			8
99*4882a593Smuzhiyun #define		MT9T001_GLOBAL_GAIN_MAX			1024
100*4882a593Smuzhiyun #define MT9T001_BLACK_LEVEL				0x49
101*4882a593Smuzhiyun #define MT9T001_ROW_BLACK_DEFAULT_OFFSET		0x4b
102*4882a593Smuzhiyun #define MT9T001_BLC_DELTA_THRESHOLDS			0x5d
103*4882a593Smuzhiyun #define MT9T001_CAL_THRESHOLDS				0x5f
104*4882a593Smuzhiyun #define MT9T001_GREEN1_OFFSET				0x60
105*4882a593Smuzhiyun #define MT9T001_GREEN2_OFFSET				0x61
106*4882a593Smuzhiyun #define MT9T001_BLACK_LEVEL_CALIBRATION			0x62
107*4882a593Smuzhiyun #define		MT9T001_BLACK_LEVEL_OVERRIDE		(1 << 0)
108*4882a593Smuzhiyun #define		MT9T001_BLACK_LEVEL_DISABLE_OFFSET	(1 << 1)
109*4882a593Smuzhiyun #define		MT9T001_BLACK_LEVEL_RECALCULATE		(1 << 12)
110*4882a593Smuzhiyun #define		MT9T001_BLACK_LEVEL_LOCK_RED_BLUE	(1 << 13)
111*4882a593Smuzhiyun #define		MT9T001_BLACK_LEVEL_LOCK_GREEN		(1 << 14)
112*4882a593Smuzhiyun #define MT9T001_RED_OFFSET				0x63
113*4882a593Smuzhiyun #define MT9T001_BLUE_OFFSET				0x64
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun struct mt9t001 {
116*4882a593Smuzhiyun 	struct v4l2_subdev subdev;
117*4882a593Smuzhiyun 	struct media_pad pad;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	struct clk *clk;
120*4882a593Smuzhiyun 	struct regulator_bulk_data regulators[2];
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	struct mutex power_lock; /* lock to protect power_count */
123*4882a593Smuzhiyun 	int power_count;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt format;
126*4882a593Smuzhiyun 	struct v4l2_rect crop;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	struct v4l2_ctrl_handler ctrls;
129*4882a593Smuzhiyun 	struct v4l2_ctrl *gains[4];
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	u16 output_control;
132*4882a593Smuzhiyun 	u16 black_level;
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
to_mt9t001(struct v4l2_subdev * sd)135*4882a593Smuzhiyun static inline struct mt9t001 *to_mt9t001(struct v4l2_subdev *sd)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	return container_of(sd, struct mt9t001, subdev);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
mt9t001_read(struct i2c_client * client,u8 reg)140*4882a593Smuzhiyun static int mt9t001_read(struct i2c_client *client, u8 reg)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	return i2c_smbus_read_word_swapped(client, reg);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
mt9t001_write(struct i2c_client * client,u8 reg,u16 data)145*4882a593Smuzhiyun static int mt9t001_write(struct i2c_client *client, u8 reg, u16 data)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	return i2c_smbus_write_word_swapped(client, reg, data);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
mt9t001_set_output_control(struct mt9t001 * mt9t001,u16 clear,u16 set)150*4882a593Smuzhiyun static int mt9t001_set_output_control(struct mt9t001 *mt9t001, u16 clear,
151*4882a593Smuzhiyun 				      u16 set)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9t001->subdev);
154*4882a593Smuzhiyun 	u16 value = (mt9t001->output_control & ~clear) | set;
155*4882a593Smuzhiyun 	int ret;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (value == mt9t001->output_control)
158*4882a593Smuzhiyun 		return 0;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	ret = mt9t001_write(client, MT9T001_OUTPUT_CONTROL, value);
161*4882a593Smuzhiyun 	if (ret < 0)
162*4882a593Smuzhiyun 		return ret;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	mt9t001->output_control = value;
165*4882a593Smuzhiyun 	return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
mt9t001_reset(struct mt9t001 * mt9t001)168*4882a593Smuzhiyun static int mt9t001_reset(struct mt9t001 *mt9t001)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9t001->subdev);
171*4882a593Smuzhiyun 	int ret;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* Reset the chip and stop data read out */
174*4882a593Smuzhiyun 	ret = mt9t001_write(client, MT9T001_RESET, 1);
175*4882a593Smuzhiyun 	if (ret < 0)
176*4882a593Smuzhiyun 		return ret;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	ret = mt9t001_write(client, MT9T001_RESET, 0);
179*4882a593Smuzhiyun 	if (ret < 0)
180*4882a593Smuzhiyun 		return ret;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	mt9t001->output_control = MT9T001_OUTPUT_CONTROL_DEF;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	return mt9t001_set_output_control(mt9t001,
185*4882a593Smuzhiyun 					  MT9T001_OUTPUT_CONTROL_CHIP_ENABLE,
186*4882a593Smuzhiyun 					  0);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
mt9t001_power_on(struct mt9t001 * mt9t001)189*4882a593Smuzhiyun static int mt9t001_power_on(struct mt9t001 *mt9t001)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	int ret;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Bring up the supplies */
194*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(mt9t001->regulators),
195*4882a593Smuzhiyun 				   mt9t001->regulators);
196*4882a593Smuzhiyun 	if (ret < 0)
197*4882a593Smuzhiyun 		return ret;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* Enable clock */
200*4882a593Smuzhiyun 	ret = clk_prepare_enable(mt9t001->clk);
201*4882a593Smuzhiyun 	if (ret < 0)
202*4882a593Smuzhiyun 		regulator_bulk_disable(ARRAY_SIZE(mt9t001->regulators),
203*4882a593Smuzhiyun 				       mt9t001->regulators);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return ret;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
mt9t001_power_off(struct mt9t001 * mt9t001)208*4882a593Smuzhiyun static void mt9t001_power_off(struct mt9t001 *mt9t001)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(mt9t001->regulators),
211*4882a593Smuzhiyun 			       mt9t001->regulators);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	clk_disable_unprepare(mt9t001->clk);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
__mt9t001_set_power(struct mt9t001 * mt9t001,bool on)216*4882a593Smuzhiyun static int __mt9t001_set_power(struct mt9t001 *mt9t001, bool on)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9t001->subdev);
219*4882a593Smuzhiyun 	int ret;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (!on) {
222*4882a593Smuzhiyun 		mt9t001_power_off(mt9t001);
223*4882a593Smuzhiyun 		return 0;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	ret = mt9t001_power_on(mt9t001);
227*4882a593Smuzhiyun 	if (ret < 0)
228*4882a593Smuzhiyun 		return ret;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	ret = mt9t001_reset(mt9t001);
231*4882a593Smuzhiyun 	if (ret < 0) {
232*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed to reset the camera\n");
233*4882a593Smuzhiyun 		goto e_power;
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_setup(&mt9t001->ctrls);
237*4882a593Smuzhiyun 	if (ret < 0) {
238*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed to set up control handlers\n");
239*4882a593Smuzhiyun 		goto e_power;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	return 0;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun e_power:
245*4882a593Smuzhiyun 	mt9t001_power_off(mt9t001);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return ret;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
251*4882a593Smuzhiyun  * V4L2 subdev video operations
252*4882a593Smuzhiyun  */
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun static struct v4l2_mbus_framefmt *
__mt9t001_get_pad_format(struct mt9t001 * mt9t001,struct v4l2_subdev_pad_config * cfg,unsigned int pad,enum v4l2_subdev_format_whence which)255*4882a593Smuzhiyun __mt9t001_get_pad_format(struct mt9t001 *mt9t001, struct v4l2_subdev_pad_config *cfg,
256*4882a593Smuzhiyun 			 unsigned int pad, enum v4l2_subdev_format_whence which)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	switch (which) {
259*4882a593Smuzhiyun 	case V4L2_SUBDEV_FORMAT_TRY:
260*4882a593Smuzhiyun 		return v4l2_subdev_get_try_format(&mt9t001->subdev, cfg, pad);
261*4882a593Smuzhiyun 	case V4L2_SUBDEV_FORMAT_ACTIVE:
262*4882a593Smuzhiyun 		return &mt9t001->format;
263*4882a593Smuzhiyun 	default:
264*4882a593Smuzhiyun 		return NULL;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static struct v4l2_rect *
__mt9t001_get_pad_crop(struct mt9t001 * mt9t001,struct v4l2_subdev_pad_config * cfg,unsigned int pad,enum v4l2_subdev_format_whence which)269*4882a593Smuzhiyun __mt9t001_get_pad_crop(struct mt9t001 *mt9t001, struct v4l2_subdev_pad_config *cfg,
270*4882a593Smuzhiyun 		       unsigned int pad, enum v4l2_subdev_format_whence which)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	switch (which) {
273*4882a593Smuzhiyun 	case V4L2_SUBDEV_FORMAT_TRY:
274*4882a593Smuzhiyun 		return v4l2_subdev_get_try_crop(&mt9t001->subdev, cfg, pad);
275*4882a593Smuzhiyun 	case V4L2_SUBDEV_FORMAT_ACTIVE:
276*4882a593Smuzhiyun 		return &mt9t001->crop;
277*4882a593Smuzhiyun 	default:
278*4882a593Smuzhiyun 		return NULL;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
mt9t001_s_stream(struct v4l2_subdev * subdev,int enable)282*4882a593Smuzhiyun static int mt9t001_s_stream(struct v4l2_subdev *subdev, int enable)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	const u16 mode = MT9T001_OUTPUT_CONTROL_CHIP_ENABLE;
285*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(subdev);
286*4882a593Smuzhiyun 	struct mt9t001_platform_data *pdata = client->dev.platform_data;
287*4882a593Smuzhiyun 	struct mt9t001 *mt9t001 = to_mt9t001(subdev);
288*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *format = &mt9t001->format;
289*4882a593Smuzhiyun 	struct v4l2_rect *crop = &mt9t001->crop;
290*4882a593Smuzhiyun 	unsigned int hratio;
291*4882a593Smuzhiyun 	unsigned int vratio;
292*4882a593Smuzhiyun 	int ret;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	if (!enable)
295*4882a593Smuzhiyun 		return mt9t001_set_output_control(mt9t001, mode, 0);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* Configure the pixel clock polarity */
298*4882a593Smuzhiyun 	if (pdata->clk_pol) {
299*4882a593Smuzhiyun 		ret  = mt9t001_write(client, MT9T001_PIXEL_CLOCK,
300*4882a593Smuzhiyun 				     MT9T001_PIXEL_CLOCK_INVERT);
301*4882a593Smuzhiyun 		if (ret < 0)
302*4882a593Smuzhiyun 			return ret;
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* Configure the window size and row/column bin */
306*4882a593Smuzhiyun 	hratio = DIV_ROUND_CLOSEST(crop->width, format->width);
307*4882a593Smuzhiyun 	vratio = DIV_ROUND_CLOSEST(crop->height, format->height);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	ret = mt9t001_write(client, MT9T001_ROW_ADDRESS_MODE, hratio - 1);
310*4882a593Smuzhiyun 	if (ret < 0)
311*4882a593Smuzhiyun 		return ret;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	ret = mt9t001_write(client, MT9T001_COLUMN_ADDRESS_MODE, vratio - 1);
314*4882a593Smuzhiyun 	if (ret < 0)
315*4882a593Smuzhiyun 		return ret;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	ret = mt9t001_write(client, MT9T001_COLUMN_START, crop->left);
318*4882a593Smuzhiyun 	if (ret < 0)
319*4882a593Smuzhiyun 		return ret;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	ret = mt9t001_write(client, MT9T001_ROW_START, crop->top);
322*4882a593Smuzhiyun 	if (ret < 0)
323*4882a593Smuzhiyun 		return ret;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	ret = mt9t001_write(client, MT9T001_WINDOW_WIDTH, crop->width - 1);
326*4882a593Smuzhiyun 	if (ret < 0)
327*4882a593Smuzhiyun 		return ret;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	ret = mt9t001_write(client, MT9T001_WINDOW_HEIGHT, crop->height - 1);
330*4882a593Smuzhiyun 	if (ret < 0)
331*4882a593Smuzhiyun 		return ret;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* Switch to master "normal" mode */
334*4882a593Smuzhiyun 	return mt9t001_set_output_control(mt9t001, 0, mode);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
mt9t001_enum_mbus_code(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)337*4882a593Smuzhiyun static int mt9t001_enum_mbus_code(struct v4l2_subdev *subdev,
338*4882a593Smuzhiyun 				  struct v4l2_subdev_pad_config *cfg,
339*4882a593Smuzhiyun 				  struct v4l2_subdev_mbus_code_enum *code)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	if (code->index > 0)
342*4882a593Smuzhiyun 		return -EINVAL;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	code->code = MEDIA_BUS_FMT_SGRBG10_1X10;
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
mt9t001_enum_frame_size(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)348*4882a593Smuzhiyun static int mt9t001_enum_frame_size(struct v4l2_subdev *subdev,
349*4882a593Smuzhiyun 				   struct v4l2_subdev_pad_config *cfg,
350*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_size_enum *fse)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	if (fse->index >= 8 || fse->code != MEDIA_BUS_FMT_SGRBG10_1X10)
353*4882a593Smuzhiyun 		return -EINVAL;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	fse->min_width = (MT9T001_WINDOW_WIDTH_DEF + 1) / fse->index;
356*4882a593Smuzhiyun 	fse->max_width = fse->min_width;
357*4882a593Smuzhiyun 	fse->min_height = (MT9T001_WINDOW_HEIGHT_DEF + 1) / fse->index;
358*4882a593Smuzhiyun 	fse->max_height = fse->min_height;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
mt9t001_get_format(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)363*4882a593Smuzhiyun static int mt9t001_get_format(struct v4l2_subdev *subdev,
364*4882a593Smuzhiyun 			      struct v4l2_subdev_pad_config *cfg,
365*4882a593Smuzhiyun 			      struct v4l2_subdev_format *format)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	struct mt9t001 *mt9t001 = to_mt9t001(subdev);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	format->format = *__mt9t001_get_pad_format(mt9t001, cfg, format->pad,
370*4882a593Smuzhiyun 						   format->which);
371*4882a593Smuzhiyun 	return 0;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
mt9t001_set_format(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)374*4882a593Smuzhiyun static int mt9t001_set_format(struct v4l2_subdev *subdev,
375*4882a593Smuzhiyun 			      struct v4l2_subdev_pad_config *cfg,
376*4882a593Smuzhiyun 			      struct v4l2_subdev_format *format)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	struct mt9t001 *mt9t001 = to_mt9t001(subdev);
379*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *__format;
380*4882a593Smuzhiyun 	struct v4l2_rect *__crop;
381*4882a593Smuzhiyun 	unsigned int width;
382*4882a593Smuzhiyun 	unsigned int height;
383*4882a593Smuzhiyun 	unsigned int hratio;
384*4882a593Smuzhiyun 	unsigned int vratio;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	__crop = __mt9t001_get_pad_crop(mt9t001, cfg, format->pad,
387*4882a593Smuzhiyun 					format->which);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/* Clamp the width and height to avoid dividing by zero. */
390*4882a593Smuzhiyun 	width = clamp_t(unsigned int, ALIGN(format->format.width, 2),
391*4882a593Smuzhiyun 			max_t(unsigned int, __crop->width / 8,
392*4882a593Smuzhiyun 			      MT9T001_WINDOW_HEIGHT_MIN + 1),
393*4882a593Smuzhiyun 			__crop->width);
394*4882a593Smuzhiyun 	height = clamp_t(unsigned int, ALIGN(format->format.height, 2),
395*4882a593Smuzhiyun 			 max_t(unsigned int, __crop->height / 8,
396*4882a593Smuzhiyun 			       MT9T001_WINDOW_HEIGHT_MIN + 1),
397*4882a593Smuzhiyun 			 __crop->height);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	hratio = DIV_ROUND_CLOSEST(__crop->width, width);
400*4882a593Smuzhiyun 	vratio = DIV_ROUND_CLOSEST(__crop->height, height);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	__format = __mt9t001_get_pad_format(mt9t001, cfg, format->pad,
403*4882a593Smuzhiyun 					    format->which);
404*4882a593Smuzhiyun 	__format->width = __crop->width / hratio;
405*4882a593Smuzhiyun 	__format->height = __crop->height / vratio;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	format->format = *__format;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	return 0;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
mt9t001_get_selection(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)412*4882a593Smuzhiyun static int mt9t001_get_selection(struct v4l2_subdev *subdev,
413*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
414*4882a593Smuzhiyun 				 struct v4l2_subdev_selection *sel)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	struct mt9t001 *mt9t001 = to_mt9t001(subdev);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	if (sel->target != V4L2_SEL_TGT_CROP)
419*4882a593Smuzhiyun 		return -EINVAL;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	sel->r = *__mt9t001_get_pad_crop(mt9t001, cfg, sel->pad, sel->which);
422*4882a593Smuzhiyun 	return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
mt9t001_set_selection(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)425*4882a593Smuzhiyun static int mt9t001_set_selection(struct v4l2_subdev *subdev,
426*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
427*4882a593Smuzhiyun 				 struct v4l2_subdev_selection *sel)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	struct mt9t001 *mt9t001 = to_mt9t001(subdev);
430*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *__format;
431*4882a593Smuzhiyun 	struct v4l2_rect *__crop;
432*4882a593Smuzhiyun 	struct v4l2_rect rect;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	if (sel->target != V4L2_SEL_TGT_CROP)
435*4882a593Smuzhiyun 		return -EINVAL;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* Clamp the crop rectangle boundaries and align them to a multiple of 2
438*4882a593Smuzhiyun 	 * pixels.
439*4882a593Smuzhiyun 	 */
440*4882a593Smuzhiyun 	rect.left = clamp(ALIGN(sel->r.left, 2),
441*4882a593Smuzhiyun 			  MT9T001_COLUMN_START_MIN,
442*4882a593Smuzhiyun 			  MT9T001_COLUMN_START_MAX);
443*4882a593Smuzhiyun 	rect.top = clamp(ALIGN(sel->r.top, 2),
444*4882a593Smuzhiyun 			 MT9T001_ROW_START_MIN,
445*4882a593Smuzhiyun 			 MT9T001_ROW_START_MAX);
446*4882a593Smuzhiyun 	rect.width = clamp_t(unsigned int, ALIGN(sel->r.width, 2),
447*4882a593Smuzhiyun 			     MT9T001_WINDOW_WIDTH_MIN + 1,
448*4882a593Smuzhiyun 			     MT9T001_WINDOW_WIDTH_MAX + 1);
449*4882a593Smuzhiyun 	rect.height = clamp_t(unsigned int, ALIGN(sel->r.height, 2),
450*4882a593Smuzhiyun 			      MT9T001_WINDOW_HEIGHT_MIN + 1,
451*4882a593Smuzhiyun 			      MT9T001_WINDOW_HEIGHT_MAX + 1);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	rect.width = min_t(unsigned int, rect.width,
454*4882a593Smuzhiyun 			   MT9T001_PIXEL_ARRAY_WIDTH - rect.left);
455*4882a593Smuzhiyun 	rect.height = min_t(unsigned int, rect.height,
456*4882a593Smuzhiyun 			    MT9T001_PIXEL_ARRAY_HEIGHT - rect.top);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	__crop = __mt9t001_get_pad_crop(mt9t001, cfg, sel->pad, sel->which);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	if (rect.width != __crop->width || rect.height != __crop->height) {
461*4882a593Smuzhiyun 		/* Reset the output image size if the crop rectangle size has
462*4882a593Smuzhiyun 		 * been modified.
463*4882a593Smuzhiyun 		 */
464*4882a593Smuzhiyun 		__format = __mt9t001_get_pad_format(mt9t001, cfg, sel->pad,
465*4882a593Smuzhiyun 						    sel->which);
466*4882a593Smuzhiyun 		__format->width = rect.width;
467*4882a593Smuzhiyun 		__format->height = rect.height;
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	*__crop = rect;
471*4882a593Smuzhiyun 	sel->r = rect;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
477*4882a593Smuzhiyun  * V4L2 subdev control operations
478*4882a593Smuzhiyun  */
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun #define V4L2_CID_TEST_PATTERN_COLOR	(V4L2_CID_USER_BASE | 0x1001)
481*4882a593Smuzhiyun #define V4L2_CID_BLACK_LEVEL_AUTO	(V4L2_CID_USER_BASE | 0x1002)
482*4882a593Smuzhiyun #define V4L2_CID_BLACK_LEVEL_OFFSET	(V4L2_CID_USER_BASE | 0x1003)
483*4882a593Smuzhiyun #define V4L2_CID_BLACK_LEVEL_CALIBRATE	(V4L2_CID_USER_BASE | 0x1004)
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun #define V4L2_CID_GAIN_RED		(V4L2_CTRL_CLASS_CAMERA | 0x1001)
486*4882a593Smuzhiyun #define V4L2_CID_GAIN_GREEN_RED		(V4L2_CTRL_CLASS_CAMERA | 0x1002)
487*4882a593Smuzhiyun #define V4L2_CID_GAIN_GREEN_BLUE	(V4L2_CTRL_CLASS_CAMERA | 0x1003)
488*4882a593Smuzhiyun #define V4L2_CID_GAIN_BLUE		(V4L2_CTRL_CLASS_CAMERA | 0x1004)
489*4882a593Smuzhiyun 
mt9t001_gain_value(s32 * gain)490*4882a593Smuzhiyun static u16 mt9t001_gain_value(s32 *gain)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	/* Gain is controlled by 2 analog stages and a digital stage. Valid
493*4882a593Smuzhiyun 	 * values for the 3 stages are
494*4882a593Smuzhiyun 	 *
495*4882a593Smuzhiyun 	 * Stage		Min	Max	Step
496*4882a593Smuzhiyun 	 * ------------------------------------------
497*4882a593Smuzhiyun 	 * First analog stage	x1	x2	1
498*4882a593Smuzhiyun 	 * Second analog stage	x1	x4	0.125
499*4882a593Smuzhiyun 	 * Digital stage	x1	x16	0.125
500*4882a593Smuzhiyun 	 *
501*4882a593Smuzhiyun 	 * To minimize noise, the gain stages should be used in the second
502*4882a593Smuzhiyun 	 * analog stage, first analog stage, digital stage order. Gain from a
503*4882a593Smuzhiyun 	 * previous stage should be pushed to its maximum value before the next
504*4882a593Smuzhiyun 	 * stage is used.
505*4882a593Smuzhiyun 	 */
506*4882a593Smuzhiyun 	if (*gain <= 32)
507*4882a593Smuzhiyun 		return *gain;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	if (*gain <= 64) {
510*4882a593Smuzhiyun 		*gain &= ~1;
511*4882a593Smuzhiyun 		return (1 << 6) | (*gain >> 1);
512*4882a593Smuzhiyun 	}
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	*gain &= ~7;
515*4882a593Smuzhiyun 	return ((*gain - 64) << 5) | (1 << 6) | 32;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
mt9t001_ctrl_freeze(struct mt9t001 * mt9t001,bool freeze)518*4882a593Smuzhiyun static int mt9t001_ctrl_freeze(struct mt9t001 *mt9t001, bool freeze)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	return mt9t001_set_output_control(mt9t001,
521*4882a593Smuzhiyun 		freeze ? 0 : MT9T001_OUTPUT_CONTROL_SYNC,
522*4882a593Smuzhiyun 		freeze ? MT9T001_OUTPUT_CONTROL_SYNC : 0);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
mt9t001_s_ctrl(struct v4l2_ctrl * ctrl)525*4882a593Smuzhiyun static int mt9t001_s_ctrl(struct v4l2_ctrl *ctrl)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	static const u8 gains[4] = {
528*4882a593Smuzhiyun 		MT9T001_RED_GAIN, MT9T001_GREEN1_GAIN,
529*4882a593Smuzhiyun 		MT9T001_GREEN2_GAIN, MT9T001_BLUE_GAIN
530*4882a593Smuzhiyun 	};
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	struct mt9t001 *mt9t001 =
533*4882a593Smuzhiyun 			container_of(ctrl->handler, struct mt9t001, ctrls);
534*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9t001->subdev);
535*4882a593Smuzhiyun 	unsigned int count;
536*4882a593Smuzhiyun 	unsigned int i;
537*4882a593Smuzhiyun 	u16 value;
538*4882a593Smuzhiyun 	int ret;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	switch (ctrl->id) {
541*4882a593Smuzhiyun 	case V4L2_CID_GAIN_RED:
542*4882a593Smuzhiyun 	case V4L2_CID_GAIN_GREEN_RED:
543*4882a593Smuzhiyun 	case V4L2_CID_GAIN_GREEN_BLUE:
544*4882a593Smuzhiyun 	case V4L2_CID_GAIN_BLUE:
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 		/* Disable control updates if more than one control has changed
547*4882a593Smuzhiyun 		 * in the cluster.
548*4882a593Smuzhiyun 		 */
549*4882a593Smuzhiyun 		for (i = 0, count = 0; i < 4; ++i) {
550*4882a593Smuzhiyun 			struct v4l2_ctrl *gain = mt9t001->gains[i];
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 			if (gain->val != gain->cur.val)
553*4882a593Smuzhiyun 				count++;
554*4882a593Smuzhiyun 		}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		if (count > 1) {
557*4882a593Smuzhiyun 			ret = mt9t001_ctrl_freeze(mt9t001, true);
558*4882a593Smuzhiyun 			if (ret < 0)
559*4882a593Smuzhiyun 				return ret;
560*4882a593Smuzhiyun 		}
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 		/* Update the gain controls. */
563*4882a593Smuzhiyun 		for (i = 0; i < 4; ++i) {
564*4882a593Smuzhiyun 			struct v4l2_ctrl *gain = mt9t001->gains[i];
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 			if (gain->val == gain->cur.val)
567*4882a593Smuzhiyun 				continue;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 			value = mt9t001_gain_value(&gain->val);
570*4882a593Smuzhiyun 			ret = mt9t001_write(client, gains[i], value);
571*4882a593Smuzhiyun 			if (ret < 0) {
572*4882a593Smuzhiyun 				mt9t001_ctrl_freeze(mt9t001, false);
573*4882a593Smuzhiyun 				return ret;
574*4882a593Smuzhiyun 			}
575*4882a593Smuzhiyun 		}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 		/* Enable control updates. */
578*4882a593Smuzhiyun 		if (count > 1) {
579*4882a593Smuzhiyun 			ret = mt9t001_ctrl_freeze(mt9t001, false);
580*4882a593Smuzhiyun 			if (ret < 0)
581*4882a593Smuzhiyun 				return ret;
582*4882a593Smuzhiyun 		}
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 		break;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE:
587*4882a593Smuzhiyun 		ret = mt9t001_write(client, MT9T001_SHUTTER_WIDTH_LOW,
588*4882a593Smuzhiyun 				    ctrl->val & 0xffff);
589*4882a593Smuzhiyun 		if (ret < 0)
590*4882a593Smuzhiyun 			return ret;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 		return mt9t001_write(client, MT9T001_SHUTTER_WIDTH_HIGH,
593*4882a593Smuzhiyun 				     ctrl->val >> 16);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	case V4L2_CID_TEST_PATTERN:
596*4882a593Smuzhiyun 		return mt9t001_set_output_control(mt9t001,
597*4882a593Smuzhiyun 			ctrl->val ? 0 : MT9T001_OUTPUT_CONTROL_TEST_DATA,
598*4882a593Smuzhiyun 			ctrl->val ? MT9T001_OUTPUT_CONTROL_TEST_DATA : 0);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	case V4L2_CID_TEST_PATTERN_COLOR:
601*4882a593Smuzhiyun 		return mt9t001_write(client, MT9T001_TEST_DATA, ctrl->val << 2);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	case V4L2_CID_BLACK_LEVEL_AUTO:
604*4882a593Smuzhiyun 		value = ctrl->val ? 0 : MT9T001_BLACK_LEVEL_OVERRIDE;
605*4882a593Smuzhiyun 		ret = mt9t001_write(client, MT9T001_BLACK_LEVEL_CALIBRATION,
606*4882a593Smuzhiyun 				    value);
607*4882a593Smuzhiyun 		if (ret < 0)
608*4882a593Smuzhiyun 			return ret;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 		mt9t001->black_level = value;
611*4882a593Smuzhiyun 		break;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	case V4L2_CID_BLACK_LEVEL_OFFSET:
614*4882a593Smuzhiyun 		ret = mt9t001_write(client, MT9T001_GREEN1_OFFSET, ctrl->val);
615*4882a593Smuzhiyun 		if (ret < 0)
616*4882a593Smuzhiyun 			return ret;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 		ret = mt9t001_write(client, MT9T001_GREEN2_OFFSET, ctrl->val);
619*4882a593Smuzhiyun 		if (ret < 0)
620*4882a593Smuzhiyun 			return ret;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 		ret = mt9t001_write(client, MT9T001_RED_OFFSET, ctrl->val);
623*4882a593Smuzhiyun 		if (ret < 0)
624*4882a593Smuzhiyun 			return ret;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 		return mt9t001_write(client, MT9T001_BLUE_OFFSET, ctrl->val);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	case V4L2_CID_BLACK_LEVEL_CALIBRATE:
629*4882a593Smuzhiyun 		return mt9t001_write(client, MT9T001_BLACK_LEVEL_CALIBRATION,
630*4882a593Smuzhiyun 				     MT9T001_BLACK_LEVEL_RECALCULATE |
631*4882a593Smuzhiyun 				     mt9t001->black_level);
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	return 0;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun static const struct v4l2_ctrl_ops mt9t001_ctrl_ops = {
638*4882a593Smuzhiyun 	.s_ctrl = mt9t001_s_ctrl,
639*4882a593Smuzhiyun };
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun static const char * const mt9t001_test_pattern_menu[] = {
642*4882a593Smuzhiyun 	"Disabled",
643*4882a593Smuzhiyun 	"Enabled",
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static const struct v4l2_ctrl_config mt9t001_ctrls[] = {
647*4882a593Smuzhiyun 	{
648*4882a593Smuzhiyun 		.ops		= &mt9t001_ctrl_ops,
649*4882a593Smuzhiyun 		.id		= V4L2_CID_TEST_PATTERN_COLOR,
650*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
651*4882a593Smuzhiyun 		.name		= "Test Pattern Color",
652*4882a593Smuzhiyun 		.min		= 0,
653*4882a593Smuzhiyun 		.max		= 1023,
654*4882a593Smuzhiyun 		.step		= 1,
655*4882a593Smuzhiyun 		.def		= 0,
656*4882a593Smuzhiyun 		.flags		= 0,
657*4882a593Smuzhiyun 	}, {
658*4882a593Smuzhiyun 		.ops		= &mt9t001_ctrl_ops,
659*4882a593Smuzhiyun 		.id		= V4L2_CID_BLACK_LEVEL_AUTO,
660*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_BOOLEAN,
661*4882a593Smuzhiyun 		.name		= "Black Level, Auto",
662*4882a593Smuzhiyun 		.min		= 0,
663*4882a593Smuzhiyun 		.max		= 1,
664*4882a593Smuzhiyun 		.step		= 1,
665*4882a593Smuzhiyun 		.def		= 1,
666*4882a593Smuzhiyun 		.flags		= 0,
667*4882a593Smuzhiyun 	}, {
668*4882a593Smuzhiyun 		.ops		= &mt9t001_ctrl_ops,
669*4882a593Smuzhiyun 		.id		= V4L2_CID_BLACK_LEVEL_OFFSET,
670*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
671*4882a593Smuzhiyun 		.name		= "Black Level, Offset",
672*4882a593Smuzhiyun 		.min		= -256,
673*4882a593Smuzhiyun 		.max		= 255,
674*4882a593Smuzhiyun 		.step		= 1,
675*4882a593Smuzhiyun 		.def		= 32,
676*4882a593Smuzhiyun 		.flags		= 0,
677*4882a593Smuzhiyun 	}, {
678*4882a593Smuzhiyun 		.ops		= &mt9t001_ctrl_ops,
679*4882a593Smuzhiyun 		.id		= V4L2_CID_BLACK_LEVEL_CALIBRATE,
680*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_BUTTON,
681*4882a593Smuzhiyun 		.name		= "Black Level, Calibrate",
682*4882a593Smuzhiyun 		.min		= 0,
683*4882a593Smuzhiyun 		.max		= 0,
684*4882a593Smuzhiyun 		.step		= 0,
685*4882a593Smuzhiyun 		.def		= 0,
686*4882a593Smuzhiyun 		.flags		= V4L2_CTRL_FLAG_WRITE_ONLY,
687*4882a593Smuzhiyun 	},
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun static const struct v4l2_ctrl_config mt9t001_gains[] = {
691*4882a593Smuzhiyun 	{
692*4882a593Smuzhiyun 		.ops		= &mt9t001_ctrl_ops,
693*4882a593Smuzhiyun 		.id		= V4L2_CID_GAIN_RED,
694*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
695*4882a593Smuzhiyun 		.name		= "Gain, Red",
696*4882a593Smuzhiyun 		.min		= MT9T001_GLOBAL_GAIN_MIN,
697*4882a593Smuzhiyun 		.max		= MT9T001_GLOBAL_GAIN_MAX,
698*4882a593Smuzhiyun 		.step		= 1,
699*4882a593Smuzhiyun 		.def		= MT9T001_GLOBAL_GAIN_MIN,
700*4882a593Smuzhiyun 		.flags		= 0,
701*4882a593Smuzhiyun 	}, {
702*4882a593Smuzhiyun 		.ops		= &mt9t001_ctrl_ops,
703*4882a593Smuzhiyun 		.id		= V4L2_CID_GAIN_GREEN_RED,
704*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
705*4882a593Smuzhiyun 		.name		= "Gain, Green (R)",
706*4882a593Smuzhiyun 		.min		= MT9T001_GLOBAL_GAIN_MIN,
707*4882a593Smuzhiyun 		.max		= MT9T001_GLOBAL_GAIN_MAX,
708*4882a593Smuzhiyun 		.step		= 1,
709*4882a593Smuzhiyun 		.def		= MT9T001_GLOBAL_GAIN_MIN,
710*4882a593Smuzhiyun 		.flags		= 0,
711*4882a593Smuzhiyun 	}, {
712*4882a593Smuzhiyun 		.ops		= &mt9t001_ctrl_ops,
713*4882a593Smuzhiyun 		.id		= V4L2_CID_GAIN_GREEN_BLUE,
714*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
715*4882a593Smuzhiyun 		.name		= "Gain, Green (B)",
716*4882a593Smuzhiyun 		.min		= MT9T001_GLOBAL_GAIN_MIN,
717*4882a593Smuzhiyun 		.max		= MT9T001_GLOBAL_GAIN_MAX,
718*4882a593Smuzhiyun 		.step		= 1,
719*4882a593Smuzhiyun 		.def		= MT9T001_GLOBAL_GAIN_MIN,
720*4882a593Smuzhiyun 		.flags		= 0,
721*4882a593Smuzhiyun 	}, {
722*4882a593Smuzhiyun 		.ops		= &mt9t001_ctrl_ops,
723*4882a593Smuzhiyun 		.id		= V4L2_CID_GAIN_BLUE,
724*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
725*4882a593Smuzhiyun 		.name		= "Gain, Blue",
726*4882a593Smuzhiyun 		.min		= MT9T001_GLOBAL_GAIN_MIN,
727*4882a593Smuzhiyun 		.max		= MT9T001_GLOBAL_GAIN_MAX,
728*4882a593Smuzhiyun 		.step		= 1,
729*4882a593Smuzhiyun 		.def		= MT9T001_GLOBAL_GAIN_MIN,
730*4882a593Smuzhiyun 		.flags		= 0,
731*4882a593Smuzhiyun 	},
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
735*4882a593Smuzhiyun  * V4L2 subdev core operations
736*4882a593Smuzhiyun  */
737*4882a593Smuzhiyun 
mt9t001_set_power(struct v4l2_subdev * subdev,int on)738*4882a593Smuzhiyun static int mt9t001_set_power(struct v4l2_subdev *subdev, int on)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	struct mt9t001 *mt9t001 = to_mt9t001(subdev);
741*4882a593Smuzhiyun 	int ret = 0;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	mutex_lock(&mt9t001->power_lock);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	/* If the power count is modified from 0 to != 0 or from != 0 to 0,
746*4882a593Smuzhiyun 	 * update the power state.
747*4882a593Smuzhiyun 	 */
748*4882a593Smuzhiyun 	if (mt9t001->power_count == !on) {
749*4882a593Smuzhiyun 		ret = __mt9t001_set_power(mt9t001, !!on);
750*4882a593Smuzhiyun 		if (ret < 0)
751*4882a593Smuzhiyun 			goto out;
752*4882a593Smuzhiyun 	}
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	/* Update the power count. */
755*4882a593Smuzhiyun 	mt9t001->power_count += on ? 1 : -1;
756*4882a593Smuzhiyun 	WARN_ON(mt9t001->power_count < 0);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun out:
759*4882a593Smuzhiyun 	mutex_unlock(&mt9t001->power_lock);
760*4882a593Smuzhiyun 	return ret;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
764*4882a593Smuzhiyun  * V4L2 subdev internal operations
765*4882a593Smuzhiyun  */
766*4882a593Smuzhiyun 
mt9t001_registered(struct v4l2_subdev * subdev)767*4882a593Smuzhiyun static int mt9t001_registered(struct v4l2_subdev *subdev)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(subdev);
770*4882a593Smuzhiyun 	struct mt9t001 *mt9t001 = to_mt9t001(subdev);
771*4882a593Smuzhiyun 	s32 data;
772*4882a593Smuzhiyun 	int ret;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	ret = mt9t001_power_on(mt9t001);
775*4882a593Smuzhiyun 	if (ret < 0) {
776*4882a593Smuzhiyun 		dev_err(&client->dev, "MT9T001 power up failed\n");
777*4882a593Smuzhiyun 		return ret;
778*4882a593Smuzhiyun 	}
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	/* Read out the chip version register */
781*4882a593Smuzhiyun 	data = mt9t001_read(client, MT9T001_CHIP_VERSION);
782*4882a593Smuzhiyun 	mt9t001_power_off(mt9t001);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	if (data != MT9T001_CHIP_ID) {
785*4882a593Smuzhiyun 		dev_err(&client->dev,
786*4882a593Smuzhiyun 			"MT9T001 not detected, wrong version 0x%04x\n", data);
787*4882a593Smuzhiyun 		return -ENODEV;
788*4882a593Smuzhiyun 	}
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	dev_info(&client->dev, "MT9T001 detected at address 0x%02x\n",
791*4882a593Smuzhiyun 		 client->addr);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	return 0;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
mt9t001_open(struct v4l2_subdev * subdev,struct v4l2_subdev_fh * fh)796*4882a593Smuzhiyun static int mt9t001_open(struct v4l2_subdev *subdev, struct v4l2_subdev_fh *fh)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *format;
799*4882a593Smuzhiyun 	struct v4l2_rect *crop;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	crop = v4l2_subdev_get_try_crop(subdev, fh->pad, 0);
802*4882a593Smuzhiyun 	crop->left = MT9T001_COLUMN_START_DEF;
803*4882a593Smuzhiyun 	crop->top = MT9T001_ROW_START_DEF;
804*4882a593Smuzhiyun 	crop->width = MT9T001_WINDOW_WIDTH_DEF + 1;
805*4882a593Smuzhiyun 	crop->height = MT9T001_WINDOW_HEIGHT_DEF + 1;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	format = v4l2_subdev_get_try_format(subdev, fh->pad, 0);
808*4882a593Smuzhiyun 	format->code = MEDIA_BUS_FMT_SGRBG10_1X10;
809*4882a593Smuzhiyun 	format->width = MT9T001_WINDOW_WIDTH_DEF + 1;
810*4882a593Smuzhiyun 	format->height = MT9T001_WINDOW_HEIGHT_DEF + 1;
811*4882a593Smuzhiyun 	format->field = V4L2_FIELD_NONE;
812*4882a593Smuzhiyun 	format->colorspace = V4L2_COLORSPACE_SRGB;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	return mt9t001_set_power(subdev, 1);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
mt9t001_close(struct v4l2_subdev * subdev,struct v4l2_subdev_fh * fh)817*4882a593Smuzhiyun static int mt9t001_close(struct v4l2_subdev *subdev, struct v4l2_subdev_fh *fh)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	return mt9t001_set_power(subdev, 0);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops mt9t001_subdev_core_ops = {
823*4882a593Smuzhiyun 	.s_power = mt9t001_set_power,
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops mt9t001_subdev_video_ops = {
827*4882a593Smuzhiyun 	.s_stream = mt9t001_s_stream,
828*4882a593Smuzhiyun };
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops mt9t001_subdev_pad_ops = {
831*4882a593Smuzhiyun 	.enum_mbus_code = mt9t001_enum_mbus_code,
832*4882a593Smuzhiyun 	.enum_frame_size = mt9t001_enum_frame_size,
833*4882a593Smuzhiyun 	.get_fmt = mt9t001_get_format,
834*4882a593Smuzhiyun 	.set_fmt = mt9t001_set_format,
835*4882a593Smuzhiyun 	.get_selection = mt9t001_get_selection,
836*4882a593Smuzhiyun 	.set_selection = mt9t001_set_selection,
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun static const struct v4l2_subdev_ops mt9t001_subdev_ops = {
840*4882a593Smuzhiyun 	.core = &mt9t001_subdev_core_ops,
841*4882a593Smuzhiyun 	.video = &mt9t001_subdev_video_ops,
842*4882a593Smuzhiyun 	.pad = &mt9t001_subdev_pad_ops,
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops mt9t001_subdev_internal_ops = {
846*4882a593Smuzhiyun 	.registered = mt9t001_registered,
847*4882a593Smuzhiyun 	.open = mt9t001_open,
848*4882a593Smuzhiyun 	.close = mt9t001_close,
849*4882a593Smuzhiyun };
850*4882a593Smuzhiyun 
mt9t001_probe(struct i2c_client * client,const struct i2c_device_id * did)851*4882a593Smuzhiyun static int mt9t001_probe(struct i2c_client *client,
852*4882a593Smuzhiyun 			 const struct i2c_device_id *did)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun 	struct mt9t001_platform_data *pdata = client->dev.platform_data;
855*4882a593Smuzhiyun 	struct mt9t001 *mt9t001;
856*4882a593Smuzhiyun 	unsigned int i;
857*4882a593Smuzhiyun 	int ret;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	if (pdata == NULL) {
860*4882a593Smuzhiyun 		dev_err(&client->dev, "No platform data\n");
861*4882a593Smuzhiyun 		return -EINVAL;
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	if (!i2c_check_functionality(client->adapter,
865*4882a593Smuzhiyun 				     I2C_FUNC_SMBUS_WORD_DATA)) {
866*4882a593Smuzhiyun 		dev_warn(&client->adapter->dev,
867*4882a593Smuzhiyun 			 "I2C-Adapter doesn't support I2C_FUNC_SMBUS_WORD\n");
868*4882a593Smuzhiyun 		return -EIO;
869*4882a593Smuzhiyun 	}
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	mt9t001 = devm_kzalloc(&client->dev, sizeof(*mt9t001), GFP_KERNEL);
872*4882a593Smuzhiyun 	if (!mt9t001)
873*4882a593Smuzhiyun 		return -ENOMEM;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	mutex_init(&mt9t001->power_lock);
876*4882a593Smuzhiyun 	mt9t001->output_control = MT9T001_OUTPUT_CONTROL_DEF;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	mt9t001->regulators[0].supply = "vdd";
879*4882a593Smuzhiyun 	mt9t001->regulators[1].supply = "vaa";
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(&client->dev, 2, mt9t001->regulators);
882*4882a593Smuzhiyun 	if (ret < 0) {
883*4882a593Smuzhiyun 		dev_err(&client->dev, "Unable to get regulators\n");
884*4882a593Smuzhiyun 		return ret;
885*4882a593Smuzhiyun 	}
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	mt9t001->clk = devm_clk_get(&client->dev, NULL);
888*4882a593Smuzhiyun 	if (IS_ERR(mt9t001->clk)) {
889*4882a593Smuzhiyun 		dev_err(&client->dev, "Unable to get clock\n");
890*4882a593Smuzhiyun 		return PTR_ERR(mt9t001->clk);
891*4882a593Smuzhiyun 	}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	v4l2_ctrl_handler_init(&mt9t001->ctrls, ARRAY_SIZE(mt9t001_ctrls) +
894*4882a593Smuzhiyun 						ARRAY_SIZE(mt9t001_gains) + 4);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9t001->ctrls, &mt9t001_ctrl_ops,
897*4882a593Smuzhiyun 			  V4L2_CID_EXPOSURE, MT9T001_SHUTTER_WIDTH_MIN,
898*4882a593Smuzhiyun 			  MT9T001_SHUTTER_WIDTH_MAX, 1,
899*4882a593Smuzhiyun 			  MT9T001_SHUTTER_WIDTH_DEF);
900*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9t001->ctrls, &mt9t001_ctrl_ops,
901*4882a593Smuzhiyun 			  V4L2_CID_BLACK_LEVEL, 1, 1, 1, 1);
902*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9t001->ctrls, &mt9t001_ctrl_ops,
903*4882a593Smuzhiyun 			  V4L2_CID_PIXEL_RATE, pdata->ext_clk, pdata->ext_clk,
904*4882a593Smuzhiyun 			  1, pdata->ext_clk);
905*4882a593Smuzhiyun 	v4l2_ctrl_new_std_menu_items(&mt9t001->ctrls, &mt9t001_ctrl_ops,
906*4882a593Smuzhiyun 			V4L2_CID_TEST_PATTERN,
907*4882a593Smuzhiyun 			ARRAY_SIZE(mt9t001_test_pattern_menu) - 1, 0,
908*4882a593Smuzhiyun 			0, mt9t001_test_pattern_menu);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mt9t001_ctrls); ++i)
911*4882a593Smuzhiyun 		v4l2_ctrl_new_custom(&mt9t001->ctrls, &mt9t001_ctrls[i], NULL);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mt9t001_gains); ++i)
914*4882a593Smuzhiyun 		mt9t001->gains[i] = v4l2_ctrl_new_custom(&mt9t001->ctrls,
915*4882a593Smuzhiyun 			&mt9t001_gains[i], NULL);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	v4l2_ctrl_cluster(ARRAY_SIZE(mt9t001_gains), mt9t001->gains);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	mt9t001->subdev.ctrl_handler = &mt9t001->ctrls;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	if (mt9t001->ctrls.error) {
922*4882a593Smuzhiyun 		printk(KERN_INFO "%s: control initialization error %d\n",
923*4882a593Smuzhiyun 		       __func__, mt9t001->ctrls.error);
924*4882a593Smuzhiyun 		ret = -EINVAL;
925*4882a593Smuzhiyun 		goto done;
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	mt9t001->crop.left = MT9T001_COLUMN_START_DEF;
929*4882a593Smuzhiyun 	mt9t001->crop.top = MT9T001_ROW_START_DEF;
930*4882a593Smuzhiyun 	mt9t001->crop.width = MT9T001_WINDOW_WIDTH_DEF + 1;
931*4882a593Smuzhiyun 	mt9t001->crop.height = MT9T001_WINDOW_HEIGHT_DEF + 1;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	mt9t001->format.code = MEDIA_BUS_FMT_SGRBG10_1X10;
934*4882a593Smuzhiyun 	mt9t001->format.width = MT9T001_WINDOW_WIDTH_DEF + 1;
935*4882a593Smuzhiyun 	mt9t001->format.height = MT9T001_WINDOW_HEIGHT_DEF + 1;
936*4882a593Smuzhiyun 	mt9t001->format.field = V4L2_FIELD_NONE;
937*4882a593Smuzhiyun 	mt9t001->format.colorspace = V4L2_COLORSPACE_SRGB;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(&mt9t001->subdev, client, &mt9t001_subdev_ops);
940*4882a593Smuzhiyun 	mt9t001->subdev.internal_ops = &mt9t001_subdev_internal_ops;
941*4882a593Smuzhiyun 	mt9t001->subdev.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	mt9t001->subdev.entity.function = MEDIA_ENT_F_CAM_SENSOR;
944*4882a593Smuzhiyun 	mt9t001->pad.flags = MEDIA_PAD_FL_SOURCE;
945*4882a593Smuzhiyun 	ret = media_entity_pads_init(&mt9t001->subdev.entity, 1, &mt9t001->pad);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun done:
948*4882a593Smuzhiyun 	if (ret < 0) {
949*4882a593Smuzhiyun 		v4l2_ctrl_handler_free(&mt9t001->ctrls);
950*4882a593Smuzhiyun 		media_entity_cleanup(&mt9t001->subdev.entity);
951*4882a593Smuzhiyun 	}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	return ret;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun 
mt9t001_remove(struct i2c_client * client)956*4882a593Smuzhiyun static int mt9t001_remove(struct i2c_client *client)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun 	struct v4l2_subdev *subdev = i2c_get_clientdata(client);
959*4882a593Smuzhiyun 	struct mt9t001 *mt9t001 = to_mt9t001(subdev);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&mt9t001->ctrls);
962*4882a593Smuzhiyun 	v4l2_device_unregister_subdev(subdev);
963*4882a593Smuzhiyun 	media_entity_cleanup(&subdev->entity);
964*4882a593Smuzhiyun 	return 0;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun static const struct i2c_device_id mt9t001_id[] = {
968*4882a593Smuzhiyun 	{ "mt9t001", 0 },
969*4882a593Smuzhiyun 	{ }
970*4882a593Smuzhiyun };
971*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, mt9t001_id);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun static struct i2c_driver mt9t001_driver = {
974*4882a593Smuzhiyun 	.driver = {
975*4882a593Smuzhiyun 		.name = "mt9t001",
976*4882a593Smuzhiyun 	},
977*4882a593Smuzhiyun 	.probe		= mt9t001_probe,
978*4882a593Smuzhiyun 	.remove		= mt9t001_remove,
979*4882a593Smuzhiyun 	.id_table	= mt9t001_id,
980*4882a593Smuzhiyun };
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun module_i2c_driver(mt9t001_driver);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun MODULE_DESCRIPTION("Aptina (Micron) MT9T001 Camera driver");
985*4882a593Smuzhiyun MODULE_AUTHOR("Laurent Pinchart <laurent.pinchart@ideasonboard.com>");
986*4882a593Smuzhiyun MODULE_LICENSE("GPL");
987