xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/mt9p031.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for MT9P031 CMOS Image Sensor from Aptina
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2011, Laurent Pinchart <laurent.pinchart@ideasonboard.com>
6*4882a593Smuzhiyun  * Copyright (C) 2011, Javier Martin <javier.martin@vista-silicon.com>
7*4882a593Smuzhiyun  * Copyright (C) 2011, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Based on the MT9V032 driver and Bastian Hecht's code.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/log2.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/of_graph.h>
21*4882a593Smuzhiyun #include <linux/pm.h>
22*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/videodev2.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <media/i2c/mt9p031.h>
27*4882a593Smuzhiyun #include <media/v4l2-async.h>
28*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
29*4882a593Smuzhiyun #include <media/v4l2-device.h>
30*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include "aptina-pll.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define MT9P031_PIXEL_ARRAY_WIDTH			2752
35*4882a593Smuzhiyun #define MT9P031_PIXEL_ARRAY_HEIGHT			2004
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define MT9P031_CHIP_VERSION				0x00
38*4882a593Smuzhiyun #define		MT9P031_CHIP_VERSION_VALUE		0x1801
39*4882a593Smuzhiyun #define MT9P031_ROW_START				0x01
40*4882a593Smuzhiyun #define		MT9P031_ROW_START_MIN			0
41*4882a593Smuzhiyun #define		MT9P031_ROW_START_MAX			2004
42*4882a593Smuzhiyun #define		MT9P031_ROW_START_DEF			54
43*4882a593Smuzhiyun #define MT9P031_COLUMN_START				0x02
44*4882a593Smuzhiyun #define		MT9P031_COLUMN_START_MIN		0
45*4882a593Smuzhiyun #define		MT9P031_COLUMN_START_MAX		2750
46*4882a593Smuzhiyun #define		MT9P031_COLUMN_START_DEF		16
47*4882a593Smuzhiyun #define MT9P031_WINDOW_HEIGHT				0x03
48*4882a593Smuzhiyun #define		MT9P031_WINDOW_HEIGHT_MIN		2
49*4882a593Smuzhiyun #define		MT9P031_WINDOW_HEIGHT_MAX		2006
50*4882a593Smuzhiyun #define		MT9P031_WINDOW_HEIGHT_DEF		1944
51*4882a593Smuzhiyun #define MT9P031_WINDOW_WIDTH				0x04
52*4882a593Smuzhiyun #define		MT9P031_WINDOW_WIDTH_MIN		2
53*4882a593Smuzhiyun #define		MT9P031_WINDOW_WIDTH_MAX		2752
54*4882a593Smuzhiyun #define		MT9P031_WINDOW_WIDTH_DEF		2592
55*4882a593Smuzhiyun #define MT9P031_HORIZONTAL_BLANK			0x05
56*4882a593Smuzhiyun #define		MT9P031_HORIZONTAL_BLANK_MIN		0
57*4882a593Smuzhiyun #define		MT9P031_HORIZONTAL_BLANK_MAX		4095
58*4882a593Smuzhiyun #define MT9P031_VERTICAL_BLANK				0x06
59*4882a593Smuzhiyun #define		MT9P031_VERTICAL_BLANK_MIN		1
60*4882a593Smuzhiyun #define		MT9P031_VERTICAL_BLANK_MAX		4096
61*4882a593Smuzhiyun #define		MT9P031_VERTICAL_BLANK_DEF		26
62*4882a593Smuzhiyun #define MT9P031_OUTPUT_CONTROL				0x07
63*4882a593Smuzhiyun #define		MT9P031_OUTPUT_CONTROL_CEN		2
64*4882a593Smuzhiyun #define		MT9P031_OUTPUT_CONTROL_SYN		1
65*4882a593Smuzhiyun #define		MT9P031_OUTPUT_CONTROL_DEF		0x1f82
66*4882a593Smuzhiyun #define MT9P031_SHUTTER_WIDTH_UPPER			0x08
67*4882a593Smuzhiyun #define MT9P031_SHUTTER_WIDTH_LOWER			0x09
68*4882a593Smuzhiyun #define		MT9P031_SHUTTER_WIDTH_MIN		1
69*4882a593Smuzhiyun #define		MT9P031_SHUTTER_WIDTH_MAX		1048575
70*4882a593Smuzhiyun #define		MT9P031_SHUTTER_WIDTH_DEF		1943
71*4882a593Smuzhiyun #define	MT9P031_PLL_CONTROL				0x10
72*4882a593Smuzhiyun #define		MT9P031_PLL_CONTROL_PWROFF		0x0050
73*4882a593Smuzhiyun #define		MT9P031_PLL_CONTROL_PWRON		0x0051
74*4882a593Smuzhiyun #define		MT9P031_PLL_CONTROL_USEPLL		0x0052
75*4882a593Smuzhiyun #define	MT9P031_PLL_CONFIG_1				0x11
76*4882a593Smuzhiyun #define	MT9P031_PLL_CONFIG_2				0x12
77*4882a593Smuzhiyun #define MT9P031_PIXEL_CLOCK_CONTROL			0x0a
78*4882a593Smuzhiyun #define		MT9P031_PIXEL_CLOCK_INVERT		(1 << 15)
79*4882a593Smuzhiyun #define		MT9P031_PIXEL_CLOCK_SHIFT(n)		((n) << 8)
80*4882a593Smuzhiyun #define		MT9P031_PIXEL_CLOCK_DIVIDE(n)		((n) << 0)
81*4882a593Smuzhiyun #define MT9P031_RESTART					0x0b
82*4882a593Smuzhiyun #define		MT9P031_FRAME_PAUSE_RESTART		(1 << 1)
83*4882a593Smuzhiyun #define		MT9P031_FRAME_RESTART			(1 << 0)
84*4882a593Smuzhiyun #define MT9P031_SHUTTER_DELAY				0x0c
85*4882a593Smuzhiyun #define MT9P031_RST					0x0d
86*4882a593Smuzhiyun #define		MT9P031_RST_ENABLE			1
87*4882a593Smuzhiyun #define		MT9P031_RST_DISABLE			0
88*4882a593Smuzhiyun #define MT9P031_READ_MODE_1				0x1e
89*4882a593Smuzhiyun #define MT9P031_READ_MODE_2				0x20
90*4882a593Smuzhiyun #define		MT9P031_READ_MODE_2_ROW_MIR		(1 << 15)
91*4882a593Smuzhiyun #define		MT9P031_READ_MODE_2_COL_MIR		(1 << 14)
92*4882a593Smuzhiyun #define		MT9P031_READ_MODE_2_ROW_BLC		(1 << 6)
93*4882a593Smuzhiyun #define MT9P031_ROW_ADDRESS_MODE			0x22
94*4882a593Smuzhiyun #define MT9P031_COLUMN_ADDRESS_MODE			0x23
95*4882a593Smuzhiyun #define MT9P031_GLOBAL_GAIN				0x35
96*4882a593Smuzhiyun #define		MT9P031_GLOBAL_GAIN_MIN			8
97*4882a593Smuzhiyun #define		MT9P031_GLOBAL_GAIN_MAX			1024
98*4882a593Smuzhiyun #define		MT9P031_GLOBAL_GAIN_DEF			8
99*4882a593Smuzhiyun #define		MT9P031_GLOBAL_GAIN_MULT		(1 << 6)
100*4882a593Smuzhiyun #define MT9P031_ROW_BLACK_TARGET			0x49
101*4882a593Smuzhiyun #define MT9P031_ROW_BLACK_DEF_OFFSET			0x4b
102*4882a593Smuzhiyun #define MT9P031_GREEN1_OFFSET				0x60
103*4882a593Smuzhiyun #define MT9P031_GREEN2_OFFSET				0x61
104*4882a593Smuzhiyun #define MT9P031_BLACK_LEVEL_CALIBRATION			0x62
105*4882a593Smuzhiyun #define		MT9P031_BLC_MANUAL_BLC			(1 << 0)
106*4882a593Smuzhiyun #define MT9P031_RED_OFFSET				0x63
107*4882a593Smuzhiyun #define MT9P031_BLUE_OFFSET				0x64
108*4882a593Smuzhiyun #define MT9P031_TEST_PATTERN				0xa0
109*4882a593Smuzhiyun #define		MT9P031_TEST_PATTERN_SHIFT		3
110*4882a593Smuzhiyun #define		MT9P031_TEST_PATTERN_ENABLE		(1 << 0)
111*4882a593Smuzhiyun #define		MT9P031_TEST_PATTERN_DISABLE		(0 << 0)
112*4882a593Smuzhiyun #define MT9P031_TEST_PATTERN_GREEN			0xa1
113*4882a593Smuzhiyun #define MT9P031_TEST_PATTERN_RED			0xa2
114*4882a593Smuzhiyun #define MT9P031_TEST_PATTERN_BLUE			0xa3
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun enum mt9p031_model {
117*4882a593Smuzhiyun 	MT9P031_MODEL_COLOR,
118*4882a593Smuzhiyun 	MT9P031_MODEL_MONOCHROME,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun struct mt9p031 {
122*4882a593Smuzhiyun 	struct v4l2_subdev subdev;
123*4882a593Smuzhiyun 	struct media_pad pad;
124*4882a593Smuzhiyun 	struct v4l2_rect crop;  /* Sensor window */
125*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt format;
126*4882a593Smuzhiyun 	struct mt9p031_platform_data *pdata;
127*4882a593Smuzhiyun 	struct mutex power_lock; /* lock to protect power_count */
128*4882a593Smuzhiyun 	int power_count;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	struct clk *clk;
131*4882a593Smuzhiyun 	struct regulator_bulk_data regulators[3];
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	enum mt9p031_model model;
134*4882a593Smuzhiyun 	struct aptina_pll pll;
135*4882a593Smuzhiyun 	unsigned int clk_div;
136*4882a593Smuzhiyun 	bool use_pll;
137*4882a593Smuzhiyun 	struct gpio_desc *reset;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	struct v4l2_ctrl_handler ctrls;
140*4882a593Smuzhiyun 	struct v4l2_ctrl *blc_auto;
141*4882a593Smuzhiyun 	struct v4l2_ctrl *blc_offset;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* Registers cache */
144*4882a593Smuzhiyun 	u16 output_control;
145*4882a593Smuzhiyun 	u16 mode2;
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
to_mt9p031(struct v4l2_subdev * sd)148*4882a593Smuzhiyun static struct mt9p031 *to_mt9p031(struct v4l2_subdev *sd)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	return container_of(sd, struct mt9p031, subdev);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
mt9p031_read(struct i2c_client * client,u8 reg)153*4882a593Smuzhiyun static int mt9p031_read(struct i2c_client *client, u8 reg)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	return i2c_smbus_read_word_swapped(client, reg);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
mt9p031_write(struct i2c_client * client,u8 reg,u16 data)158*4882a593Smuzhiyun static int mt9p031_write(struct i2c_client *client, u8 reg, u16 data)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	return i2c_smbus_write_word_swapped(client, reg, data);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
mt9p031_set_output_control(struct mt9p031 * mt9p031,u16 clear,u16 set)163*4882a593Smuzhiyun static int mt9p031_set_output_control(struct mt9p031 *mt9p031, u16 clear,
164*4882a593Smuzhiyun 				      u16 set)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9p031->subdev);
167*4882a593Smuzhiyun 	u16 value = (mt9p031->output_control & ~clear) | set;
168*4882a593Smuzhiyun 	int ret;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_OUTPUT_CONTROL, value);
171*4882a593Smuzhiyun 	if (ret < 0)
172*4882a593Smuzhiyun 		return ret;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	mt9p031->output_control = value;
175*4882a593Smuzhiyun 	return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
mt9p031_set_mode2(struct mt9p031 * mt9p031,u16 clear,u16 set)178*4882a593Smuzhiyun static int mt9p031_set_mode2(struct mt9p031 *mt9p031, u16 clear, u16 set)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9p031->subdev);
181*4882a593Smuzhiyun 	u16 value = (mt9p031->mode2 & ~clear) | set;
182*4882a593Smuzhiyun 	int ret;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_READ_MODE_2, value);
185*4882a593Smuzhiyun 	if (ret < 0)
186*4882a593Smuzhiyun 		return ret;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	mt9p031->mode2 = value;
189*4882a593Smuzhiyun 	return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
mt9p031_reset(struct mt9p031 * mt9p031)192*4882a593Smuzhiyun static int mt9p031_reset(struct mt9p031 *mt9p031)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9p031->subdev);
195*4882a593Smuzhiyun 	int ret;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* Disable chip output, synchronous option update */
198*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_RST, MT9P031_RST_ENABLE);
199*4882a593Smuzhiyun 	if (ret < 0)
200*4882a593Smuzhiyun 		return ret;
201*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_RST, MT9P031_RST_DISABLE);
202*4882a593Smuzhiyun 	if (ret < 0)
203*4882a593Smuzhiyun 		return ret;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_PIXEL_CLOCK_CONTROL,
206*4882a593Smuzhiyun 			    MT9P031_PIXEL_CLOCK_DIVIDE(mt9p031->clk_div));
207*4882a593Smuzhiyun 	if (ret < 0)
208*4882a593Smuzhiyun 		return ret;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return mt9p031_set_output_control(mt9p031, MT9P031_OUTPUT_CONTROL_CEN,
211*4882a593Smuzhiyun 					  0);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
mt9p031_clk_setup(struct mt9p031 * mt9p031)214*4882a593Smuzhiyun static int mt9p031_clk_setup(struct mt9p031 *mt9p031)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	static const struct aptina_pll_limits limits = {
217*4882a593Smuzhiyun 		.ext_clock_min = 6000000,
218*4882a593Smuzhiyun 		.ext_clock_max = 27000000,
219*4882a593Smuzhiyun 		.int_clock_min = 2000000,
220*4882a593Smuzhiyun 		.int_clock_max = 13500000,
221*4882a593Smuzhiyun 		.out_clock_min = 180000000,
222*4882a593Smuzhiyun 		.out_clock_max = 360000000,
223*4882a593Smuzhiyun 		.pix_clock_max = 96000000,
224*4882a593Smuzhiyun 		.n_min = 1,
225*4882a593Smuzhiyun 		.n_max = 64,
226*4882a593Smuzhiyun 		.m_min = 16,
227*4882a593Smuzhiyun 		.m_max = 255,
228*4882a593Smuzhiyun 		.p1_min = 1,
229*4882a593Smuzhiyun 		.p1_max = 128,
230*4882a593Smuzhiyun 	};
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9p031->subdev);
233*4882a593Smuzhiyun 	struct mt9p031_platform_data *pdata = mt9p031->pdata;
234*4882a593Smuzhiyun 	int ret;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	mt9p031->clk = devm_clk_get(&client->dev, NULL);
237*4882a593Smuzhiyun 	if (IS_ERR(mt9p031->clk))
238*4882a593Smuzhiyun 		return PTR_ERR(mt9p031->clk);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	ret = clk_set_rate(mt9p031->clk, pdata->ext_freq);
241*4882a593Smuzhiyun 	if (ret < 0)
242*4882a593Smuzhiyun 		return ret;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* If the external clock frequency is out of bounds for the PLL use the
245*4882a593Smuzhiyun 	 * pixel clock divider only and disable the PLL.
246*4882a593Smuzhiyun 	 */
247*4882a593Smuzhiyun 	if (pdata->ext_freq > limits.ext_clock_max) {
248*4882a593Smuzhiyun 		unsigned int div;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		div = DIV_ROUND_UP(pdata->ext_freq, pdata->target_freq);
251*4882a593Smuzhiyun 		div = roundup_pow_of_two(div) / 2;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 		mt9p031->clk_div = min_t(unsigned int, div, 64);
254*4882a593Smuzhiyun 		mt9p031->use_pll = false;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		return 0;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	mt9p031->pll.ext_clock = pdata->ext_freq;
260*4882a593Smuzhiyun 	mt9p031->pll.pix_clock = pdata->target_freq;
261*4882a593Smuzhiyun 	mt9p031->use_pll = true;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return aptina_pll_calculate(&client->dev, &limits, &mt9p031->pll);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
mt9p031_pll_enable(struct mt9p031 * mt9p031)266*4882a593Smuzhiyun static int mt9p031_pll_enable(struct mt9p031 *mt9p031)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9p031->subdev);
269*4882a593Smuzhiyun 	int ret;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (!mt9p031->use_pll)
272*4882a593Smuzhiyun 		return 0;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_PLL_CONTROL,
275*4882a593Smuzhiyun 			    MT9P031_PLL_CONTROL_PWRON);
276*4882a593Smuzhiyun 	if (ret < 0)
277*4882a593Smuzhiyun 		return ret;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_PLL_CONFIG_1,
280*4882a593Smuzhiyun 			    (mt9p031->pll.m << 8) | (mt9p031->pll.n - 1));
281*4882a593Smuzhiyun 	if (ret < 0)
282*4882a593Smuzhiyun 		return ret;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_PLL_CONFIG_2, mt9p031->pll.p1 - 1);
285*4882a593Smuzhiyun 	if (ret < 0)
286*4882a593Smuzhiyun 		return ret;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	usleep_range(1000, 2000);
289*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_PLL_CONTROL,
290*4882a593Smuzhiyun 			    MT9P031_PLL_CONTROL_PWRON |
291*4882a593Smuzhiyun 			    MT9P031_PLL_CONTROL_USEPLL);
292*4882a593Smuzhiyun 	return ret;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
mt9p031_pll_disable(struct mt9p031 * mt9p031)295*4882a593Smuzhiyun static inline int mt9p031_pll_disable(struct mt9p031 *mt9p031)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9p031->subdev);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (!mt9p031->use_pll)
300*4882a593Smuzhiyun 		return 0;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	return mt9p031_write(client, MT9P031_PLL_CONTROL,
303*4882a593Smuzhiyun 			     MT9P031_PLL_CONTROL_PWROFF);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
mt9p031_power_on(struct mt9p031 * mt9p031)306*4882a593Smuzhiyun static int mt9p031_power_on(struct mt9p031 *mt9p031)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	int ret;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* Ensure RESET_BAR is active */
311*4882a593Smuzhiyun 	if (mt9p031->reset) {
312*4882a593Smuzhiyun 		gpiod_set_value(mt9p031->reset, 1);
313*4882a593Smuzhiyun 		usleep_range(1000, 2000);
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* Bring up the supplies */
317*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(mt9p031->regulators),
318*4882a593Smuzhiyun 				   mt9p031->regulators);
319*4882a593Smuzhiyun 	if (ret < 0)
320*4882a593Smuzhiyun 		return ret;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* Enable clock */
323*4882a593Smuzhiyun 	if (mt9p031->clk) {
324*4882a593Smuzhiyun 		ret = clk_prepare_enable(mt9p031->clk);
325*4882a593Smuzhiyun 		if (ret) {
326*4882a593Smuzhiyun 			regulator_bulk_disable(ARRAY_SIZE(mt9p031->regulators),
327*4882a593Smuzhiyun 					       mt9p031->regulators);
328*4882a593Smuzhiyun 			return ret;
329*4882a593Smuzhiyun 		}
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	/* Now RESET_BAR must be high */
333*4882a593Smuzhiyun 	if (mt9p031->reset) {
334*4882a593Smuzhiyun 		gpiod_set_value(mt9p031->reset, 0);
335*4882a593Smuzhiyun 		usleep_range(1000, 2000);
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
mt9p031_power_off(struct mt9p031 * mt9p031)341*4882a593Smuzhiyun static void mt9p031_power_off(struct mt9p031 *mt9p031)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	if (mt9p031->reset) {
344*4882a593Smuzhiyun 		gpiod_set_value(mt9p031->reset, 1);
345*4882a593Smuzhiyun 		usleep_range(1000, 2000);
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(mt9p031->regulators),
349*4882a593Smuzhiyun 			       mt9p031->regulators);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	if (mt9p031->clk)
352*4882a593Smuzhiyun 		clk_disable_unprepare(mt9p031->clk);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
__mt9p031_set_power(struct mt9p031 * mt9p031,bool on)355*4882a593Smuzhiyun static int __mt9p031_set_power(struct mt9p031 *mt9p031, bool on)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9p031->subdev);
358*4882a593Smuzhiyun 	int ret;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (!on) {
361*4882a593Smuzhiyun 		mt9p031_power_off(mt9p031);
362*4882a593Smuzhiyun 		return 0;
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	ret = mt9p031_power_on(mt9p031);
366*4882a593Smuzhiyun 	if (ret < 0)
367*4882a593Smuzhiyun 		return ret;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	ret = mt9p031_reset(mt9p031);
370*4882a593Smuzhiyun 	if (ret < 0) {
371*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed to reset the camera\n");
372*4882a593Smuzhiyun 		return ret;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	return v4l2_ctrl_handler_setup(&mt9p031->ctrls);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
379*4882a593Smuzhiyun  * V4L2 subdev video operations
380*4882a593Smuzhiyun  */
381*4882a593Smuzhiyun 
mt9p031_set_params(struct mt9p031 * mt9p031)382*4882a593Smuzhiyun static int mt9p031_set_params(struct mt9p031 *mt9p031)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9p031->subdev);
385*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *format = &mt9p031->format;
386*4882a593Smuzhiyun 	const struct v4l2_rect *crop = &mt9p031->crop;
387*4882a593Smuzhiyun 	unsigned int hblank;
388*4882a593Smuzhiyun 	unsigned int vblank;
389*4882a593Smuzhiyun 	unsigned int xskip;
390*4882a593Smuzhiyun 	unsigned int yskip;
391*4882a593Smuzhiyun 	unsigned int xbin;
392*4882a593Smuzhiyun 	unsigned int ybin;
393*4882a593Smuzhiyun 	int ret;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* Windows position and size.
396*4882a593Smuzhiyun 	 *
397*4882a593Smuzhiyun 	 * TODO: Make sure the start coordinates and window size match the
398*4882a593Smuzhiyun 	 * skipping, binning and mirroring (see description of registers 2 and 4
399*4882a593Smuzhiyun 	 * in table 13, and Binning section on page 41).
400*4882a593Smuzhiyun 	 */
401*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_COLUMN_START, crop->left);
402*4882a593Smuzhiyun 	if (ret < 0)
403*4882a593Smuzhiyun 		return ret;
404*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_ROW_START, crop->top);
405*4882a593Smuzhiyun 	if (ret < 0)
406*4882a593Smuzhiyun 		return ret;
407*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_WINDOW_WIDTH, crop->width - 1);
408*4882a593Smuzhiyun 	if (ret < 0)
409*4882a593Smuzhiyun 		return ret;
410*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_WINDOW_HEIGHT, crop->height - 1);
411*4882a593Smuzhiyun 	if (ret < 0)
412*4882a593Smuzhiyun 		return ret;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	/* Row and column binning and skipping. Use the maximum binning value
415*4882a593Smuzhiyun 	 * compatible with the skipping settings.
416*4882a593Smuzhiyun 	 */
417*4882a593Smuzhiyun 	xskip = DIV_ROUND_CLOSEST(crop->width, format->width);
418*4882a593Smuzhiyun 	yskip = DIV_ROUND_CLOSEST(crop->height, format->height);
419*4882a593Smuzhiyun 	xbin = 1 << (ffs(xskip) - 1);
420*4882a593Smuzhiyun 	ybin = 1 << (ffs(yskip) - 1);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_COLUMN_ADDRESS_MODE,
423*4882a593Smuzhiyun 			    ((xbin - 1) << 4) | (xskip - 1));
424*4882a593Smuzhiyun 	if (ret < 0)
425*4882a593Smuzhiyun 		return ret;
426*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_ROW_ADDRESS_MODE,
427*4882a593Smuzhiyun 			    ((ybin - 1) << 4) | (yskip - 1));
428*4882a593Smuzhiyun 	if (ret < 0)
429*4882a593Smuzhiyun 		return ret;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* Blanking - use minimum value for horizontal blanking and default
432*4882a593Smuzhiyun 	 * value for vertical blanking.
433*4882a593Smuzhiyun 	 */
434*4882a593Smuzhiyun 	hblank = 346 * ybin + 64 + (80 >> min_t(unsigned int, xbin, 3));
435*4882a593Smuzhiyun 	vblank = MT9P031_VERTICAL_BLANK_DEF;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_HORIZONTAL_BLANK, hblank - 1);
438*4882a593Smuzhiyun 	if (ret < 0)
439*4882a593Smuzhiyun 		return ret;
440*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_VERTICAL_BLANK, vblank - 1);
441*4882a593Smuzhiyun 	if (ret < 0)
442*4882a593Smuzhiyun 		return ret;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	return ret;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
mt9p031_s_stream(struct v4l2_subdev * subdev,int enable)447*4882a593Smuzhiyun static int mt9p031_s_stream(struct v4l2_subdev *subdev, int enable)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	struct mt9p031 *mt9p031 = to_mt9p031(subdev);
450*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(subdev);
451*4882a593Smuzhiyun 	int val;
452*4882a593Smuzhiyun 	int ret;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	if (!enable) {
455*4882a593Smuzhiyun 		/* enable pause restart */
456*4882a593Smuzhiyun 		val = MT9P031_FRAME_PAUSE_RESTART;
457*4882a593Smuzhiyun 		ret = mt9p031_write(client, MT9P031_RESTART, val);
458*4882a593Smuzhiyun 		if (ret < 0)
459*4882a593Smuzhiyun 			return ret;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		/* enable restart + keep pause restart set */
462*4882a593Smuzhiyun 		val |= MT9P031_FRAME_RESTART;
463*4882a593Smuzhiyun 		ret = mt9p031_write(client, MT9P031_RESTART, val);
464*4882a593Smuzhiyun 		if (ret < 0)
465*4882a593Smuzhiyun 			return ret;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 		/* Stop sensor readout */
468*4882a593Smuzhiyun 		ret = mt9p031_set_output_control(mt9p031,
469*4882a593Smuzhiyun 						 MT9P031_OUTPUT_CONTROL_CEN, 0);
470*4882a593Smuzhiyun 		if (ret < 0)
471*4882a593Smuzhiyun 			return ret;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 		return mt9p031_pll_disable(mt9p031);
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	ret = mt9p031_set_params(mt9p031);
477*4882a593Smuzhiyun 	if (ret < 0)
478*4882a593Smuzhiyun 		return ret;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	/* Switch to master "normal" mode */
481*4882a593Smuzhiyun 	ret = mt9p031_set_output_control(mt9p031, 0,
482*4882a593Smuzhiyun 					 MT9P031_OUTPUT_CONTROL_CEN);
483*4882a593Smuzhiyun 	if (ret < 0)
484*4882a593Smuzhiyun 		return ret;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/*
487*4882a593Smuzhiyun 	 * - clear pause restart
488*4882a593Smuzhiyun 	 * - don't clear restart as clearing restart manually can cause
489*4882a593Smuzhiyun 	 *   undefined behavior
490*4882a593Smuzhiyun 	 */
491*4882a593Smuzhiyun 	val = MT9P031_FRAME_RESTART;
492*4882a593Smuzhiyun 	ret = mt9p031_write(client, MT9P031_RESTART, val);
493*4882a593Smuzhiyun 	if (ret < 0)
494*4882a593Smuzhiyun 		return ret;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	return mt9p031_pll_enable(mt9p031);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
mt9p031_enum_mbus_code(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)499*4882a593Smuzhiyun static int mt9p031_enum_mbus_code(struct v4l2_subdev *subdev,
500*4882a593Smuzhiyun 				  struct v4l2_subdev_pad_config *cfg,
501*4882a593Smuzhiyun 				  struct v4l2_subdev_mbus_code_enum *code)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	struct mt9p031 *mt9p031 = to_mt9p031(subdev);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	if (code->pad || code->index)
506*4882a593Smuzhiyun 		return -EINVAL;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	code->code = mt9p031->format.code;
509*4882a593Smuzhiyun 	return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
mt9p031_enum_frame_size(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)512*4882a593Smuzhiyun static int mt9p031_enum_frame_size(struct v4l2_subdev *subdev,
513*4882a593Smuzhiyun 				   struct v4l2_subdev_pad_config *cfg,
514*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_size_enum *fse)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	struct mt9p031 *mt9p031 = to_mt9p031(subdev);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	if (fse->index >= 8 || fse->code != mt9p031->format.code)
519*4882a593Smuzhiyun 		return -EINVAL;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	fse->min_width = MT9P031_WINDOW_WIDTH_DEF
522*4882a593Smuzhiyun 		       / min_t(unsigned int, 7, fse->index + 1);
523*4882a593Smuzhiyun 	fse->max_width = fse->min_width;
524*4882a593Smuzhiyun 	fse->min_height = MT9P031_WINDOW_HEIGHT_DEF / (fse->index + 1);
525*4882a593Smuzhiyun 	fse->max_height = fse->min_height;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	return 0;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun static struct v4l2_mbus_framefmt *
__mt9p031_get_pad_format(struct mt9p031 * mt9p031,struct v4l2_subdev_pad_config * cfg,unsigned int pad,u32 which)531*4882a593Smuzhiyun __mt9p031_get_pad_format(struct mt9p031 *mt9p031, struct v4l2_subdev_pad_config *cfg,
532*4882a593Smuzhiyun 			 unsigned int pad, u32 which)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	switch (which) {
535*4882a593Smuzhiyun 	case V4L2_SUBDEV_FORMAT_TRY:
536*4882a593Smuzhiyun 		return v4l2_subdev_get_try_format(&mt9p031->subdev, cfg, pad);
537*4882a593Smuzhiyun 	case V4L2_SUBDEV_FORMAT_ACTIVE:
538*4882a593Smuzhiyun 		return &mt9p031->format;
539*4882a593Smuzhiyun 	default:
540*4882a593Smuzhiyun 		return NULL;
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun static struct v4l2_rect *
__mt9p031_get_pad_crop(struct mt9p031 * mt9p031,struct v4l2_subdev_pad_config * cfg,unsigned int pad,u32 which)545*4882a593Smuzhiyun __mt9p031_get_pad_crop(struct mt9p031 *mt9p031, struct v4l2_subdev_pad_config *cfg,
546*4882a593Smuzhiyun 		     unsigned int pad, u32 which)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	switch (which) {
549*4882a593Smuzhiyun 	case V4L2_SUBDEV_FORMAT_TRY:
550*4882a593Smuzhiyun 		return v4l2_subdev_get_try_crop(&mt9p031->subdev, cfg, pad);
551*4882a593Smuzhiyun 	case V4L2_SUBDEV_FORMAT_ACTIVE:
552*4882a593Smuzhiyun 		return &mt9p031->crop;
553*4882a593Smuzhiyun 	default:
554*4882a593Smuzhiyun 		return NULL;
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
mt9p031_get_format(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)558*4882a593Smuzhiyun static int mt9p031_get_format(struct v4l2_subdev *subdev,
559*4882a593Smuzhiyun 			      struct v4l2_subdev_pad_config *cfg,
560*4882a593Smuzhiyun 			      struct v4l2_subdev_format *fmt)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	struct mt9p031 *mt9p031 = to_mt9p031(subdev);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	fmt->format = *__mt9p031_get_pad_format(mt9p031, cfg, fmt->pad,
565*4882a593Smuzhiyun 						fmt->which);
566*4882a593Smuzhiyun 	return 0;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
mt9p031_set_format(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)569*4882a593Smuzhiyun static int mt9p031_set_format(struct v4l2_subdev *subdev,
570*4882a593Smuzhiyun 			      struct v4l2_subdev_pad_config *cfg,
571*4882a593Smuzhiyun 			      struct v4l2_subdev_format *format)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	struct mt9p031 *mt9p031 = to_mt9p031(subdev);
574*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *__format;
575*4882a593Smuzhiyun 	struct v4l2_rect *__crop;
576*4882a593Smuzhiyun 	unsigned int width;
577*4882a593Smuzhiyun 	unsigned int height;
578*4882a593Smuzhiyun 	unsigned int hratio;
579*4882a593Smuzhiyun 	unsigned int vratio;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	__crop = __mt9p031_get_pad_crop(mt9p031, cfg, format->pad,
582*4882a593Smuzhiyun 					format->which);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	/* Clamp the width and height to avoid dividing by zero. */
585*4882a593Smuzhiyun 	width = clamp_t(unsigned int, ALIGN(format->format.width, 2),
586*4882a593Smuzhiyun 			max_t(unsigned int, __crop->width / 7,
587*4882a593Smuzhiyun 			      MT9P031_WINDOW_WIDTH_MIN),
588*4882a593Smuzhiyun 			__crop->width);
589*4882a593Smuzhiyun 	height = clamp_t(unsigned int, ALIGN(format->format.height, 2),
590*4882a593Smuzhiyun 			 max_t(unsigned int, __crop->height / 8,
591*4882a593Smuzhiyun 			       MT9P031_WINDOW_HEIGHT_MIN),
592*4882a593Smuzhiyun 			 __crop->height);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	hratio = DIV_ROUND_CLOSEST(__crop->width, width);
595*4882a593Smuzhiyun 	vratio = DIV_ROUND_CLOSEST(__crop->height, height);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	__format = __mt9p031_get_pad_format(mt9p031, cfg, format->pad,
598*4882a593Smuzhiyun 					    format->which);
599*4882a593Smuzhiyun 	__format->width = __crop->width / hratio;
600*4882a593Smuzhiyun 	__format->height = __crop->height / vratio;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	format->format = *__format;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	return 0;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
mt9p031_get_selection(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)607*4882a593Smuzhiyun static int mt9p031_get_selection(struct v4l2_subdev *subdev,
608*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
609*4882a593Smuzhiyun 				 struct v4l2_subdev_selection *sel)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	struct mt9p031 *mt9p031 = to_mt9p031(subdev);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	if (sel->target != V4L2_SEL_TGT_CROP)
614*4882a593Smuzhiyun 		return -EINVAL;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	sel->r = *__mt9p031_get_pad_crop(mt9p031, cfg, sel->pad, sel->which);
617*4882a593Smuzhiyun 	return 0;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
mt9p031_set_selection(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)620*4882a593Smuzhiyun static int mt9p031_set_selection(struct v4l2_subdev *subdev,
621*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
622*4882a593Smuzhiyun 				 struct v4l2_subdev_selection *sel)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	struct mt9p031 *mt9p031 = to_mt9p031(subdev);
625*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *__format;
626*4882a593Smuzhiyun 	struct v4l2_rect *__crop;
627*4882a593Smuzhiyun 	struct v4l2_rect rect;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	if (sel->target != V4L2_SEL_TGT_CROP)
630*4882a593Smuzhiyun 		return -EINVAL;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	/* Clamp the crop rectangle boundaries and align them to a multiple of 2
633*4882a593Smuzhiyun 	 * pixels to ensure a GRBG Bayer pattern.
634*4882a593Smuzhiyun 	 */
635*4882a593Smuzhiyun 	rect.left = clamp(ALIGN(sel->r.left, 2), MT9P031_COLUMN_START_MIN,
636*4882a593Smuzhiyun 			  MT9P031_COLUMN_START_MAX);
637*4882a593Smuzhiyun 	rect.top = clamp(ALIGN(sel->r.top, 2), MT9P031_ROW_START_MIN,
638*4882a593Smuzhiyun 			 MT9P031_ROW_START_MAX);
639*4882a593Smuzhiyun 	rect.width = clamp_t(unsigned int, ALIGN(sel->r.width, 2),
640*4882a593Smuzhiyun 			     MT9P031_WINDOW_WIDTH_MIN,
641*4882a593Smuzhiyun 			     MT9P031_WINDOW_WIDTH_MAX);
642*4882a593Smuzhiyun 	rect.height = clamp_t(unsigned int, ALIGN(sel->r.height, 2),
643*4882a593Smuzhiyun 			      MT9P031_WINDOW_HEIGHT_MIN,
644*4882a593Smuzhiyun 			      MT9P031_WINDOW_HEIGHT_MAX);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	rect.width = min_t(unsigned int, rect.width,
647*4882a593Smuzhiyun 			   MT9P031_PIXEL_ARRAY_WIDTH - rect.left);
648*4882a593Smuzhiyun 	rect.height = min_t(unsigned int, rect.height,
649*4882a593Smuzhiyun 			    MT9P031_PIXEL_ARRAY_HEIGHT - rect.top);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	__crop = __mt9p031_get_pad_crop(mt9p031, cfg, sel->pad, sel->which);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	if (rect.width != __crop->width || rect.height != __crop->height) {
654*4882a593Smuzhiyun 		/* Reset the output image size if the crop rectangle size has
655*4882a593Smuzhiyun 		 * been modified.
656*4882a593Smuzhiyun 		 */
657*4882a593Smuzhiyun 		__format = __mt9p031_get_pad_format(mt9p031, cfg, sel->pad,
658*4882a593Smuzhiyun 						    sel->which);
659*4882a593Smuzhiyun 		__format->width = rect.width;
660*4882a593Smuzhiyun 		__format->height = rect.height;
661*4882a593Smuzhiyun 	}
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	*__crop = rect;
664*4882a593Smuzhiyun 	sel->r = rect;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	return 0;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
670*4882a593Smuzhiyun  * V4L2 subdev control operations
671*4882a593Smuzhiyun  */
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun #define V4L2_CID_BLC_AUTO		(V4L2_CID_USER_BASE | 0x1002)
674*4882a593Smuzhiyun #define V4L2_CID_BLC_TARGET_LEVEL	(V4L2_CID_USER_BASE | 0x1003)
675*4882a593Smuzhiyun #define V4L2_CID_BLC_ANALOG_OFFSET	(V4L2_CID_USER_BASE | 0x1004)
676*4882a593Smuzhiyun #define V4L2_CID_BLC_DIGITAL_OFFSET	(V4L2_CID_USER_BASE | 0x1005)
677*4882a593Smuzhiyun 
mt9p031_restore_blc(struct mt9p031 * mt9p031)678*4882a593Smuzhiyun static int mt9p031_restore_blc(struct mt9p031 *mt9p031)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9p031->subdev);
681*4882a593Smuzhiyun 	int ret;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (mt9p031->blc_auto->cur.val != 0) {
684*4882a593Smuzhiyun 		ret = mt9p031_set_mode2(mt9p031, 0,
685*4882a593Smuzhiyun 					MT9P031_READ_MODE_2_ROW_BLC);
686*4882a593Smuzhiyun 		if (ret < 0)
687*4882a593Smuzhiyun 			return ret;
688*4882a593Smuzhiyun 	}
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	if (mt9p031->blc_offset->cur.val != 0) {
691*4882a593Smuzhiyun 		ret = mt9p031_write(client, MT9P031_ROW_BLACK_TARGET,
692*4882a593Smuzhiyun 				    mt9p031->blc_offset->cur.val);
693*4882a593Smuzhiyun 		if (ret < 0)
694*4882a593Smuzhiyun 			return ret;
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	return 0;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun 
mt9p031_s_ctrl(struct v4l2_ctrl * ctrl)700*4882a593Smuzhiyun static int mt9p031_s_ctrl(struct v4l2_ctrl *ctrl)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun 	struct mt9p031 *mt9p031 =
703*4882a593Smuzhiyun 			container_of(ctrl->handler, struct mt9p031, ctrls);
704*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9p031->subdev);
705*4882a593Smuzhiyun 	u16 data;
706*4882a593Smuzhiyun 	int ret;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	if (ctrl->flags & V4L2_CTRL_FLAG_INACTIVE)
709*4882a593Smuzhiyun 		return 0;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	switch (ctrl->id) {
712*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE:
713*4882a593Smuzhiyun 		ret = mt9p031_write(client, MT9P031_SHUTTER_WIDTH_UPPER,
714*4882a593Smuzhiyun 				    (ctrl->val >> 16) & 0xffff);
715*4882a593Smuzhiyun 		if (ret < 0)
716*4882a593Smuzhiyun 			return ret;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 		return mt9p031_write(client, MT9P031_SHUTTER_WIDTH_LOWER,
719*4882a593Smuzhiyun 				     ctrl->val & 0xffff);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	case V4L2_CID_GAIN:
722*4882a593Smuzhiyun 		/* Gain is controlled by 2 analog stages and a digital stage.
723*4882a593Smuzhiyun 		 * Valid values for the 3 stages are
724*4882a593Smuzhiyun 		 *
725*4882a593Smuzhiyun 		 * Stage                Min     Max     Step
726*4882a593Smuzhiyun 		 * ------------------------------------------
727*4882a593Smuzhiyun 		 * First analog stage   x1      x2      1
728*4882a593Smuzhiyun 		 * Second analog stage  x1      x4      0.125
729*4882a593Smuzhiyun 		 * Digital stage        x1      x16     0.125
730*4882a593Smuzhiyun 		 *
731*4882a593Smuzhiyun 		 * To minimize noise, the gain stages should be used in the
732*4882a593Smuzhiyun 		 * second analog stage, first analog stage, digital stage order.
733*4882a593Smuzhiyun 		 * Gain from a previous stage should be pushed to its maximum
734*4882a593Smuzhiyun 		 * value before the next stage is used.
735*4882a593Smuzhiyun 		 */
736*4882a593Smuzhiyun 		if (ctrl->val <= 32) {
737*4882a593Smuzhiyun 			data = ctrl->val;
738*4882a593Smuzhiyun 		} else if (ctrl->val <= 64) {
739*4882a593Smuzhiyun 			ctrl->val &= ~1;
740*4882a593Smuzhiyun 			data = (1 << 6) | (ctrl->val >> 1);
741*4882a593Smuzhiyun 		} else {
742*4882a593Smuzhiyun 			ctrl->val &= ~7;
743*4882a593Smuzhiyun 			data = ((ctrl->val - 64) << 5) | (1 << 6) | 32;
744*4882a593Smuzhiyun 		}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 		return mt9p031_write(client, MT9P031_GLOBAL_GAIN, data);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	case V4L2_CID_HFLIP:
749*4882a593Smuzhiyun 		if (ctrl->val)
750*4882a593Smuzhiyun 			return mt9p031_set_mode2(mt9p031,
751*4882a593Smuzhiyun 					0, MT9P031_READ_MODE_2_COL_MIR);
752*4882a593Smuzhiyun 		else
753*4882a593Smuzhiyun 			return mt9p031_set_mode2(mt9p031,
754*4882a593Smuzhiyun 					MT9P031_READ_MODE_2_COL_MIR, 0);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	case V4L2_CID_VFLIP:
757*4882a593Smuzhiyun 		if (ctrl->val)
758*4882a593Smuzhiyun 			return mt9p031_set_mode2(mt9p031,
759*4882a593Smuzhiyun 					0, MT9P031_READ_MODE_2_ROW_MIR);
760*4882a593Smuzhiyun 		else
761*4882a593Smuzhiyun 			return mt9p031_set_mode2(mt9p031,
762*4882a593Smuzhiyun 					MT9P031_READ_MODE_2_ROW_MIR, 0);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	case V4L2_CID_TEST_PATTERN:
765*4882a593Smuzhiyun 		/* The digital side of the Black Level Calibration function must
766*4882a593Smuzhiyun 		 * be disabled when generating a test pattern to avoid artifacts
767*4882a593Smuzhiyun 		 * in the image. Activate (deactivate) the BLC-related controls
768*4882a593Smuzhiyun 		 * when the test pattern is enabled (disabled).
769*4882a593Smuzhiyun 		 */
770*4882a593Smuzhiyun 		v4l2_ctrl_activate(mt9p031->blc_auto, ctrl->val == 0);
771*4882a593Smuzhiyun 		v4l2_ctrl_activate(mt9p031->blc_offset, ctrl->val == 0);
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 		if (!ctrl->val) {
774*4882a593Smuzhiyun 			/* Restore the BLC settings. */
775*4882a593Smuzhiyun 			ret = mt9p031_restore_blc(mt9p031);
776*4882a593Smuzhiyun 			if (ret < 0)
777*4882a593Smuzhiyun 				return ret;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 			return mt9p031_write(client, MT9P031_TEST_PATTERN,
780*4882a593Smuzhiyun 					     MT9P031_TEST_PATTERN_DISABLE);
781*4882a593Smuzhiyun 		}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 		ret = mt9p031_write(client, MT9P031_TEST_PATTERN_GREEN, 0x05a0);
784*4882a593Smuzhiyun 		if (ret < 0)
785*4882a593Smuzhiyun 			return ret;
786*4882a593Smuzhiyun 		ret = mt9p031_write(client, MT9P031_TEST_PATTERN_RED, 0x0a50);
787*4882a593Smuzhiyun 		if (ret < 0)
788*4882a593Smuzhiyun 			return ret;
789*4882a593Smuzhiyun 		ret = mt9p031_write(client, MT9P031_TEST_PATTERN_BLUE, 0x0aa0);
790*4882a593Smuzhiyun 		if (ret < 0)
791*4882a593Smuzhiyun 			return ret;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 		/* Disable digital BLC when generating a test pattern. */
794*4882a593Smuzhiyun 		ret = mt9p031_set_mode2(mt9p031, MT9P031_READ_MODE_2_ROW_BLC,
795*4882a593Smuzhiyun 					0);
796*4882a593Smuzhiyun 		if (ret < 0)
797*4882a593Smuzhiyun 			return ret;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		ret = mt9p031_write(client, MT9P031_ROW_BLACK_DEF_OFFSET, 0);
800*4882a593Smuzhiyun 		if (ret < 0)
801*4882a593Smuzhiyun 			return ret;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 		return mt9p031_write(client, MT9P031_TEST_PATTERN,
804*4882a593Smuzhiyun 				((ctrl->val - 1) << MT9P031_TEST_PATTERN_SHIFT)
805*4882a593Smuzhiyun 				| MT9P031_TEST_PATTERN_ENABLE);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	case V4L2_CID_BLC_AUTO:
808*4882a593Smuzhiyun 		ret = mt9p031_set_mode2(mt9p031,
809*4882a593Smuzhiyun 				ctrl->val ? 0 : MT9P031_READ_MODE_2_ROW_BLC,
810*4882a593Smuzhiyun 				ctrl->val ? MT9P031_READ_MODE_2_ROW_BLC : 0);
811*4882a593Smuzhiyun 		if (ret < 0)
812*4882a593Smuzhiyun 			return ret;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 		return mt9p031_write(client, MT9P031_BLACK_LEVEL_CALIBRATION,
815*4882a593Smuzhiyun 				     ctrl->val ? 0 : MT9P031_BLC_MANUAL_BLC);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	case V4L2_CID_BLC_TARGET_LEVEL:
818*4882a593Smuzhiyun 		return mt9p031_write(client, MT9P031_ROW_BLACK_TARGET,
819*4882a593Smuzhiyun 				     ctrl->val);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	case V4L2_CID_BLC_ANALOG_OFFSET:
822*4882a593Smuzhiyun 		data = ctrl->val & ((1 << 9) - 1);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 		ret = mt9p031_write(client, MT9P031_GREEN1_OFFSET, data);
825*4882a593Smuzhiyun 		if (ret < 0)
826*4882a593Smuzhiyun 			return ret;
827*4882a593Smuzhiyun 		ret = mt9p031_write(client, MT9P031_GREEN2_OFFSET, data);
828*4882a593Smuzhiyun 		if (ret < 0)
829*4882a593Smuzhiyun 			return ret;
830*4882a593Smuzhiyun 		ret = mt9p031_write(client, MT9P031_RED_OFFSET, data);
831*4882a593Smuzhiyun 		if (ret < 0)
832*4882a593Smuzhiyun 			return ret;
833*4882a593Smuzhiyun 		return mt9p031_write(client, MT9P031_BLUE_OFFSET, data);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	case V4L2_CID_BLC_DIGITAL_OFFSET:
836*4882a593Smuzhiyun 		return mt9p031_write(client, MT9P031_ROW_BLACK_DEF_OFFSET,
837*4882a593Smuzhiyun 				     ctrl->val & ((1 << 12) - 1));
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	return 0;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun static const struct v4l2_ctrl_ops mt9p031_ctrl_ops = {
844*4882a593Smuzhiyun 	.s_ctrl = mt9p031_s_ctrl,
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun static const char * const mt9p031_test_pattern_menu[] = {
848*4882a593Smuzhiyun 	"Disabled",
849*4882a593Smuzhiyun 	"Color Field",
850*4882a593Smuzhiyun 	"Horizontal Gradient",
851*4882a593Smuzhiyun 	"Vertical Gradient",
852*4882a593Smuzhiyun 	"Diagonal Gradient",
853*4882a593Smuzhiyun 	"Classic Test Pattern",
854*4882a593Smuzhiyun 	"Walking 1s",
855*4882a593Smuzhiyun 	"Monochrome Horizontal Bars",
856*4882a593Smuzhiyun 	"Monochrome Vertical Bars",
857*4882a593Smuzhiyun 	"Vertical Color Bars",
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun static const struct v4l2_ctrl_config mt9p031_ctrls[] = {
861*4882a593Smuzhiyun 	{
862*4882a593Smuzhiyun 		.ops		= &mt9p031_ctrl_ops,
863*4882a593Smuzhiyun 		.id		= V4L2_CID_BLC_AUTO,
864*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_BOOLEAN,
865*4882a593Smuzhiyun 		.name		= "BLC, Auto",
866*4882a593Smuzhiyun 		.min		= 0,
867*4882a593Smuzhiyun 		.max		= 1,
868*4882a593Smuzhiyun 		.step		= 1,
869*4882a593Smuzhiyun 		.def		= 1,
870*4882a593Smuzhiyun 		.flags		= 0,
871*4882a593Smuzhiyun 	}, {
872*4882a593Smuzhiyun 		.ops		= &mt9p031_ctrl_ops,
873*4882a593Smuzhiyun 		.id		= V4L2_CID_BLC_TARGET_LEVEL,
874*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
875*4882a593Smuzhiyun 		.name		= "BLC Target Level",
876*4882a593Smuzhiyun 		.min		= 0,
877*4882a593Smuzhiyun 		.max		= 4095,
878*4882a593Smuzhiyun 		.step		= 1,
879*4882a593Smuzhiyun 		.def		= 168,
880*4882a593Smuzhiyun 		.flags		= 0,
881*4882a593Smuzhiyun 	}, {
882*4882a593Smuzhiyun 		.ops		= &mt9p031_ctrl_ops,
883*4882a593Smuzhiyun 		.id		= V4L2_CID_BLC_ANALOG_OFFSET,
884*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
885*4882a593Smuzhiyun 		.name		= "BLC Analog Offset",
886*4882a593Smuzhiyun 		.min		= -255,
887*4882a593Smuzhiyun 		.max		= 255,
888*4882a593Smuzhiyun 		.step		= 1,
889*4882a593Smuzhiyun 		.def		= 32,
890*4882a593Smuzhiyun 		.flags		= 0,
891*4882a593Smuzhiyun 	}, {
892*4882a593Smuzhiyun 		.ops		= &mt9p031_ctrl_ops,
893*4882a593Smuzhiyun 		.id		= V4L2_CID_BLC_DIGITAL_OFFSET,
894*4882a593Smuzhiyun 		.type		= V4L2_CTRL_TYPE_INTEGER,
895*4882a593Smuzhiyun 		.name		= "BLC Digital Offset",
896*4882a593Smuzhiyun 		.min		= -2048,
897*4882a593Smuzhiyun 		.max		= 2047,
898*4882a593Smuzhiyun 		.step		= 1,
899*4882a593Smuzhiyun 		.def		= 40,
900*4882a593Smuzhiyun 		.flags		= 0,
901*4882a593Smuzhiyun 	}
902*4882a593Smuzhiyun };
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
905*4882a593Smuzhiyun  * V4L2 subdev core operations
906*4882a593Smuzhiyun  */
907*4882a593Smuzhiyun 
mt9p031_set_power(struct v4l2_subdev * subdev,int on)908*4882a593Smuzhiyun static int mt9p031_set_power(struct v4l2_subdev *subdev, int on)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun 	struct mt9p031 *mt9p031 = to_mt9p031(subdev);
911*4882a593Smuzhiyun 	int ret = 0;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	mutex_lock(&mt9p031->power_lock);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	/* If the power count is modified from 0 to != 0 or from != 0 to 0,
916*4882a593Smuzhiyun 	 * update the power state.
917*4882a593Smuzhiyun 	 */
918*4882a593Smuzhiyun 	if (mt9p031->power_count == !on) {
919*4882a593Smuzhiyun 		ret = __mt9p031_set_power(mt9p031, !!on);
920*4882a593Smuzhiyun 		if (ret < 0)
921*4882a593Smuzhiyun 			goto out;
922*4882a593Smuzhiyun 	}
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	/* Update the power count. */
925*4882a593Smuzhiyun 	mt9p031->power_count += on ? 1 : -1;
926*4882a593Smuzhiyun 	WARN_ON(mt9p031->power_count < 0);
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun out:
929*4882a593Smuzhiyun 	mutex_unlock(&mt9p031->power_lock);
930*4882a593Smuzhiyun 	return ret;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
934*4882a593Smuzhiyun  * V4L2 subdev internal operations
935*4882a593Smuzhiyun  */
936*4882a593Smuzhiyun 
mt9p031_registered(struct v4l2_subdev * subdev)937*4882a593Smuzhiyun static int mt9p031_registered(struct v4l2_subdev *subdev)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(subdev);
940*4882a593Smuzhiyun 	struct mt9p031 *mt9p031 = to_mt9p031(subdev);
941*4882a593Smuzhiyun 	s32 data;
942*4882a593Smuzhiyun 	int ret;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	ret = mt9p031_power_on(mt9p031);
945*4882a593Smuzhiyun 	if (ret < 0) {
946*4882a593Smuzhiyun 		dev_err(&client->dev, "MT9P031 power up failed\n");
947*4882a593Smuzhiyun 		return ret;
948*4882a593Smuzhiyun 	}
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	/* Read out the chip version register */
951*4882a593Smuzhiyun 	data = mt9p031_read(client, MT9P031_CHIP_VERSION);
952*4882a593Smuzhiyun 	mt9p031_power_off(mt9p031);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	if (data != MT9P031_CHIP_VERSION_VALUE) {
955*4882a593Smuzhiyun 		dev_err(&client->dev, "MT9P031 not detected, wrong version "
956*4882a593Smuzhiyun 			"0x%04x\n", data);
957*4882a593Smuzhiyun 		return -ENODEV;
958*4882a593Smuzhiyun 	}
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	dev_info(&client->dev, "MT9P031 detected at address 0x%02x\n",
961*4882a593Smuzhiyun 		 client->addr);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	return 0;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun 
mt9p031_open(struct v4l2_subdev * subdev,struct v4l2_subdev_fh * fh)966*4882a593Smuzhiyun static int mt9p031_open(struct v4l2_subdev *subdev, struct v4l2_subdev_fh *fh)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun 	struct mt9p031 *mt9p031 = to_mt9p031(subdev);
969*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *format;
970*4882a593Smuzhiyun 	struct v4l2_rect *crop;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	crop = v4l2_subdev_get_try_crop(subdev, fh->pad, 0);
973*4882a593Smuzhiyun 	crop->left = MT9P031_COLUMN_START_DEF;
974*4882a593Smuzhiyun 	crop->top = MT9P031_ROW_START_DEF;
975*4882a593Smuzhiyun 	crop->width = MT9P031_WINDOW_WIDTH_DEF;
976*4882a593Smuzhiyun 	crop->height = MT9P031_WINDOW_HEIGHT_DEF;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	format = v4l2_subdev_get_try_format(subdev, fh->pad, 0);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	if (mt9p031->model == MT9P031_MODEL_MONOCHROME)
981*4882a593Smuzhiyun 		format->code = MEDIA_BUS_FMT_Y12_1X12;
982*4882a593Smuzhiyun 	else
983*4882a593Smuzhiyun 		format->code = MEDIA_BUS_FMT_SGRBG12_1X12;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	format->width = MT9P031_WINDOW_WIDTH_DEF;
986*4882a593Smuzhiyun 	format->height = MT9P031_WINDOW_HEIGHT_DEF;
987*4882a593Smuzhiyun 	format->field = V4L2_FIELD_NONE;
988*4882a593Smuzhiyun 	format->colorspace = V4L2_COLORSPACE_SRGB;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	return mt9p031_set_power(subdev, 1);
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun 
mt9p031_close(struct v4l2_subdev * subdev,struct v4l2_subdev_fh * fh)993*4882a593Smuzhiyun static int mt9p031_close(struct v4l2_subdev *subdev, struct v4l2_subdev_fh *fh)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun 	return mt9p031_set_power(subdev, 0);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops mt9p031_subdev_core_ops = {
999*4882a593Smuzhiyun 	.s_power        = mt9p031_set_power,
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops mt9p031_subdev_video_ops = {
1003*4882a593Smuzhiyun 	.s_stream       = mt9p031_s_stream,
1004*4882a593Smuzhiyun };
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops mt9p031_subdev_pad_ops = {
1007*4882a593Smuzhiyun 	.enum_mbus_code = mt9p031_enum_mbus_code,
1008*4882a593Smuzhiyun 	.enum_frame_size = mt9p031_enum_frame_size,
1009*4882a593Smuzhiyun 	.get_fmt = mt9p031_get_format,
1010*4882a593Smuzhiyun 	.set_fmt = mt9p031_set_format,
1011*4882a593Smuzhiyun 	.get_selection = mt9p031_get_selection,
1012*4882a593Smuzhiyun 	.set_selection = mt9p031_set_selection,
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun static const struct v4l2_subdev_ops mt9p031_subdev_ops = {
1016*4882a593Smuzhiyun 	.core   = &mt9p031_subdev_core_ops,
1017*4882a593Smuzhiyun 	.video  = &mt9p031_subdev_video_ops,
1018*4882a593Smuzhiyun 	.pad    = &mt9p031_subdev_pad_ops,
1019*4882a593Smuzhiyun };
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops mt9p031_subdev_internal_ops = {
1022*4882a593Smuzhiyun 	.registered = mt9p031_registered,
1023*4882a593Smuzhiyun 	.open = mt9p031_open,
1024*4882a593Smuzhiyun 	.close = mt9p031_close,
1025*4882a593Smuzhiyun };
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1028*4882a593Smuzhiyun  * Driver initialization and probing
1029*4882a593Smuzhiyun  */
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun static struct mt9p031_platform_data *
mt9p031_get_pdata(struct i2c_client * client)1032*4882a593Smuzhiyun mt9p031_get_pdata(struct i2c_client *client)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun 	struct mt9p031_platform_data *pdata;
1035*4882a593Smuzhiyun 	struct device_node *np;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_OF) || !client->dev.of_node)
1038*4882a593Smuzhiyun 		return client->dev.platform_data;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	np = of_graph_get_next_endpoint(client->dev.of_node, NULL);
1041*4882a593Smuzhiyun 	if (!np)
1042*4882a593Smuzhiyun 		return NULL;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	pdata = devm_kzalloc(&client->dev, sizeof(*pdata), GFP_KERNEL);
1045*4882a593Smuzhiyun 	if (!pdata)
1046*4882a593Smuzhiyun 		goto done;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	of_property_read_u32(np, "input-clock-frequency", &pdata->ext_freq);
1049*4882a593Smuzhiyun 	of_property_read_u32(np, "pixel-clock-frequency", &pdata->target_freq);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun done:
1052*4882a593Smuzhiyun 	of_node_put(np);
1053*4882a593Smuzhiyun 	return pdata;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun 
mt9p031_probe(struct i2c_client * client,const struct i2c_device_id * did)1056*4882a593Smuzhiyun static int mt9p031_probe(struct i2c_client *client,
1057*4882a593Smuzhiyun 			 const struct i2c_device_id *did)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	struct mt9p031_platform_data *pdata = mt9p031_get_pdata(client);
1060*4882a593Smuzhiyun 	struct i2c_adapter *adapter = client->adapter;
1061*4882a593Smuzhiyun 	struct mt9p031 *mt9p031;
1062*4882a593Smuzhiyun 	unsigned int i;
1063*4882a593Smuzhiyun 	int ret;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	if (pdata == NULL) {
1066*4882a593Smuzhiyun 		dev_err(&client->dev, "No platform data\n");
1067*4882a593Smuzhiyun 		return -EINVAL;
1068*4882a593Smuzhiyun 	}
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_WORD_DATA)) {
1071*4882a593Smuzhiyun 		dev_warn(&client->dev,
1072*4882a593Smuzhiyun 			"I2C-Adapter doesn't support I2C_FUNC_SMBUS_WORD\n");
1073*4882a593Smuzhiyun 		return -EIO;
1074*4882a593Smuzhiyun 	}
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	mt9p031 = devm_kzalloc(&client->dev, sizeof(*mt9p031), GFP_KERNEL);
1077*4882a593Smuzhiyun 	if (mt9p031 == NULL)
1078*4882a593Smuzhiyun 		return -ENOMEM;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	mt9p031->pdata = pdata;
1081*4882a593Smuzhiyun 	mt9p031->output_control	= MT9P031_OUTPUT_CONTROL_DEF;
1082*4882a593Smuzhiyun 	mt9p031->mode2 = MT9P031_READ_MODE_2_ROW_BLC;
1083*4882a593Smuzhiyun 	mt9p031->model = did->driver_data;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	mt9p031->regulators[0].supply = "vdd";
1086*4882a593Smuzhiyun 	mt9p031->regulators[1].supply = "vdd_io";
1087*4882a593Smuzhiyun 	mt9p031->regulators[2].supply = "vaa";
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(&client->dev, 3, mt9p031->regulators);
1090*4882a593Smuzhiyun 	if (ret < 0) {
1091*4882a593Smuzhiyun 		dev_err(&client->dev, "Unable to get regulators\n");
1092*4882a593Smuzhiyun 		return ret;
1093*4882a593Smuzhiyun 	}
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	mutex_init(&mt9p031->power_lock);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	v4l2_ctrl_handler_init(&mt9p031->ctrls, ARRAY_SIZE(mt9p031_ctrls) + 6);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9p031->ctrls, &mt9p031_ctrl_ops,
1100*4882a593Smuzhiyun 			  V4L2_CID_EXPOSURE, MT9P031_SHUTTER_WIDTH_MIN,
1101*4882a593Smuzhiyun 			  MT9P031_SHUTTER_WIDTH_MAX, 1,
1102*4882a593Smuzhiyun 			  MT9P031_SHUTTER_WIDTH_DEF);
1103*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9p031->ctrls, &mt9p031_ctrl_ops,
1104*4882a593Smuzhiyun 			  V4L2_CID_GAIN, MT9P031_GLOBAL_GAIN_MIN,
1105*4882a593Smuzhiyun 			  MT9P031_GLOBAL_GAIN_MAX, 1, MT9P031_GLOBAL_GAIN_DEF);
1106*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9p031->ctrls, &mt9p031_ctrl_ops,
1107*4882a593Smuzhiyun 			  V4L2_CID_HFLIP, 0, 1, 1, 0);
1108*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9p031->ctrls, &mt9p031_ctrl_ops,
1109*4882a593Smuzhiyun 			  V4L2_CID_VFLIP, 0, 1, 1, 0);
1110*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9p031->ctrls, &mt9p031_ctrl_ops,
1111*4882a593Smuzhiyun 			  V4L2_CID_PIXEL_RATE, pdata->target_freq,
1112*4882a593Smuzhiyun 			  pdata->target_freq, 1, pdata->target_freq);
1113*4882a593Smuzhiyun 	v4l2_ctrl_new_std_menu_items(&mt9p031->ctrls, &mt9p031_ctrl_ops,
1114*4882a593Smuzhiyun 			  V4L2_CID_TEST_PATTERN,
1115*4882a593Smuzhiyun 			  ARRAY_SIZE(mt9p031_test_pattern_menu) - 1, 0,
1116*4882a593Smuzhiyun 			  0, mt9p031_test_pattern_menu);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mt9p031_ctrls); ++i)
1119*4882a593Smuzhiyun 		v4l2_ctrl_new_custom(&mt9p031->ctrls, &mt9p031_ctrls[i], NULL);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	mt9p031->subdev.ctrl_handler = &mt9p031->ctrls;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	if (mt9p031->ctrls.error) {
1124*4882a593Smuzhiyun 		printk(KERN_INFO "%s: control initialization error %d\n",
1125*4882a593Smuzhiyun 		       __func__, mt9p031->ctrls.error);
1126*4882a593Smuzhiyun 		ret = mt9p031->ctrls.error;
1127*4882a593Smuzhiyun 		goto done;
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	mt9p031->blc_auto = v4l2_ctrl_find(&mt9p031->ctrls, V4L2_CID_BLC_AUTO);
1131*4882a593Smuzhiyun 	mt9p031->blc_offset = v4l2_ctrl_find(&mt9p031->ctrls,
1132*4882a593Smuzhiyun 					     V4L2_CID_BLC_DIGITAL_OFFSET);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(&mt9p031->subdev, client, &mt9p031_subdev_ops);
1135*4882a593Smuzhiyun 	mt9p031->subdev.internal_ops = &mt9p031_subdev_internal_ops;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	mt9p031->subdev.entity.function = MEDIA_ENT_F_CAM_SENSOR;
1138*4882a593Smuzhiyun 	mt9p031->pad.flags = MEDIA_PAD_FL_SOURCE;
1139*4882a593Smuzhiyun 	ret = media_entity_pads_init(&mt9p031->subdev.entity, 1, &mt9p031->pad);
1140*4882a593Smuzhiyun 	if (ret < 0)
1141*4882a593Smuzhiyun 		goto done;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	mt9p031->subdev.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	mt9p031->crop.width = MT9P031_WINDOW_WIDTH_DEF;
1146*4882a593Smuzhiyun 	mt9p031->crop.height = MT9P031_WINDOW_HEIGHT_DEF;
1147*4882a593Smuzhiyun 	mt9p031->crop.left = MT9P031_COLUMN_START_DEF;
1148*4882a593Smuzhiyun 	mt9p031->crop.top = MT9P031_ROW_START_DEF;
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	if (mt9p031->model == MT9P031_MODEL_MONOCHROME)
1151*4882a593Smuzhiyun 		mt9p031->format.code = MEDIA_BUS_FMT_Y12_1X12;
1152*4882a593Smuzhiyun 	else
1153*4882a593Smuzhiyun 		mt9p031->format.code = MEDIA_BUS_FMT_SGRBG12_1X12;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	mt9p031->format.width = MT9P031_WINDOW_WIDTH_DEF;
1156*4882a593Smuzhiyun 	mt9p031->format.height = MT9P031_WINDOW_HEIGHT_DEF;
1157*4882a593Smuzhiyun 	mt9p031->format.field = V4L2_FIELD_NONE;
1158*4882a593Smuzhiyun 	mt9p031->format.colorspace = V4L2_COLORSPACE_SRGB;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	mt9p031->reset = devm_gpiod_get_optional(&client->dev, "reset",
1161*4882a593Smuzhiyun 						 GPIOD_OUT_HIGH);
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	ret = mt9p031_clk_setup(mt9p031);
1164*4882a593Smuzhiyun 	if (ret)
1165*4882a593Smuzhiyun 		goto done;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev(&mt9p031->subdev);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun done:
1170*4882a593Smuzhiyun 	if (ret < 0) {
1171*4882a593Smuzhiyun 		v4l2_ctrl_handler_free(&mt9p031->ctrls);
1172*4882a593Smuzhiyun 		media_entity_cleanup(&mt9p031->subdev.entity);
1173*4882a593Smuzhiyun 		mutex_destroy(&mt9p031->power_lock);
1174*4882a593Smuzhiyun 	}
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	return ret;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun 
mt9p031_remove(struct i2c_client * client)1179*4882a593Smuzhiyun static int mt9p031_remove(struct i2c_client *client)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	struct v4l2_subdev *subdev = i2c_get_clientdata(client);
1182*4882a593Smuzhiyun 	struct mt9p031 *mt9p031 = to_mt9p031(subdev);
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&mt9p031->ctrls);
1185*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(subdev);
1186*4882a593Smuzhiyun 	media_entity_cleanup(&subdev->entity);
1187*4882a593Smuzhiyun 	mutex_destroy(&mt9p031->power_lock);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	return 0;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun static const struct i2c_device_id mt9p031_id[] = {
1193*4882a593Smuzhiyun 	{ "mt9p031", MT9P031_MODEL_COLOR },
1194*4882a593Smuzhiyun 	{ "mt9p031m", MT9P031_MODEL_MONOCHROME },
1195*4882a593Smuzhiyun 	{ }
1196*4882a593Smuzhiyun };
1197*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, mt9p031_id);
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1200*4882a593Smuzhiyun static const struct of_device_id mt9p031_of_match[] = {
1201*4882a593Smuzhiyun 	{ .compatible = "aptina,mt9p031", },
1202*4882a593Smuzhiyun 	{ .compatible = "aptina,mt9p031m", },
1203*4882a593Smuzhiyun 	{ /* sentinel */ },
1204*4882a593Smuzhiyun };
1205*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt9p031_of_match);
1206*4882a593Smuzhiyun #endif
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun static struct i2c_driver mt9p031_i2c_driver = {
1209*4882a593Smuzhiyun 	.driver = {
1210*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(mt9p031_of_match),
1211*4882a593Smuzhiyun 		.name = "mt9p031",
1212*4882a593Smuzhiyun 	},
1213*4882a593Smuzhiyun 	.probe          = mt9p031_probe,
1214*4882a593Smuzhiyun 	.remove         = mt9p031_remove,
1215*4882a593Smuzhiyun 	.id_table       = mt9p031_id,
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun module_i2c_driver(mt9p031_i2c_driver);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun MODULE_DESCRIPTION("Aptina MT9P031 Camera driver");
1221*4882a593Smuzhiyun MODULE_AUTHOR("Bastian Hecht <hechtb@gmail.com>");
1222*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1223