xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/mt9m111.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for MT9M111/MT9M112/MT9M131 CMOS Image Sensor from Micron/Aptina
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2008, Robert Jarzmik <robert.jarzmik@free.fr>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/videodev2.h>
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/i2c.h>
10*4882a593Smuzhiyun #include <linux/log2.h>
11*4882a593Smuzhiyun #include <linux/gpio.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
14*4882a593Smuzhiyun #include <linux/v4l2-mediabus.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/property.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <media/v4l2-async.h>
19*4882a593Smuzhiyun #include <media/v4l2-clk.h>
20*4882a593Smuzhiyun #include <media/v4l2-common.h>
21*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
22*4882a593Smuzhiyun #include <media/v4l2-device.h>
23*4882a593Smuzhiyun #include <media/v4l2-event.h>
24*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * MT9M111, MT9M112 and MT9M131:
28*4882a593Smuzhiyun  * i2c address is 0x48 or 0x5d (depending on SADDR pin)
29*4882a593Smuzhiyun  * The platform has to define struct i2c_board_info objects and link to them
30*4882a593Smuzhiyun  * from struct soc_camera_host_desc
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  * Sensor core register addresses (0x000..0x0ff)
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun #define MT9M111_CHIP_VERSION		0x000
37*4882a593Smuzhiyun #define MT9M111_ROW_START		0x001
38*4882a593Smuzhiyun #define MT9M111_COLUMN_START		0x002
39*4882a593Smuzhiyun #define MT9M111_WINDOW_HEIGHT		0x003
40*4882a593Smuzhiyun #define MT9M111_WINDOW_WIDTH		0x004
41*4882a593Smuzhiyun #define MT9M111_HORIZONTAL_BLANKING_B	0x005
42*4882a593Smuzhiyun #define MT9M111_VERTICAL_BLANKING_B	0x006
43*4882a593Smuzhiyun #define MT9M111_HORIZONTAL_BLANKING_A	0x007
44*4882a593Smuzhiyun #define MT9M111_VERTICAL_BLANKING_A	0x008
45*4882a593Smuzhiyun #define MT9M111_SHUTTER_WIDTH		0x009
46*4882a593Smuzhiyun #define MT9M111_ROW_SPEED		0x00a
47*4882a593Smuzhiyun #define MT9M111_EXTRA_DELAY		0x00b
48*4882a593Smuzhiyun #define MT9M111_SHUTTER_DELAY		0x00c
49*4882a593Smuzhiyun #define MT9M111_RESET			0x00d
50*4882a593Smuzhiyun #define MT9M111_READ_MODE_B		0x020
51*4882a593Smuzhiyun #define MT9M111_READ_MODE_A		0x021
52*4882a593Smuzhiyun #define MT9M111_FLASH_CONTROL		0x023
53*4882a593Smuzhiyun #define MT9M111_GREEN1_GAIN		0x02b
54*4882a593Smuzhiyun #define MT9M111_BLUE_GAIN		0x02c
55*4882a593Smuzhiyun #define MT9M111_RED_GAIN		0x02d
56*4882a593Smuzhiyun #define MT9M111_GREEN2_GAIN		0x02e
57*4882a593Smuzhiyun #define MT9M111_GLOBAL_GAIN		0x02f
58*4882a593Smuzhiyun #define MT9M111_CONTEXT_CONTROL		0x0c8
59*4882a593Smuzhiyun #define MT9M111_PAGE_MAP		0x0f0
60*4882a593Smuzhiyun #define MT9M111_BYTE_WISE_ADDR		0x0f1
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define MT9M111_RESET_SYNC_CHANGES	(1 << 15)
63*4882a593Smuzhiyun #define MT9M111_RESET_RESTART_BAD_FRAME	(1 << 9)
64*4882a593Smuzhiyun #define MT9M111_RESET_SHOW_BAD_FRAMES	(1 << 8)
65*4882a593Smuzhiyun #define MT9M111_RESET_RESET_SOC		(1 << 5)
66*4882a593Smuzhiyun #define MT9M111_RESET_OUTPUT_DISABLE	(1 << 4)
67*4882a593Smuzhiyun #define MT9M111_RESET_CHIP_ENABLE	(1 << 3)
68*4882a593Smuzhiyun #define MT9M111_RESET_ANALOG_STANDBY	(1 << 2)
69*4882a593Smuzhiyun #define MT9M111_RESET_RESTART_FRAME	(1 << 1)
70*4882a593Smuzhiyun #define MT9M111_RESET_RESET_MODE	(1 << 0)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define MT9M111_RM_FULL_POWER_RD	(0 << 10)
73*4882a593Smuzhiyun #define MT9M111_RM_LOW_POWER_RD		(1 << 10)
74*4882a593Smuzhiyun #define MT9M111_RM_COL_SKIP_4X		(1 << 5)
75*4882a593Smuzhiyun #define MT9M111_RM_ROW_SKIP_4X		(1 << 4)
76*4882a593Smuzhiyun #define MT9M111_RM_COL_SKIP_2X		(1 << 3)
77*4882a593Smuzhiyun #define MT9M111_RM_ROW_SKIP_2X		(1 << 2)
78*4882a593Smuzhiyun #define MT9M111_RMB_MIRROR_COLS		(1 << 1)
79*4882a593Smuzhiyun #define MT9M111_RMB_MIRROR_ROWS		(1 << 0)
80*4882a593Smuzhiyun #define MT9M111_CTXT_CTRL_RESTART	(1 << 15)
81*4882a593Smuzhiyun #define MT9M111_CTXT_CTRL_DEFECTCOR_B	(1 << 12)
82*4882a593Smuzhiyun #define MT9M111_CTXT_CTRL_RESIZE_B	(1 << 10)
83*4882a593Smuzhiyun #define MT9M111_CTXT_CTRL_CTRL2_B	(1 << 9)
84*4882a593Smuzhiyun #define MT9M111_CTXT_CTRL_GAMMA_B	(1 << 8)
85*4882a593Smuzhiyun #define MT9M111_CTXT_CTRL_XENON_EN	(1 << 7)
86*4882a593Smuzhiyun #define MT9M111_CTXT_CTRL_READ_MODE_B	(1 << 3)
87*4882a593Smuzhiyun #define MT9M111_CTXT_CTRL_LED_FLASH_EN	(1 << 2)
88*4882a593Smuzhiyun #define MT9M111_CTXT_CTRL_VBLANK_SEL_B	(1 << 1)
89*4882a593Smuzhiyun #define MT9M111_CTXT_CTRL_HBLANK_SEL_B	(1 << 0)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun  * Colorpipe register addresses (0x100..0x1ff)
93*4882a593Smuzhiyun  */
94*4882a593Smuzhiyun #define MT9M111_OPER_MODE_CTRL		0x106
95*4882a593Smuzhiyun #define MT9M111_OUTPUT_FORMAT_CTRL	0x108
96*4882a593Smuzhiyun #define MT9M111_TPG_CTRL		0x148
97*4882a593Smuzhiyun #define MT9M111_REDUCER_XZOOM_B		0x1a0
98*4882a593Smuzhiyun #define MT9M111_REDUCER_XSIZE_B		0x1a1
99*4882a593Smuzhiyun #define MT9M111_REDUCER_YZOOM_B		0x1a3
100*4882a593Smuzhiyun #define MT9M111_REDUCER_YSIZE_B		0x1a4
101*4882a593Smuzhiyun #define MT9M111_REDUCER_XZOOM_A		0x1a6
102*4882a593Smuzhiyun #define MT9M111_REDUCER_XSIZE_A		0x1a7
103*4882a593Smuzhiyun #define MT9M111_REDUCER_YZOOM_A		0x1a9
104*4882a593Smuzhiyun #define MT9M111_REDUCER_YSIZE_A		0x1aa
105*4882a593Smuzhiyun #define MT9M111_EFFECTS_MODE		0x1e2
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define MT9M111_OUTPUT_FORMAT_CTRL2_A	0x13a
108*4882a593Smuzhiyun #define MT9M111_OUTPUT_FORMAT_CTRL2_B	0x19b
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define MT9M111_OPMODE_AUTOEXPO_EN	(1 << 14)
111*4882a593Smuzhiyun #define MT9M111_OPMODE_AUTOWHITEBAL_EN	(1 << 1)
112*4882a593Smuzhiyun #define MT9M111_OUTFMT_FLIP_BAYER_COL	(1 << 9)
113*4882a593Smuzhiyun #define MT9M111_OUTFMT_FLIP_BAYER_ROW	(1 << 8)
114*4882a593Smuzhiyun #define MT9M111_OUTFMT_PROCESSED_BAYER	(1 << 14)
115*4882a593Smuzhiyun #define MT9M111_OUTFMT_BYPASS_IFP	(1 << 10)
116*4882a593Smuzhiyun #define MT9M111_OUTFMT_INV_PIX_CLOCK	(1 << 9)
117*4882a593Smuzhiyun #define MT9M111_OUTFMT_RGB		(1 << 8)
118*4882a593Smuzhiyun #define MT9M111_OUTFMT_RGB565		(0 << 6)
119*4882a593Smuzhiyun #define MT9M111_OUTFMT_RGB555		(1 << 6)
120*4882a593Smuzhiyun #define MT9M111_OUTFMT_RGB444x		(2 << 6)
121*4882a593Smuzhiyun #define MT9M111_OUTFMT_RGBx444		(3 << 6)
122*4882a593Smuzhiyun #define MT9M111_OUTFMT_TST_RAMP_OFF	(0 << 4)
123*4882a593Smuzhiyun #define MT9M111_OUTFMT_TST_RAMP_COL	(1 << 4)
124*4882a593Smuzhiyun #define MT9M111_OUTFMT_TST_RAMP_ROW	(2 << 4)
125*4882a593Smuzhiyun #define MT9M111_OUTFMT_TST_RAMP_FRAME	(3 << 4)
126*4882a593Smuzhiyun #define MT9M111_OUTFMT_SHIFT_3_UP	(1 << 3)
127*4882a593Smuzhiyun #define MT9M111_OUTFMT_AVG_CHROMA	(1 << 2)
128*4882a593Smuzhiyun #define MT9M111_OUTFMT_SWAP_YCbCr_C_Y_RGB_EVEN	(1 << 1)
129*4882a593Smuzhiyun #define MT9M111_OUTFMT_SWAP_YCbCr_Cb_Cr_RGB_R_B	(1 << 0)
130*4882a593Smuzhiyun #define MT9M111_TPG_SEL_MASK		GENMASK(2, 0)
131*4882a593Smuzhiyun #define MT9M111_EFFECTS_MODE_MASK	GENMASK(2, 0)
132*4882a593Smuzhiyun #define MT9M111_RM_PWR_MASK		BIT(10)
133*4882a593Smuzhiyun #define MT9M111_RM_SKIP2_MASK		GENMASK(3, 2)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun  * Camera control register addresses (0x200..0x2ff not implemented)
137*4882a593Smuzhiyun  */
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define reg_read(reg) mt9m111_reg_read(client, MT9M111_##reg)
140*4882a593Smuzhiyun #define reg_write(reg, val) mt9m111_reg_write(client, MT9M111_##reg, (val))
141*4882a593Smuzhiyun #define reg_set(reg, val) mt9m111_reg_set(client, MT9M111_##reg, (val))
142*4882a593Smuzhiyun #define reg_clear(reg, val) mt9m111_reg_clear(client, MT9M111_##reg, (val))
143*4882a593Smuzhiyun #define reg_mask(reg, val, mask) mt9m111_reg_mask(client, MT9M111_##reg, \
144*4882a593Smuzhiyun 		(val), (mask))
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define MT9M111_MIN_DARK_ROWS	8
147*4882a593Smuzhiyun #define MT9M111_MIN_DARK_COLS	26
148*4882a593Smuzhiyun #define MT9M111_MAX_HEIGHT	1024
149*4882a593Smuzhiyun #define MT9M111_MAX_WIDTH	1280
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun struct mt9m111_context {
152*4882a593Smuzhiyun 	u16 read_mode;
153*4882a593Smuzhiyun 	u16 blanking_h;
154*4882a593Smuzhiyun 	u16 blanking_v;
155*4882a593Smuzhiyun 	u16 reducer_xzoom;
156*4882a593Smuzhiyun 	u16 reducer_yzoom;
157*4882a593Smuzhiyun 	u16 reducer_xsize;
158*4882a593Smuzhiyun 	u16 reducer_ysize;
159*4882a593Smuzhiyun 	u16 output_fmt_ctrl2;
160*4882a593Smuzhiyun 	u16 control;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static struct mt9m111_context context_a = {
164*4882a593Smuzhiyun 	.read_mode		= MT9M111_READ_MODE_A,
165*4882a593Smuzhiyun 	.blanking_h		= MT9M111_HORIZONTAL_BLANKING_A,
166*4882a593Smuzhiyun 	.blanking_v		= MT9M111_VERTICAL_BLANKING_A,
167*4882a593Smuzhiyun 	.reducer_xzoom		= MT9M111_REDUCER_XZOOM_A,
168*4882a593Smuzhiyun 	.reducer_yzoom		= MT9M111_REDUCER_YZOOM_A,
169*4882a593Smuzhiyun 	.reducer_xsize		= MT9M111_REDUCER_XSIZE_A,
170*4882a593Smuzhiyun 	.reducer_ysize		= MT9M111_REDUCER_YSIZE_A,
171*4882a593Smuzhiyun 	.output_fmt_ctrl2	= MT9M111_OUTPUT_FORMAT_CTRL2_A,
172*4882a593Smuzhiyun 	.control		= MT9M111_CTXT_CTRL_RESTART,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static struct mt9m111_context context_b = {
176*4882a593Smuzhiyun 	.read_mode		= MT9M111_READ_MODE_B,
177*4882a593Smuzhiyun 	.blanking_h		= MT9M111_HORIZONTAL_BLANKING_B,
178*4882a593Smuzhiyun 	.blanking_v		= MT9M111_VERTICAL_BLANKING_B,
179*4882a593Smuzhiyun 	.reducer_xzoom		= MT9M111_REDUCER_XZOOM_B,
180*4882a593Smuzhiyun 	.reducer_yzoom		= MT9M111_REDUCER_YZOOM_B,
181*4882a593Smuzhiyun 	.reducer_xsize		= MT9M111_REDUCER_XSIZE_B,
182*4882a593Smuzhiyun 	.reducer_ysize		= MT9M111_REDUCER_YSIZE_B,
183*4882a593Smuzhiyun 	.output_fmt_ctrl2	= MT9M111_OUTPUT_FORMAT_CTRL2_B,
184*4882a593Smuzhiyun 	.control		= MT9M111_CTXT_CTRL_RESTART |
185*4882a593Smuzhiyun 		MT9M111_CTXT_CTRL_DEFECTCOR_B | MT9M111_CTXT_CTRL_RESIZE_B |
186*4882a593Smuzhiyun 		MT9M111_CTXT_CTRL_CTRL2_B | MT9M111_CTXT_CTRL_GAMMA_B |
187*4882a593Smuzhiyun 		MT9M111_CTXT_CTRL_READ_MODE_B | MT9M111_CTXT_CTRL_VBLANK_SEL_B |
188*4882a593Smuzhiyun 		MT9M111_CTXT_CTRL_HBLANK_SEL_B,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /* MT9M111 has only one fixed colorspace per pixelcode */
192*4882a593Smuzhiyun struct mt9m111_datafmt {
193*4882a593Smuzhiyun 	u32	code;
194*4882a593Smuzhiyun 	enum v4l2_colorspace		colorspace;
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static const struct mt9m111_datafmt mt9m111_colour_fmts[] = {
198*4882a593Smuzhiyun 	{MEDIA_BUS_FMT_YUYV8_2X8, V4L2_COLORSPACE_SRGB},
199*4882a593Smuzhiyun 	{MEDIA_BUS_FMT_YVYU8_2X8, V4L2_COLORSPACE_SRGB},
200*4882a593Smuzhiyun 	{MEDIA_BUS_FMT_UYVY8_2X8, V4L2_COLORSPACE_SRGB},
201*4882a593Smuzhiyun 	{MEDIA_BUS_FMT_VYUY8_2X8, V4L2_COLORSPACE_SRGB},
202*4882a593Smuzhiyun 	{MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE, V4L2_COLORSPACE_SRGB},
203*4882a593Smuzhiyun 	{MEDIA_BUS_FMT_RGB555_2X8_PADHI_BE, V4L2_COLORSPACE_SRGB},
204*4882a593Smuzhiyun 	{MEDIA_BUS_FMT_RGB565_2X8_LE, V4L2_COLORSPACE_SRGB},
205*4882a593Smuzhiyun 	{MEDIA_BUS_FMT_RGB565_2X8_BE, V4L2_COLORSPACE_SRGB},
206*4882a593Smuzhiyun 	{MEDIA_BUS_FMT_BGR565_2X8_LE, V4L2_COLORSPACE_SRGB},
207*4882a593Smuzhiyun 	{MEDIA_BUS_FMT_BGR565_2X8_BE, V4L2_COLORSPACE_SRGB},
208*4882a593Smuzhiyun 	{MEDIA_BUS_FMT_SBGGR8_1X8, V4L2_COLORSPACE_SRGB},
209*4882a593Smuzhiyun 	{MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_LE, V4L2_COLORSPACE_SRGB},
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun enum mt9m111_mode_id {
213*4882a593Smuzhiyun 	MT9M111_MODE_SXGA_8FPS,
214*4882a593Smuzhiyun 	MT9M111_MODE_SXGA_15FPS,
215*4882a593Smuzhiyun 	MT9M111_MODE_QSXGA_30FPS,
216*4882a593Smuzhiyun 	MT9M111_NUM_MODES,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun struct mt9m111_mode_info {
220*4882a593Smuzhiyun 	unsigned int sensor_w;
221*4882a593Smuzhiyun 	unsigned int sensor_h;
222*4882a593Smuzhiyun 	unsigned int max_image_w;
223*4882a593Smuzhiyun 	unsigned int max_image_h;
224*4882a593Smuzhiyun 	unsigned int max_fps;
225*4882a593Smuzhiyun 	unsigned int reg_val;
226*4882a593Smuzhiyun 	unsigned int reg_mask;
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun struct mt9m111 {
230*4882a593Smuzhiyun 	struct v4l2_subdev subdev;
231*4882a593Smuzhiyun 	struct v4l2_ctrl_handler hdl;
232*4882a593Smuzhiyun 	struct v4l2_ctrl *gain;
233*4882a593Smuzhiyun 	struct mt9m111_context *ctx;
234*4882a593Smuzhiyun 	struct v4l2_rect rect;	/* cropping rectangle */
235*4882a593Smuzhiyun 	struct v4l2_clk *clk;
236*4882a593Smuzhiyun 	unsigned int width;	/* output */
237*4882a593Smuzhiyun 	unsigned int height;	/* sizes */
238*4882a593Smuzhiyun 	struct v4l2_fract frame_interval;
239*4882a593Smuzhiyun 	const struct mt9m111_mode_info *current_mode;
240*4882a593Smuzhiyun 	struct mutex power_lock; /* lock to protect power_count */
241*4882a593Smuzhiyun 	int power_count;
242*4882a593Smuzhiyun 	const struct mt9m111_datafmt *fmt;
243*4882a593Smuzhiyun 	int lastpage;	/* PageMap cache value */
244*4882a593Smuzhiyun 	struct regulator *regulator;
245*4882a593Smuzhiyun 	bool is_streaming;
246*4882a593Smuzhiyun 	/* user point of view - 0: falling 1: rising edge */
247*4882a593Smuzhiyun 	unsigned int pclk_sample:1;
248*4882a593Smuzhiyun #ifdef CONFIG_MEDIA_CONTROLLER
249*4882a593Smuzhiyun 	struct media_pad pad;
250*4882a593Smuzhiyun #endif
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static const struct mt9m111_mode_info mt9m111_mode_data[MT9M111_NUM_MODES] = {
254*4882a593Smuzhiyun 	[MT9M111_MODE_SXGA_8FPS] = {
255*4882a593Smuzhiyun 		.sensor_w = 1280,
256*4882a593Smuzhiyun 		.sensor_h = 1024,
257*4882a593Smuzhiyun 		.max_image_w = 1280,
258*4882a593Smuzhiyun 		.max_image_h = 1024,
259*4882a593Smuzhiyun 		.max_fps = 8,
260*4882a593Smuzhiyun 		.reg_val = MT9M111_RM_LOW_POWER_RD,
261*4882a593Smuzhiyun 		.reg_mask = MT9M111_RM_PWR_MASK | MT9M111_RM_SKIP2_MASK,
262*4882a593Smuzhiyun 	},
263*4882a593Smuzhiyun 	[MT9M111_MODE_SXGA_15FPS] = {
264*4882a593Smuzhiyun 		.sensor_w = 1280,
265*4882a593Smuzhiyun 		.sensor_h = 1024,
266*4882a593Smuzhiyun 		.max_image_w = 1280,
267*4882a593Smuzhiyun 		.max_image_h = 1024,
268*4882a593Smuzhiyun 		.max_fps = 15,
269*4882a593Smuzhiyun 		.reg_val = MT9M111_RM_FULL_POWER_RD,
270*4882a593Smuzhiyun 		.reg_mask = MT9M111_RM_PWR_MASK | MT9M111_RM_SKIP2_MASK,
271*4882a593Smuzhiyun 	},
272*4882a593Smuzhiyun 	[MT9M111_MODE_QSXGA_30FPS] = {
273*4882a593Smuzhiyun 		.sensor_w = 1280,
274*4882a593Smuzhiyun 		.sensor_h = 1024,
275*4882a593Smuzhiyun 		.max_image_w = 640,
276*4882a593Smuzhiyun 		.max_image_h = 512,
277*4882a593Smuzhiyun 		.max_fps = 30,
278*4882a593Smuzhiyun 		.reg_val = MT9M111_RM_LOW_POWER_RD | MT9M111_RM_COL_SKIP_2X |
279*4882a593Smuzhiyun 			   MT9M111_RM_ROW_SKIP_2X,
280*4882a593Smuzhiyun 		.reg_mask = MT9M111_RM_PWR_MASK | MT9M111_RM_SKIP2_MASK,
281*4882a593Smuzhiyun 	},
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /* Find a data format by a pixel code */
mt9m111_find_datafmt(struct mt9m111 * mt9m111,u32 code)285*4882a593Smuzhiyun static const struct mt9m111_datafmt *mt9m111_find_datafmt(struct mt9m111 *mt9m111,
286*4882a593Smuzhiyun 						u32 code)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	int i;
289*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mt9m111_colour_fmts); i++)
290*4882a593Smuzhiyun 		if (mt9m111_colour_fmts[i].code == code)
291*4882a593Smuzhiyun 			return mt9m111_colour_fmts + i;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	return mt9m111->fmt;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
to_mt9m111(const struct i2c_client * client)296*4882a593Smuzhiyun static struct mt9m111 *to_mt9m111(const struct i2c_client *client)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	return container_of(i2c_get_clientdata(client), struct mt9m111, subdev);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
reg_page_map_set(struct i2c_client * client,const u16 reg)301*4882a593Smuzhiyun static int reg_page_map_set(struct i2c_client *client, const u16 reg)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	int ret;
304*4882a593Smuzhiyun 	u16 page;
305*4882a593Smuzhiyun 	struct mt9m111 *mt9m111 = to_mt9m111(client);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	page = (reg >> 8);
308*4882a593Smuzhiyun 	if (page == mt9m111->lastpage)
309*4882a593Smuzhiyun 		return 0;
310*4882a593Smuzhiyun 	if (page > 2)
311*4882a593Smuzhiyun 		return -EINVAL;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	ret = i2c_smbus_write_word_swapped(client, MT9M111_PAGE_MAP, page);
314*4882a593Smuzhiyun 	if (!ret)
315*4882a593Smuzhiyun 		mt9m111->lastpage = page;
316*4882a593Smuzhiyun 	return ret;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
mt9m111_reg_read(struct i2c_client * client,const u16 reg)319*4882a593Smuzhiyun static int mt9m111_reg_read(struct i2c_client *client, const u16 reg)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	int ret;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	ret = reg_page_map_set(client, reg);
324*4882a593Smuzhiyun 	if (!ret)
325*4882a593Smuzhiyun 		ret = i2c_smbus_read_word_swapped(client, reg & 0xff);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	dev_dbg(&client->dev, "read  reg.%03x -> %04x\n", reg, ret);
328*4882a593Smuzhiyun 	return ret;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
mt9m111_reg_write(struct i2c_client * client,const u16 reg,const u16 data)331*4882a593Smuzhiyun static int mt9m111_reg_write(struct i2c_client *client, const u16 reg,
332*4882a593Smuzhiyun 			     const u16 data)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	int ret;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	ret = reg_page_map_set(client, reg);
337*4882a593Smuzhiyun 	if (!ret)
338*4882a593Smuzhiyun 		ret = i2c_smbus_write_word_swapped(client, reg & 0xff, data);
339*4882a593Smuzhiyun 	dev_dbg(&client->dev, "write reg.%03x = %04x -> %d\n", reg, data, ret);
340*4882a593Smuzhiyun 	return ret;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
mt9m111_reg_set(struct i2c_client * client,const u16 reg,const u16 data)343*4882a593Smuzhiyun static int mt9m111_reg_set(struct i2c_client *client, const u16 reg,
344*4882a593Smuzhiyun 			   const u16 data)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	int ret;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	ret = mt9m111_reg_read(client, reg);
349*4882a593Smuzhiyun 	if (ret >= 0)
350*4882a593Smuzhiyun 		ret = mt9m111_reg_write(client, reg, ret | data);
351*4882a593Smuzhiyun 	return ret;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
mt9m111_reg_clear(struct i2c_client * client,const u16 reg,const u16 data)354*4882a593Smuzhiyun static int mt9m111_reg_clear(struct i2c_client *client, const u16 reg,
355*4882a593Smuzhiyun 			     const u16 data)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	int ret;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	ret = mt9m111_reg_read(client, reg);
360*4882a593Smuzhiyun 	if (ret >= 0)
361*4882a593Smuzhiyun 		ret = mt9m111_reg_write(client, reg, ret & ~data);
362*4882a593Smuzhiyun 	return ret;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
mt9m111_reg_mask(struct i2c_client * client,const u16 reg,const u16 data,const u16 mask)365*4882a593Smuzhiyun static int mt9m111_reg_mask(struct i2c_client *client, const u16 reg,
366*4882a593Smuzhiyun 			    const u16 data, const u16 mask)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	int ret;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	ret = mt9m111_reg_read(client, reg);
371*4882a593Smuzhiyun 	if (ret >= 0)
372*4882a593Smuzhiyun 		ret = mt9m111_reg_write(client, reg, (ret & ~mask) | data);
373*4882a593Smuzhiyun 	return ret;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
mt9m111_set_context(struct mt9m111 * mt9m111,struct mt9m111_context * ctx)376*4882a593Smuzhiyun static int mt9m111_set_context(struct mt9m111 *mt9m111,
377*4882a593Smuzhiyun 			       struct mt9m111_context *ctx)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
380*4882a593Smuzhiyun 	return reg_write(CONTEXT_CONTROL, ctx->control);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
mt9m111_setup_rect_ctx(struct mt9m111 * mt9m111,struct mt9m111_context * ctx,struct v4l2_rect * rect,unsigned int width,unsigned int height)383*4882a593Smuzhiyun static int mt9m111_setup_rect_ctx(struct mt9m111 *mt9m111,
384*4882a593Smuzhiyun 			struct mt9m111_context *ctx, struct v4l2_rect *rect,
385*4882a593Smuzhiyun 			unsigned int width, unsigned int height)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
388*4882a593Smuzhiyun 	int ret = mt9m111_reg_write(client, ctx->reducer_xzoom, rect->width);
389*4882a593Smuzhiyun 	if (!ret)
390*4882a593Smuzhiyun 		ret = mt9m111_reg_write(client, ctx->reducer_yzoom, rect->height);
391*4882a593Smuzhiyun 	if (!ret)
392*4882a593Smuzhiyun 		ret = mt9m111_reg_write(client, ctx->reducer_xsize, width);
393*4882a593Smuzhiyun 	if (!ret)
394*4882a593Smuzhiyun 		ret = mt9m111_reg_write(client, ctx->reducer_ysize, height);
395*4882a593Smuzhiyun 	return ret;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
mt9m111_setup_geometry(struct mt9m111 * mt9m111,struct v4l2_rect * rect,int width,int height,u32 code)398*4882a593Smuzhiyun static int mt9m111_setup_geometry(struct mt9m111 *mt9m111, struct v4l2_rect *rect,
399*4882a593Smuzhiyun 			int width, int height, u32 code)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
402*4882a593Smuzhiyun 	int ret;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	ret = reg_write(COLUMN_START, rect->left);
405*4882a593Smuzhiyun 	if (!ret)
406*4882a593Smuzhiyun 		ret = reg_write(ROW_START, rect->top);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (!ret)
409*4882a593Smuzhiyun 		ret = reg_write(WINDOW_WIDTH, rect->width);
410*4882a593Smuzhiyun 	if (!ret)
411*4882a593Smuzhiyun 		ret = reg_write(WINDOW_HEIGHT, rect->height);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	if (code != MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_LE) {
414*4882a593Smuzhiyun 		/* IFP in use, down-scaling possible */
415*4882a593Smuzhiyun 		if (!ret)
416*4882a593Smuzhiyun 			ret = mt9m111_setup_rect_ctx(mt9m111, &context_b,
417*4882a593Smuzhiyun 						     rect, width, height);
418*4882a593Smuzhiyun 		if (!ret)
419*4882a593Smuzhiyun 			ret = mt9m111_setup_rect_ctx(mt9m111, &context_a,
420*4882a593Smuzhiyun 						     rect, width, height);
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	dev_dbg(&client->dev, "%s(%x): %ux%u@%u:%u -> %ux%u = %d\n",
424*4882a593Smuzhiyun 		__func__, code, rect->width, rect->height, rect->left, rect->top,
425*4882a593Smuzhiyun 		width, height, ret);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	return ret;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
mt9m111_enable(struct mt9m111 * mt9m111)430*4882a593Smuzhiyun static int mt9m111_enable(struct mt9m111 *mt9m111)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
433*4882a593Smuzhiyun 	return reg_write(RESET, MT9M111_RESET_CHIP_ENABLE);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
mt9m111_reset(struct mt9m111 * mt9m111)436*4882a593Smuzhiyun static int mt9m111_reset(struct mt9m111 *mt9m111)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
439*4882a593Smuzhiyun 	int ret;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	ret = reg_set(RESET, MT9M111_RESET_RESET_MODE);
442*4882a593Smuzhiyun 	if (!ret)
443*4882a593Smuzhiyun 		ret = reg_set(RESET, MT9M111_RESET_RESET_SOC);
444*4882a593Smuzhiyun 	if (!ret)
445*4882a593Smuzhiyun 		ret = reg_clear(RESET, MT9M111_RESET_RESET_MODE
446*4882a593Smuzhiyun 				| MT9M111_RESET_RESET_SOC);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	return ret;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
mt9m111_set_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)451*4882a593Smuzhiyun static int mt9m111_set_selection(struct v4l2_subdev *sd,
452*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
453*4882a593Smuzhiyun 				 struct v4l2_subdev_selection *sel)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
456*4882a593Smuzhiyun 	struct mt9m111 *mt9m111 = to_mt9m111(client);
457*4882a593Smuzhiyun 	struct v4l2_rect rect = sel->r;
458*4882a593Smuzhiyun 	int width, height;
459*4882a593Smuzhiyun 	int ret, align = 0;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE ||
462*4882a593Smuzhiyun 	    sel->target != V4L2_SEL_TGT_CROP)
463*4882a593Smuzhiyun 		return -EINVAL;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (mt9m111->fmt->code == MEDIA_BUS_FMT_SBGGR8_1X8 ||
466*4882a593Smuzhiyun 	    mt9m111->fmt->code == MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_LE) {
467*4882a593Smuzhiyun 		/* Bayer format - even size lengths */
468*4882a593Smuzhiyun 		align = 1;
469*4882a593Smuzhiyun 		/* Let the user play with the starting pixel */
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* FIXME: the datasheet doesn't specify minimum sizes */
473*4882a593Smuzhiyun 	v4l_bound_align_image(&rect.width, 2, MT9M111_MAX_WIDTH, align,
474*4882a593Smuzhiyun 			      &rect.height, 2, MT9M111_MAX_HEIGHT, align, 0);
475*4882a593Smuzhiyun 	rect.left = clamp(rect.left, MT9M111_MIN_DARK_COLS,
476*4882a593Smuzhiyun 			  MT9M111_MIN_DARK_COLS + MT9M111_MAX_WIDTH -
477*4882a593Smuzhiyun 			  (__s32)rect.width);
478*4882a593Smuzhiyun 	rect.top = clamp(rect.top, MT9M111_MIN_DARK_ROWS,
479*4882a593Smuzhiyun 			 MT9M111_MIN_DARK_ROWS + MT9M111_MAX_HEIGHT -
480*4882a593Smuzhiyun 			 (__s32)rect.height);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	width = min(mt9m111->width, rect.width);
483*4882a593Smuzhiyun 	height = min(mt9m111->height, rect.height);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	ret = mt9m111_setup_geometry(mt9m111, &rect, width, height, mt9m111->fmt->code);
486*4882a593Smuzhiyun 	if (!ret) {
487*4882a593Smuzhiyun 		mt9m111->rect = rect;
488*4882a593Smuzhiyun 		mt9m111->width = width;
489*4882a593Smuzhiyun 		mt9m111->height = height;
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	return ret;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
mt9m111_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)495*4882a593Smuzhiyun static int mt9m111_get_selection(struct v4l2_subdev *sd,
496*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
497*4882a593Smuzhiyun 				 struct v4l2_subdev_selection *sel)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
500*4882a593Smuzhiyun 	struct mt9m111 *mt9m111 = to_mt9m111(client);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE)
503*4882a593Smuzhiyun 		return -EINVAL;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	switch (sel->target) {
506*4882a593Smuzhiyun 	case V4L2_SEL_TGT_CROP_BOUNDS:
507*4882a593Smuzhiyun 		sel->r.left = MT9M111_MIN_DARK_COLS;
508*4882a593Smuzhiyun 		sel->r.top = MT9M111_MIN_DARK_ROWS;
509*4882a593Smuzhiyun 		sel->r.width = MT9M111_MAX_WIDTH;
510*4882a593Smuzhiyun 		sel->r.height = MT9M111_MAX_HEIGHT;
511*4882a593Smuzhiyun 		return 0;
512*4882a593Smuzhiyun 	case V4L2_SEL_TGT_CROP:
513*4882a593Smuzhiyun 		sel->r = mt9m111->rect;
514*4882a593Smuzhiyun 		return 0;
515*4882a593Smuzhiyun 	default:
516*4882a593Smuzhiyun 		return -EINVAL;
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
mt9m111_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)520*4882a593Smuzhiyun static int mt9m111_get_fmt(struct v4l2_subdev *sd,
521*4882a593Smuzhiyun 		struct v4l2_subdev_pad_config *cfg,
522*4882a593Smuzhiyun 		struct v4l2_subdev_format *format)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *mf = &format->format;
525*4882a593Smuzhiyun 	struct mt9m111 *mt9m111 = container_of(sd, struct mt9m111, subdev);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	if (format->pad)
528*4882a593Smuzhiyun 		return -EINVAL;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
531*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
532*4882a593Smuzhiyun 		mf = v4l2_subdev_get_try_format(sd, cfg, format->pad);
533*4882a593Smuzhiyun 		format->format = *mf;
534*4882a593Smuzhiyun 		return 0;
535*4882a593Smuzhiyun #else
536*4882a593Smuzhiyun 		return -EINVAL;
537*4882a593Smuzhiyun #endif
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	mf->width	= mt9m111->width;
541*4882a593Smuzhiyun 	mf->height	= mt9m111->height;
542*4882a593Smuzhiyun 	mf->code	= mt9m111->fmt->code;
543*4882a593Smuzhiyun 	mf->colorspace	= mt9m111->fmt->colorspace;
544*4882a593Smuzhiyun 	mf->field	= V4L2_FIELD_NONE;
545*4882a593Smuzhiyun 	mf->ycbcr_enc	= V4L2_YCBCR_ENC_DEFAULT;
546*4882a593Smuzhiyun 	mf->quantization	= V4L2_QUANTIZATION_DEFAULT;
547*4882a593Smuzhiyun 	mf->xfer_func	= V4L2_XFER_FUNC_DEFAULT;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
mt9m111_set_pixfmt(struct mt9m111 * mt9m111,u32 code)552*4882a593Smuzhiyun static int mt9m111_set_pixfmt(struct mt9m111 *mt9m111,
553*4882a593Smuzhiyun 			      u32 code)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
556*4882a593Smuzhiyun 	u16 data_outfmt2, mask_outfmt2 = MT9M111_OUTFMT_PROCESSED_BAYER |
557*4882a593Smuzhiyun 		MT9M111_OUTFMT_BYPASS_IFP | MT9M111_OUTFMT_RGB |
558*4882a593Smuzhiyun 		MT9M111_OUTFMT_RGB565 | MT9M111_OUTFMT_RGB555 |
559*4882a593Smuzhiyun 		MT9M111_OUTFMT_RGB444x | MT9M111_OUTFMT_RGBx444 |
560*4882a593Smuzhiyun 		MT9M111_OUTFMT_SWAP_YCbCr_C_Y_RGB_EVEN |
561*4882a593Smuzhiyun 		MT9M111_OUTFMT_SWAP_YCbCr_Cb_Cr_RGB_R_B;
562*4882a593Smuzhiyun 	int ret;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	switch (code) {
565*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_SBGGR8_1X8:
566*4882a593Smuzhiyun 		data_outfmt2 = MT9M111_OUTFMT_PROCESSED_BAYER |
567*4882a593Smuzhiyun 			MT9M111_OUTFMT_RGB;
568*4882a593Smuzhiyun 		break;
569*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_LE:
570*4882a593Smuzhiyun 		data_outfmt2 = MT9M111_OUTFMT_BYPASS_IFP | MT9M111_OUTFMT_RGB;
571*4882a593Smuzhiyun 		break;
572*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE:
573*4882a593Smuzhiyun 		data_outfmt2 = MT9M111_OUTFMT_RGB | MT9M111_OUTFMT_RGB555 |
574*4882a593Smuzhiyun 			MT9M111_OUTFMT_SWAP_YCbCr_C_Y_RGB_EVEN;
575*4882a593Smuzhiyun 		break;
576*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB555_2X8_PADHI_BE:
577*4882a593Smuzhiyun 		data_outfmt2 = MT9M111_OUTFMT_RGB | MT9M111_OUTFMT_RGB555;
578*4882a593Smuzhiyun 		break;
579*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB565_2X8_LE:
580*4882a593Smuzhiyun 		data_outfmt2 = MT9M111_OUTFMT_RGB | MT9M111_OUTFMT_RGB565 |
581*4882a593Smuzhiyun 			MT9M111_OUTFMT_SWAP_YCbCr_C_Y_RGB_EVEN;
582*4882a593Smuzhiyun 		break;
583*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB565_2X8_BE:
584*4882a593Smuzhiyun 		data_outfmt2 = MT9M111_OUTFMT_RGB | MT9M111_OUTFMT_RGB565;
585*4882a593Smuzhiyun 		break;
586*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_BGR565_2X8_BE:
587*4882a593Smuzhiyun 		data_outfmt2 = MT9M111_OUTFMT_RGB | MT9M111_OUTFMT_RGB565 |
588*4882a593Smuzhiyun 			MT9M111_OUTFMT_SWAP_YCbCr_Cb_Cr_RGB_R_B;
589*4882a593Smuzhiyun 		break;
590*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_BGR565_2X8_LE:
591*4882a593Smuzhiyun 		data_outfmt2 = MT9M111_OUTFMT_RGB | MT9M111_OUTFMT_RGB565 |
592*4882a593Smuzhiyun 			MT9M111_OUTFMT_SWAP_YCbCr_C_Y_RGB_EVEN |
593*4882a593Smuzhiyun 			MT9M111_OUTFMT_SWAP_YCbCr_Cb_Cr_RGB_R_B;
594*4882a593Smuzhiyun 		break;
595*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_UYVY8_2X8:
596*4882a593Smuzhiyun 		data_outfmt2 = 0;
597*4882a593Smuzhiyun 		break;
598*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_VYUY8_2X8:
599*4882a593Smuzhiyun 		data_outfmt2 = MT9M111_OUTFMT_SWAP_YCbCr_Cb_Cr_RGB_R_B;
600*4882a593Smuzhiyun 		break;
601*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_YUYV8_2X8:
602*4882a593Smuzhiyun 		data_outfmt2 = MT9M111_OUTFMT_SWAP_YCbCr_C_Y_RGB_EVEN;
603*4882a593Smuzhiyun 		break;
604*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_YVYU8_2X8:
605*4882a593Smuzhiyun 		data_outfmt2 = MT9M111_OUTFMT_SWAP_YCbCr_C_Y_RGB_EVEN |
606*4882a593Smuzhiyun 			MT9M111_OUTFMT_SWAP_YCbCr_Cb_Cr_RGB_R_B;
607*4882a593Smuzhiyun 		break;
608*4882a593Smuzhiyun 	default:
609*4882a593Smuzhiyun 		dev_err(&client->dev, "Pixel format not handled: %x\n", code);
610*4882a593Smuzhiyun 		return -EINVAL;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	/* receiver samples on falling edge, chip-hw default is rising */
614*4882a593Smuzhiyun 	if (mt9m111->pclk_sample == 0)
615*4882a593Smuzhiyun 		mask_outfmt2 |= MT9M111_OUTFMT_INV_PIX_CLOCK;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	ret = mt9m111_reg_mask(client, context_a.output_fmt_ctrl2,
618*4882a593Smuzhiyun 			       data_outfmt2, mask_outfmt2);
619*4882a593Smuzhiyun 	if (!ret)
620*4882a593Smuzhiyun 		ret = mt9m111_reg_mask(client, context_b.output_fmt_ctrl2,
621*4882a593Smuzhiyun 				       data_outfmt2, mask_outfmt2);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	return ret;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
mt9m111_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)626*4882a593Smuzhiyun static int mt9m111_set_fmt(struct v4l2_subdev *sd,
627*4882a593Smuzhiyun 		struct v4l2_subdev_pad_config *cfg,
628*4882a593Smuzhiyun 		struct v4l2_subdev_format *format)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *mf = &format->format;
631*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
632*4882a593Smuzhiyun 	struct mt9m111 *mt9m111 = container_of(sd, struct mt9m111, subdev);
633*4882a593Smuzhiyun 	const struct mt9m111_datafmt *fmt;
634*4882a593Smuzhiyun 	struct v4l2_rect *rect = &mt9m111->rect;
635*4882a593Smuzhiyun 	bool bayer;
636*4882a593Smuzhiyun 	int ret;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	if (mt9m111->is_streaming)
639*4882a593Smuzhiyun 		return -EBUSY;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	if (format->pad)
642*4882a593Smuzhiyun 		return -EINVAL;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	fmt = mt9m111_find_datafmt(mt9m111, mf->code);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	bayer = fmt->code == MEDIA_BUS_FMT_SBGGR8_1X8 ||
647*4882a593Smuzhiyun 		fmt->code == MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_LE;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/*
650*4882a593Smuzhiyun 	 * With Bayer format enforce even side lengths, but let the user play
651*4882a593Smuzhiyun 	 * with the starting pixel
652*4882a593Smuzhiyun 	 */
653*4882a593Smuzhiyun 	if (bayer) {
654*4882a593Smuzhiyun 		rect->width = ALIGN(rect->width, 2);
655*4882a593Smuzhiyun 		rect->height = ALIGN(rect->height, 2);
656*4882a593Smuzhiyun 	}
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	if (fmt->code == MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_LE) {
659*4882a593Smuzhiyun 		/* IFP bypass mode, no scaling */
660*4882a593Smuzhiyun 		mf->width = rect->width;
661*4882a593Smuzhiyun 		mf->height = rect->height;
662*4882a593Smuzhiyun 	} else {
663*4882a593Smuzhiyun 		/* No upscaling */
664*4882a593Smuzhiyun 		if (mf->width > rect->width)
665*4882a593Smuzhiyun 			mf->width = rect->width;
666*4882a593Smuzhiyun 		if (mf->height > rect->height)
667*4882a593Smuzhiyun 			mf->height = rect->height;
668*4882a593Smuzhiyun 	}
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	dev_dbg(&client->dev, "%s(): %ux%u, code=%x\n", __func__,
671*4882a593Smuzhiyun 		mf->width, mf->height, fmt->code);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	mf->code = fmt->code;
674*4882a593Smuzhiyun 	mf->colorspace = fmt->colorspace;
675*4882a593Smuzhiyun 	mf->field	= V4L2_FIELD_NONE;
676*4882a593Smuzhiyun 	mf->ycbcr_enc	= V4L2_YCBCR_ENC_DEFAULT;
677*4882a593Smuzhiyun 	mf->quantization	= V4L2_QUANTIZATION_DEFAULT;
678*4882a593Smuzhiyun 	mf->xfer_func	= V4L2_XFER_FUNC_DEFAULT;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
681*4882a593Smuzhiyun 		cfg->try_fmt = *mf;
682*4882a593Smuzhiyun 		return 0;
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	ret = mt9m111_setup_geometry(mt9m111, rect, mf->width, mf->height, mf->code);
686*4882a593Smuzhiyun 	if (!ret)
687*4882a593Smuzhiyun 		ret = mt9m111_set_pixfmt(mt9m111, mf->code);
688*4882a593Smuzhiyun 	if (!ret) {
689*4882a593Smuzhiyun 		mt9m111->width	= mf->width;
690*4882a593Smuzhiyun 		mt9m111->height	= mf->height;
691*4882a593Smuzhiyun 		mt9m111->fmt	= fmt;
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	return ret;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun static const struct mt9m111_mode_info *
mt9m111_find_mode(struct mt9m111 * mt9m111,unsigned int req_fps,unsigned int width,unsigned int height)698*4882a593Smuzhiyun mt9m111_find_mode(struct mt9m111 *mt9m111, unsigned int req_fps,
699*4882a593Smuzhiyun 		  unsigned int width, unsigned int height)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun 	const struct mt9m111_mode_info *mode;
702*4882a593Smuzhiyun 	struct v4l2_rect *sensor_rect = &mt9m111->rect;
703*4882a593Smuzhiyun 	unsigned int gap, gap_best = (unsigned int) -1;
704*4882a593Smuzhiyun 	int i, best_gap_idx = MT9M111_MODE_SXGA_15FPS;
705*4882a593Smuzhiyun 	bool skip_30fps = false;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	/*
708*4882a593Smuzhiyun 	 * The fps selection is based on the row, column skipping mechanism.
709*4882a593Smuzhiyun 	 * So ensure that the sensor window is set to default else the fps
710*4882a593Smuzhiyun 	 * aren't calculated correctly within the sensor hw.
711*4882a593Smuzhiyun 	 */
712*4882a593Smuzhiyun 	if (sensor_rect->width != MT9M111_MAX_WIDTH ||
713*4882a593Smuzhiyun 	    sensor_rect->height != MT9M111_MAX_HEIGHT) {
714*4882a593Smuzhiyun 		dev_info(mt9m111->subdev.dev,
715*4882a593Smuzhiyun 			 "Framerate selection is not supported for cropped "
716*4882a593Smuzhiyun 			 "images\n");
717*4882a593Smuzhiyun 		return NULL;
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	/* 30fps only supported for images not exceeding 640x512 */
721*4882a593Smuzhiyun 	if (width > MT9M111_MAX_WIDTH / 2 || height > MT9M111_MAX_HEIGHT / 2) {
722*4882a593Smuzhiyun 		dev_dbg(mt9m111->subdev.dev,
723*4882a593Smuzhiyun 			"Framerates > 15fps are supported only for images "
724*4882a593Smuzhiyun 			"not exceeding 640x512\n");
725*4882a593Smuzhiyun 		skip_30fps = true;
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	/* find best matched fps */
729*4882a593Smuzhiyun 	for (i = 0; i < MT9M111_NUM_MODES; i++) {
730*4882a593Smuzhiyun 		unsigned int fps = mt9m111_mode_data[i].max_fps;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 		if (fps == 30 && skip_30fps)
733*4882a593Smuzhiyun 			continue;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 		gap = abs(fps - req_fps);
736*4882a593Smuzhiyun 		if (gap < gap_best) {
737*4882a593Smuzhiyun 			best_gap_idx = i;
738*4882a593Smuzhiyun 			gap_best = gap;
739*4882a593Smuzhiyun 		}
740*4882a593Smuzhiyun 	}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	/*
743*4882a593Smuzhiyun 	 * Use context a/b default timing values instead of calculate blanking
744*4882a593Smuzhiyun 	 * timing values.
745*4882a593Smuzhiyun 	 */
746*4882a593Smuzhiyun 	mode = &mt9m111_mode_data[best_gap_idx];
747*4882a593Smuzhiyun 	mt9m111->ctx = (best_gap_idx == MT9M111_MODE_QSXGA_30FPS) ? &context_a :
748*4882a593Smuzhiyun 								    &context_b;
749*4882a593Smuzhiyun 	return mode;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
mt9m111_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)753*4882a593Smuzhiyun static int mt9m111_g_register(struct v4l2_subdev *sd,
754*4882a593Smuzhiyun 			      struct v4l2_dbg_register *reg)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
757*4882a593Smuzhiyun 	int val;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	if (reg->reg > 0x2ff)
760*4882a593Smuzhiyun 		return -EINVAL;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	val = mt9m111_reg_read(client, reg->reg);
763*4882a593Smuzhiyun 	reg->size = 2;
764*4882a593Smuzhiyun 	reg->val = (u64)val;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if (reg->val > 0xffff)
767*4882a593Smuzhiyun 		return -EIO;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	return 0;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
mt9m111_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)772*4882a593Smuzhiyun static int mt9m111_s_register(struct v4l2_subdev *sd,
773*4882a593Smuzhiyun 			      const struct v4l2_dbg_register *reg)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	if (reg->reg > 0x2ff)
778*4882a593Smuzhiyun 		return -EINVAL;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	if (mt9m111_reg_write(client, reg->reg, reg->val) < 0)
781*4882a593Smuzhiyun 		return -EIO;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	return 0;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun #endif
786*4882a593Smuzhiyun 
mt9m111_set_flip(struct mt9m111 * mt9m111,int flip,int mask)787*4882a593Smuzhiyun static int mt9m111_set_flip(struct mt9m111 *mt9m111, int flip, int mask)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
790*4882a593Smuzhiyun 	int ret;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	if (flip)
793*4882a593Smuzhiyun 		ret = mt9m111_reg_set(client, mt9m111->ctx->read_mode, mask);
794*4882a593Smuzhiyun 	else
795*4882a593Smuzhiyun 		ret = mt9m111_reg_clear(client, mt9m111->ctx->read_mode, mask);
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	return ret;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun 
mt9m111_get_global_gain(struct mt9m111 * mt9m111)800*4882a593Smuzhiyun static int mt9m111_get_global_gain(struct mt9m111 *mt9m111)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
803*4882a593Smuzhiyun 	int data;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	data = reg_read(GLOBAL_GAIN);
806*4882a593Smuzhiyun 	if (data >= 0)
807*4882a593Smuzhiyun 		return (data & 0x2f) * (1 << ((data >> 10) & 1)) *
808*4882a593Smuzhiyun 			(1 << ((data >> 9) & 1));
809*4882a593Smuzhiyun 	return data;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
mt9m111_set_global_gain(struct mt9m111 * mt9m111,int gain)812*4882a593Smuzhiyun static int mt9m111_set_global_gain(struct mt9m111 *mt9m111, int gain)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
815*4882a593Smuzhiyun 	u16 val;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	if (gain > 63 * 2 * 2)
818*4882a593Smuzhiyun 		return -EINVAL;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	if ((gain >= 64 * 2) && (gain < 63 * 2 * 2))
821*4882a593Smuzhiyun 		val = (1 << 10) | (1 << 9) | (gain / 4);
822*4882a593Smuzhiyun 	else if ((gain >= 64) && (gain < 64 * 2))
823*4882a593Smuzhiyun 		val = (1 << 9) | (gain / 2);
824*4882a593Smuzhiyun 	else
825*4882a593Smuzhiyun 		val = gain;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	return reg_write(GLOBAL_GAIN, val);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun 
mt9m111_set_autoexposure(struct mt9m111 * mt9m111,int val)830*4882a593Smuzhiyun static int mt9m111_set_autoexposure(struct mt9m111 *mt9m111, int val)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	if (val == V4L2_EXPOSURE_AUTO)
835*4882a593Smuzhiyun 		return reg_set(OPER_MODE_CTRL, MT9M111_OPMODE_AUTOEXPO_EN);
836*4882a593Smuzhiyun 	return reg_clear(OPER_MODE_CTRL, MT9M111_OPMODE_AUTOEXPO_EN);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
mt9m111_set_autowhitebalance(struct mt9m111 * mt9m111,int on)839*4882a593Smuzhiyun static int mt9m111_set_autowhitebalance(struct mt9m111 *mt9m111, int on)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	if (on)
844*4882a593Smuzhiyun 		return reg_set(OPER_MODE_CTRL, MT9M111_OPMODE_AUTOWHITEBAL_EN);
845*4882a593Smuzhiyun 	return reg_clear(OPER_MODE_CTRL, MT9M111_OPMODE_AUTOWHITEBAL_EN);
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun static const char * const mt9m111_test_pattern_menu[] = {
849*4882a593Smuzhiyun 	"Disabled",
850*4882a593Smuzhiyun 	"Vertical monochrome gradient",
851*4882a593Smuzhiyun 	"Flat color type 1",
852*4882a593Smuzhiyun 	"Flat color type 2",
853*4882a593Smuzhiyun 	"Flat color type 3",
854*4882a593Smuzhiyun 	"Flat color type 4",
855*4882a593Smuzhiyun 	"Flat color type 5",
856*4882a593Smuzhiyun 	"Color bar",
857*4882a593Smuzhiyun };
858*4882a593Smuzhiyun 
mt9m111_set_test_pattern(struct mt9m111 * mt9m111,int val)859*4882a593Smuzhiyun static int mt9m111_set_test_pattern(struct mt9m111 *mt9m111, int val)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	return mt9m111_reg_mask(client, MT9M111_TPG_CTRL, val,
864*4882a593Smuzhiyun 				MT9M111_TPG_SEL_MASK);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
mt9m111_set_colorfx(struct mt9m111 * mt9m111,int val)867*4882a593Smuzhiyun static int mt9m111_set_colorfx(struct mt9m111 *mt9m111, int val)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
870*4882a593Smuzhiyun 	static const struct v4l2_control colorfx[] = {
871*4882a593Smuzhiyun 		{ V4L2_COLORFX_NONE,		0 },
872*4882a593Smuzhiyun 		{ V4L2_COLORFX_BW,		1 },
873*4882a593Smuzhiyun 		{ V4L2_COLORFX_SEPIA,		2 },
874*4882a593Smuzhiyun 		{ V4L2_COLORFX_NEGATIVE,	3 },
875*4882a593Smuzhiyun 		{ V4L2_COLORFX_SOLARIZATION,	4 },
876*4882a593Smuzhiyun 	};
877*4882a593Smuzhiyun 	int i;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(colorfx); i++) {
880*4882a593Smuzhiyun 		if (colorfx[i].id == val) {
881*4882a593Smuzhiyun 			return mt9m111_reg_mask(client, MT9M111_EFFECTS_MODE,
882*4882a593Smuzhiyun 						colorfx[i].value,
883*4882a593Smuzhiyun 						MT9M111_EFFECTS_MODE_MASK);
884*4882a593Smuzhiyun 		}
885*4882a593Smuzhiyun 	}
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	return -EINVAL;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun 
mt9m111_s_ctrl(struct v4l2_ctrl * ctrl)890*4882a593Smuzhiyun static int mt9m111_s_ctrl(struct v4l2_ctrl *ctrl)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct mt9m111 *mt9m111 = container_of(ctrl->handler,
893*4882a593Smuzhiyun 					       struct mt9m111, hdl);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	switch (ctrl->id) {
896*4882a593Smuzhiyun 	case V4L2_CID_VFLIP:
897*4882a593Smuzhiyun 		return mt9m111_set_flip(mt9m111, ctrl->val,
898*4882a593Smuzhiyun 					MT9M111_RMB_MIRROR_ROWS);
899*4882a593Smuzhiyun 	case V4L2_CID_HFLIP:
900*4882a593Smuzhiyun 		return mt9m111_set_flip(mt9m111, ctrl->val,
901*4882a593Smuzhiyun 					MT9M111_RMB_MIRROR_COLS);
902*4882a593Smuzhiyun 	case V4L2_CID_GAIN:
903*4882a593Smuzhiyun 		return mt9m111_set_global_gain(mt9m111, ctrl->val);
904*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE_AUTO:
905*4882a593Smuzhiyun 		return mt9m111_set_autoexposure(mt9m111, ctrl->val);
906*4882a593Smuzhiyun 	case V4L2_CID_AUTO_WHITE_BALANCE:
907*4882a593Smuzhiyun 		return mt9m111_set_autowhitebalance(mt9m111, ctrl->val);
908*4882a593Smuzhiyun 	case V4L2_CID_TEST_PATTERN:
909*4882a593Smuzhiyun 		return mt9m111_set_test_pattern(mt9m111, ctrl->val);
910*4882a593Smuzhiyun 	case V4L2_CID_COLORFX:
911*4882a593Smuzhiyun 		return mt9m111_set_colorfx(mt9m111, ctrl->val);
912*4882a593Smuzhiyun 	}
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	return -EINVAL;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun 
mt9m111_suspend(struct mt9m111 * mt9m111)917*4882a593Smuzhiyun static int mt9m111_suspend(struct mt9m111 *mt9m111)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
920*4882a593Smuzhiyun 	int ret;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	v4l2_ctrl_s_ctrl(mt9m111->gain, mt9m111_get_global_gain(mt9m111));
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	ret = reg_set(RESET, MT9M111_RESET_RESET_MODE);
925*4882a593Smuzhiyun 	if (!ret)
926*4882a593Smuzhiyun 		ret = reg_set(RESET, MT9M111_RESET_RESET_SOC |
927*4882a593Smuzhiyun 			      MT9M111_RESET_OUTPUT_DISABLE |
928*4882a593Smuzhiyun 			      MT9M111_RESET_ANALOG_STANDBY);
929*4882a593Smuzhiyun 	if (!ret)
930*4882a593Smuzhiyun 		ret = reg_clear(RESET, MT9M111_RESET_CHIP_ENABLE);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	return ret;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
mt9m111_restore_state(struct mt9m111 * mt9m111)935*4882a593Smuzhiyun static void mt9m111_restore_state(struct mt9m111 *mt9m111)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	mt9m111_set_context(mt9m111, mt9m111->ctx);
940*4882a593Smuzhiyun 	mt9m111_set_pixfmt(mt9m111, mt9m111->fmt->code);
941*4882a593Smuzhiyun 	mt9m111_setup_geometry(mt9m111, &mt9m111->rect,
942*4882a593Smuzhiyun 			mt9m111->width, mt9m111->height, mt9m111->fmt->code);
943*4882a593Smuzhiyun 	v4l2_ctrl_handler_setup(&mt9m111->hdl);
944*4882a593Smuzhiyun 	mt9m111_reg_mask(client, mt9m111->ctx->read_mode,
945*4882a593Smuzhiyun 			 mt9m111->current_mode->reg_val,
946*4882a593Smuzhiyun 			 mt9m111->current_mode->reg_mask);
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun 
mt9m111_resume(struct mt9m111 * mt9m111)949*4882a593Smuzhiyun static int mt9m111_resume(struct mt9m111 *mt9m111)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun 	int ret = mt9m111_enable(mt9m111);
952*4882a593Smuzhiyun 	if (!ret)
953*4882a593Smuzhiyun 		ret = mt9m111_reset(mt9m111);
954*4882a593Smuzhiyun 	if (!ret)
955*4882a593Smuzhiyun 		mt9m111_restore_state(mt9m111);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	return ret;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
mt9m111_init(struct mt9m111 * mt9m111)960*4882a593Smuzhiyun static int mt9m111_init(struct mt9m111 *mt9m111)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
963*4882a593Smuzhiyun 	int ret;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	ret = mt9m111_enable(mt9m111);
966*4882a593Smuzhiyun 	if (!ret)
967*4882a593Smuzhiyun 		ret = mt9m111_reset(mt9m111);
968*4882a593Smuzhiyun 	if (!ret)
969*4882a593Smuzhiyun 		ret = mt9m111_set_context(mt9m111, mt9m111->ctx);
970*4882a593Smuzhiyun 	if (ret)
971*4882a593Smuzhiyun 		dev_err(&client->dev, "mt9m111 init failed: %d\n", ret);
972*4882a593Smuzhiyun 	return ret;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun 
mt9m111_power_on(struct mt9m111 * mt9m111)975*4882a593Smuzhiyun static int mt9m111_power_on(struct mt9m111 *mt9m111)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&mt9m111->subdev);
978*4882a593Smuzhiyun 	int ret;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	ret = v4l2_clk_enable(mt9m111->clk);
981*4882a593Smuzhiyun 	if (ret < 0)
982*4882a593Smuzhiyun 		return ret;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	ret = regulator_enable(mt9m111->regulator);
985*4882a593Smuzhiyun 	if (ret < 0)
986*4882a593Smuzhiyun 		goto out_clk_disable;
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	ret = mt9m111_resume(mt9m111);
989*4882a593Smuzhiyun 	if (ret < 0)
990*4882a593Smuzhiyun 		goto out_regulator_disable;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	return 0;
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun out_regulator_disable:
995*4882a593Smuzhiyun 	regulator_disable(mt9m111->regulator);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun out_clk_disable:
998*4882a593Smuzhiyun 	v4l2_clk_disable(mt9m111->clk);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	dev_err(&client->dev, "Failed to resume the sensor: %d\n", ret);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	return ret;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun 
mt9m111_power_off(struct mt9m111 * mt9m111)1005*4882a593Smuzhiyun static void mt9m111_power_off(struct mt9m111 *mt9m111)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	mt9m111_suspend(mt9m111);
1008*4882a593Smuzhiyun 	regulator_disable(mt9m111->regulator);
1009*4882a593Smuzhiyun 	v4l2_clk_disable(mt9m111->clk);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun 
mt9m111_s_power(struct v4l2_subdev * sd,int on)1012*4882a593Smuzhiyun static int mt9m111_s_power(struct v4l2_subdev *sd, int on)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun 	struct mt9m111 *mt9m111 = container_of(sd, struct mt9m111, subdev);
1015*4882a593Smuzhiyun 	int ret = 0;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	mutex_lock(&mt9m111->power_lock);
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	/*
1020*4882a593Smuzhiyun 	 * If the power count is modified from 0 to != 0 or from != 0 to 0,
1021*4882a593Smuzhiyun 	 * update the power state.
1022*4882a593Smuzhiyun 	 */
1023*4882a593Smuzhiyun 	if (mt9m111->power_count == !on) {
1024*4882a593Smuzhiyun 		if (on)
1025*4882a593Smuzhiyun 			ret = mt9m111_power_on(mt9m111);
1026*4882a593Smuzhiyun 		else
1027*4882a593Smuzhiyun 			mt9m111_power_off(mt9m111);
1028*4882a593Smuzhiyun 	}
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	if (!ret) {
1031*4882a593Smuzhiyun 		/* Update the power count. */
1032*4882a593Smuzhiyun 		mt9m111->power_count += on ? 1 : -1;
1033*4882a593Smuzhiyun 		WARN_ON(mt9m111->power_count < 0);
1034*4882a593Smuzhiyun 	}
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	mutex_unlock(&mt9m111->power_lock);
1037*4882a593Smuzhiyun 	return ret;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun static const struct v4l2_ctrl_ops mt9m111_ctrl_ops = {
1041*4882a593Smuzhiyun 	.s_ctrl = mt9m111_s_ctrl,
1042*4882a593Smuzhiyun };
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops mt9m111_subdev_core_ops = {
1045*4882a593Smuzhiyun 	.s_power	= mt9m111_s_power,
1046*4882a593Smuzhiyun 	.log_status = v4l2_ctrl_subdev_log_status,
1047*4882a593Smuzhiyun 	.subscribe_event = v4l2_ctrl_subdev_subscribe_event,
1048*4882a593Smuzhiyun 	.unsubscribe_event = v4l2_event_subdev_unsubscribe,
1049*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
1050*4882a593Smuzhiyun 	.g_register	= mt9m111_g_register,
1051*4882a593Smuzhiyun 	.s_register	= mt9m111_s_register,
1052*4882a593Smuzhiyun #endif
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun 
mt9m111_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)1055*4882a593Smuzhiyun static int mt9m111_g_frame_interval(struct v4l2_subdev *sd,
1056*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_interval *fi)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun 	struct mt9m111 *mt9m111 = container_of(sd, struct mt9m111, subdev);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	fi->interval = mt9m111->frame_interval;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	return 0;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun 
mt9m111_s_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)1065*4882a593Smuzhiyun static int mt9m111_s_frame_interval(struct v4l2_subdev *sd,
1066*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_interval *fi)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun 	struct mt9m111 *mt9m111 = container_of(sd, struct mt9m111, subdev);
1069*4882a593Smuzhiyun 	const struct mt9m111_mode_info *mode;
1070*4882a593Smuzhiyun 	struct v4l2_fract *fract = &fi->interval;
1071*4882a593Smuzhiyun 	int fps;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	if (mt9m111->is_streaming)
1074*4882a593Smuzhiyun 		return -EBUSY;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	if (fi->pad != 0)
1077*4882a593Smuzhiyun 		return -EINVAL;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	if (fract->numerator == 0) {
1080*4882a593Smuzhiyun 		fract->denominator = 30;
1081*4882a593Smuzhiyun 		fract->numerator = 1;
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	fps = DIV_ROUND_CLOSEST(fract->denominator, fract->numerator);
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	/* Find best fitting mode. Do not update the mode if no one was found. */
1087*4882a593Smuzhiyun 	mode = mt9m111_find_mode(mt9m111, fps, mt9m111->width, mt9m111->height);
1088*4882a593Smuzhiyun 	if (!mode)
1089*4882a593Smuzhiyun 		return 0;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	if (mode->max_fps != fps) {
1092*4882a593Smuzhiyun 		fract->denominator = mode->max_fps;
1093*4882a593Smuzhiyun 		fract->numerator = 1;
1094*4882a593Smuzhiyun 	}
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	mt9m111->current_mode = mode;
1097*4882a593Smuzhiyun 	mt9m111->frame_interval = fi->interval;
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	return 0;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun 
mt9m111_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1102*4882a593Smuzhiyun static int mt9m111_enum_mbus_code(struct v4l2_subdev *sd,
1103*4882a593Smuzhiyun 		struct v4l2_subdev_pad_config *cfg,
1104*4882a593Smuzhiyun 		struct v4l2_subdev_mbus_code_enum *code)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun 	if (code->pad || code->index >= ARRAY_SIZE(mt9m111_colour_fmts))
1107*4882a593Smuzhiyun 		return -EINVAL;
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	code->code = mt9m111_colour_fmts[code->index].code;
1110*4882a593Smuzhiyun 	return 0;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun 
mt9m111_s_stream(struct v4l2_subdev * sd,int enable)1113*4882a593Smuzhiyun static int mt9m111_s_stream(struct v4l2_subdev *sd, int enable)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun 	struct mt9m111 *mt9m111 = container_of(sd, struct mt9m111, subdev);
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	mt9m111->is_streaming = !!enable;
1118*4882a593Smuzhiyun 	return 0;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun 
mt9m111_init_cfg(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg)1121*4882a593Smuzhiyun static int mt9m111_init_cfg(struct v4l2_subdev *sd,
1122*4882a593Smuzhiyun 			    struct v4l2_subdev_pad_config *cfg)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1125*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *format =
1126*4882a593Smuzhiyun 		v4l2_subdev_get_try_format(sd, cfg, 0);
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	format->width	= MT9M111_MAX_WIDTH;
1129*4882a593Smuzhiyun 	format->height	= MT9M111_MAX_HEIGHT;
1130*4882a593Smuzhiyun 	format->code	= mt9m111_colour_fmts[0].code;
1131*4882a593Smuzhiyun 	format->colorspace	= mt9m111_colour_fmts[0].colorspace;
1132*4882a593Smuzhiyun 	format->field	= V4L2_FIELD_NONE;
1133*4882a593Smuzhiyun 	format->ycbcr_enc	= V4L2_YCBCR_ENC_DEFAULT;
1134*4882a593Smuzhiyun 	format->quantization	= V4L2_QUANTIZATION_DEFAULT;
1135*4882a593Smuzhiyun 	format->xfer_func	= V4L2_XFER_FUNC_DEFAULT;
1136*4882a593Smuzhiyun #endif
1137*4882a593Smuzhiyun 	return 0;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun 
mt9m111_get_mbus_config(struct v4l2_subdev * sd,unsigned int pad,struct v4l2_mbus_config * cfg)1140*4882a593Smuzhiyun static int mt9m111_get_mbus_config(struct v4l2_subdev *sd,
1141*4882a593Smuzhiyun 				   unsigned int pad,
1142*4882a593Smuzhiyun 				   struct v4l2_mbus_config *cfg)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun 	struct mt9m111 *mt9m111 = container_of(sd, struct mt9m111, subdev);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	cfg->flags = V4L2_MBUS_MASTER |
1147*4882a593Smuzhiyun 		V4L2_MBUS_HSYNC_ACTIVE_HIGH | V4L2_MBUS_VSYNC_ACTIVE_HIGH |
1148*4882a593Smuzhiyun 		V4L2_MBUS_DATA_ACTIVE_HIGH;
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	cfg->flags |= mt9m111->pclk_sample ? V4L2_MBUS_PCLK_SAMPLE_RISING :
1151*4882a593Smuzhiyun 		V4L2_MBUS_PCLK_SAMPLE_FALLING;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	cfg->type = V4L2_MBUS_PARALLEL;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	return 0;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops mt9m111_subdev_video_ops = {
1159*4882a593Smuzhiyun 	.s_stream	= mt9m111_s_stream,
1160*4882a593Smuzhiyun 	.g_frame_interval = mt9m111_g_frame_interval,
1161*4882a593Smuzhiyun 	.s_frame_interval = mt9m111_s_frame_interval,
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops mt9m111_subdev_pad_ops = {
1165*4882a593Smuzhiyun 	.init_cfg	= mt9m111_init_cfg,
1166*4882a593Smuzhiyun 	.enum_mbus_code = mt9m111_enum_mbus_code,
1167*4882a593Smuzhiyun 	.get_selection	= mt9m111_get_selection,
1168*4882a593Smuzhiyun 	.set_selection	= mt9m111_set_selection,
1169*4882a593Smuzhiyun 	.get_fmt	= mt9m111_get_fmt,
1170*4882a593Smuzhiyun 	.set_fmt	= mt9m111_set_fmt,
1171*4882a593Smuzhiyun 	.get_mbus_config = mt9m111_get_mbus_config,
1172*4882a593Smuzhiyun };
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun static const struct v4l2_subdev_ops mt9m111_subdev_ops = {
1175*4882a593Smuzhiyun 	.core	= &mt9m111_subdev_core_ops,
1176*4882a593Smuzhiyun 	.video	= &mt9m111_subdev_video_ops,
1177*4882a593Smuzhiyun 	.pad	= &mt9m111_subdev_pad_ops,
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun /*
1181*4882a593Smuzhiyun  * Interface active, can use i2c. If it fails, it can indeed mean, that
1182*4882a593Smuzhiyun  * this wasn't our capture interface, so, we wait for the right one
1183*4882a593Smuzhiyun  */
mt9m111_video_probe(struct i2c_client * client)1184*4882a593Smuzhiyun static int mt9m111_video_probe(struct i2c_client *client)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	struct mt9m111 *mt9m111 = to_mt9m111(client);
1187*4882a593Smuzhiyun 	s32 data;
1188*4882a593Smuzhiyun 	int ret;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	ret = mt9m111_s_power(&mt9m111->subdev, 1);
1191*4882a593Smuzhiyun 	if (ret < 0)
1192*4882a593Smuzhiyun 		return ret;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	data = reg_read(CHIP_VERSION);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	switch (data) {
1197*4882a593Smuzhiyun 	case 0x143a: /* MT9M111 or MT9M131 */
1198*4882a593Smuzhiyun 		dev_info(&client->dev,
1199*4882a593Smuzhiyun 			"Detected a MT9M111/MT9M131 chip ID %x\n", data);
1200*4882a593Smuzhiyun 		break;
1201*4882a593Smuzhiyun 	case 0x148c: /* MT9M112 */
1202*4882a593Smuzhiyun 		dev_info(&client->dev, "Detected a MT9M112 chip ID %x\n", data);
1203*4882a593Smuzhiyun 		break;
1204*4882a593Smuzhiyun 	default:
1205*4882a593Smuzhiyun 		dev_err(&client->dev,
1206*4882a593Smuzhiyun 			"No MT9M111/MT9M112/MT9M131 chip detected register read %x\n",
1207*4882a593Smuzhiyun 			data);
1208*4882a593Smuzhiyun 		ret = -ENODEV;
1209*4882a593Smuzhiyun 		goto done;
1210*4882a593Smuzhiyun 	}
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	ret = mt9m111_init(mt9m111);
1213*4882a593Smuzhiyun 	if (ret)
1214*4882a593Smuzhiyun 		goto done;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_setup(&mt9m111->hdl);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun done:
1219*4882a593Smuzhiyun 	mt9m111_s_power(&mt9m111->subdev, 0);
1220*4882a593Smuzhiyun 	return ret;
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun 
mt9m111_probe_fw(struct i2c_client * client,struct mt9m111 * mt9m111)1223*4882a593Smuzhiyun static int mt9m111_probe_fw(struct i2c_client *client, struct mt9m111 *mt9m111)
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun 	struct v4l2_fwnode_endpoint bus_cfg = {
1226*4882a593Smuzhiyun 		.bus_type = V4L2_MBUS_PARALLEL
1227*4882a593Smuzhiyun 	};
1228*4882a593Smuzhiyun 	struct fwnode_handle *np;
1229*4882a593Smuzhiyun 	int ret;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	np = fwnode_graph_get_next_endpoint(dev_fwnode(&client->dev), NULL);
1232*4882a593Smuzhiyun 	if (!np)
1233*4882a593Smuzhiyun 		return -EINVAL;
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	ret = v4l2_fwnode_endpoint_parse(np, &bus_cfg);
1236*4882a593Smuzhiyun 	if (ret)
1237*4882a593Smuzhiyun 		goto out_put_fw;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	mt9m111->pclk_sample = !!(bus_cfg.bus.parallel.flags &
1240*4882a593Smuzhiyun 				  V4L2_MBUS_PCLK_SAMPLE_RISING);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun out_put_fw:
1243*4882a593Smuzhiyun 	fwnode_handle_put(np);
1244*4882a593Smuzhiyun 	return ret;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun 
mt9m111_probe(struct i2c_client * client)1247*4882a593Smuzhiyun static int mt9m111_probe(struct i2c_client *client)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun 	struct mt9m111 *mt9m111;
1250*4882a593Smuzhiyun 	struct i2c_adapter *adapter = client->adapter;
1251*4882a593Smuzhiyun 	int ret;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_WORD_DATA)) {
1254*4882a593Smuzhiyun 		dev_warn(&adapter->dev,
1255*4882a593Smuzhiyun 			 "I2C-Adapter doesn't support I2C_FUNC_SMBUS_WORD\n");
1256*4882a593Smuzhiyun 		return -EIO;
1257*4882a593Smuzhiyun 	}
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	mt9m111 = devm_kzalloc(&client->dev, sizeof(struct mt9m111), GFP_KERNEL);
1260*4882a593Smuzhiyun 	if (!mt9m111)
1261*4882a593Smuzhiyun 		return -ENOMEM;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	if (dev_fwnode(&client->dev)) {
1264*4882a593Smuzhiyun 		ret = mt9m111_probe_fw(client, mt9m111);
1265*4882a593Smuzhiyun 		if (ret)
1266*4882a593Smuzhiyun 			return ret;
1267*4882a593Smuzhiyun 	}
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	mt9m111->clk = v4l2_clk_get(&client->dev, "mclk");
1270*4882a593Smuzhiyun 	if (IS_ERR(mt9m111->clk))
1271*4882a593Smuzhiyun 		return PTR_ERR(mt9m111->clk);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	mt9m111->regulator = devm_regulator_get(&client->dev, "vdd");
1274*4882a593Smuzhiyun 	if (IS_ERR(mt9m111->regulator)) {
1275*4882a593Smuzhiyun 		dev_err(&client->dev, "regulator not found: %ld\n",
1276*4882a593Smuzhiyun 			PTR_ERR(mt9m111->regulator));
1277*4882a593Smuzhiyun 		return PTR_ERR(mt9m111->regulator);
1278*4882a593Smuzhiyun 	}
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	/* Default HIGHPOWER context */
1281*4882a593Smuzhiyun 	mt9m111->ctx = &context_b;
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(&mt9m111->subdev, client, &mt9m111_subdev_ops);
1284*4882a593Smuzhiyun 	mt9m111->subdev.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1285*4882a593Smuzhiyun 				 V4L2_SUBDEV_FL_HAS_EVENTS;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	v4l2_ctrl_handler_init(&mt9m111->hdl, 7);
1288*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9m111->hdl, &mt9m111_ctrl_ops,
1289*4882a593Smuzhiyun 			V4L2_CID_VFLIP, 0, 1, 1, 0);
1290*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9m111->hdl, &mt9m111_ctrl_ops,
1291*4882a593Smuzhiyun 			V4L2_CID_HFLIP, 0, 1, 1, 0);
1292*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&mt9m111->hdl, &mt9m111_ctrl_ops,
1293*4882a593Smuzhiyun 			V4L2_CID_AUTO_WHITE_BALANCE, 0, 1, 1, 1);
1294*4882a593Smuzhiyun 	mt9m111->gain = v4l2_ctrl_new_std(&mt9m111->hdl, &mt9m111_ctrl_ops,
1295*4882a593Smuzhiyun 			V4L2_CID_GAIN, 0, 63 * 2 * 2, 1, 32);
1296*4882a593Smuzhiyun 	v4l2_ctrl_new_std_menu(&mt9m111->hdl,
1297*4882a593Smuzhiyun 			&mt9m111_ctrl_ops, V4L2_CID_EXPOSURE_AUTO, 1, 0,
1298*4882a593Smuzhiyun 			V4L2_EXPOSURE_AUTO);
1299*4882a593Smuzhiyun 	v4l2_ctrl_new_std_menu_items(&mt9m111->hdl,
1300*4882a593Smuzhiyun 			&mt9m111_ctrl_ops, V4L2_CID_TEST_PATTERN,
1301*4882a593Smuzhiyun 			ARRAY_SIZE(mt9m111_test_pattern_menu) - 1, 0, 0,
1302*4882a593Smuzhiyun 			mt9m111_test_pattern_menu);
1303*4882a593Smuzhiyun 	v4l2_ctrl_new_std_menu(&mt9m111->hdl, &mt9m111_ctrl_ops,
1304*4882a593Smuzhiyun 			V4L2_CID_COLORFX, V4L2_COLORFX_SOLARIZATION,
1305*4882a593Smuzhiyun 			~(BIT(V4L2_COLORFX_NONE) |
1306*4882a593Smuzhiyun 				BIT(V4L2_COLORFX_BW) |
1307*4882a593Smuzhiyun 				BIT(V4L2_COLORFX_SEPIA) |
1308*4882a593Smuzhiyun 				BIT(V4L2_COLORFX_NEGATIVE) |
1309*4882a593Smuzhiyun 				BIT(V4L2_COLORFX_SOLARIZATION)),
1310*4882a593Smuzhiyun 			V4L2_COLORFX_NONE);
1311*4882a593Smuzhiyun 	mt9m111->subdev.ctrl_handler = &mt9m111->hdl;
1312*4882a593Smuzhiyun 	if (mt9m111->hdl.error) {
1313*4882a593Smuzhiyun 		ret = mt9m111->hdl.error;
1314*4882a593Smuzhiyun 		goto out_clkput;
1315*4882a593Smuzhiyun 	}
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun #ifdef CONFIG_MEDIA_CONTROLLER
1318*4882a593Smuzhiyun 	mt9m111->pad.flags = MEDIA_PAD_FL_SOURCE;
1319*4882a593Smuzhiyun 	mt9m111->subdev.entity.function = MEDIA_ENT_F_CAM_SENSOR;
1320*4882a593Smuzhiyun 	ret = media_entity_pads_init(&mt9m111->subdev.entity, 1, &mt9m111->pad);
1321*4882a593Smuzhiyun 	if (ret < 0)
1322*4882a593Smuzhiyun 		goto out_hdlfree;
1323*4882a593Smuzhiyun #endif
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	mt9m111->current_mode = &mt9m111_mode_data[MT9M111_MODE_SXGA_15FPS];
1326*4882a593Smuzhiyun 	mt9m111->frame_interval.numerator = 1;
1327*4882a593Smuzhiyun 	mt9m111->frame_interval.denominator = mt9m111->current_mode->max_fps;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	/* Second stage probe - when a capture adapter is there */
1330*4882a593Smuzhiyun 	mt9m111->rect.left	= MT9M111_MIN_DARK_COLS;
1331*4882a593Smuzhiyun 	mt9m111->rect.top	= MT9M111_MIN_DARK_ROWS;
1332*4882a593Smuzhiyun 	mt9m111->rect.width	= MT9M111_MAX_WIDTH;
1333*4882a593Smuzhiyun 	mt9m111->rect.height	= MT9M111_MAX_HEIGHT;
1334*4882a593Smuzhiyun 	mt9m111->width		= mt9m111->rect.width;
1335*4882a593Smuzhiyun 	mt9m111->height		= mt9m111->rect.height;
1336*4882a593Smuzhiyun 	mt9m111->fmt		= &mt9m111_colour_fmts[0];
1337*4882a593Smuzhiyun 	mt9m111->lastpage	= -1;
1338*4882a593Smuzhiyun 	mutex_init(&mt9m111->power_lock);
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	ret = mt9m111_video_probe(client);
1341*4882a593Smuzhiyun 	if (ret < 0)
1342*4882a593Smuzhiyun 		goto out_entityclean;
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	mt9m111->subdev.dev = &client->dev;
1345*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev(&mt9m111->subdev);
1346*4882a593Smuzhiyun 	if (ret < 0)
1347*4882a593Smuzhiyun 		goto out_entityclean;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	return 0;
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun out_entityclean:
1352*4882a593Smuzhiyun #ifdef CONFIG_MEDIA_CONTROLLER
1353*4882a593Smuzhiyun 	media_entity_cleanup(&mt9m111->subdev.entity);
1354*4882a593Smuzhiyun out_hdlfree:
1355*4882a593Smuzhiyun #endif
1356*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&mt9m111->hdl);
1357*4882a593Smuzhiyun out_clkput:
1358*4882a593Smuzhiyun 	v4l2_clk_put(mt9m111->clk);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	return ret;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun 
mt9m111_remove(struct i2c_client * client)1363*4882a593Smuzhiyun static int mt9m111_remove(struct i2c_client *client)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun 	struct mt9m111 *mt9m111 = to_mt9m111(client);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(&mt9m111->subdev);
1368*4882a593Smuzhiyun 	media_entity_cleanup(&mt9m111->subdev.entity);
1369*4882a593Smuzhiyun 	v4l2_clk_put(mt9m111->clk);
1370*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&mt9m111->hdl);
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	return 0;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun static const struct of_device_id mt9m111_of_match[] = {
1375*4882a593Smuzhiyun 	{ .compatible = "micron,mt9m111", },
1376*4882a593Smuzhiyun 	{},
1377*4882a593Smuzhiyun };
1378*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt9m111_of_match);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun static const struct i2c_device_id mt9m111_id[] = {
1381*4882a593Smuzhiyun 	{ "mt9m111", 0 },
1382*4882a593Smuzhiyun 	{ }
1383*4882a593Smuzhiyun };
1384*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, mt9m111_id);
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun static struct i2c_driver mt9m111_i2c_driver = {
1387*4882a593Smuzhiyun 	.driver = {
1388*4882a593Smuzhiyun 		.name = "mt9m111",
1389*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(mt9m111_of_match),
1390*4882a593Smuzhiyun 	},
1391*4882a593Smuzhiyun 	.probe_new	= mt9m111_probe,
1392*4882a593Smuzhiyun 	.remove		= mt9m111_remove,
1393*4882a593Smuzhiyun 	.id_table	= mt9m111_id,
1394*4882a593Smuzhiyun };
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun module_i2c_driver(mt9m111_i2c_driver);
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun MODULE_DESCRIPTION("Micron/Aptina MT9M111/MT9M112/MT9M131 Camera driver");
1399*4882a593Smuzhiyun MODULE_AUTHOR("Robert Jarzmik");
1400*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1401