xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/ks0127.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Video Capture Driver (Video for Linux 1/2)
4*4882a593Smuzhiyun  * for the Matrox Marvel G200,G400 and Rainbow Runner-G series
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This module is an interface to the KS0127 video decoder chip.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 1999  Ryan Drake <stiletto@mediaone.net>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *****************************************************************************
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Modified and extended by
13*4882a593Smuzhiyun  *	Mike Bernson <mike@mlb.org>
14*4882a593Smuzhiyun  *	Gerard v.d. Horst
15*4882a593Smuzhiyun  *	Leon van Stuivenberg <l.vanstuivenberg@chello.nl>
16*4882a593Smuzhiyun  *	Gernot Ziegler <gz@lysator.liu.se>
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * Version History:
19*4882a593Smuzhiyun  * V1.0 Ryan Drake	   Initial version by Ryan Drake
20*4882a593Smuzhiyun  * V1.1 Gerard v.d. Horst  Added some debugoutput, reset the video-standard
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <linux/init.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/errno.h>
27*4882a593Smuzhiyun #include <linux/kernel.h>
28*4882a593Smuzhiyun #include <linux/i2c.h>
29*4882a593Smuzhiyun #include <linux/videodev2.h>
30*4882a593Smuzhiyun #include <linux/slab.h>
31*4882a593Smuzhiyun #include <media/v4l2-device.h>
32*4882a593Smuzhiyun #include "ks0127.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun MODULE_DESCRIPTION("KS0127 video decoder driver");
35*4882a593Smuzhiyun MODULE_AUTHOR("Ryan Drake");
36*4882a593Smuzhiyun MODULE_LICENSE("GPL");
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Addresses */
39*4882a593Smuzhiyun #define I2C_KS0127_ADDON   0xD8
40*4882a593Smuzhiyun #define I2C_KS0127_ONBOARD 0xDA
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* ks0127 control registers */
44*4882a593Smuzhiyun #define KS_STAT     0x00
45*4882a593Smuzhiyun #define KS_CMDA     0x01
46*4882a593Smuzhiyun #define KS_CMDB     0x02
47*4882a593Smuzhiyun #define KS_CMDC     0x03
48*4882a593Smuzhiyun #define KS_CMDD     0x04
49*4882a593Smuzhiyun #define KS_HAVB     0x05
50*4882a593Smuzhiyun #define KS_HAVE     0x06
51*4882a593Smuzhiyun #define KS_HS1B     0x07
52*4882a593Smuzhiyun #define KS_HS1E     0x08
53*4882a593Smuzhiyun #define KS_HS2B     0x09
54*4882a593Smuzhiyun #define KS_HS2E     0x0a
55*4882a593Smuzhiyun #define KS_AGC      0x0b
56*4882a593Smuzhiyun #define KS_HXTRA    0x0c
57*4882a593Smuzhiyun #define KS_CDEM     0x0d
58*4882a593Smuzhiyun #define KS_PORTAB   0x0e
59*4882a593Smuzhiyun #define KS_LUMA     0x0f
60*4882a593Smuzhiyun #define KS_CON      0x10
61*4882a593Smuzhiyun #define KS_BRT      0x11
62*4882a593Smuzhiyun #define KS_CHROMA   0x12
63*4882a593Smuzhiyun #define KS_CHROMB   0x13
64*4882a593Smuzhiyun #define KS_DEMOD    0x14
65*4882a593Smuzhiyun #define KS_SAT      0x15
66*4882a593Smuzhiyun #define KS_HUE      0x16
67*4882a593Smuzhiyun #define KS_VERTIA   0x17
68*4882a593Smuzhiyun #define KS_VERTIB   0x18
69*4882a593Smuzhiyun #define KS_VERTIC   0x19
70*4882a593Smuzhiyun #define KS_HSCLL    0x1a
71*4882a593Smuzhiyun #define KS_HSCLH    0x1b
72*4882a593Smuzhiyun #define KS_VSCLL    0x1c
73*4882a593Smuzhiyun #define KS_VSCLH    0x1d
74*4882a593Smuzhiyun #define KS_OFMTA    0x1e
75*4882a593Smuzhiyun #define KS_OFMTB    0x1f
76*4882a593Smuzhiyun #define KS_VBICTL   0x20
77*4882a593Smuzhiyun #define KS_CCDAT2   0x21
78*4882a593Smuzhiyun #define KS_CCDAT1   0x22
79*4882a593Smuzhiyun #define KS_VBIL30   0x23
80*4882a593Smuzhiyun #define KS_VBIL74   0x24
81*4882a593Smuzhiyun #define KS_VBIL118  0x25
82*4882a593Smuzhiyun #define KS_VBIL1512 0x26
83*4882a593Smuzhiyun #define KS_TTFRAM   0x27
84*4882a593Smuzhiyun #define KS_TESTA    0x28
85*4882a593Smuzhiyun #define KS_UVOFFH   0x29
86*4882a593Smuzhiyun #define KS_UVOFFL   0x2a
87*4882a593Smuzhiyun #define KS_UGAIN    0x2b
88*4882a593Smuzhiyun #define KS_VGAIN    0x2c
89*4882a593Smuzhiyun #define KS_VAVB     0x2d
90*4882a593Smuzhiyun #define KS_VAVE     0x2e
91*4882a593Smuzhiyun #define KS_CTRACK   0x2f
92*4882a593Smuzhiyun #define KS_POLCTL   0x30
93*4882a593Smuzhiyun #define KS_REFCOD   0x31
94*4882a593Smuzhiyun #define KS_INVALY   0x32
95*4882a593Smuzhiyun #define KS_INVALU   0x33
96*4882a593Smuzhiyun #define KS_INVALV   0x34
97*4882a593Smuzhiyun #define KS_UNUSEY   0x35
98*4882a593Smuzhiyun #define KS_UNUSEU   0x36
99*4882a593Smuzhiyun #define KS_UNUSEV   0x37
100*4882a593Smuzhiyun #define KS_USRSAV   0x38
101*4882a593Smuzhiyun #define KS_USREAV   0x39
102*4882a593Smuzhiyun #define KS_SHS1A    0x3a
103*4882a593Smuzhiyun #define KS_SHS1B    0x3b
104*4882a593Smuzhiyun #define KS_SHS1C    0x3c
105*4882a593Smuzhiyun #define KS_CMDE     0x3d
106*4882a593Smuzhiyun #define KS_VSDEL    0x3e
107*4882a593Smuzhiyun #define KS_CMDF     0x3f
108*4882a593Smuzhiyun #define KS_GAMMA0   0x40
109*4882a593Smuzhiyun #define KS_GAMMA1   0x41
110*4882a593Smuzhiyun #define KS_GAMMA2   0x42
111*4882a593Smuzhiyun #define KS_GAMMA3   0x43
112*4882a593Smuzhiyun #define KS_GAMMA4   0x44
113*4882a593Smuzhiyun #define KS_GAMMA5   0x45
114*4882a593Smuzhiyun #define KS_GAMMA6   0x46
115*4882a593Smuzhiyun #define KS_GAMMA7   0x47
116*4882a593Smuzhiyun #define KS_GAMMA8   0x48
117*4882a593Smuzhiyun #define KS_GAMMA9   0x49
118*4882a593Smuzhiyun #define KS_GAMMA10  0x4a
119*4882a593Smuzhiyun #define KS_GAMMA11  0x4b
120*4882a593Smuzhiyun #define KS_GAMMA12  0x4c
121*4882a593Smuzhiyun #define KS_GAMMA13  0x4d
122*4882a593Smuzhiyun #define KS_GAMMA14  0x4e
123*4882a593Smuzhiyun #define KS_GAMMA15  0x4f
124*4882a593Smuzhiyun #define KS_GAMMA16  0x50
125*4882a593Smuzhiyun #define KS_GAMMA17  0x51
126*4882a593Smuzhiyun #define KS_GAMMA18  0x52
127*4882a593Smuzhiyun #define KS_GAMMA19  0x53
128*4882a593Smuzhiyun #define KS_GAMMA20  0x54
129*4882a593Smuzhiyun #define KS_GAMMA21  0x55
130*4882a593Smuzhiyun #define KS_GAMMA22  0x56
131*4882a593Smuzhiyun #define KS_GAMMA23  0x57
132*4882a593Smuzhiyun #define KS_GAMMA24  0x58
133*4882a593Smuzhiyun #define KS_GAMMA25  0x59
134*4882a593Smuzhiyun #define KS_GAMMA26  0x5a
135*4882a593Smuzhiyun #define KS_GAMMA27  0x5b
136*4882a593Smuzhiyun #define KS_GAMMA28  0x5c
137*4882a593Smuzhiyun #define KS_GAMMA29  0x5d
138*4882a593Smuzhiyun #define KS_GAMMA30  0x5e
139*4882a593Smuzhiyun #define KS_GAMMA31  0x5f
140*4882a593Smuzhiyun #define KS_GAMMAD0  0x60
141*4882a593Smuzhiyun #define KS_GAMMAD1  0x61
142*4882a593Smuzhiyun #define KS_GAMMAD2  0x62
143*4882a593Smuzhiyun #define KS_GAMMAD3  0x63
144*4882a593Smuzhiyun #define KS_GAMMAD4  0x64
145*4882a593Smuzhiyun #define KS_GAMMAD5  0x65
146*4882a593Smuzhiyun #define KS_GAMMAD6  0x66
147*4882a593Smuzhiyun #define KS_GAMMAD7  0x67
148*4882a593Smuzhiyun #define KS_GAMMAD8  0x68
149*4882a593Smuzhiyun #define KS_GAMMAD9  0x69
150*4882a593Smuzhiyun #define KS_GAMMAD10 0x6a
151*4882a593Smuzhiyun #define KS_GAMMAD11 0x6b
152*4882a593Smuzhiyun #define KS_GAMMAD12 0x6c
153*4882a593Smuzhiyun #define KS_GAMMAD13 0x6d
154*4882a593Smuzhiyun #define KS_GAMMAD14 0x6e
155*4882a593Smuzhiyun #define KS_GAMMAD15 0x6f
156*4882a593Smuzhiyun #define KS_GAMMAD16 0x70
157*4882a593Smuzhiyun #define KS_GAMMAD17 0x71
158*4882a593Smuzhiyun #define KS_GAMMAD18 0x72
159*4882a593Smuzhiyun #define KS_GAMMAD19 0x73
160*4882a593Smuzhiyun #define KS_GAMMAD20 0x74
161*4882a593Smuzhiyun #define KS_GAMMAD21 0x75
162*4882a593Smuzhiyun #define KS_GAMMAD22 0x76
163*4882a593Smuzhiyun #define KS_GAMMAD23 0x77
164*4882a593Smuzhiyun #define KS_GAMMAD24 0x78
165*4882a593Smuzhiyun #define KS_GAMMAD25 0x79
166*4882a593Smuzhiyun #define KS_GAMMAD26 0x7a
167*4882a593Smuzhiyun #define KS_GAMMAD27 0x7b
168*4882a593Smuzhiyun #define KS_GAMMAD28 0x7c
169*4882a593Smuzhiyun #define KS_GAMMAD29 0x7d
170*4882a593Smuzhiyun #define KS_GAMMAD30 0x7e
171*4882a593Smuzhiyun #define KS_GAMMAD31 0x7f
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /****************************************************************************
175*4882a593Smuzhiyun * mga_dev : represents one ks0127 chip.
176*4882a593Smuzhiyun ****************************************************************************/
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun struct adjust {
179*4882a593Smuzhiyun 	int	contrast;
180*4882a593Smuzhiyun 	int	bright;
181*4882a593Smuzhiyun 	int	hue;
182*4882a593Smuzhiyun 	int	ugain;
183*4882a593Smuzhiyun 	int	vgain;
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun struct ks0127 {
187*4882a593Smuzhiyun 	struct v4l2_subdev sd;
188*4882a593Smuzhiyun 	v4l2_std_id	norm;
189*4882a593Smuzhiyun 	u8		regs[256];
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
to_ks0127(struct v4l2_subdev * sd)192*4882a593Smuzhiyun static inline struct ks0127 *to_ks0127(struct v4l2_subdev *sd)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	return container_of(sd, struct ks0127, sd);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static int debug; /* insmod parameter */
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun module_param(debug, int, 0);
201*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug output");
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static u8 reg_defaults[64];
204*4882a593Smuzhiyun 
init_reg_defaults(void)205*4882a593Smuzhiyun static void init_reg_defaults(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	static int initialized;
208*4882a593Smuzhiyun 	u8 *table = reg_defaults;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (initialized)
211*4882a593Smuzhiyun 		return;
212*4882a593Smuzhiyun 	initialized = 1;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	table[KS_CMDA]     = 0x2c;  /* VSE=0, CCIR 601, autodetect standard */
215*4882a593Smuzhiyun 	table[KS_CMDB]     = 0x12;  /* VALIGN=0, AGC control and input */
216*4882a593Smuzhiyun 	table[KS_CMDC]     = 0x00;  /* Test options */
217*4882a593Smuzhiyun 	/* clock & input select, write 1 to PORTA */
218*4882a593Smuzhiyun 	table[KS_CMDD]     = 0x01;
219*4882a593Smuzhiyun 	table[KS_HAVB]     = 0x00;  /* HAV Start Control */
220*4882a593Smuzhiyun 	table[KS_HAVE]     = 0x00;  /* HAV End Control */
221*4882a593Smuzhiyun 	table[KS_HS1B]     = 0x10;  /* HS1 Start Control */
222*4882a593Smuzhiyun 	table[KS_HS1E]     = 0x00;  /* HS1 End Control */
223*4882a593Smuzhiyun 	table[KS_HS2B]     = 0x00;  /* HS2 Start Control */
224*4882a593Smuzhiyun 	table[KS_HS2E]     = 0x00;  /* HS2 End Control */
225*4882a593Smuzhiyun 	table[KS_AGC]      = 0x53;  /* Manual setting for AGC */
226*4882a593Smuzhiyun 	table[KS_HXTRA]    = 0x00;  /* Extra Bits for HAV and HS1/2 */
227*4882a593Smuzhiyun 	table[KS_CDEM]     = 0x00;  /* Chroma Demodulation Control */
228*4882a593Smuzhiyun 	table[KS_PORTAB]   = 0x0f;  /* port B is input, port A output GPPORT */
229*4882a593Smuzhiyun 	table[KS_LUMA]     = 0x01;  /* Luma control */
230*4882a593Smuzhiyun 	table[KS_CON]      = 0x00;  /* Contrast Control */
231*4882a593Smuzhiyun 	table[KS_BRT]      = 0x00;  /* Brightness Control */
232*4882a593Smuzhiyun 	table[KS_CHROMA]   = 0x2a;  /* Chroma control A */
233*4882a593Smuzhiyun 	table[KS_CHROMB]   = 0x90;  /* Chroma control B */
234*4882a593Smuzhiyun 	table[KS_DEMOD]    = 0x00;  /* Chroma Demodulation Control & Status */
235*4882a593Smuzhiyun 	table[KS_SAT]      = 0x00;  /* Color Saturation Control*/
236*4882a593Smuzhiyun 	table[KS_HUE]      = 0x00;  /* Hue Control */
237*4882a593Smuzhiyun 	table[KS_VERTIA]   = 0x00;  /* Vertical Processing Control A */
238*4882a593Smuzhiyun 	/* Vertical Processing Control B, luma 1 line delayed */
239*4882a593Smuzhiyun 	table[KS_VERTIB]   = 0x12;
240*4882a593Smuzhiyun 	table[KS_VERTIC]   = 0x0b;  /* Vertical Processing Control C */
241*4882a593Smuzhiyun 	table[KS_HSCLL]    = 0x00;  /* Horizontal Scaling Ratio Low */
242*4882a593Smuzhiyun 	table[KS_HSCLH]    = 0x00;  /* Horizontal Scaling Ratio High */
243*4882a593Smuzhiyun 	table[KS_VSCLL]    = 0x00;  /* Vertical Scaling Ratio Low */
244*4882a593Smuzhiyun 	table[KS_VSCLH]    = 0x00;  /* Vertical Scaling Ratio High */
245*4882a593Smuzhiyun 	/* 16 bit YCbCr 4:2:2 output; I can't make the bt866 like 8 bit /Sam */
246*4882a593Smuzhiyun 	table[KS_OFMTA]    = 0x30;
247*4882a593Smuzhiyun 	table[KS_OFMTB]    = 0x00;  /* Output Control B */
248*4882a593Smuzhiyun 	/* VBI Decoder Control; 4bit fmt: avoid Y overflow */
249*4882a593Smuzhiyun 	table[KS_VBICTL]   = 0x5d;
250*4882a593Smuzhiyun 	table[KS_CCDAT2]   = 0x00;  /* Read Only register */
251*4882a593Smuzhiyun 	table[KS_CCDAT1]   = 0x00;  /* Read Only register */
252*4882a593Smuzhiyun 	table[KS_VBIL30]   = 0xa8;  /* VBI data decoding options */
253*4882a593Smuzhiyun 	table[KS_VBIL74]   = 0xaa;  /* VBI data decoding options */
254*4882a593Smuzhiyun 	table[KS_VBIL118]  = 0x2a;  /* VBI data decoding options */
255*4882a593Smuzhiyun 	table[KS_VBIL1512] = 0x00;  /* VBI data decoding options */
256*4882a593Smuzhiyun 	table[KS_TTFRAM]   = 0x00;  /* Teletext frame alignment pattern */
257*4882a593Smuzhiyun 	table[KS_TESTA]    = 0x00;  /* test register, shouldn't be written */
258*4882a593Smuzhiyun 	table[KS_UVOFFH]   = 0x00;  /* UV Offset Adjustment High */
259*4882a593Smuzhiyun 	table[KS_UVOFFL]   = 0x00;  /* UV Offset Adjustment Low */
260*4882a593Smuzhiyun 	table[KS_UGAIN]    = 0x00;  /* U Component Gain Adjustment */
261*4882a593Smuzhiyun 	table[KS_VGAIN]    = 0x00;  /* V Component Gain Adjustment */
262*4882a593Smuzhiyun 	table[KS_VAVB]     = 0x07;  /* VAV Begin */
263*4882a593Smuzhiyun 	table[KS_VAVE]     = 0x00;  /* VAV End */
264*4882a593Smuzhiyun 	table[KS_CTRACK]   = 0x00;  /* Chroma Tracking Control */
265*4882a593Smuzhiyun 	table[KS_POLCTL]   = 0x41;  /* Timing Signal Polarity Control */
266*4882a593Smuzhiyun 	table[KS_REFCOD]   = 0x80;  /* Reference Code Insertion Control */
267*4882a593Smuzhiyun 	table[KS_INVALY]   = 0x10;  /* Invalid Y Code */
268*4882a593Smuzhiyun 	table[KS_INVALU]   = 0x80;  /* Invalid U Code */
269*4882a593Smuzhiyun 	table[KS_INVALV]   = 0x80;  /* Invalid V Code */
270*4882a593Smuzhiyun 	table[KS_UNUSEY]   = 0x10;  /* Unused Y Code */
271*4882a593Smuzhiyun 	table[KS_UNUSEU]   = 0x80;  /* Unused U Code */
272*4882a593Smuzhiyun 	table[KS_UNUSEV]   = 0x80;  /* Unused V Code */
273*4882a593Smuzhiyun 	table[KS_USRSAV]   = 0x00;  /* reserved */
274*4882a593Smuzhiyun 	table[KS_USREAV]   = 0x00;  /* reserved */
275*4882a593Smuzhiyun 	table[KS_SHS1A]    = 0x00;  /* User Defined SHS1 A */
276*4882a593Smuzhiyun 	/* User Defined SHS1 B, ALT656=1 on 0127B */
277*4882a593Smuzhiyun 	table[KS_SHS1B]    = 0x80;
278*4882a593Smuzhiyun 	table[KS_SHS1C]    = 0x00;  /* User Defined SHS1 C */
279*4882a593Smuzhiyun 	table[KS_CMDE]     = 0x00;  /* Command Register E */
280*4882a593Smuzhiyun 	table[KS_VSDEL]    = 0x00;  /* VS Delay Control */
281*4882a593Smuzhiyun 	/* Command Register F, update -immediately- */
282*4882a593Smuzhiyun 	/* (there might come no vsync)*/
283*4882a593Smuzhiyun 	table[KS_CMDF]     = 0x02;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /* We need to manually read because of a bug in the KS0127 chip.
288*4882a593Smuzhiyun  *
289*4882a593Smuzhiyun  * An explanation from kayork@mail.utexas.edu:
290*4882a593Smuzhiyun  *
291*4882a593Smuzhiyun  * During I2C reads, the KS0127 only samples for a stop condition
292*4882a593Smuzhiyun  * during the place where the acknowledge bit should be. Any standard
293*4882a593Smuzhiyun  * I2C implementation (correctly) throws in another clock transition
294*4882a593Smuzhiyun  * at the 9th bit, and the KS0127 will not recognize the stop condition
295*4882a593Smuzhiyun  * and will continue to clock out data.
296*4882a593Smuzhiyun  *
297*4882a593Smuzhiyun  * So we have to do the read ourself.  Big deal.
298*4882a593Smuzhiyun  *	   workaround in i2c-algo-bit
299*4882a593Smuzhiyun  */
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 
ks0127_read(struct v4l2_subdev * sd,u8 reg)302*4882a593Smuzhiyun static u8 ks0127_read(struct v4l2_subdev *sd, u8 reg)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
305*4882a593Smuzhiyun 	char val = 0;
306*4882a593Smuzhiyun 	struct i2c_msg msgs[] = {
307*4882a593Smuzhiyun 		{
308*4882a593Smuzhiyun 			.addr = client->addr,
309*4882a593Smuzhiyun 			.len = sizeof(reg),
310*4882a593Smuzhiyun 			.buf = &reg
311*4882a593Smuzhiyun 		},
312*4882a593Smuzhiyun 		{
313*4882a593Smuzhiyun 			.addr = client->addr,
314*4882a593Smuzhiyun 			.flags = I2C_M_RD | I2C_M_NO_RD_ACK,
315*4882a593Smuzhiyun 			.len = sizeof(val),
316*4882a593Smuzhiyun 			.buf = &val
317*4882a593Smuzhiyun 		}
318*4882a593Smuzhiyun 	};
319*4882a593Smuzhiyun 	int ret;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
322*4882a593Smuzhiyun 	if (ret != ARRAY_SIZE(msgs))
323*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd, "read error\n");
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	return val;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 
ks0127_write(struct v4l2_subdev * sd,u8 reg,u8 val)329*4882a593Smuzhiyun static void ks0127_write(struct v4l2_subdev *sd, u8 reg, u8 val)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
332*4882a593Smuzhiyun 	struct ks0127 *ks = to_ks0127(sd);
333*4882a593Smuzhiyun 	char msg[] = { reg, val };
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	if (i2c_master_send(client, msg, sizeof(msg)) != sizeof(msg))
336*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd, "write error\n");
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	ks->regs[reg] = val;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /* generic bit-twiddling */
ks0127_and_or(struct v4l2_subdev * sd,u8 reg,u8 and_v,u8 or_v)343*4882a593Smuzhiyun static void ks0127_and_or(struct v4l2_subdev *sd, u8 reg, u8 and_v, u8 or_v)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	struct ks0127 *ks = to_ks0127(sd);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	u8 val = ks->regs[reg];
348*4882a593Smuzhiyun 	val = (val & and_v) | or_v;
349*4882a593Smuzhiyun 	ks0127_write(sd, reg, val);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /****************************************************************************
355*4882a593Smuzhiyun * ks0127 private api
356*4882a593Smuzhiyun ****************************************************************************/
ks0127_init(struct v4l2_subdev * sd)357*4882a593Smuzhiyun static void ks0127_init(struct v4l2_subdev *sd)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	u8 *table = reg_defaults;
360*4882a593Smuzhiyun 	int i;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "reset\n");
363*4882a593Smuzhiyun 	msleep(1);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	/* initialize all registers to known values */
366*4882a593Smuzhiyun 	/* (except STAT, 0x21, 0x22, TEST and 0x38,0x39) */
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	for (i = 1; i < 33; i++)
369*4882a593Smuzhiyun 		ks0127_write(sd, i, table[i]);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	for (i = 35; i < 40; i++)
372*4882a593Smuzhiyun 		ks0127_write(sd, i, table[i]);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	for (i = 41; i < 56; i++)
375*4882a593Smuzhiyun 		ks0127_write(sd, i, table[i]);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	for (i = 58; i < 64; i++)
378*4882a593Smuzhiyun 		ks0127_write(sd, i, table[i]);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if ((ks0127_read(sd, KS_STAT) & 0x80) == 0) {
382*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd, "ks0122s found\n");
383*4882a593Smuzhiyun 		return;
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	switch (ks0127_read(sd, KS_CMDE) & 0x0f) {
387*4882a593Smuzhiyun 	case 0:
388*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd, "ks0127 found\n");
389*4882a593Smuzhiyun 		break;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	case 9:
392*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd, "ks0127B Revision A found\n");
393*4882a593Smuzhiyun 		break;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	default:
396*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd, "unknown revision\n");
397*4882a593Smuzhiyun 		break;
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
ks0127_s_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)401*4882a593Smuzhiyun static int ks0127_s_routing(struct v4l2_subdev *sd,
402*4882a593Smuzhiyun 			    u32 input, u32 output, u32 config)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct ks0127 *ks = to_ks0127(sd);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	switch (input) {
407*4882a593Smuzhiyun 	case KS_INPUT_COMPOSITE_1:
408*4882a593Smuzhiyun 	case KS_INPUT_COMPOSITE_2:
409*4882a593Smuzhiyun 	case KS_INPUT_COMPOSITE_3:
410*4882a593Smuzhiyun 	case KS_INPUT_COMPOSITE_4:
411*4882a593Smuzhiyun 	case KS_INPUT_COMPOSITE_5:
412*4882a593Smuzhiyun 	case KS_INPUT_COMPOSITE_6:
413*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd,
414*4882a593Smuzhiyun 			"s_routing %d: Composite\n", input);
415*4882a593Smuzhiyun 		/* autodetect 50/60 Hz */
416*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDA,   0xfc, 0x00);
417*4882a593Smuzhiyun 		/* VSE=0 */
418*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDA,   ~0x40, 0x00);
419*4882a593Smuzhiyun 		/* set input line */
420*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDB,   0xb0, input);
421*4882a593Smuzhiyun 		/* non-freerunning mode */
422*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDC,   0x70, 0x0a);
423*4882a593Smuzhiyun 		/* analog input */
424*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDD,   0x03, 0x00);
425*4882a593Smuzhiyun 		/* enable chroma demodulation */
426*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CTRACK, 0xcf, 0x00);
427*4882a593Smuzhiyun 		/* chroma trap, HYBWR=1 */
428*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_LUMA,   0x00,
429*4882a593Smuzhiyun 			       (reg_defaults[KS_LUMA])|0x0c);
430*4882a593Smuzhiyun 		/* scaler fullbw, luma comb off */
431*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_VERTIA, 0x08, 0x81);
432*4882a593Smuzhiyun 		/* manual chroma comb .25 .5 .25 */
433*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_VERTIC, 0x0f, 0x90);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 		/* chroma path delay */
436*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CHROMB, 0x0f, 0x90);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 		ks0127_write(sd, KS_UGAIN, reg_defaults[KS_UGAIN]);
439*4882a593Smuzhiyun 		ks0127_write(sd, KS_VGAIN, reg_defaults[KS_VGAIN]);
440*4882a593Smuzhiyun 		ks0127_write(sd, KS_UVOFFH, reg_defaults[KS_UVOFFH]);
441*4882a593Smuzhiyun 		ks0127_write(sd, KS_UVOFFL, reg_defaults[KS_UVOFFL]);
442*4882a593Smuzhiyun 		break;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	case KS_INPUT_SVIDEO_1:
445*4882a593Smuzhiyun 	case KS_INPUT_SVIDEO_2:
446*4882a593Smuzhiyun 	case KS_INPUT_SVIDEO_3:
447*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd,
448*4882a593Smuzhiyun 			"s_routing %d: S-Video\n", input);
449*4882a593Smuzhiyun 		/* autodetect 50/60 Hz */
450*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDA,   0xfc, 0x00);
451*4882a593Smuzhiyun 		/* VSE=0 */
452*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDA,   ~0x40, 0x00);
453*4882a593Smuzhiyun 		/* set input line */
454*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDB,   0xb0, input);
455*4882a593Smuzhiyun 		/* non-freerunning mode */
456*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDC,   0x70, 0x0a);
457*4882a593Smuzhiyun 		/* analog input */
458*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDD,   0x03, 0x00);
459*4882a593Smuzhiyun 		/* enable chroma demodulation */
460*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CTRACK, 0xcf, 0x00);
461*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_LUMA, 0x00,
462*4882a593Smuzhiyun 			       reg_defaults[KS_LUMA]);
463*4882a593Smuzhiyun 		/* disable luma comb */
464*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_VERTIA, 0x08,
465*4882a593Smuzhiyun 			       (reg_defaults[KS_VERTIA]&0xf0)|0x01);
466*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_VERTIC, 0x0f,
467*4882a593Smuzhiyun 			       reg_defaults[KS_VERTIC]&0xf0);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CHROMB, 0x0f,
470*4882a593Smuzhiyun 			       reg_defaults[KS_CHROMB]&0xf0);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 		ks0127_write(sd, KS_UGAIN, reg_defaults[KS_UGAIN]);
473*4882a593Smuzhiyun 		ks0127_write(sd, KS_VGAIN, reg_defaults[KS_VGAIN]);
474*4882a593Smuzhiyun 		ks0127_write(sd, KS_UVOFFH, reg_defaults[KS_UVOFFH]);
475*4882a593Smuzhiyun 		ks0127_write(sd, KS_UVOFFL, reg_defaults[KS_UVOFFL]);
476*4882a593Smuzhiyun 		break;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	case KS_INPUT_YUV656:
479*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd, "s_routing 15: YUV656\n");
480*4882a593Smuzhiyun 		if (ks->norm & V4L2_STD_525_60)
481*4882a593Smuzhiyun 			/* force 60 Hz */
482*4882a593Smuzhiyun 			ks0127_and_or(sd, KS_CMDA,   0xfc, 0x03);
483*4882a593Smuzhiyun 		else
484*4882a593Smuzhiyun 			/* force 50 Hz */
485*4882a593Smuzhiyun 			ks0127_and_or(sd, KS_CMDA,   0xfc, 0x02);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDA,   0xff, 0x40); /* VSE=1 */
488*4882a593Smuzhiyun 		/* set input line and VALIGN */
489*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDB,   0xb0, (input | 0x40));
490*4882a593Smuzhiyun 		/* freerunning mode, */
491*4882a593Smuzhiyun 		/* TSTGEN = 1 TSTGFR=11 TSTGPH=0 TSTGPK=0  VMEM=1*/
492*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDC,   0x70, 0x87);
493*4882a593Smuzhiyun 		/* digital input, SYNDIR = 0 INPSL=01 CLKDIR=0 EAV=0 */
494*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CMDD,   0x03, 0x08);
495*4882a593Smuzhiyun 		/* disable chroma demodulation */
496*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CTRACK, 0xcf, 0x30);
497*4882a593Smuzhiyun 		/* HYPK =01 CTRAP = 0 HYBWR=0 PED=1 RGBH=1 UNIT=1 */
498*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_LUMA,   0x00, 0x71);
499*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_VERTIC, 0x0f,
500*4882a593Smuzhiyun 			       reg_defaults[KS_VERTIC]&0xf0);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 		/* scaler fullbw, luma comb off */
503*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_VERTIA, 0x08, 0x81);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CHROMB, 0x0f,
506*4882a593Smuzhiyun 			       reg_defaults[KS_CHROMB]&0xf0);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CON, 0x00, 0x00);
509*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_BRT, 0x00, 32);	/* spec: 34 */
510*4882a593Smuzhiyun 			/* spec: 229 (e5) */
511*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_SAT, 0x00, 0xe8);
512*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_HUE, 0x00, 0);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_UGAIN, 0x00, 238);
515*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_VGAIN, 0x00, 0x00);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 		/*UOFF:0x30, VOFF:0x30, TSTCGN=1 */
518*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_UVOFFH, 0x00, 0x4f);
519*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_UVOFFL, 0x00, 0x00);
520*4882a593Smuzhiyun 		break;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	default:
523*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd,
524*4882a593Smuzhiyun 			"s_routing: Unknown input %d\n", input);
525*4882a593Smuzhiyun 		break;
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	/* hack: CDMLPF sometimes spontaneously switches on; */
529*4882a593Smuzhiyun 	/* force back off */
530*4882a593Smuzhiyun 	ks0127_write(sd, KS_DEMOD, reg_defaults[KS_DEMOD]);
531*4882a593Smuzhiyun 	return 0;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
ks0127_s_std(struct v4l2_subdev * sd,v4l2_std_id std)534*4882a593Smuzhiyun static int ks0127_s_std(struct v4l2_subdev *sd, v4l2_std_id std)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	struct ks0127 *ks = to_ks0127(sd);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/* Set to automatic SECAM/Fsc mode */
539*4882a593Smuzhiyun 	ks0127_and_or(sd, KS_DEMOD, 0xf0, 0x00);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	ks->norm = std;
542*4882a593Smuzhiyun 	if (std & V4L2_STD_NTSC) {
543*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd,
544*4882a593Smuzhiyun 			"s_std: NTSC_M\n");
545*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CHROMA, 0x9f, 0x20);
546*4882a593Smuzhiyun 	} else if (std & V4L2_STD_PAL_N) {
547*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd,
548*4882a593Smuzhiyun 			"s_std: NTSC_N (fixme)\n");
549*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CHROMA, 0x9f, 0x40);
550*4882a593Smuzhiyun 	} else if (std & V4L2_STD_PAL) {
551*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd,
552*4882a593Smuzhiyun 			"s_std: PAL_N\n");
553*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CHROMA, 0x9f, 0x20);
554*4882a593Smuzhiyun 	} else if (std & V4L2_STD_PAL_M) {
555*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd,
556*4882a593Smuzhiyun 			"s_std: PAL_M (fixme)\n");
557*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CHROMA, 0x9f, 0x40);
558*4882a593Smuzhiyun 	} else if (std & V4L2_STD_SECAM) {
559*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd,
560*4882a593Smuzhiyun 			"s_std: SECAM\n");
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 		/* set to secam autodetection */
563*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CHROMA, 0xdf, 0x20);
564*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_DEMOD, 0xf0, 0x00);
565*4882a593Smuzhiyun 		schedule_timeout_interruptible(HZ/10+1);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 		/* did it autodetect? */
568*4882a593Smuzhiyun 		if (!(ks0127_read(sd, KS_DEMOD) & 0x40))
569*4882a593Smuzhiyun 			/* force to secam mode */
570*4882a593Smuzhiyun 			ks0127_and_or(sd, KS_DEMOD, 0xf0, 0x0f);
571*4882a593Smuzhiyun 	} else {
572*4882a593Smuzhiyun 		v4l2_dbg(1, debug, sd, "s_std: Unknown norm %llx\n",
573*4882a593Smuzhiyun 			       (unsigned long long)std);
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 	return 0;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
ks0127_s_stream(struct v4l2_subdev * sd,int enable)578*4882a593Smuzhiyun static int ks0127_s_stream(struct v4l2_subdev *sd, int enable)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "s_stream(%d)\n", enable);
581*4882a593Smuzhiyun 	if (enable) {
582*4882a593Smuzhiyun 		/* All output pins on */
583*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_OFMTA, 0xcf, 0x30);
584*4882a593Smuzhiyun 		/* Obey the OEN pin */
585*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CDEM, 0x7f, 0x00);
586*4882a593Smuzhiyun 	} else {
587*4882a593Smuzhiyun 		/* Video output pins off */
588*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_OFMTA, 0xcf, 0x00);
589*4882a593Smuzhiyun 		/* Ignore the OEN pin */
590*4882a593Smuzhiyun 		ks0127_and_or(sd, KS_CDEM, 0x7f, 0x80);
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 	return 0;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
ks0127_status(struct v4l2_subdev * sd,u32 * pstatus,v4l2_std_id * pstd)595*4882a593Smuzhiyun static int ks0127_status(struct v4l2_subdev *sd, u32 *pstatus, v4l2_std_id *pstd)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	int stat = V4L2_IN_ST_NO_SIGNAL;
598*4882a593Smuzhiyun 	u8 status;
599*4882a593Smuzhiyun 	v4l2_std_id std = pstd ? *pstd : V4L2_STD_ALL;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	status = ks0127_read(sd, KS_STAT);
602*4882a593Smuzhiyun 	if (!(status & 0x20))		 /* NOVID not set */
603*4882a593Smuzhiyun 		stat = 0;
604*4882a593Smuzhiyun 	if (!(status & 0x01)) {		      /* CLOCK set */
605*4882a593Smuzhiyun 		stat |= V4L2_IN_ST_NO_COLOR;
606*4882a593Smuzhiyun 		std = V4L2_STD_UNKNOWN;
607*4882a593Smuzhiyun 	} else {
608*4882a593Smuzhiyun 		if ((status & 0x08))		   /* PALDET set */
609*4882a593Smuzhiyun 			std &= V4L2_STD_PAL;
610*4882a593Smuzhiyun 		else
611*4882a593Smuzhiyun 			std &= V4L2_STD_NTSC;
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 	if ((status & 0x10))		   /* PALDET set */
614*4882a593Smuzhiyun 		std &= V4L2_STD_525_60;
615*4882a593Smuzhiyun 	else
616*4882a593Smuzhiyun 		std &= V4L2_STD_625_50;
617*4882a593Smuzhiyun 	if (pstd)
618*4882a593Smuzhiyun 		*pstd = std;
619*4882a593Smuzhiyun 	if (pstatus)
620*4882a593Smuzhiyun 		*pstatus = stat;
621*4882a593Smuzhiyun 	return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
ks0127_querystd(struct v4l2_subdev * sd,v4l2_std_id * std)624*4882a593Smuzhiyun static int ks0127_querystd(struct v4l2_subdev *sd, v4l2_std_id *std)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "querystd\n");
627*4882a593Smuzhiyun 	return ks0127_status(sd, NULL, std);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
ks0127_g_input_status(struct v4l2_subdev * sd,u32 * status)630*4882a593Smuzhiyun static int ks0127_g_input_status(struct v4l2_subdev *sd, u32 *status)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 	v4l2_dbg(1, debug, sd, "g_input_status\n");
633*4882a593Smuzhiyun 	return ks0127_status(sd, status, NULL);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops ks0127_video_ops = {
639*4882a593Smuzhiyun 	.s_std = ks0127_s_std,
640*4882a593Smuzhiyun 	.s_routing = ks0127_s_routing,
641*4882a593Smuzhiyun 	.s_stream = ks0127_s_stream,
642*4882a593Smuzhiyun 	.querystd = ks0127_querystd,
643*4882a593Smuzhiyun 	.g_input_status = ks0127_g_input_status,
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static const struct v4l2_subdev_ops ks0127_ops = {
647*4882a593Smuzhiyun 	.video = &ks0127_video_ops,
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 
ks0127_probe(struct i2c_client * client,const struct i2c_device_id * id)653*4882a593Smuzhiyun static int ks0127_probe(struct i2c_client *client, const struct i2c_device_id *id)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	struct ks0127 *ks;
656*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	v4l_info(client, "%s chip found @ 0x%x (%s)\n",
659*4882a593Smuzhiyun 		client->addr == (I2C_KS0127_ADDON >> 1) ? "addon" : "on-board",
660*4882a593Smuzhiyun 		client->addr << 1, client->adapter->name);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	ks = devm_kzalloc(&client->dev, sizeof(*ks), GFP_KERNEL);
663*4882a593Smuzhiyun 	if (ks == NULL)
664*4882a593Smuzhiyun 		return -ENOMEM;
665*4882a593Smuzhiyun 	sd = &ks->sd;
666*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(sd, client, &ks0127_ops);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	/* power up */
669*4882a593Smuzhiyun 	init_reg_defaults();
670*4882a593Smuzhiyun 	ks0127_write(sd, KS_CMDA, 0x2c);
671*4882a593Smuzhiyun 	mdelay(10);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	/* reset the device */
674*4882a593Smuzhiyun 	ks0127_init(sd);
675*4882a593Smuzhiyun 	return 0;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun 
ks0127_remove(struct i2c_client * client)678*4882a593Smuzhiyun static int ks0127_remove(struct i2c_client *client)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	v4l2_device_unregister_subdev(sd);
683*4882a593Smuzhiyun 	ks0127_write(sd, KS_OFMTA, 0x20); /* tristate */
684*4882a593Smuzhiyun 	ks0127_write(sd, KS_CMDA, 0x2c | 0x80); /* power down */
685*4882a593Smuzhiyun 	return 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun static const struct i2c_device_id ks0127_id[] = {
689*4882a593Smuzhiyun 	{ "ks0127", 0 },
690*4882a593Smuzhiyun 	{ "ks0127b", 0 },
691*4882a593Smuzhiyun 	{ "ks0122s", 0 },
692*4882a593Smuzhiyun 	{ }
693*4882a593Smuzhiyun };
694*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, ks0127_id);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun static struct i2c_driver ks0127_driver = {
697*4882a593Smuzhiyun 	.driver = {
698*4882a593Smuzhiyun 		.name	= "ks0127",
699*4882a593Smuzhiyun 	},
700*4882a593Smuzhiyun 	.probe		= ks0127_probe,
701*4882a593Smuzhiyun 	.remove		= ks0127_remove,
702*4882a593Smuzhiyun 	.id_table	= ks0127_id,
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun module_i2c_driver(ks0127_driver);
706