1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * jx_k17 driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2020 Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * V0.0X01.0X01 add poweron function.
8*4882a593Smuzhiyun * V0.0X01.0X02 add enum_frame_interval function.
9*4882a593Smuzhiyun * V0.0X01.0X03 add quick stream on/off
10*4882a593Smuzhiyun * V0.0X01.0X04 add function g_mbus_config
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/pm_runtime.h>
20*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
21*4882a593Smuzhiyun #include <linux/rk-preisp.h>
22*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
23*4882a593Smuzhiyun #include <linux/sysfs.h>
24*4882a593Smuzhiyun #include <media/media-entity.h>
25*4882a593Smuzhiyun #include <media/v4l2-async.h>
26*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
27*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
28*4882a593Smuzhiyun #include <linux/version.h>
29*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define DRIVER_VERSION KERNEL_VERSION(0, 0x01, 0x04)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
34*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN V4L2_CID_GAIN
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define JX_K17_LANES 2
38*4882a593Smuzhiyun #define JX_K17_LINK_FREQ 198000000
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define JX_K17_PIXEL_RATE (JX_K17_LINK_FREQ * 2 * JX_K17_LANES / 10)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define JX_K17_XVCLK_FREQ 24000000
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define CHIP_ID_H 0x0A
45*4882a593Smuzhiyun #define CHIP_ID_L 0x07
46*4882a593Smuzhiyun #define JX_K17_PIDH_ADDR 0x0a
47*4882a593Smuzhiyun #define JX_K17_PIDL_ADDR 0x0b
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define JX_K17_REG_CTRL_MODE 0x12
50*4882a593Smuzhiyun #define JX_K17_MODE_SW_STANDBY 0x40
51*4882a593Smuzhiyun #define JX_K17_MODE_STREAMING 0x00
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define JX_K17_AEC_PK_LONG_EXPO_HIGH_REG 0x02 /* Exposure Bits 8-15 */
54*4882a593Smuzhiyun #define JX_K17_AEC_PK_LONG_EXPO_LOW_REG 0x01 /* Exposure Bits 0-7 */
55*4882a593Smuzhiyun #define JX_K17_FETCH_HIGH_BYTE_EXP(VAL) (((VAL) >> 8) & 0xFF) /* 8-15 Bits */
56*4882a593Smuzhiyun #define JX_K17_FETCH_LOW_BYTE_EXP(VAL) ((VAL) & 0xFF) /* 0-7 Bits */
57*4882a593Smuzhiyun #define JX_K17_EXPOSURE_MIN 4
58*4882a593Smuzhiyun #define JX_K17_EXPOSURE_STEP 1
59*4882a593Smuzhiyun #define JX_K17_VTS_MAX 0xffff
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define JX_K17_AEC_PK_LONG_GAIN_REG 0x00 /* Bits 0 -7 */
62*4882a593Smuzhiyun #define ANALOG_GAIN_MIN 0x00
63*4882a593Smuzhiyun #define ANALOG_GAIN_MAX 0x3f
64*4882a593Smuzhiyun #define ANALOG_GAIN_STEP 1
65*4882a593Smuzhiyun #define ANALOG_GAIN_DEFAULT 0x1f
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define JX_K17_DIGI_GAIN_L_MASK 0x3f
68*4882a593Smuzhiyun #define JX_K17_DIGI_GAIN_H_SHIFT 6
69*4882a593Smuzhiyun #define JX_K17_DIGI_GAIN_MIN 0
70*4882a593Smuzhiyun #define JX_K17_DIGI_GAIN_MAX (0x4000 - 1)
71*4882a593Smuzhiyun #define JX_K17_DIGI_GAIN_STEP 1
72*4882a593Smuzhiyun #define JX_K17_DIGI_GAIN_DEFAULT 1024
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define JX_K17_REG_TEST_PATTERN 0x0c
75*4882a593Smuzhiyun #define JX_K17_TEST_PATTERN_ENABLE 0x01
76*4882a593Smuzhiyun #define JX_K17_TEST_PATTERN_DISABLE 0x0
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define JX_K17_REG_HIGH_VTS 0x23
79*4882a593Smuzhiyun #define JX_K17_REG_LOW_VTS 0X22
80*4882a593Smuzhiyun #define JX_K17_FETCH_HIGH_BYTE_VTS(VAL) (((VAL) >> 8) & 0xFF) /* 8-15 Bits */
81*4882a593Smuzhiyun #define JX_K17_FETCH_LOW_BYTE_VTS(VAL) ((VAL) & 0xFF) /* 0-7 Bits */
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define JX_K17_FLIP_MIRROR_REG 0x12
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define REG_NULL 0xFF
86*4882a593Smuzhiyun #define REG_DELAY 0xFE
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT "rockchip,camera_default"
89*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP "rockchip,camera_sleep"
90*4882a593Smuzhiyun #define JX_K17_NAME "jx_k17"
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static const char * const jx_k17_supply_names[] = {
93*4882a593Smuzhiyun "avdd", /* Analog power */
94*4882a593Smuzhiyun "dovdd", /* Digital I/O power */
95*4882a593Smuzhiyun "dvdd", /* Digital core power */
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define JX_K17_NUM_SUPPLIES ARRAY_SIZE(jx_k17_supply_names)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun struct regval {
101*4882a593Smuzhiyun u8 addr;
102*4882a593Smuzhiyun u8 val;
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun struct jx_k17_mode {
106*4882a593Smuzhiyun u32 bus_fmt;
107*4882a593Smuzhiyun u32 width;
108*4882a593Smuzhiyun u32 height;
109*4882a593Smuzhiyun struct v4l2_fract max_fps;
110*4882a593Smuzhiyun u32 hts_def;
111*4882a593Smuzhiyun u32 vts_def;
112*4882a593Smuzhiyun u32 exp_def;
113*4882a593Smuzhiyun const struct regval *reg_list;
114*4882a593Smuzhiyun u32 hdr_mode;
115*4882a593Smuzhiyun u32 vc[PAD_MAX];
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun struct jx_k17 {
119*4882a593Smuzhiyun struct i2c_client *client;
120*4882a593Smuzhiyun struct clk *xvclk;
121*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
122*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
123*4882a593Smuzhiyun struct regulator_bulk_data supplies[JX_K17_NUM_SUPPLIES];
124*4882a593Smuzhiyun struct pinctrl *pinctrl;
125*4882a593Smuzhiyun struct pinctrl_state *pins_default;
126*4882a593Smuzhiyun struct pinctrl_state *pins_sleep;
127*4882a593Smuzhiyun struct v4l2_subdev subdev;
128*4882a593Smuzhiyun struct media_pad pad;
129*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
130*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
131*4882a593Smuzhiyun struct v4l2_ctrl *anal_gain;
132*4882a593Smuzhiyun struct v4l2_ctrl *digi_gain;
133*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
134*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
135*4882a593Smuzhiyun struct v4l2_ctrl *test_pattern;
136*4882a593Smuzhiyun struct mutex mutex;
137*4882a593Smuzhiyun bool streaming;
138*4882a593Smuzhiyun bool power_on;
139*4882a593Smuzhiyun const struct jx_k17_mode *cur_mode;
140*4882a593Smuzhiyun u32 module_index;
141*4882a593Smuzhiyun const char *module_facing;
142*4882a593Smuzhiyun const char *module_name;
143*4882a593Smuzhiyun const char *len_name;
144*4882a593Smuzhiyun u32 cur_vts;
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #define to_jx_k17(sd) container_of(sd, struct jx_k17, subdev)
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * Xclk 24Mhz
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun static const struct regval jx_k17_global_regs[] = {
153*4882a593Smuzhiyun {REG_NULL, 0x00},
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun * Xclk 24Mhz
158*4882a593Smuzhiyun * lane 2
159*4882a593Smuzhiyun * linelength 880(0x370)
160*4882a593Smuzhiyun * framelength 1500(0x5dc)
161*4882a593Smuzhiyun * grabwindow_width 2560
162*4882a593Smuzhiyun * grabwindow_height 1440
163*4882a593Smuzhiyun * max_framerate 30fps
164*4882a593Smuzhiyun * mipi_datarate per lane 396Mbps
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static const struct regval jx_k17_2560x1440_2lane_regs[] = {
168*4882a593Smuzhiyun {0x12, 0x40},
169*4882a593Smuzhiyun {0x48, 0x8A},
170*4882a593Smuzhiyun {0x48, 0x0A},
171*4882a593Smuzhiyun {0x0E, 0x11},
172*4882a593Smuzhiyun {0x0F, 0x04},
173*4882a593Smuzhiyun {0x10, 0x42},
174*4882a593Smuzhiyun {0x11, 0x80},
175*4882a593Smuzhiyun {0x0D, 0x50},
176*4882a593Smuzhiyun {0x57, 0xC0},
177*4882a593Smuzhiyun {0x58, 0x36},
178*4882a593Smuzhiyun {0x5F, 0x01},
179*4882a593Smuzhiyun {0x60, 0x19},
180*4882a593Smuzhiyun {0x61, 0x10},
181*4882a593Smuzhiyun {0x07, 0x08},
182*4882a593Smuzhiyun {0x20, 0x70},
183*4882a593Smuzhiyun {0x21, 0x03},
184*4882a593Smuzhiyun {0x22, 0xDC},
185*4882a593Smuzhiyun {0x23, 0x05},
186*4882a593Smuzhiyun {0x24, 0x80},
187*4882a593Smuzhiyun {0x25, 0xA0},
188*4882a593Smuzhiyun {0x26, 0x52},
189*4882a593Smuzhiyun {0x27, 0x6C},
190*4882a593Smuzhiyun {0x28, 0x15},
191*4882a593Smuzhiyun {0x29, 0x03},
192*4882a593Smuzhiyun {0x2A, 0x60},
193*4882a593Smuzhiyun {0x2B, 0x13},
194*4882a593Smuzhiyun {0x2C, 0x32},
195*4882a593Smuzhiyun {0x2D, 0x1D},
196*4882a593Smuzhiyun {0x2E, 0x8B},
197*4882a593Smuzhiyun {0x2F, 0x44},
198*4882a593Smuzhiyun {0x41, 0x84},
199*4882a593Smuzhiyun {0x42, 0x02},
200*4882a593Smuzhiyun {0x46, 0x18},
201*4882a593Smuzhiyun {0x47, 0x42},
202*4882a593Smuzhiyun {0x80, 0x03},
203*4882a593Smuzhiyun {0xAF, 0x22},
204*4882a593Smuzhiyun {0xBD, 0x00},
205*4882a593Smuzhiyun {0xBE, 0x0A},
206*4882a593Smuzhiyun {0x1D, 0x00},
207*4882a593Smuzhiyun {0x1E, 0x04},
208*4882a593Smuzhiyun {0x6C, 0x40},
209*4882a593Smuzhiyun {0x70, 0xD1},
210*4882a593Smuzhiyun {0x71, 0x8B},
211*4882a593Smuzhiyun {0x72, 0x6D},
212*4882a593Smuzhiyun {0x73, 0x49},
213*4882a593Smuzhiyun {0x75, 0x1B},
214*4882a593Smuzhiyun {0x74, 0x12},
215*4882a593Smuzhiyun {0x89, 0x10},
216*4882a593Smuzhiyun {0x0C, 0x20},
217*4882a593Smuzhiyun {0x6B, 0x10},
218*4882a593Smuzhiyun {0x86, 0x43},
219*4882a593Smuzhiyun {0x9E, 0x80},
220*4882a593Smuzhiyun {0x78, 0x14},
221*4882a593Smuzhiyun {0x30, 0x90},
222*4882a593Smuzhiyun {0x31, 0x18},
223*4882a593Smuzhiyun {0x32, 0x2A},
224*4882a593Smuzhiyun {0x33, 0xA8},
225*4882a593Smuzhiyun {0x34, 0x80},
226*4882a593Smuzhiyun {0x35, 0x70},
227*4882a593Smuzhiyun {0x3A, 0xA0},
228*4882a593Smuzhiyun {0x56, 0x12},
229*4882a593Smuzhiyun {0x59, 0xAC},
230*4882a593Smuzhiyun {0x85, 0x64},
231*4882a593Smuzhiyun {0x8A, 0x04},
232*4882a593Smuzhiyun {0x91, 0x22},
233*4882a593Smuzhiyun {0x9F, 0x0F},
234*4882a593Smuzhiyun {0xBB, 0x07},
235*4882a593Smuzhiyun {0x5B, 0xA4},
236*4882a593Smuzhiyun {0x5C, 0x82},
237*4882a593Smuzhiyun {0x5D, 0xE4},
238*4882a593Smuzhiyun {0x5E, 0x04},
239*4882a593Smuzhiyun {0x64, 0xE0},
240*4882a593Smuzhiyun {0x65, 0x07},
241*4882a593Smuzhiyun {0x66, 0x04},
242*4882a593Smuzhiyun {0x67, 0x61},
243*4882a593Smuzhiyun {0x68, 0x00},
244*4882a593Smuzhiyun {0x69, 0xF4},
245*4882a593Smuzhiyun {0x6A, 0x42},
246*4882a593Smuzhiyun {0x7A, 0x80},
247*4882a593Smuzhiyun {0x82, 0x20},
248*4882a593Smuzhiyun {0x8F, 0x90},
249*4882a593Smuzhiyun {0x9D, 0x70},
250*4882a593Smuzhiyun {0x97, 0xA2},
251*4882a593Smuzhiyun {0x13, 0x81},
252*4882a593Smuzhiyun {0x96, 0x04},
253*4882a593Smuzhiyun {0x4A, 0x05},
254*4882a593Smuzhiyun {0x7E, 0xC9},
255*4882a593Smuzhiyun {0xA7, 0x04},
256*4882a593Smuzhiyun {0x50, 0x02},
257*4882a593Smuzhiyun {0x49, 0x10},
258*4882a593Smuzhiyun {0x7B, 0x4A},
259*4882a593Smuzhiyun {0x7C, 0x0F},
260*4882a593Smuzhiyun {0x7F, 0x57},
261*4882a593Smuzhiyun {0x62, 0x21},
262*4882a593Smuzhiyun {0x90, 0x00},
263*4882a593Smuzhiyun {0x8C, 0xFF},
264*4882a593Smuzhiyun {0x8D, 0xC7},
265*4882a593Smuzhiyun {0x8E, 0x00},
266*4882a593Smuzhiyun {0x8B, 0x01},
267*4882a593Smuzhiyun {0xBF, 0x01},
268*4882a593Smuzhiyun {0x4E, 0x00},
269*4882a593Smuzhiyun {0xBF, 0x00},
270*4882a593Smuzhiyun {0xA3, 0x20},
271*4882a593Smuzhiyun {0xA0, 0x01},
272*4882a593Smuzhiyun {0xA2, 0x8D},
273*4882a593Smuzhiyun {0x81, 0x70},
274*4882a593Smuzhiyun {0x19, 0x20},
275*4882a593Smuzhiyun {REG_NULL, 0x00},
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun static const struct jx_k17_mode supported_modes[] = {
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun .width = 2560,
281*4882a593Smuzhiyun .height = 1440,
282*4882a593Smuzhiyun .max_fps = {
283*4882a593Smuzhiyun .numerator = 10000,
284*4882a593Smuzhiyun .denominator = 300000,
285*4882a593Smuzhiyun },
286*4882a593Smuzhiyun .exp_def = 0x001f,
287*4882a593Smuzhiyun .hts_def = 0x0370 * 4,
288*4882a593Smuzhiyun .vts_def = 0x05dc,
289*4882a593Smuzhiyun .reg_list = jx_k17_2560x1440_2lane_regs,
290*4882a593Smuzhiyun .bus_fmt = MEDIA_BUS_FMT_SRGGB10_1X10,
291*4882a593Smuzhiyun .hdr_mode = NO_HDR,
292*4882a593Smuzhiyun .vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_0,
293*4882a593Smuzhiyun },
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
297*4882a593Smuzhiyun JX_K17_LINK_FREQ
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun static const char * const jx_k17_test_pattern_menu[] = {
301*4882a593Smuzhiyun "Disabled",
302*4882a593Smuzhiyun "Vertical Color Bar Type 1",
303*4882a593Smuzhiyun "Vertical Color Bar Type 2",
304*4882a593Smuzhiyun "Vertical Color Bar Type 3",
305*4882a593Smuzhiyun "Vertical Color Bar Type 4"
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
jx_k17_cal_delay(u32 cycles)309*4882a593Smuzhiyun static inline u32 jx_k17_cal_delay(u32 cycles)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun return DIV_ROUND_UP(cycles, JX_K17_XVCLK_FREQ / 1000 / 1000);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
jx_k17_write_reg(struct i2c_client * client,u8 reg,u8 val)314*4882a593Smuzhiyun static int jx_k17_write_reg(struct i2c_client *client, u8 reg, u8 val)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun struct i2c_msg msg;
317*4882a593Smuzhiyun u8 buf[2];
318*4882a593Smuzhiyun int ret;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun buf[0] = reg & 0xFF;
321*4882a593Smuzhiyun buf[1] = val;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun msg.addr = client->addr;
324*4882a593Smuzhiyun msg.flags = client->flags;
325*4882a593Smuzhiyun msg.buf = buf;
326*4882a593Smuzhiyun msg.len = sizeof(buf);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, &msg, 1);
329*4882a593Smuzhiyun if (ret >= 0)
330*4882a593Smuzhiyun return 0;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun dev_err(&client->dev,
333*4882a593Smuzhiyun "jx_k17 write reg(0x%x val:0x%x) failed !\n", reg, val);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return ret;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
jx_k17_write_array(struct i2c_client * client,const struct regval * regs)338*4882a593Smuzhiyun static int jx_k17_write_array(struct i2c_client *client,
339*4882a593Smuzhiyun const struct regval *regs)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun u32 i, delay_us;
342*4882a593Smuzhiyun int ret = 0;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++) {
345*4882a593Smuzhiyun if (regs[i].addr == REG_DELAY) {
346*4882a593Smuzhiyun delay_us = jx_k17_cal_delay(500 * 1000);
347*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
348*4882a593Smuzhiyun } else {
349*4882a593Smuzhiyun ret = jx_k17_write_reg(client,
350*4882a593Smuzhiyun regs[i].addr, regs[i].val);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun return ret;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
jx_k17_read_reg(struct i2c_client * client,u8 reg,u8 * val)357*4882a593Smuzhiyun static int jx_k17_read_reg(struct i2c_client *client, u8 reg, u8 *val)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun struct i2c_msg msg[2];
360*4882a593Smuzhiyun u8 buf[1];
361*4882a593Smuzhiyun int ret;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun buf[0] = reg & 0xFF;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun msg[0].addr = client->addr;
366*4882a593Smuzhiyun msg[0].flags = client->flags;
367*4882a593Smuzhiyun msg[0].buf = buf;
368*4882a593Smuzhiyun msg[0].len = sizeof(buf);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun msg[1].addr = client->addr;
371*4882a593Smuzhiyun msg[1].flags = client->flags | I2C_M_RD;
372*4882a593Smuzhiyun msg[1].buf = buf;
373*4882a593Smuzhiyun msg[1].len = 1;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msg, 2);
376*4882a593Smuzhiyun if (ret >= 0) {
377*4882a593Smuzhiyun *val = buf[0];
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun dev_err(&client->dev,
382*4882a593Smuzhiyun "jx_k17 read reg:0x%x failed !\n", reg);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun return ret;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
jx_k17_get_reso_dist(const struct jx_k17_mode * mode,struct v4l2_mbus_framefmt * framefmt)387*4882a593Smuzhiyun static int jx_k17_get_reso_dist(const struct jx_k17_mode *mode,
388*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun return abs(mode->width - framefmt->width) +
391*4882a593Smuzhiyun abs(mode->height - framefmt->height);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static const struct jx_k17_mode *
jx_k17_find_best_fit(struct v4l2_subdev_format * fmt)395*4882a593Smuzhiyun jx_k17_find_best_fit(struct v4l2_subdev_format *fmt)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt = &fmt->format;
398*4882a593Smuzhiyun int dist;
399*4882a593Smuzhiyun int cur_best_fit = 0;
400*4882a593Smuzhiyun int cur_best_fit_dist = -1;
401*4882a593Smuzhiyun unsigned int i;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
404*4882a593Smuzhiyun dist = jx_k17_get_reso_dist(&supported_modes[i], framefmt);
405*4882a593Smuzhiyun if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
406*4882a593Smuzhiyun cur_best_fit_dist = dist;
407*4882a593Smuzhiyun cur_best_fit = i;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun return &supported_modes[cur_best_fit];
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
jx_k17_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)414*4882a593Smuzhiyun static int jx_k17_set_fmt(struct v4l2_subdev *sd,
415*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
416*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct jx_k17 *jx_k17 = to_jx_k17(sd);
419*4882a593Smuzhiyun const struct jx_k17_mode *mode;
420*4882a593Smuzhiyun s64 h_blank, vblank_def;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun mutex_lock(&jx_k17->mutex);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun mode = jx_k17_find_best_fit(fmt);
425*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
426*4882a593Smuzhiyun fmt->format.width = mode->width;
427*4882a593Smuzhiyun fmt->format.height = mode->height;
428*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
429*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
430*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
431*4882a593Smuzhiyun *v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
432*4882a593Smuzhiyun #else
433*4882a593Smuzhiyun mutex_unlock(&jx_k17->mutex);
434*4882a593Smuzhiyun return -ENOTTY;
435*4882a593Smuzhiyun #endif
436*4882a593Smuzhiyun } else {
437*4882a593Smuzhiyun jx_k17->cur_mode = mode;
438*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
439*4882a593Smuzhiyun __v4l2_ctrl_modify_range(jx_k17->hblank, h_blank,
440*4882a593Smuzhiyun h_blank, 1, h_blank);
441*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
442*4882a593Smuzhiyun __v4l2_ctrl_modify_range(jx_k17->vblank, vblank_def,
443*4882a593Smuzhiyun JX_K17_VTS_MAX - mode->height,
444*4882a593Smuzhiyun 1, vblank_def);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun mutex_unlock(&jx_k17->mutex);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
jx_k17_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)452*4882a593Smuzhiyun static int jx_k17_get_fmt(struct v4l2_subdev *sd,
453*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
454*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun struct jx_k17 *jx_k17 = to_jx_k17(sd);
457*4882a593Smuzhiyun const struct jx_k17_mode *mode = jx_k17->cur_mode;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun mutex_lock(&jx_k17->mutex);
460*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
461*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
462*4882a593Smuzhiyun fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
463*4882a593Smuzhiyun #else
464*4882a593Smuzhiyun mutex_unlock(&jx_k17->mutex);
465*4882a593Smuzhiyun return -ENOTTY;
466*4882a593Smuzhiyun #endif
467*4882a593Smuzhiyun } else {
468*4882a593Smuzhiyun fmt->format.width = mode->width;
469*4882a593Smuzhiyun fmt->format.height = mode->height;
470*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
471*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
472*4882a593Smuzhiyun if (fmt->pad < PAD_MAX && mode->hdr_mode != NO_HDR)
473*4882a593Smuzhiyun fmt->reserved[0] = mode->vc[fmt->pad];
474*4882a593Smuzhiyun else
475*4882a593Smuzhiyun fmt->reserved[0] = mode->vc[PAD0];
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun mutex_unlock(&jx_k17->mutex);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
jx_k17_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)482*4882a593Smuzhiyun static int jx_k17_enum_mbus_code(struct v4l2_subdev *sd,
483*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
484*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun struct jx_k17 *jx_k17 = to_jx_k17(sd);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun if (code->index != 0)
489*4882a593Smuzhiyun return -EINVAL;
490*4882a593Smuzhiyun code->code = jx_k17->cur_mode->bus_fmt;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun return 0;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
jx_k17_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)495*4882a593Smuzhiyun static int jx_k17_enum_frame_sizes(struct v4l2_subdev *sd,
496*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
497*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun if (fse->index >= ARRAY_SIZE(supported_modes))
500*4882a593Smuzhiyun return -EINVAL;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (fse->code != supported_modes[0].bus_fmt)
503*4882a593Smuzhiyun return -EINVAL;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun fse->min_width = supported_modes[fse->index].width;
506*4882a593Smuzhiyun fse->max_width = supported_modes[fse->index].width;
507*4882a593Smuzhiyun fse->max_height = supported_modes[fse->index].height;
508*4882a593Smuzhiyun fse->min_height = supported_modes[fse->index].height;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
jx_k17_enable_test_pattern(struct jx_k17 * jx_k17,u32 pattern)513*4882a593Smuzhiyun static int jx_k17_enable_test_pattern(struct jx_k17 *jx_k17, u32 pattern)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun u8 val = 0;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun jx_k17_read_reg(jx_k17->client, JX_K17_REG_TEST_PATTERN, &val);
518*4882a593Smuzhiyun if (pattern)
519*4882a593Smuzhiyun val |= (pattern - 1) | JX_K17_TEST_PATTERN_ENABLE;
520*4882a593Smuzhiyun else
521*4882a593Smuzhiyun val &= ~JX_K17_TEST_PATTERN_DISABLE;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun return jx_k17_write_reg(jx_k17->client, JX_K17_REG_TEST_PATTERN, val);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
jx_k17_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)526*4882a593Smuzhiyun static int jx_k17_g_frame_interval(struct v4l2_subdev *sd,
527*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun struct jx_k17 *jx_k17 = to_jx_k17(sd);
530*4882a593Smuzhiyun const struct jx_k17_mode *mode = jx_k17->cur_mode;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun mutex_lock(&jx_k17->mutex);
533*4882a593Smuzhiyun fi->interval = mode->max_fps;
534*4882a593Smuzhiyun mutex_unlock(&jx_k17->mutex);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun return 0;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
jx_k17_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)539*4882a593Smuzhiyun static int jx_k17_g_mbus_config(struct v4l2_subdev *sd,
540*4882a593Smuzhiyun unsigned int pad_id,
541*4882a593Smuzhiyun struct v4l2_mbus_config *config)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct jx_k17 *jx_k17 = to_jx_k17(sd);
544*4882a593Smuzhiyun const struct jx_k17_mode *mode = jx_k17->cur_mode;
545*4882a593Smuzhiyun u32 val;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun val = 1 << (JX_K17_LANES - 1) |
548*4882a593Smuzhiyun V4L2_MBUS_CSI2_CHANNEL_0 |
549*4882a593Smuzhiyun V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun if (mode->hdr_mode != NO_HDR)
552*4882a593Smuzhiyun val |= V4L2_MBUS_CSI2_CHANNEL_1;
553*4882a593Smuzhiyun if (mode->hdr_mode == HDR_X3)
554*4882a593Smuzhiyun val |= V4L2_MBUS_CSI2_CHANNEL_2;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun config->type = V4L2_MBUS_CSI2_DPHY;
557*4882a593Smuzhiyun config->flags = val;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun return 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
jx_k17_get_module_inf(struct jx_k17 * jx_k17,struct rkmodule_inf * inf)562*4882a593Smuzhiyun static void jx_k17_get_module_inf(struct jx_k17 *jx_k17,
563*4882a593Smuzhiyun struct rkmodule_inf *inf)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun memset(inf, 0, sizeof(*inf));
566*4882a593Smuzhiyun strscpy(inf->base.sensor, JX_K17_NAME, sizeof(inf->base.sensor));
567*4882a593Smuzhiyun strscpy(inf->base.module, jx_k17->module_name,
568*4882a593Smuzhiyun sizeof(inf->base.module));
569*4882a593Smuzhiyun strscpy(inf->base.lens, jx_k17->len_name, sizeof(inf->base.lens));
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
jx_k17_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)572*4882a593Smuzhiyun static long jx_k17_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun struct jx_k17 *jx_k17 = to_jx_k17(sd);
575*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
576*4882a593Smuzhiyun u32 i, h, w;
577*4882a593Smuzhiyun long ret = 0;
578*4882a593Smuzhiyun u32 stream = 0;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun switch (cmd) {
581*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
582*4882a593Smuzhiyun jx_k17_get_module_inf(jx_k17, (struct rkmodule_inf *)arg);
583*4882a593Smuzhiyun break;
584*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
585*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
586*4882a593Smuzhiyun hdr->esp.mode = HDR_NORMAL_VC;
587*4882a593Smuzhiyun hdr->hdr_mode = jx_k17->cur_mode->hdr_mode;
588*4882a593Smuzhiyun break;
589*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
590*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
591*4882a593Smuzhiyun w = jx_k17->cur_mode->width;
592*4882a593Smuzhiyun h = jx_k17->cur_mode->height;
593*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
594*4882a593Smuzhiyun if (w == supported_modes[i].width &&
595*4882a593Smuzhiyun h == supported_modes[i].height &&
596*4882a593Smuzhiyun supported_modes[i].hdr_mode == hdr->hdr_mode) {
597*4882a593Smuzhiyun jx_k17->cur_mode = &supported_modes[i];
598*4882a593Smuzhiyun break;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun if (i == ARRAY_SIZE(supported_modes)) {
602*4882a593Smuzhiyun dev_err(&jx_k17->client->dev,
603*4882a593Smuzhiyun "not find hdr mode:%d %dx%d config\n",
604*4882a593Smuzhiyun hdr->hdr_mode, w, h);
605*4882a593Smuzhiyun ret = -EINVAL;
606*4882a593Smuzhiyun } else {
607*4882a593Smuzhiyun w = jx_k17->cur_mode->hts_def - jx_k17->cur_mode->width;
608*4882a593Smuzhiyun h = jx_k17->cur_mode->vts_def - jx_k17->cur_mode->height;
609*4882a593Smuzhiyun __v4l2_ctrl_modify_range(jx_k17->hblank, w, w, 1, w);
610*4882a593Smuzhiyun __v4l2_ctrl_modify_range(jx_k17->vblank, h,
611*4882a593Smuzhiyun JX_K17_VTS_MAX - jx_k17->cur_mode->height, 1, h);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun break;
614*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
615*4882a593Smuzhiyun break;
616*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun stream = *((u32 *)arg);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun if (stream)
621*4882a593Smuzhiyun ret = jx_k17_write_reg(jx_k17->client, JX_K17_REG_CTRL_MODE,
622*4882a593Smuzhiyun JX_K17_MODE_STREAMING);
623*4882a593Smuzhiyun else
624*4882a593Smuzhiyun ret = jx_k17_write_reg(jx_k17->client, JX_K17_REG_CTRL_MODE,
625*4882a593Smuzhiyun JX_K17_MODE_SW_STANDBY);
626*4882a593Smuzhiyun break;
627*4882a593Smuzhiyun default:
628*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
629*4882a593Smuzhiyun break;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun return ret;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
jx_k17_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)636*4882a593Smuzhiyun static long jx_k17_compat_ioctl32(struct v4l2_subdev *sd,
637*4882a593Smuzhiyun unsigned int cmd, unsigned long arg)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun void __user *up = compat_ptr(arg);
640*4882a593Smuzhiyun struct rkmodule_inf *inf;
641*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
642*4882a593Smuzhiyun struct preisp_hdrae_exp_s *hdrae;
643*4882a593Smuzhiyun long ret;
644*4882a593Smuzhiyun u32 stream = 0;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun switch (cmd) {
647*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
648*4882a593Smuzhiyun inf = kzalloc(sizeof(*inf), GFP_KERNEL);
649*4882a593Smuzhiyun if (!inf) {
650*4882a593Smuzhiyun ret = -ENOMEM;
651*4882a593Smuzhiyun return ret;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun ret = jx_k17_ioctl(sd, cmd, inf);
655*4882a593Smuzhiyun if (!ret) {
656*4882a593Smuzhiyun ret = copy_to_user(up, inf, sizeof(*inf));
657*4882a593Smuzhiyun if (ret)
658*4882a593Smuzhiyun ret = -EFAULT;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun kfree(inf);
661*4882a593Smuzhiyun break;
662*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
663*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
664*4882a593Smuzhiyun if (!hdr) {
665*4882a593Smuzhiyun ret = -ENOMEM;
666*4882a593Smuzhiyun return ret;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun ret = jx_k17_ioctl(sd, cmd, hdr);
670*4882a593Smuzhiyun if (!ret) {
671*4882a593Smuzhiyun ret = copy_to_user(up, hdr, sizeof(*hdr));
672*4882a593Smuzhiyun if (ret) {
673*4882a593Smuzhiyun kfree(hdr);
674*4882a593Smuzhiyun return -EFAULT;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun kfree(hdr);
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
680*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
681*4882a593Smuzhiyun if (!hdr) {
682*4882a593Smuzhiyun ret = -ENOMEM;
683*4882a593Smuzhiyun return ret;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun ret = copy_from_user(hdr, up, sizeof(*hdr));
687*4882a593Smuzhiyun if (!ret)
688*4882a593Smuzhiyun ret = jx_k17_ioctl(sd, cmd, hdr);
689*4882a593Smuzhiyun else
690*4882a593Smuzhiyun ret = -EFAULT;
691*4882a593Smuzhiyun kfree(hdr);
692*4882a593Smuzhiyun break;
693*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
694*4882a593Smuzhiyun hdrae = kzalloc(sizeof(*hdrae), GFP_KERNEL);
695*4882a593Smuzhiyun if (!hdrae) {
696*4882a593Smuzhiyun ret = -ENOMEM;
697*4882a593Smuzhiyun return ret;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun ret = copy_from_user(hdrae, up, sizeof(*hdrae));
701*4882a593Smuzhiyun if (!ret)
702*4882a593Smuzhiyun ret = jx_k17_ioctl(sd, cmd, hdrae);
703*4882a593Smuzhiyun else
704*4882a593Smuzhiyun ret = -EFAULT;
705*4882a593Smuzhiyun kfree(hdrae);
706*4882a593Smuzhiyun break;
707*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
708*4882a593Smuzhiyun ret = copy_from_user(&stream, up, sizeof(u32));
709*4882a593Smuzhiyun if (ret)
710*4882a593Smuzhiyun return -EFAULT;
711*4882a593Smuzhiyun ret = jx_k17_ioctl(sd, cmd, &stream);
712*4882a593Smuzhiyun break;
713*4882a593Smuzhiyun default:
714*4882a593Smuzhiyun ret = -ENOTTY;
715*4882a593Smuzhiyun break;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun return ret;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun #endif
721*4882a593Smuzhiyun
__jx_k17_start_stream(struct jx_k17 * jx_k17)722*4882a593Smuzhiyun static int __jx_k17_start_stream(struct jx_k17 *jx_k17)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun int ret;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun ret = jx_k17_write_array(jx_k17->client, jx_k17->cur_mode->reg_list);
727*4882a593Smuzhiyun if (ret)
728*4882a593Smuzhiyun return ret;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /* In case these controls are set before streaming */
731*4882a593Smuzhiyun ret = __v4l2_ctrl_handler_setup(&jx_k17->ctrl_handler);
732*4882a593Smuzhiyun if (ret)
733*4882a593Smuzhiyun return ret;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun ret = jx_k17_write_reg(jx_k17->client, JX_K17_REG_CTRL_MODE,
736*4882a593Smuzhiyun JX_K17_MODE_STREAMING);
737*4882a593Smuzhiyun return ret;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
__jx_k17_stop_stream(struct jx_k17 * jx_k17)740*4882a593Smuzhiyun static int __jx_k17_stop_stream(struct jx_k17 *jx_k17)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun return jx_k17_write_reg(jx_k17->client, JX_K17_REG_CTRL_MODE,
743*4882a593Smuzhiyun JX_K17_MODE_SW_STANDBY);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
jx_k17_s_stream(struct v4l2_subdev * sd,int on)746*4882a593Smuzhiyun static int jx_k17_s_stream(struct v4l2_subdev *sd, int on)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun struct jx_k17 *jx_k17 = to_jx_k17(sd);
749*4882a593Smuzhiyun struct i2c_client *client = jx_k17->client;
750*4882a593Smuzhiyun int ret = 0;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun mutex_lock(&jx_k17->mutex);
753*4882a593Smuzhiyun on = !!on;
754*4882a593Smuzhiyun if (on == jx_k17->streaming)
755*4882a593Smuzhiyun goto unlock_and_return;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if (on) {
758*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
759*4882a593Smuzhiyun if (ret < 0) {
760*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
761*4882a593Smuzhiyun goto unlock_and_return;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun ret = __jx_k17_start_stream(jx_k17);
765*4882a593Smuzhiyun if (ret) {
766*4882a593Smuzhiyun v4l2_err(sd, "start stream failed while write regs\n");
767*4882a593Smuzhiyun pm_runtime_put(&client->dev);
768*4882a593Smuzhiyun goto unlock_and_return;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun } else {
771*4882a593Smuzhiyun __jx_k17_stop_stream(jx_k17);
772*4882a593Smuzhiyun pm_runtime_put(&client->dev);
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun jx_k17->streaming = on;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun unlock_and_return:
778*4882a593Smuzhiyun mutex_unlock(&jx_k17->mutex);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun return ret;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
jx_k17_s_power(struct v4l2_subdev * sd,int on)783*4882a593Smuzhiyun static int jx_k17_s_power(struct v4l2_subdev *sd, int on)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun struct jx_k17 *jx_k17 = to_jx_k17(sd);
786*4882a593Smuzhiyun struct i2c_client *client = jx_k17->client;
787*4882a593Smuzhiyun int ret = 0;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun mutex_lock(&jx_k17->mutex);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /* If the power state is not modified - no work to do. */
792*4882a593Smuzhiyun if (jx_k17->power_on == !!on)
793*4882a593Smuzhiyun goto unlock_and_return;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun if (on) {
796*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
797*4882a593Smuzhiyun if (ret < 0) {
798*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
799*4882a593Smuzhiyun goto unlock_and_return;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun ret = jx_k17_write_array(jx_k17->client,
803*4882a593Smuzhiyun jx_k17_global_regs);
804*4882a593Smuzhiyun if (ret) {
805*4882a593Smuzhiyun v4l2_err(sd, "could not set init registers\n");
806*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
807*4882a593Smuzhiyun goto unlock_and_return;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun jx_k17->power_on = true;
811*4882a593Smuzhiyun } else {
812*4882a593Smuzhiyun pm_runtime_put(&client->dev);
813*4882a593Smuzhiyun jx_k17->power_on = false;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun unlock_and_return:
817*4882a593Smuzhiyun mutex_unlock(&jx_k17->mutex);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun return ret;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
__jx_k17_power_on(struct jx_k17 * jx_k17)822*4882a593Smuzhiyun static int __jx_k17_power_on(struct jx_k17 *jx_k17)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun int ret;
825*4882a593Smuzhiyun u32 delay_us;
826*4882a593Smuzhiyun struct device *dev = &jx_k17->client->dev;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(jx_k17->pins_default)) {
829*4882a593Smuzhiyun ret = pinctrl_select_state(jx_k17->pinctrl,
830*4882a593Smuzhiyun jx_k17->pins_default);
831*4882a593Smuzhiyun if (ret < 0)
832*4882a593Smuzhiyun dev_err(dev, "could not set pins\n");
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun ret = clk_set_rate(jx_k17->xvclk, JX_K17_XVCLK_FREQ);
836*4882a593Smuzhiyun if (ret < 0) {
837*4882a593Smuzhiyun dev_err(dev, "Failed to set xvclk rate (24MHz)\n");
838*4882a593Smuzhiyun return ret;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun if (clk_get_rate(jx_k17->xvclk) != JX_K17_XVCLK_FREQ)
841*4882a593Smuzhiyun dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
842*4882a593Smuzhiyun ret = clk_prepare_enable(jx_k17->xvclk);
843*4882a593Smuzhiyun if (ret < 0) {
844*4882a593Smuzhiyun dev_err(dev, "Failed to enable xvclk\n");
845*4882a593Smuzhiyun return ret;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun if (!IS_ERR(jx_k17->pwdn_gpio))
849*4882a593Smuzhiyun gpiod_set_value_cansleep(jx_k17->pwdn_gpio, 1);
850*4882a593Smuzhiyun if (!IS_ERR(jx_k17->reset_gpio))
851*4882a593Smuzhiyun gpiod_set_value_cansleep(jx_k17->reset_gpio, 1);
852*4882a593Smuzhiyun usleep_range(2 * 1000, 3 * 1000);
853*4882a593Smuzhiyun if (!IS_ERR(jx_k17->reset_gpio))
854*4882a593Smuzhiyun gpiod_set_value_cansleep(jx_k17->reset_gpio, 0);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun ret = regulator_bulk_enable(JX_K17_NUM_SUPPLIES, jx_k17->supplies);
857*4882a593Smuzhiyun if (ret < 0) {
858*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulators\n");
859*4882a593Smuzhiyun goto disable_clk;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /* According to datasheet, at least 10ms for reset duration */
863*4882a593Smuzhiyun usleep_range(10 * 1000, 15 * 1000);
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun if (!IS_ERR(jx_k17->reset_gpio))
866*4882a593Smuzhiyun gpiod_set_value_cansleep(jx_k17->reset_gpio, 1);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun usleep_range(2000, 3000);
869*4882a593Smuzhiyun if (!IS_ERR(jx_k17->pwdn_gpio))
870*4882a593Smuzhiyun gpiod_set_value_cansleep(jx_k17->pwdn_gpio, 0);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun if (!IS_ERR(jx_k17->reset_gpio))
873*4882a593Smuzhiyun usleep_range(6000, 8000);
874*4882a593Smuzhiyun else
875*4882a593Smuzhiyun usleep_range(12000, 16000);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* 8192 cycles prior to first SCCB transaction */
878*4882a593Smuzhiyun delay_us = jx_k17_cal_delay(8192);
879*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun return 0;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun disable_clk:
884*4882a593Smuzhiyun clk_disable_unprepare(jx_k17->xvclk);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun return ret;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
__jx_k17_power_off(struct jx_k17 * jx_k17)889*4882a593Smuzhiyun static void __jx_k17_power_off(struct jx_k17 *jx_k17)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun int ret;
892*4882a593Smuzhiyun struct device *dev = &jx_k17->client->dev;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun if (!IS_ERR(jx_k17->pwdn_gpio))
895*4882a593Smuzhiyun gpiod_set_value_cansleep(jx_k17->pwdn_gpio, 1);
896*4882a593Smuzhiyun clk_disable_unprepare(jx_k17->xvclk);
897*4882a593Smuzhiyun if (!IS_ERR(jx_k17->reset_gpio))
898*4882a593Smuzhiyun gpiod_set_value_cansleep(jx_k17->reset_gpio, 0);
899*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(jx_k17->pins_sleep)) {
900*4882a593Smuzhiyun ret = pinctrl_select_state(jx_k17->pinctrl,
901*4882a593Smuzhiyun jx_k17->pins_sleep);
902*4882a593Smuzhiyun if (ret < 0)
903*4882a593Smuzhiyun dev_dbg(dev, "could not set pins\n");
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun regulator_bulk_disable(JX_K17_NUM_SUPPLIES, jx_k17->supplies);
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
jx_k17_runtime_resume(struct device * dev)908*4882a593Smuzhiyun static int jx_k17_runtime_resume(struct device *dev)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
911*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
912*4882a593Smuzhiyun struct jx_k17 *jx_k17 = to_jx_k17(sd);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun return __jx_k17_power_on(jx_k17);
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
jx_k17_runtime_suspend(struct device * dev)917*4882a593Smuzhiyun static int jx_k17_runtime_suspend(struct device *dev)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
920*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
921*4882a593Smuzhiyun struct jx_k17 *jx_k17 = to_jx_k17(sd);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun __jx_k17_power_off(jx_k17);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun return 0;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
jx_k17_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)929*4882a593Smuzhiyun static int jx_k17_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun struct jx_k17 *jx_k17 = to_jx_k17(sd);
932*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt =
933*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, fh->pad, 0);
934*4882a593Smuzhiyun const struct jx_k17_mode *def_mode = &supported_modes[0];
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun mutex_lock(&jx_k17->mutex);
937*4882a593Smuzhiyun /* Initialize try_fmt */
938*4882a593Smuzhiyun try_fmt->width = def_mode->width;
939*4882a593Smuzhiyun try_fmt->height = def_mode->height;
940*4882a593Smuzhiyun try_fmt->code = def_mode->bus_fmt;
941*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun mutex_unlock(&jx_k17->mutex);
944*4882a593Smuzhiyun /* No crop or compose */
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun return 0;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun #endif
949*4882a593Smuzhiyun
jx_k17_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)950*4882a593Smuzhiyun static int jx_k17_enum_frame_interval(struct v4l2_subdev *sd,
951*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
952*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum *fie)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun if (fie->index >= ARRAY_SIZE(supported_modes))
955*4882a593Smuzhiyun return -EINVAL;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun fie->code = supported_modes[fie->index].bus_fmt;
958*4882a593Smuzhiyun fie->width = supported_modes[fie->index].width;
959*4882a593Smuzhiyun fie->height = supported_modes[fie->index].height;
960*4882a593Smuzhiyun fie->interval = supported_modes[fie->index].max_fps;
961*4882a593Smuzhiyun fie->reserved[0] = supported_modes[fie->index].hdr_mode;
962*4882a593Smuzhiyun return 0;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun static const struct dev_pm_ops jx_k17_pm_ops = {
966*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(jx_k17_runtime_suspend,
967*4882a593Smuzhiyun jx_k17_runtime_resume, NULL)
968*4882a593Smuzhiyun };
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
971*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops jx_k17_internal_ops = {
972*4882a593Smuzhiyun .open = jx_k17_open,
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun #endif
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops jx_k17_core_ops = {
977*4882a593Smuzhiyun .s_power = jx_k17_s_power,
978*4882a593Smuzhiyun .ioctl = jx_k17_ioctl,
979*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
980*4882a593Smuzhiyun .compat_ioctl32 = jx_k17_compat_ioctl32,
981*4882a593Smuzhiyun #endif
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops jx_k17_video_ops = {
985*4882a593Smuzhiyun .s_stream = jx_k17_s_stream,
986*4882a593Smuzhiyun .g_frame_interval = jx_k17_g_frame_interval,
987*4882a593Smuzhiyun };
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops jx_k17_pad_ops = {
990*4882a593Smuzhiyun .enum_mbus_code = jx_k17_enum_mbus_code,
991*4882a593Smuzhiyun .enum_frame_size = jx_k17_enum_frame_sizes,
992*4882a593Smuzhiyun .enum_frame_interval = jx_k17_enum_frame_interval,
993*4882a593Smuzhiyun .get_fmt = jx_k17_get_fmt,
994*4882a593Smuzhiyun .set_fmt = jx_k17_set_fmt,
995*4882a593Smuzhiyun .get_mbus_config = jx_k17_g_mbus_config,
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun static const struct v4l2_subdev_ops jx_k17_subdev_ops = {
999*4882a593Smuzhiyun .core = &jx_k17_core_ops,
1000*4882a593Smuzhiyun .video = &jx_k17_video_ops,
1001*4882a593Smuzhiyun .pad = &jx_k17_pad_ops,
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun
jx_k17_set_ctrl(struct v4l2_ctrl * ctrl)1004*4882a593Smuzhiyun static int jx_k17_set_ctrl(struct v4l2_ctrl *ctrl)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun struct jx_k17 *jx_k17 = container_of(ctrl->handler,
1007*4882a593Smuzhiyun struct jx_k17, ctrl_handler);
1008*4882a593Smuzhiyun struct i2c_client *client = jx_k17->client;
1009*4882a593Smuzhiyun s64 max;
1010*4882a593Smuzhiyun int ret = 0;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /* Propagate change of current control to all related controls */
1013*4882a593Smuzhiyun switch (ctrl->id) {
1014*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1015*4882a593Smuzhiyun /* Update max exposure while meeting expected vblanking */
1016*4882a593Smuzhiyun max = jx_k17->cur_mode->height + ctrl->val - 9;
1017*4882a593Smuzhiyun __v4l2_ctrl_modify_range(jx_k17->exposure,
1018*4882a593Smuzhiyun jx_k17->exposure->minimum, max,
1019*4882a593Smuzhiyun jx_k17->exposure->step,
1020*4882a593Smuzhiyun jx_k17->exposure->default_value);
1021*4882a593Smuzhiyun break;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
1025*4882a593Smuzhiyun return 0;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun switch (ctrl->id) {
1028*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
1029*4882a593Smuzhiyun dev_dbg(&client->dev, "set expo: val: %d\n", ctrl->val);
1030*4882a593Smuzhiyun /* 4 least significant bits of expsoure are fractional part */
1031*4882a593Smuzhiyun ret = jx_k17_write_reg(jx_k17->client,
1032*4882a593Smuzhiyun JX_K17_AEC_PK_LONG_EXPO_HIGH_REG,
1033*4882a593Smuzhiyun JX_K17_FETCH_HIGH_BYTE_EXP(ctrl->val));
1034*4882a593Smuzhiyun ret |= jx_k17_write_reg(jx_k17->client,
1035*4882a593Smuzhiyun JX_K17_AEC_PK_LONG_EXPO_LOW_REG,
1036*4882a593Smuzhiyun JX_K17_FETCH_LOW_BYTE_EXP(ctrl->val));
1037*4882a593Smuzhiyun break;
1038*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
1039*4882a593Smuzhiyun dev_dbg(&client->dev, "set a-gain: val: %d\n", ctrl->val);
1040*4882a593Smuzhiyun ret |= jx_k17_write_reg(jx_k17->client,
1041*4882a593Smuzhiyun JX_K17_AEC_PK_LONG_GAIN_REG, ctrl->val);
1042*4882a593Smuzhiyun break;
1043*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1044*4882a593Smuzhiyun dev_dbg(&client->dev, "set vblank: val: %d\n", ctrl->val);
1045*4882a593Smuzhiyun ret |= jx_k17_write_reg(jx_k17->client, JX_K17_REG_HIGH_VTS,
1046*4882a593Smuzhiyun JX_K17_FETCH_HIGH_BYTE_VTS((ctrl->val + jx_k17->cur_mode->height)));
1047*4882a593Smuzhiyun ret |= jx_k17_write_reg(jx_k17->client, JX_K17_REG_LOW_VTS,
1048*4882a593Smuzhiyun JX_K17_FETCH_LOW_BYTE_VTS((ctrl->val + jx_k17->cur_mode->height)));
1049*4882a593Smuzhiyun break;
1050*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
1051*4882a593Smuzhiyun ret = jx_k17_enable_test_pattern(jx_k17, ctrl->val);
1052*4882a593Smuzhiyun break;
1053*4882a593Smuzhiyun default:
1054*4882a593Smuzhiyun dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1055*4882a593Smuzhiyun __func__, ctrl->id, ctrl->val);
1056*4882a593Smuzhiyun break;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun return ret;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun static const struct v4l2_ctrl_ops jx_k17_ctrl_ops = {
1065*4882a593Smuzhiyun .s_ctrl = jx_k17_set_ctrl,
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun
jx_k17_initialize_controls(struct jx_k17 * jx_k17)1068*4882a593Smuzhiyun static int jx_k17_initialize_controls(struct jx_k17 *jx_k17)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun const struct jx_k17_mode *mode;
1071*4882a593Smuzhiyun struct v4l2_ctrl_handler *handler;
1072*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
1073*4882a593Smuzhiyun s64 exposure_max, vblank_def;
1074*4882a593Smuzhiyun u32 h_blank;
1075*4882a593Smuzhiyun int ret;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun handler = &jx_k17->ctrl_handler;
1078*4882a593Smuzhiyun mode = jx_k17->cur_mode;
1079*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(handler, 7);
1080*4882a593Smuzhiyun if (ret)
1081*4882a593Smuzhiyun return ret;
1082*4882a593Smuzhiyun handler->lock = &jx_k17->mutex;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun ctrl = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
1085*4882a593Smuzhiyun 0, 0, link_freq_menu_items);
1086*4882a593Smuzhiyun if (ctrl)
1087*4882a593Smuzhiyun ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
1090*4882a593Smuzhiyun 0, JX_K17_PIXEL_RATE, 1, JX_K17_PIXEL_RATE);
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
1093*4882a593Smuzhiyun jx_k17->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1094*4882a593Smuzhiyun h_blank, h_blank, 1, h_blank);
1095*4882a593Smuzhiyun if (jx_k17->hblank)
1096*4882a593Smuzhiyun jx_k17->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
1099*4882a593Smuzhiyun jx_k17->vblank = v4l2_ctrl_new_std(handler, &jx_k17_ctrl_ops,
1100*4882a593Smuzhiyun V4L2_CID_VBLANK, vblank_def,
1101*4882a593Smuzhiyun JX_K17_VTS_MAX - mode->height,
1102*4882a593Smuzhiyun 1, vblank_def);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun exposure_max = mode->vts_def - 9;
1105*4882a593Smuzhiyun jx_k17->exposure = v4l2_ctrl_new_std(handler, &jx_k17_ctrl_ops,
1106*4882a593Smuzhiyun V4L2_CID_EXPOSURE, JX_K17_EXPOSURE_MIN,
1107*4882a593Smuzhiyun exposure_max, JX_K17_EXPOSURE_STEP,
1108*4882a593Smuzhiyun mode->exp_def);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun jx_k17->anal_gain = v4l2_ctrl_new_std(handler, &jx_k17_ctrl_ops,
1111*4882a593Smuzhiyun V4L2_CID_ANALOGUE_GAIN, ANALOG_GAIN_MIN,
1112*4882a593Smuzhiyun ANALOG_GAIN_MAX, ANALOG_GAIN_STEP,
1113*4882a593Smuzhiyun ANALOG_GAIN_DEFAULT);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun jx_k17->test_pattern = v4l2_ctrl_new_std_menu_items(handler,
1116*4882a593Smuzhiyun &jx_k17_ctrl_ops, V4L2_CID_TEST_PATTERN,
1117*4882a593Smuzhiyun ARRAY_SIZE(jx_k17_test_pattern_menu) - 1,
1118*4882a593Smuzhiyun 0, 0, jx_k17_test_pattern_menu);
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun if (handler->error) {
1121*4882a593Smuzhiyun ret = handler->error;
1122*4882a593Smuzhiyun dev_err(&jx_k17->client->dev,
1123*4882a593Smuzhiyun "Failed to init controls(%d)\n", ret);
1124*4882a593Smuzhiyun goto err_free_handler;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun jx_k17->subdev.ctrl_handler = handler;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun return 0;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun err_free_handler:
1132*4882a593Smuzhiyun v4l2_ctrl_handler_free(handler);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun return ret;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
jx_k17_check_sensor_id(struct jx_k17 * jx_k17,struct i2c_client * client)1137*4882a593Smuzhiyun static int jx_k17_check_sensor_id(struct jx_k17 *jx_k17,
1138*4882a593Smuzhiyun struct i2c_client *client)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun struct device *dev = &jx_k17->client->dev;
1141*4882a593Smuzhiyun u8 id_h = 0;
1142*4882a593Smuzhiyun u8 id_l = 0;
1143*4882a593Smuzhiyun int ret;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun ret = jx_k17_read_reg(client, JX_K17_PIDH_ADDR, &id_h);
1146*4882a593Smuzhiyun ret |= jx_k17_read_reg(client, JX_K17_PIDL_ADDR, &id_l);
1147*4882a593Smuzhiyun if (id_h != CHIP_ID_H && id_l != CHIP_ID_L) {
1148*4882a593Smuzhiyun dev_err(dev, "Wrong camera sensor id(0x%02x%02x)\n",
1149*4882a593Smuzhiyun id_h, id_l);
1150*4882a593Smuzhiyun return -EINVAL;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun dev_info(dev, "Detected jx_k17 (0x%02x%02x) sensor\n",
1154*4882a593Smuzhiyun id_h, id_l);
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun return ret;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
jx_k17_configure_regulators(struct jx_k17 * jx_k17)1159*4882a593Smuzhiyun static int jx_k17_configure_regulators(struct jx_k17 *jx_k17)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun unsigned int i;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun for (i = 0; i < JX_K17_NUM_SUPPLIES; i++)
1164*4882a593Smuzhiyun jx_k17->supplies[i].supply = jx_k17_supply_names[i];
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun return devm_regulator_bulk_get(&jx_k17->client->dev,
1167*4882a593Smuzhiyun JX_K17_NUM_SUPPLIES,
1168*4882a593Smuzhiyun jx_k17->supplies);
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
jx_k17_probe(struct i2c_client * client,const struct i2c_device_id * id)1171*4882a593Smuzhiyun static int jx_k17_probe(struct i2c_client *client,
1172*4882a593Smuzhiyun const struct i2c_device_id *id)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun struct device *dev = &client->dev;
1175*4882a593Smuzhiyun struct device_node *node = dev->of_node;
1176*4882a593Smuzhiyun struct jx_k17 *jx_k17;
1177*4882a593Smuzhiyun struct v4l2_subdev *sd;
1178*4882a593Smuzhiyun char facing[2];
1179*4882a593Smuzhiyun int ret;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun dev_info(dev, "driver version: %02x.%02x.%02x",
1182*4882a593Smuzhiyun DRIVER_VERSION >> 16,
1183*4882a593Smuzhiyun (DRIVER_VERSION & 0xff00) >> 8,
1184*4882a593Smuzhiyun DRIVER_VERSION & 0x00ff);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun jx_k17 = devm_kzalloc(dev, sizeof(*jx_k17), GFP_KERNEL);
1187*4882a593Smuzhiyun if (!jx_k17)
1188*4882a593Smuzhiyun return -ENOMEM;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1191*4882a593Smuzhiyun &jx_k17->module_index);
1192*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1193*4882a593Smuzhiyun &jx_k17->module_facing);
1194*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1195*4882a593Smuzhiyun &jx_k17->module_name);
1196*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1197*4882a593Smuzhiyun &jx_k17->len_name);
1198*4882a593Smuzhiyun if (ret) {
1199*4882a593Smuzhiyun dev_err(dev, "could not get module information!\n");
1200*4882a593Smuzhiyun return -EINVAL;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun jx_k17->client = client;
1204*4882a593Smuzhiyun jx_k17->cur_mode = &supported_modes[0];
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun jx_k17->xvclk = devm_clk_get(dev, "xvclk");
1207*4882a593Smuzhiyun if (IS_ERR(jx_k17->xvclk)) {
1208*4882a593Smuzhiyun dev_err(dev, "Failed to get xvclk\n");
1209*4882a593Smuzhiyun return -EINVAL;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun jx_k17->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
1213*4882a593Smuzhiyun if (IS_ERR(jx_k17->reset_gpio))
1214*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun jx_k17->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
1217*4882a593Smuzhiyun if (IS_ERR(jx_k17->pwdn_gpio))
1218*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun jx_k17->pinctrl = devm_pinctrl_get(dev);
1221*4882a593Smuzhiyun if (!IS_ERR(jx_k17->pinctrl)) {
1222*4882a593Smuzhiyun jx_k17->pins_default =
1223*4882a593Smuzhiyun pinctrl_lookup_state(jx_k17->pinctrl,
1224*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_DEFAULT);
1225*4882a593Smuzhiyun if (IS_ERR(jx_k17->pins_default))
1226*4882a593Smuzhiyun dev_err(dev, "could not get default pinstate\n");
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun jx_k17->pins_sleep =
1229*4882a593Smuzhiyun pinctrl_lookup_state(jx_k17->pinctrl,
1230*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_SLEEP);
1231*4882a593Smuzhiyun if (IS_ERR(jx_k17->pins_sleep))
1232*4882a593Smuzhiyun dev_err(dev, "could not get sleep pinstate\n");
1233*4882a593Smuzhiyun } else {
1234*4882a593Smuzhiyun dev_err(dev, "no pinctrl\n");
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun ret = jx_k17_configure_regulators(jx_k17);
1237*4882a593Smuzhiyun if (ret) {
1238*4882a593Smuzhiyun dev_err(dev, "Failed to get power regulators\n");
1239*4882a593Smuzhiyun return ret;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun mutex_init(&jx_k17->mutex);
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun sd = &jx_k17->subdev;
1245*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &jx_k17_subdev_ops);
1246*4882a593Smuzhiyun ret = jx_k17_initialize_controls(jx_k17);
1247*4882a593Smuzhiyun if (ret)
1248*4882a593Smuzhiyun goto err_destroy_mutex;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun ret = __jx_k17_power_on(jx_k17);
1251*4882a593Smuzhiyun if (ret)
1252*4882a593Smuzhiyun goto err_free_handler;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun ret = jx_k17_check_sensor_id(jx_k17, client);
1255*4882a593Smuzhiyun if (ret)
1256*4882a593Smuzhiyun goto err_power_off;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1259*4882a593Smuzhiyun sd->internal_ops = &jx_k17_internal_ops;
1260*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1261*4882a593Smuzhiyun V4L2_SUBDEV_FL_HAS_EVENTS;
1262*4882a593Smuzhiyun #endif
1263*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1264*4882a593Smuzhiyun jx_k17->pad.flags = MEDIA_PAD_FL_SOURCE;
1265*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1266*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &jx_k17->pad);
1267*4882a593Smuzhiyun if (ret < 0)
1268*4882a593Smuzhiyun goto err_power_off;
1269*4882a593Smuzhiyun #endif
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun memset(facing, 0, sizeof(facing));
1272*4882a593Smuzhiyun if (strcmp(jx_k17->module_facing, "back") == 0)
1273*4882a593Smuzhiyun facing[0] = 'b';
1274*4882a593Smuzhiyun else
1275*4882a593Smuzhiyun facing[0] = 'f';
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1278*4882a593Smuzhiyun jx_k17->module_index, facing,
1279*4882a593Smuzhiyun JX_K17_NAME, dev_name(sd->dev));
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun ret = v4l2_async_register_subdev_sensor_common(sd);
1282*4882a593Smuzhiyun if (ret) {
1283*4882a593Smuzhiyun dev_err(dev, "v4l2 async register subdev failed\n");
1284*4882a593Smuzhiyun goto err_clean_entity;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun pm_runtime_set_active(dev);
1288*4882a593Smuzhiyun pm_runtime_enable(dev);
1289*4882a593Smuzhiyun pm_runtime_idle(dev);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun return 0;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun err_clean_entity:
1294*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1295*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1296*4882a593Smuzhiyun #endif
1297*4882a593Smuzhiyun err_power_off:
1298*4882a593Smuzhiyun __jx_k17_power_off(jx_k17);
1299*4882a593Smuzhiyun err_free_handler:
1300*4882a593Smuzhiyun v4l2_ctrl_handler_free(&jx_k17->ctrl_handler);
1301*4882a593Smuzhiyun err_destroy_mutex:
1302*4882a593Smuzhiyun mutex_destroy(&jx_k17->mutex);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun return ret;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
jx_k17_remove(struct i2c_client * client)1307*4882a593Smuzhiyun static int jx_k17_remove(struct i2c_client *client)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1310*4882a593Smuzhiyun struct jx_k17 *jx_k17 = to_jx_k17(sd);
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1313*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1314*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1315*4882a593Smuzhiyun #endif
1316*4882a593Smuzhiyun v4l2_ctrl_handler_free(&jx_k17->ctrl_handler);
1317*4882a593Smuzhiyun mutex_destroy(&jx_k17->mutex);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1320*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&client->dev))
1321*4882a593Smuzhiyun __jx_k17_power_off(jx_k17);
1322*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun return 0;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1328*4882a593Smuzhiyun static const struct of_device_id jx_k17_of_match[] = {
1329*4882a593Smuzhiyun { .compatible = "soi,jx_k17" },
1330*4882a593Smuzhiyun {},
1331*4882a593Smuzhiyun };
1332*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, jx_k17_of_match);
1333*4882a593Smuzhiyun #endif
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun static const struct i2c_device_id jx_k17_match_id[] = {
1336*4882a593Smuzhiyun { "soi,jx_k17", 0 },
1337*4882a593Smuzhiyun { },
1338*4882a593Smuzhiyun };
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun static struct i2c_driver jx_k17_i2c_driver = {
1341*4882a593Smuzhiyun .driver = {
1342*4882a593Smuzhiyun .name = JX_K17_NAME,
1343*4882a593Smuzhiyun .pm = &jx_k17_pm_ops,
1344*4882a593Smuzhiyun .of_match_table = of_match_ptr(jx_k17_of_match),
1345*4882a593Smuzhiyun },
1346*4882a593Smuzhiyun .probe = &jx_k17_probe,
1347*4882a593Smuzhiyun .remove = &jx_k17_remove,
1348*4882a593Smuzhiyun .id_table = jx_k17_match_id,
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun
sensor_mod_init(void)1351*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun return i2c_add_driver(&jx_k17_i2c_driver);
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun
sensor_mod_exit(void)1356*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun i2c_del_driver(&jx_k17_i2c_driver);
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1362*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun MODULE_DESCRIPTION("SOI jx_k17 sensor driver");
1365*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1366