xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/jx_f37.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * jx_f37 driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2020 Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun  * v0.0x01.0x04 support mirror/flip
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define DEBUG
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include <linux/sysfs.h>
21*4882a593Smuzhiyun #include <media/media-entity.h>
22*4882a593Smuzhiyun #include <media/v4l2-async.h>
23*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
24*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
25*4882a593Smuzhiyun #include <linux/version.h>
26*4882a593Smuzhiyun #include <linux/rk-preisp.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define DRIVER_VERSION			KERNEL_VERSION(0, 0x01, 0x04)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
31*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN		V4L2_CID_GAIN
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define JX_F37_XVCLK_FREQ		24000000
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define JX_F37_LANES			1
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define CHIP_ID_H			0x0F
39*4882a593Smuzhiyun #define CHIP_ID_L			0x37
40*4882a593Smuzhiyun #define JX_F37_PIDH_ADDR		0x0a
41*4882a593Smuzhiyun #define JX_F37_PIDL_ADDR		0x0b
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define JX_F37_REG_CTRL_MODE		0x12
44*4882a593Smuzhiyun #define JX_F37_MODE_SLEEP_MODE		BIT(6)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define JX_F37_MAX_SMPL_START		0x8f
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define JX_F37_SHORT_EXPO_REG		0x05	/* Exposure Bits 8-15 */
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define JX_F37_LONG_EXPO_HIGH_REG	0x02	/* Exposure Bits 8-15 */
52*4882a593Smuzhiyun #define JX_F37_LONG_EXPO_LOW_REG	0x01	/* Exposure Bits 0-7 */
53*4882a593Smuzhiyun #define JX_F37_FETCH_HIGH_BYTE_EXP(VAL) (((VAL) >> 8) & 0xFF)	/* 8-15 Bits */
54*4882a593Smuzhiyun #define JX_F37_FETCH_LOW_BYTE_EXP(VAL) ((VAL) & 0xFF)	/* 0-7 Bits */
55*4882a593Smuzhiyun #define	JX_F37_EXPOSURE_MIN		4
56*4882a593Smuzhiyun #define	JX_F37_EXPOSURE_STEP		1
57*4882a593Smuzhiyun #define JX_F37_VTS_MAX			0xffff
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define JX_F37_SMPL_START_S_REG		0x06
60*4882a593Smuzhiyun #define JX_F37_SMPL_START_S_VAL		0x23
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define JX_F37_LONG_GAIN_REG		0x00	/* Bits 0 -7 */
63*4882a593Smuzhiyun #define	ANALOG_GAIN_MIN			0x00
64*4882a593Smuzhiyun #define	ANALOG_GAIN_MAX			0x3f
65*4882a593Smuzhiyun #define	ANALOG_GAIN_STEP		1
66*4882a593Smuzhiyun #define	ANALOG_GAIN_DEFAULT		0x0
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define JX_F37_REG_HIGH_VTS			0x23
69*4882a593Smuzhiyun #define JX_F37_REG_LOW_VTS			0X22
70*4882a593Smuzhiyun #define JX_F37_FETCH_HIGH_BYTE_VTS(VAL) (((VAL) >> 8) & 0xFF)	/* 8-15 Bits */
71*4882a593Smuzhiyun #define JX_F37_FETCH_LOW_BYTE_VTS(VAL) ((VAL) & 0xFF)	/* 0-7 Bits */
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define JX_F37_FLIP_MIRROR_REG		0x12
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define REG_NULL			0xFF
76*4882a593Smuzhiyun #define REG_DELAY			0xFE
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define JX_F37_NAME			"jx_f37"
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define OF_CAMERA_HDR_MODE		"rockchip,camera-hdr-mode"
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define USED_SYS_DEBUG
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static const char * const jx_f37_supply_names[] = {
85*4882a593Smuzhiyun 	"vcc2v8_dvp",		/* Analog power */
86*4882a593Smuzhiyun 	"vcc1v8_dvp",		/* Digital I/O power */
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define JX_F37_NUM_SUPPLIES ARRAY_SIZE(jx_f37_supply_names)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun struct regval {
92*4882a593Smuzhiyun 	u8 addr;
93*4882a593Smuzhiyun 	u8 val;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun struct jx_f37_mode {
97*4882a593Smuzhiyun 	u32 width;
98*4882a593Smuzhiyun 	u32 height;
99*4882a593Smuzhiyun 	struct v4l2_fract max_fps;
100*4882a593Smuzhiyun 	u32 hts_def;
101*4882a593Smuzhiyun 	u32 vts_def;
102*4882a593Smuzhiyun 	u32 exp_def;
103*4882a593Smuzhiyun 	const struct regval *reg_list;
104*4882a593Smuzhiyun 	u32 hdr_mode;
105*4882a593Smuzhiyun 	u32 vc[PAD_MAX];
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun struct jx_f37 {
109*4882a593Smuzhiyun 	struct i2c_client	*client;
110*4882a593Smuzhiyun 	struct clk		*xvclk;
111*4882a593Smuzhiyun 	struct gpio_desc	*reset_gpio;
112*4882a593Smuzhiyun 	struct gpio_desc	*pwdn_gpio;
113*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[JX_F37_NUM_SUPPLIES];
114*4882a593Smuzhiyun 	struct v4l2_subdev	subdev;
115*4882a593Smuzhiyun 	struct media_pad	pad;
116*4882a593Smuzhiyun 	struct v4l2_ctrl_handler ctrl_handler;
117*4882a593Smuzhiyun 	struct v4l2_ctrl	*exposure;
118*4882a593Smuzhiyun 	struct v4l2_ctrl	*anal_gain;
119*4882a593Smuzhiyun 	struct v4l2_ctrl	*digi_gain;
120*4882a593Smuzhiyun 	struct v4l2_ctrl	*hblank;
121*4882a593Smuzhiyun 	struct v4l2_ctrl	*vblank;
122*4882a593Smuzhiyun 	struct mutex		mutex;
123*4882a593Smuzhiyun 	bool			streaming;
124*4882a593Smuzhiyun 	bool			power_on;
125*4882a593Smuzhiyun 	const struct jx_f37_mode *cur_mode;
126*4882a593Smuzhiyun 	u32			module_index;
127*4882a593Smuzhiyun 	const char		*module_facing;
128*4882a593Smuzhiyun 	const char		*module_name;
129*4882a593Smuzhiyun 	const char		*len_name;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	bool			has_init_exp;
132*4882a593Smuzhiyun 	struct preisp_hdrae_exp_s init_hdrae_exp;
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define to_jx_f37(sd) container_of(sd, struct jx_f37, subdev)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static const struct regval jx_f37_1080p_linear_1lane_30fps[] = {
138*4882a593Smuzhiyun 	{0x12, 0x60},
139*4882a593Smuzhiyun 	{0x48, 0x85},
140*4882a593Smuzhiyun 	{0x48, 0x05},
141*4882a593Smuzhiyun 	{0x0E, 0x11},
142*4882a593Smuzhiyun 	{0x0F, 0x14},
143*4882a593Smuzhiyun 	{0x10, 0x48},
144*4882a593Smuzhiyun 	{0x11, 0x80},
145*4882a593Smuzhiyun 	{0x0D, 0xF0},
146*4882a593Smuzhiyun 	{0x5F, 0x41},
147*4882a593Smuzhiyun 	{0x60, 0x20},
148*4882a593Smuzhiyun 	{0x58, 0x12},
149*4882a593Smuzhiyun 	{0x57, 0x60},
150*4882a593Smuzhiyun 	{0x9D, 0x00},
151*4882a593Smuzhiyun 	{0x20, 0x00},
152*4882a593Smuzhiyun 	{0x21, 0x05},
153*4882a593Smuzhiyun 	{0x22, 0x65},
154*4882a593Smuzhiyun 	{0x23, 0x04},
155*4882a593Smuzhiyun 	{0x24, 0xC0},
156*4882a593Smuzhiyun 	{0x25, 0x38},
157*4882a593Smuzhiyun 	{0x26, 0x43},
158*4882a593Smuzhiyun 	{0x27, 0x9A},
159*4882a593Smuzhiyun 	{0x28, 0x15},
160*4882a593Smuzhiyun 	{0x29, 0x04},
161*4882a593Smuzhiyun 	{0x2A, 0x8A},
162*4882a593Smuzhiyun 	{0x2B, 0x14},
163*4882a593Smuzhiyun 	{0x2C, 0x00},
164*4882a593Smuzhiyun 	{0x2D, 0x00},
165*4882a593Smuzhiyun 	{0x2E, 0x14},
166*4882a593Smuzhiyun 	{0x2F, 0x44},
167*4882a593Smuzhiyun 	{0x41, 0xC8},
168*4882a593Smuzhiyun 	{0x42, 0x3B},
169*4882a593Smuzhiyun 	{0x47, 0x42},
170*4882a593Smuzhiyun 	{0x76, 0x60},
171*4882a593Smuzhiyun 	{0x77, 0x09},
172*4882a593Smuzhiyun 	{0x1D, 0x00},
173*4882a593Smuzhiyun 	{0x1E, 0x04},
174*4882a593Smuzhiyun 	{0x6C, 0x50},
175*4882a593Smuzhiyun 	{0x6E, 0x2C},
176*4882a593Smuzhiyun 	{0x70, 0xD0},
177*4882a593Smuzhiyun 	{0x71, 0xD3},
178*4882a593Smuzhiyun 	{0x72, 0xD4},
179*4882a593Smuzhiyun 	{0x73, 0x58},
180*4882a593Smuzhiyun 	{0x74, 0x02},
181*4882a593Smuzhiyun 	{0x78, 0x96},
182*4882a593Smuzhiyun 	{0x89, 0x01},
183*4882a593Smuzhiyun 	{0x6B, 0x20},
184*4882a593Smuzhiyun 	{0x86, 0x40},
185*4882a593Smuzhiyun 	{0x31, 0x08},
186*4882a593Smuzhiyun 	{0x32, 0x27},
187*4882a593Smuzhiyun 	{0x33, 0x60},
188*4882a593Smuzhiyun 	{0x34, 0x5E},
189*4882a593Smuzhiyun 	{0x35, 0x5E},
190*4882a593Smuzhiyun 	{0x3A, 0xAF},
191*4882a593Smuzhiyun 	{0x3B, 0x00},
192*4882a593Smuzhiyun 	{0x3C, 0x48},
193*4882a593Smuzhiyun 	{0x3D, 0x5B},
194*4882a593Smuzhiyun 	{0x3E, 0xFF},
195*4882a593Smuzhiyun 	{0x3F, 0xA8},
196*4882a593Smuzhiyun 	{0x40, 0xFF},
197*4882a593Smuzhiyun 	{0x56, 0xB2},
198*4882a593Smuzhiyun 	{0x59, 0x9E},
199*4882a593Smuzhiyun 	{0x5A, 0x04},
200*4882a593Smuzhiyun 	{0x85, 0x4D},
201*4882a593Smuzhiyun 	{0x8A, 0x04},
202*4882a593Smuzhiyun 	{0x91, 0x13},
203*4882a593Smuzhiyun 	{0x9B, 0x03},
204*4882a593Smuzhiyun 	{0x9C, 0xE1},
205*4882a593Smuzhiyun 	{0xA9, 0x78},
206*4882a593Smuzhiyun 	{0x5B, 0xB0},
207*4882a593Smuzhiyun 	{0x5C, 0x71},
208*4882a593Smuzhiyun 	{0x5D, 0x46},
209*4882a593Smuzhiyun 	{0x5E, 0x14},
210*4882a593Smuzhiyun 	{0x62, 0x01},
211*4882a593Smuzhiyun 	{0x63, 0x0F},
212*4882a593Smuzhiyun 	{0x64, 0xC0},
213*4882a593Smuzhiyun 	{0x65, 0x02},
214*4882a593Smuzhiyun 	{0x67, 0x65},
215*4882a593Smuzhiyun 	{0x66, 0x04},
216*4882a593Smuzhiyun 	{0x68, 0x00},
217*4882a593Smuzhiyun 	{0x69, 0x7C},
218*4882a593Smuzhiyun 	{0x6A, 0x12},
219*4882a593Smuzhiyun 	{0x7A, 0x80},
220*4882a593Smuzhiyun 	{0x82, 0x21},
221*4882a593Smuzhiyun 	{0x8F, 0x91},
222*4882a593Smuzhiyun 	{0xAE, 0x30},
223*4882a593Smuzhiyun 	{0x13, 0x81},
224*4882a593Smuzhiyun 	{0x96, 0x04},
225*4882a593Smuzhiyun 	{0x4A, 0x05},
226*4882a593Smuzhiyun 	{0x7E, 0xCD},
227*4882a593Smuzhiyun 	{0x50, 0x02},
228*4882a593Smuzhiyun 	{0x49, 0x10},
229*4882a593Smuzhiyun 	{0xAF, 0x12},
230*4882a593Smuzhiyun 	{0x80, 0x41},
231*4882a593Smuzhiyun 	{0x7B, 0x4A},
232*4882a593Smuzhiyun 	{0x7C, 0x08},
233*4882a593Smuzhiyun 	{0x7F, 0x57},
234*4882a593Smuzhiyun 	{0x90, 0x00},
235*4882a593Smuzhiyun 	{0x8C, 0xFF},
236*4882a593Smuzhiyun 	{0x8D, 0xC7},
237*4882a593Smuzhiyun 	{0x8E, 0x00},
238*4882a593Smuzhiyun 	{0x8B, 0x01},
239*4882a593Smuzhiyun 	{0x0C, 0x00},
240*4882a593Smuzhiyun 	{0x81, 0x74},
241*4882a593Smuzhiyun 	{0x19, 0x20},
242*4882a593Smuzhiyun 	{0x46, 0x00},
243*4882a593Smuzhiyun 	{0x12, 0x20},
244*4882a593Smuzhiyun 	{0x48, 0x85},
245*4882a593Smuzhiyun 	{0x48, 0x05},
246*4882a593Smuzhiyun 	{REG_NULL, 0x0},
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static const struct regval jx_f37_1080p_hdr_1lane_15fps[] = {
250*4882a593Smuzhiyun 	{0x12, 0x68},
251*4882a593Smuzhiyun 	{0x48, 0x85},
252*4882a593Smuzhiyun 	{0x48, 0x05},
253*4882a593Smuzhiyun 	{0x0E, 0x11},
254*4882a593Smuzhiyun 	{0x0F, 0x14},
255*4882a593Smuzhiyun 	{0x10, 0x48},
256*4882a593Smuzhiyun 	{0x11, 0x80},
257*4882a593Smuzhiyun 	{0x0D, 0xF0},
258*4882a593Smuzhiyun 	{0x5F, 0x41},
259*4882a593Smuzhiyun 	{0x60, 0x20},
260*4882a593Smuzhiyun 	{0x58, 0x12},
261*4882a593Smuzhiyun 	{0x57, 0x60},
262*4882a593Smuzhiyun 	{0x9D, 0x00},
263*4882a593Smuzhiyun 	{0x20, 0x00},
264*4882a593Smuzhiyun 	{0x21, 0x05},
265*4882a593Smuzhiyun 	{0x22, 0xCA},
266*4882a593Smuzhiyun 	{0x23, 0x08},
267*4882a593Smuzhiyun 	{0x24, 0xC0},
268*4882a593Smuzhiyun 	{0x25, 0x38},
269*4882a593Smuzhiyun 	{0x26, 0x43},
270*4882a593Smuzhiyun 	{0x27, 0x98},
271*4882a593Smuzhiyun 	{0x28, 0x29},
272*4882a593Smuzhiyun 	{0x29, 0x04},
273*4882a593Smuzhiyun 	{0x2A, 0x8A},
274*4882a593Smuzhiyun 	{0x2B, 0x14},
275*4882a593Smuzhiyun 	{0x2C, 0x02},
276*4882a593Smuzhiyun 	{0x2D, 0x00},
277*4882a593Smuzhiyun 	{0x2E, 0x14},
278*4882a593Smuzhiyun 	{0x2F, 0x44},
279*4882a593Smuzhiyun 	{0x41, 0xC5},
280*4882a593Smuzhiyun 	{0x42, 0x3B},
281*4882a593Smuzhiyun 	{0x47, 0x42},
282*4882a593Smuzhiyun 	{0x76, 0x60},
283*4882a593Smuzhiyun 	{0x77, 0x09},
284*4882a593Smuzhiyun 	{0x80, 0x41},
285*4882a593Smuzhiyun 	{0xAF, 0x22},
286*4882a593Smuzhiyun 	{0xAB, 0x00},
287*4882a593Smuzhiyun 	{0x46, 0x14}, /* Short frame use the same gain as long frame */
288*4882a593Smuzhiyun 	{0x1D, 0x00},
289*4882a593Smuzhiyun 	{0x1E, 0x04},
290*4882a593Smuzhiyun 	{0x6C, 0x50},
291*4882a593Smuzhiyun 	{0x6E, 0x2C},
292*4882a593Smuzhiyun 	{0x70, 0xD0},
293*4882a593Smuzhiyun 	{0x71, 0xD3},
294*4882a593Smuzhiyun 	{0x72, 0xD4},
295*4882a593Smuzhiyun 	{0x73, 0x58},
296*4882a593Smuzhiyun 	{0x74, 0x02},
297*4882a593Smuzhiyun 	{0x78, 0x96},
298*4882a593Smuzhiyun 	{0x89, 0x81},
299*4882a593Smuzhiyun 	{0x6B, 0x20},
300*4882a593Smuzhiyun 	{0x86, 0x40},
301*4882a593Smuzhiyun 	{0x31, 0x08},
302*4882a593Smuzhiyun 	{0x32, 0x27},
303*4882a593Smuzhiyun 	{0x33, 0x60},
304*4882a593Smuzhiyun 	{0x34, 0x5E},
305*4882a593Smuzhiyun 	{0x35, 0x5E},
306*4882a593Smuzhiyun 	{0x3A, 0xAF},
307*4882a593Smuzhiyun 	{0x3B, 0x00},
308*4882a593Smuzhiyun 	{0x3C, 0x48},
309*4882a593Smuzhiyun 	{0x3D, 0x5B},
310*4882a593Smuzhiyun 	{0x3E, 0xFF},
311*4882a593Smuzhiyun 	{0x3F, 0xA8},
312*4882a593Smuzhiyun 	{0x40, 0xFF},
313*4882a593Smuzhiyun 	{0x56, 0xB2},
314*4882a593Smuzhiyun 	{0x59, 0x9E},
315*4882a593Smuzhiyun 	{0x5A, 0x04},
316*4882a593Smuzhiyun 	{0x85, 0x4D},
317*4882a593Smuzhiyun 	{0x8A, 0x04},
318*4882a593Smuzhiyun 	{0x91, 0x13},
319*4882a593Smuzhiyun 	{0x9B, 0x43},
320*4882a593Smuzhiyun 	{0x9C, 0xE1},
321*4882a593Smuzhiyun 	{0xA9, 0x78},
322*4882a593Smuzhiyun 	{0x5B, 0xB0},
323*4882a593Smuzhiyun 	{0x5C, 0x71},
324*4882a593Smuzhiyun 	{0x5D, 0xF6},
325*4882a593Smuzhiyun 	{0x5E, 0x14},
326*4882a593Smuzhiyun 	{0x62, 0x01},
327*4882a593Smuzhiyun 	{0x63, 0x0F},
328*4882a593Smuzhiyun 	{0x64, 0xC0},
329*4882a593Smuzhiyun 	{0x65, 0x02},
330*4882a593Smuzhiyun 	{0x67, 0x65},
331*4882a593Smuzhiyun 	{0x66, 0x04},
332*4882a593Smuzhiyun 	{0x68, 0x00},
333*4882a593Smuzhiyun 	{0x69, 0x7C},
334*4882a593Smuzhiyun 	{0x6A, 0x12},
335*4882a593Smuzhiyun 	{0x7A, 0x80},
336*4882a593Smuzhiyun 	{0x82, 0x21},
337*4882a593Smuzhiyun 	{0x8F, 0x91},
338*4882a593Smuzhiyun 	{0xAE, 0x30},
339*4882a593Smuzhiyun 	{0x13, 0x81},
340*4882a593Smuzhiyun 	{0x96, 0x04},
341*4882a593Smuzhiyun 	{0x4A, 0x05},
342*4882a593Smuzhiyun 	{0x7E, 0xCD},
343*4882a593Smuzhiyun 	{0x50, 0x02},
344*4882a593Smuzhiyun 	{0x49, 0x10},
345*4882a593Smuzhiyun 	{0xAF, 0x12},
346*4882a593Smuzhiyun 	{0x7B, 0x4A},
347*4882a593Smuzhiyun 	{0x7C, 0x08},
348*4882a593Smuzhiyun 	{0x7F, 0x57},
349*4882a593Smuzhiyun 	{0x90, 0x00},
350*4882a593Smuzhiyun 	{0x8C, 0xFF},
351*4882a593Smuzhiyun 	{0x8D, 0xC7},
352*4882a593Smuzhiyun 	{0x8E, 0x00},
353*4882a593Smuzhiyun 	{0x8B, 0x01},
354*4882a593Smuzhiyun 	{0x0C, 0x00},
355*4882a593Smuzhiyun 	{0x81, 0x74},
356*4882a593Smuzhiyun 	{0x19, 0x20},
357*4882a593Smuzhiyun 	{0x07, 0x03},
358*4882a593Smuzhiyun 	{0x1B, 0x4F},
359*4882a593Smuzhiyun 	{0x06, JX_F37_MAX_SMPL_START},
360*4882a593Smuzhiyun 	{0x03, 0xFF},
361*4882a593Smuzhiyun 	{0x04, 0xFF},
362*4882a593Smuzhiyun 	{0x12, 0x28},
363*4882a593Smuzhiyun 	{0x48, 0x85},
364*4882a593Smuzhiyun 	{0x48, 0x05},
365*4882a593Smuzhiyun 	{REG_NULL, 0x0},
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun static const struct jx_f37_mode supported_modes[] = {
369*4882a593Smuzhiyun 	{
370*4882a593Smuzhiyun 		.width = 1920,
371*4882a593Smuzhiyun 		.height = 1080,
372*4882a593Smuzhiyun 		.max_fps = {
373*4882a593Smuzhiyun 			.numerator = 10000,
374*4882a593Smuzhiyun 			.denominator = 300000,
375*4882a593Smuzhiyun 		},
376*4882a593Smuzhiyun 		.exp_def = 0x00ff,
377*4882a593Smuzhiyun 		.hts_def = 0x0500 * 2,
378*4882a593Smuzhiyun 		.vts_def = 0x0465,
379*4882a593Smuzhiyun 		.reg_list = jx_f37_1080p_linear_1lane_30fps,
380*4882a593Smuzhiyun 		.hdr_mode = NO_HDR,
381*4882a593Smuzhiyun 		.vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_0,
382*4882a593Smuzhiyun 	},
383*4882a593Smuzhiyun 	{
384*4882a593Smuzhiyun 		.width = 1920,
385*4882a593Smuzhiyun 		.height = 1080,
386*4882a593Smuzhiyun 		.max_fps = {
387*4882a593Smuzhiyun 			.numerator = 10000,
388*4882a593Smuzhiyun 			.denominator = 150000,
389*4882a593Smuzhiyun 		},
390*4882a593Smuzhiyun 		.exp_def = 0x00ff,
391*4882a593Smuzhiyun 		.hts_def = 0x0500 * 2,
392*4882a593Smuzhiyun 		.vts_def = 0x08ca,
393*4882a593Smuzhiyun 		.reg_list = jx_f37_1080p_hdr_1lane_15fps,
394*4882a593Smuzhiyun 		.hdr_mode = HDR_X2,
395*4882a593Smuzhiyun 		.vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_1,
396*4882a593Smuzhiyun 		.vc[PAD1] = V4L2_MBUS_CSI2_CHANNEL_0,//L->csi wr0
397*4882a593Smuzhiyun 		.vc[PAD2] = V4L2_MBUS_CSI2_CHANNEL_1,
398*4882a593Smuzhiyun 		.vc[PAD3] = V4L2_MBUS_CSI2_CHANNEL_1,//M->csi wr2
399*4882a593Smuzhiyun 	},
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun #define JX_F37_LINK_FREQ_432MHZ		(432000000)
403*4882a593Smuzhiyun #define JX_F37_PIXEL_RATE	(JX_F37_LINK_FREQ_432MHZ * 2 * JX_F37_LANES / 10)
404*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
405*4882a593Smuzhiyun 	JX_F37_LINK_FREQ_432MHZ
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
jx_f37_cal_delay(u32 cycles)409*4882a593Smuzhiyun static inline u32 jx_f37_cal_delay(u32 cycles)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	return DIV_ROUND_UP(cycles, JX_F37_XVCLK_FREQ / 1000 / 1000);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
jx_f37_write_reg(struct i2c_client * client,u8 reg,u8 val)414*4882a593Smuzhiyun static int jx_f37_write_reg(struct i2c_client *client, u8 reg, u8 val)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	struct i2c_msg msg;
417*4882a593Smuzhiyun 	u8 buf[2];
418*4882a593Smuzhiyun 	int ret;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	buf[0] = reg & 0xFF;
421*4882a593Smuzhiyun 	buf[1] = val;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	msg.addr =  client->addr;
424*4882a593Smuzhiyun 	msg.flags = client->flags;
425*4882a593Smuzhiyun 	msg.buf = buf;
426*4882a593Smuzhiyun 	msg.len = sizeof(buf);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	ret = i2c_transfer(client->adapter, &msg, 1);
429*4882a593Smuzhiyun 	if (ret >= 0) {
430*4882a593Smuzhiyun 		//dev_dbg(&client->dev,
431*4882a593Smuzhiyun 		//	"jx_f37 write reg(0x%x val:0x%x)\n", reg, val);
432*4882a593Smuzhiyun 		return 0;
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	dev_err(&client->dev,
436*4882a593Smuzhiyun 		"jx_f37 write reg(0x%x val:0x%x) failed !\n", reg, val);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	return ret;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
jx_f37_write_array(struct i2c_client * client,const struct regval * regs)441*4882a593Smuzhiyun static int jx_f37_write_array(struct i2c_client *client,
442*4882a593Smuzhiyun 			      const struct regval *regs)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	u32 i, delay_us;
445*4882a593Smuzhiyun 	int ret = 0;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++) {
448*4882a593Smuzhiyun 		if (regs[i].addr == REG_DELAY) {
449*4882a593Smuzhiyun 			delay_us = jx_f37_cal_delay(500 * 1000);
450*4882a593Smuzhiyun 			usleep_range(delay_us, delay_us * 2);
451*4882a593Smuzhiyun 		} else {
452*4882a593Smuzhiyun 			ret = jx_f37_write_reg(client,
453*4882a593Smuzhiyun 				regs[i].addr, regs[i].val);
454*4882a593Smuzhiyun 		}
455*4882a593Smuzhiyun 	}
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	return ret;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
jx_f37_read_reg(struct i2c_client * client,u8 reg,u8 * val)460*4882a593Smuzhiyun static int jx_f37_read_reg(struct i2c_client *client, u8 reg, u8 *val)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	struct i2c_msg msg[2];
463*4882a593Smuzhiyun 	u8 buf[1];
464*4882a593Smuzhiyun 	int ret;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	buf[0] = reg & 0xFF;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	msg[0].addr = client->addr;
469*4882a593Smuzhiyun 	msg[0].flags = client->flags;
470*4882a593Smuzhiyun 	msg[0].buf = buf;
471*4882a593Smuzhiyun 	msg[0].len = sizeof(buf);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	msg[1].addr = client->addr;
474*4882a593Smuzhiyun 	msg[1].flags = client->flags | I2C_M_RD;
475*4882a593Smuzhiyun 	msg[1].buf = buf;
476*4882a593Smuzhiyun 	msg[1].len = 1;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	ret = i2c_transfer(client->adapter, msg, 2);
479*4882a593Smuzhiyun 	if (ret >= 0) {
480*4882a593Smuzhiyun 		*val = buf[0];
481*4882a593Smuzhiyun 		return 0;
482*4882a593Smuzhiyun 	}
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	dev_err(&client->dev,
485*4882a593Smuzhiyun 		"jx_f37 read reg:0x%x failed !\n", reg);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	return ret;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
jx_f37_update_cur_mode_locked(struct jx_f37 * jx_f37,const struct jx_f37_mode * mode)490*4882a593Smuzhiyun static void jx_f37_update_cur_mode_locked(struct jx_f37 *jx_f37,
491*4882a593Smuzhiyun 					  const struct jx_f37_mode *mode)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	s64 h_blank, vblank_def;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	jx_f37->cur_mode = mode;
496*4882a593Smuzhiyun 	h_blank = mode->hts_def - mode->width;
497*4882a593Smuzhiyun 	__v4l2_ctrl_modify_range(jx_f37->hblank, h_blank,
498*4882a593Smuzhiyun 				 h_blank, 1, h_blank);
499*4882a593Smuzhiyun 	vblank_def = mode->vts_def - mode->height;
500*4882a593Smuzhiyun 	__v4l2_ctrl_modify_range(jx_f37->vblank, vblank_def,
501*4882a593Smuzhiyun 				 JX_F37_VTS_MAX - mode->height,
502*4882a593Smuzhiyun 				 1, vblank_def);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
jx_f37_set_hdr_mode_locked(struct jx_f37 * jx_f37,u32 hdr_mode)505*4882a593Smuzhiyun static int jx_f37_set_hdr_mode_locked(struct jx_f37 *jx_f37, u32 hdr_mode)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	int i;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	/*
510*4882a593Smuzhiyun 	 * found the first one that match hdr_mode,
511*4882a593Smuzhiyun 	 * the fmt size shall hand over to .set_fmt.
512*4882a593Smuzhiyun 	 */
513*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
514*4882a593Smuzhiyun 		if (supported_modes[i].hdr_mode != hdr_mode)
515*4882a593Smuzhiyun 			continue;
516*4882a593Smuzhiyun 		jx_f37_update_cur_mode_locked(jx_f37, &supported_modes[i]);
517*4882a593Smuzhiyun 		return 0;
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	return -EINVAL;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun #ifdef USED_SYS_DEBUG
set_hdr_mode(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)524*4882a593Smuzhiyun static ssize_t set_hdr_mode(struct device *dev, struct device_attribute *attr,
525*4882a593Smuzhiyun 			    const char *buf, size_t count)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
528*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
529*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = to_jx_f37(sd);
530*4882a593Smuzhiyun 	int status = 0;
531*4882a593Smuzhiyun 	int ret;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	mutex_lock(&jx_f37->mutex);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	ret = kstrtoint(buf, 0, &status);
536*4882a593Smuzhiyun 	if (!ret) {
537*4882a593Smuzhiyun 		ret = jx_f37_set_hdr_mode_locked(jx_f37, status);
538*4882a593Smuzhiyun 		if (ret)
539*4882a593Smuzhiyun 			dev_err(dev, "hdr_mode(%d) is not supported\n", status);
540*4882a593Smuzhiyun 		else
541*4882a593Smuzhiyun 			dev_info(dev, "Set hdr mode to: %d\n", status);
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	mutex_unlock(&jx_f37->mutex);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	return count;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
show_hdr_mode(struct device * dev,struct device_attribute * attr,char * buf)549*4882a593Smuzhiyun static ssize_t show_hdr_mode(struct device *dev,
550*4882a593Smuzhiyun 		struct device_attribute *attr, char *buf)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
553*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
554*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = to_jx_f37(sd);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	return sprintf(buf, "%u\n", jx_f37->cur_mode->hdr_mode);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun static struct device_attribute attributes[] = {
560*4882a593Smuzhiyun 	__ATTR(cam_hdr_mode, 0600, show_hdr_mode, set_hdr_mode),
561*4882a593Smuzhiyun };
562*4882a593Smuzhiyun 
add_sysfs_interfaces(struct device * dev)563*4882a593Smuzhiyun static int add_sysfs_interfaces(struct device *dev)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	int i;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(attributes); i++)
568*4882a593Smuzhiyun 		if (device_create_file(dev, attributes + i))
569*4882a593Smuzhiyun 			goto undo;
570*4882a593Smuzhiyun 	return 0;
571*4882a593Smuzhiyun undo:
572*4882a593Smuzhiyun 	for (i--; i >= 0 ; i--)
573*4882a593Smuzhiyun 		device_remove_file(dev, attributes + i);
574*4882a593Smuzhiyun 	dev_err(dev, "%s: failed to create sysfs interface\n", __func__);
575*4882a593Smuzhiyun 	return -ENODEV;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun #endif
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 
jx_f37_get_reso_dist(const struct jx_f37_mode * mode,struct v4l2_mbus_framefmt * framefmt)580*4882a593Smuzhiyun static int jx_f37_get_reso_dist(const struct jx_f37_mode *mode,
581*4882a593Smuzhiyun 				struct v4l2_mbus_framefmt *framefmt)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	return abs(mode->width - framefmt->width) +
584*4882a593Smuzhiyun 	       abs(mode->height - framefmt->height);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun static const struct jx_f37_mode *
jx_f37_find_best_fit(struct jx_f37 * jx_f37,struct v4l2_subdev_format * fmt)588*4882a593Smuzhiyun jx_f37_find_best_fit(struct jx_f37 *jx_f37, struct v4l2_subdev_format *fmt)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *framefmt = &fmt->format;
591*4882a593Smuzhiyun 	u32 cur_hdr_mode = jx_f37->cur_mode->hdr_mode;
592*4882a593Smuzhiyun 	int dist;
593*4882a593Smuzhiyun 	int cur_best_fit = 0;
594*4882a593Smuzhiyun 	int cur_best_fit_dist = -1;
595*4882a593Smuzhiyun 	unsigned int i;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
598*4882a593Smuzhiyun 		/* Do not change the hdr_mode setting */
599*4882a593Smuzhiyun 		if (supported_modes[i].hdr_mode != cur_hdr_mode)
600*4882a593Smuzhiyun 			continue;
601*4882a593Smuzhiyun 		dist = jx_f37_get_reso_dist(&supported_modes[i], framefmt);
602*4882a593Smuzhiyun 		if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
603*4882a593Smuzhiyun 			cur_best_fit_dist = dist;
604*4882a593Smuzhiyun 			cur_best_fit = i;
605*4882a593Smuzhiyun 		}
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	return &supported_modes[cur_best_fit];
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
jx_f37_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)611*4882a593Smuzhiyun static int jx_f37_set_fmt(struct v4l2_subdev *sd,
612*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
613*4882a593Smuzhiyun 			  struct v4l2_subdev_format *fmt)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = to_jx_f37(sd);
616*4882a593Smuzhiyun 	const struct jx_f37_mode *mode;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	mutex_lock(&jx_f37->mutex);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	mode = jx_f37_find_best_fit(jx_f37, fmt);
621*4882a593Smuzhiyun 	fmt->format.code = MEDIA_BUS_FMT_SBGGR10_1X10;
622*4882a593Smuzhiyun 	fmt->format.width = mode->width;
623*4882a593Smuzhiyun 	fmt->format.height = mode->height;
624*4882a593Smuzhiyun 	fmt->format.field = V4L2_FIELD_NONE;
625*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
626*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
627*4882a593Smuzhiyun 		*v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
628*4882a593Smuzhiyun #else
629*4882a593Smuzhiyun 		mutex_unlock(&jx_f37->mutex);
630*4882a593Smuzhiyun 		return -ENOTTY;
631*4882a593Smuzhiyun #endif
632*4882a593Smuzhiyun 	} else {
633*4882a593Smuzhiyun 		jx_f37_update_cur_mode_locked(jx_f37, mode);
634*4882a593Smuzhiyun 	}
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	mutex_unlock(&jx_f37->mutex);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	return 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
jx_f37_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)641*4882a593Smuzhiyun static int jx_f37_get_fmt(struct v4l2_subdev *sd,
642*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
643*4882a593Smuzhiyun 			  struct v4l2_subdev_format *fmt)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = to_jx_f37(sd);
646*4882a593Smuzhiyun 	const struct jx_f37_mode *mode = jx_f37->cur_mode;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	mutex_lock(&jx_f37->mutex);
649*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
650*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
651*4882a593Smuzhiyun 		fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
652*4882a593Smuzhiyun #else
653*4882a593Smuzhiyun 		mutex_unlock(&jx_f37->mutex);
654*4882a593Smuzhiyun 		return -ENOTTY;
655*4882a593Smuzhiyun #endif
656*4882a593Smuzhiyun 	} else {
657*4882a593Smuzhiyun 		fmt->format.width = mode->width;
658*4882a593Smuzhiyun 		fmt->format.height = mode->height;
659*4882a593Smuzhiyun 		fmt->format.code = MEDIA_BUS_FMT_SBGGR10_1X10;
660*4882a593Smuzhiyun 		fmt->format.field = V4L2_FIELD_NONE;
661*4882a593Smuzhiyun 		if (fmt->pad < PAD_MAX && mode->hdr_mode != NO_HDR)
662*4882a593Smuzhiyun 			fmt->reserved[0] = mode->vc[fmt->pad];
663*4882a593Smuzhiyun 		else
664*4882a593Smuzhiyun 			fmt->reserved[0] = mode->vc[PAD0];
665*4882a593Smuzhiyun 	}
666*4882a593Smuzhiyun 	mutex_unlock(&jx_f37->mutex);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	return 0;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
jx_f37_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)671*4882a593Smuzhiyun static int jx_f37_enum_mbus_code(struct v4l2_subdev *sd,
672*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
673*4882a593Smuzhiyun 				 struct v4l2_subdev_mbus_code_enum *code)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	if (code->index != 0)
676*4882a593Smuzhiyun 		return -EINVAL;
677*4882a593Smuzhiyun 	code->code = MEDIA_BUS_FMT_SBGGR10_1X10;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	return 0;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
jx_f37_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)682*4882a593Smuzhiyun static int jx_f37_enum_frame_sizes(struct v4l2_subdev *sd,
683*4882a593Smuzhiyun 				   struct v4l2_subdev_pad_config *cfg,
684*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_size_enum *fse)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	if (fse->index >= ARRAY_SIZE(supported_modes))
687*4882a593Smuzhiyun 		return -EINVAL;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	if (fse->code != MEDIA_BUS_FMT_SBGGR10_1X10)
690*4882a593Smuzhiyun 		return -EINVAL;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	fse->min_width  = supported_modes[fse->index].width;
693*4882a593Smuzhiyun 	fse->max_width  = supported_modes[fse->index].width;
694*4882a593Smuzhiyun 	fse->max_height = supported_modes[fse->index].height;
695*4882a593Smuzhiyun 	fse->min_height = supported_modes[fse->index].height;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	return 0;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun 
jx_f37_get_module_inf(struct jx_f37 * jx_f37,struct rkmodule_inf * inf)700*4882a593Smuzhiyun static void jx_f37_get_module_inf(struct jx_f37 *jx_f37,
701*4882a593Smuzhiyun 				  struct rkmodule_inf *inf)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun 	memset(inf, 0, sizeof(*inf));
704*4882a593Smuzhiyun 	strlcpy(inf->base.sensor, JX_F37_NAME, sizeof(inf->base.sensor));
705*4882a593Smuzhiyun 	strlcpy(inf->base.module, jx_f37->module_name,
706*4882a593Smuzhiyun 		sizeof(inf->base.module));
707*4882a593Smuzhiyun 	strlcpy(inf->base.lens, jx_f37->len_name, sizeof(inf->base.lens));
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun 
jx_f37_set_hdrae(struct jx_f37 * jx_f37,struct preisp_hdrae_exp_s * ae)710*4882a593Smuzhiyun static int jx_f37_set_hdrae(struct jx_f37 *jx_f37,
711*4882a593Smuzhiyun 			    struct preisp_hdrae_exp_s *ae)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	struct i2c_client *client = jx_f37->client;
714*4882a593Smuzhiyun 	u32 fh, l_exp_max, l_exp_min, s_exp_max, s_exp_min;
715*4882a593Smuzhiyun 	u32 l_exp_time, m_exp_time, s_exp_time;
716*4882a593Smuzhiyun 	u32 l_a_gain, m_a_gain, s_a_gain;
717*4882a593Smuzhiyun 	int ret = 0;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	if (!jx_f37->has_init_exp && !jx_f37->streaming) {
720*4882a593Smuzhiyun 		jx_f37->init_hdrae_exp = *ae;
721*4882a593Smuzhiyun 		jx_f37->has_init_exp = true;
722*4882a593Smuzhiyun 		dev_dbg(&client->dev, "jx_f37 don't stream, record exp for hdr!\n");
723*4882a593Smuzhiyun 		return ret;
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	/* The frame height, vts, default value is: 0x08ca */
727*4882a593Smuzhiyun 	fh = jx_f37->vblank->cur.val + jx_f37->cur_mode->height;
728*4882a593Smuzhiyun 	/*
729*4882a593Smuzhiyun 	 * Restriction:
730*4882a593Smuzhiyun 	 *  Short / Long exp line shall be odd value.
731*4882a593Smuzhiyun 	 *
732*4882a593Smuzhiyun 	 *   0x00 <=  Reg_saec1 * 2 <  Smpl_Start_S * 2 - 3
733*4882a593Smuzhiyun 	 *   0x00 <=  Reg_saec1     <= Smpl_Start_S - 3
734*4882a593Smuzhiyun 	 *
735*4882a593Smuzhiyun 	 *   0x01 <= short_exp = Reg_saec1 * 2 + 1 <= Smpl_Start_S * 2 - 5
736*4882a593Smuzhiyun 	 *
737*4882a593Smuzhiyun 	 *   0x01 <= long_exp  < fh - Smpl_Start_S * 2 - 6
738*4882a593Smuzhiyun 	 *
739*4882a593Smuzhiyun 	 *   short_exp + long_exp < fh - 11
740*4882a593Smuzhiyun 	 */
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	l_exp_time = ae->long_exp_reg;
743*4882a593Smuzhiyun 	m_exp_time = ae->middle_exp_reg;
744*4882a593Smuzhiyun 	s_exp_time = ae->short_exp_reg;
745*4882a593Smuzhiyun 	l_a_gain = ae->long_gain_reg;
746*4882a593Smuzhiyun 	m_a_gain = ae->middle_gain_reg;
747*4882a593Smuzhiyun 	s_a_gain = ae->short_gain_reg;
748*4882a593Smuzhiyun 	dev_dbg(&client->dev,
749*4882a593Smuzhiyun 		"hdrae req: exp (0x%x, 0x%x, 0x%x), gain(0x%x: 0x%x, 0x%x)\n",
750*4882a593Smuzhiyun 		l_exp_time, m_exp_time, s_exp_time,
751*4882a593Smuzhiyun 		l_a_gain, m_a_gain, s_a_gain);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	if (jx_f37->cur_mode->hdr_mode == HDR_X2) {
754*4882a593Smuzhiyun 		//2 stagger
755*4882a593Smuzhiyun 		l_a_gain = m_a_gain;
756*4882a593Smuzhiyun 		l_exp_time = m_exp_time;
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	//s_exp_time = clamp_val(s_exp_time, 1, MAX_SMPL_START * 2 - 3);
760*4882a593Smuzhiyun 	//smpl_start = (s_exp_time + 3) / 2;
761*4882a593Smuzhiyun 	//jx_f37_write_reg(client, 0xc0, JX_F37_SMPL_START_S_REG);
762*4882a593Smuzhiyun 	//jx_f37_write_reg(client, 0xc1, smpl_start);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	s_exp_min = 1;
765*4882a593Smuzhiyun 	s_exp_max = JX_F37_MAX_SMPL_START * 2 - 5;
766*4882a593Smuzhiyun 	s_exp_time = clamp_val(s_exp_time, s_exp_min, s_exp_max);
767*4882a593Smuzhiyun 	s_exp_time |= 0x1;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	jx_f37_write_reg(client, 0xc0, JX_F37_SHORT_EXPO_REG);
770*4882a593Smuzhiyun 	jx_f37_write_reg(client, 0xc1, (s_exp_time - 1) / 2);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	l_exp_min = 1;
773*4882a593Smuzhiyun 	l_exp_max = fh - JX_F37_MAX_SMPL_START * 2 - 6 - 1; /* Make it odd */
774*4882a593Smuzhiyun 	l_exp_time = clamp_val(l_exp_time, l_exp_min, l_exp_max);
775*4882a593Smuzhiyun 	l_exp_time |= 0x1;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	jx_f37_write_reg(client, 0xc2, JX_F37_LONG_EXPO_HIGH_REG);
778*4882a593Smuzhiyun 	jx_f37_write_reg(client, 0xc3, JX_F37_FETCH_HIGH_BYTE_EXP(l_exp_time));
779*4882a593Smuzhiyun 	jx_f37_write_reg(client, 0xc4, JX_F37_LONG_EXPO_LOW_REG);
780*4882a593Smuzhiyun 	jx_f37_write_reg(client, 0xc5, JX_F37_FETCH_LOW_BYTE_EXP(l_exp_time));
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	/* Short frame gain is ignored */
783*4882a593Smuzhiyun 	jx_f37_write_reg(client, 0xc6, JX_F37_LONG_GAIN_REG);
784*4882a593Smuzhiyun 	jx_f37_write_reg(client, 0xc7, l_a_gain);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	/* Trigger group write function */
787*4882a593Smuzhiyun 	jx_f37_write_reg(client, 0x1f, 0x80);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	dev_dbg(&client->dev,
790*4882a593Smuzhiyun 		"hdrae final: smpl_start: %d, exp (0x%x, 0x%x), gain(0x%x: 0x%x)\n"
791*4882a593Smuzhiyun 		"             l_exp[%d, %d], s_exp[%d, %d], fh = %d\n",
792*4882a593Smuzhiyun 		JX_F37_MAX_SMPL_START, l_exp_time, s_exp_time, l_a_gain, s_a_gain,
793*4882a593Smuzhiyun 		l_exp_min, l_exp_max, s_exp_min, s_exp_max, fh);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	return ret;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun 
jx_f37_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)798*4882a593Smuzhiyun static long jx_f37_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = to_jx_f37(sd);
801*4882a593Smuzhiyun 	struct rkmodule_hdr_cfg *hdr;
802*4882a593Smuzhiyun 	u32 i, h, w;
803*4882a593Smuzhiyun 	long ret = 0;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	switch (cmd) {
806*4882a593Smuzhiyun 	case PREISP_CMD_SET_HDRAE_EXP:
807*4882a593Smuzhiyun 		ret = jx_f37_set_hdrae(jx_f37, arg);
808*4882a593Smuzhiyun 		break;
809*4882a593Smuzhiyun 	case RKMODULE_GET_MODULE_INFO:
810*4882a593Smuzhiyun 		jx_f37_get_module_inf(jx_f37, (struct rkmodule_inf *)arg);
811*4882a593Smuzhiyun 		break;
812*4882a593Smuzhiyun 	case RKMODULE_GET_HDR_CFG:
813*4882a593Smuzhiyun 		hdr = (struct rkmodule_hdr_cfg *)arg;
814*4882a593Smuzhiyun 		hdr->esp.mode = HDR_NORMAL_VC;
815*4882a593Smuzhiyun 		hdr->hdr_mode = jx_f37->cur_mode->hdr_mode;
816*4882a593Smuzhiyun 		break;
817*4882a593Smuzhiyun 	case RKMODULE_SET_HDR_CFG:
818*4882a593Smuzhiyun 		hdr = (struct rkmodule_hdr_cfg *)arg;
819*4882a593Smuzhiyun 		w = jx_f37->cur_mode->width;
820*4882a593Smuzhiyun 		h = jx_f37->cur_mode->height;
821*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
822*4882a593Smuzhiyun 			if (w == supported_modes[i].width &&
823*4882a593Smuzhiyun 			    h == supported_modes[i].height &&
824*4882a593Smuzhiyun 			    supported_modes[i].hdr_mode == hdr->hdr_mode) {
825*4882a593Smuzhiyun 				jx_f37_update_cur_mode_locked(jx_f37, &supported_modes[i]);
826*4882a593Smuzhiyun 				break;
827*4882a593Smuzhiyun 			}
828*4882a593Smuzhiyun 		}
829*4882a593Smuzhiyun 		if (i == ARRAY_SIZE(supported_modes)) {
830*4882a593Smuzhiyun 			dev_err(&jx_f37->client->dev,
831*4882a593Smuzhiyun 				"not find hdr mode:%d %dx%d config\n",
832*4882a593Smuzhiyun 				hdr->hdr_mode, w, h);
833*4882a593Smuzhiyun 			ret = -EINVAL;
834*4882a593Smuzhiyun 		}
835*4882a593Smuzhiyun 		break;
836*4882a593Smuzhiyun 	default:
837*4882a593Smuzhiyun 		ret = -ENOIOCTLCMD;
838*4882a593Smuzhiyun 		break;
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	return ret;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
jx_f37_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)845*4882a593Smuzhiyun static long jx_f37_compat_ioctl32(struct v4l2_subdev *sd,
846*4882a593Smuzhiyun 				  unsigned int cmd, unsigned long arg)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	void __user *up = compat_ptr(arg);
849*4882a593Smuzhiyun 	struct preisp_hdrae_exp_s *hdrae;
850*4882a593Smuzhiyun 	struct rkmodule_hdr_cfg *hdr;
851*4882a593Smuzhiyun 	struct rkmodule_inf *inf;
852*4882a593Smuzhiyun 	long ret;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	switch (cmd) {
855*4882a593Smuzhiyun 	case RKMODULE_GET_MODULE_INFO:
856*4882a593Smuzhiyun 		inf = kzalloc(sizeof(*inf), GFP_KERNEL);
857*4882a593Smuzhiyun 		if (!inf) {
858*4882a593Smuzhiyun 			ret = -ENOMEM;
859*4882a593Smuzhiyun 			return ret;
860*4882a593Smuzhiyun 		}
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 		ret = jx_f37_ioctl(sd, cmd, inf);
863*4882a593Smuzhiyun 		if (!ret) {
864*4882a593Smuzhiyun 			ret = copy_to_user(up, inf, sizeof(*inf));
865*4882a593Smuzhiyun 			if (ret)
866*4882a593Smuzhiyun 				ret = -EFAULT;
867*4882a593Smuzhiyun 		}
868*4882a593Smuzhiyun 		kfree(inf);
869*4882a593Smuzhiyun 		break;
870*4882a593Smuzhiyun 	case RKMODULE_GET_HDR_CFG:
871*4882a593Smuzhiyun 		hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
872*4882a593Smuzhiyun 		if (!hdr) {
873*4882a593Smuzhiyun 			ret = -ENOMEM;
874*4882a593Smuzhiyun 			return ret;
875*4882a593Smuzhiyun 		}
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 		ret = jx_f37_ioctl(sd, cmd, hdr);
878*4882a593Smuzhiyun 		if (!ret) {
879*4882a593Smuzhiyun 			ret = copy_to_user(up, hdr, sizeof(*hdr));
880*4882a593Smuzhiyun 			if (ret)
881*4882a593Smuzhiyun 				ret = -EFAULT;
882*4882a593Smuzhiyun 		}
883*4882a593Smuzhiyun 		kfree(hdr);
884*4882a593Smuzhiyun 		break;
885*4882a593Smuzhiyun 	case RKMODULE_SET_HDR_CFG:
886*4882a593Smuzhiyun 		hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
887*4882a593Smuzhiyun 		if (!hdr) {
888*4882a593Smuzhiyun 			ret = -ENOMEM;
889*4882a593Smuzhiyun 			return ret;
890*4882a593Smuzhiyun 		}
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 		ret = copy_from_user(hdr, up, sizeof(*hdr));
893*4882a593Smuzhiyun 		if (!ret)
894*4882a593Smuzhiyun 			ret = jx_f37_ioctl(sd, cmd, hdr);
895*4882a593Smuzhiyun 		else
896*4882a593Smuzhiyun 			ret = -EFAULT;
897*4882a593Smuzhiyun 		kfree(hdr);
898*4882a593Smuzhiyun 		break;
899*4882a593Smuzhiyun 	case PREISP_CMD_SET_HDRAE_EXP:
900*4882a593Smuzhiyun 		hdrae = kzalloc(sizeof(*hdrae), GFP_KERNEL);
901*4882a593Smuzhiyun 		if (!hdrae) {
902*4882a593Smuzhiyun 			ret = -ENOMEM;
903*4882a593Smuzhiyun 			return ret;
904*4882a593Smuzhiyun 		}
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 		ret = copy_from_user(hdrae, up, sizeof(*hdrae));
907*4882a593Smuzhiyun 		if (!ret)
908*4882a593Smuzhiyun 			ret = jx_f37_ioctl(sd, cmd, hdrae);
909*4882a593Smuzhiyun 		else
910*4882a593Smuzhiyun 			ret = -EFAULT;
911*4882a593Smuzhiyun 		kfree(hdrae);
912*4882a593Smuzhiyun 		break;
913*4882a593Smuzhiyun 	default:
914*4882a593Smuzhiyun 		ret = -ENOIOCTLCMD;
915*4882a593Smuzhiyun 		break;
916*4882a593Smuzhiyun 	}
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	return ret;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun #endif
921*4882a593Smuzhiyun 
jx_f37_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)922*4882a593Smuzhiyun static int jx_f37_g_frame_interval(struct v4l2_subdev *sd,
923*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_interval *fi)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = to_jx_f37(sd);
926*4882a593Smuzhiyun 	const struct jx_f37_mode *mode = jx_f37->cur_mode;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	mutex_lock(&jx_f37->mutex);
929*4882a593Smuzhiyun 	fi->interval = mode->max_fps;
930*4882a593Smuzhiyun 	mutex_unlock(&jx_f37->mutex);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	return 0;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
jx_f37_g_mbus_config(struct v4l2_subdev * sd,struct v4l2_mbus_config * config)935*4882a593Smuzhiyun static int jx_f37_g_mbus_config(struct v4l2_subdev *sd,
936*4882a593Smuzhiyun 				struct v4l2_mbus_config *config)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = to_jx_f37(sd);
939*4882a593Smuzhiyun 	const struct jx_f37_mode *mode = jx_f37->cur_mode;
940*4882a593Smuzhiyun 	u32 val = 0;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	if (mode->hdr_mode == NO_HDR)
943*4882a593Smuzhiyun 		val = 1 << (JX_F37_LANES - 1) |
944*4882a593Smuzhiyun 		      V4L2_MBUS_CSI2_CHANNEL_0 |
945*4882a593Smuzhiyun 		      V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
946*4882a593Smuzhiyun 	else if (mode->hdr_mode == HDR_X2)
947*4882a593Smuzhiyun 		val = 1 << (JX_F37_LANES - 1) |
948*4882a593Smuzhiyun 		      V4L2_MBUS_CSI2_CHANNEL_0 |
949*4882a593Smuzhiyun 		      V4L2_MBUS_CSI2_CONTINUOUS_CLOCK |
950*4882a593Smuzhiyun 		      V4L2_MBUS_CSI2_CHANNEL_1;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	config->type = V4L2_MBUS_CSI2;
953*4882a593Smuzhiyun 	config->flags = val;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	return 0;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun 
__jx_f37_start_stream(struct jx_f37 * jx_f37)958*4882a593Smuzhiyun static int __jx_f37_start_stream(struct jx_f37 *jx_f37)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	int ret;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	ret = jx_f37_write_array(jx_f37->client, jx_f37->cur_mode->reg_list);
963*4882a593Smuzhiyun 	if (ret)
964*4882a593Smuzhiyun 		return ret;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	/* In case these controls are set before streaming */
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	mutex_unlock(&jx_f37->mutex);
969*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_setup(&jx_f37->ctrl_handler);
970*4882a593Smuzhiyun 	mutex_lock(&jx_f37->mutex);
971*4882a593Smuzhiyun 	if (ret)
972*4882a593Smuzhiyun 		return ret;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	if (jx_f37->has_init_exp && jx_f37->cur_mode->hdr_mode != NO_HDR) {
975*4882a593Smuzhiyun 		ret = jx_f37_ioctl(&jx_f37->subdev, PREISP_CMD_SET_HDRAE_EXP,
976*4882a593Smuzhiyun 				   &jx_f37->init_hdrae_exp);
977*4882a593Smuzhiyun 		if (ret) {
978*4882a593Smuzhiyun 			dev_err(&jx_f37->client->dev,
979*4882a593Smuzhiyun 				"init exp fail in hdr mode\n");
980*4882a593Smuzhiyun 			return ret;
981*4882a593Smuzhiyun 		}
982*4882a593Smuzhiyun 		jx_f37->has_init_exp = false;
983*4882a593Smuzhiyun 	}
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	return 0;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
__jx_f37_stop_stream(struct jx_f37 * jx_f37)988*4882a593Smuzhiyun static int __jx_f37_stop_stream(struct jx_f37 *jx_f37)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun 	int ret;
991*4882a593Smuzhiyun 	u8 val;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	ret = jx_f37_read_reg(jx_f37->client, JX_F37_REG_CTRL_MODE, &val);
994*4882a593Smuzhiyun 	if (ret) {
995*4882a593Smuzhiyun 		dev_err(&jx_f37->client->dev, "%s: read reg failed, %d\n",
996*4882a593Smuzhiyun 			__func__, ret);
997*4882a593Smuzhiyun 		return ret;
998*4882a593Smuzhiyun 	}
999*4882a593Smuzhiyun 	return jx_f37_write_reg(jx_f37->client, JX_F37_REG_CTRL_MODE,
1000*4882a593Smuzhiyun 				val | JX_F37_MODE_SLEEP_MODE);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun 
jx_f37_s_stream(struct v4l2_subdev * sd,int on)1003*4882a593Smuzhiyun static int jx_f37_s_stream(struct v4l2_subdev *sd, int on)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = to_jx_f37(sd);
1006*4882a593Smuzhiyun 	struct i2c_client *client = jx_f37->client;
1007*4882a593Smuzhiyun 	int ret = 0;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	mutex_lock(&jx_f37->mutex);
1010*4882a593Smuzhiyun 	on = !!on;
1011*4882a593Smuzhiyun 	if (on == jx_f37->streaming)
1012*4882a593Smuzhiyun 		goto unlock_and_return;
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	if (on) {
1015*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
1016*4882a593Smuzhiyun 		if (ret < 0) {
1017*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
1018*4882a593Smuzhiyun 			goto unlock_and_return;
1019*4882a593Smuzhiyun 		}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 		ret = __jx_f37_start_stream(jx_f37);
1022*4882a593Smuzhiyun 		if (ret) {
1023*4882a593Smuzhiyun 			v4l2_err(sd, "start stream failed while write regs\n");
1024*4882a593Smuzhiyun 			pm_runtime_put(&client->dev);
1025*4882a593Smuzhiyun 			goto unlock_and_return;
1026*4882a593Smuzhiyun 		}
1027*4882a593Smuzhiyun 		dev_info(&client->dev, "hdr_mode %d\n", jx_f37->cur_mode->hdr_mode);
1028*4882a593Smuzhiyun 	} else {
1029*4882a593Smuzhiyun 		__jx_f37_stop_stream(jx_f37);
1030*4882a593Smuzhiyun 		pm_runtime_put(&client->dev);
1031*4882a593Smuzhiyun 	}
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	jx_f37->streaming = on;
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun unlock_and_return:
1036*4882a593Smuzhiyun 	mutex_unlock(&jx_f37->mutex);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	return ret;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun 
jx_f37_s_power(struct v4l2_subdev * sd,int on)1041*4882a593Smuzhiyun static int jx_f37_s_power(struct v4l2_subdev *sd, int on)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = to_jx_f37(sd);
1044*4882a593Smuzhiyun 	struct i2c_client *client = jx_f37->client;
1045*4882a593Smuzhiyun 	int ret = 0;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	mutex_lock(&jx_f37->mutex);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	/* If the power state is not modified - no work to do. */
1050*4882a593Smuzhiyun 	if (jx_f37->power_on == !!on)
1051*4882a593Smuzhiyun 		goto unlock_and_return;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	if (on) {
1054*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
1055*4882a593Smuzhiyun 		if (ret < 0) {
1056*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
1057*4882a593Smuzhiyun 			goto unlock_and_return;
1058*4882a593Smuzhiyun 		}
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 		/*
1061*4882a593Smuzhiyun 		 * Enter sleep state to make sure not mipi output
1062*4882a593Smuzhiyun 		 * during rkisp init.
1063*4882a593Smuzhiyun 		 */
1064*4882a593Smuzhiyun 		__jx_f37_stop_stream(jx_f37);
1065*4882a593Smuzhiyun 		jx_f37->power_on = true;
1066*4882a593Smuzhiyun 	} else {
1067*4882a593Smuzhiyun 		pm_runtime_put(&client->dev);
1068*4882a593Smuzhiyun 		jx_f37->power_on = false;
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun unlock_and_return:
1072*4882a593Smuzhiyun 	mutex_unlock(&jx_f37->mutex);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	return ret;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun 
__jx_f37_power_on(struct jx_f37 * jx_f37)1077*4882a593Smuzhiyun static int __jx_f37_power_on(struct jx_f37 *jx_f37)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun 	int ret;
1080*4882a593Smuzhiyun 	u32 delay_us;
1081*4882a593Smuzhiyun 	struct device *dev = &jx_f37->client->dev;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	ret = clk_set_rate(jx_f37->xvclk, JX_F37_XVCLK_FREQ);
1084*4882a593Smuzhiyun 	if (ret < 0) {
1085*4882a593Smuzhiyun 		dev_err(dev, "Failed to set xvclk rate (24MHz)\n");
1086*4882a593Smuzhiyun 		return ret;
1087*4882a593Smuzhiyun 	}
1088*4882a593Smuzhiyun 	if (clk_get_rate(jx_f37->xvclk) != JX_F37_XVCLK_FREQ)
1089*4882a593Smuzhiyun 		dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
1090*4882a593Smuzhiyun 	ret = clk_prepare_enable(jx_f37->xvclk);
1091*4882a593Smuzhiyun 	if (ret < 0) {
1092*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable xvclk\n");
1093*4882a593Smuzhiyun 		return ret;
1094*4882a593Smuzhiyun 	}
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	if (!IS_ERR(jx_f37->reset_gpio))
1097*4882a593Smuzhiyun 		gpiod_set_value_cansleep(jx_f37->reset_gpio, 1);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	ret = regulator_bulk_enable(JX_F37_NUM_SUPPLIES, jx_f37->supplies);
1100*4882a593Smuzhiyun 	if (ret < 0) {
1101*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable regulators\n");
1102*4882a593Smuzhiyun 		goto disable_clk;
1103*4882a593Smuzhiyun 	}
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	/* According to datasheet, at least 10ms for reset duration */
1106*4882a593Smuzhiyun 	usleep_range(10 * 1000, 15 * 1000);
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	if (!IS_ERR(jx_f37->reset_gpio))
1109*4882a593Smuzhiyun 		gpiod_set_value_cansleep(jx_f37->reset_gpio, 0);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	if (!IS_ERR(jx_f37->pwdn_gpio))
1112*4882a593Smuzhiyun 		gpiod_set_value_cansleep(jx_f37->pwdn_gpio, 0);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	/* 8192 cycles prior to first SCCB transaction */
1115*4882a593Smuzhiyun 	delay_us = jx_f37_cal_delay(8192);
1116*4882a593Smuzhiyun 	usleep_range(delay_us, delay_us * 2);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	return 0;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun disable_clk:
1121*4882a593Smuzhiyun 	clk_disable_unprepare(jx_f37->xvclk);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	return ret;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun 
__jx_f37_power_off(struct jx_f37 * jx_f37)1126*4882a593Smuzhiyun static void __jx_f37_power_off(struct jx_f37 *jx_f37)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun 	if (!IS_ERR(jx_f37->pwdn_gpio))
1129*4882a593Smuzhiyun 		gpiod_set_value_cansleep(jx_f37->pwdn_gpio, 1);
1130*4882a593Smuzhiyun 	clk_disable_unprepare(jx_f37->xvclk);
1131*4882a593Smuzhiyun 	if (!IS_ERR(jx_f37->reset_gpio))
1132*4882a593Smuzhiyun 		gpiod_set_value_cansleep(jx_f37->reset_gpio, 1);
1133*4882a593Smuzhiyun 	regulator_bulk_disable(JX_F37_NUM_SUPPLIES, jx_f37->supplies);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun 
jx_f37_runtime_resume(struct device * dev)1136*4882a593Smuzhiyun static int jx_f37_runtime_resume(struct device *dev)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
1139*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
1140*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = to_jx_f37(sd);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	return __jx_f37_power_on(jx_f37);
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun 
jx_f37_runtime_suspend(struct device * dev)1145*4882a593Smuzhiyun static int jx_f37_runtime_suspend(struct device *dev)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
1148*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
1149*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = to_jx_f37(sd);
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	__jx_f37_power_off(jx_f37);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	return 0;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
jx_f37_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1157*4882a593Smuzhiyun static int jx_f37_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = to_jx_f37(sd);
1160*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *try_fmt =
1161*4882a593Smuzhiyun 				v4l2_subdev_get_try_format(sd, fh->pad, 0);
1162*4882a593Smuzhiyun 	const struct jx_f37_mode *def_mode = &supported_modes[0];
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	mutex_lock(&jx_f37->mutex);
1165*4882a593Smuzhiyun 	/* Initialize try_fmt */
1166*4882a593Smuzhiyun 	try_fmt->width = def_mode->width;
1167*4882a593Smuzhiyun 	try_fmt->height = def_mode->height;
1168*4882a593Smuzhiyun 	try_fmt->code = MEDIA_BUS_FMT_SBGGR10_1X10;
1169*4882a593Smuzhiyun 	try_fmt->field = V4L2_FIELD_NONE;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	mutex_unlock(&jx_f37->mutex);
1172*4882a593Smuzhiyun 	/* No crop or compose */
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	return 0;
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun #endif
1177*4882a593Smuzhiyun 
jx_f37_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)1178*4882a593Smuzhiyun static int jx_f37_enum_frame_interval(struct v4l2_subdev *sd,
1179*4882a593Smuzhiyun 				       struct v4l2_subdev_pad_config *cfg,
1180*4882a593Smuzhiyun 				       struct v4l2_subdev_frame_interval_enum *fie)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun 	if (fie->index >= ARRAY_SIZE(supported_modes))
1183*4882a593Smuzhiyun 		return -EINVAL;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	fie->code = MEDIA_BUS_FMT_SBGGR10_1X10;
1186*4882a593Smuzhiyun 	fie->width = supported_modes[fie->index].width;
1187*4882a593Smuzhiyun 	fie->height = supported_modes[fie->index].height;
1188*4882a593Smuzhiyun 	fie->interval = supported_modes[fie->index].max_fps;
1189*4882a593Smuzhiyun 	fie->reserved[0] = supported_modes[fie->index].hdr_mode;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	return 0;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun static const struct dev_pm_ops jx_f37_pm_ops = {
1195*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(jx_f37_runtime_suspend,
1196*4882a593Smuzhiyun 			   jx_f37_runtime_resume, NULL)
1197*4882a593Smuzhiyun };
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1200*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops jx_f37_internal_ops = {
1201*4882a593Smuzhiyun 	.open = jx_f37_open,
1202*4882a593Smuzhiyun };
1203*4882a593Smuzhiyun #endif
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops jx_f37_core_ops = {
1206*4882a593Smuzhiyun 	.s_power = jx_f37_s_power,
1207*4882a593Smuzhiyun 	.ioctl = jx_f37_ioctl,
1208*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
1209*4882a593Smuzhiyun 	.compat_ioctl32 = jx_f37_compat_ioctl32,
1210*4882a593Smuzhiyun #endif
1211*4882a593Smuzhiyun };
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops jx_f37_video_ops = {
1214*4882a593Smuzhiyun 	.s_stream = jx_f37_s_stream,
1215*4882a593Smuzhiyun 	.g_frame_interval = jx_f37_g_frame_interval,
1216*4882a593Smuzhiyun 	.g_mbus_config = jx_f37_g_mbus_config,
1217*4882a593Smuzhiyun };
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops jx_f37_pad_ops = {
1220*4882a593Smuzhiyun 	.enum_mbus_code = jx_f37_enum_mbus_code,
1221*4882a593Smuzhiyun 	.enum_frame_size = jx_f37_enum_frame_sizes,
1222*4882a593Smuzhiyun 	.enum_frame_interval = jx_f37_enum_frame_interval,
1223*4882a593Smuzhiyun 	.get_fmt = jx_f37_get_fmt,
1224*4882a593Smuzhiyun 	.set_fmt = jx_f37_set_fmt,
1225*4882a593Smuzhiyun };
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun static const struct v4l2_subdev_ops jx_f37_subdev_ops = {
1228*4882a593Smuzhiyun 	.core	= &jx_f37_core_ops,
1229*4882a593Smuzhiyun 	.video	= &jx_f37_video_ops,
1230*4882a593Smuzhiyun 	.pad	= &jx_f37_pad_ops,
1231*4882a593Smuzhiyun };
1232*4882a593Smuzhiyun 
jx_f37_set_ctrl(struct v4l2_ctrl * ctrl)1233*4882a593Smuzhiyun static int jx_f37_set_ctrl(struct v4l2_ctrl *ctrl)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = container_of(ctrl->handler,
1236*4882a593Smuzhiyun 					     struct jx_f37, ctrl_handler);
1237*4882a593Smuzhiyun 	struct i2c_client *client = jx_f37->client;
1238*4882a593Smuzhiyun 	s64 max;
1239*4882a593Smuzhiyun 	u8 val = 0;
1240*4882a593Smuzhiyun 	int ret = 0;
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	/* Propagate change of current control to all related controls */
1243*4882a593Smuzhiyun 	switch (ctrl->id) {
1244*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
1245*4882a593Smuzhiyun 		/* Update max exposure while meeting expected vblanking */
1246*4882a593Smuzhiyun 		max = jx_f37->cur_mode->height + ctrl->val;
1247*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(jx_f37->exposure,
1248*4882a593Smuzhiyun 					 jx_f37->exposure->minimum, max,
1249*4882a593Smuzhiyun 					 jx_f37->exposure->step,
1250*4882a593Smuzhiyun 					 jx_f37->exposure->default_value);
1251*4882a593Smuzhiyun 		break;
1252*4882a593Smuzhiyun 	}
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	if (!pm_runtime_get_if_in_use(&client->dev))
1255*4882a593Smuzhiyun 		return 0;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	switch (ctrl->id) {
1258*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE:
1259*4882a593Smuzhiyun 		dev_dbg(&client->dev, "set expo: val: %d\n", ctrl->val);
1260*4882a593Smuzhiyun 		/* 4 least significant bits of expsoure are fractional part */
1261*4882a593Smuzhiyun 		ret = jx_f37_write_reg(jx_f37->client,
1262*4882a593Smuzhiyun 				JX_F37_LONG_EXPO_HIGH_REG,
1263*4882a593Smuzhiyun 				JX_F37_FETCH_HIGH_BYTE_EXP(ctrl->val));
1264*4882a593Smuzhiyun 		ret |= jx_f37_write_reg(jx_f37->client,
1265*4882a593Smuzhiyun 				JX_F37_LONG_EXPO_LOW_REG,
1266*4882a593Smuzhiyun 				JX_F37_FETCH_LOW_BYTE_EXP(ctrl->val));
1267*4882a593Smuzhiyun 		break;
1268*4882a593Smuzhiyun 	case V4L2_CID_ANALOGUE_GAIN:
1269*4882a593Smuzhiyun 		dev_dbg(&client->dev, "set a-gain: val: %d\n", ctrl->val);
1270*4882a593Smuzhiyun 		ret |= jx_f37_write_reg(jx_f37->client,
1271*4882a593Smuzhiyun 			JX_F37_LONG_GAIN_REG, ctrl->val);
1272*4882a593Smuzhiyun 		break;
1273*4882a593Smuzhiyun 	case V4L2_CID_DIGITAL_GAIN:
1274*4882a593Smuzhiyun 		break;
1275*4882a593Smuzhiyun 	case V4L2_CID_HFLIP:
1276*4882a593Smuzhiyun 		ret = jx_f37_read_reg(jx_f37->client, JX_F37_FLIP_MIRROR_REG,
1277*4882a593Smuzhiyun 				       &val);
1278*4882a593Smuzhiyun 		if (ctrl->val)
1279*4882a593Smuzhiyun 			val |= BIT(5);
1280*4882a593Smuzhiyun 		else
1281*4882a593Smuzhiyun 			val &= ~BIT(5);
1282*4882a593Smuzhiyun 		ret |= jx_f37_write_reg(jx_f37->client, JX_F37_FLIP_MIRROR_REG,
1283*4882a593Smuzhiyun 					val);
1284*4882a593Smuzhiyun 		break;
1285*4882a593Smuzhiyun 	case V4L2_CID_VFLIP:
1286*4882a593Smuzhiyun 		ret = jx_f37_read_reg(jx_f37->client, JX_F37_FLIP_MIRROR_REG,
1287*4882a593Smuzhiyun 				       &val);
1288*4882a593Smuzhiyun 		if (ctrl->val)
1289*4882a593Smuzhiyun 			val |= BIT(4);
1290*4882a593Smuzhiyun 		else
1291*4882a593Smuzhiyun 			val &= ~BIT(4);
1292*4882a593Smuzhiyun 		ret |= jx_f37_write_reg(jx_f37->client, JX_F37_FLIP_MIRROR_REG,
1293*4882a593Smuzhiyun 					val);
1294*4882a593Smuzhiyun 		break;
1295*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
1296*4882a593Smuzhiyun 		dev_dbg(&client->dev, "set vblank: val: %d\n", ctrl->val);
1297*4882a593Smuzhiyun 		ret |= jx_f37_write_reg(jx_f37->client, JX_F37_REG_HIGH_VTS,
1298*4882a593Smuzhiyun 			JX_F37_FETCH_HIGH_BYTE_VTS((ctrl->val + jx_f37->cur_mode->height)));
1299*4882a593Smuzhiyun 		ret |= jx_f37_write_reg(jx_f37->client, JX_F37_REG_LOW_VTS,
1300*4882a593Smuzhiyun 			JX_F37_FETCH_LOW_BYTE_VTS((ctrl->val + jx_f37->cur_mode->height)));
1301*4882a593Smuzhiyun 		break;
1302*4882a593Smuzhiyun 	default:
1303*4882a593Smuzhiyun 		dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1304*4882a593Smuzhiyun 			 __func__, ctrl->id, ctrl->val);
1305*4882a593Smuzhiyun 		break;
1306*4882a593Smuzhiyun 	}
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	pm_runtime_put(&client->dev);
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	return ret;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun static const struct v4l2_ctrl_ops jx_f37_ctrl_ops = {
1314*4882a593Smuzhiyun 	.s_ctrl = jx_f37_set_ctrl,
1315*4882a593Smuzhiyun };
1316*4882a593Smuzhiyun 
jx_f37_initialize_controls(struct jx_f37 * jx_f37)1317*4882a593Smuzhiyun static int jx_f37_initialize_controls(struct jx_f37 *jx_f37)
1318*4882a593Smuzhiyun {
1319*4882a593Smuzhiyun 	const struct jx_f37_mode *mode;
1320*4882a593Smuzhiyun 	struct v4l2_ctrl_handler *handler;
1321*4882a593Smuzhiyun 	struct v4l2_ctrl *ctrl;
1322*4882a593Smuzhiyun 	s64 exposure_max, vblank_def;
1323*4882a593Smuzhiyun 	u32 h_blank;
1324*4882a593Smuzhiyun 	int ret;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	handler = &jx_f37->ctrl_handler;
1327*4882a593Smuzhiyun 	mode = jx_f37->cur_mode;
1328*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_init(handler, 8);
1329*4882a593Smuzhiyun 	if (ret)
1330*4882a593Smuzhiyun 		return ret;
1331*4882a593Smuzhiyun 	handler->lock = &jx_f37->mutex;
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	ctrl = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
1334*4882a593Smuzhiyun 				      0, 0, link_freq_menu_items);
1335*4882a593Smuzhiyun 	if (ctrl)
1336*4882a593Smuzhiyun 		ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
1339*4882a593Smuzhiyun 			  0, JX_F37_PIXEL_RATE, 1, JX_F37_PIXEL_RATE);
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	h_blank = mode->hts_def - mode->width;
1342*4882a593Smuzhiyun 	jx_f37->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1343*4882a593Smuzhiyun 				h_blank, h_blank, 1, h_blank);
1344*4882a593Smuzhiyun 	if (jx_f37->hblank)
1345*4882a593Smuzhiyun 		jx_f37->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	vblank_def = mode->vts_def - mode->height;
1348*4882a593Smuzhiyun 	jx_f37->vblank = v4l2_ctrl_new_std(handler, &jx_f37_ctrl_ops,
1349*4882a593Smuzhiyun 				V4L2_CID_VBLANK, vblank_def,
1350*4882a593Smuzhiyun 				JX_F37_VTS_MAX - mode->height,
1351*4882a593Smuzhiyun 				1, vblank_def);
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	exposure_max = mode->vts_def;
1354*4882a593Smuzhiyun 	jx_f37->exposure = v4l2_ctrl_new_std(handler, &jx_f37_ctrl_ops,
1355*4882a593Smuzhiyun 				V4L2_CID_EXPOSURE, JX_F37_EXPOSURE_MIN,
1356*4882a593Smuzhiyun 				exposure_max, JX_F37_EXPOSURE_STEP,
1357*4882a593Smuzhiyun 				mode->exp_def);
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	jx_f37->anal_gain = v4l2_ctrl_new_std(handler, &jx_f37_ctrl_ops,
1360*4882a593Smuzhiyun 				V4L2_CID_ANALOGUE_GAIN, ANALOG_GAIN_MIN,
1361*4882a593Smuzhiyun 				ANALOG_GAIN_MAX, ANALOG_GAIN_STEP,
1362*4882a593Smuzhiyun 				ANALOG_GAIN_DEFAULT);
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	v4l2_ctrl_new_std(handler, &jx_f37_ctrl_ops,
1365*4882a593Smuzhiyun 			  V4L2_CID_HFLIP, 0, 1, 1, 0);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	v4l2_ctrl_new_std(handler, &jx_f37_ctrl_ops,
1368*4882a593Smuzhiyun 			  V4L2_CID_VFLIP, 0, 1, 1, 0);
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	if (handler->error) {
1371*4882a593Smuzhiyun 		ret = handler->error;
1372*4882a593Smuzhiyun 		dev_err(&jx_f37->client->dev,
1373*4882a593Smuzhiyun 			"Failed to init controls(%d)\n", ret);
1374*4882a593Smuzhiyun 		goto err_free_handler;
1375*4882a593Smuzhiyun 	}
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	jx_f37->subdev.ctrl_handler = handler;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	return 0;
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun err_free_handler:
1382*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(handler);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	return ret;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun 
jx_f37_check_sensor_id(struct jx_f37 * jx_f37,struct i2c_client * client)1387*4882a593Smuzhiyun static int jx_f37_check_sensor_id(struct jx_f37 *jx_f37,
1388*4882a593Smuzhiyun 				  struct i2c_client *client)
1389*4882a593Smuzhiyun {
1390*4882a593Smuzhiyun 	struct device *dev = &jx_f37->client->dev;
1391*4882a593Smuzhiyun 	u8 id_h = 0;
1392*4882a593Smuzhiyun 	u8 id_l = 0;
1393*4882a593Smuzhiyun 	int ret;
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	ret = jx_f37_read_reg(client, JX_F37_PIDH_ADDR, &id_h);
1396*4882a593Smuzhiyun 	ret |= jx_f37_read_reg(client, JX_F37_PIDL_ADDR, &id_l);
1397*4882a593Smuzhiyun 	if (id_h != CHIP_ID_H && id_l != CHIP_ID_L) {
1398*4882a593Smuzhiyun 		dev_err(dev, "Wrong camera sensor id(0x%02x%02x)\n",
1399*4882a593Smuzhiyun 			id_h, id_l);
1400*4882a593Smuzhiyun 		return -EINVAL;
1401*4882a593Smuzhiyun 	}
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	dev_info(dev, "Detected jx_f37 (0x%02x%02x) sensor\n",
1404*4882a593Smuzhiyun 		id_h, id_l);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	return ret;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun 
jx_f37_configure_regulators(struct jx_f37 * jx_f37)1409*4882a593Smuzhiyun static int jx_f37_configure_regulators(struct jx_f37 *jx_f37)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun 	unsigned int i;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	for (i = 0; i < JX_F37_NUM_SUPPLIES; i++)
1414*4882a593Smuzhiyun 		jx_f37->supplies[i].supply = jx_f37_supply_names[i];
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	return devm_regulator_bulk_get(&jx_f37->client->dev,
1417*4882a593Smuzhiyun 				       JX_F37_NUM_SUPPLIES,
1418*4882a593Smuzhiyun 				       jx_f37->supplies);
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun 
jx_f37_probe(struct i2c_client * client,const struct i2c_device_id * id)1421*4882a593Smuzhiyun static int jx_f37_probe(struct i2c_client *client,
1422*4882a593Smuzhiyun 			const struct i2c_device_id *id)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun 	struct device *dev = &client->dev;
1425*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
1426*4882a593Smuzhiyun 	struct jx_f37 *jx_f37;
1427*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
1428*4882a593Smuzhiyun 	char facing[2];
1429*4882a593Smuzhiyun 	u32 hdr_mode;
1430*4882a593Smuzhiyun 	int ret;
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	dev_info(dev, "driver version: %02x.%02x.%02x",
1433*4882a593Smuzhiyun 		DRIVER_VERSION >> 16,
1434*4882a593Smuzhiyun 		(DRIVER_VERSION & 0xff00) >> 8,
1435*4882a593Smuzhiyun 		DRIVER_VERSION & 0x00ff);
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	jx_f37 = devm_kzalloc(dev, sizeof(*jx_f37), GFP_KERNEL);
1438*4882a593Smuzhiyun 	if (!jx_f37)
1439*4882a593Smuzhiyun 		return -ENOMEM;
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1442*4882a593Smuzhiyun 				   &jx_f37->module_index);
1443*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1444*4882a593Smuzhiyun 				       &jx_f37->module_facing);
1445*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1446*4882a593Smuzhiyun 				       &jx_f37->module_name);
1447*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1448*4882a593Smuzhiyun 				       &jx_f37->len_name);
1449*4882a593Smuzhiyun 	if (ret) {
1450*4882a593Smuzhiyun 		dev_err(dev, "could not get module information!\n");
1451*4882a593Smuzhiyun 		return -EINVAL;
1452*4882a593Smuzhiyun 	}
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	jx_f37->client = client;
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	ret = of_property_read_u32(node, OF_CAMERA_HDR_MODE, &hdr_mode);
1457*4882a593Smuzhiyun 	if (ret || (jx_f37_set_hdr_mode_locked(jx_f37, hdr_mode))) {
1458*4882a593Smuzhiyun 		jx_f37->cur_mode = &supported_modes[0];
1459*4882a593Smuzhiyun 		dev_warn(dev, "Bad dts hdr_mode value! Use default mode\n");
1460*4882a593Smuzhiyun 	}
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	jx_f37->xvclk = devm_clk_get(dev, "xvclk");
1463*4882a593Smuzhiyun 	if (IS_ERR(jx_f37->xvclk)) {
1464*4882a593Smuzhiyun 		dev_err(dev, "Failed to get xvclk\n");
1465*4882a593Smuzhiyun 		return -EINVAL;
1466*4882a593Smuzhiyun 	}
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	jx_f37->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
1469*4882a593Smuzhiyun 	if (IS_ERR(jx_f37->reset_gpio))
1470*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get reset-gpios\n");
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	jx_f37->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
1473*4882a593Smuzhiyun 	if (IS_ERR(jx_f37->pwdn_gpio))
1474*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get pwdn-gpios\n");
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	ret = jx_f37_configure_regulators(jx_f37);
1477*4882a593Smuzhiyun 	if (ret) {
1478*4882a593Smuzhiyun 		dev_err(dev, "Failed to get power regulators\n");
1479*4882a593Smuzhiyun 		return ret;
1480*4882a593Smuzhiyun 	}
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	mutex_init(&jx_f37->mutex);
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	sd = &jx_f37->subdev;
1485*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(sd, client, &jx_f37_subdev_ops);
1486*4882a593Smuzhiyun 	ret = jx_f37_initialize_controls(jx_f37);
1487*4882a593Smuzhiyun 	if (ret)
1488*4882a593Smuzhiyun 		goto err_destroy_mutex;
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	ret = __jx_f37_power_on(jx_f37);
1491*4882a593Smuzhiyun 	if (ret)
1492*4882a593Smuzhiyun 		goto err_free_handler;
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	ret = jx_f37_check_sensor_id(jx_f37, client);
1495*4882a593Smuzhiyun 	if (ret)
1496*4882a593Smuzhiyun 		goto err_power_off;
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1499*4882a593Smuzhiyun 	sd->internal_ops = &jx_f37_internal_ops;
1500*4882a593Smuzhiyun 	sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1501*4882a593Smuzhiyun 		     V4L2_SUBDEV_FL_HAS_EVENTS;
1502*4882a593Smuzhiyun #endif
1503*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1504*4882a593Smuzhiyun 	jx_f37->pad.flags = MEDIA_PAD_FL_SOURCE;
1505*4882a593Smuzhiyun 	sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1506*4882a593Smuzhiyun 	ret = media_entity_pads_init(&sd->entity, 1, &jx_f37->pad);
1507*4882a593Smuzhiyun 	if (ret < 0)
1508*4882a593Smuzhiyun 		goto err_power_off;
1509*4882a593Smuzhiyun #endif
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	memset(facing, 0, sizeof(facing));
1512*4882a593Smuzhiyun 	if (strcmp(jx_f37->module_facing, "back") == 0)
1513*4882a593Smuzhiyun 		facing[0] = 'b';
1514*4882a593Smuzhiyun 	else
1515*4882a593Smuzhiyun 		facing[0] = 'f';
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1518*4882a593Smuzhiyun 		 jx_f37->module_index, facing,
1519*4882a593Smuzhiyun 		 JX_F37_NAME, dev_name(sd->dev));
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev_sensor_common(sd);
1522*4882a593Smuzhiyun 	if (ret) {
1523*4882a593Smuzhiyun 		dev_err(dev, "v4l2 async register subdev failed\n");
1524*4882a593Smuzhiyun 		goto err_clean_entity;
1525*4882a593Smuzhiyun 	}
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
1528*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1529*4882a593Smuzhiyun 	pm_runtime_idle(dev);
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun #ifdef USED_SYS_DEBUG
1532*4882a593Smuzhiyun 	add_sysfs_interfaces(dev);
1533*4882a593Smuzhiyun #endif
1534*4882a593Smuzhiyun 	dev_info(dev, "probe successful\n");
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	return 0;
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun err_clean_entity:
1539*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1540*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
1541*4882a593Smuzhiyun #endif
1542*4882a593Smuzhiyun err_power_off:
1543*4882a593Smuzhiyun 	__jx_f37_power_off(jx_f37);
1544*4882a593Smuzhiyun err_free_handler:
1545*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&jx_f37->ctrl_handler);
1546*4882a593Smuzhiyun err_destroy_mutex:
1547*4882a593Smuzhiyun 	mutex_destroy(&jx_f37->mutex);
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	dev_err(dev, "probe failed\n");
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	return ret;
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun 
jx_f37_remove(struct i2c_client * client)1554*4882a593Smuzhiyun static int jx_f37_remove(struct i2c_client *client)
1555*4882a593Smuzhiyun {
1556*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
1557*4882a593Smuzhiyun 	struct jx_f37 *jx_f37 = to_jx_f37(sd);
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(sd);
1560*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1561*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
1562*4882a593Smuzhiyun #endif
1563*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&jx_f37->ctrl_handler);
1564*4882a593Smuzhiyun 	mutex_destroy(&jx_f37->mutex);
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	pm_runtime_disable(&client->dev);
1567*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&client->dev))
1568*4882a593Smuzhiyun 		__jx_f37_power_off(jx_f37);
1569*4882a593Smuzhiyun 	pm_runtime_set_suspended(&client->dev);
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	return 0;
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1575*4882a593Smuzhiyun static const struct of_device_id jx_f37_of_match[] = {
1576*4882a593Smuzhiyun 	{ .compatible = "soi,jx_f37" },
1577*4882a593Smuzhiyun 	{},
1578*4882a593Smuzhiyun };
1579*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, jx_f37_of_match);
1580*4882a593Smuzhiyun #endif
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun static const struct i2c_device_id jx_f37_match_id[] = {
1583*4882a593Smuzhiyun 	{ "soi,jx_f37", 0 },
1584*4882a593Smuzhiyun 	{ },
1585*4882a593Smuzhiyun };
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun static struct i2c_driver jx_f37_i2c_driver = {
1588*4882a593Smuzhiyun 	.driver = {
1589*4882a593Smuzhiyun 		.name = JX_F37_NAME,
1590*4882a593Smuzhiyun 		.pm = &jx_f37_pm_ops,
1591*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(jx_f37_of_match),
1592*4882a593Smuzhiyun 	},
1593*4882a593Smuzhiyun 	.probe		= &jx_f37_probe,
1594*4882a593Smuzhiyun 	.remove		= &jx_f37_remove,
1595*4882a593Smuzhiyun 	.id_table	= jx_f37_match_id,
1596*4882a593Smuzhiyun };
1597*4882a593Smuzhiyun 
sensor_mod_init(void)1598*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun 	return i2c_add_driver(&jx_f37_i2c_driver);
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun 
sensor_mod_exit(void)1603*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun 	i2c_del_driver(&jx_f37_i2c_driver);
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1609*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun MODULE_DESCRIPTION("SOI jx_f37 sensor driver");
1612*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1613