xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/imx464.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * IMX464 driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2020 Fuzhou Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * V0.0X01.0X00 first version
8*4882a593Smuzhiyun  * V0.0X01.0X01 add conversion gain control
9*4882a593Smuzhiyun  * V0.0X01.0X02 add debug interface for conversion gain control
10*4882a593Smuzhiyun  * V0.0X01.0X03 support enum sensor fmt
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/pm_runtime.h>
20*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
21*4882a593Smuzhiyun #include <linux/sysfs.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/version.h>
24*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
25*4882a593Smuzhiyun #include <media/media-entity.h>
26*4882a593Smuzhiyun #include <media/v4l2-async.h>
27*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
28*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
29*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
30*4882a593Smuzhiyun #include <media/v4l2-mediabus.h>
31*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
32*4882a593Smuzhiyun #include <linux/rk-preisp.h>
33*4882a593Smuzhiyun #include <linux/of_graph.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define DRIVER_VERSION			KERNEL_VERSION(0, 0x01, 0x03)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
38*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN		V4L2_CID_GAIN
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define MIPI_FREQ_360M			360000000
42*4882a593Smuzhiyun #define MIPI_FREQ_445M			445600000
43*4882a593Smuzhiyun #define MIPI_FREQ_594M			594000000
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define OF_CAMERA_HDR_MODE		"rockchip,camera-hdr-mode"
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* pixel rate = link frequency * 2 * lanes / BITS_PER_SAMPLE */
48*4882a593Smuzhiyun #define IMX464_10BIT_HDR2_PIXEL_RATE	(MIPI_FREQ_594M * 2 / 10 * 4)
49*4882a593Smuzhiyun #define IMX464_XVCLK_FREQ_37M		37125000
50*4882a593Smuzhiyun #define IMX464_XVCLK_FREQ_24M		24000000
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define CHIP_ID				0x06
53*4882a593Smuzhiyun #define IMX464_REG_CHIP_ID		0x3057
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define IMX464_REG_CTRL_MODE		0x3000
56*4882a593Smuzhiyun #define IMX464_MODE_SW_STANDBY		BIT(0)
57*4882a593Smuzhiyun #define IMX464_MODE_STREAMING		0x0
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define IMX464_REG_MARSTER_MODE		0x3002
60*4882a593Smuzhiyun #define IMX464_MODE_STOP		BIT(0)
61*4882a593Smuzhiyun #define IMX464_MODE_START		0x0
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define IMX464_GAIN_SWITCH_REG		0x3019
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define IMX464_LF_GAIN_REG_H		0x30E9
66*4882a593Smuzhiyun #define IMX464_LF_GAIN_REG_L		0x30E8
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define IMX464_SF1_GAIN_REG_H		0x30EB
69*4882a593Smuzhiyun #define IMX464_SF1_GAIN_REG_L		0x30EA
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define IMX464_SF2_GAIN_REG_H		0x30ED
72*4882a593Smuzhiyun #define IMX464_SF2_GAIN_REG_L		0x30EC
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define IMX464_LF_EXPO_REG_H		0x305A
75*4882a593Smuzhiyun #define IMX464_LF_EXPO_REG_M		0x3059
76*4882a593Smuzhiyun #define IMX464_LF_EXPO_REG_L		0x3058
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define IMX464_SF1_EXPO_REG_H		0x305E
79*4882a593Smuzhiyun #define IMX464_SF1_EXPO_REG_M		0x305D
80*4882a593Smuzhiyun #define IMX464_SF1_EXPO_REG_L		0x305C
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define IMX464_SF2_EXPO_REG_H		0x3062
83*4882a593Smuzhiyun #define IMX464_SF2_EXPO_REG_M		0x3061
84*4882a593Smuzhiyun #define IMX464_SF2_EXPO_REG_L		0x3060
85*4882a593Smuzhiyun #define IMX464_RHS1_DEFAULT		0x06d
86*4882a593Smuzhiyun #define IMX464_RHS1_X3_DEFAULT		0x0a3
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define IMX464_RHS1_REG_H		0x306a
89*4882a593Smuzhiyun #define IMX464_RHS1_REG_M		0x3069
90*4882a593Smuzhiyun #define IMX464_RHS1_REG_L		0x3068
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define IMX464_RHS2_REG_H		0x306E
93*4882a593Smuzhiyun #define IMX464_RHS2_REG_M		0x306D
94*4882a593Smuzhiyun #define IMX464_RHS2_REG_L		0x306C
95*4882a593Smuzhiyun #define IMX464_RHS2_X3_DEFAULT		0x0ce
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define	IMX464_EXPOSURE_MIN		2
99*4882a593Smuzhiyun #define	IMX464_EXPOSURE_STEP		1
100*4882a593Smuzhiyun #define IMX464_VTS_MAX			0x7fff
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define IMX464_GAIN_MIN			0x00
103*4882a593Smuzhiyun #define IMX464_GAIN_MAX			0xee
104*4882a593Smuzhiyun #define IMX464_GAIN_STEP		1
105*4882a593Smuzhiyun #define IMX464_GAIN_DEFAULT		0x00
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define IMX464_FETCH_GAIN_H(VAL)	(((VAL) >> 8) & 0x07)
108*4882a593Smuzhiyun #define IMX464_FETCH_GAIN_L(VAL)	((VAL) & 0xFF)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define IMX464_FETCH_EXP_H(VAL)		(((VAL) >> 16) & 0x0F)
111*4882a593Smuzhiyun #define IMX464_FETCH_EXP_M(VAL)		(((VAL) >> 8) & 0xFF)
112*4882a593Smuzhiyun #define IMX464_FETCH_EXP_L(VAL)		((VAL) & 0xFF)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define IMX464_FETCH_RHS1_H(VAL)	(((VAL) >> 16) & 0x0F)
115*4882a593Smuzhiyun #define IMX464_FETCH_RHS1_M(VAL)	(((VAL) >> 8) & 0xFF)
116*4882a593Smuzhiyun #define IMX464_FETCH_RHS1_L(VAL)	((VAL) & 0xFF)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define IMX464_FETCH_VTS_H(VAL)		(((VAL) >> 16) & 0x0F)
119*4882a593Smuzhiyun #define IMX464_FETCH_VTS_M(VAL)		(((VAL) >> 8) & 0xFF)
120*4882a593Smuzhiyun #define IMX464_FETCH_VTS_L(VAL)		((VAL) & 0xFF)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define IMX464_GROUP_HOLD_REG		0x3001
123*4882a593Smuzhiyun #define IMX464_GROUP_HOLD_START		0x01
124*4882a593Smuzhiyun #define IMX464_GROUP_HOLD_END		0x00
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define IMX464_VTS_REG_L		0x3030
127*4882a593Smuzhiyun #define IMX464_VTS_REG_M		0x3031
128*4882a593Smuzhiyun #define IMX464_VTS_REG_H		0x3032
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define REG_NULL			0xFFFF
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define IMX464_REG_VALUE_08BIT		1
133*4882a593Smuzhiyun #define IMX464_REG_VALUE_16BIT		2
134*4882a593Smuzhiyun #define IMX464_REG_VALUE_24BIT		3
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define IMX464_BITS_PER_SAMPLE		10
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define IMX464_VREVERSE_REG	0x304f
139*4882a593Smuzhiyun #define IMX464_HREVERSE_REG	0x304e
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define BRL				1558
142*4882a593Smuzhiyun #define RHS1_MAX			((BRL * 2 - 1) / 4 * 4 + 1) // <3*BRL=2*1558 && 6n+1
143*4882a593Smuzhiyun #define SHR1_MIN			9u
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* Readout timing setting of SEF1(DOL3): RHS1 < 3 * BRL and should be 6n + 1 */
146*4882a593Smuzhiyun #define RHS1_MAX_X3			((BRL * 3 - 1) / 6 * 6 + 1)
147*4882a593Smuzhiyun #define SHR1_MIN_X3			13u
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define USED_SYS_DEBUG
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT	"rockchip,camera_default"
152*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP	"rockchip,camera_sleep"
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define IMX464_NAME			"imx464"
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static const char * const IMX464_supply_names[] = {
157*4882a593Smuzhiyun 	"avdd",		/* Analog power */
158*4882a593Smuzhiyun 	"dovdd",	/* Digital I/O power */
159*4882a593Smuzhiyun 	"dvdd",		/* Digital core power */
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define IMX464_NUM_SUPPLIES ARRAY_SIZE(IMX464_supply_names)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun struct regval {
165*4882a593Smuzhiyun 	u16 addr;
166*4882a593Smuzhiyun 	u8 val;
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun struct IMX464_mode {
170*4882a593Smuzhiyun 	u32 bus_fmt;
171*4882a593Smuzhiyun 	u32 width;
172*4882a593Smuzhiyun 	u32 height;
173*4882a593Smuzhiyun 	struct v4l2_fract max_fps;
174*4882a593Smuzhiyun 	u32 hts_def;
175*4882a593Smuzhiyun 	u32 vts_def;
176*4882a593Smuzhiyun 	u32 exp_def;
177*4882a593Smuzhiyun 	u32 mipi_freq_idx;
178*4882a593Smuzhiyun 	u32 mclk;
179*4882a593Smuzhiyun 	u32 bpp;
180*4882a593Smuzhiyun 	const struct regval *reg_list;
181*4882a593Smuzhiyun 	u32 hdr_mode;
182*4882a593Smuzhiyun 	u32 vc[PAD_MAX];
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun struct IMX464 {
186*4882a593Smuzhiyun 	struct i2c_client	*client;
187*4882a593Smuzhiyun 	struct clk		*xvclk;
188*4882a593Smuzhiyun 	struct gpio_desc	*reset_gpio;
189*4882a593Smuzhiyun 	struct gpio_desc	*pwdn_gpio;
190*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[IMX464_NUM_SUPPLIES];
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	struct pinctrl		*pinctrl;
193*4882a593Smuzhiyun 	struct pinctrl_state	*pins_default;
194*4882a593Smuzhiyun 	struct pinctrl_state	*pins_sleep;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	struct v4l2_subdev	subdev;
197*4882a593Smuzhiyun 	struct media_pad	pad;
198*4882a593Smuzhiyun 	struct v4l2_ctrl_handler ctrl_handler;
199*4882a593Smuzhiyun 	struct v4l2_ctrl	*exposure;
200*4882a593Smuzhiyun 	struct v4l2_ctrl	*anal_a_gain;
201*4882a593Smuzhiyun 	struct v4l2_ctrl	*digi_gain;
202*4882a593Smuzhiyun 	struct v4l2_ctrl	*hblank;
203*4882a593Smuzhiyun 	struct v4l2_ctrl	*vblank;
204*4882a593Smuzhiyun 	struct v4l2_ctrl	*pixel_rate;
205*4882a593Smuzhiyun 	struct v4l2_ctrl	*link_freq;
206*4882a593Smuzhiyun 	struct mutex		mutex;
207*4882a593Smuzhiyun 	struct v4l2_fwnode_endpoint bus_cfg;
208*4882a593Smuzhiyun 	bool			streaming;
209*4882a593Smuzhiyun 	bool			power_on;
210*4882a593Smuzhiyun 	bool			has_init_exp;
211*4882a593Smuzhiyun 	const struct IMX464_mode *support_modes;
212*4882a593Smuzhiyun 	const struct IMX464_mode *cur_mode;
213*4882a593Smuzhiyun 	u32			module_index;
214*4882a593Smuzhiyun 	u32			cfg_num;
215*4882a593Smuzhiyun 	u32			cur_vts;
216*4882a593Smuzhiyun 	u32			cur_mclk;
217*4882a593Smuzhiyun 	const char		*module_facing;
218*4882a593Smuzhiyun 	const char		*module_name;
219*4882a593Smuzhiyun 	const char		*len_name;
220*4882a593Smuzhiyun 	enum rkmodule_sync_mode	sync_mode;
221*4882a593Smuzhiyun 	struct preisp_hdrae_exp_s init_hdrae_exp;
222*4882a593Smuzhiyun 	bool			isHCG;
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define to_IMX464(sd) container_of(sd, struct IMX464, subdev)
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun  * Xclk 37.125Mhz
229*4882a593Smuzhiyun  */
230*4882a593Smuzhiyun static const struct regval IMX464_global_regs[] = {
231*4882a593Smuzhiyun 	{REG_NULL, 0x00},
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static __maybe_unused const struct regval IMX464_linear_10bit_2688x1520_2lane_37m_regs[] = {
235*4882a593Smuzhiyun 	{0x3000, 0x01},
236*4882a593Smuzhiyun 	{0x3002, 0x01},
237*4882a593Smuzhiyun 	{0x300C, 0x5B},
238*4882a593Smuzhiyun 	{0x300D, 0x40},
239*4882a593Smuzhiyun 	{0x3034, 0xDC},
240*4882a593Smuzhiyun 	{0x3035, 0x05},
241*4882a593Smuzhiyun 	{0x3050, 0x00},
242*4882a593Smuzhiyun 	{0x3058, 0x83},
243*4882a593Smuzhiyun 	{0x3059, 0x04},
244*4882a593Smuzhiyun 	{0x30BE, 0x5E},
245*4882a593Smuzhiyun 	{0x30E8, 0x14},
246*4882a593Smuzhiyun 	{0x3110, 0x02},
247*4882a593Smuzhiyun 	{0x314C, 0xC0},
248*4882a593Smuzhiyun 	{0x315A, 0x06},
249*4882a593Smuzhiyun 	{0x316A, 0x7E},
250*4882a593Smuzhiyun 	{0x319D, 0x00},
251*4882a593Smuzhiyun 	{0x319E, 0x02},
252*4882a593Smuzhiyun 	{0x31A1, 0x00},
253*4882a593Smuzhiyun 	{0x3288, 0x22},
254*4882a593Smuzhiyun 	{0x328A, 0x02},
255*4882a593Smuzhiyun 	{0x328C, 0xA2},
256*4882a593Smuzhiyun 	{0x328E, 0x22},
257*4882a593Smuzhiyun 	{0x3415, 0x27},
258*4882a593Smuzhiyun 	{0x3418, 0x27},
259*4882a593Smuzhiyun 	{0x3428, 0xFE},
260*4882a593Smuzhiyun 	{0x349E, 0x6A},
261*4882a593Smuzhiyun 	{0x34A2, 0x9A},
262*4882a593Smuzhiyun 	{0x34A4, 0x8A},
263*4882a593Smuzhiyun 	{0x34A6, 0x8E},
264*4882a593Smuzhiyun 	{0x34AA, 0xD8},
265*4882a593Smuzhiyun 	{0x35BC, 0x00},
266*4882a593Smuzhiyun 	{0x35BE, 0xFF},
267*4882a593Smuzhiyun 	{0x35CC, 0x1B},
268*4882a593Smuzhiyun 	{0x35CD, 0x00},
269*4882a593Smuzhiyun 	{0x35CE, 0x2A},
270*4882a593Smuzhiyun 	{0x35CF, 0x00},
271*4882a593Smuzhiyun 	{0x35DC, 0x07},
272*4882a593Smuzhiyun 	{0x35DE, 0x1A},
273*4882a593Smuzhiyun 	{0x35DF, 0x00},
274*4882a593Smuzhiyun 	{0x35E4, 0x2B},
275*4882a593Smuzhiyun 	{0x35E5, 0x00},
276*4882a593Smuzhiyun 	{0x35E6, 0x07},
277*4882a593Smuzhiyun 	{0x35E7, 0x01},
278*4882a593Smuzhiyun 	{0x3648, 0x01},
279*4882a593Smuzhiyun 	{0x3678, 0x01},
280*4882a593Smuzhiyun 	{0x367C, 0x69},
281*4882a593Smuzhiyun 	{0x367E, 0x69},
282*4882a593Smuzhiyun 	{0x3680, 0x69},
283*4882a593Smuzhiyun 	{0x3682, 0x69},
284*4882a593Smuzhiyun 	{0x3718, 0x1C},
285*4882a593Smuzhiyun 	{0x371D, 0x05},
286*4882a593Smuzhiyun 	{0x375D, 0x11},
287*4882a593Smuzhiyun 	{0x375E, 0x43},
288*4882a593Smuzhiyun 	{0x375F, 0x76},
289*4882a593Smuzhiyun 	{0x3760, 0x07},
290*4882a593Smuzhiyun 	{0x3768, 0x1B},
291*4882a593Smuzhiyun 	{0x3769, 0x1B},
292*4882a593Smuzhiyun 	{0x376A, 0x1A},
293*4882a593Smuzhiyun 	{0x376B, 0x19},
294*4882a593Smuzhiyun 	{0x376C, 0x17},
295*4882a593Smuzhiyun 	{0x376D, 0x0F},
296*4882a593Smuzhiyun 	{0x376E, 0x0B},
297*4882a593Smuzhiyun 	{0x376F, 0x0B},
298*4882a593Smuzhiyun 	{0x3770, 0x0B},
299*4882a593Smuzhiyun 	{0x3776, 0x89},
300*4882a593Smuzhiyun 	{0x3777, 0x00},
301*4882a593Smuzhiyun 	{0x3778, 0xCA},
302*4882a593Smuzhiyun 	{0x3779, 0x00},
303*4882a593Smuzhiyun 	{0x377A, 0x45},
304*4882a593Smuzhiyun 	{0x377B, 0x01},
305*4882a593Smuzhiyun 	{0x377C, 0x56},
306*4882a593Smuzhiyun 	{0x377D, 0x02},
307*4882a593Smuzhiyun 	{0x377E, 0xFE},
308*4882a593Smuzhiyun 	{0x377F, 0x03},
309*4882a593Smuzhiyun 	{0x3780, 0xFE},
310*4882a593Smuzhiyun 	{0x3781, 0x05},
311*4882a593Smuzhiyun 	{0x3782, 0xFE},
312*4882a593Smuzhiyun 	{0x3783, 0x06},
313*4882a593Smuzhiyun 	{0x3784, 0x7F},
314*4882a593Smuzhiyun 	{0x3788, 0x1F},
315*4882a593Smuzhiyun 	{0x378A, 0xCA},
316*4882a593Smuzhiyun 	{0x378B, 0x00},
317*4882a593Smuzhiyun 	{0x378C, 0x45},
318*4882a593Smuzhiyun 	{0x378D, 0x01},
319*4882a593Smuzhiyun 	{0x378E, 0x56},
320*4882a593Smuzhiyun 	{0x378F, 0x02},
321*4882a593Smuzhiyun 	{0x3790, 0xFE},
322*4882a593Smuzhiyun 	{0x3791, 0x03},
323*4882a593Smuzhiyun 	{0x3792, 0xFE},
324*4882a593Smuzhiyun 	{0x3793, 0x05},
325*4882a593Smuzhiyun 	{0x3794, 0xFE},
326*4882a593Smuzhiyun 	{0x3795, 0x06},
327*4882a593Smuzhiyun 	{0x3796, 0x7F},
328*4882a593Smuzhiyun 	{0x3798, 0xBF},
329*4882a593Smuzhiyun 	{0x3A01, 0x01},
330*4882a593Smuzhiyun 	{0x3A18, 0x7F},
331*4882a593Smuzhiyun 	{0x3A1A, 0x37},
332*4882a593Smuzhiyun 	{0x3A1C, 0x37},
333*4882a593Smuzhiyun 	{0x3A1E, 0xF7},
334*4882a593Smuzhiyun 	{0x3A1F, 0x00},
335*4882a593Smuzhiyun 	{0x3A20, 0x3F},
336*4882a593Smuzhiyun 	{0x3A22, 0x6F},
337*4882a593Smuzhiyun 	{0x3A24, 0x3F},
338*4882a593Smuzhiyun 	{0x3A26, 0x5F},
339*4882a593Smuzhiyun 	{0x3A28, 0x2F},
340*4882a593Smuzhiyun 	{REG_NULL, 0x00},
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun static __maybe_unused const struct regval IMX464_hdr_2x_10bit_2688x1520_2lane_37m_regs[] = {
344*4882a593Smuzhiyun 	{0x3000, 0x01},
345*4882a593Smuzhiyun 	{0x3002, 0x01},
346*4882a593Smuzhiyun 	{0x300C, 0x5B},
347*4882a593Smuzhiyun 	{0x300D, 0x40},
348*4882a593Smuzhiyun 	{0x3034, 0xDC},
349*4882a593Smuzhiyun 	{0x3035, 0x05},
350*4882a593Smuzhiyun 	{0x3048, 0x01},
351*4882a593Smuzhiyun 	{0x3049, 0x01},
352*4882a593Smuzhiyun 	{0x304A, 0x01},
353*4882a593Smuzhiyun 	{0x304B, 0x01},
354*4882a593Smuzhiyun 	{0x304C, 0x13},
355*4882a593Smuzhiyun 	{0x304D, 0x00},
356*4882a593Smuzhiyun 	{0x3050, 0x00},
357*4882a593Smuzhiyun 	{0x3058, 0xF4},
358*4882a593Smuzhiyun 	{0x3059, 0x0A},
359*4882a593Smuzhiyun 	{0x3068, 0x3D},
360*4882a593Smuzhiyun 	{0x30BE, 0x5E},
361*4882a593Smuzhiyun 	{0x30E8, 0x0A},
362*4882a593Smuzhiyun 	{0x3110, 0x02},
363*4882a593Smuzhiyun 	{0x314C, 0x80},//
364*4882a593Smuzhiyun 	{0x315A, 0x02},
365*4882a593Smuzhiyun 	{0x316A, 0x7E},
366*4882a593Smuzhiyun 	{0x319D, 0x00},
367*4882a593Smuzhiyun 	{0x319E, 0x01},//1188M
368*4882a593Smuzhiyun 	{0x31A1, 0x00},
369*4882a593Smuzhiyun 	{0x31D7, 0x01},
370*4882a593Smuzhiyun 	{0x3200, 0x10},
371*4882a593Smuzhiyun 	{0x3288, 0x22},
372*4882a593Smuzhiyun 	{0x328A, 0x02},
373*4882a593Smuzhiyun 	{0x328C, 0xA2},
374*4882a593Smuzhiyun 	{0x328E, 0x22},
375*4882a593Smuzhiyun 	{0x3415, 0x27},
376*4882a593Smuzhiyun 	{0x3418, 0x27},
377*4882a593Smuzhiyun 	{0x3428, 0xFE},
378*4882a593Smuzhiyun 	{0x349E, 0x6A},
379*4882a593Smuzhiyun 	{0x34A2, 0x9A},
380*4882a593Smuzhiyun 	{0x34A4, 0x8A},
381*4882a593Smuzhiyun 	{0x34A6, 0x8E},
382*4882a593Smuzhiyun 	{0x34AA, 0xD8},
383*4882a593Smuzhiyun 	{0x35BC, 0x00},
384*4882a593Smuzhiyun 	{0x35BE, 0xFF},
385*4882a593Smuzhiyun 	{0x35CC, 0x1B},
386*4882a593Smuzhiyun 	{0x35CD, 0x00},
387*4882a593Smuzhiyun 	{0x35CE, 0x2A},
388*4882a593Smuzhiyun 	{0x35CF, 0x00},
389*4882a593Smuzhiyun 	{0x35DC, 0x07},
390*4882a593Smuzhiyun 	{0x35DE, 0x1A},
391*4882a593Smuzhiyun 	{0x35DF, 0x00},
392*4882a593Smuzhiyun 	{0x35E4, 0x2B},
393*4882a593Smuzhiyun 	{0x35E5, 0x00},
394*4882a593Smuzhiyun 	{0x35E6, 0x07},
395*4882a593Smuzhiyun 	{0x35E7, 0x01},
396*4882a593Smuzhiyun 	{0x3648, 0x01},
397*4882a593Smuzhiyun 	{0x3678, 0x01},
398*4882a593Smuzhiyun 	{0x367C, 0x69},
399*4882a593Smuzhiyun 	{0x367E, 0x69},
400*4882a593Smuzhiyun 	{0x3680, 0x69},
401*4882a593Smuzhiyun 	{0x3682, 0x69},
402*4882a593Smuzhiyun 	{0x3718, 0x1C},
403*4882a593Smuzhiyun 	{0x371D, 0x05},
404*4882a593Smuzhiyun 	{0x375D, 0x11},
405*4882a593Smuzhiyun 	{0x375E, 0x43},
406*4882a593Smuzhiyun 	{0x375F, 0x76},
407*4882a593Smuzhiyun 	{0x3760, 0x07},
408*4882a593Smuzhiyun 	{0x3768, 0x1B},
409*4882a593Smuzhiyun 	{0x3769, 0x1B},
410*4882a593Smuzhiyun 	{0x376A, 0x1A},
411*4882a593Smuzhiyun 	{0x376B, 0x19},
412*4882a593Smuzhiyun 	{0x376C, 0x17},
413*4882a593Smuzhiyun 	{0x376D, 0x0F},
414*4882a593Smuzhiyun 	{0x376E, 0x0B},
415*4882a593Smuzhiyun 	{0x376F, 0x0B},
416*4882a593Smuzhiyun 	{0x3770, 0x0B},
417*4882a593Smuzhiyun 	{0x3776, 0x89},
418*4882a593Smuzhiyun 	{0x3777, 0x00},
419*4882a593Smuzhiyun 	{0x3778, 0xCA},
420*4882a593Smuzhiyun 	{0x3779, 0x00},
421*4882a593Smuzhiyun 	{0x377A, 0x45},
422*4882a593Smuzhiyun 	{0x377B, 0x01},
423*4882a593Smuzhiyun 	{0x377C, 0x56},
424*4882a593Smuzhiyun 	{0x377D, 0x02},
425*4882a593Smuzhiyun 	{0x377E, 0xFE},
426*4882a593Smuzhiyun 	{0x377F, 0x03},
427*4882a593Smuzhiyun 	{0x3780, 0xFE},
428*4882a593Smuzhiyun 	{0x3781, 0x05},
429*4882a593Smuzhiyun 	{0x3782, 0xFE},
430*4882a593Smuzhiyun 	{0x3783, 0x06},
431*4882a593Smuzhiyun 	{0x3784, 0x7F},
432*4882a593Smuzhiyun 	{0x3788, 0x1F},
433*4882a593Smuzhiyun 	{0x378A, 0xCA},
434*4882a593Smuzhiyun 	{0x378B, 0x00},
435*4882a593Smuzhiyun 	{0x378C, 0x45},
436*4882a593Smuzhiyun 	{0x378D, 0x01},
437*4882a593Smuzhiyun 	{0x378E, 0x56},
438*4882a593Smuzhiyun 	{0x378F, 0x02},
439*4882a593Smuzhiyun 	{0x3790, 0xFE},
440*4882a593Smuzhiyun 	{0x3791, 0x03},
441*4882a593Smuzhiyun 	{0x3792, 0xFE},
442*4882a593Smuzhiyun 	{0x3793, 0x05},
443*4882a593Smuzhiyun 	{0x3794, 0xFE},
444*4882a593Smuzhiyun 	{0x3795, 0x06},
445*4882a593Smuzhiyun 	{0x3796, 0x7F},
446*4882a593Smuzhiyun 	{0x3798, 0xBF},
447*4882a593Smuzhiyun 	{0x3A01, 0x01},
448*4882a593Smuzhiyun 	{0x3A18, 0x8F},
449*4882a593Smuzhiyun 	{0x3A1A, 0x4F},
450*4882a593Smuzhiyun 	{0x3A1C, 0x47},
451*4882a593Smuzhiyun 	{0x3A1E, 0x37},
452*4882a593Smuzhiyun 	{0x3A1F, 0x01},
453*4882a593Smuzhiyun 	{0x3A20, 0x4F},
454*4882a593Smuzhiyun 	{0x3A22, 0x87},
455*4882a593Smuzhiyun 	{0x3A24, 0x4F},
456*4882a593Smuzhiyun 	{0x3A26, 0x7F},
457*4882a593Smuzhiyun 	{0x3A28, 0x3F},
458*4882a593Smuzhiyun 	{REG_NULL, 0x00},
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun static const struct regval IMX464_linear_10bit_2688x1520_2lane_regs[] = {
462*4882a593Smuzhiyun 	{0x3000, 0x01},
463*4882a593Smuzhiyun 	{0x3002, 0x01},
464*4882a593Smuzhiyun 	{0x300C, 0x3b},
465*4882a593Smuzhiyun 	{0x300D, 0x2a},
466*4882a593Smuzhiyun 	{0x3034, 0xDC},
467*4882a593Smuzhiyun 	{0x3035, 0x05},
468*4882a593Smuzhiyun 	{0x3048, 0x00},
469*4882a593Smuzhiyun 	{0x3049, 0x00},
470*4882a593Smuzhiyun 	{0x304A, 0x03},
471*4882a593Smuzhiyun 	{0x304B, 0x02},
472*4882a593Smuzhiyun 	{0x304C, 0x14},
473*4882a593Smuzhiyun 	{0x304D, 0x03},
474*4882a593Smuzhiyun 	{0x3050, 0x00},
475*4882a593Smuzhiyun 	{0x3058, 0x83},
476*4882a593Smuzhiyun 	{0x3059, 0x04},
477*4882a593Smuzhiyun 	{0x3068, 0xc9},
478*4882a593Smuzhiyun 	{0x30BE, 0x5E},
479*4882a593Smuzhiyun 	{0x30E8, 0x14},
480*4882a593Smuzhiyun 	{0x3110, 0x02},
481*4882a593Smuzhiyun 	{0x314C, 0x29},
482*4882a593Smuzhiyun 	{0x314D, 0x01},
483*4882a593Smuzhiyun 	{0x315A, 0x06},
484*4882a593Smuzhiyun 	{0x3168, 0xA0},
485*4882a593Smuzhiyun 	{0x316A, 0x7E},
486*4882a593Smuzhiyun 	{0x319D, 0x00},
487*4882a593Smuzhiyun 	{0x319E, 0x02},
488*4882a593Smuzhiyun 	{0x31A1, 0x00},
489*4882a593Smuzhiyun 	{0x31D7, 0x00},
490*4882a593Smuzhiyun 	{0x3200, 0x11},
491*4882a593Smuzhiyun 	{0x3288, 0x22},
492*4882a593Smuzhiyun 	{0x328A, 0x02},
493*4882a593Smuzhiyun 	{0x328C, 0xA2},
494*4882a593Smuzhiyun 	{0x328E, 0x22},
495*4882a593Smuzhiyun 	{0x3415, 0x27},
496*4882a593Smuzhiyun 	{0x3418, 0x27},
497*4882a593Smuzhiyun 	{0x3428, 0xFE},
498*4882a593Smuzhiyun 	{0x349E, 0x6A},
499*4882a593Smuzhiyun 	{0x34A2, 0x9A},
500*4882a593Smuzhiyun 	{0x34A4, 0x8A},
501*4882a593Smuzhiyun 	{0x34A6, 0x8E},
502*4882a593Smuzhiyun 	{0x34AA, 0xD8},
503*4882a593Smuzhiyun 	{0x35BC, 0x00},
504*4882a593Smuzhiyun 	{0x35BE, 0xFF},
505*4882a593Smuzhiyun 	{0x35CC, 0x1B},
506*4882a593Smuzhiyun 	{0x35CD, 0x00},
507*4882a593Smuzhiyun 	{0x35CE, 0x2A},
508*4882a593Smuzhiyun 	{0x35CF, 0x00},
509*4882a593Smuzhiyun 	{0x35DC, 0x07},
510*4882a593Smuzhiyun 	{0x35DE, 0x1A},
511*4882a593Smuzhiyun 	{0x35DF, 0x00},
512*4882a593Smuzhiyun 	{0x35E4, 0x2B},
513*4882a593Smuzhiyun 	{0x35E5, 0x00},
514*4882a593Smuzhiyun 	{0x35E6, 0x07},
515*4882a593Smuzhiyun 	{0x35E7, 0x01},
516*4882a593Smuzhiyun 	{0x3648, 0x01},
517*4882a593Smuzhiyun 	{0x3678, 0x01},
518*4882a593Smuzhiyun 	{0x367C, 0x69},
519*4882a593Smuzhiyun 	{0x367E, 0x69},
520*4882a593Smuzhiyun 	{0x3680, 0x69},
521*4882a593Smuzhiyun 	{0x3682, 0x69},
522*4882a593Smuzhiyun 	{0x3718, 0x1C},
523*4882a593Smuzhiyun 	{0x371D, 0x05},
524*4882a593Smuzhiyun 	{0x375D, 0x11},
525*4882a593Smuzhiyun 	{0x375E, 0x43},
526*4882a593Smuzhiyun 	{0x375F, 0x76},
527*4882a593Smuzhiyun 	{0x3760, 0x07},
528*4882a593Smuzhiyun 	{0x3768, 0x1B},
529*4882a593Smuzhiyun 	{0x3769, 0x1B},
530*4882a593Smuzhiyun 	{0x376A, 0x1A},
531*4882a593Smuzhiyun 	{0x376B, 0x19},
532*4882a593Smuzhiyun 	{0x376C, 0x17},
533*4882a593Smuzhiyun 	{0x376D, 0x0F},
534*4882a593Smuzhiyun 	{0x376E, 0x0B},
535*4882a593Smuzhiyun 	{0x376F, 0x0B},
536*4882a593Smuzhiyun 	{0x3770, 0x0B},
537*4882a593Smuzhiyun 	{0x3776, 0x89},
538*4882a593Smuzhiyun 	{0x3777, 0x00},
539*4882a593Smuzhiyun 	{0x3778, 0xCA},
540*4882a593Smuzhiyun 	{0x3779, 0x00},
541*4882a593Smuzhiyun 	{0x377A, 0x45},
542*4882a593Smuzhiyun 	{0x377B, 0x01},
543*4882a593Smuzhiyun 	{0x377C, 0x56},
544*4882a593Smuzhiyun 	{0x377D, 0x02},
545*4882a593Smuzhiyun 	{0x377E, 0xFE},
546*4882a593Smuzhiyun 	{0x377F, 0x03},
547*4882a593Smuzhiyun 	{0x3780, 0xFE},
548*4882a593Smuzhiyun 	{0x3781, 0x05},
549*4882a593Smuzhiyun 	{0x3782, 0xFE},
550*4882a593Smuzhiyun 	{0x3783, 0x06},
551*4882a593Smuzhiyun 	{0x3784, 0x7F},
552*4882a593Smuzhiyun 	{0x3788, 0x1F},
553*4882a593Smuzhiyun 	{0x378A, 0xCA},
554*4882a593Smuzhiyun 	{0x378B, 0x00},
555*4882a593Smuzhiyun 	{0x378C, 0x45},
556*4882a593Smuzhiyun 	{0x378D, 0x01},
557*4882a593Smuzhiyun 	{0x378E, 0x56},
558*4882a593Smuzhiyun 	{0x378F, 0x02},
559*4882a593Smuzhiyun 	{0x3790, 0xFE},
560*4882a593Smuzhiyun 	{0x3791, 0x03},
561*4882a593Smuzhiyun 	{0x3792, 0xFE},
562*4882a593Smuzhiyun 	{0x3793, 0x05},
563*4882a593Smuzhiyun 	{0x3794, 0xFE},
564*4882a593Smuzhiyun 	{0x3795, 0x06},
565*4882a593Smuzhiyun 	{0x3796, 0x7F},
566*4882a593Smuzhiyun 	{0x3798, 0xBF},
567*4882a593Smuzhiyun 	{0x3A01, 0x01},
568*4882a593Smuzhiyun 	{0x3A18, 0x7F},
569*4882a593Smuzhiyun 	{0x3A1A, 0x37},
570*4882a593Smuzhiyun 	{0x3A1C, 0x37},
571*4882a593Smuzhiyun 	{0x3A1E, 0xF7},
572*4882a593Smuzhiyun 	{0x3A1F, 0x00},
573*4882a593Smuzhiyun 	{0x3A20, 0x3F},
574*4882a593Smuzhiyun 	{0x3A22, 0x6F},
575*4882a593Smuzhiyun 	{0x3A24, 0x3F},
576*4882a593Smuzhiyun 	{0x3A26, 0x5F},
577*4882a593Smuzhiyun 	{0x3A28, 0x2F},
578*4882a593Smuzhiyun 	{REG_NULL, 0x00},
579*4882a593Smuzhiyun };
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun static const struct regval IMX464_hdr_2x_10bit_2688x1520_2lane_regs[] = {
582*4882a593Smuzhiyun 	{0x3000, 0x01},
583*4882a593Smuzhiyun 	{0x3002, 0x01},
584*4882a593Smuzhiyun 	{0x300C, 0x3B},
585*4882a593Smuzhiyun 	{0x300D, 0x2A},
586*4882a593Smuzhiyun 	{0x3034, 0xDC},
587*4882a593Smuzhiyun 	{0x3035, 0x05},
588*4882a593Smuzhiyun 	{0x3048, 0x01},
589*4882a593Smuzhiyun 	{0x3049, 0x01},
590*4882a593Smuzhiyun 	{0x304A, 0x04},
591*4882a593Smuzhiyun 	{0x304B, 0x04},
592*4882a593Smuzhiyun 	{0x304C, 0x13},
593*4882a593Smuzhiyun 	{0x304D, 0x00},
594*4882a593Smuzhiyun 	{0x3050, 0x00},
595*4882a593Smuzhiyun 	{0x3058, 0xF4},
596*4882a593Smuzhiyun 	{0x3059, 0x0A},
597*4882a593Smuzhiyun 	{0x3068, 0x3D},
598*4882a593Smuzhiyun 	{0x30BE, 0x5E},
599*4882a593Smuzhiyun 	{0x30E8, 0x14},
600*4882a593Smuzhiyun 	{0x3110, 0x02},
601*4882a593Smuzhiyun 	{0x314C, 0x29},//
602*4882a593Smuzhiyun 	{0x314D, 0x01},//
603*4882a593Smuzhiyun 	{0x315A, 0x06},
604*4882a593Smuzhiyun 	{0x3168, 0xA0},
605*4882a593Smuzhiyun 	{0x316A, 0x7E},
606*4882a593Smuzhiyun 	{0x319D, 0x00},
607*4882a593Smuzhiyun 	{0x319E, 0x02},//1188M
608*4882a593Smuzhiyun 	{0x31A1, 0x00},
609*4882a593Smuzhiyun 	{0x31D7, 0x01},
610*4882a593Smuzhiyun 	{0x3200, 0x10},
611*4882a593Smuzhiyun 	{0x3288, 0x22},
612*4882a593Smuzhiyun 	{0x328A, 0x02},
613*4882a593Smuzhiyun 	{0x328C, 0xA2},
614*4882a593Smuzhiyun 	{0x328E, 0x22},
615*4882a593Smuzhiyun 	{0x3415, 0x27},
616*4882a593Smuzhiyun 	{0x3418, 0x27},
617*4882a593Smuzhiyun 	{0x3428, 0xFE},
618*4882a593Smuzhiyun 	{0x349E, 0x6A},
619*4882a593Smuzhiyun 	{0x34A2, 0x9A},
620*4882a593Smuzhiyun 	{0x34A4, 0x8A},
621*4882a593Smuzhiyun 	{0x34A6, 0x8E},
622*4882a593Smuzhiyun 	{0x34AA, 0xD8},
623*4882a593Smuzhiyun 	{0x35BC, 0x00},
624*4882a593Smuzhiyun 	{0x35BE, 0xFF},
625*4882a593Smuzhiyun 	{0x35CC, 0x1B},
626*4882a593Smuzhiyun 	{0x35CD, 0x00},
627*4882a593Smuzhiyun 	{0x35CE, 0x2A},
628*4882a593Smuzhiyun 	{0x35CF, 0x00},
629*4882a593Smuzhiyun 	{0x35DC, 0x07},
630*4882a593Smuzhiyun 	{0x35DE, 0x1A},
631*4882a593Smuzhiyun 	{0x35DF, 0x00},
632*4882a593Smuzhiyun 	{0x35E4, 0x2B},
633*4882a593Smuzhiyun 	{0x35E5, 0x00},
634*4882a593Smuzhiyun 	{0x35E6, 0x07},
635*4882a593Smuzhiyun 	{0x35E7, 0x01},
636*4882a593Smuzhiyun 	{0x3648, 0x01},
637*4882a593Smuzhiyun 	{0x3678, 0x01},
638*4882a593Smuzhiyun 	{0x367C, 0x69},
639*4882a593Smuzhiyun 	{0x367E, 0x69},
640*4882a593Smuzhiyun 	{0x3680, 0x69},
641*4882a593Smuzhiyun 	{0x3682, 0x69},
642*4882a593Smuzhiyun 	{0x3718, 0x1C},
643*4882a593Smuzhiyun 	{0x371D, 0x05},
644*4882a593Smuzhiyun 	{0x375D, 0x11},
645*4882a593Smuzhiyun 	{0x375E, 0x43},
646*4882a593Smuzhiyun 	{0x375F, 0x76},
647*4882a593Smuzhiyun 	{0x3760, 0x07},
648*4882a593Smuzhiyun 	{0x3768, 0x1B},
649*4882a593Smuzhiyun 	{0x3769, 0x1B},
650*4882a593Smuzhiyun 	{0x376A, 0x1A},
651*4882a593Smuzhiyun 	{0x376B, 0x19},
652*4882a593Smuzhiyun 	{0x376C, 0x17},
653*4882a593Smuzhiyun 	{0x376D, 0x0F},
654*4882a593Smuzhiyun 	{0x376E, 0x0B},
655*4882a593Smuzhiyun 	{0x376F, 0x0B},
656*4882a593Smuzhiyun 	{0x3770, 0x0B},
657*4882a593Smuzhiyun 	{0x3776, 0x89},
658*4882a593Smuzhiyun 	{0x3777, 0x00},
659*4882a593Smuzhiyun 	{0x3778, 0xCA},
660*4882a593Smuzhiyun 	{0x3779, 0x00},
661*4882a593Smuzhiyun 	{0x377A, 0x45},
662*4882a593Smuzhiyun 	{0x377B, 0x01},
663*4882a593Smuzhiyun 	{0x377C, 0x56},
664*4882a593Smuzhiyun 	{0x377D, 0x02},
665*4882a593Smuzhiyun 	{0x377E, 0xFE},
666*4882a593Smuzhiyun 	{0x377F, 0x03},
667*4882a593Smuzhiyun 	{0x3780, 0xFE},
668*4882a593Smuzhiyun 	{0x3781, 0x05},
669*4882a593Smuzhiyun 	{0x3782, 0xFE},
670*4882a593Smuzhiyun 	{0x3783, 0x06},
671*4882a593Smuzhiyun 	{0x3784, 0x7F},
672*4882a593Smuzhiyun 	{0x3788, 0x1F},
673*4882a593Smuzhiyun 	{0x378A, 0xCA},
674*4882a593Smuzhiyun 	{0x378B, 0x00},
675*4882a593Smuzhiyun 	{0x378C, 0x45},
676*4882a593Smuzhiyun 	{0x378D, 0x01},
677*4882a593Smuzhiyun 	{0x378E, 0x56},
678*4882a593Smuzhiyun 	{0x378F, 0x02},
679*4882a593Smuzhiyun 	{0x3790, 0xFE},
680*4882a593Smuzhiyun 	{0x3791, 0x03},
681*4882a593Smuzhiyun 	{0x3792, 0xFE},
682*4882a593Smuzhiyun 	{0x3793, 0x05},
683*4882a593Smuzhiyun 	{0x3794, 0xFE},
684*4882a593Smuzhiyun 	{0x3795, 0x06},
685*4882a593Smuzhiyun 	{0x3796, 0x7F},
686*4882a593Smuzhiyun 	{0x3798, 0xBF},
687*4882a593Smuzhiyun 	{0x3A01, 0x01},
688*4882a593Smuzhiyun 	{0x3A18, 0x7F},
689*4882a593Smuzhiyun 	{0x3A1A, 0x37},
690*4882a593Smuzhiyun 	{0x3A1C, 0x37},
691*4882a593Smuzhiyun 	{0x3A1E, 0xF7},
692*4882a593Smuzhiyun 	{0x3A1F, 0x00},
693*4882a593Smuzhiyun 	{0x3A20, 0x3F},
694*4882a593Smuzhiyun 	{0x3A22, 0x6F},
695*4882a593Smuzhiyun 	{0x3A24, 0x3F},
696*4882a593Smuzhiyun 	{0x3A26, 0x5F},
697*4882a593Smuzhiyun 	{0x3A28, 0x2F},
698*4882a593Smuzhiyun 	{REG_NULL, 0x00},
699*4882a593Smuzhiyun };
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun static const struct regval IMX464_linear_10bit_2688x1520_regs[] = {
702*4882a593Smuzhiyun 	{0x3000, 0x01},
703*4882a593Smuzhiyun 	{0x3002, 0x01},
704*4882a593Smuzhiyun 	{0x300C, 0x5B},
705*4882a593Smuzhiyun 	{0x300D, 0x40},
706*4882a593Smuzhiyun 	{0x3030, 0xE4},
707*4882a593Smuzhiyun 	{0x3031, 0x0C},
708*4882a593Smuzhiyun 	{0x3034, 0xee},
709*4882a593Smuzhiyun 	{0x3035, 0x02},
710*4882a593Smuzhiyun 	{0x3048, 0x00},
711*4882a593Smuzhiyun 	{0x3049, 0x00},
712*4882a593Smuzhiyun 	{0x304A, 0x03},
713*4882a593Smuzhiyun 	{0x304B, 0x02},
714*4882a593Smuzhiyun 	{0x304C, 0x14},
715*4882a593Smuzhiyun 	{0x3050, 0x00},
716*4882a593Smuzhiyun 	{0x3058, 0x06},
717*4882a593Smuzhiyun 	{0x3059, 0x09},
718*4882a593Smuzhiyun 	{0x305C, 0x09},
719*4882a593Smuzhiyun 	{0x3060, 0x21},
720*4882a593Smuzhiyun 	{0x3061, 0x01},
721*4882a593Smuzhiyun 	{0x3068, 0xc9},
722*4882a593Smuzhiyun 	{0x306C, 0x56},
723*4882a593Smuzhiyun 	{0x306D, 0x09},
724*4882a593Smuzhiyun 	{0x30BE, 0x5E},
725*4882a593Smuzhiyun 	{0x30E8, 0x14},
726*4882a593Smuzhiyun 	{0x3110, 0x02},
727*4882a593Smuzhiyun 	{0x314C, 0xC0},
728*4882a593Smuzhiyun 	{0x315A, 0x06},
729*4882a593Smuzhiyun 	{0x316A, 0x7E},
730*4882a593Smuzhiyun 	{0x319D, 0x00},
731*4882a593Smuzhiyun 	{0x319E, 0x02},
732*4882a593Smuzhiyun 	{0x31A1, 0x00},
733*4882a593Smuzhiyun 	{0x31D7, 0x00},
734*4882a593Smuzhiyun 	{0x3200, 0x11},
735*4882a593Smuzhiyun 	{0x3288, 0x22},
736*4882a593Smuzhiyun 	{0x328A, 0x02},
737*4882a593Smuzhiyun 	{0x328C, 0xA2},
738*4882a593Smuzhiyun 	{0x328E, 0x22},
739*4882a593Smuzhiyun 	{0x3415, 0x27},
740*4882a593Smuzhiyun 	{0x3418, 0x27},
741*4882a593Smuzhiyun 	{0x3428, 0xFE},
742*4882a593Smuzhiyun 	{0x349E, 0x6A},
743*4882a593Smuzhiyun 	{0x34A2, 0x9A},
744*4882a593Smuzhiyun 	{0x34A4, 0x8A},
745*4882a593Smuzhiyun 	{0x34A6, 0x8E},
746*4882a593Smuzhiyun 	{0x34AA, 0xD8},
747*4882a593Smuzhiyun 	{0x35BC, 0x00},
748*4882a593Smuzhiyun 	{0x35BE, 0xFF},
749*4882a593Smuzhiyun 	{0x35CC, 0x1B},
750*4882a593Smuzhiyun 	{0x35CD, 0x00},
751*4882a593Smuzhiyun 	{0x35CE, 0x2A},
752*4882a593Smuzhiyun 	{0x35CF, 0x00},
753*4882a593Smuzhiyun 	{0x35DC, 0x07},
754*4882a593Smuzhiyun 	{0x35DE, 0x1A},
755*4882a593Smuzhiyun 	{0x35DF, 0x00},
756*4882a593Smuzhiyun 	{0x35E4, 0x2B},
757*4882a593Smuzhiyun 	{0x35E5, 0x00},
758*4882a593Smuzhiyun 	{0x35E6, 0x07},
759*4882a593Smuzhiyun 	{0x35E7, 0x01},
760*4882a593Smuzhiyun 	{0x3648, 0x01},
761*4882a593Smuzhiyun 	{0x3678, 0x01},
762*4882a593Smuzhiyun 	{0x367C, 0x69},
763*4882a593Smuzhiyun 	{0x367E, 0x69},
764*4882a593Smuzhiyun 	{0x3680, 0x69},
765*4882a593Smuzhiyun 	{0x3682, 0x69},
766*4882a593Smuzhiyun 	{0x3718, 0x1C},
767*4882a593Smuzhiyun 	{0x371D, 0x05},
768*4882a593Smuzhiyun 	{0x375D, 0x11},
769*4882a593Smuzhiyun 	{0x375E, 0x43},
770*4882a593Smuzhiyun 	{0x375F, 0x76},
771*4882a593Smuzhiyun 	{0x3760, 0x07},
772*4882a593Smuzhiyun 	{0x3768, 0x1B},
773*4882a593Smuzhiyun 	{0x3769, 0x1B},
774*4882a593Smuzhiyun 	{0x376A, 0x1A},
775*4882a593Smuzhiyun 	{0x376B, 0x19},
776*4882a593Smuzhiyun 	{0x376C, 0x17},
777*4882a593Smuzhiyun 	{0x376D, 0x0F},
778*4882a593Smuzhiyun 	{0x376E, 0x0B},
779*4882a593Smuzhiyun 	{0x376F, 0x0B},
780*4882a593Smuzhiyun 	{0x3770, 0x0B},
781*4882a593Smuzhiyun 	{0x3776, 0x89},
782*4882a593Smuzhiyun 	{0x3777, 0x00},
783*4882a593Smuzhiyun 	{0x3778, 0xCA},
784*4882a593Smuzhiyun 	{0x3779, 0x00},
785*4882a593Smuzhiyun 	{0x377A, 0x45},
786*4882a593Smuzhiyun 	{0x377B, 0x01},
787*4882a593Smuzhiyun 	{0x377C, 0x56},
788*4882a593Smuzhiyun 	{0x377D, 0x02},
789*4882a593Smuzhiyun 	{0x377E, 0xFE},
790*4882a593Smuzhiyun 	{0x377F, 0x03},
791*4882a593Smuzhiyun 	{0x3780, 0xFE},
792*4882a593Smuzhiyun 	{0x3781, 0x05},
793*4882a593Smuzhiyun 	{0x3782, 0xFE},
794*4882a593Smuzhiyun 	{0x3783, 0x06},
795*4882a593Smuzhiyun 	{0x3784, 0x7F},
796*4882a593Smuzhiyun 	{0x3788, 0x1F},
797*4882a593Smuzhiyun 	{0x378A, 0xCA},
798*4882a593Smuzhiyun 	{0x378B, 0x00},
799*4882a593Smuzhiyun 	{0x378C, 0x45},
800*4882a593Smuzhiyun 	{0x378D, 0x01},
801*4882a593Smuzhiyun 	{0x378E, 0x56},
802*4882a593Smuzhiyun 	{0x378F, 0x02},
803*4882a593Smuzhiyun 	{0x3790, 0xFE},
804*4882a593Smuzhiyun 	{0x3791, 0x03},
805*4882a593Smuzhiyun 	{0x3792, 0xFE},
806*4882a593Smuzhiyun 	{0x3793, 0x05},
807*4882a593Smuzhiyun 	{0x3794, 0xFE},
808*4882a593Smuzhiyun 	{0x3795, 0x06},
809*4882a593Smuzhiyun 	{0x3796, 0x7F},
810*4882a593Smuzhiyun 	{0x3798, 0xBF},
811*4882a593Smuzhiyun 	{0x3A18, 0x7F},
812*4882a593Smuzhiyun 	{0x3A1A, 0x37},
813*4882a593Smuzhiyun 	{0x3A1C, 0x37},
814*4882a593Smuzhiyun 	{0x3A1E, 0xF7},
815*4882a593Smuzhiyun 	{0x3A1F, 0x00},
816*4882a593Smuzhiyun 	{0x3A20, 0x3F},
817*4882a593Smuzhiyun 	{0x3A22, 0x6F},
818*4882a593Smuzhiyun 	{0x3A24, 0x3F},
819*4882a593Smuzhiyun 	{0x3A26, 0x5F},
820*4882a593Smuzhiyun 	{0x3A28, 0x2F},
821*4882a593Smuzhiyun 	{REG_NULL, 0x00},
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun static const struct regval IMX464_hdr_2x_10bit_2688x1520_regs[] = {
825*4882a593Smuzhiyun 	{0x3000, 0x01},
826*4882a593Smuzhiyun 	{0x3002, 0x01},
827*4882a593Smuzhiyun 	{0x300C, 0x5B},
828*4882a593Smuzhiyun 	{0x300D, 0x40},
829*4882a593Smuzhiyun 	{0x3030, 0x72},
830*4882a593Smuzhiyun 	{0x3031, 0x06},
831*4882a593Smuzhiyun 	{0x3034, 0xee},
832*4882a593Smuzhiyun 	{0x3035, 0x02},
833*4882a593Smuzhiyun 	{0x3048, 0x01},
834*4882a593Smuzhiyun 	{0x3049, 0x01},
835*4882a593Smuzhiyun 	{0x304A, 0x04},
836*4882a593Smuzhiyun 	{0x304B, 0x04},
837*4882a593Smuzhiyun 	{0x304C, 0x13},
838*4882a593Smuzhiyun 	{0x3050, 0x00},
839*4882a593Smuzhiyun 	{0x3058, 0x06},
840*4882a593Smuzhiyun 	{0x3059, 0x09},
841*4882a593Smuzhiyun 	{0x305C, 0x09},
842*4882a593Smuzhiyun 	{0x3060, 0x21},
843*4882a593Smuzhiyun 	{0x3061, 0x01},
844*4882a593Smuzhiyun 	{0x3068, 0x6D},
845*4882a593Smuzhiyun 	{0x306C, 0x56},
846*4882a593Smuzhiyun 	{0x306D, 0x09},
847*4882a593Smuzhiyun 	{0x30BE, 0x5E},
848*4882a593Smuzhiyun 	{0x30E8, 0x14},
849*4882a593Smuzhiyun 	{0x3110, 0x02},
850*4882a593Smuzhiyun 	{0x314C, 0xC0},
851*4882a593Smuzhiyun 	{0x315A, 0x06},
852*4882a593Smuzhiyun 	{0x316A, 0x7E},
853*4882a593Smuzhiyun 	{0x319D, 0x00},
854*4882a593Smuzhiyun 	{0x319E, 0x02},
855*4882a593Smuzhiyun 	{0x31A1, 0x00},
856*4882a593Smuzhiyun 	{0x31D7, 0x01},
857*4882a593Smuzhiyun 	{0x3200, 0x10},
858*4882a593Smuzhiyun 	{0x3288, 0x22},
859*4882a593Smuzhiyun 	{0x328A, 0x02},
860*4882a593Smuzhiyun 	{0x328C, 0xA2},
861*4882a593Smuzhiyun 	{0x328E, 0x22},
862*4882a593Smuzhiyun 	{0x3415, 0x27},
863*4882a593Smuzhiyun 	{0x3418, 0x27},
864*4882a593Smuzhiyun 	{0x3428, 0xFE},
865*4882a593Smuzhiyun 	{0x349E, 0x6A},
866*4882a593Smuzhiyun 	{0x34A2, 0x9A},
867*4882a593Smuzhiyun 	{0x34A4, 0x8A},
868*4882a593Smuzhiyun 	{0x34A6, 0x8E},
869*4882a593Smuzhiyun 	{0x34AA, 0xD8},
870*4882a593Smuzhiyun 	{0x35BC, 0x00},
871*4882a593Smuzhiyun 	{0x35BE, 0xFF},
872*4882a593Smuzhiyun 	{0x35CC, 0x1B},
873*4882a593Smuzhiyun 	{0x35CD, 0x00},
874*4882a593Smuzhiyun 	{0x35CE, 0x2A},
875*4882a593Smuzhiyun 	{0x35CF, 0x00},
876*4882a593Smuzhiyun 	{0x35DC, 0x07},
877*4882a593Smuzhiyun 	{0x35DE, 0x1A},
878*4882a593Smuzhiyun 	{0x35DF, 0x00},
879*4882a593Smuzhiyun 	{0x35E4, 0x2B},
880*4882a593Smuzhiyun 	{0x35E5, 0x00},
881*4882a593Smuzhiyun 	{0x35E6, 0x07},
882*4882a593Smuzhiyun 	{0x35E7, 0x01},
883*4882a593Smuzhiyun 	{0x3648, 0x01},
884*4882a593Smuzhiyun 	{0x3678, 0x01},
885*4882a593Smuzhiyun 	{0x367C, 0x69},
886*4882a593Smuzhiyun 	{0x367E, 0x69},
887*4882a593Smuzhiyun 	{0x3680, 0x69},
888*4882a593Smuzhiyun 	{0x3682, 0x69},
889*4882a593Smuzhiyun 	{0x3718, 0x1C},
890*4882a593Smuzhiyun 	{0x371D, 0x05},
891*4882a593Smuzhiyun 	{0x375D, 0x11},
892*4882a593Smuzhiyun 	{0x375E, 0x43},
893*4882a593Smuzhiyun 	{0x375F, 0x76},
894*4882a593Smuzhiyun 	{0x3760, 0x07},
895*4882a593Smuzhiyun 	{0x3768, 0x1B},
896*4882a593Smuzhiyun 	{0x3769, 0x1B},
897*4882a593Smuzhiyun 	{0x376A, 0x1A},
898*4882a593Smuzhiyun 	{0x376B, 0x19},
899*4882a593Smuzhiyun 	{0x376C, 0x17},
900*4882a593Smuzhiyun 	{0x376D, 0x0F},
901*4882a593Smuzhiyun 	{0x376E, 0x0B},
902*4882a593Smuzhiyun 	{0x376F, 0x0B},
903*4882a593Smuzhiyun 	{0x3770, 0x0B},
904*4882a593Smuzhiyun 	{0x3776, 0x89},
905*4882a593Smuzhiyun 	{0x3777, 0x00},
906*4882a593Smuzhiyun 	{0x3778, 0xCA},
907*4882a593Smuzhiyun 	{0x3779, 0x00},
908*4882a593Smuzhiyun 	{0x377A, 0x45},
909*4882a593Smuzhiyun 	{0x377B, 0x01},
910*4882a593Smuzhiyun 	{0x377C, 0x56},
911*4882a593Smuzhiyun 	{0x377D, 0x02},
912*4882a593Smuzhiyun 	{0x377E, 0xFE},
913*4882a593Smuzhiyun 	{0x377F, 0x03},
914*4882a593Smuzhiyun 	{0x3780, 0xFE},
915*4882a593Smuzhiyun 	{0x3781, 0x05},
916*4882a593Smuzhiyun 	{0x3782, 0xFE},
917*4882a593Smuzhiyun 	{0x3783, 0x06},
918*4882a593Smuzhiyun 	{0x3784, 0x7F},
919*4882a593Smuzhiyun 	{0x3788, 0x1F},
920*4882a593Smuzhiyun 	{0x378A, 0xCA},
921*4882a593Smuzhiyun 	{0x378B, 0x00},
922*4882a593Smuzhiyun 	{0x378C, 0x45},
923*4882a593Smuzhiyun 	{0x378D, 0x01},
924*4882a593Smuzhiyun 	{0x378E, 0x56},
925*4882a593Smuzhiyun 	{0x378F, 0x02},
926*4882a593Smuzhiyun 	{0x3790, 0xFE},
927*4882a593Smuzhiyun 	{0x3791, 0x03},
928*4882a593Smuzhiyun 	{0x3792, 0xFE},
929*4882a593Smuzhiyun 	{0x3793, 0x05},
930*4882a593Smuzhiyun 	{0x3794, 0xFE},
931*4882a593Smuzhiyun 	{0x3795, 0x06},
932*4882a593Smuzhiyun 	{0x3796, 0x7F},
933*4882a593Smuzhiyun 	{0x3798, 0xBF},
934*4882a593Smuzhiyun 	{0x3A18, 0x7F},
935*4882a593Smuzhiyun 	{0x3A1A, 0x37},
936*4882a593Smuzhiyun 	{0x3A1C, 0x37},
937*4882a593Smuzhiyun 	{0x3A1E, 0xF7},
938*4882a593Smuzhiyun 	{0x3A1F, 0x00},
939*4882a593Smuzhiyun 	{0x3A20, 0x3F},
940*4882a593Smuzhiyun 	{0x3A22, 0x6F},
941*4882a593Smuzhiyun 	{0x3A24, 0x3F},
942*4882a593Smuzhiyun 	{0x3A26, 0x5F},
943*4882a593Smuzhiyun 	{0x3A28, 0x2F},
944*4882a593Smuzhiyun 	{REG_NULL, 0x00},
945*4882a593Smuzhiyun };
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun static const struct regval IMX464_hdr_3x_10bit_2688x1520_regs[] = {
948*4882a593Smuzhiyun 	{0x3000, 0x01},
949*4882a593Smuzhiyun 	{0x3002, 0x01},
950*4882a593Smuzhiyun 	{0x300C, 0x5B},
951*4882a593Smuzhiyun 	{0x300D, 0x40},
952*4882a593Smuzhiyun #ifdef FRAME_15_FPS
953*4882a593Smuzhiyun 	{0x3030, 0xA2},
954*4882a593Smuzhiyun 	{0x3031, 0x09},
955*4882a593Smuzhiyun #else
956*4882a593Smuzhiyun 	{0x3030, 0xD1},
957*4882a593Smuzhiyun 	{0x3031, 0x04},
958*4882a593Smuzhiyun #endif
959*4882a593Smuzhiyun //add for default
960*4882a593Smuzhiyun 	{0x3034, 0xF4},
961*4882a593Smuzhiyun 	{0x3035, 0x01},
962*4882a593Smuzhiyun 	{0x3048, 0x01},
963*4882a593Smuzhiyun 	{0x3049, 0x02},
964*4882a593Smuzhiyun 	{0x304A, 0x05},
965*4882a593Smuzhiyun 	{0x304B, 0x04},
966*4882a593Smuzhiyun 	{0x304C, 0x13},
967*4882a593Smuzhiyun 	{0x3050, 0x00},
968*4882a593Smuzhiyun 	{0x3058, 0x77},
969*4882a593Smuzhiyun 	{0x3059, 0x0D},
970*4882a593Smuzhiyun 	{0x305C, 0x0D},
971*4882a593Smuzhiyun 	{0x3060, 0xB0},
972*4882a593Smuzhiyun 	{0x3061, 0x00},
973*4882a593Smuzhiyun 	{0x3068, 0xA3},
974*4882a593Smuzhiyun 	{0x306C, 0xCE},
975*4882a593Smuzhiyun 	{0x306D, 0x00},
976*4882a593Smuzhiyun 	{0x30BE, 0x5E},
977*4882a593Smuzhiyun 	{0x30E8, 0x14},
978*4882a593Smuzhiyun 	{0x3110, 0x02},
979*4882a593Smuzhiyun 	{0x314C, 0x80},
980*4882a593Smuzhiyun 	{0x315A, 0x02},
981*4882a593Smuzhiyun 	{0x316A, 0x7E},
982*4882a593Smuzhiyun 	{0x319D, 0x00},
983*4882a593Smuzhiyun 	{0x319E, 0x01},
984*4882a593Smuzhiyun 	{0x31A1, 0x00},
985*4882a593Smuzhiyun 	{0x31D7, 0x03},
986*4882a593Smuzhiyun 	{0x3200, 0x10},
987*4882a593Smuzhiyun 	{0x3288, 0x22},
988*4882a593Smuzhiyun 	{0x328A, 0x02},
989*4882a593Smuzhiyun 	{0x328C, 0xA2},
990*4882a593Smuzhiyun 	{0x328E, 0x22},
991*4882a593Smuzhiyun 	{0x3415, 0x27},
992*4882a593Smuzhiyun 	{0x3418, 0x27},
993*4882a593Smuzhiyun 	{0x3428, 0xFE},
994*4882a593Smuzhiyun 	{0x349E, 0x6A},
995*4882a593Smuzhiyun 	{0x34A2, 0x9A},
996*4882a593Smuzhiyun 	{0x34A4, 0x8A},
997*4882a593Smuzhiyun 	{0x34A6, 0x8E},
998*4882a593Smuzhiyun 	{0x34AA, 0xD8},
999*4882a593Smuzhiyun 	{0x35BC, 0x00},
1000*4882a593Smuzhiyun 	{0x35BE, 0xFF},
1001*4882a593Smuzhiyun 	{0x35CC, 0x1B},
1002*4882a593Smuzhiyun 	{0x35CD, 0x00},
1003*4882a593Smuzhiyun 	{0x35CE, 0x2A},
1004*4882a593Smuzhiyun 	{0x35CF, 0x00},
1005*4882a593Smuzhiyun 	{0x35DC, 0x07},
1006*4882a593Smuzhiyun 	{0x35DE, 0x1A},
1007*4882a593Smuzhiyun 	{0x35DF, 0x00},
1008*4882a593Smuzhiyun 	{0x35E4, 0x2B},
1009*4882a593Smuzhiyun 	{0x35E5, 0x00},
1010*4882a593Smuzhiyun 	{0x35E6, 0x07},
1011*4882a593Smuzhiyun 	{0x35E7, 0x01},
1012*4882a593Smuzhiyun 	{0x3648, 0x01},
1013*4882a593Smuzhiyun 	{0x3678, 0x01},
1014*4882a593Smuzhiyun 	{0x367C, 0x69},
1015*4882a593Smuzhiyun 	{0x367E, 0x69},
1016*4882a593Smuzhiyun 	{0x3680, 0x69},
1017*4882a593Smuzhiyun 	{0x3682, 0x69},
1018*4882a593Smuzhiyun 	{0x3718, 0x1C},
1019*4882a593Smuzhiyun 	{0x371D, 0x05},
1020*4882a593Smuzhiyun 	{0x375D, 0x11},
1021*4882a593Smuzhiyun 	{0x375E, 0x43},
1022*4882a593Smuzhiyun 	{0x375F, 0x76},
1023*4882a593Smuzhiyun 	{0x3760, 0x07},
1024*4882a593Smuzhiyun 	{0x3768, 0x1B},
1025*4882a593Smuzhiyun 	{0x3769, 0x1B},
1026*4882a593Smuzhiyun 	{0x376A, 0x1A},
1027*4882a593Smuzhiyun 	{0x376B, 0x19},
1028*4882a593Smuzhiyun 	{0x376C, 0x17},
1029*4882a593Smuzhiyun 	{0x376D, 0x0F},
1030*4882a593Smuzhiyun 	{0x376E, 0x0B},
1031*4882a593Smuzhiyun 	{0x376F, 0x0B},
1032*4882a593Smuzhiyun 	{0x3770, 0x0B},
1033*4882a593Smuzhiyun 	{0x3776, 0x89},
1034*4882a593Smuzhiyun 	{0x3777, 0x00},
1035*4882a593Smuzhiyun 	{0x3778, 0xCA},
1036*4882a593Smuzhiyun 	{0x3779, 0x00},
1037*4882a593Smuzhiyun 	{0x377A, 0x45},
1038*4882a593Smuzhiyun 	{0x377B, 0x01},
1039*4882a593Smuzhiyun 	{0x377C, 0x56},
1040*4882a593Smuzhiyun 	{0x377D, 0x02},
1041*4882a593Smuzhiyun 	{0x377E, 0xFE},
1042*4882a593Smuzhiyun 	{0x377F, 0x03},
1043*4882a593Smuzhiyun 	{0x3780, 0xFE},
1044*4882a593Smuzhiyun 	{0x3781, 0x05},
1045*4882a593Smuzhiyun 	{0x3782, 0xFE},
1046*4882a593Smuzhiyun 	{0x3783, 0x06},
1047*4882a593Smuzhiyun 	{0x3784, 0x7F},
1048*4882a593Smuzhiyun 	{0x3788, 0x1F},
1049*4882a593Smuzhiyun 	{0x378A, 0xCA},
1050*4882a593Smuzhiyun 	{0x378B, 0x00},
1051*4882a593Smuzhiyun 	{0x378C, 0x45},
1052*4882a593Smuzhiyun 	{0x378D, 0x01},
1053*4882a593Smuzhiyun 	{0x378E, 0x56},
1054*4882a593Smuzhiyun 	{0x378F, 0x02},
1055*4882a593Smuzhiyun 	{0x3790, 0xFE},
1056*4882a593Smuzhiyun 	{0x3791, 0x03},
1057*4882a593Smuzhiyun 	{0x3792, 0xFE},
1058*4882a593Smuzhiyun 	{0x3793, 0x05},
1059*4882a593Smuzhiyun 	{0x3794, 0xFE},
1060*4882a593Smuzhiyun 	{0x3795, 0x06},
1061*4882a593Smuzhiyun 	{0x3796, 0x7F},
1062*4882a593Smuzhiyun 	{0x3798, 0xBF},
1063*4882a593Smuzhiyun 	{0x3A18, 0x8F},
1064*4882a593Smuzhiyun 	{0x3A1A, 0x4F},
1065*4882a593Smuzhiyun 	{0x3A1C, 0x47},
1066*4882a593Smuzhiyun 	{0x3A1E, 0xF7},
1067*4882a593Smuzhiyun 	{0x3A1F, 0x01},
1068*4882a593Smuzhiyun 	{0x3A20, 0x4F},
1069*4882a593Smuzhiyun 	{0x3A22, 0x87},
1070*4882a593Smuzhiyun 	{0x3A24, 0x4F},
1071*4882a593Smuzhiyun 	{0x3A26, 0x5F},
1072*4882a593Smuzhiyun 	{0x3A28, 0x3F},
1073*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun static __maybe_unused const struct regval IMX464_linear_12bit_2688x1520_regs[] = {
1077*4882a593Smuzhiyun 	{0x3000, 0x01},
1078*4882a593Smuzhiyun 	{0x3002, 0x00},
1079*4882a593Smuzhiyun 	{0x300C, 0x3B},
1080*4882a593Smuzhiyun 	{0x300D, 0x2A},
1081*4882a593Smuzhiyun 	{0x3018, 0x04},
1082*4882a593Smuzhiyun 	{0x302C, 0x30},
1083*4882a593Smuzhiyun 	{0x302E, 0x80},
1084*4882a593Smuzhiyun 	{0x302F, 0x0A},
1085*4882a593Smuzhiyun 	{0x3030, 0x6B},
1086*4882a593Smuzhiyun 	{0x3031, 0x0A},
1087*4882a593Smuzhiyun 	{0x3032, 0x00},
1088*4882a593Smuzhiyun 	{0x3034, 0xee},
1089*4882a593Smuzhiyun 	{0x3035, 0x02},
1090*4882a593Smuzhiyun 	{0x3048, 0x00},
1091*4882a593Smuzhiyun 	{0x3049, 0x00},
1092*4882a593Smuzhiyun 	{0x304A, 0x03},
1093*4882a593Smuzhiyun 	{0x304B, 0x02},
1094*4882a593Smuzhiyun 	{0x304C, 0x14},
1095*4882a593Smuzhiyun 	{0x3050, 0x01},
1096*4882a593Smuzhiyun 	{0x3056, 0x02},
1097*4882a593Smuzhiyun 	{0x3057, 0x06},
1098*4882a593Smuzhiyun 	{0x3058, 0x03},
1099*4882a593Smuzhiyun 	{0x3059, 0x00},
1100*4882a593Smuzhiyun 	{0x3068, 0xc9},
1101*4882a593Smuzhiyun 	{0x3069, 0x00},
1102*4882a593Smuzhiyun 	{0x30BE, 0x5E},
1103*4882a593Smuzhiyun 	{0x30C6, 0x00},
1104*4882a593Smuzhiyun 	{0x30CE, 0x00},
1105*4882a593Smuzhiyun 	{0x30D8, 0x4F},
1106*4882a593Smuzhiyun 	{0x30D9, 0x64},
1107*4882a593Smuzhiyun 	{0x3110, 0x02},
1108*4882a593Smuzhiyun 	{0x314C, 0xF0},
1109*4882a593Smuzhiyun 	{0x315A, 0x06},
1110*4882a593Smuzhiyun 	{0x3168, 0x82},
1111*4882a593Smuzhiyun 	{0x316A, 0x7E},
1112*4882a593Smuzhiyun 	{0x319D, 0x01},
1113*4882a593Smuzhiyun 	{0x319E, 0x02},
1114*4882a593Smuzhiyun 	{0x31A1, 0x00},
1115*4882a593Smuzhiyun 	{0x31D7, 0x00},
1116*4882a593Smuzhiyun 	{0x3202, 0x02},
1117*4882a593Smuzhiyun 	{0x3288, 0x22},
1118*4882a593Smuzhiyun 	{0x328A, 0x02},
1119*4882a593Smuzhiyun 	{0x328C, 0xA2},
1120*4882a593Smuzhiyun 	{0x328E, 0x22},
1121*4882a593Smuzhiyun 	{0x3415, 0x27},
1122*4882a593Smuzhiyun 	{0x3418, 0x27},
1123*4882a593Smuzhiyun 	{0x3428, 0xFE},
1124*4882a593Smuzhiyun 	{0x349E, 0x6A},
1125*4882a593Smuzhiyun 	{0x34A2, 0x9A},
1126*4882a593Smuzhiyun 	{0x34A4, 0x8A},
1127*4882a593Smuzhiyun 	{0x34A6, 0x8E},
1128*4882a593Smuzhiyun 	{0x34AA, 0xD8},
1129*4882a593Smuzhiyun 	{0x3648, 0x01},
1130*4882a593Smuzhiyun 	{0x3678, 0x01},
1131*4882a593Smuzhiyun 	{0x367C, 0x69},
1132*4882a593Smuzhiyun 	{0x367E, 0x69},
1133*4882a593Smuzhiyun 	{0x3680, 0x69},
1134*4882a593Smuzhiyun 	{0x3682, 0x69},
1135*4882a593Smuzhiyun 	{0x371D, 0x05},
1136*4882a593Smuzhiyun 	{0x375D, 0x11},
1137*4882a593Smuzhiyun 	{0x375E, 0x43},
1138*4882a593Smuzhiyun 	{0x375F, 0x76},
1139*4882a593Smuzhiyun 	{0x3760, 0x07},
1140*4882a593Smuzhiyun 	{0x3768, 0x1B},
1141*4882a593Smuzhiyun 	{0x3769, 0x1B},
1142*4882a593Smuzhiyun 	{0x376A, 0x1A},
1143*4882a593Smuzhiyun 	{0x376B, 0x19},
1144*4882a593Smuzhiyun 	{0x376C, 0x17},
1145*4882a593Smuzhiyun 	{0x376D, 0x0F},
1146*4882a593Smuzhiyun 	{0x376E, 0x0B},
1147*4882a593Smuzhiyun 	{0x376F, 0x0B},
1148*4882a593Smuzhiyun 	{0x3770, 0x0B},
1149*4882a593Smuzhiyun 	{0x3776, 0x89},
1150*4882a593Smuzhiyun 	{0x3777, 0x00},
1151*4882a593Smuzhiyun 	{0x3778, 0xCA},
1152*4882a593Smuzhiyun 	{0x3779, 0x00},
1153*4882a593Smuzhiyun 	{0x377A, 0x45},
1154*4882a593Smuzhiyun 	{0x377B, 0x01},
1155*4882a593Smuzhiyun 	{0x377C, 0x56},
1156*4882a593Smuzhiyun 	{0x377D, 0x02},
1157*4882a593Smuzhiyun 	{0x377E, 0xFE},
1158*4882a593Smuzhiyun 	{0x377F, 0x03},
1159*4882a593Smuzhiyun 	{0x3780, 0xFE},
1160*4882a593Smuzhiyun 	{0x3781, 0x05},
1161*4882a593Smuzhiyun 	{0x3782, 0xFE},
1162*4882a593Smuzhiyun 	{0x3783, 0x06},
1163*4882a593Smuzhiyun 	{0x3784, 0x7F},
1164*4882a593Smuzhiyun 	{0x3788, 0x1F},
1165*4882a593Smuzhiyun 	{0x378A, 0xCA},
1166*4882a593Smuzhiyun 	{0x378B, 0x00},
1167*4882a593Smuzhiyun 	{0x378C, 0x45},
1168*4882a593Smuzhiyun 	{0x378D, 0x01},
1169*4882a593Smuzhiyun 	{0x378E, 0x56},
1170*4882a593Smuzhiyun 	{0x378F, 0x02},
1171*4882a593Smuzhiyun 	{0x3790, 0xFE},
1172*4882a593Smuzhiyun 	{0x3791, 0x03},
1173*4882a593Smuzhiyun 	{0x3792, 0xFE},
1174*4882a593Smuzhiyun 	{0x3793, 0x05},
1175*4882a593Smuzhiyun 	{0x3794, 0xFE},
1176*4882a593Smuzhiyun 	{0x3795, 0x06},
1177*4882a593Smuzhiyun 	{0x3796, 0x7F},
1178*4882a593Smuzhiyun 	{0x3200, 0x11},
1179*4882a593Smuzhiyun 	{0x3798, 0xBF},
1180*4882a593Smuzhiyun 	{0x3A01, 0x03},
1181*4882a593Smuzhiyun 	{0x3A18, 0x6F},
1182*4882a593Smuzhiyun 	{0x3A1A, 0x2F},
1183*4882a593Smuzhiyun 	{0x3A1C, 0x2F},
1184*4882a593Smuzhiyun 	{0x3A1E, 0xBF},
1185*4882a593Smuzhiyun 	{0x3A1F, 0x00},
1186*4882a593Smuzhiyun 	{0x3A20, 0x2F},
1187*4882a593Smuzhiyun 	{0x3A22, 0x57},
1188*4882a593Smuzhiyun 	{0x3A24, 0x2F},
1189*4882a593Smuzhiyun 	{0x3A26, 0x4F},
1190*4882a593Smuzhiyun 	{0x3A28, 0x27},
1191*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1192*4882a593Smuzhiyun };
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun static __maybe_unused const struct regval IMX464_hdr_2x_12bit_2688x1520_regs[] = {
1195*4882a593Smuzhiyun 	{0x3000, 0x01},
1196*4882a593Smuzhiyun 	{0x3002, 0x00},
1197*4882a593Smuzhiyun 	{0x300C, 0x3B},
1198*4882a593Smuzhiyun 	{0x300D, 0x2A},
1199*4882a593Smuzhiyun 	{0x3018, 0x04},
1200*4882a593Smuzhiyun 	{0x302C, 0x30},
1201*4882a593Smuzhiyun 	{0x302E, 0x80},
1202*4882a593Smuzhiyun 	{0x302F, 0x0A},
1203*4882a593Smuzhiyun 	{0x3030, 0x40},
1204*4882a593Smuzhiyun 	{0x3031, 0x06},
1205*4882a593Smuzhiyun 	{0x3032, 0x00},
1206*4882a593Smuzhiyun 	{0x3034, 0xee},
1207*4882a593Smuzhiyun 	{0x3035, 0x02},
1208*4882a593Smuzhiyun 	{0x3048, 0x01},
1209*4882a593Smuzhiyun 	{0x3049, 0x01},
1210*4882a593Smuzhiyun 	{0x304A, 0x04},
1211*4882a593Smuzhiyun 	{0x304B, 0x04},
1212*4882a593Smuzhiyun 	{0x304C, 0x13},
1213*4882a593Smuzhiyun 	{0x3050, 0x01},
1214*4882a593Smuzhiyun 	{0x3056, 0x02},
1215*4882a593Smuzhiyun 	{0x3057, 0x06},
1216*4882a593Smuzhiyun 	{0x3058, 0x20},
1217*4882a593Smuzhiyun 	{0x3059, 0x03},
1218*4882a593Smuzhiyun 	{0x3068, 0xD9},
1219*4882a593Smuzhiyun 	{0x3069, 0x02},
1220*4882a593Smuzhiyun 	{0x30BE, 0x5E},
1221*4882a593Smuzhiyun 	{0x30C6, 0x00},
1222*4882a593Smuzhiyun 	{0x30CE, 0x00},
1223*4882a593Smuzhiyun 	{0x30D8, 0x4F},
1224*4882a593Smuzhiyun 	{0x30D9, 0x64},
1225*4882a593Smuzhiyun 	{0x3110, 0x02},
1226*4882a593Smuzhiyun 	{0x314C, 0xF0},
1227*4882a593Smuzhiyun 	{0x315A, 0x06},
1228*4882a593Smuzhiyun 	{0x3168, 0x82},
1229*4882a593Smuzhiyun 	{0x316A, 0x7E},
1230*4882a593Smuzhiyun 	{0x319D, 0x01},
1231*4882a593Smuzhiyun 	{0x319E, 0x02},
1232*4882a593Smuzhiyun 	{0x31A1, 0x00},
1233*4882a593Smuzhiyun 	{0x31D7, 0x01},
1234*4882a593Smuzhiyun 	{0x3202, 0x02},
1235*4882a593Smuzhiyun 	{0x3288, 0x22},
1236*4882a593Smuzhiyun 	{0x328A, 0x02},
1237*4882a593Smuzhiyun 	{0x328C, 0xA2},
1238*4882a593Smuzhiyun 	{0x328E, 0x22},
1239*4882a593Smuzhiyun 	{0x3415, 0x27},
1240*4882a593Smuzhiyun 	{0x3418, 0x27},
1241*4882a593Smuzhiyun 	{0x3428, 0xFE},
1242*4882a593Smuzhiyun 	{0x349E, 0x6A},
1243*4882a593Smuzhiyun 	{0x34A2, 0x9A},
1244*4882a593Smuzhiyun 	{0x34A4, 0x8A},
1245*4882a593Smuzhiyun 	{0x34A6, 0x8E},
1246*4882a593Smuzhiyun 	{0x34AA, 0xD8},
1247*4882a593Smuzhiyun 	{0x3648, 0x01},
1248*4882a593Smuzhiyun 	{0x3678, 0x01},
1249*4882a593Smuzhiyun 	{0x367C, 0x69},
1250*4882a593Smuzhiyun 	{0x367E, 0x69},
1251*4882a593Smuzhiyun 	{0x3680, 0x69},
1252*4882a593Smuzhiyun 	{0x3682, 0x69},
1253*4882a593Smuzhiyun 	{0x371D, 0x05},
1254*4882a593Smuzhiyun 	{0x375D, 0x11},
1255*4882a593Smuzhiyun 	{0x375E, 0x43},
1256*4882a593Smuzhiyun 	{0x375F, 0x76},
1257*4882a593Smuzhiyun 	{0x3760, 0x07},
1258*4882a593Smuzhiyun 	{0x3768, 0x1B},
1259*4882a593Smuzhiyun 	{0x3769, 0x1B},
1260*4882a593Smuzhiyun 	{0x376A, 0x1A},
1261*4882a593Smuzhiyun 	{0x376B, 0x19},
1262*4882a593Smuzhiyun 	{0x376C, 0x17},
1263*4882a593Smuzhiyun 	{0x376D, 0x0F},
1264*4882a593Smuzhiyun 	{0x376E, 0x0B},
1265*4882a593Smuzhiyun 	{0x376F, 0x0B},
1266*4882a593Smuzhiyun 	{0x3770, 0x0B},
1267*4882a593Smuzhiyun 	{0x3776, 0x89},
1268*4882a593Smuzhiyun 	{0x3777, 0x00},
1269*4882a593Smuzhiyun 	{0x3778, 0xCA},
1270*4882a593Smuzhiyun 	{0x3779, 0x00},
1271*4882a593Smuzhiyun 	{0x377A, 0x45},
1272*4882a593Smuzhiyun 	{0x377B, 0x01},
1273*4882a593Smuzhiyun 	{0x377C, 0x56},
1274*4882a593Smuzhiyun 	{0x377D, 0x02},
1275*4882a593Smuzhiyun 	{0x377E, 0xFE},
1276*4882a593Smuzhiyun 	{0x377F, 0x03},
1277*4882a593Smuzhiyun 	{0x3780, 0xFE},
1278*4882a593Smuzhiyun 	{0x3781, 0x05},
1279*4882a593Smuzhiyun 	{0x3782, 0xFE},
1280*4882a593Smuzhiyun 	{0x3783, 0x06},
1281*4882a593Smuzhiyun 	{0x3784, 0x7F},
1282*4882a593Smuzhiyun 	{0x3788, 0x1F},
1283*4882a593Smuzhiyun 	{0x378A, 0xCA},
1284*4882a593Smuzhiyun 	{0x378B, 0x00},
1285*4882a593Smuzhiyun 	{0x378C, 0x45},
1286*4882a593Smuzhiyun 	{0x378D, 0x01},
1287*4882a593Smuzhiyun 	{0x378E, 0x56},
1288*4882a593Smuzhiyun 	{0x378F, 0x02},
1289*4882a593Smuzhiyun 	{0x3790, 0xFE},
1290*4882a593Smuzhiyun 	{0x3791, 0x03},
1291*4882a593Smuzhiyun 	{0x3792, 0xFE},
1292*4882a593Smuzhiyun 	{0x3793, 0x05},
1293*4882a593Smuzhiyun 	{0x3794, 0xFE},
1294*4882a593Smuzhiyun 	{0x3795, 0x06},
1295*4882a593Smuzhiyun 	{0x3796, 0x7F},
1296*4882a593Smuzhiyun 	{0x3200, 0x10},
1297*4882a593Smuzhiyun 	{0x3798, 0xBF},
1298*4882a593Smuzhiyun 	{0x3A01, 0x03},
1299*4882a593Smuzhiyun 	{0x3A18, 0x6F},
1300*4882a593Smuzhiyun 	{0x3A1A, 0x2F},
1301*4882a593Smuzhiyun 	{0x3A1C, 0x2F},
1302*4882a593Smuzhiyun 	{0x3A1E, 0xBF},
1303*4882a593Smuzhiyun 	{0x3A1F, 0x00},
1304*4882a593Smuzhiyun 	{0x3A20, 0x2F},
1305*4882a593Smuzhiyun 	{0x3A22, 0x57},
1306*4882a593Smuzhiyun 	{0x3A24, 0x2F},
1307*4882a593Smuzhiyun 	{0x3A26, 0x4F},
1308*4882a593Smuzhiyun 	{0x3A28, 0x27},
1309*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1310*4882a593Smuzhiyun };
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun static __maybe_unused const struct regval IMX464_interal_sync_master_start_regs[] = {
1313*4882a593Smuzhiyun 	{0x3010, 0x07},
1314*4882a593Smuzhiyun 	{0x31a1, 0x00},
1315*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1316*4882a593Smuzhiyun };
1317*4882a593Smuzhiyun static __maybe_unused const struct regval IMX464_interal_sync_master_stop_regs[] = {
1318*4882a593Smuzhiyun 	{0x31a1, 0x0f},
1319*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1320*4882a593Smuzhiyun };
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun static __maybe_unused const struct regval IMX464_external_sync_master_start_regs[] = {
1323*4882a593Smuzhiyun 	{0x3010, 0x05},
1324*4882a593Smuzhiyun 	{0x31a1, 0x03},
1325*4882a593Smuzhiyun 	{0x31d9, 0x01},
1326*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1327*4882a593Smuzhiyun };
1328*4882a593Smuzhiyun static __maybe_unused const struct regval IMX464_external_sync_master_stop_regs[] = {
1329*4882a593Smuzhiyun 	{0x31a1, 0x0f},
1330*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1331*4882a593Smuzhiyun };
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun static __maybe_unused const struct regval IMX464_slave_start_regs[] = {
1334*4882a593Smuzhiyun 	{0x3010, 0x05},
1335*4882a593Smuzhiyun 	{0x31a1, 0x0f},
1336*4882a593Smuzhiyun 	{REG_NULL, 0x00},
1337*4882a593Smuzhiyun };
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun /*
1340*4882a593Smuzhiyun  * The width and height must be configured to be
1341*4882a593Smuzhiyun  * the same as the current output resolution of the sensor.
1342*4882a593Smuzhiyun  * The input width of the isp needs to be 16 aligned.
1343*4882a593Smuzhiyun  * The input height of the isp needs to be 8 aligned.
1344*4882a593Smuzhiyun  * If the width or height does not meet the alignment rules,
1345*4882a593Smuzhiyun  * you can configure the cropping parameters with the following function to
1346*4882a593Smuzhiyun  * crop out the appropriate resolution.
1347*4882a593Smuzhiyun  * struct v4l2_subdev_pad_ops {
1348*4882a593Smuzhiyun  *	.get_selection
1349*4882a593Smuzhiyun  * }
1350*4882a593Smuzhiyun  */
1351*4882a593Smuzhiyun static const struct IMX464_mode supported_modes[] = {
1352*4882a593Smuzhiyun 	{
1353*4882a593Smuzhiyun 		.bus_fmt = MEDIA_BUS_FMT_SRGGB10_1X10,
1354*4882a593Smuzhiyun 		.width = 2712,
1355*4882a593Smuzhiyun 		.height = 1536,
1356*4882a593Smuzhiyun 		.max_fps = {
1357*4882a593Smuzhiyun 			.numerator = 10000,
1358*4882a593Smuzhiyun 			.denominator = 300000,
1359*4882a593Smuzhiyun 		},
1360*4882a593Smuzhiyun 		.exp_def = 0x0906,
1361*4882a593Smuzhiyun 		.hts_def = 0x05dc * 2,
1362*4882a593Smuzhiyun 		.vts_def = 0x0ce4,
1363*4882a593Smuzhiyun 		.mipi_freq_idx = 0,
1364*4882a593Smuzhiyun 		.bpp = 10,
1365*4882a593Smuzhiyun 		.mclk = 37125000,
1366*4882a593Smuzhiyun 		.reg_list = IMX464_linear_10bit_2688x1520_regs,
1367*4882a593Smuzhiyun 		.hdr_mode = NO_HDR,
1368*4882a593Smuzhiyun 		.vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_0,
1369*4882a593Smuzhiyun 	},
1370*4882a593Smuzhiyun 	{
1371*4882a593Smuzhiyun 		.bus_fmt = MEDIA_BUS_FMT_SRGGB10_1X10,
1372*4882a593Smuzhiyun 		.width = 2712,
1373*4882a593Smuzhiyun 		.height = 1536,
1374*4882a593Smuzhiyun 		.max_fps = {
1375*4882a593Smuzhiyun 			.numerator = 10000,
1376*4882a593Smuzhiyun 			.denominator = 300000,
1377*4882a593Smuzhiyun 		},
1378*4882a593Smuzhiyun 		.exp_def = 0x03de,
1379*4882a593Smuzhiyun 		.hts_def = 0x02ee * 4,
1380*4882a593Smuzhiyun 		.vts_def = 0x0672 * 2,
1381*4882a593Smuzhiyun 		.mipi_freq_idx = 1,
1382*4882a593Smuzhiyun 		.bpp = 10,
1383*4882a593Smuzhiyun 		.mclk = 37125000,
1384*4882a593Smuzhiyun 		.reg_list = IMX464_hdr_2x_10bit_2688x1520_regs,
1385*4882a593Smuzhiyun 		.hdr_mode = HDR_X2,
1386*4882a593Smuzhiyun 		.vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_1,
1387*4882a593Smuzhiyun 		.vc[PAD1] = V4L2_MBUS_CSI2_CHANNEL_0,//L->csi wr0
1388*4882a593Smuzhiyun 		.vc[PAD2] = V4L2_MBUS_CSI2_CHANNEL_1,
1389*4882a593Smuzhiyun 		.vc[PAD3] = V4L2_MBUS_CSI2_CHANNEL_1,//M->csi wr2
1390*4882a593Smuzhiyun 	},
1391*4882a593Smuzhiyun 	{
1392*4882a593Smuzhiyun 		.bus_fmt = MEDIA_BUS_FMT_SRGGB10_1X10,
1393*4882a593Smuzhiyun 		.width = 2712,
1394*4882a593Smuzhiyun 		.height = 1536,
1395*4882a593Smuzhiyun 		.max_fps = {
1396*4882a593Smuzhiyun 			.numerator = 10000,
1397*4882a593Smuzhiyun 			#ifdef FRAME_15_FPS
1398*4882a593Smuzhiyun 			.denominator = 150000,
1399*4882a593Smuzhiyun 			#else
1400*4882a593Smuzhiyun 			.denominator = 300000,
1401*4882a593Smuzhiyun 			#endif
1402*4882a593Smuzhiyun 		},
1403*4882a593Smuzhiyun 		.exp_def = 0x05cd,
1404*4882a593Smuzhiyun 		.hts_def = 0x01F4 * 8,
1405*4882a593Smuzhiyun 		#ifdef FRAME_15_FPS
1406*4882a593Smuzhiyun 		.vts_def = 0x09A2 * 4,
1407*4882a593Smuzhiyun 		#else
1408*4882a593Smuzhiyun 		.vts_def = 0x04D1 * 4,
1409*4882a593Smuzhiyun 		#endif
1410*4882a593Smuzhiyun 		.mipi_freq_idx = 1,
1411*4882a593Smuzhiyun 		.bpp = 10,
1412*4882a593Smuzhiyun 		.mclk = 37125000,
1413*4882a593Smuzhiyun 		.reg_list = IMX464_hdr_3x_10bit_2688x1520_regs,
1414*4882a593Smuzhiyun 		.hdr_mode = HDR_X3,
1415*4882a593Smuzhiyun 		.vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_2,
1416*4882a593Smuzhiyun 		.vc[PAD1] = V4L2_MBUS_CSI2_CHANNEL_1,//M->csi wr0
1417*4882a593Smuzhiyun 		.vc[PAD2] = V4L2_MBUS_CSI2_CHANNEL_0,//L->csi wr1
1418*4882a593Smuzhiyun 		.vc[PAD3] = V4L2_MBUS_CSI2_CHANNEL_2,//S->csi wr2
1419*4882a593Smuzhiyun 	},
1420*4882a593Smuzhiyun };
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun static const struct IMX464_mode supported_modes_2lane[] = {
1423*4882a593Smuzhiyun 	{
1424*4882a593Smuzhiyun 		.bus_fmt = MEDIA_BUS_FMT_SRGGB10_1X10,
1425*4882a593Smuzhiyun 		.width = 2712,
1426*4882a593Smuzhiyun 		.height = 1538,
1427*4882a593Smuzhiyun 		.max_fps = {
1428*4882a593Smuzhiyun 			.numerator = 10000,
1429*4882a593Smuzhiyun 			.denominator = 300000,
1430*4882a593Smuzhiyun 		},
1431*4882a593Smuzhiyun 		.exp_def = 0x0600,
1432*4882a593Smuzhiyun 		.hts_def = 0x05dc * 2,
1433*4882a593Smuzhiyun 		.vts_def = 0x672,
1434*4882a593Smuzhiyun 		.mipi_freq_idx = 0,
1435*4882a593Smuzhiyun 		.bpp = 10,
1436*4882a593Smuzhiyun 		.mclk = 24000000,
1437*4882a593Smuzhiyun 		.reg_list = IMX464_linear_10bit_2688x1520_2lane_regs,
1438*4882a593Smuzhiyun 		.hdr_mode = NO_HDR,
1439*4882a593Smuzhiyun 		.vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_0,
1440*4882a593Smuzhiyun 	},
1441*4882a593Smuzhiyun 	{
1442*4882a593Smuzhiyun 		.bus_fmt = MEDIA_BUS_FMT_SRGGB10_1X10,
1443*4882a593Smuzhiyun 		.width = 2712,
1444*4882a593Smuzhiyun 		.height = 1538,
1445*4882a593Smuzhiyun 		.max_fps = {
1446*4882a593Smuzhiyun 			.numerator = 10000,
1447*4882a593Smuzhiyun 			.denominator = 150000,
1448*4882a593Smuzhiyun 		},
1449*4882a593Smuzhiyun 		.exp_def = 0x0600,
1450*4882a593Smuzhiyun 		.hts_def = 0x05dc * 4,
1451*4882a593Smuzhiyun 		.vts_def = 0x0672 * 2,
1452*4882a593Smuzhiyun 		.mipi_freq_idx = 0,
1453*4882a593Smuzhiyun 		.bpp = 10,
1454*4882a593Smuzhiyun 		.mclk = 24000000,
1455*4882a593Smuzhiyun 		.reg_list = IMX464_hdr_2x_10bit_2688x1520_2lane_regs,
1456*4882a593Smuzhiyun 		.hdr_mode = HDR_X2,
1457*4882a593Smuzhiyun 		.vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_1,
1458*4882a593Smuzhiyun 		.vc[PAD1] = V4L2_MBUS_CSI2_CHANNEL_0,//L->csi wr0
1459*4882a593Smuzhiyun 		.vc[PAD2] = V4L2_MBUS_CSI2_CHANNEL_1,
1460*4882a593Smuzhiyun 		.vc[PAD3] = V4L2_MBUS_CSI2_CHANNEL_1,//M->csi wr2
1461*4882a593Smuzhiyun 	},
1462*4882a593Smuzhiyun };
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
1465*4882a593Smuzhiyun 	MIPI_FREQ_445M,
1466*4882a593Smuzhiyun 	MIPI_FREQ_594M,
1467*4882a593Smuzhiyun };
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun /* Write registers up to 4 at a time */
imx464_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)1470*4882a593Smuzhiyun static int imx464_write_reg(struct i2c_client *client, u16 reg,
1471*4882a593Smuzhiyun 			    u32 len, u32 val)
1472*4882a593Smuzhiyun {
1473*4882a593Smuzhiyun 	u32 buf_i, val_i;
1474*4882a593Smuzhiyun 	u8 buf[6];
1475*4882a593Smuzhiyun 	u8 *val_p;
1476*4882a593Smuzhiyun 	__be32 val_be;
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	if (len > 4)
1479*4882a593Smuzhiyun 		return -EINVAL;
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	buf[0] = reg >> 8;
1482*4882a593Smuzhiyun 	buf[1] = reg & 0xff;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	val_be = cpu_to_be32(val);
1485*4882a593Smuzhiyun 	val_p = (u8 *)&val_be;
1486*4882a593Smuzhiyun 	buf_i = 2;
1487*4882a593Smuzhiyun 	val_i = 4 - len;
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	while (val_i < 4)
1490*4882a593Smuzhiyun 		buf[buf_i++] = val_p[val_i++];
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	if (i2c_master_send(client, buf, len + 2) != len + 2)
1493*4882a593Smuzhiyun 		return -EIO;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	return 0;
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun 
IMX464_write_array(struct i2c_client * client,const struct regval * regs)1498*4882a593Smuzhiyun static int IMX464_write_array(struct i2c_client *client,
1499*4882a593Smuzhiyun 			      const struct regval *regs)
1500*4882a593Smuzhiyun {
1501*4882a593Smuzhiyun 	u32 i;
1502*4882a593Smuzhiyun 	int ret = 0;
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++) {
1505*4882a593Smuzhiyun 		ret = imx464_write_reg(client, regs[i].addr,
1506*4882a593Smuzhiyun 				       IMX464_REG_VALUE_08BIT, regs[i].val);
1507*4882a593Smuzhiyun 	}
1508*4882a593Smuzhiyun 	return ret;
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun /* Read registers up to 4 at a time */
IMX464_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)1512*4882a593Smuzhiyun static int IMX464_read_reg(struct i2c_client *client, u16 reg, unsigned int len,
1513*4882a593Smuzhiyun 			   u32 *val)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun 	struct i2c_msg msgs[2];
1516*4882a593Smuzhiyun 	u8 *data_be_p;
1517*4882a593Smuzhiyun 	__be32 data_be = 0;
1518*4882a593Smuzhiyun 	__be16 reg_addr_be = cpu_to_be16(reg);
1519*4882a593Smuzhiyun 	int ret;
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	if (len > 4 || !len)
1522*4882a593Smuzhiyun 		return -EINVAL;
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	data_be_p = (u8 *)&data_be;
1525*4882a593Smuzhiyun 	/* Write register address */
1526*4882a593Smuzhiyun 	msgs[0].addr = client->addr;
1527*4882a593Smuzhiyun 	msgs[0].flags = 0;
1528*4882a593Smuzhiyun 	msgs[0].len = 2;
1529*4882a593Smuzhiyun 	msgs[0].buf = (u8 *)&reg_addr_be;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	/* Read data from register */
1532*4882a593Smuzhiyun 	msgs[1].addr = client->addr;
1533*4882a593Smuzhiyun 	msgs[1].flags = I2C_M_RD;
1534*4882a593Smuzhiyun 	msgs[1].len = len;
1535*4882a593Smuzhiyun 	msgs[1].buf = &data_be_p[4 - len];
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
1538*4882a593Smuzhiyun 	if (ret != ARRAY_SIZE(msgs))
1539*4882a593Smuzhiyun 		return -EIO;
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun 	*val = be32_to_cpu(data_be);
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	return 0;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun 
IMX464_get_reso_dist(const struct IMX464_mode * mode,struct v4l2_mbus_framefmt * framefmt)1546*4882a593Smuzhiyun static int IMX464_get_reso_dist(const struct IMX464_mode *mode,
1547*4882a593Smuzhiyun 				struct v4l2_mbus_framefmt *framefmt)
1548*4882a593Smuzhiyun {
1549*4882a593Smuzhiyun 	return abs(mode->width - framefmt->width) +
1550*4882a593Smuzhiyun 	       abs(mode->height - framefmt->height);
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun static const struct IMX464_mode *
IMX464_find_best_fit(struct IMX464 * IMX464,struct v4l2_subdev_format * fmt)1554*4882a593Smuzhiyun IMX464_find_best_fit(struct IMX464 *IMX464, struct v4l2_subdev_format *fmt)
1555*4882a593Smuzhiyun {
1556*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *framefmt = &fmt->format;
1557*4882a593Smuzhiyun 	int dist;
1558*4882a593Smuzhiyun 	int cur_best_fit = 0;
1559*4882a593Smuzhiyun 	int cur_best_fit_dist = -1;
1560*4882a593Smuzhiyun 	unsigned int i;
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	for (i = 0; i < IMX464->cfg_num; i++) {
1563*4882a593Smuzhiyun 		dist = IMX464_get_reso_dist(&IMX464->support_modes[i], framefmt);
1564*4882a593Smuzhiyun 		if ((cur_best_fit_dist == -1 || dist <= cur_best_fit_dist) &&
1565*4882a593Smuzhiyun 			IMX464->support_modes[i].bus_fmt == framefmt->code) {
1566*4882a593Smuzhiyun 			cur_best_fit_dist = dist;
1567*4882a593Smuzhiyun 			cur_best_fit = i;
1568*4882a593Smuzhiyun 		}
1569*4882a593Smuzhiyun 	}
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	return &IMX464->support_modes[cur_best_fit];
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun 
IMX464_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1574*4882a593Smuzhiyun static int IMX464_set_fmt(struct v4l2_subdev *sd,
1575*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
1576*4882a593Smuzhiyun 			  struct v4l2_subdev_format *fmt)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
1579*4882a593Smuzhiyun 	const struct IMX464_mode *mode;
1580*4882a593Smuzhiyun 	s64 h_blank, vblank_def;
1581*4882a593Smuzhiyun 	u64 pixel_rate = 0;
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	mutex_lock(&IMX464->mutex);
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	mode = IMX464_find_best_fit(IMX464, fmt);
1586*4882a593Smuzhiyun 	fmt->format.code = mode->bus_fmt;
1587*4882a593Smuzhiyun 	fmt->format.width = mode->width;
1588*4882a593Smuzhiyun 	fmt->format.height = mode->height;
1589*4882a593Smuzhiyun 	fmt->format.field = V4L2_FIELD_NONE;
1590*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
1591*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1592*4882a593Smuzhiyun 		*v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
1593*4882a593Smuzhiyun #else
1594*4882a593Smuzhiyun 		mutex_unlock(&IMX464->mutex);
1595*4882a593Smuzhiyun 		return -ENOTTY;
1596*4882a593Smuzhiyun #endif
1597*4882a593Smuzhiyun 	} else {
1598*4882a593Smuzhiyun 		IMX464->cur_mode = mode;
1599*4882a593Smuzhiyun 		h_blank = mode->hts_def - mode->width;
1600*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(IMX464->hblank, h_blank,
1601*4882a593Smuzhiyun 					 h_blank, 1, h_blank);
1602*4882a593Smuzhiyun 		vblank_def = mode->vts_def - mode->height;
1603*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(IMX464->vblank, vblank_def,
1604*4882a593Smuzhiyun 					 IMX464_VTS_MAX - mode->height,
1605*4882a593Smuzhiyun 					 1, vblank_def);
1606*4882a593Smuzhiyun 		IMX464->cur_vts = IMX464->cur_mode->vts_def;
1607*4882a593Smuzhiyun 		pixel_rate = (u32)link_freq_menu_items[mode->mipi_freq_idx] / mode->bpp * 2 *
1608*4882a593Smuzhiyun 			     IMX464->bus_cfg.bus.mipi_csi2.num_data_lanes;
1609*4882a593Smuzhiyun 		__v4l2_ctrl_s_ctrl_int64(IMX464->pixel_rate,
1610*4882a593Smuzhiyun 					 pixel_rate);
1611*4882a593Smuzhiyun 		__v4l2_ctrl_s_ctrl(IMX464->link_freq,
1612*4882a593Smuzhiyun 				   mode->mipi_freq_idx);
1613*4882a593Smuzhiyun 	}
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	mutex_unlock(&IMX464->mutex);
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	return 0;
1618*4882a593Smuzhiyun }
1619*4882a593Smuzhiyun 
IMX464_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1620*4882a593Smuzhiyun static int IMX464_get_fmt(struct v4l2_subdev *sd,
1621*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
1622*4882a593Smuzhiyun 			  struct v4l2_subdev_format *fmt)
1623*4882a593Smuzhiyun {
1624*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
1625*4882a593Smuzhiyun 	const struct IMX464_mode *mode = IMX464->cur_mode;
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	mutex_lock(&IMX464->mutex);
1628*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
1629*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1630*4882a593Smuzhiyun 		fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
1631*4882a593Smuzhiyun #else
1632*4882a593Smuzhiyun 		mutex_unlock(&IMX464->mutex);
1633*4882a593Smuzhiyun 		return -ENOTTY;
1634*4882a593Smuzhiyun #endif
1635*4882a593Smuzhiyun 	} else {
1636*4882a593Smuzhiyun 		fmt->format.width = mode->width;
1637*4882a593Smuzhiyun 		fmt->format.height = mode->height;
1638*4882a593Smuzhiyun 		fmt->format.code = mode->bus_fmt;
1639*4882a593Smuzhiyun 		fmt->format.field = V4L2_FIELD_NONE;
1640*4882a593Smuzhiyun 		if (fmt->pad < PAD_MAX && mode->hdr_mode != NO_HDR)
1641*4882a593Smuzhiyun 			fmt->reserved[0] = mode->vc[fmt->pad];
1642*4882a593Smuzhiyun 		else
1643*4882a593Smuzhiyun 			fmt->reserved[0] = mode->vc[PAD0];
1644*4882a593Smuzhiyun 	}
1645*4882a593Smuzhiyun 	mutex_unlock(&IMX464->mutex);
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	return 0;
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun 
IMX464_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1650*4882a593Smuzhiyun static int IMX464_enum_mbus_code(struct v4l2_subdev *sd,
1651*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
1652*4882a593Smuzhiyun 				 struct v4l2_subdev_mbus_code_enum *code)
1653*4882a593Smuzhiyun {
1654*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	if (code->index != 0)
1657*4882a593Smuzhiyun 		return -EINVAL;
1658*4882a593Smuzhiyun 	code->code = IMX464->cur_mode->bus_fmt;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	return 0;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun 
IMX464_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)1663*4882a593Smuzhiyun static int IMX464_enum_frame_sizes(struct v4l2_subdev *sd,
1664*4882a593Smuzhiyun 				   struct v4l2_subdev_pad_config *cfg,
1665*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_size_enum *fse)
1666*4882a593Smuzhiyun {
1667*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	if (fse->index >= IMX464->cfg_num)
1670*4882a593Smuzhiyun 		return -EINVAL;
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	if (fse->code != IMX464->support_modes[fse->index].bus_fmt)
1673*4882a593Smuzhiyun 		return -EINVAL;
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	fse->min_width  = IMX464->support_modes[fse->index].width;
1676*4882a593Smuzhiyun 	fse->max_width  = IMX464->support_modes[fse->index].width;
1677*4882a593Smuzhiyun 	fse->max_height = IMX464->support_modes[fse->index].height;
1678*4882a593Smuzhiyun 	fse->min_height = IMX464->support_modes[fse->index].height;
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	return 0;
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun 
IMX464_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)1683*4882a593Smuzhiyun static int IMX464_g_frame_interval(struct v4l2_subdev *sd,
1684*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_interval *fi)
1685*4882a593Smuzhiyun {
1686*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
1687*4882a593Smuzhiyun 	const struct IMX464_mode *mode = IMX464->cur_mode;
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	fi->interval = mode->max_fps;
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 	return 0;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun 
IMX464_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)1694*4882a593Smuzhiyun static int IMX464_g_mbus_config(struct v4l2_subdev *sd, unsigned int pad_id,
1695*4882a593Smuzhiyun 				struct v4l2_mbus_config *config)
1696*4882a593Smuzhiyun {
1697*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
1698*4882a593Smuzhiyun 	const struct IMX464_mode *mode = IMX464->cur_mode;
1699*4882a593Smuzhiyun 	u32 val = 0;
1700*4882a593Smuzhiyun 	u32 lane_num = IMX464->bus_cfg.bus.mipi_csi2.num_data_lanes;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	if (mode->hdr_mode == NO_HDR) {
1703*4882a593Smuzhiyun 		val = 1 << (lane_num - 1) |
1704*4882a593Smuzhiyun 		V4L2_MBUS_CSI2_CHANNEL_0 |
1705*4882a593Smuzhiyun 		V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
1706*4882a593Smuzhiyun 	}
1707*4882a593Smuzhiyun 	if (mode->hdr_mode == HDR_X2)
1708*4882a593Smuzhiyun 		val = 1 << (lane_num - 1) |
1709*4882a593Smuzhiyun 		V4L2_MBUS_CSI2_CHANNEL_0 |
1710*4882a593Smuzhiyun 		V4L2_MBUS_CSI2_CONTINUOUS_CLOCK |
1711*4882a593Smuzhiyun 		V4L2_MBUS_CSI2_CHANNEL_1;
1712*4882a593Smuzhiyun 	if (mode->hdr_mode == HDR_X3)
1713*4882a593Smuzhiyun 		val = 1 << (lane_num - 1) |
1714*4882a593Smuzhiyun 		V4L2_MBUS_CSI2_CHANNEL_0 |
1715*4882a593Smuzhiyun 		V4L2_MBUS_CSI2_CONTINUOUS_CLOCK |
1716*4882a593Smuzhiyun 		V4L2_MBUS_CSI2_CHANNEL_1 |
1717*4882a593Smuzhiyun 		V4L2_MBUS_CSI2_CHANNEL_2;
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	config->type = V4L2_MBUS_CSI2_DPHY;
1720*4882a593Smuzhiyun 	config->flags = val;
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	return 0;
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun 
IMX464_get_module_inf(struct IMX464 * IMX464,struct rkmodule_inf * inf)1725*4882a593Smuzhiyun static void IMX464_get_module_inf(struct IMX464 *IMX464,
1726*4882a593Smuzhiyun 				  struct rkmodule_inf *inf)
1727*4882a593Smuzhiyun {
1728*4882a593Smuzhiyun 	memset(inf, 0, sizeof(*inf));
1729*4882a593Smuzhiyun 	strscpy(inf->base.sensor, IMX464_NAME, sizeof(inf->base.sensor));
1730*4882a593Smuzhiyun 	strscpy(inf->base.module, IMX464->module_name,
1731*4882a593Smuzhiyun 		sizeof(inf->base.module));
1732*4882a593Smuzhiyun 	strscpy(inf->base.lens, IMX464->len_name, sizeof(inf->base.lens));
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun 
IMX464_set_hdrae(struct IMX464 * IMX464,struct preisp_hdrae_exp_s * ae)1735*4882a593Smuzhiyun static int IMX464_set_hdrae(struct IMX464 *IMX464,
1736*4882a593Smuzhiyun 			    struct preisp_hdrae_exp_s *ae)
1737*4882a593Smuzhiyun {
1738*4882a593Smuzhiyun 	struct i2c_client *client = IMX464->client;
1739*4882a593Smuzhiyun 	u32 l_exp_time, m_exp_time, s_exp_time;
1740*4882a593Smuzhiyun 	u32 l_a_gain, m_a_gain, s_a_gain;
1741*4882a593Smuzhiyun 	u32 gain_switch = 0;
1742*4882a593Smuzhiyun 	u32 shr1 = 0;
1743*4882a593Smuzhiyun 	u32 shr0 = 0;
1744*4882a593Smuzhiyun 	u32 rhs1 = 0;
1745*4882a593Smuzhiyun 	u32 rhs1_max = 0;
1746*4882a593Smuzhiyun 	static int rhs1_old = IMX464_RHS1_DEFAULT;
1747*4882a593Smuzhiyun 	int rhs1_change_limit;
1748*4882a593Smuzhiyun 	int ret = 0;
1749*4882a593Smuzhiyun 	u32 fsc = IMX464->cur_vts;
1750*4882a593Smuzhiyun 	u8 cg_mode = 0;
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	if (!IMX464->has_init_exp && !IMX464->streaming) {
1753*4882a593Smuzhiyun 		IMX464->init_hdrae_exp = *ae;
1754*4882a593Smuzhiyun 		IMX464->has_init_exp = true;
1755*4882a593Smuzhiyun 		dev_dbg(&IMX464->client->dev, "IMX464 don't stream, record exp for hdr!\n");
1756*4882a593Smuzhiyun 		return ret;
1757*4882a593Smuzhiyun 	}
1758*4882a593Smuzhiyun 	l_exp_time = ae->long_exp_reg;
1759*4882a593Smuzhiyun 	m_exp_time = ae->middle_exp_reg;
1760*4882a593Smuzhiyun 	s_exp_time = ae->short_exp_reg;
1761*4882a593Smuzhiyun 	l_a_gain = ae->long_gain_reg;
1762*4882a593Smuzhiyun 	m_a_gain = ae->middle_gain_reg;
1763*4882a593Smuzhiyun 	s_a_gain = ae->short_gain_reg;
1764*4882a593Smuzhiyun 	dev_dbg(&client->dev,
1765*4882a593Smuzhiyun 		"rev exp req: L_exp: 0x%x, 0x%x, M_exp: 0x%x, 0x%x S_exp: 0x%x, 0x%x\n",
1766*4882a593Smuzhiyun 		l_exp_time, m_exp_time, s_exp_time,
1767*4882a593Smuzhiyun 		l_a_gain, m_a_gain, s_a_gain);
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	if (IMX464->cur_mode->hdr_mode == HDR_X2) {
1770*4882a593Smuzhiyun 		//2 stagger
1771*4882a593Smuzhiyun 		l_a_gain = m_a_gain;
1772*4882a593Smuzhiyun 		l_exp_time = m_exp_time;
1773*4882a593Smuzhiyun 		cg_mode = ae->middle_cg_mode;
1774*4882a593Smuzhiyun 	}
1775*4882a593Smuzhiyun 	if (!IMX464->isHCG && cg_mode == GAIN_MODE_HCG) {
1776*4882a593Smuzhiyun 		gain_switch = 0x01 | 0x100;
1777*4882a593Smuzhiyun 		IMX464->isHCG = true;
1778*4882a593Smuzhiyun 	} else if (IMX464->isHCG && cg_mode == GAIN_MODE_LCG) {
1779*4882a593Smuzhiyun 		gain_switch = 0x00 | 0x100;
1780*4882a593Smuzhiyun 		IMX464->isHCG = false;
1781*4882a593Smuzhiyun 	}
1782*4882a593Smuzhiyun 	ret = imx464_write_reg(client,
1783*4882a593Smuzhiyun 		IMX464_GROUP_HOLD_REG,
1784*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1785*4882a593Smuzhiyun 		IMX464_GROUP_HOLD_START);
1786*4882a593Smuzhiyun 	//gain effect n+1
1787*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1788*4882a593Smuzhiyun 		IMX464_LF_GAIN_REG_H,
1789*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1790*4882a593Smuzhiyun 		IMX464_FETCH_GAIN_H(l_a_gain));
1791*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1792*4882a593Smuzhiyun 		IMX464_LF_GAIN_REG_L,
1793*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1794*4882a593Smuzhiyun 		IMX464_FETCH_GAIN_L(l_a_gain));
1795*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1796*4882a593Smuzhiyun 		IMX464_SF1_GAIN_REG_H,
1797*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1798*4882a593Smuzhiyun 		IMX464_FETCH_GAIN_H(s_a_gain));
1799*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1800*4882a593Smuzhiyun 		IMX464_SF1_GAIN_REG_L,
1801*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1802*4882a593Smuzhiyun 		IMX464_FETCH_GAIN_L(s_a_gain));
1803*4882a593Smuzhiyun 	if (gain_switch & 0x100)
1804*4882a593Smuzhiyun 		ret |= imx464_write_reg(client,
1805*4882a593Smuzhiyun 			IMX464_GAIN_SWITCH_REG,
1806*4882a593Smuzhiyun 			IMX464_REG_VALUE_08BIT,
1807*4882a593Smuzhiyun 			gain_switch & 0xff);
1808*4882a593Smuzhiyun 	/* Restrictions
1809*4882a593Smuzhiyun 	 *     FSC = 2 * VMAX = 4n                   (4n, align with 4)
1810*4882a593Smuzhiyun 	 *   SHR1 + 9 <= SHR0 <= (FSC - 2)
1811*4882a593Smuzhiyun 	 *
1812*4882a593Smuzhiyun 	 *   exp_l = FSC - SHR0
1813*4882a593Smuzhiyun 	 *    SHR0 = FSC - exp_l                     (2n, align with 2)
1814*4882a593Smuzhiyun 	 *
1815*4882a593Smuzhiyun 	 *   exp_s = RHS1 - SHR1
1816*4882a593Smuzhiyun 	 *    SHR1 + 2 <= RHS1 < BRL * 2             (4n + 1)
1817*4882a593Smuzhiyun 	 *    SHR1 + 2 <= RHS1 <= SHR0 - 9
1818*4882a593Smuzhiyun 	 *          9 <= SHR1 <= RHS1 - 2           (2n + 1)
1819*4882a593Smuzhiyun 	 *
1820*4882a593Smuzhiyun 	 *    RHS1(n+1) >= (RHS1(n) + BRL * 2) - FSC + 2
1821*4882a593Smuzhiyun 	 *
1822*4882a593Smuzhiyun 	 *    RHS1 and SHR1 shall be even value.
1823*4882a593Smuzhiyun 	 *
1824*4882a593Smuzhiyun 	 *    T(l_exp) = FSC - SHR0,  unit: H
1825*4882a593Smuzhiyun 	 *    T(s_exp) = RHS1 - SHR1, unit: H
1826*4882a593Smuzhiyun 	 *    Exposure ratio: T(l_exp) / T(s_exp) >= 1
1827*4882a593Smuzhiyun 	 */
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 	/* The HDR mode vts is already double by default to workaround T-line */
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	//long exposure and short exposure
1832*4882a593Smuzhiyun 	shr0 = fsc - l_exp_time;
1833*4882a593Smuzhiyun 	rhs1_max = (RHS1_MAX > (shr0 - 9)) ? (shr0 - 9) : RHS1_MAX;
1834*4882a593Smuzhiyun 	rhs1 = SHR1_MIN + s_exp_time;
1835*4882a593Smuzhiyun 	dev_err(&client->dev, "line(%d) rhs1 %d\n", __LINE__, rhs1);
1836*4882a593Smuzhiyun 	if (rhs1 < 11)
1837*4882a593Smuzhiyun 		rhs1 = 11;
1838*4882a593Smuzhiyun 	else if (rhs1 > rhs1_max)
1839*4882a593Smuzhiyun 		rhs1 = rhs1_max;
1840*4882a593Smuzhiyun 	dev_dbg(&client->dev, "line(%d) rhs1 %d\n", __LINE__, rhs1);
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 	//Dynamic adjustment rhs1 must meet the following conditions
1843*4882a593Smuzhiyun 	rhs1_change_limit = rhs1_old + 2 * BRL - fsc + 2;
1844*4882a593Smuzhiyun 	rhs1_change_limit = (rhs1_change_limit < 11) ?  11 : rhs1_change_limit;
1845*4882a593Smuzhiyun 	if (rhs1_max < rhs1_change_limit)
1846*4882a593Smuzhiyun 		dev_err(&client->dev,
1847*4882a593Smuzhiyun 			"The total exposure limit makes rhs1 max is %d,but old rhs1 limit makes rhs1 min is %d\n",
1848*4882a593Smuzhiyun 			rhs1_max, rhs1_change_limit);
1849*4882a593Smuzhiyun 	if (rhs1 < rhs1_change_limit)
1850*4882a593Smuzhiyun 		rhs1 = rhs1_change_limit;
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	dev_dbg(&client->dev,
1853*4882a593Smuzhiyun 		"line(%d) rhs1 %d,short time %d rhs1_old %d test %d\n",
1854*4882a593Smuzhiyun 		__LINE__, rhs1, s_exp_time, rhs1_old,
1855*4882a593Smuzhiyun 		(rhs1_old + 2 * BRL - fsc + 2));
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	rhs1 = (rhs1 >> 2) * 4 + 1;
1858*4882a593Smuzhiyun 	rhs1_old = rhs1;
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	if (rhs1 - s_exp_time <= SHR1_MIN) {
1861*4882a593Smuzhiyun 		shr1 = SHR1_MIN;
1862*4882a593Smuzhiyun 		s_exp_time = rhs1 - shr1;
1863*4882a593Smuzhiyun 	} else {
1864*4882a593Smuzhiyun 		shr1 = rhs1 - s_exp_time;
1865*4882a593Smuzhiyun 	}
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	if (shr1 < 9)
1868*4882a593Smuzhiyun 		shr1 = 9;
1869*4882a593Smuzhiyun 	else if (shr1 > (rhs1 - 2))
1870*4882a593Smuzhiyun 		shr1 = rhs1 - 2;
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	if (shr0 < (rhs1 + 9))
1873*4882a593Smuzhiyun 		shr0 = rhs1 + 9;
1874*4882a593Smuzhiyun 	else if (shr0 > (fsc - 2))
1875*4882a593Smuzhiyun 		shr0 = fsc - 2;
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	dev_dbg(&client->dev,
1878*4882a593Smuzhiyun 		"fsc=%d,RHS1_MAX=%d,SHR1_MIN=%d,rhs1_max=%d\n",
1879*4882a593Smuzhiyun 		fsc, RHS1_MAX, SHR1_MIN, rhs1_max);
1880*4882a593Smuzhiyun 	dev_dbg(&client->dev,
1881*4882a593Smuzhiyun 		"l_exp_time=%d,s_exp_time=%d,shr0=%d,shr1=%d,rhs1=%d,l_a_gain=%d,s_a_gain=%d\n",
1882*4882a593Smuzhiyun 		l_exp_time, s_exp_time, shr0, shr1, rhs1, l_a_gain, s_a_gain);
1883*4882a593Smuzhiyun 	//time effect n+2
1884*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1885*4882a593Smuzhiyun 		IMX464_RHS1_REG_L,
1886*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1887*4882a593Smuzhiyun 		IMX464_FETCH_RHS1_L(rhs1));
1888*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1889*4882a593Smuzhiyun 		IMX464_RHS1_REG_M,
1890*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1891*4882a593Smuzhiyun 		IMX464_FETCH_RHS1_M(rhs1));
1892*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1893*4882a593Smuzhiyun 		IMX464_RHS1_REG_H,
1894*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1895*4882a593Smuzhiyun 		IMX464_FETCH_RHS1_H(rhs1));
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1898*4882a593Smuzhiyun 		IMX464_SF1_EXPO_REG_L,
1899*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1900*4882a593Smuzhiyun 		IMX464_FETCH_EXP_L(shr1));
1901*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1902*4882a593Smuzhiyun 		IMX464_SF1_EXPO_REG_M,
1903*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1904*4882a593Smuzhiyun 		IMX464_FETCH_EXP_M(shr1));
1905*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1906*4882a593Smuzhiyun 		IMX464_SF1_EXPO_REG_H,
1907*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1908*4882a593Smuzhiyun 		IMX464_FETCH_EXP_H(shr1));
1909*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1910*4882a593Smuzhiyun 		IMX464_LF_EXPO_REG_L,
1911*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1912*4882a593Smuzhiyun 		IMX464_FETCH_EXP_L(shr0));
1913*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1914*4882a593Smuzhiyun 		IMX464_LF_EXPO_REG_M,
1915*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1916*4882a593Smuzhiyun 		IMX464_FETCH_EXP_M(shr0));
1917*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1918*4882a593Smuzhiyun 		IMX464_LF_EXPO_REG_H,
1919*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1920*4882a593Smuzhiyun 		IMX464_FETCH_EXP_H(shr0));
1921*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
1922*4882a593Smuzhiyun 		IMX464_GROUP_HOLD_REG,
1923*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
1924*4882a593Smuzhiyun 		IMX464_GROUP_HOLD_END);
1925*4882a593Smuzhiyun 	return ret;
1926*4882a593Smuzhiyun }
1927*4882a593Smuzhiyun 
IMX464_set_hdrae_3frame(struct IMX464 * IMX464,struct preisp_hdrae_exp_s * ae)1928*4882a593Smuzhiyun static int IMX464_set_hdrae_3frame(struct IMX464 *IMX464,
1929*4882a593Smuzhiyun 				   struct preisp_hdrae_exp_s *ae)
1930*4882a593Smuzhiyun {
1931*4882a593Smuzhiyun 	struct i2c_client *client = IMX464->client;
1932*4882a593Smuzhiyun 	u32 l_exp_time, m_exp_time, s_exp_time;
1933*4882a593Smuzhiyun 	u32 l_a_gain, m_a_gain, s_a_gain;
1934*4882a593Smuzhiyun 	int shr2, shr1, shr0, rhs2, rhs1 = 0;
1935*4882a593Smuzhiyun 	int rhs1_change_limit, rhs2_change_limit = 0;
1936*4882a593Smuzhiyun 	static int rhs1_old = IMX464_RHS1_X3_DEFAULT;
1937*4882a593Smuzhiyun 	static int rhs2_old = IMX464_RHS2_X3_DEFAULT;
1938*4882a593Smuzhiyun 	int ret = 0;
1939*4882a593Smuzhiyun 	u32 gain_switch = 0;
1940*4882a593Smuzhiyun 	u8 cg_mode = 0;
1941*4882a593Smuzhiyun 	u32 fsc;
1942*4882a593Smuzhiyun 	int rhs1_max = 0;
1943*4882a593Smuzhiyun 	int shr2_min = 0;
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	if (!IMX464->has_init_exp && !IMX464->streaming) {
1946*4882a593Smuzhiyun 		IMX464->init_hdrae_exp = *ae;
1947*4882a593Smuzhiyun 		IMX464->has_init_exp = true;
1948*4882a593Smuzhiyun 		dev_dbg(&IMX464->client->dev, "IMX464 is not streaming, save hdr ae!\n");
1949*4882a593Smuzhiyun 		return ret;
1950*4882a593Smuzhiyun 	}
1951*4882a593Smuzhiyun 	l_exp_time = ae->long_exp_reg;
1952*4882a593Smuzhiyun 	m_exp_time = ae->middle_exp_reg;
1953*4882a593Smuzhiyun 	s_exp_time = ae->short_exp_reg;
1954*4882a593Smuzhiyun 	l_a_gain = ae->long_gain_reg;
1955*4882a593Smuzhiyun 	m_a_gain = ae->middle_gain_reg;
1956*4882a593Smuzhiyun 	s_a_gain = ae->short_gain_reg;
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 	if (IMX464->cur_mode->hdr_mode == HDR_X3) {
1959*4882a593Smuzhiyun 		//3 stagger
1960*4882a593Smuzhiyun 		cg_mode = ae->long_cg_mode;
1961*4882a593Smuzhiyun 	}
1962*4882a593Smuzhiyun 	if (!IMX464->isHCG && cg_mode == GAIN_MODE_HCG) {
1963*4882a593Smuzhiyun 		gain_switch = 0x01 | 0x100;
1964*4882a593Smuzhiyun 		IMX464->isHCG = true;
1965*4882a593Smuzhiyun 	} else if (IMX464->isHCG && cg_mode == GAIN_MODE_LCG) {
1966*4882a593Smuzhiyun 		gain_switch = 0x00 | 0x100;
1967*4882a593Smuzhiyun 		IMX464->isHCG = false;
1968*4882a593Smuzhiyun 	}
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	dev_dbg(&client->dev,
1971*4882a593Smuzhiyun 		"rev exp req: L_exp: 0x%x, 0x%x, M_exp: 0x%x, 0x%x S_exp: 0x%x, 0x%x\n",
1972*4882a593Smuzhiyun 		l_exp_time, l_a_gain, m_exp_time, m_a_gain, s_exp_time, s_a_gain);
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	ret = imx464_write_reg(client, IMX464_GROUP_HOLD_REG,
1975*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT, IMX464_GROUP_HOLD_START);
1976*4882a593Smuzhiyun 	/* gain effect n+1 */
1977*4882a593Smuzhiyun 	ret |= imx464_write_reg(client, IMX464_LF_GAIN_REG_H,
1978*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT, IMX464_FETCH_GAIN_H(l_a_gain));
1979*4882a593Smuzhiyun 	ret |= imx464_write_reg(client, IMX464_LF_GAIN_REG_L,
1980*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT, IMX464_FETCH_GAIN_L(l_a_gain));
1981*4882a593Smuzhiyun 	ret |= imx464_write_reg(client, IMX464_SF1_GAIN_REG_H,
1982*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT, IMX464_FETCH_GAIN_H(m_a_gain));
1983*4882a593Smuzhiyun 	ret |= imx464_write_reg(client, IMX464_SF1_GAIN_REG_L,
1984*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT, IMX464_FETCH_GAIN_L(m_a_gain));
1985*4882a593Smuzhiyun 	ret |= imx464_write_reg(client, IMX464_SF2_GAIN_REG_H,
1986*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT, IMX464_FETCH_GAIN_H(s_a_gain));
1987*4882a593Smuzhiyun 	ret |= imx464_write_reg(client, IMX464_SF2_GAIN_REG_L,
1988*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT, IMX464_FETCH_GAIN_L(s_a_gain));
1989*4882a593Smuzhiyun 	if (gain_switch & 0x100)
1990*4882a593Smuzhiyun 		ret |= imx464_write_reg(client,
1991*4882a593Smuzhiyun 			IMX464_GAIN_SWITCH_REG,
1992*4882a593Smuzhiyun 			IMX464_REG_VALUE_08BIT,
1993*4882a593Smuzhiyun 			gain_switch & 0xff);
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	/* Restrictions
1996*4882a593Smuzhiyun 	 *   FSC = 4 * VMAX and FSC should be 6n;
1997*4882a593Smuzhiyun 	 *   exp_l = FSC - SHR0 + Toffset;
1998*4882a593Smuzhiyun 	 *
1999*4882a593Smuzhiyun 	 *   SHR0 = FSC - exp_l + Toffset;
2000*4882a593Smuzhiyun 	 *   SHR0 <= (FSC -3);
2001*4882a593Smuzhiyun 	 *   SHR0 >= RHS2 + 13;
2002*4882a593Smuzhiyun 	 *   SHR0 should be 3n;
2003*4882a593Smuzhiyun 	 *
2004*4882a593Smuzhiyun 	 *   exp_m = RHS1 - SHR1 + Toffset;
2005*4882a593Smuzhiyun 	 *
2006*4882a593Smuzhiyun 	 *   RHS1 < BRL * 3;
2007*4882a593Smuzhiyun 	 *   RHS1 <= SHR2 - 13;
2008*4882a593Smuzhiyun 	 *   RHS1 >= SHR1 + 3;
2009*4882a593Smuzhiyun 	 *   SHR1 >= 13;
2010*4882a593Smuzhiyun 	 *   SHR1 <= RHS1 - 3;
2011*4882a593Smuzhiyun 	 *   RHS1(n+1) >= RHS1(n) + BRL * 3 -FSC + 3;
2012*4882a593Smuzhiyun 	 *
2013*4882a593Smuzhiyun 	 *   SHR1 should be 3n+1 and RHS1 should be 6n+1;
2014*4882a593Smuzhiyun 	 *
2015*4882a593Smuzhiyun 	 *   exp_s = RHS2 - SHR2 + Toffset;
2016*4882a593Smuzhiyun 	 *
2017*4882a593Smuzhiyun 	 *   RHS2 < BRL * 3 + RHS1;
2018*4882a593Smuzhiyun 	 *   RHS2 <= SHR0 - 13;
2019*4882a593Smuzhiyun 	 *   RHS2 >= SHR2 + 3;
2020*4882a593Smuzhiyun 	 *   SHR2 >= RHS1 + 13;
2021*4882a593Smuzhiyun 	 *   SHR2 <= RHS2 - 3;
2022*4882a593Smuzhiyun 	 *   RHS1(n+1) >= RHS1(n) + BRL * 3 -FSC + 3;
2023*4882a593Smuzhiyun 	 *
2024*4882a593Smuzhiyun 	 *   SHR2 should be 3n+2 and RHS2 should be 6n+2;
2025*4882a593Smuzhiyun 	 */
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 	/* The HDR mode vts is double by default to workaround T-line */
2028*4882a593Smuzhiyun 	fsc = IMX464->cur_vts;
2029*4882a593Smuzhiyun 	shr0 = fsc - l_exp_time;
2030*4882a593Smuzhiyun 	dev_dbg(&client->dev,
2031*4882a593Smuzhiyun 		"line(%d) shr0 %d, l_exp_time %d, fsc %d\n",
2032*4882a593Smuzhiyun 		__LINE__, shr0, l_exp_time, fsc);
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 	rhs1 = (SHR1_MIN_X3 + m_exp_time + 5) / 6 * 6 + 1;
2035*4882a593Smuzhiyun 	rhs1_max = RHS1_MAX_X3;
2036*4882a593Smuzhiyun 	if (rhs1 < SHR1_MIN_X3 + 3)
2037*4882a593Smuzhiyun 		rhs1 = SHR1_MIN_X3 + 3;
2038*4882a593Smuzhiyun 	else if (rhs1 > rhs1_max)
2039*4882a593Smuzhiyun 		rhs1 = rhs1_max;
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 	dev_dbg(&client->dev,
2042*4882a593Smuzhiyun 		"line(%d) rhs1 %d, m_exp_time %d rhs1_old %d\n",
2043*4882a593Smuzhiyun 		__LINE__, rhs1, m_exp_time, rhs1_old);
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	//Dynamic adjustment rhs2 must meet the following conditions
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	rhs1_change_limit = rhs1_old + 3 * BRL - fsc + 3;
2048*4882a593Smuzhiyun 	rhs1_change_limit = (rhs1_change_limit < 16) ? 16 : rhs1_change_limit;
2049*4882a593Smuzhiyun 	rhs1_change_limit = (rhs1_change_limit + 5) / 6 * 6 + 1;
2050*4882a593Smuzhiyun 	if (rhs1_max < rhs1_change_limit) {
2051*4882a593Smuzhiyun 		dev_err(&client->dev,
2052*4882a593Smuzhiyun 			"The total exposure limit makes rhs1 max is %d,but old rhs1 limit makes rhs1 min is %d\n",
2053*4882a593Smuzhiyun 			rhs1_max, rhs1_change_limit);
2054*4882a593Smuzhiyun 		return -EINVAL;
2055*4882a593Smuzhiyun 	}
2056*4882a593Smuzhiyun 	if (rhs1 < rhs1_change_limit)
2057*4882a593Smuzhiyun 		rhs1 = rhs1_change_limit;
2058*4882a593Smuzhiyun 
2059*4882a593Smuzhiyun 	dev_dbg(&client->dev,
2060*4882a593Smuzhiyun 		"line(%d) m_exp_time %d rhs1_old %d, rhs1_new %d\n",
2061*4882a593Smuzhiyun 		__LINE__, m_exp_time, rhs1_old, rhs1);
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	rhs1_old = rhs1;
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	/* shr1 = rhs1 - s_exp_time */
2066*4882a593Smuzhiyun 	if (rhs1 - m_exp_time <= SHR1_MIN_X3) {
2067*4882a593Smuzhiyun 		shr1 = SHR1_MIN_X3;
2068*4882a593Smuzhiyun 		m_exp_time = rhs1 - shr1;
2069*4882a593Smuzhiyun 	} else {
2070*4882a593Smuzhiyun 		shr1 = rhs1 - m_exp_time;
2071*4882a593Smuzhiyun 	}
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	shr2_min = rhs1 + 13;
2074*4882a593Smuzhiyun 	rhs2 =  (shr2_min + s_exp_time + 5) / 6 * 6 + 2;
2075*4882a593Smuzhiyun 	if (rhs2 > (shr0 - 13))
2076*4882a593Smuzhiyun 		rhs2 = shr0 - 13;
2077*4882a593Smuzhiyun 	else if (rhs2 < 32)//16+13 +3
2078*4882a593Smuzhiyun 		rhs2 = 32;
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	dev_err(&client->dev,
2081*4882a593Smuzhiyun 		"line(%d) rhs2 %d, s_exp_time %d, rhs2_old %d\n",
2082*4882a593Smuzhiyun 		__LINE__, rhs2, s_exp_time, rhs2_old);
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 	//Dynamic adjustment rhs2 must meet the following conditions
2085*4882a593Smuzhiyun 	//RHS2(N+1) > (RHS2(N) + BRL �� 3) �C VMAX �� 4) + 3
2086*4882a593Smuzhiyun 	rhs2_change_limit = rhs2_old + 3 * BRL - fsc + 3;
2087*4882a593Smuzhiyun 	rhs2_change_limit = (rhs2_change_limit < 32) ?  32 : rhs2_change_limit;
2088*4882a593Smuzhiyun 	rhs2_change_limit = (rhs2_change_limit + 5) / 6 * 6 + 2;
2089*4882a593Smuzhiyun 	if ((shr0 - 13) < rhs2_change_limit) {
2090*4882a593Smuzhiyun 		dev_err(&client->dev,
2091*4882a593Smuzhiyun 			"The total exposure limit makes rhs2 max is %d,but old rhs1 limit makes rhs2 min is %d\n",
2092*4882a593Smuzhiyun 			shr0 - 13, rhs2_change_limit);
2093*4882a593Smuzhiyun 		return -EINVAL;
2094*4882a593Smuzhiyun 	}
2095*4882a593Smuzhiyun 	if (rhs2 < rhs2_change_limit)
2096*4882a593Smuzhiyun 		rhs2 = rhs2_change_limit;
2097*4882a593Smuzhiyun 
2098*4882a593Smuzhiyun 	rhs2_old = rhs2;
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	/* shr2 = rhs2 - s_exp_time */
2101*4882a593Smuzhiyun 	if (rhs2 - s_exp_time <= shr2_min) {
2102*4882a593Smuzhiyun 		shr2 = shr2_min;
2103*4882a593Smuzhiyun 		s_exp_time = rhs2 - shr2;
2104*4882a593Smuzhiyun 	} else {
2105*4882a593Smuzhiyun 		shr2 = rhs2 - s_exp_time;
2106*4882a593Smuzhiyun 	}
2107*4882a593Smuzhiyun 	dev_dbg(&client->dev,
2108*4882a593Smuzhiyun 		"line(%d) rhs2_new %d, s_exp_time %d shr2 %d, rhs2_change_limit %d\n",
2109*4882a593Smuzhiyun 		__LINE__, rhs2, s_exp_time, shr2, rhs2_change_limit);
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 	if (shr0 < rhs2 + 13)
2112*4882a593Smuzhiyun 		shr0 = rhs2 + 13;
2113*4882a593Smuzhiyun 	else if (shr0 > fsc - 3)
2114*4882a593Smuzhiyun 		shr0 = fsc - 3;
2115*4882a593Smuzhiyun 
2116*4882a593Smuzhiyun 	dev_dbg(&client->dev,
2117*4882a593Smuzhiyun 		"long exposure: l_exp_time=%d, fsc=%d, shr0=%d, l_a_gain=%d\n",
2118*4882a593Smuzhiyun 		l_exp_time, fsc, shr0, l_a_gain);
2119*4882a593Smuzhiyun 	dev_dbg(&client->dev,
2120*4882a593Smuzhiyun 		"middle exposure(SEF1): m_exp_time=%d, rhs1=%d, shr1=%d, m_a_gain=%d\n",
2121*4882a593Smuzhiyun 		m_exp_time, rhs1, shr1, m_a_gain);
2122*4882a593Smuzhiyun 	dev_dbg(&client->dev,
2123*4882a593Smuzhiyun 		"short exposure(SEF2): s_exp_time=%d, rhs2=%d, shr2=%d, s_a_gain=%d\n",
2124*4882a593Smuzhiyun 		s_exp_time, rhs2, shr2, s_a_gain);
2125*4882a593Smuzhiyun 	/* time effect n+1 */
2126*4882a593Smuzhiyun 	/* write SEF2 exposure RHS2 regs*/
2127*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2128*4882a593Smuzhiyun 		IMX464_RHS2_REG_L,
2129*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2130*4882a593Smuzhiyun 		IMX464_FETCH_RHS1_L(rhs2));
2131*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2132*4882a593Smuzhiyun 		IMX464_RHS2_REG_M,
2133*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2134*4882a593Smuzhiyun 		IMX464_FETCH_RHS1_M(rhs2));
2135*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2136*4882a593Smuzhiyun 		IMX464_RHS2_REG_H,
2137*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2138*4882a593Smuzhiyun 		IMX464_FETCH_RHS1_H(rhs2));
2139*4882a593Smuzhiyun 	/* write SEF2 exposure SHR2 regs*/
2140*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2141*4882a593Smuzhiyun 		IMX464_SF2_EXPO_REG_L,
2142*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2143*4882a593Smuzhiyun 		IMX464_FETCH_EXP_L(shr2));
2144*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2145*4882a593Smuzhiyun 		IMX464_SF2_EXPO_REG_M,
2146*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2147*4882a593Smuzhiyun 		IMX464_FETCH_EXP_M(shr2));
2148*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2149*4882a593Smuzhiyun 		IMX464_SF2_EXPO_REG_H,
2150*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2151*4882a593Smuzhiyun 		IMX464_FETCH_EXP_H(shr2));
2152*4882a593Smuzhiyun 	/* write SEF1 exposure RHS1 regs*/
2153*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2154*4882a593Smuzhiyun 		IMX464_RHS1_REG_L,
2155*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2156*4882a593Smuzhiyun 		IMX464_FETCH_RHS1_L(rhs1));
2157*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2158*4882a593Smuzhiyun 		IMX464_RHS1_REG_M,
2159*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2160*4882a593Smuzhiyun 		IMX464_FETCH_RHS1_M(rhs1));
2161*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2162*4882a593Smuzhiyun 		IMX464_RHS1_REG_H,
2163*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2164*4882a593Smuzhiyun 		IMX464_FETCH_RHS1_H(rhs1));
2165*4882a593Smuzhiyun 	/* write SEF1 exposure SHR1 regs*/
2166*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2167*4882a593Smuzhiyun 		IMX464_SF1_EXPO_REG_L,
2168*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2169*4882a593Smuzhiyun 		IMX464_FETCH_EXP_L(shr1));
2170*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2171*4882a593Smuzhiyun 		IMX464_SF1_EXPO_REG_M,
2172*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2173*4882a593Smuzhiyun 		IMX464_FETCH_EXP_M(shr1));
2174*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2175*4882a593Smuzhiyun 		IMX464_SF1_EXPO_REG_H,
2176*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2177*4882a593Smuzhiyun 		IMX464_FETCH_EXP_H(shr1));
2178*4882a593Smuzhiyun 	/* write LF exposure SHR0 regs*/
2179*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2180*4882a593Smuzhiyun 		IMX464_LF_EXPO_REG_L,
2181*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2182*4882a593Smuzhiyun 		IMX464_FETCH_EXP_L(shr0));
2183*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2184*4882a593Smuzhiyun 		IMX464_LF_EXPO_REG_M,
2185*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2186*4882a593Smuzhiyun 		IMX464_FETCH_EXP_M(shr0));
2187*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2188*4882a593Smuzhiyun 		IMX464_LF_EXPO_REG_H,
2189*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2190*4882a593Smuzhiyun 		IMX464_FETCH_EXP_H(shr0));
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	ret |= imx464_write_reg(client, IMX464_GROUP_HOLD_REG,
2193*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT, IMX464_GROUP_HOLD_END);
2194*4882a593Smuzhiyun 	return ret;
2195*4882a593Smuzhiyun }
2196*4882a593Smuzhiyun 
IMX464_set_conversion_gain(struct IMX464 * IMX464,u32 * cg)2197*4882a593Smuzhiyun static int IMX464_set_conversion_gain(struct IMX464 *IMX464, u32 *cg)
2198*4882a593Smuzhiyun {
2199*4882a593Smuzhiyun 	int ret = 0;
2200*4882a593Smuzhiyun 	struct i2c_client *client = IMX464->client;
2201*4882a593Smuzhiyun 	int cur_cg = *cg;
2202*4882a593Smuzhiyun 	u32 gain_switch = 0;
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	if (IMX464->isHCG && cur_cg == GAIN_MODE_LCG) {
2205*4882a593Smuzhiyun 		gain_switch = 0x00 | 0x100;
2206*4882a593Smuzhiyun 		IMX464->isHCG = false;
2207*4882a593Smuzhiyun 	} else if (!IMX464->isHCG && cur_cg == GAIN_MODE_HCG) {
2208*4882a593Smuzhiyun 		gain_switch = 0x01 | 0x100;
2209*4882a593Smuzhiyun 		IMX464->isHCG = true;
2210*4882a593Smuzhiyun 	}
2211*4882a593Smuzhiyun 	ret = imx464_write_reg(client,
2212*4882a593Smuzhiyun 			IMX464_GROUP_HOLD_REG,
2213*4882a593Smuzhiyun 			IMX464_REG_VALUE_08BIT,
2214*4882a593Smuzhiyun 			IMX464_GROUP_HOLD_START);
2215*4882a593Smuzhiyun 	if (gain_switch & 0x100)
2216*4882a593Smuzhiyun 		ret |= imx464_write_reg(client,
2217*4882a593Smuzhiyun 			IMX464_GAIN_SWITCH_REG,
2218*4882a593Smuzhiyun 			IMX464_REG_VALUE_08BIT,
2219*4882a593Smuzhiyun 			gain_switch & 0xff);
2220*4882a593Smuzhiyun 	ret |= imx464_write_reg(client,
2221*4882a593Smuzhiyun 			IMX464_GROUP_HOLD_REG,
2222*4882a593Smuzhiyun 			IMX464_REG_VALUE_08BIT,
2223*4882a593Smuzhiyun 			IMX464_GROUP_HOLD_END);
2224*4882a593Smuzhiyun 	return ret;
2225*4882a593Smuzhiyun }
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun #ifdef USED_SYS_DEBUG
2228*4882a593Smuzhiyun //ag: echo 0 >  /sys/devices/platform/ff510000.i2c/i2c-1/1-0037/cam_s_cg
set_conversion_gain_status(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)2229*4882a593Smuzhiyun static ssize_t set_conversion_gain_status(struct device *dev,
2230*4882a593Smuzhiyun 	struct device_attribute *attr,
2231*4882a593Smuzhiyun 	const char *buf,
2232*4882a593Smuzhiyun 	size_t count)
2233*4882a593Smuzhiyun {
2234*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
2235*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
2236*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
2237*4882a593Smuzhiyun 	int status = 0;
2238*4882a593Smuzhiyun 	int ret = 0;
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun 	ret = kstrtoint(buf, 0, &status);
2241*4882a593Smuzhiyun 	if (!ret && status >= 0 && status < 2)
2242*4882a593Smuzhiyun 		IMX464_set_conversion_gain(IMX464, &status);
2243*4882a593Smuzhiyun 	else
2244*4882a593Smuzhiyun 		dev_err(dev, "input 0 for LCG, 1 for HCG, cur %d\n", status);
2245*4882a593Smuzhiyun 	return count;
2246*4882a593Smuzhiyun }
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun static struct device_attribute attributes[] = {
2249*4882a593Smuzhiyun 	__ATTR(cam_s_cg, S_IWUSR, NULL, set_conversion_gain_status),
2250*4882a593Smuzhiyun };
2251*4882a593Smuzhiyun 
add_sysfs_interfaces(struct device * dev)2252*4882a593Smuzhiyun static int add_sysfs_interfaces(struct device *dev)
2253*4882a593Smuzhiyun {
2254*4882a593Smuzhiyun 	int i;
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(attributes); i++)
2257*4882a593Smuzhiyun 		if (device_create_file(dev, attributes + i))
2258*4882a593Smuzhiyun 			goto undo;
2259*4882a593Smuzhiyun 	return 0;
2260*4882a593Smuzhiyun undo:
2261*4882a593Smuzhiyun 	for (i--; i >= 0 ; i--)
2262*4882a593Smuzhiyun 		device_remove_file(dev, attributes + i);
2263*4882a593Smuzhiyun 	dev_err(dev, "%s: failed to create sysfs interface\n", __func__);
2264*4882a593Smuzhiyun 	return -ENODEV;
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun 
remove_sysfs_interfaces(struct device * dev)2267*4882a593Smuzhiyun static int remove_sysfs_interfaces(struct device *dev)
2268*4882a593Smuzhiyun {
2269*4882a593Smuzhiyun 	int i;
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(attributes); i++)
2272*4882a593Smuzhiyun 		device_remove_file(dev, attributes + i);
2273*4882a593Smuzhiyun 	return 0;
2274*4882a593Smuzhiyun }
2275*4882a593Smuzhiyun #endif
2276*4882a593Smuzhiyun 
IMX464_get_channel_info(struct IMX464 * IMX464,struct rkmodule_channel_info * ch_info)2277*4882a593Smuzhiyun static int IMX464_get_channel_info(struct IMX464 *IMX464, struct rkmodule_channel_info *ch_info)
2278*4882a593Smuzhiyun {
2279*4882a593Smuzhiyun 	if (ch_info->index < PAD0 || ch_info->index >= PAD_MAX)
2280*4882a593Smuzhiyun 		return -EINVAL;
2281*4882a593Smuzhiyun 	ch_info->vc = IMX464->cur_mode->vc[ch_info->index];
2282*4882a593Smuzhiyun 	ch_info->width = IMX464->cur_mode->width;
2283*4882a593Smuzhiyun 	ch_info->height = IMX464->cur_mode->height;
2284*4882a593Smuzhiyun 	ch_info->bus_fmt = IMX464->cur_mode->bus_fmt;
2285*4882a593Smuzhiyun 	return 0;
2286*4882a593Smuzhiyun }
2287*4882a593Smuzhiyun 
IMX464_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)2288*4882a593Smuzhiyun static long IMX464_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
2289*4882a593Smuzhiyun {
2290*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
2291*4882a593Smuzhiyun 	struct rkmodule_hdr_cfg *hdr;
2292*4882a593Smuzhiyun 	struct rkmodule_channel_info *ch_info;
2293*4882a593Smuzhiyun 	u32 i, h, w, stream;
2294*4882a593Smuzhiyun 	long ret = 0;
2295*4882a593Smuzhiyun 	u64 pixel_rate = 0;
2296*4882a593Smuzhiyun 	u32 *sync_mode = NULL;
2297*4882a593Smuzhiyun 
2298*4882a593Smuzhiyun 	switch (cmd) {
2299*4882a593Smuzhiyun 	case PREISP_CMD_SET_HDRAE_EXP:
2300*4882a593Smuzhiyun 		if (IMX464->cur_mode->hdr_mode == HDR_X2)
2301*4882a593Smuzhiyun 			ret = IMX464_set_hdrae(IMX464, arg);
2302*4882a593Smuzhiyun 		else if (IMX464->cur_mode->hdr_mode == HDR_X3)
2303*4882a593Smuzhiyun 			ret = IMX464_set_hdrae_3frame(IMX464, arg);
2304*4882a593Smuzhiyun 		break;
2305*4882a593Smuzhiyun 	case RKMODULE_GET_MODULE_INFO:
2306*4882a593Smuzhiyun 		IMX464_get_module_inf(IMX464, (struct rkmodule_inf *)arg);
2307*4882a593Smuzhiyun 		break;
2308*4882a593Smuzhiyun 	case RKMODULE_GET_HDR_CFG:
2309*4882a593Smuzhiyun 		hdr = (struct rkmodule_hdr_cfg *)arg;
2310*4882a593Smuzhiyun 		hdr->esp.mode = HDR_NORMAL_VC;
2311*4882a593Smuzhiyun 		hdr->hdr_mode = IMX464->cur_mode->hdr_mode;
2312*4882a593Smuzhiyun 		break;
2313*4882a593Smuzhiyun 	case RKMODULE_SET_HDR_CFG:
2314*4882a593Smuzhiyun 		hdr = (struct rkmodule_hdr_cfg *)arg;
2315*4882a593Smuzhiyun 		w = IMX464->cur_mode->width;
2316*4882a593Smuzhiyun 		h = IMX464->cur_mode->height;
2317*4882a593Smuzhiyun 		for (i = 0; i < IMX464->cfg_num; i++) {
2318*4882a593Smuzhiyun 			if (w == IMX464->support_modes[i].width &&
2319*4882a593Smuzhiyun 			    h == IMX464->support_modes[i].height &&
2320*4882a593Smuzhiyun 			    IMX464->support_modes[i].hdr_mode == hdr->hdr_mode) {
2321*4882a593Smuzhiyun 				IMX464->cur_mode = &IMX464->support_modes[i];
2322*4882a593Smuzhiyun 				break;
2323*4882a593Smuzhiyun 			}
2324*4882a593Smuzhiyun 		}
2325*4882a593Smuzhiyun 		if (i == IMX464->cfg_num) {
2326*4882a593Smuzhiyun 			dev_err(&IMX464->client->dev,
2327*4882a593Smuzhiyun 				"not find hdr mode:%d %dx%d config\n",
2328*4882a593Smuzhiyun 				hdr->hdr_mode, w, h);
2329*4882a593Smuzhiyun 			ret = -EINVAL;
2330*4882a593Smuzhiyun 		} else {
2331*4882a593Smuzhiyun 			w = IMX464->cur_mode->hts_def - IMX464->cur_mode->width;
2332*4882a593Smuzhiyun 			h = IMX464->cur_mode->vts_def - IMX464->cur_mode->height;
2333*4882a593Smuzhiyun 			__v4l2_ctrl_modify_range(IMX464->hblank, w, w, 1, w);
2334*4882a593Smuzhiyun 			__v4l2_ctrl_modify_range(IMX464->vblank, h,
2335*4882a593Smuzhiyun 				IMX464_VTS_MAX - IMX464->cur_mode->height,
2336*4882a593Smuzhiyun 				1, h);
2337*4882a593Smuzhiyun 			IMX464->cur_vts = IMX464->cur_mode->vts_def;
2338*4882a593Smuzhiyun 			pixel_rate = (u32)link_freq_menu_items[IMX464->cur_mode->mipi_freq_idx] / IMX464->cur_mode->bpp * 2 *
2339*4882a593Smuzhiyun 				     IMX464->bus_cfg.bus.mipi_csi2.num_data_lanes;
2340*4882a593Smuzhiyun 			__v4l2_ctrl_s_ctrl_int64(IMX464->pixel_rate,
2341*4882a593Smuzhiyun 						 pixel_rate);
2342*4882a593Smuzhiyun 			__v4l2_ctrl_s_ctrl(IMX464->link_freq,
2343*4882a593Smuzhiyun 					   IMX464->cur_mode->mipi_freq_idx);
2344*4882a593Smuzhiyun 		}
2345*4882a593Smuzhiyun 		break;
2346*4882a593Smuzhiyun 	case RKMODULE_SET_CONVERSION_GAIN:
2347*4882a593Smuzhiyun 		ret = IMX464_set_conversion_gain(IMX464, (u32 *)arg);
2348*4882a593Smuzhiyun 		break;
2349*4882a593Smuzhiyun 	case RKMODULE_SET_QUICK_STREAM:
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun 		stream = *((u32 *)arg);
2352*4882a593Smuzhiyun 
2353*4882a593Smuzhiyun 		if (stream)
2354*4882a593Smuzhiyun 			ret = imx464_write_reg(IMX464->client, IMX464_REG_CTRL_MODE,
2355*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, IMX464_MODE_STREAMING);
2356*4882a593Smuzhiyun 		else
2357*4882a593Smuzhiyun 			ret = imx464_write_reg(IMX464->client, IMX464_REG_CTRL_MODE,
2358*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, IMX464_MODE_SW_STANDBY);
2359*4882a593Smuzhiyun 
2360*4882a593Smuzhiyun 		break;
2361*4882a593Smuzhiyun 	case RKMODULE_GET_CHANNEL_INFO:
2362*4882a593Smuzhiyun 		ch_info = (struct rkmodule_channel_info *)arg;
2363*4882a593Smuzhiyun 		ret = IMX464_get_channel_info(IMX464, ch_info);
2364*4882a593Smuzhiyun 		break;
2365*4882a593Smuzhiyun 	case RKMODULE_GET_SYNC_MODE:
2366*4882a593Smuzhiyun 		sync_mode = (u32 *)arg;
2367*4882a593Smuzhiyun 		*sync_mode = IMX464->sync_mode;
2368*4882a593Smuzhiyun 		break;
2369*4882a593Smuzhiyun 	case RKMODULE_SET_SYNC_MODE:
2370*4882a593Smuzhiyun 		sync_mode = (u32 *)arg;
2371*4882a593Smuzhiyun 		IMX464->sync_mode = *sync_mode;
2372*4882a593Smuzhiyun 		break;
2373*4882a593Smuzhiyun 	default:
2374*4882a593Smuzhiyun 		ret = -ENOIOCTLCMD;
2375*4882a593Smuzhiyun 		break;
2376*4882a593Smuzhiyun 	}
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 	return ret;
2379*4882a593Smuzhiyun }
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
IMX464_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)2382*4882a593Smuzhiyun static long IMX464_compat_ioctl32(struct v4l2_subdev *sd,
2383*4882a593Smuzhiyun 				  unsigned int cmd, unsigned long arg)
2384*4882a593Smuzhiyun {
2385*4882a593Smuzhiyun 	void __user *up = compat_ptr(arg);
2386*4882a593Smuzhiyun 	struct rkmodule_inf *inf;
2387*4882a593Smuzhiyun 	struct rkmodule_awb_cfg *cfg;
2388*4882a593Smuzhiyun 	struct rkmodule_hdr_cfg *hdr;
2389*4882a593Smuzhiyun 	struct preisp_hdrae_exp_s *hdrae;
2390*4882a593Smuzhiyun 	struct rkmodule_channel_info *ch_info;
2391*4882a593Smuzhiyun 	long ret;
2392*4882a593Smuzhiyun 	u32 cg = 0;
2393*4882a593Smuzhiyun 	u32  stream;
2394*4882a593Smuzhiyun 	u32 sync_mode;
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	switch (cmd) {
2397*4882a593Smuzhiyun 	case RKMODULE_GET_MODULE_INFO:
2398*4882a593Smuzhiyun 		inf = kzalloc(sizeof(*inf), GFP_KERNEL);
2399*4882a593Smuzhiyun 		if (!inf) {
2400*4882a593Smuzhiyun 			ret = -ENOMEM;
2401*4882a593Smuzhiyun 			return ret;
2402*4882a593Smuzhiyun 		}
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 		ret = IMX464_ioctl(sd, cmd, inf);
2405*4882a593Smuzhiyun 		if (!ret) {
2406*4882a593Smuzhiyun 			ret = copy_to_user(up, inf, sizeof(*inf));
2407*4882a593Smuzhiyun 			if (ret)
2408*4882a593Smuzhiyun 				ret = -EFAULT;
2409*4882a593Smuzhiyun 		}
2410*4882a593Smuzhiyun 		kfree(inf);
2411*4882a593Smuzhiyun 		break;
2412*4882a593Smuzhiyun 	case RKMODULE_AWB_CFG:
2413*4882a593Smuzhiyun 		cfg = kzalloc(sizeof(*cfg), GFP_KERNEL);
2414*4882a593Smuzhiyun 		if (!cfg) {
2415*4882a593Smuzhiyun 			ret = -ENOMEM;
2416*4882a593Smuzhiyun 			return ret;
2417*4882a593Smuzhiyun 		}
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun 		ret = copy_from_user(cfg, up, sizeof(*cfg));
2420*4882a593Smuzhiyun 		if (!ret)
2421*4882a593Smuzhiyun 			ret = IMX464_ioctl(sd, cmd, cfg);
2422*4882a593Smuzhiyun 		else
2423*4882a593Smuzhiyun 			ret = -EFAULT;
2424*4882a593Smuzhiyun 		kfree(cfg);
2425*4882a593Smuzhiyun 		break;
2426*4882a593Smuzhiyun 	case RKMODULE_GET_HDR_CFG:
2427*4882a593Smuzhiyun 		hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
2428*4882a593Smuzhiyun 		if (!hdr) {
2429*4882a593Smuzhiyun 			ret = -ENOMEM;
2430*4882a593Smuzhiyun 			return ret;
2431*4882a593Smuzhiyun 		}
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun 		ret = IMX464_ioctl(sd, cmd, hdr);
2434*4882a593Smuzhiyun 		if (!ret) {
2435*4882a593Smuzhiyun 			ret = copy_to_user(up, hdr, sizeof(*hdr));
2436*4882a593Smuzhiyun 			if (ret)
2437*4882a593Smuzhiyun 				ret = -EFAULT;
2438*4882a593Smuzhiyun 		}
2439*4882a593Smuzhiyun 		kfree(hdr);
2440*4882a593Smuzhiyun 		break;
2441*4882a593Smuzhiyun 	case RKMODULE_SET_HDR_CFG:
2442*4882a593Smuzhiyun 		hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
2443*4882a593Smuzhiyun 		if (!hdr) {
2444*4882a593Smuzhiyun 			ret = -ENOMEM;
2445*4882a593Smuzhiyun 			return ret;
2446*4882a593Smuzhiyun 		}
2447*4882a593Smuzhiyun 
2448*4882a593Smuzhiyun 		ret = copy_from_user(hdr, up, sizeof(*hdr));
2449*4882a593Smuzhiyun 		if (!ret)
2450*4882a593Smuzhiyun 			ret = IMX464_ioctl(sd, cmd, hdr);
2451*4882a593Smuzhiyun 		else
2452*4882a593Smuzhiyun 			ret = -EFAULT;
2453*4882a593Smuzhiyun 		kfree(hdr);
2454*4882a593Smuzhiyun 		break;
2455*4882a593Smuzhiyun 	case PREISP_CMD_SET_HDRAE_EXP:
2456*4882a593Smuzhiyun 		hdrae = kzalloc(sizeof(*hdrae), GFP_KERNEL);
2457*4882a593Smuzhiyun 		if (!hdrae) {
2458*4882a593Smuzhiyun 			ret = -ENOMEM;
2459*4882a593Smuzhiyun 			return ret;
2460*4882a593Smuzhiyun 		}
2461*4882a593Smuzhiyun 
2462*4882a593Smuzhiyun 		ret = copy_from_user(hdrae, up, sizeof(*hdrae));
2463*4882a593Smuzhiyun 		if (!ret)
2464*4882a593Smuzhiyun 			ret = IMX464_ioctl(sd, cmd, hdrae);
2465*4882a593Smuzhiyun 		else
2466*4882a593Smuzhiyun 			ret = -EFAULT;
2467*4882a593Smuzhiyun 		kfree(hdrae);
2468*4882a593Smuzhiyun 		break;
2469*4882a593Smuzhiyun 	case RKMODULE_SET_CONVERSION_GAIN:
2470*4882a593Smuzhiyun 		ret = copy_from_user(&cg, up, sizeof(cg));
2471*4882a593Smuzhiyun 		if (!ret)
2472*4882a593Smuzhiyun 			ret = IMX464_ioctl(sd, cmd, &cg);
2473*4882a593Smuzhiyun 		else
2474*4882a593Smuzhiyun 			ret = -EFAULT;
2475*4882a593Smuzhiyun 		break;
2476*4882a593Smuzhiyun 	case RKMODULE_SET_QUICK_STREAM:
2477*4882a593Smuzhiyun 		ret = copy_from_user(&stream, up, sizeof(u32));
2478*4882a593Smuzhiyun 		if (!ret)
2479*4882a593Smuzhiyun 			ret = IMX464_ioctl(sd, cmd, &stream);
2480*4882a593Smuzhiyun 		else
2481*4882a593Smuzhiyun 			ret = -EFAULT;
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 		break;
2484*4882a593Smuzhiyun 	case RKMODULE_GET_CHANNEL_INFO:
2485*4882a593Smuzhiyun 		ch_info = kzalloc(sizeof(*ch_info), GFP_KERNEL);
2486*4882a593Smuzhiyun 		if (!ch_info) {
2487*4882a593Smuzhiyun 			ret = -ENOMEM;
2488*4882a593Smuzhiyun 			return ret;
2489*4882a593Smuzhiyun 		}
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 		ret = IMX464_ioctl(sd, cmd, ch_info);
2492*4882a593Smuzhiyun 		if (!ret) {
2493*4882a593Smuzhiyun 			ret = copy_to_user(up, ch_info, sizeof(*ch_info));
2494*4882a593Smuzhiyun 			if (ret)
2495*4882a593Smuzhiyun 				ret = -EFAULT;
2496*4882a593Smuzhiyun 		}
2497*4882a593Smuzhiyun 		kfree(ch_info);
2498*4882a593Smuzhiyun 		break;
2499*4882a593Smuzhiyun 	case RKMODULE_GET_SYNC_MODE:
2500*4882a593Smuzhiyun 		ret = IMX464_ioctl(sd, cmd, &sync_mode);
2501*4882a593Smuzhiyun 		if (!ret) {
2502*4882a593Smuzhiyun 			ret = copy_to_user(up, &sync_mode, sizeof(u32));
2503*4882a593Smuzhiyun 			if (ret)
2504*4882a593Smuzhiyun 				ret = -EFAULT;
2505*4882a593Smuzhiyun 		}
2506*4882a593Smuzhiyun 		break;
2507*4882a593Smuzhiyun 	case RKMODULE_SET_SYNC_MODE:
2508*4882a593Smuzhiyun 		ret = copy_from_user(&sync_mode, up, sizeof(u32));
2509*4882a593Smuzhiyun 		if (!ret)
2510*4882a593Smuzhiyun 			ret = IMX464_ioctl(sd, cmd, &sync_mode);
2511*4882a593Smuzhiyun 		else
2512*4882a593Smuzhiyun 			ret = -EFAULT;
2513*4882a593Smuzhiyun 		break;
2514*4882a593Smuzhiyun 	default:
2515*4882a593Smuzhiyun 		ret = -ENOIOCTLCMD;
2516*4882a593Smuzhiyun 		break;
2517*4882a593Smuzhiyun 	}
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun 	return ret;
2520*4882a593Smuzhiyun }
2521*4882a593Smuzhiyun #endif
2522*4882a593Smuzhiyun 
IMX464_init_conversion_gain(struct IMX464 * IMX464,bool isHCG)2523*4882a593Smuzhiyun static int IMX464_init_conversion_gain(struct IMX464 *IMX464, bool isHCG)
2524*4882a593Smuzhiyun {
2525*4882a593Smuzhiyun 	struct i2c_client *client = IMX464->client;
2526*4882a593Smuzhiyun 	int ret = 0;
2527*4882a593Smuzhiyun 	u32 val = 0;
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	if (isHCG)
2530*4882a593Smuzhiyun 		val = 0x01;
2531*4882a593Smuzhiyun 	else
2532*4882a593Smuzhiyun 		val = 0;
2533*4882a593Smuzhiyun 	ret = imx464_write_reg(client,
2534*4882a593Smuzhiyun 		IMX464_GAIN_SWITCH_REG,
2535*4882a593Smuzhiyun 		IMX464_REG_VALUE_08BIT,
2536*4882a593Smuzhiyun 		val);
2537*4882a593Smuzhiyun 	return ret;
2538*4882a593Smuzhiyun }
2539*4882a593Smuzhiyun 
__IMX464_start_stream(struct IMX464 * IMX464)2540*4882a593Smuzhiyun static int __IMX464_start_stream(struct IMX464 *IMX464)
2541*4882a593Smuzhiyun {
2542*4882a593Smuzhiyun 	int ret;
2543*4882a593Smuzhiyun 
2544*4882a593Smuzhiyun 	ret = IMX464_write_array(IMX464->client, IMX464->cur_mode->reg_list);
2545*4882a593Smuzhiyun 	if (ret)
2546*4882a593Smuzhiyun 		return ret;
2547*4882a593Smuzhiyun 	ret = IMX464_init_conversion_gain(IMX464, IMX464->isHCG);
2548*4882a593Smuzhiyun 	if (ret)
2549*4882a593Smuzhiyun 		return ret;
2550*4882a593Smuzhiyun 	/* In case these controls are set before streaming */
2551*4882a593Smuzhiyun 	ret = __v4l2_ctrl_handler_setup(&IMX464->ctrl_handler);
2552*4882a593Smuzhiyun 	if (ret)
2553*4882a593Smuzhiyun 		return ret;
2554*4882a593Smuzhiyun 	if (IMX464->has_init_exp && IMX464->cur_mode->hdr_mode != NO_HDR) {
2555*4882a593Smuzhiyun 		ret = IMX464_ioctl(&IMX464->subdev, PREISP_CMD_SET_HDRAE_EXP,
2556*4882a593Smuzhiyun 			&IMX464->init_hdrae_exp);
2557*4882a593Smuzhiyun 		if (ret) {
2558*4882a593Smuzhiyun 			dev_err(&IMX464->client->dev,
2559*4882a593Smuzhiyun 				"init exp fail in hdr mode\n");
2560*4882a593Smuzhiyun 			return ret;
2561*4882a593Smuzhiyun 		}
2562*4882a593Smuzhiyun 	}
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	if (IMX464->sync_mode == EXTERNAL_MASTER_MODE) {
2565*4882a593Smuzhiyun 		ret |= IMX464_write_array(IMX464->client, IMX464_external_sync_master_start_regs);
2566*4882a593Smuzhiyun 		v4l2_err(&IMX464->subdev, "cur externam master mode\n");
2567*4882a593Smuzhiyun 	} else if (IMX464->sync_mode == INTERNAL_MASTER_MODE) {
2568*4882a593Smuzhiyun 		ret |= IMX464_write_array(IMX464->client, IMX464_interal_sync_master_start_regs);
2569*4882a593Smuzhiyun 		v4l2_err(&IMX464->subdev, "cur intertal master\n");
2570*4882a593Smuzhiyun 	} else if (IMX464->sync_mode == SLAVE_MODE) {
2571*4882a593Smuzhiyun 		ret |= IMX464_write_array(IMX464->client, IMX464_slave_start_regs);
2572*4882a593Smuzhiyun 		v4l2_err(&IMX464->subdev, "cur slave mode\n");
2573*4882a593Smuzhiyun 	}
2574*4882a593Smuzhiyun 	if (IMX464->sync_mode == NO_SYNC_MODE) {
2575*4882a593Smuzhiyun 		ret = imx464_write_reg(IMX464->client, IMX464_REG_CTRL_MODE,
2576*4882a593Smuzhiyun 					IMX464_REG_VALUE_08BIT, IMX464_MODE_STREAMING);
2577*4882a593Smuzhiyun 		usleep_range(30000, 40000);
2578*4882a593Smuzhiyun 		ret |= imx464_write_reg(IMX464->client, IMX464_REG_MARSTER_MODE,
2579*4882a593Smuzhiyun 					IMX464_REG_VALUE_08BIT, 0);
2580*4882a593Smuzhiyun 	} else {
2581*4882a593Smuzhiyun 		ret |= imx464_write_reg(IMX464->client, IMX464_REG_MARSTER_MODE,
2582*4882a593Smuzhiyun 					IMX464_REG_VALUE_08BIT, 0);
2583*4882a593Smuzhiyun 	}
2584*4882a593Smuzhiyun 	return ret;
2585*4882a593Smuzhiyun }
2586*4882a593Smuzhiyun 
__IMX464_stop_stream(struct IMX464 * IMX464)2587*4882a593Smuzhiyun static int __IMX464_stop_stream(struct IMX464 *IMX464)
2588*4882a593Smuzhiyun {
2589*4882a593Smuzhiyun 	int ret = 0;
2590*4882a593Smuzhiyun 
2591*4882a593Smuzhiyun 	IMX464->has_init_exp = false;
2592*4882a593Smuzhiyun 	ret = imx464_write_reg(IMX464->client, IMX464_REG_CTRL_MODE,
2593*4882a593Smuzhiyun 			IMX464_REG_VALUE_08BIT, IMX464_MODE_SW_STANDBY);
2594*4882a593Smuzhiyun 
2595*4882a593Smuzhiyun 	if (IMX464->sync_mode == EXTERNAL_MASTER_MODE)
2596*4882a593Smuzhiyun 		ret |= IMX464_write_array(IMX464->client, IMX464_external_sync_master_stop_regs);
2597*4882a593Smuzhiyun 	else if (IMX464->sync_mode == INTERNAL_MASTER_MODE)
2598*4882a593Smuzhiyun 		ret |= IMX464_write_array(IMX464->client, IMX464_interal_sync_master_stop_regs);
2599*4882a593Smuzhiyun 	return ret;
2600*4882a593Smuzhiyun }
2601*4882a593Smuzhiyun 
IMX464_s_stream(struct v4l2_subdev * sd,int on)2602*4882a593Smuzhiyun static int IMX464_s_stream(struct v4l2_subdev *sd, int on)
2603*4882a593Smuzhiyun {
2604*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
2605*4882a593Smuzhiyun 	struct i2c_client *client = IMX464->client;
2606*4882a593Smuzhiyun 	int ret = 0;
2607*4882a593Smuzhiyun 
2608*4882a593Smuzhiyun 	mutex_lock(&IMX464->mutex);
2609*4882a593Smuzhiyun 	on = !!on;
2610*4882a593Smuzhiyun 	if (on == IMX464->streaming)
2611*4882a593Smuzhiyun 		goto unlock_and_return;
2612*4882a593Smuzhiyun 
2613*4882a593Smuzhiyun 	if (on) {
2614*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
2615*4882a593Smuzhiyun 		if (ret < 0) {
2616*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
2617*4882a593Smuzhiyun 			goto unlock_and_return;
2618*4882a593Smuzhiyun 		}
2619*4882a593Smuzhiyun 
2620*4882a593Smuzhiyun 		ret = __IMX464_start_stream(IMX464);
2621*4882a593Smuzhiyun 		if (ret) {
2622*4882a593Smuzhiyun 			v4l2_err(sd, "start stream failed while write regs\n");
2623*4882a593Smuzhiyun 			pm_runtime_put(&client->dev);
2624*4882a593Smuzhiyun 			goto unlock_and_return;
2625*4882a593Smuzhiyun 		}
2626*4882a593Smuzhiyun 	} else {
2627*4882a593Smuzhiyun 		__IMX464_stop_stream(IMX464);
2628*4882a593Smuzhiyun 		pm_runtime_put(&client->dev);
2629*4882a593Smuzhiyun 	}
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun 	IMX464->streaming = on;
2632*4882a593Smuzhiyun 
2633*4882a593Smuzhiyun unlock_and_return:
2634*4882a593Smuzhiyun 	mutex_unlock(&IMX464->mutex);
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun 	return ret;
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun 
IMX464_s_power(struct v4l2_subdev * sd,int on)2639*4882a593Smuzhiyun static int IMX464_s_power(struct v4l2_subdev *sd, int on)
2640*4882a593Smuzhiyun {
2641*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
2642*4882a593Smuzhiyun 	struct i2c_client *client = IMX464->client;
2643*4882a593Smuzhiyun 	int ret = 0;
2644*4882a593Smuzhiyun 
2645*4882a593Smuzhiyun 	mutex_lock(&IMX464->mutex);
2646*4882a593Smuzhiyun 
2647*4882a593Smuzhiyun 	/* If the power state is not modified - no work to do. */
2648*4882a593Smuzhiyun 	if (IMX464->power_on == !!on)
2649*4882a593Smuzhiyun 		goto unlock_and_return;
2650*4882a593Smuzhiyun 
2651*4882a593Smuzhiyun 	if (on) {
2652*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
2653*4882a593Smuzhiyun 		if (ret < 0) {
2654*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
2655*4882a593Smuzhiyun 			goto unlock_and_return;
2656*4882a593Smuzhiyun 		}
2657*4882a593Smuzhiyun 
2658*4882a593Smuzhiyun 		ret = IMX464_write_array(IMX464->client, IMX464_global_regs);
2659*4882a593Smuzhiyun 		if (ret) {
2660*4882a593Smuzhiyun 			v4l2_err(sd, "could not set init registers\n");
2661*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
2662*4882a593Smuzhiyun 			goto unlock_and_return;
2663*4882a593Smuzhiyun 		}
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun 		IMX464->power_on = true;
2666*4882a593Smuzhiyun 	} else {
2667*4882a593Smuzhiyun 		pm_runtime_put(&client->dev);
2668*4882a593Smuzhiyun 		IMX464->power_on = false;
2669*4882a593Smuzhiyun 	}
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun unlock_and_return:
2672*4882a593Smuzhiyun 	mutex_unlock(&IMX464->mutex);
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun 	return ret;
2675*4882a593Smuzhiyun }
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
IMX464_cal_delay(u32 cycles)2678*4882a593Smuzhiyun static inline u32 IMX464_cal_delay(u32 cycles)
2679*4882a593Smuzhiyun {
2680*4882a593Smuzhiyun 	return DIV_ROUND_UP(cycles, IMX464_XVCLK_FREQ_37M / 1000 / 1000);
2681*4882a593Smuzhiyun }
2682*4882a593Smuzhiyun 
__IMX464_power_on(struct IMX464 * IMX464)2683*4882a593Smuzhiyun static int __IMX464_power_on(struct IMX464 *IMX464)
2684*4882a593Smuzhiyun {
2685*4882a593Smuzhiyun 	int ret;
2686*4882a593Smuzhiyun 	u32 delay_us;
2687*4882a593Smuzhiyun 	struct device *dev = &IMX464->client->dev;
2688*4882a593Smuzhiyun 
2689*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(IMX464->pins_default)) {
2690*4882a593Smuzhiyun 		ret = pinctrl_select_state(IMX464->pinctrl,
2691*4882a593Smuzhiyun 					   IMX464->pins_default);
2692*4882a593Smuzhiyun 		if (ret < 0)
2693*4882a593Smuzhiyun 			dev_err(dev, "could not set pins\n");
2694*4882a593Smuzhiyun 	}
2695*4882a593Smuzhiyun 
2696*4882a593Smuzhiyun 	ret = clk_set_rate(IMX464->xvclk, IMX464->cur_mode->mclk);
2697*4882a593Smuzhiyun 	if (ret < 0)
2698*4882a593Smuzhiyun 		dev_warn(dev, "Failed to set xvclk rate\n");
2699*4882a593Smuzhiyun 	if (clk_get_rate(IMX464->xvclk) != IMX464->cur_mode->mclk)
2700*4882a593Smuzhiyun 		dev_warn(dev, "xvclk mismatched, %lu\n", clk_get_rate(IMX464->xvclk));
2701*4882a593Smuzhiyun 	else
2702*4882a593Smuzhiyun 		IMX464->cur_mclk = IMX464->cur_mode->mclk;
2703*4882a593Smuzhiyun 	ret = clk_prepare_enable(IMX464->xvclk);
2704*4882a593Smuzhiyun 	if (ret < 0) {
2705*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable xvclk\n");
2706*4882a593Smuzhiyun 		return ret;
2707*4882a593Smuzhiyun 	}
2708*4882a593Smuzhiyun 	if (!IS_ERR(IMX464->reset_gpio))
2709*4882a593Smuzhiyun 		gpiod_set_value_cansleep(IMX464->reset_gpio, 0);
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun 	ret = regulator_bulk_enable(IMX464_NUM_SUPPLIES, IMX464->supplies);
2712*4882a593Smuzhiyun 	if (ret < 0) {
2713*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable regulators\n");
2714*4882a593Smuzhiyun 		goto disable_clk;
2715*4882a593Smuzhiyun 	}
2716*4882a593Smuzhiyun 	usleep_range(15000, 16000);
2717*4882a593Smuzhiyun 	if (!IS_ERR(IMX464->reset_gpio))
2718*4882a593Smuzhiyun 		gpiod_set_value_cansleep(IMX464->reset_gpio, 1);
2719*4882a593Smuzhiyun 
2720*4882a593Smuzhiyun 	usleep_range(500, 1000);
2721*4882a593Smuzhiyun 	if (!IS_ERR(IMX464->pwdn_gpio))
2722*4882a593Smuzhiyun 		gpiod_set_value_cansleep(IMX464->pwdn_gpio, 1);
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun 	/* 8192 cycles prior to first SCCB transaction */
2725*4882a593Smuzhiyun 	delay_us = IMX464_cal_delay(8192);
2726*4882a593Smuzhiyun 	usleep_range(delay_us, delay_us * 2);
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun 	return 0;
2729*4882a593Smuzhiyun 
2730*4882a593Smuzhiyun disable_clk:
2731*4882a593Smuzhiyun 	clk_disable_unprepare(IMX464->xvclk);
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 	return ret;
2734*4882a593Smuzhiyun }
2735*4882a593Smuzhiyun 
__IMX464_power_off(struct IMX464 * IMX464)2736*4882a593Smuzhiyun static void __IMX464_power_off(struct IMX464 *IMX464)
2737*4882a593Smuzhiyun {
2738*4882a593Smuzhiyun 	int ret;
2739*4882a593Smuzhiyun 	struct device *dev = &IMX464->client->dev;
2740*4882a593Smuzhiyun 
2741*4882a593Smuzhiyun 	if (!IS_ERR(IMX464->pwdn_gpio))
2742*4882a593Smuzhiyun 		gpiod_set_value_cansleep(IMX464->pwdn_gpio, 0);
2743*4882a593Smuzhiyun 	clk_disable_unprepare(IMX464->xvclk);
2744*4882a593Smuzhiyun 	if (!IS_ERR(IMX464->reset_gpio))
2745*4882a593Smuzhiyun 		gpiod_set_value_cansleep(IMX464->reset_gpio, 0);
2746*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(IMX464->pins_sleep)) {
2747*4882a593Smuzhiyun 		ret = pinctrl_select_state(IMX464->pinctrl,
2748*4882a593Smuzhiyun 					   IMX464->pins_sleep);
2749*4882a593Smuzhiyun 		if (ret < 0)
2750*4882a593Smuzhiyun 			dev_err(dev, "could not set pins\n");
2751*4882a593Smuzhiyun 	}
2752*4882a593Smuzhiyun 	regulator_bulk_disable(IMX464_NUM_SUPPLIES, IMX464->supplies);
2753*4882a593Smuzhiyun 	usleep_range(15000, 16000);
2754*4882a593Smuzhiyun }
2755*4882a593Smuzhiyun 
IMX464_runtime_resume(struct device * dev)2756*4882a593Smuzhiyun static int IMX464_runtime_resume(struct device *dev)
2757*4882a593Smuzhiyun {
2758*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
2759*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
2760*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun 	return __IMX464_power_on(IMX464);
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun 
IMX464_runtime_suspend(struct device * dev)2765*4882a593Smuzhiyun static int IMX464_runtime_suspend(struct device *dev)
2766*4882a593Smuzhiyun {
2767*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
2768*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
2769*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
2770*4882a593Smuzhiyun 
2771*4882a593Smuzhiyun 	__IMX464_power_off(IMX464);
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun 	return 0;
2774*4882a593Smuzhiyun }
2775*4882a593Smuzhiyun 
2776*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
IMX464_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)2777*4882a593Smuzhiyun static int IMX464_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
2778*4882a593Smuzhiyun {
2779*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
2780*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *try_fmt =
2781*4882a593Smuzhiyun 				v4l2_subdev_get_try_format(sd, fh->pad, 0);
2782*4882a593Smuzhiyun 	const struct IMX464_mode *def_mode = &IMX464->support_modes[0];
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun 	mutex_lock(&IMX464->mutex);
2785*4882a593Smuzhiyun 	/* Initialize try_fmt */
2786*4882a593Smuzhiyun 	try_fmt->width = def_mode->width;
2787*4882a593Smuzhiyun 	try_fmt->height = def_mode->height;
2788*4882a593Smuzhiyun 	try_fmt->code = def_mode->bus_fmt;
2789*4882a593Smuzhiyun 	try_fmt->field = V4L2_FIELD_NONE;
2790*4882a593Smuzhiyun 
2791*4882a593Smuzhiyun 	mutex_unlock(&IMX464->mutex);
2792*4882a593Smuzhiyun 	/* No crop or compose */
2793*4882a593Smuzhiyun 
2794*4882a593Smuzhiyun 	return 0;
2795*4882a593Smuzhiyun }
2796*4882a593Smuzhiyun #endif
2797*4882a593Smuzhiyun 
IMX464_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)2798*4882a593Smuzhiyun static int IMX464_enum_frame_interval(struct v4l2_subdev *sd,
2799*4882a593Smuzhiyun 	struct v4l2_subdev_pad_config *cfg,
2800*4882a593Smuzhiyun 	struct v4l2_subdev_frame_interval_enum *fie)
2801*4882a593Smuzhiyun {
2802*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
2803*4882a593Smuzhiyun 
2804*4882a593Smuzhiyun 	if (fie->index >= IMX464->cfg_num)
2805*4882a593Smuzhiyun 		return -EINVAL;
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun 	fie->code = IMX464->support_modes[fie->index].bus_fmt;
2808*4882a593Smuzhiyun 	fie->width = IMX464->support_modes[fie->index].width;
2809*4882a593Smuzhiyun 	fie->height = IMX464->support_modes[fie->index].height;
2810*4882a593Smuzhiyun 	fie->interval = IMX464->support_modes[fie->index].max_fps;
2811*4882a593Smuzhiyun 	fie->reserved[0] = IMX464->support_modes[fie->index].hdr_mode;
2812*4882a593Smuzhiyun 	return 0;
2813*4882a593Smuzhiyun }
2814*4882a593Smuzhiyun 
2815*4882a593Smuzhiyun #define CROP_START(SRC, DST) (((SRC) - (DST)) / 2 / 4 * 4)
2816*4882a593Smuzhiyun #define DST_WIDTH 2560
2817*4882a593Smuzhiyun #define DST_HEIGHT 1520
2818*4882a593Smuzhiyun 
2819*4882a593Smuzhiyun /*
2820*4882a593Smuzhiyun  * The resolution of the driver configuration needs to be exactly
2821*4882a593Smuzhiyun  * the same as the current output resolution of the sensor,
2822*4882a593Smuzhiyun  * the input width of the isp needs to be 16 aligned,
2823*4882a593Smuzhiyun  * the input height of the isp needs to be 8 aligned.
2824*4882a593Smuzhiyun  * Can be cropped to standard resolution by this function,
2825*4882a593Smuzhiyun  * otherwise it will crop out strange resolution according
2826*4882a593Smuzhiyun  * to the alignment rules.
2827*4882a593Smuzhiyun  */
IMX464_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)2828*4882a593Smuzhiyun static int IMX464_get_selection(struct v4l2_subdev *sd,
2829*4882a593Smuzhiyun 				struct v4l2_subdev_pad_config *cfg,
2830*4882a593Smuzhiyun 				struct v4l2_subdev_selection *sel)
2831*4882a593Smuzhiyun {
2832*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
2833*4882a593Smuzhiyun 
2834*4882a593Smuzhiyun 	if (sel->target == V4L2_SEL_TGT_CROP_BOUNDS) {
2835*4882a593Smuzhiyun 		sel->r.left = CROP_START(IMX464->cur_mode->width, DST_WIDTH);
2836*4882a593Smuzhiyun 		sel->r.width = DST_WIDTH;
2837*4882a593Smuzhiyun 		sel->r.top = CROP_START(IMX464->cur_mode->height, DST_HEIGHT);
2838*4882a593Smuzhiyun 		sel->r.height = DST_HEIGHT;
2839*4882a593Smuzhiyun 		return 0;
2840*4882a593Smuzhiyun 	}
2841*4882a593Smuzhiyun 	return -EINVAL;
2842*4882a593Smuzhiyun }
2843*4882a593Smuzhiyun 
2844*4882a593Smuzhiyun static const struct dev_pm_ops IMX464_pm_ops = {
2845*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(IMX464_runtime_suspend,
2846*4882a593Smuzhiyun 			   IMX464_runtime_resume, NULL)
2847*4882a593Smuzhiyun };
2848*4882a593Smuzhiyun 
2849*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
2850*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops IMX464_internal_ops = {
2851*4882a593Smuzhiyun 	.open = IMX464_open,
2852*4882a593Smuzhiyun };
2853*4882a593Smuzhiyun #endif
2854*4882a593Smuzhiyun 
2855*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops IMX464_core_ops = {
2856*4882a593Smuzhiyun 	.s_power = IMX464_s_power,
2857*4882a593Smuzhiyun 	.ioctl = IMX464_ioctl,
2858*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
2859*4882a593Smuzhiyun 	.compat_ioctl32 = IMX464_compat_ioctl32,
2860*4882a593Smuzhiyun #endif
2861*4882a593Smuzhiyun };
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops IMX464_video_ops = {
2864*4882a593Smuzhiyun 	.s_stream = IMX464_s_stream,
2865*4882a593Smuzhiyun 	.g_frame_interval = IMX464_g_frame_interval,
2866*4882a593Smuzhiyun };
2867*4882a593Smuzhiyun 
2868*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops IMX464_pad_ops = {
2869*4882a593Smuzhiyun 	.enum_mbus_code = IMX464_enum_mbus_code,
2870*4882a593Smuzhiyun 	.enum_frame_size = IMX464_enum_frame_sizes,
2871*4882a593Smuzhiyun 	.enum_frame_interval = IMX464_enum_frame_interval,
2872*4882a593Smuzhiyun 	.get_fmt = IMX464_get_fmt,
2873*4882a593Smuzhiyun 	.set_fmt = IMX464_set_fmt,
2874*4882a593Smuzhiyun 	.get_selection = IMX464_get_selection,
2875*4882a593Smuzhiyun 	.get_mbus_config = IMX464_g_mbus_config,
2876*4882a593Smuzhiyun };
2877*4882a593Smuzhiyun 
2878*4882a593Smuzhiyun static const struct v4l2_subdev_ops IMX464_subdev_ops = {
2879*4882a593Smuzhiyun 	.core	= &IMX464_core_ops,
2880*4882a593Smuzhiyun 	.video	= &IMX464_video_ops,
2881*4882a593Smuzhiyun 	.pad	= &IMX464_pad_ops,
2882*4882a593Smuzhiyun };
2883*4882a593Smuzhiyun 
IMX464_set_ctrl(struct v4l2_ctrl * ctrl)2884*4882a593Smuzhiyun static int IMX464_set_ctrl(struct v4l2_ctrl *ctrl)
2885*4882a593Smuzhiyun {
2886*4882a593Smuzhiyun 	struct IMX464 *IMX464 = container_of(ctrl->handler,
2887*4882a593Smuzhiyun 					     struct IMX464, ctrl_handler);
2888*4882a593Smuzhiyun 	struct i2c_client *client = IMX464->client;
2889*4882a593Smuzhiyun 	const struct IMX464_mode *mode = IMX464->cur_mode;
2890*4882a593Smuzhiyun 	s64 max;
2891*4882a593Smuzhiyun 	u32 vts = 0;
2892*4882a593Smuzhiyun 	int ret = 0;
2893*4882a593Smuzhiyun 	u32 shr0 = 0;
2894*4882a593Smuzhiyun 	u32 flip = 0;
2895*4882a593Smuzhiyun 
2896*4882a593Smuzhiyun 	/* Propagate change of current control to all related controls */
2897*4882a593Smuzhiyun 	switch (ctrl->id) {
2898*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
2899*4882a593Smuzhiyun 		/* Update max exposure while meeting expected vblanking */
2900*4882a593Smuzhiyun 		if (mode->hdr_mode == NO_HDR) {
2901*4882a593Smuzhiyun 			max = IMX464->cur_mode->height + ctrl->val - 3;
2902*4882a593Smuzhiyun 			__v4l2_ctrl_modify_range(IMX464->exposure,
2903*4882a593Smuzhiyun 						 IMX464->exposure->minimum, max,
2904*4882a593Smuzhiyun 						 IMX464->exposure->step,
2905*4882a593Smuzhiyun 						 IMX464->exposure->default_value);
2906*4882a593Smuzhiyun 		}
2907*4882a593Smuzhiyun 		break;
2908*4882a593Smuzhiyun 	}
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun 	if (!pm_runtime_get_if_in_use(&client->dev))
2911*4882a593Smuzhiyun 		return 0;
2912*4882a593Smuzhiyun 
2913*4882a593Smuzhiyun 	switch (ctrl->id) {
2914*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE:
2915*4882a593Smuzhiyun 		if (mode->hdr_mode == NO_HDR) {
2916*4882a593Smuzhiyun 			shr0 = IMX464->cur_vts - ctrl->val;
2917*4882a593Smuzhiyun 			ret = imx464_write_reg(IMX464->client, IMX464_LF_EXPO_REG_L,
2918*4882a593Smuzhiyun 					IMX464_REG_VALUE_08BIT,
2919*4882a593Smuzhiyun 					IMX464_FETCH_EXP_L(shr0));
2920*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, IMX464_LF_EXPO_REG_M,
2921*4882a593Smuzhiyun 					IMX464_REG_VALUE_08BIT,
2922*4882a593Smuzhiyun 					IMX464_FETCH_EXP_M(shr0));
2923*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, IMX464_LF_EXPO_REG_H,
2924*4882a593Smuzhiyun 					IMX464_REG_VALUE_08BIT,
2925*4882a593Smuzhiyun 					IMX464_FETCH_EXP_H(shr0));
2926*4882a593Smuzhiyun 			dev_err(&client->dev, "set exposure 0x%x\n",
2927*4882a593Smuzhiyun 				ctrl->val);
2928*4882a593Smuzhiyun 		}
2929*4882a593Smuzhiyun 		break;
2930*4882a593Smuzhiyun 	case V4L2_CID_ANALOGUE_GAIN:
2931*4882a593Smuzhiyun 		if (mode->hdr_mode == NO_HDR) {
2932*4882a593Smuzhiyun 			ret = imx464_write_reg(IMX464->client, IMX464_LF_GAIN_REG_H,
2933*4882a593Smuzhiyun 					IMX464_REG_VALUE_08BIT,
2934*4882a593Smuzhiyun 					IMX464_FETCH_GAIN_H(ctrl->val));
2935*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, IMX464_LF_GAIN_REG_L,
2936*4882a593Smuzhiyun 					IMX464_REG_VALUE_08BIT,
2937*4882a593Smuzhiyun 					IMX464_FETCH_GAIN_L(ctrl->val));
2938*4882a593Smuzhiyun 			dev_err(&client->dev, "set analog gain 0x%x\n",
2939*4882a593Smuzhiyun 				ctrl->val);
2940*4882a593Smuzhiyun 		}
2941*4882a593Smuzhiyun 		break;
2942*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
2943*4882a593Smuzhiyun 		vts = ctrl->val + IMX464->cur_mode->height;
2944*4882a593Smuzhiyun 
2945*4882a593Smuzhiyun 		if (mode->hdr_mode == HDR_X2) {
2946*4882a593Smuzhiyun 			vts = (vts + 3) / 4 * 4;
2947*4882a593Smuzhiyun 			IMX464->cur_vts = vts;
2948*4882a593Smuzhiyun 			vts /= 2;
2949*4882a593Smuzhiyun 		} else if (mode->hdr_mode == HDR_X3) {
2950*4882a593Smuzhiyun 			vts = (vts + 5) / 6 * 6;
2951*4882a593Smuzhiyun 			IMX464->cur_vts = vts;
2952*4882a593Smuzhiyun 			vts /= 4;
2953*4882a593Smuzhiyun 		} else {
2954*4882a593Smuzhiyun 			IMX464->cur_vts = vts;
2955*4882a593Smuzhiyun 		}
2956*4882a593Smuzhiyun 		ret = imx464_write_reg(IMX464->client, IMX464_VTS_REG_L,
2957*4882a593Smuzhiyun 				       IMX464_REG_VALUE_08BIT,
2958*4882a593Smuzhiyun 				       IMX464_FETCH_VTS_L(vts));
2959*4882a593Smuzhiyun 		ret |= imx464_write_reg(IMX464->client, IMX464_VTS_REG_M,
2960*4882a593Smuzhiyun 				       IMX464_REG_VALUE_08BIT,
2961*4882a593Smuzhiyun 				       IMX464_FETCH_VTS_M(vts));
2962*4882a593Smuzhiyun 		ret |= imx464_write_reg(IMX464->client, IMX464_VTS_REG_H,
2963*4882a593Smuzhiyun 				       IMX464_REG_VALUE_08BIT,
2964*4882a593Smuzhiyun 				       IMX464_FETCH_VTS_H(vts));
2965*4882a593Smuzhiyun 
2966*4882a593Smuzhiyun 		dev_err(&client->dev, "set vts 0x%x\n",
2967*4882a593Smuzhiyun 			vts);
2968*4882a593Smuzhiyun 		break;
2969*4882a593Smuzhiyun 	case V4L2_CID_HFLIP:
2970*4882a593Smuzhiyun 		ret = imx464_write_reg(client,
2971*4882a593Smuzhiyun 				       IMX464_GROUP_HOLD_REG,
2972*4882a593Smuzhiyun 				       IMX464_REG_VALUE_08BIT,
2973*4882a593Smuzhiyun 				       IMX464_GROUP_HOLD_START);
2974*4882a593Smuzhiyun 		ret |= imx464_write_reg(IMX464->client, IMX464_HREVERSE_REG,
2975*4882a593Smuzhiyun 				       IMX464_REG_VALUE_08BIT, !!ctrl->val);
2976*4882a593Smuzhiyun 		ret |= imx464_write_reg(client,
2977*4882a593Smuzhiyun 					IMX464_GROUP_HOLD_REG,
2978*4882a593Smuzhiyun 					IMX464_REG_VALUE_08BIT,
2979*4882a593Smuzhiyun 					IMX464_GROUP_HOLD_END);
2980*4882a593Smuzhiyun 		break;
2981*4882a593Smuzhiyun 	case V4L2_CID_VFLIP:
2982*4882a593Smuzhiyun 		flip = ctrl->val;
2983*4882a593Smuzhiyun 		ret = imx464_write_reg(client,
2984*4882a593Smuzhiyun 				       IMX464_GROUP_HOLD_REG,
2985*4882a593Smuzhiyun 				       IMX464_REG_VALUE_08BIT,
2986*4882a593Smuzhiyun 				       IMX464_GROUP_HOLD_START);
2987*4882a593Smuzhiyun 		ret |= imx464_write_reg(IMX464->client, IMX464_VREVERSE_REG,
2988*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, !!flip);
2989*4882a593Smuzhiyun 		if (flip) {
2990*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x3074,
2991*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x40);
2992*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x3075,
2993*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x06);
2994*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x3080,
2995*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0xff);
2996*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x30ad,
2997*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x7e);
2998*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x30b6,
2999*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0xff);
3000*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x30b7,
3001*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x01);
3002*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x30d8,
3003*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x45);
3004*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x3114,
3005*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x01);
3006*4882a593Smuzhiyun 		} else {
3007*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x3074,
3008*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x3c);
3009*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x3075,
3010*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x00);
3011*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x3080,
3012*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x01);
3013*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x30ad,
3014*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x02);
3015*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x30b6,
3016*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x00);
3017*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x30b7,
3018*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x00);
3019*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x30d8,
3020*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x44);
3021*4882a593Smuzhiyun 			ret |= imx464_write_reg(IMX464->client, 0x3114,
3022*4882a593Smuzhiyun 				IMX464_REG_VALUE_08BIT, 0x02);
3023*4882a593Smuzhiyun 		}
3024*4882a593Smuzhiyun 		ret |= imx464_write_reg(client,
3025*4882a593Smuzhiyun 					IMX464_GROUP_HOLD_REG,
3026*4882a593Smuzhiyun 					IMX464_REG_VALUE_08BIT,
3027*4882a593Smuzhiyun 					IMX464_GROUP_HOLD_END);
3028*4882a593Smuzhiyun 		break;
3029*4882a593Smuzhiyun 	default:
3030*4882a593Smuzhiyun 		dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
3031*4882a593Smuzhiyun 			 __func__, ctrl->id, ctrl->val);
3032*4882a593Smuzhiyun 		break;
3033*4882a593Smuzhiyun 	}
3034*4882a593Smuzhiyun 
3035*4882a593Smuzhiyun 	pm_runtime_put(&client->dev);
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 	return ret;
3038*4882a593Smuzhiyun }
3039*4882a593Smuzhiyun 
3040*4882a593Smuzhiyun static const struct v4l2_ctrl_ops IMX464_ctrl_ops = {
3041*4882a593Smuzhiyun 	.s_ctrl = IMX464_set_ctrl,
3042*4882a593Smuzhiyun };
3043*4882a593Smuzhiyun 
IMX464_initialize_controls(struct IMX464 * IMX464)3044*4882a593Smuzhiyun static int IMX464_initialize_controls(struct IMX464 *IMX464)
3045*4882a593Smuzhiyun {
3046*4882a593Smuzhiyun 	const struct IMX464_mode *mode;
3047*4882a593Smuzhiyun 	struct v4l2_ctrl_handler *handler;
3048*4882a593Smuzhiyun 	s64 exposure_max, vblank_def;
3049*4882a593Smuzhiyun 	u32 h_blank;
3050*4882a593Smuzhiyun 	u64 pixel_rate = 0;
3051*4882a593Smuzhiyun 	int ret;
3052*4882a593Smuzhiyun 
3053*4882a593Smuzhiyun 	handler = &IMX464->ctrl_handler;
3054*4882a593Smuzhiyun 	mode = IMX464->cur_mode;
3055*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_init(handler, 8);
3056*4882a593Smuzhiyun 	if (ret)
3057*4882a593Smuzhiyun 		return ret;
3058*4882a593Smuzhiyun 	handler->lock = &IMX464->mutex;
3059*4882a593Smuzhiyun 
3060*4882a593Smuzhiyun 	IMX464->link_freq = v4l2_ctrl_new_int_menu(handler,
3061*4882a593Smuzhiyun 				NULL, V4L2_CID_LINK_FREQ,
3062*4882a593Smuzhiyun 				1, 0, link_freq_menu_items);
3063*4882a593Smuzhiyun 	__v4l2_ctrl_s_ctrl(IMX464->link_freq,
3064*4882a593Smuzhiyun 			 IMX464->cur_mode->mipi_freq_idx);
3065*4882a593Smuzhiyun 	pixel_rate = (u32)link_freq_menu_items[mode->mipi_freq_idx] / mode->bpp * 2 *
3066*4882a593Smuzhiyun 		     IMX464->bus_cfg.bus.mipi_csi2.num_data_lanes;
3067*4882a593Smuzhiyun 	IMX464->pixel_rate = v4l2_ctrl_new_std(handler, NULL,
3068*4882a593Smuzhiyun 		V4L2_CID_PIXEL_RATE, 0, IMX464_10BIT_HDR2_PIXEL_RATE,
3069*4882a593Smuzhiyun 		1, pixel_rate);
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun 	h_blank = mode->hts_def - mode->width;
3072*4882a593Smuzhiyun 	IMX464->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
3073*4882a593Smuzhiyun 				h_blank, h_blank, 1, h_blank);
3074*4882a593Smuzhiyun 	if (IMX464->hblank)
3075*4882a593Smuzhiyun 		IMX464->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
3076*4882a593Smuzhiyun 
3077*4882a593Smuzhiyun 	vblank_def = mode->vts_def - mode->height;
3078*4882a593Smuzhiyun 	IMX464->vblank = v4l2_ctrl_new_std(handler, &IMX464_ctrl_ops,
3079*4882a593Smuzhiyun 				V4L2_CID_VBLANK, vblank_def,
3080*4882a593Smuzhiyun 				IMX464_VTS_MAX - mode->height,
3081*4882a593Smuzhiyun 				1, vblank_def);
3082*4882a593Smuzhiyun 	IMX464->cur_vts = mode->vts_def;
3083*4882a593Smuzhiyun 
3084*4882a593Smuzhiyun 	exposure_max = mode->vts_def - 3;
3085*4882a593Smuzhiyun 	IMX464->exposure = v4l2_ctrl_new_std(handler, &IMX464_ctrl_ops,
3086*4882a593Smuzhiyun 				V4L2_CID_EXPOSURE, IMX464_EXPOSURE_MIN,
3087*4882a593Smuzhiyun 				exposure_max, IMX464_EXPOSURE_STEP,
3088*4882a593Smuzhiyun 				mode->exp_def);
3089*4882a593Smuzhiyun 
3090*4882a593Smuzhiyun 	IMX464->anal_a_gain = v4l2_ctrl_new_std(handler, &IMX464_ctrl_ops,
3091*4882a593Smuzhiyun 				V4L2_CID_ANALOGUE_GAIN, IMX464_GAIN_MIN,
3092*4882a593Smuzhiyun 				IMX464_GAIN_MAX, IMX464_GAIN_STEP,
3093*4882a593Smuzhiyun 				IMX464_GAIN_DEFAULT);
3094*4882a593Smuzhiyun 	v4l2_ctrl_new_std(handler, &IMX464_ctrl_ops, V4L2_CID_HFLIP, 0, 1, 1, 0);
3095*4882a593Smuzhiyun 	v4l2_ctrl_new_std(handler, &IMX464_ctrl_ops, V4L2_CID_VFLIP, 0, 1, 1, 0);
3096*4882a593Smuzhiyun 
3097*4882a593Smuzhiyun 	if (handler->error) {
3098*4882a593Smuzhiyun 		ret = handler->error;
3099*4882a593Smuzhiyun 		dev_err(&IMX464->client->dev,
3100*4882a593Smuzhiyun 			"Failed to init controls(%d)\n", ret);
3101*4882a593Smuzhiyun 		goto err_free_handler;
3102*4882a593Smuzhiyun 	}
3103*4882a593Smuzhiyun 
3104*4882a593Smuzhiyun 	IMX464->subdev.ctrl_handler = handler;
3105*4882a593Smuzhiyun 	IMX464->has_init_exp = false;
3106*4882a593Smuzhiyun 	IMX464->isHCG = false;
3107*4882a593Smuzhiyun 
3108*4882a593Smuzhiyun 	return 0;
3109*4882a593Smuzhiyun 
3110*4882a593Smuzhiyun err_free_handler:
3111*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(handler);
3112*4882a593Smuzhiyun 
3113*4882a593Smuzhiyun 	return ret;
3114*4882a593Smuzhiyun }
3115*4882a593Smuzhiyun 
IMX464_check_sensor_id(struct IMX464 * IMX464,struct i2c_client * client)3116*4882a593Smuzhiyun static int IMX464_check_sensor_id(struct IMX464 *IMX464,
3117*4882a593Smuzhiyun 				  struct i2c_client *client)
3118*4882a593Smuzhiyun {
3119*4882a593Smuzhiyun 	struct device *dev = &IMX464->client->dev;
3120*4882a593Smuzhiyun 	u32 id = 0;
3121*4882a593Smuzhiyun 	int ret;
3122*4882a593Smuzhiyun 
3123*4882a593Smuzhiyun 	ret = IMX464_read_reg(client, IMX464_REG_CHIP_ID,
3124*4882a593Smuzhiyun 			      IMX464_REG_VALUE_08BIT, &id);
3125*4882a593Smuzhiyun 	if (id != CHIP_ID) {
3126*4882a593Smuzhiyun 		dev_err(dev, "Unexpected sensor id(%06x), ret(%d)\n", id, ret);
3127*4882a593Smuzhiyun 		return -ENODEV;
3128*4882a593Smuzhiyun 	}
3129*4882a593Smuzhiyun 
3130*4882a593Smuzhiyun 	dev_info(dev, "Detected IMX464 id %06x\n", CHIP_ID);
3131*4882a593Smuzhiyun 
3132*4882a593Smuzhiyun 	return 0;
3133*4882a593Smuzhiyun }
3134*4882a593Smuzhiyun 
IMX464_configure_regulators(struct IMX464 * IMX464)3135*4882a593Smuzhiyun static int IMX464_configure_regulators(struct IMX464 *IMX464)
3136*4882a593Smuzhiyun {
3137*4882a593Smuzhiyun 	unsigned int i;
3138*4882a593Smuzhiyun 
3139*4882a593Smuzhiyun 	for (i = 0; i < IMX464_NUM_SUPPLIES; i++)
3140*4882a593Smuzhiyun 		IMX464->supplies[i].supply = IMX464_supply_names[i];
3141*4882a593Smuzhiyun 
3142*4882a593Smuzhiyun 	return devm_regulator_bulk_get(&IMX464->client->dev,
3143*4882a593Smuzhiyun 				       IMX464_NUM_SUPPLIES,
3144*4882a593Smuzhiyun 				       IMX464->supplies);
3145*4882a593Smuzhiyun }
3146*4882a593Smuzhiyun 
IMX464_probe(struct i2c_client * client,const struct i2c_device_id * id)3147*4882a593Smuzhiyun static int IMX464_probe(struct i2c_client *client,
3148*4882a593Smuzhiyun 			const struct i2c_device_id *id)
3149*4882a593Smuzhiyun {
3150*4882a593Smuzhiyun 	struct device *dev = &client->dev;
3151*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
3152*4882a593Smuzhiyun 	struct IMX464 *IMX464;
3153*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
3154*4882a593Smuzhiyun 	struct device_node *endpoint;
3155*4882a593Smuzhiyun 	char facing[2];
3156*4882a593Smuzhiyun 	int ret;
3157*4882a593Smuzhiyun 	u32 i, hdr_mode = 0;
3158*4882a593Smuzhiyun 	const char *sync_mode_name = NULL;
3159*4882a593Smuzhiyun 
3160*4882a593Smuzhiyun 
3161*4882a593Smuzhiyun 	dev_info(dev, "driver version: %02x.%02x.%02x",
3162*4882a593Smuzhiyun 		DRIVER_VERSION >> 16,
3163*4882a593Smuzhiyun 		(DRIVER_VERSION & 0xff00) >> 8,
3164*4882a593Smuzhiyun 		DRIVER_VERSION & 0x00ff);
3165*4882a593Smuzhiyun 
3166*4882a593Smuzhiyun 	IMX464 = devm_kzalloc(dev, sizeof(*IMX464), GFP_KERNEL);
3167*4882a593Smuzhiyun 	if (!IMX464)
3168*4882a593Smuzhiyun 		return -ENOMEM;
3169*4882a593Smuzhiyun 
3170*4882a593Smuzhiyun 	ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
3171*4882a593Smuzhiyun 				   &IMX464->module_index);
3172*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
3173*4882a593Smuzhiyun 				       &IMX464->module_facing);
3174*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
3175*4882a593Smuzhiyun 				       &IMX464->module_name);
3176*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
3177*4882a593Smuzhiyun 				       &IMX464->len_name);
3178*4882a593Smuzhiyun 	if (ret) {
3179*4882a593Smuzhiyun 		dev_err(dev, "could not get module information!\n");
3180*4882a593Smuzhiyun 		return -EINVAL;
3181*4882a593Smuzhiyun 	}
3182*4882a593Smuzhiyun 
3183*4882a593Smuzhiyun 	ret = of_property_read_string(node, RKMODULE_CAMERA_SYNC_MODE,
3184*4882a593Smuzhiyun 				      &sync_mode_name);
3185*4882a593Smuzhiyun 	if (ret) {
3186*4882a593Smuzhiyun 		IMX464->sync_mode = NO_SYNC_MODE;
3187*4882a593Smuzhiyun 		dev_err(dev, "could not get sync mode!\n");
3188*4882a593Smuzhiyun 	} else {
3189*4882a593Smuzhiyun 		if (strcmp(sync_mode_name, RKMODULE_EXTERNAL_MASTER_MODE) == 0)
3190*4882a593Smuzhiyun 			IMX464->sync_mode = EXTERNAL_MASTER_MODE;
3191*4882a593Smuzhiyun 		else if (strcmp(sync_mode_name, RKMODULE_INTERNAL_MASTER_MODE) == 0)
3192*4882a593Smuzhiyun 			IMX464->sync_mode = INTERNAL_MASTER_MODE;
3193*4882a593Smuzhiyun 		else if (strcmp(sync_mode_name, RKMODULE_SLAVE_MODE) == 0)
3194*4882a593Smuzhiyun 			IMX464->sync_mode = SLAVE_MODE;
3195*4882a593Smuzhiyun 	}
3196*4882a593Smuzhiyun 
3197*4882a593Smuzhiyun 	ret = of_property_read_u32(node, OF_CAMERA_HDR_MODE,
3198*4882a593Smuzhiyun 			&hdr_mode);
3199*4882a593Smuzhiyun 	if (ret) {
3200*4882a593Smuzhiyun 		hdr_mode = NO_HDR;
3201*4882a593Smuzhiyun 		dev_warn(dev, " Get hdr mode failed! no hdr default\n");
3202*4882a593Smuzhiyun 	}
3203*4882a593Smuzhiyun 	IMX464->client = client;
3204*4882a593Smuzhiyun 	endpoint = of_graph_get_next_endpoint(dev->of_node, NULL);
3205*4882a593Smuzhiyun 	if (!endpoint) {
3206*4882a593Smuzhiyun 		dev_err(dev, "Failed to get endpoint\n");
3207*4882a593Smuzhiyun 		return -EINVAL;
3208*4882a593Smuzhiyun 	}
3209*4882a593Smuzhiyun 	ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(endpoint),
3210*4882a593Smuzhiyun 		&IMX464->bus_cfg);
3211*4882a593Smuzhiyun 	if (ret) {
3212*4882a593Smuzhiyun 		dev_err(dev, "Failed to get bus cfg\n");
3213*4882a593Smuzhiyun 		return ret;
3214*4882a593Smuzhiyun 	}
3215*4882a593Smuzhiyun 	if (IMX464->bus_cfg.bus.mipi_csi2.num_data_lanes == 4) {
3216*4882a593Smuzhiyun 		IMX464->support_modes = supported_modes;
3217*4882a593Smuzhiyun 		IMX464->cfg_num = ARRAY_SIZE(supported_modes);
3218*4882a593Smuzhiyun 	} else {
3219*4882a593Smuzhiyun 		IMX464->support_modes = supported_modes_2lane;
3220*4882a593Smuzhiyun 		IMX464->cfg_num = ARRAY_SIZE(supported_modes_2lane);
3221*4882a593Smuzhiyun 	}
3222*4882a593Smuzhiyun 
3223*4882a593Smuzhiyun 	for (i = 0; i < IMX464->cfg_num; i++) {
3224*4882a593Smuzhiyun 		if (hdr_mode == IMX464->support_modes[i].hdr_mode) {
3225*4882a593Smuzhiyun 			IMX464->cur_mode = &IMX464->support_modes[i];
3226*4882a593Smuzhiyun 			break;
3227*4882a593Smuzhiyun 		}
3228*4882a593Smuzhiyun 	}
3229*4882a593Smuzhiyun 	IMX464->cur_mode = &IMX464->support_modes[0];
3230*4882a593Smuzhiyun 	IMX464->xvclk = devm_clk_get(dev, "xvclk");
3231*4882a593Smuzhiyun 	if (IS_ERR(IMX464->xvclk)) {
3232*4882a593Smuzhiyun 		dev_err(dev, "Failed to get xvclk\n");
3233*4882a593Smuzhiyun 		return -EINVAL;
3234*4882a593Smuzhiyun 	}
3235*4882a593Smuzhiyun 
3236*4882a593Smuzhiyun 	IMX464->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
3237*4882a593Smuzhiyun 	if (IS_ERR(IMX464->reset_gpio))
3238*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get reset-gpios\n");
3239*4882a593Smuzhiyun 
3240*4882a593Smuzhiyun 	IMX464->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
3241*4882a593Smuzhiyun 	if (IS_ERR(IMX464->pwdn_gpio))
3242*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get pwdn-gpios\n");
3243*4882a593Smuzhiyun 
3244*4882a593Smuzhiyun 	IMX464->pinctrl = devm_pinctrl_get(dev);
3245*4882a593Smuzhiyun 	if (!IS_ERR(IMX464->pinctrl)) {
3246*4882a593Smuzhiyun 		IMX464->pins_default =
3247*4882a593Smuzhiyun 			pinctrl_lookup_state(IMX464->pinctrl,
3248*4882a593Smuzhiyun 					     OF_CAMERA_PINCTRL_STATE_DEFAULT);
3249*4882a593Smuzhiyun 		if (IS_ERR(IMX464->pins_default))
3250*4882a593Smuzhiyun 			dev_err(dev, "could not get default pinstate\n");
3251*4882a593Smuzhiyun 
3252*4882a593Smuzhiyun 		IMX464->pins_sleep =
3253*4882a593Smuzhiyun 			pinctrl_lookup_state(IMX464->pinctrl,
3254*4882a593Smuzhiyun 					     OF_CAMERA_PINCTRL_STATE_SLEEP);
3255*4882a593Smuzhiyun 		if (IS_ERR(IMX464->pins_sleep))
3256*4882a593Smuzhiyun 			dev_err(dev, "could not get sleep pinstate\n");
3257*4882a593Smuzhiyun 	} else {
3258*4882a593Smuzhiyun 		dev_err(dev, "no pinctrl\n");
3259*4882a593Smuzhiyun 	}
3260*4882a593Smuzhiyun 
3261*4882a593Smuzhiyun 	ret = IMX464_configure_regulators(IMX464);
3262*4882a593Smuzhiyun 	if (ret) {
3263*4882a593Smuzhiyun 		dev_err(dev, "Failed to get power regulators\n");
3264*4882a593Smuzhiyun 		return ret;
3265*4882a593Smuzhiyun 	}
3266*4882a593Smuzhiyun 
3267*4882a593Smuzhiyun 	mutex_init(&IMX464->mutex);
3268*4882a593Smuzhiyun 
3269*4882a593Smuzhiyun 	sd = &IMX464->subdev;
3270*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(sd, client, &IMX464_subdev_ops);
3271*4882a593Smuzhiyun 	ret = IMX464_initialize_controls(IMX464);
3272*4882a593Smuzhiyun 	if (ret)
3273*4882a593Smuzhiyun 		goto err_destroy_mutex;
3274*4882a593Smuzhiyun 
3275*4882a593Smuzhiyun 	ret = __IMX464_power_on(IMX464);
3276*4882a593Smuzhiyun 	if (ret)
3277*4882a593Smuzhiyun 		goto err_free_handler;
3278*4882a593Smuzhiyun 
3279*4882a593Smuzhiyun 	ret = IMX464_check_sensor_id(IMX464, client);
3280*4882a593Smuzhiyun 	if (ret)
3281*4882a593Smuzhiyun 		goto err_power_off;
3282*4882a593Smuzhiyun 
3283*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
3284*4882a593Smuzhiyun 	sd->internal_ops = &IMX464_internal_ops;
3285*4882a593Smuzhiyun 	sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
3286*4882a593Smuzhiyun 		     V4L2_SUBDEV_FL_HAS_EVENTS;
3287*4882a593Smuzhiyun #endif
3288*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
3289*4882a593Smuzhiyun 	IMX464->pad.flags = MEDIA_PAD_FL_SOURCE;
3290*4882a593Smuzhiyun 	sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
3291*4882a593Smuzhiyun 	ret = media_entity_pads_init(&sd->entity, 1, &IMX464->pad);
3292*4882a593Smuzhiyun 	if (ret < 0)
3293*4882a593Smuzhiyun 		goto err_power_off;
3294*4882a593Smuzhiyun #endif
3295*4882a593Smuzhiyun 
3296*4882a593Smuzhiyun 	memset(facing, 0, sizeof(facing));
3297*4882a593Smuzhiyun 	if (strcmp(IMX464->module_facing, "back") == 0)
3298*4882a593Smuzhiyun 		facing[0] = 'b';
3299*4882a593Smuzhiyun 	else
3300*4882a593Smuzhiyun 		facing[0] = 'f';
3301*4882a593Smuzhiyun 
3302*4882a593Smuzhiyun 	snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
3303*4882a593Smuzhiyun 		 IMX464->module_index, facing,
3304*4882a593Smuzhiyun 		 IMX464_NAME, dev_name(sd->dev));
3305*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev_sensor_common(sd);
3306*4882a593Smuzhiyun 	if (ret) {
3307*4882a593Smuzhiyun 		dev_err(dev, "v4l2 async register subdev failed\n");
3308*4882a593Smuzhiyun 		goto err_clean_entity;
3309*4882a593Smuzhiyun 	}
3310*4882a593Smuzhiyun 
3311*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
3312*4882a593Smuzhiyun 	pm_runtime_enable(dev);
3313*4882a593Smuzhiyun 	pm_runtime_idle(dev);
3314*4882a593Smuzhiyun 
3315*4882a593Smuzhiyun #ifdef USED_SYS_DEBUG
3316*4882a593Smuzhiyun 	add_sysfs_interfaces(dev);
3317*4882a593Smuzhiyun #endif
3318*4882a593Smuzhiyun 	return 0;
3319*4882a593Smuzhiyun 
3320*4882a593Smuzhiyun err_clean_entity:
3321*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
3322*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
3323*4882a593Smuzhiyun #endif
3324*4882a593Smuzhiyun err_power_off:
3325*4882a593Smuzhiyun 	__IMX464_power_off(IMX464);
3326*4882a593Smuzhiyun err_free_handler:
3327*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&IMX464->ctrl_handler);
3328*4882a593Smuzhiyun err_destroy_mutex:
3329*4882a593Smuzhiyun 	mutex_destroy(&IMX464->mutex);
3330*4882a593Smuzhiyun 
3331*4882a593Smuzhiyun 	return ret;
3332*4882a593Smuzhiyun }
3333*4882a593Smuzhiyun 
IMX464_remove(struct i2c_client * client)3334*4882a593Smuzhiyun static int IMX464_remove(struct i2c_client *client)
3335*4882a593Smuzhiyun {
3336*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
3337*4882a593Smuzhiyun 	struct IMX464 *IMX464 = to_IMX464(sd);
3338*4882a593Smuzhiyun 
3339*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(sd);
3340*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
3341*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
3342*4882a593Smuzhiyun #endif
3343*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&IMX464->ctrl_handler);
3344*4882a593Smuzhiyun 	mutex_destroy(&IMX464->mutex);
3345*4882a593Smuzhiyun 
3346*4882a593Smuzhiyun 	pm_runtime_disable(&client->dev);
3347*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&client->dev))
3348*4882a593Smuzhiyun 		__IMX464_power_off(IMX464);
3349*4882a593Smuzhiyun 	pm_runtime_set_suspended(&client->dev);
3350*4882a593Smuzhiyun #ifdef USED_SYS_DEBUG
3351*4882a593Smuzhiyun 	remove_sysfs_interfaces(&client->dev);
3352*4882a593Smuzhiyun #endif
3353*4882a593Smuzhiyun 	return 0;
3354*4882a593Smuzhiyun }
3355*4882a593Smuzhiyun 
3356*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
3357*4882a593Smuzhiyun static const struct of_device_id IMX464_of_match[] = {
3358*4882a593Smuzhiyun 	{ .compatible = "sony,imx464" },
3359*4882a593Smuzhiyun 	{},
3360*4882a593Smuzhiyun };
3361*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, IMX464_of_match);
3362*4882a593Smuzhiyun #endif
3363*4882a593Smuzhiyun 
3364*4882a593Smuzhiyun static const struct i2c_device_id IMX464_match_id[] = {
3365*4882a593Smuzhiyun 	{ "sony,imx464", 0 },
3366*4882a593Smuzhiyun 	{ },
3367*4882a593Smuzhiyun };
3368*4882a593Smuzhiyun 
3369*4882a593Smuzhiyun static struct i2c_driver IMX464_i2c_driver = {
3370*4882a593Smuzhiyun 	.driver = {
3371*4882a593Smuzhiyun 		.name = IMX464_NAME,
3372*4882a593Smuzhiyun 		.pm = &IMX464_pm_ops,
3373*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(IMX464_of_match),
3374*4882a593Smuzhiyun 	},
3375*4882a593Smuzhiyun 	.probe		= &IMX464_probe,
3376*4882a593Smuzhiyun 	.remove		= &IMX464_remove,
3377*4882a593Smuzhiyun 	.id_table	= IMX464_match_id,
3378*4882a593Smuzhiyun };
3379*4882a593Smuzhiyun 
sensor_mod_init(void)3380*4882a593Smuzhiyun static int __init sensor_mod_init(void)
3381*4882a593Smuzhiyun {
3382*4882a593Smuzhiyun 	return i2c_add_driver(&IMX464_i2c_driver);
3383*4882a593Smuzhiyun }
3384*4882a593Smuzhiyun 
sensor_mod_exit(void)3385*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
3386*4882a593Smuzhiyun {
3387*4882a593Smuzhiyun 	i2c_del_driver(&IMX464_i2c_driver);
3388*4882a593Smuzhiyun }
3389*4882a593Smuzhiyun 
3390*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
3391*4882a593Smuzhiyun module_exit(sensor_mod_exit);
3392*4882a593Smuzhiyun 
3393*4882a593Smuzhiyun MODULE_DESCRIPTION("Sony IMX464 sensor driver");
3394*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3395