1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (C) 2018 Intel Corporation
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <asm/unaligned.h>
5*4882a593Smuzhiyun #include <linux/acpi.h>
6*4882a593Smuzhiyun #include <linux/i2c.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/pm_runtime.h>
9*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
10*4882a593Smuzhiyun #include <media/v4l2-device.h>
11*4882a593Smuzhiyun #include <media/v4l2-event.h>
12*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define IMX355_REG_MODE_SELECT 0x0100
15*4882a593Smuzhiyun #define IMX355_MODE_STANDBY 0x00
16*4882a593Smuzhiyun #define IMX355_MODE_STREAMING 0x01
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* Chip ID */
19*4882a593Smuzhiyun #define IMX355_REG_CHIP_ID 0x0016
20*4882a593Smuzhiyun #define IMX355_CHIP_ID 0x0355
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* V_TIMING internal */
23*4882a593Smuzhiyun #define IMX355_REG_FLL 0x0340
24*4882a593Smuzhiyun #define IMX355_FLL_MAX 0xffff
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* Exposure control */
27*4882a593Smuzhiyun #define IMX355_REG_EXPOSURE 0x0202
28*4882a593Smuzhiyun #define IMX355_EXPOSURE_MIN 1
29*4882a593Smuzhiyun #define IMX355_EXPOSURE_STEP 1
30*4882a593Smuzhiyun #define IMX355_EXPOSURE_DEFAULT 0x0282
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Analog gain control */
33*4882a593Smuzhiyun #define IMX355_REG_ANALOG_GAIN 0x0204
34*4882a593Smuzhiyun #define IMX355_ANA_GAIN_MIN 0
35*4882a593Smuzhiyun #define IMX355_ANA_GAIN_MAX 960
36*4882a593Smuzhiyun #define IMX355_ANA_GAIN_STEP 1
37*4882a593Smuzhiyun #define IMX355_ANA_GAIN_DEFAULT 0
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Digital gain control */
40*4882a593Smuzhiyun #define IMX355_REG_DPGA_USE_GLOBAL_GAIN 0x3070
41*4882a593Smuzhiyun #define IMX355_REG_DIG_GAIN_GLOBAL 0x020e
42*4882a593Smuzhiyun #define IMX355_DGTL_GAIN_MIN 256
43*4882a593Smuzhiyun #define IMX355_DGTL_GAIN_MAX 4095
44*4882a593Smuzhiyun #define IMX355_DGTL_GAIN_STEP 1
45*4882a593Smuzhiyun #define IMX355_DGTL_GAIN_DEFAULT 256
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Test Pattern Control */
48*4882a593Smuzhiyun #define IMX355_REG_TEST_PATTERN 0x0600
49*4882a593Smuzhiyun #define IMX355_TEST_PATTERN_DISABLED 0
50*4882a593Smuzhiyun #define IMX355_TEST_PATTERN_SOLID_COLOR 1
51*4882a593Smuzhiyun #define IMX355_TEST_PATTERN_COLOR_BARS 2
52*4882a593Smuzhiyun #define IMX355_TEST_PATTERN_GRAY_COLOR_BARS 3
53*4882a593Smuzhiyun #define IMX355_TEST_PATTERN_PN9 4
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* Flip Control */
56*4882a593Smuzhiyun #define IMX355_REG_ORIENTATION 0x0101
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* default link frequency and external clock */
59*4882a593Smuzhiyun #define IMX355_LINK_FREQ_DEFAULT 360000000
60*4882a593Smuzhiyun #define IMX355_EXT_CLK 19200000
61*4882a593Smuzhiyun #define IMX355_LINK_FREQ_INDEX 0
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun struct imx355_reg {
64*4882a593Smuzhiyun u16 address;
65*4882a593Smuzhiyun u8 val;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun struct imx355_reg_list {
69*4882a593Smuzhiyun u32 num_of_regs;
70*4882a593Smuzhiyun const struct imx355_reg *regs;
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Mode : resolution and related config&values */
74*4882a593Smuzhiyun struct imx355_mode {
75*4882a593Smuzhiyun /* Frame width */
76*4882a593Smuzhiyun u32 width;
77*4882a593Smuzhiyun /* Frame height */
78*4882a593Smuzhiyun u32 height;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* V-timing */
81*4882a593Smuzhiyun u32 fll_def;
82*4882a593Smuzhiyun u32 fll_min;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* H-timing */
85*4882a593Smuzhiyun u32 llp;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* index of link frequency */
88*4882a593Smuzhiyun u32 link_freq_index;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Default register values */
91*4882a593Smuzhiyun struct imx355_reg_list reg_list;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct imx355_hwcfg {
95*4882a593Smuzhiyun u32 ext_clk; /* sensor external clk */
96*4882a593Smuzhiyun s64 *link_freqs; /* CSI-2 link frequencies */
97*4882a593Smuzhiyun unsigned int nr_of_link_freqs;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun struct imx355 {
101*4882a593Smuzhiyun struct v4l2_subdev sd;
102*4882a593Smuzhiyun struct media_pad pad;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
105*4882a593Smuzhiyun /* V4L2 Controls */
106*4882a593Smuzhiyun struct v4l2_ctrl *link_freq;
107*4882a593Smuzhiyun struct v4l2_ctrl *pixel_rate;
108*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
109*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
110*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
111*4882a593Smuzhiyun struct v4l2_ctrl *vflip;
112*4882a593Smuzhiyun struct v4l2_ctrl *hflip;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* Current mode */
115*4882a593Smuzhiyun const struct imx355_mode *cur_mode;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun struct imx355_hwcfg *hwcfg;
118*4882a593Smuzhiyun s64 link_def_freq; /* CSI-2 link default frequency */
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun * Mutex for serialized access:
122*4882a593Smuzhiyun * Protect sensor set pad format and start/stop streaming safely.
123*4882a593Smuzhiyun * Protect access to sensor v4l2 controls.
124*4882a593Smuzhiyun */
125*4882a593Smuzhiyun struct mutex mutex;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Streaming on/off */
128*4882a593Smuzhiyun bool streaming;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static const struct imx355_reg imx355_global_regs[] = {
132*4882a593Smuzhiyun { 0x0136, 0x13 },
133*4882a593Smuzhiyun { 0x0137, 0x33 },
134*4882a593Smuzhiyun { 0x304e, 0x03 },
135*4882a593Smuzhiyun { 0x4348, 0x16 },
136*4882a593Smuzhiyun { 0x4350, 0x19 },
137*4882a593Smuzhiyun { 0x4408, 0x0a },
138*4882a593Smuzhiyun { 0x440c, 0x0b },
139*4882a593Smuzhiyun { 0x4411, 0x5f },
140*4882a593Smuzhiyun { 0x4412, 0x2c },
141*4882a593Smuzhiyun { 0x4623, 0x00 },
142*4882a593Smuzhiyun { 0x462c, 0x0f },
143*4882a593Smuzhiyun { 0x462d, 0x00 },
144*4882a593Smuzhiyun { 0x462e, 0x00 },
145*4882a593Smuzhiyun { 0x4684, 0x54 },
146*4882a593Smuzhiyun { 0x480a, 0x07 },
147*4882a593Smuzhiyun { 0x4908, 0x07 },
148*4882a593Smuzhiyun { 0x4909, 0x07 },
149*4882a593Smuzhiyun { 0x490d, 0x0a },
150*4882a593Smuzhiyun { 0x491e, 0x0f },
151*4882a593Smuzhiyun { 0x4921, 0x06 },
152*4882a593Smuzhiyun { 0x4923, 0x28 },
153*4882a593Smuzhiyun { 0x4924, 0x28 },
154*4882a593Smuzhiyun { 0x4925, 0x29 },
155*4882a593Smuzhiyun { 0x4926, 0x29 },
156*4882a593Smuzhiyun { 0x4927, 0x1f },
157*4882a593Smuzhiyun { 0x4928, 0x20 },
158*4882a593Smuzhiyun { 0x4929, 0x20 },
159*4882a593Smuzhiyun { 0x492a, 0x20 },
160*4882a593Smuzhiyun { 0x492c, 0x05 },
161*4882a593Smuzhiyun { 0x492d, 0x06 },
162*4882a593Smuzhiyun { 0x492e, 0x06 },
163*4882a593Smuzhiyun { 0x492f, 0x06 },
164*4882a593Smuzhiyun { 0x4930, 0x03 },
165*4882a593Smuzhiyun { 0x4931, 0x04 },
166*4882a593Smuzhiyun { 0x4932, 0x04 },
167*4882a593Smuzhiyun { 0x4933, 0x05 },
168*4882a593Smuzhiyun { 0x595e, 0x01 },
169*4882a593Smuzhiyun { 0x5963, 0x01 },
170*4882a593Smuzhiyun { 0x3030, 0x01 },
171*4882a593Smuzhiyun { 0x3031, 0x01 },
172*4882a593Smuzhiyun { 0x3045, 0x01 },
173*4882a593Smuzhiyun { 0x4010, 0x00 },
174*4882a593Smuzhiyun { 0x4011, 0x00 },
175*4882a593Smuzhiyun { 0x4012, 0x00 },
176*4882a593Smuzhiyun { 0x4013, 0x01 },
177*4882a593Smuzhiyun { 0x68a8, 0xfe },
178*4882a593Smuzhiyun { 0x68a9, 0xff },
179*4882a593Smuzhiyun { 0x6888, 0x00 },
180*4882a593Smuzhiyun { 0x6889, 0x00 },
181*4882a593Smuzhiyun { 0x68b0, 0x00 },
182*4882a593Smuzhiyun { 0x3058, 0x00 },
183*4882a593Smuzhiyun { 0x305a, 0x00 },
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static const struct imx355_reg_list imx355_global_setting = {
187*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(imx355_global_regs),
188*4882a593Smuzhiyun .regs = imx355_global_regs,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const struct imx355_reg mode_3268x2448_regs[] = {
192*4882a593Smuzhiyun { 0x0112, 0x0a },
193*4882a593Smuzhiyun { 0x0113, 0x0a },
194*4882a593Smuzhiyun { 0x0114, 0x03 },
195*4882a593Smuzhiyun { 0x0342, 0x0e },
196*4882a593Smuzhiyun { 0x0343, 0x58 },
197*4882a593Smuzhiyun { 0x0340, 0x0a },
198*4882a593Smuzhiyun { 0x0341, 0x37 },
199*4882a593Smuzhiyun { 0x0344, 0x00 },
200*4882a593Smuzhiyun { 0x0345, 0x08 },
201*4882a593Smuzhiyun { 0x0346, 0x00 },
202*4882a593Smuzhiyun { 0x0347, 0x08 },
203*4882a593Smuzhiyun { 0x0348, 0x0c },
204*4882a593Smuzhiyun { 0x0349, 0xcb },
205*4882a593Smuzhiyun { 0x034a, 0x09 },
206*4882a593Smuzhiyun { 0x034b, 0x97 },
207*4882a593Smuzhiyun { 0x0220, 0x00 },
208*4882a593Smuzhiyun { 0x0222, 0x01 },
209*4882a593Smuzhiyun { 0x0900, 0x00 },
210*4882a593Smuzhiyun { 0x0901, 0x11 },
211*4882a593Smuzhiyun { 0x0902, 0x00 },
212*4882a593Smuzhiyun { 0x034c, 0x0c },
213*4882a593Smuzhiyun { 0x034d, 0xc4 },
214*4882a593Smuzhiyun { 0x034e, 0x09 },
215*4882a593Smuzhiyun { 0x034f, 0x90 },
216*4882a593Smuzhiyun { 0x0301, 0x05 },
217*4882a593Smuzhiyun { 0x0303, 0x01 },
218*4882a593Smuzhiyun { 0x0305, 0x02 },
219*4882a593Smuzhiyun { 0x0306, 0x00 },
220*4882a593Smuzhiyun { 0x0307, 0x78 },
221*4882a593Smuzhiyun { 0x030b, 0x01 },
222*4882a593Smuzhiyun { 0x030d, 0x02 },
223*4882a593Smuzhiyun { 0x030e, 0x00 },
224*4882a593Smuzhiyun { 0x030f, 0x4b },
225*4882a593Smuzhiyun { 0x0310, 0x00 },
226*4882a593Smuzhiyun { 0x0700, 0x00 },
227*4882a593Smuzhiyun { 0x0701, 0x10 },
228*4882a593Smuzhiyun { 0x0820, 0x0b },
229*4882a593Smuzhiyun { 0x0821, 0x40 },
230*4882a593Smuzhiyun { 0x3088, 0x04 },
231*4882a593Smuzhiyun { 0x6813, 0x02 },
232*4882a593Smuzhiyun { 0x6835, 0x07 },
233*4882a593Smuzhiyun { 0x6836, 0x01 },
234*4882a593Smuzhiyun { 0x6837, 0x04 },
235*4882a593Smuzhiyun { 0x684d, 0x07 },
236*4882a593Smuzhiyun { 0x684e, 0x01 },
237*4882a593Smuzhiyun { 0x684f, 0x04 },
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static const struct imx355_reg mode_3264x2448_regs[] = {
241*4882a593Smuzhiyun { 0x0112, 0x0a },
242*4882a593Smuzhiyun { 0x0113, 0x0a },
243*4882a593Smuzhiyun { 0x0114, 0x03 },
244*4882a593Smuzhiyun { 0x0342, 0x0e },
245*4882a593Smuzhiyun { 0x0343, 0x58 },
246*4882a593Smuzhiyun { 0x0340, 0x0a },
247*4882a593Smuzhiyun { 0x0341, 0x37 },
248*4882a593Smuzhiyun { 0x0344, 0x00 },
249*4882a593Smuzhiyun { 0x0345, 0x08 },
250*4882a593Smuzhiyun { 0x0346, 0x00 },
251*4882a593Smuzhiyun { 0x0347, 0x08 },
252*4882a593Smuzhiyun { 0x0348, 0x0c },
253*4882a593Smuzhiyun { 0x0349, 0xc7 },
254*4882a593Smuzhiyun { 0x034a, 0x09 },
255*4882a593Smuzhiyun { 0x034b, 0x97 },
256*4882a593Smuzhiyun { 0x0220, 0x00 },
257*4882a593Smuzhiyun { 0x0222, 0x01 },
258*4882a593Smuzhiyun { 0x0900, 0x00 },
259*4882a593Smuzhiyun { 0x0901, 0x11 },
260*4882a593Smuzhiyun { 0x0902, 0x00 },
261*4882a593Smuzhiyun { 0x034c, 0x0c },
262*4882a593Smuzhiyun { 0x034d, 0xc0 },
263*4882a593Smuzhiyun { 0x034e, 0x09 },
264*4882a593Smuzhiyun { 0x034f, 0x90 },
265*4882a593Smuzhiyun { 0x0301, 0x05 },
266*4882a593Smuzhiyun { 0x0303, 0x01 },
267*4882a593Smuzhiyun { 0x0305, 0x02 },
268*4882a593Smuzhiyun { 0x0306, 0x00 },
269*4882a593Smuzhiyun { 0x0307, 0x78 },
270*4882a593Smuzhiyun { 0x030b, 0x01 },
271*4882a593Smuzhiyun { 0x030d, 0x02 },
272*4882a593Smuzhiyun { 0x030e, 0x00 },
273*4882a593Smuzhiyun { 0x030f, 0x4b },
274*4882a593Smuzhiyun { 0x0310, 0x00 },
275*4882a593Smuzhiyun { 0x0700, 0x00 },
276*4882a593Smuzhiyun { 0x0701, 0x10 },
277*4882a593Smuzhiyun { 0x0820, 0x0b },
278*4882a593Smuzhiyun { 0x0821, 0x40 },
279*4882a593Smuzhiyun { 0x3088, 0x04 },
280*4882a593Smuzhiyun { 0x6813, 0x02 },
281*4882a593Smuzhiyun { 0x6835, 0x07 },
282*4882a593Smuzhiyun { 0x6836, 0x01 },
283*4882a593Smuzhiyun { 0x6837, 0x04 },
284*4882a593Smuzhiyun { 0x684d, 0x07 },
285*4882a593Smuzhiyun { 0x684e, 0x01 },
286*4882a593Smuzhiyun { 0x684f, 0x04 },
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static const struct imx355_reg mode_3280x2464_regs[] = {
290*4882a593Smuzhiyun { 0x0112, 0x0a },
291*4882a593Smuzhiyun { 0x0113, 0x0a },
292*4882a593Smuzhiyun { 0x0114, 0x03 },
293*4882a593Smuzhiyun { 0x0342, 0x0e },
294*4882a593Smuzhiyun { 0x0343, 0x58 },
295*4882a593Smuzhiyun { 0x0340, 0x0a },
296*4882a593Smuzhiyun { 0x0341, 0x37 },
297*4882a593Smuzhiyun { 0x0344, 0x00 },
298*4882a593Smuzhiyun { 0x0345, 0x00 },
299*4882a593Smuzhiyun { 0x0346, 0x00 },
300*4882a593Smuzhiyun { 0x0347, 0x00 },
301*4882a593Smuzhiyun { 0x0348, 0x0c },
302*4882a593Smuzhiyun { 0x0349, 0xcf },
303*4882a593Smuzhiyun { 0x034a, 0x09 },
304*4882a593Smuzhiyun { 0x034b, 0x9f },
305*4882a593Smuzhiyun { 0x0220, 0x00 },
306*4882a593Smuzhiyun { 0x0222, 0x01 },
307*4882a593Smuzhiyun { 0x0900, 0x00 },
308*4882a593Smuzhiyun { 0x0901, 0x11 },
309*4882a593Smuzhiyun { 0x0902, 0x00 },
310*4882a593Smuzhiyun { 0x034c, 0x0c },
311*4882a593Smuzhiyun { 0x034d, 0xd0 },
312*4882a593Smuzhiyun { 0x034e, 0x09 },
313*4882a593Smuzhiyun { 0x034f, 0xa0 },
314*4882a593Smuzhiyun { 0x0301, 0x05 },
315*4882a593Smuzhiyun { 0x0303, 0x01 },
316*4882a593Smuzhiyun { 0x0305, 0x02 },
317*4882a593Smuzhiyun { 0x0306, 0x00 },
318*4882a593Smuzhiyun { 0x0307, 0x78 },
319*4882a593Smuzhiyun { 0x030b, 0x01 },
320*4882a593Smuzhiyun { 0x030d, 0x02 },
321*4882a593Smuzhiyun { 0x030e, 0x00 },
322*4882a593Smuzhiyun { 0x030f, 0x4b },
323*4882a593Smuzhiyun { 0x0310, 0x00 },
324*4882a593Smuzhiyun { 0x0700, 0x00 },
325*4882a593Smuzhiyun { 0x0701, 0x10 },
326*4882a593Smuzhiyun { 0x0820, 0x0b },
327*4882a593Smuzhiyun { 0x0821, 0x40 },
328*4882a593Smuzhiyun { 0x3088, 0x04 },
329*4882a593Smuzhiyun { 0x6813, 0x02 },
330*4882a593Smuzhiyun { 0x6835, 0x07 },
331*4882a593Smuzhiyun { 0x6836, 0x01 },
332*4882a593Smuzhiyun { 0x6837, 0x04 },
333*4882a593Smuzhiyun { 0x684d, 0x07 },
334*4882a593Smuzhiyun { 0x684e, 0x01 },
335*4882a593Smuzhiyun { 0x684f, 0x04 },
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun static const struct imx355_reg mode_1940x1096_regs[] = {
339*4882a593Smuzhiyun { 0x0112, 0x0a },
340*4882a593Smuzhiyun { 0x0113, 0x0a },
341*4882a593Smuzhiyun { 0x0114, 0x03 },
342*4882a593Smuzhiyun { 0x0342, 0x0e },
343*4882a593Smuzhiyun { 0x0343, 0x58 },
344*4882a593Smuzhiyun { 0x0340, 0x05 },
345*4882a593Smuzhiyun { 0x0341, 0x1a },
346*4882a593Smuzhiyun { 0x0344, 0x02 },
347*4882a593Smuzhiyun { 0x0345, 0xa0 },
348*4882a593Smuzhiyun { 0x0346, 0x02 },
349*4882a593Smuzhiyun { 0x0347, 0xac },
350*4882a593Smuzhiyun { 0x0348, 0x0a },
351*4882a593Smuzhiyun { 0x0349, 0x33 },
352*4882a593Smuzhiyun { 0x034a, 0x06 },
353*4882a593Smuzhiyun { 0x034b, 0xf3 },
354*4882a593Smuzhiyun { 0x0220, 0x00 },
355*4882a593Smuzhiyun { 0x0222, 0x01 },
356*4882a593Smuzhiyun { 0x0900, 0x00 },
357*4882a593Smuzhiyun { 0x0901, 0x11 },
358*4882a593Smuzhiyun { 0x0902, 0x00 },
359*4882a593Smuzhiyun { 0x034c, 0x07 },
360*4882a593Smuzhiyun { 0x034d, 0x94 },
361*4882a593Smuzhiyun { 0x034e, 0x04 },
362*4882a593Smuzhiyun { 0x034f, 0x48 },
363*4882a593Smuzhiyun { 0x0301, 0x05 },
364*4882a593Smuzhiyun { 0x0303, 0x01 },
365*4882a593Smuzhiyun { 0x0305, 0x02 },
366*4882a593Smuzhiyun { 0x0306, 0x00 },
367*4882a593Smuzhiyun { 0x0307, 0x78 },
368*4882a593Smuzhiyun { 0x030b, 0x01 },
369*4882a593Smuzhiyun { 0x030d, 0x02 },
370*4882a593Smuzhiyun { 0x030e, 0x00 },
371*4882a593Smuzhiyun { 0x030f, 0x4b },
372*4882a593Smuzhiyun { 0x0310, 0x00 },
373*4882a593Smuzhiyun { 0x0700, 0x00 },
374*4882a593Smuzhiyun { 0x0701, 0x10 },
375*4882a593Smuzhiyun { 0x0820, 0x0b },
376*4882a593Smuzhiyun { 0x0821, 0x40 },
377*4882a593Smuzhiyun { 0x3088, 0x04 },
378*4882a593Smuzhiyun { 0x6813, 0x02 },
379*4882a593Smuzhiyun { 0x6835, 0x07 },
380*4882a593Smuzhiyun { 0x6836, 0x01 },
381*4882a593Smuzhiyun { 0x6837, 0x04 },
382*4882a593Smuzhiyun { 0x684d, 0x07 },
383*4882a593Smuzhiyun { 0x684e, 0x01 },
384*4882a593Smuzhiyun { 0x684f, 0x04 },
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static const struct imx355_reg mode_1936x1096_regs[] = {
388*4882a593Smuzhiyun { 0x0112, 0x0a },
389*4882a593Smuzhiyun { 0x0113, 0x0a },
390*4882a593Smuzhiyun { 0x0114, 0x03 },
391*4882a593Smuzhiyun { 0x0342, 0x0e },
392*4882a593Smuzhiyun { 0x0343, 0x58 },
393*4882a593Smuzhiyun { 0x0340, 0x05 },
394*4882a593Smuzhiyun { 0x0341, 0x1a },
395*4882a593Smuzhiyun { 0x0344, 0x02 },
396*4882a593Smuzhiyun { 0x0345, 0xa0 },
397*4882a593Smuzhiyun { 0x0346, 0x02 },
398*4882a593Smuzhiyun { 0x0347, 0xac },
399*4882a593Smuzhiyun { 0x0348, 0x0a },
400*4882a593Smuzhiyun { 0x0349, 0x2f },
401*4882a593Smuzhiyun { 0x034a, 0x06 },
402*4882a593Smuzhiyun { 0x034b, 0xf3 },
403*4882a593Smuzhiyun { 0x0220, 0x00 },
404*4882a593Smuzhiyun { 0x0222, 0x01 },
405*4882a593Smuzhiyun { 0x0900, 0x00 },
406*4882a593Smuzhiyun { 0x0901, 0x11 },
407*4882a593Smuzhiyun { 0x0902, 0x00 },
408*4882a593Smuzhiyun { 0x034c, 0x07 },
409*4882a593Smuzhiyun { 0x034d, 0x90 },
410*4882a593Smuzhiyun { 0x034e, 0x04 },
411*4882a593Smuzhiyun { 0x034f, 0x48 },
412*4882a593Smuzhiyun { 0x0301, 0x05 },
413*4882a593Smuzhiyun { 0x0303, 0x01 },
414*4882a593Smuzhiyun { 0x0305, 0x02 },
415*4882a593Smuzhiyun { 0x0306, 0x00 },
416*4882a593Smuzhiyun { 0x0307, 0x78 },
417*4882a593Smuzhiyun { 0x030b, 0x01 },
418*4882a593Smuzhiyun { 0x030d, 0x02 },
419*4882a593Smuzhiyun { 0x030e, 0x00 },
420*4882a593Smuzhiyun { 0x030f, 0x4b },
421*4882a593Smuzhiyun { 0x0310, 0x00 },
422*4882a593Smuzhiyun { 0x0700, 0x00 },
423*4882a593Smuzhiyun { 0x0701, 0x10 },
424*4882a593Smuzhiyun { 0x0820, 0x0b },
425*4882a593Smuzhiyun { 0x0821, 0x40 },
426*4882a593Smuzhiyun { 0x3088, 0x04 },
427*4882a593Smuzhiyun { 0x6813, 0x02 },
428*4882a593Smuzhiyun { 0x6835, 0x07 },
429*4882a593Smuzhiyun { 0x6836, 0x01 },
430*4882a593Smuzhiyun { 0x6837, 0x04 },
431*4882a593Smuzhiyun { 0x684d, 0x07 },
432*4882a593Smuzhiyun { 0x684e, 0x01 },
433*4882a593Smuzhiyun { 0x684f, 0x04 },
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun static const struct imx355_reg mode_1924x1080_regs[] = {
437*4882a593Smuzhiyun { 0x0112, 0x0a },
438*4882a593Smuzhiyun { 0x0113, 0x0a },
439*4882a593Smuzhiyun { 0x0114, 0x03 },
440*4882a593Smuzhiyun { 0x0342, 0x0e },
441*4882a593Smuzhiyun { 0x0343, 0x58 },
442*4882a593Smuzhiyun { 0x0340, 0x05 },
443*4882a593Smuzhiyun { 0x0341, 0x1a },
444*4882a593Smuzhiyun { 0x0344, 0x02 },
445*4882a593Smuzhiyun { 0x0345, 0xa8 },
446*4882a593Smuzhiyun { 0x0346, 0x02 },
447*4882a593Smuzhiyun { 0x0347, 0xb4 },
448*4882a593Smuzhiyun { 0x0348, 0x0a },
449*4882a593Smuzhiyun { 0x0349, 0x2b },
450*4882a593Smuzhiyun { 0x034a, 0x06 },
451*4882a593Smuzhiyun { 0x034b, 0xeb },
452*4882a593Smuzhiyun { 0x0220, 0x00 },
453*4882a593Smuzhiyun { 0x0222, 0x01 },
454*4882a593Smuzhiyun { 0x0900, 0x00 },
455*4882a593Smuzhiyun { 0x0901, 0x11 },
456*4882a593Smuzhiyun { 0x0902, 0x00 },
457*4882a593Smuzhiyun { 0x034c, 0x07 },
458*4882a593Smuzhiyun { 0x034d, 0x84 },
459*4882a593Smuzhiyun { 0x034e, 0x04 },
460*4882a593Smuzhiyun { 0x034f, 0x38 },
461*4882a593Smuzhiyun { 0x0301, 0x05 },
462*4882a593Smuzhiyun { 0x0303, 0x01 },
463*4882a593Smuzhiyun { 0x0305, 0x02 },
464*4882a593Smuzhiyun { 0x0306, 0x00 },
465*4882a593Smuzhiyun { 0x0307, 0x78 },
466*4882a593Smuzhiyun { 0x030b, 0x01 },
467*4882a593Smuzhiyun { 0x030d, 0x02 },
468*4882a593Smuzhiyun { 0x030e, 0x00 },
469*4882a593Smuzhiyun { 0x030f, 0x4b },
470*4882a593Smuzhiyun { 0x0310, 0x00 },
471*4882a593Smuzhiyun { 0x0700, 0x00 },
472*4882a593Smuzhiyun { 0x0701, 0x10 },
473*4882a593Smuzhiyun { 0x0820, 0x0b },
474*4882a593Smuzhiyun { 0x0821, 0x40 },
475*4882a593Smuzhiyun { 0x3088, 0x04 },
476*4882a593Smuzhiyun { 0x6813, 0x02 },
477*4882a593Smuzhiyun { 0x6835, 0x07 },
478*4882a593Smuzhiyun { 0x6836, 0x01 },
479*4882a593Smuzhiyun { 0x6837, 0x04 },
480*4882a593Smuzhiyun { 0x684d, 0x07 },
481*4882a593Smuzhiyun { 0x684e, 0x01 },
482*4882a593Smuzhiyun { 0x684f, 0x04 },
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun static const struct imx355_reg mode_1920x1080_regs[] = {
486*4882a593Smuzhiyun { 0x0112, 0x0a },
487*4882a593Smuzhiyun { 0x0113, 0x0a },
488*4882a593Smuzhiyun { 0x0114, 0x03 },
489*4882a593Smuzhiyun { 0x0342, 0x0e },
490*4882a593Smuzhiyun { 0x0343, 0x58 },
491*4882a593Smuzhiyun { 0x0340, 0x05 },
492*4882a593Smuzhiyun { 0x0341, 0x1a },
493*4882a593Smuzhiyun { 0x0344, 0x02 },
494*4882a593Smuzhiyun { 0x0345, 0xa8 },
495*4882a593Smuzhiyun { 0x0346, 0x02 },
496*4882a593Smuzhiyun { 0x0347, 0xb4 },
497*4882a593Smuzhiyun { 0x0348, 0x0a },
498*4882a593Smuzhiyun { 0x0349, 0x27 },
499*4882a593Smuzhiyun { 0x034a, 0x06 },
500*4882a593Smuzhiyun { 0x034b, 0xeb },
501*4882a593Smuzhiyun { 0x0220, 0x00 },
502*4882a593Smuzhiyun { 0x0222, 0x01 },
503*4882a593Smuzhiyun { 0x0900, 0x00 },
504*4882a593Smuzhiyun { 0x0901, 0x11 },
505*4882a593Smuzhiyun { 0x0902, 0x00 },
506*4882a593Smuzhiyun { 0x034c, 0x07 },
507*4882a593Smuzhiyun { 0x034d, 0x80 },
508*4882a593Smuzhiyun { 0x034e, 0x04 },
509*4882a593Smuzhiyun { 0x034f, 0x38 },
510*4882a593Smuzhiyun { 0x0301, 0x05 },
511*4882a593Smuzhiyun { 0x0303, 0x01 },
512*4882a593Smuzhiyun { 0x0305, 0x02 },
513*4882a593Smuzhiyun { 0x0306, 0x00 },
514*4882a593Smuzhiyun { 0x0307, 0x78 },
515*4882a593Smuzhiyun { 0x030b, 0x01 },
516*4882a593Smuzhiyun { 0x030d, 0x02 },
517*4882a593Smuzhiyun { 0x030e, 0x00 },
518*4882a593Smuzhiyun { 0x030f, 0x4b },
519*4882a593Smuzhiyun { 0x0310, 0x00 },
520*4882a593Smuzhiyun { 0x0700, 0x00 },
521*4882a593Smuzhiyun { 0x0701, 0x10 },
522*4882a593Smuzhiyun { 0x0820, 0x0b },
523*4882a593Smuzhiyun { 0x0821, 0x40 },
524*4882a593Smuzhiyun { 0x3088, 0x04 },
525*4882a593Smuzhiyun { 0x6813, 0x02 },
526*4882a593Smuzhiyun { 0x6835, 0x07 },
527*4882a593Smuzhiyun { 0x6836, 0x01 },
528*4882a593Smuzhiyun { 0x6837, 0x04 },
529*4882a593Smuzhiyun { 0x684d, 0x07 },
530*4882a593Smuzhiyun { 0x684e, 0x01 },
531*4882a593Smuzhiyun { 0x684f, 0x04 },
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun static const struct imx355_reg mode_1640x1232_regs[] = {
535*4882a593Smuzhiyun { 0x0112, 0x0a },
536*4882a593Smuzhiyun { 0x0113, 0x0a },
537*4882a593Smuzhiyun { 0x0114, 0x03 },
538*4882a593Smuzhiyun { 0x0342, 0x07 },
539*4882a593Smuzhiyun { 0x0343, 0x2c },
540*4882a593Smuzhiyun { 0x0340, 0x05 },
541*4882a593Smuzhiyun { 0x0341, 0x1a },
542*4882a593Smuzhiyun { 0x0344, 0x00 },
543*4882a593Smuzhiyun { 0x0345, 0x00 },
544*4882a593Smuzhiyun { 0x0346, 0x00 },
545*4882a593Smuzhiyun { 0x0347, 0x00 },
546*4882a593Smuzhiyun { 0x0348, 0x0c },
547*4882a593Smuzhiyun { 0x0349, 0xcf },
548*4882a593Smuzhiyun { 0x034a, 0x09 },
549*4882a593Smuzhiyun { 0x034b, 0x9f },
550*4882a593Smuzhiyun { 0x0220, 0x00 },
551*4882a593Smuzhiyun { 0x0222, 0x01 },
552*4882a593Smuzhiyun { 0x0900, 0x01 },
553*4882a593Smuzhiyun { 0x0901, 0x22 },
554*4882a593Smuzhiyun { 0x0902, 0x00 },
555*4882a593Smuzhiyun { 0x034c, 0x06 },
556*4882a593Smuzhiyun { 0x034d, 0x68 },
557*4882a593Smuzhiyun { 0x034e, 0x04 },
558*4882a593Smuzhiyun { 0x034f, 0xd0 },
559*4882a593Smuzhiyun { 0x0301, 0x05 },
560*4882a593Smuzhiyun { 0x0303, 0x01 },
561*4882a593Smuzhiyun { 0x0305, 0x02 },
562*4882a593Smuzhiyun { 0x0306, 0x00 },
563*4882a593Smuzhiyun { 0x0307, 0x78 },
564*4882a593Smuzhiyun { 0x030b, 0x01 },
565*4882a593Smuzhiyun { 0x030d, 0x02 },
566*4882a593Smuzhiyun { 0x030e, 0x00 },
567*4882a593Smuzhiyun { 0x030f, 0x4b },
568*4882a593Smuzhiyun { 0x0310, 0x00 },
569*4882a593Smuzhiyun { 0x0700, 0x00 },
570*4882a593Smuzhiyun { 0x0701, 0x10 },
571*4882a593Smuzhiyun { 0x0820, 0x0b },
572*4882a593Smuzhiyun { 0x0821, 0x40 },
573*4882a593Smuzhiyun { 0x3088, 0x04 },
574*4882a593Smuzhiyun { 0x6813, 0x02 },
575*4882a593Smuzhiyun { 0x6835, 0x07 },
576*4882a593Smuzhiyun { 0x6836, 0x01 },
577*4882a593Smuzhiyun { 0x6837, 0x04 },
578*4882a593Smuzhiyun { 0x684d, 0x07 },
579*4882a593Smuzhiyun { 0x684e, 0x01 },
580*4882a593Smuzhiyun { 0x684f, 0x04 },
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun static const struct imx355_reg mode_1640x922_regs[] = {
584*4882a593Smuzhiyun { 0x0112, 0x0a },
585*4882a593Smuzhiyun { 0x0113, 0x0a },
586*4882a593Smuzhiyun { 0x0114, 0x03 },
587*4882a593Smuzhiyun { 0x0342, 0x07 },
588*4882a593Smuzhiyun { 0x0343, 0x2c },
589*4882a593Smuzhiyun { 0x0340, 0x05 },
590*4882a593Smuzhiyun { 0x0341, 0x1a },
591*4882a593Smuzhiyun { 0x0344, 0x00 },
592*4882a593Smuzhiyun { 0x0345, 0x00 },
593*4882a593Smuzhiyun { 0x0346, 0x01 },
594*4882a593Smuzhiyun { 0x0347, 0x30 },
595*4882a593Smuzhiyun { 0x0348, 0x0c },
596*4882a593Smuzhiyun { 0x0349, 0xcf },
597*4882a593Smuzhiyun { 0x034a, 0x08 },
598*4882a593Smuzhiyun { 0x034b, 0x63 },
599*4882a593Smuzhiyun { 0x0220, 0x00 },
600*4882a593Smuzhiyun { 0x0222, 0x01 },
601*4882a593Smuzhiyun { 0x0900, 0x01 },
602*4882a593Smuzhiyun { 0x0901, 0x22 },
603*4882a593Smuzhiyun { 0x0902, 0x00 },
604*4882a593Smuzhiyun { 0x034c, 0x06 },
605*4882a593Smuzhiyun { 0x034d, 0x68 },
606*4882a593Smuzhiyun { 0x034e, 0x03 },
607*4882a593Smuzhiyun { 0x034f, 0x9a },
608*4882a593Smuzhiyun { 0x0301, 0x05 },
609*4882a593Smuzhiyun { 0x0303, 0x01 },
610*4882a593Smuzhiyun { 0x0305, 0x02 },
611*4882a593Smuzhiyun { 0x0306, 0x00 },
612*4882a593Smuzhiyun { 0x0307, 0x78 },
613*4882a593Smuzhiyun { 0x030b, 0x01 },
614*4882a593Smuzhiyun { 0x030d, 0x02 },
615*4882a593Smuzhiyun { 0x030e, 0x00 },
616*4882a593Smuzhiyun { 0x030f, 0x4b },
617*4882a593Smuzhiyun { 0x0310, 0x00 },
618*4882a593Smuzhiyun { 0x0700, 0x00 },
619*4882a593Smuzhiyun { 0x0701, 0x10 },
620*4882a593Smuzhiyun { 0x0820, 0x0b },
621*4882a593Smuzhiyun { 0x0821, 0x40 },
622*4882a593Smuzhiyun { 0x3088, 0x04 },
623*4882a593Smuzhiyun { 0x6813, 0x02 },
624*4882a593Smuzhiyun { 0x6835, 0x07 },
625*4882a593Smuzhiyun { 0x6836, 0x01 },
626*4882a593Smuzhiyun { 0x6837, 0x04 },
627*4882a593Smuzhiyun { 0x684d, 0x07 },
628*4882a593Smuzhiyun { 0x684e, 0x01 },
629*4882a593Smuzhiyun { 0x684f, 0x04 },
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun static const struct imx355_reg mode_1300x736_regs[] = {
633*4882a593Smuzhiyun { 0x0112, 0x0a },
634*4882a593Smuzhiyun { 0x0113, 0x0a },
635*4882a593Smuzhiyun { 0x0114, 0x03 },
636*4882a593Smuzhiyun { 0x0342, 0x07 },
637*4882a593Smuzhiyun { 0x0343, 0x2c },
638*4882a593Smuzhiyun { 0x0340, 0x05 },
639*4882a593Smuzhiyun { 0x0341, 0x1a },
640*4882a593Smuzhiyun { 0x0344, 0x01 },
641*4882a593Smuzhiyun { 0x0345, 0x58 },
642*4882a593Smuzhiyun { 0x0346, 0x01 },
643*4882a593Smuzhiyun { 0x0347, 0xf0 },
644*4882a593Smuzhiyun { 0x0348, 0x0b },
645*4882a593Smuzhiyun { 0x0349, 0x7f },
646*4882a593Smuzhiyun { 0x034a, 0x07 },
647*4882a593Smuzhiyun { 0x034b, 0xaf },
648*4882a593Smuzhiyun { 0x0220, 0x00 },
649*4882a593Smuzhiyun { 0x0222, 0x01 },
650*4882a593Smuzhiyun { 0x0900, 0x01 },
651*4882a593Smuzhiyun { 0x0901, 0x22 },
652*4882a593Smuzhiyun { 0x0902, 0x00 },
653*4882a593Smuzhiyun { 0x034c, 0x05 },
654*4882a593Smuzhiyun { 0x034d, 0x14 },
655*4882a593Smuzhiyun { 0x034e, 0x02 },
656*4882a593Smuzhiyun { 0x034f, 0xe0 },
657*4882a593Smuzhiyun { 0x0301, 0x05 },
658*4882a593Smuzhiyun { 0x0303, 0x01 },
659*4882a593Smuzhiyun { 0x0305, 0x02 },
660*4882a593Smuzhiyun { 0x0306, 0x00 },
661*4882a593Smuzhiyun { 0x0307, 0x78 },
662*4882a593Smuzhiyun { 0x030b, 0x01 },
663*4882a593Smuzhiyun { 0x030d, 0x02 },
664*4882a593Smuzhiyun { 0x030e, 0x00 },
665*4882a593Smuzhiyun { 0x030f, 0x4b },
666*4882a593Smuzhiyun { 0x0310, 0x00 },
667*4882a593Smuzhiyun { 0x0700, 0x00 },
668*4882a593Smuzhiyun { 0x0701, 0x10 },
669*4882a593Smuzhiyun { 0x0820, 0x0b },
670*4882a593Smuzhiyun { 0x0821, 0x40 },
671*4882a593Smuzhiyun { 0x3088, 0x04 },
672*4882a593Smuzhiyun { 0x6813, 0x02 },
673*4882a593Smuzhiyun { 0x6835, 0x07 },
674*4882a593Smuzhiyun { 0x6836, 0x01 },
675*4882a593Smuzhiyun { 0x6837, 0x04 },
676*4882a593Smuzhiyun { 0x684d, 0x07 },
677*4882a593Smuzhiyun { 0x684e, 0x01 },
678*4882a593Smuzhiyun { 0x684f, 0x04 },
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun static const struct imx355_reg mode_1296x736_regs[] = {
682*4882a593Smuzhiyun { 0x0112, 0x0a },
683*4882a593Smuzhiyun { 0x0113, 0x0a },
684*4882a593Smuzhiyun { 0x0114, 0x03 },
685*4882a593Smuzhiyun { 0x0342, 0x07 },
686*4882a593Smuzhiyun { 0x0343, 0x2c },
687*4882a593Smuzhiyun { 0x0340, 0x05 },
688*4882a593Smuzhiyun { 0x0341, 0x1a },
689*4882a593Smuzhiyun { 0x0344, 0x01 },
690*4882a593Smuzhiyun { 0x0345, 0x58 },
691*4882a593Smuzhiyun { 0x0346, 0x01 },
692*4882a593Smuzhiyun { 0x0347, 0xf0 },
693*4882a593Smuzhiyun { 0x0348, 0x0b },
694*4882a593Smuzhiyun { 0x0349, 0x77 },
695*4882a593Smuzhiyun { 0x034a, 0x07 },
696*4882a593Smuzhiyun { 0x034b, 0xaf },
697*4882a593Smuzhiyun { 0x0220, 0x00 },
698*4882a593Smuzhiyun { 0x0222, 0x01 },
699*4882a593Smuzhiyun { 0x0900, 0x01 },
700*4882a593Smuzhiyun { 0x0901, 0x22 },
701*4882a593Smuzhiyun { 0x0902, 0x00 },
702*4882a593Smuzhiyun { 0x034c, 0x05 },
703*4882a593Smuzhiyun { 0x034d, 0x10 },
704*4882a593Smuzhiyun { 0x034e, 0x02 },
705*4882a593Smuzhiyun { 0x034f, 0xe0 },
706*4882a593Smuzhiyun { 0x0301, 0x05 },
707*4882a593Smuzhiyun { 0x0303, 0x01 },
708*4882a593Smuzhiyun { 0x0305, 0x02 },
709*4882a593Smuzhiyun { 0x0306, 0x00 },
710*4882a593Smuzhiyun { 0x0307, 0x78 },
711*4882a593Smuzhiyun { 0x030b, 0x01 },
712*4882a593Smuzhiyun { 0x030d, 0x02 },
713*4882a593Smuzhiyun { 0x030e, 0x00 },
714*4882a593Smuzhiyun { 0x030f, 0x4b },
715*4882a593Smuzhiyun { 0x0310, 0x00 },
716*4882a593Smuzhiyun { 0x0700, 0x00 },
717*4882a593Smuzhiyun { 0x0701, 0x10 },
718*4882a593Smuzhiyun { 0x0820, 0x0b },
719*4882a593Smuzhiyun { 0x0821, 0x40 },
720*4882a593Smuzhiyun { 0x3088, 0x04 },
721*4882a593Smuzhiyun { 0x6813, 0x02 },
722*4882a593Smuzhiyun { 0x6835, 0x07 },
723*4882a593Smuzhiyun { 0x6836, 0x01 },
724*4882a593Smuzhiyun { 0x6837, 0x04 },
725*4882a593Smuzhiyun { 0x684d, 0x07 },
726*4882a593Smuzhiyun { 0x684e, 0x01 },
727*4882a593Smuzhiyun { 0x684f, 0x04 },
728*4882a593Smuzhiyun };
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun static const struct imx355_reg mode_1284x720_regs[] = {
731*4882a593Smuzhiyun { 0x0112, 0x0a },
732*4882a593Smuzhiyun { 0x0113, 0x0a },
733*4882a593Smuzhiyun { 0x0114, 0x03 },
734*4882a593Smuzhiyun { 0x0342, 0x07 },
735*4882a593Smuzhiyun { 0x0343, 0x2c },
736*4882a593Smuzhiyun { 0x0340, 0x05 },
737*4882a593Smuzhiyun { 0x0341, 0x1a },
738*4882a593Smuzhiyun { 0x0344, 0x01 },
739*4882a593Smuzhiyun { 0x0345, 0x68 },
740*4882a593Smuzhiyun { 0x0346, 0x02 },
741*4882a593Smuzhiyun { 0x0347, 0x00 },
742*4882a593Smuzhiyun { 0x0348, 0x0b },
743*4882a593Smuzhiyun { 0x0349, 0x6f },
744*4882a593Smuzhiyun { 0x034a, 0x07 },
745*4882a593Smuzhiyun { 0x034b, 0x9f },
746*4882a593Smuzhiyun { 0x0220, 0x00 },
747*4882a593Smuzhiyun { 0x0222, 0x01 },
748*4882a593Smuzhiyun { 0x0900, 0x01 },
749*4882a593Smuzhiyun { 0x0901, 0x22 },
750*4882a593Smuzhiyun { 0x0902, 0x00 },
751*4882a593Smuzhiyun { 0x034c, 0x05 },
752*4882a593Smuzhiyun { 0x034d, 0x04 },
753*4882a593Smuzhiyun { 0x034e, 0x02 },
754*4882a593Smuzhiyun { 0x034f, 0xd0 },
755*4882a593Smuzhiyun { 0x0301, 0x05 },
756*4882a593Smuzhiyun { 0x0303, 0x01 },
757*4882a593Smuzhiyun { 0x0305, 0x02 },
758*4882a593Smuzhiyun { 0x0306, 0x00 },
759*4882a593Smuzhiyun { 0x0307, 0x78 },
760*4882a593Smuzhiyun { 0x030b, 0x01 },
761*4882a593Smuzhiyun { 0x030d, 0x02 },
762*4882a593Smuzhiyun { 0x030e, 0x00 },
763*4882a593Smuzhiyun { 0x030f, 0x4b },
764*4882a593Smuzhiyun { 0x0310, 0x00 },
765*4882a593Smuzhiyun { 0x0700, 0x00 },
766*4882a593Smuzhiyun { 0x0701, 0x10 },
767*4882a593Smuzhiyun { 0x0820, 0x0b },
768*4882a593Smuzhiyun { 0x0821, 0x40 },
769*4882a593Smuzhiyun { 0x3088, 0x04 },
770*4882a593Smuzhiyun { 0x6813, 0x02 },
771*4882a593Smuzhiyun { 0x6835, 0x07 },
772*4882a593Smuzhiyun { 0x6836, 0x01 },
773*4882a593Smuzhiyun { 0x6837, 0x04 },
774*4882a593Smuzhiyun { 0x684d, 0x07 },
775*4882a593Smuzhiyun { 0x684e, 0x01 },
776*4882a593Smuzhiyun { 0x684f, 0x04 },
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun static const struct imx355_reg mode_1280x720_regs[] = {
780*4882a593Smuzhiyun { 0x0112, 0x0a },
781*4882a593Smuzhiyun { 0x0113, 0x0a },
782*4882a593Smuzhiyun { 0x0114, 0x03 },
783*4882a593Smuzhiyun { 0x0342, 0x07 },
784*4882a593Smuzhiyun { 0x0343, 0x2c },
785*4882a593Smuzhiyun { 0x0340, 0x05 },
786*4882a593Smuzhiyun { 0x0341, 0x1a },
787*4882a593Smuzhiyun { 0x0344, 0x01 },
788*4882a593Smuzhiyun { 0x0345, 0x68 },
789*4882a593Smuzhiyun { 0x0346, 0x02 },
790*4882a593Smuzhiyun { 0x0347, 0x00 },
791*4882a593Smuzhiyun { 0x0348, 0x0b },
792*4882a593Smuzhiyun { 0x0349, 0x67 },
793*4882a593Smuzhiyun { 0x034a, 0x07 },
794*4882a593Smuzhiyun { 0x034b, 0x9f },
795*4882a593Smuzhiyun { 0x0220, 0x00 },
796*4882a593Smuzhiyun { 0x0222, 0x01 },
797*4882a593Smuzhiyun { 0x0900, 0x01 },
798*4882a593Smuzhiyun { 0x0901, 0x22 },
799*4882a593Smuzhiyun { 0x0902, 0x00 },
800*4882a593Smuzhiyun { 0x034c, 0x05 },
801*4882a593Smuzhiyun { 0x034d, 0x00 },
802*4882a593Smuzhiyun { 0x034e, 0x02 },
803*4882a593Smuzhiyun { 0x034f, 0xd0 },
804*4882a593Smuzhiyun { 0x0301, 0x05 },
805*4882a593Smuzhiyun { 0x0303, 0x01 },
806*4882a593Smuzhiyun { 0x0305, 0x02 },
807*4882a593Smuzhiyun { 0x0306, 0x00 },
808*4882a593Smuzhiyun { 0x0307, 0x78 },
809*4882a593Smuzhiyun { 0x030b, 0x01 },
810*4882a593Smuzhiyun { 0x030d, 0x02 },
811*4882a593Smuzhiyun { 0x030e, 0x00 },
812*4882a593Smuzhiyun { 0x030f, 0x4b },
813*4882a593Smuzhiyun { 0x0310, 0x00 },
814*4882a593Smuzhiyun { 0x0700, 0x00 },
815*4882a593Smuzhiyun { 0x0701, 0x10 },
816*4882a593Smuzhiyun { 0x0820, 0x0b },
817*4882a593Smuzhiyun { 0x0821, 0x40 },
818*4882a593Smuzhiyun { 0x3088, 0x04 },
819*4882a593Smuzhiyun { 0x6813, 0x02 },
820*4882a593Smuzhiyun { 0x6835, 0x07 },
821*4882a593Smuzhiyun { 0x6836, 0x01 },
822*4882a593Smuzhiyun { 0x6837, 0x04 },
823*4882a593Smuzhiyun { 0x684d, 0x07 },
824*4882a593Smuzhiyun { 0x684e, 0x01 },
825*4882a593Smuzhiyun { 0x684f, 0x04 },
826*4882a593Smuzhiyun };
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun static const struct imx355_reg mode_820x616_regs[] = {
829*4882a593Smuzhiyun { 0x0112, 0x0a },
830*4882a593Smuzhiyun { 0x0113, 0x0a },
831*4882a593Smuzhiyun { 0x0114, 0x03 },
832*4882a593Smuzhiyun { 0x0342, 0x0e },
833*4882a593Smuzhiyun { 0x0343, 0x58 },
834*4882a593Smuzhiyun { 0x0340, 0x02 },
835*4882a593Smuzhiyun { 0x0341, 0x8c },
836*4882a593Smuzhiyun { 0x0344, 0x00 },
837*4882a593Smuzhiyun { 0x0345, 0x00 },
838*4882a593Smuzhiyun { 0x0346, 0x00 },
839*4882a593Smuzhiyun { 0x0347, 0x00 },
840*4882a593Smuzhiyun { 0x0348, 0x0c },
841*4882a593Smuzhiyun { 0x0349, 0xcf },
842*4882a593Smuzhiyun { 0x034a, 0x09 },
843*4882a593Smuzhiyun { 0x034b, 0x9f },
844*4882a593Smuzhiyun { 0x0220, 0x00 },
845*4882a593Smuzhiyun { 0x0222, 0x01 },
846*4882a593Smuzhiyun { 0x0900, 0x01 },
847*4882a593Smuzhiyun { 0x0901, 0x44 },
848*4882a593Smuzhiyun { 0x0902, 0x00 },
849*4882a593Smuzhiyun { 0x034c, 0x03 },
850*4882a593Smuzhiyun { 0x034d, 0x34 },
851*4882a593Smuzhiyun { 0x034e, 0x02 },
852*4882a593Smuzhiyun { 0x034f, 0x68 },
853*4882a593Smuzhiyun { 0x0301, 0x05 },
854*4882a593Smuzhiyun { 0x0303, 0x01 },
855*4882a593Smuzhiyun { 0x0305, 0x02 },
856*4882a593Smuzhiyun { 0x0306, 0x00 },
857*4882a593Smuzhiyun { 0x0307, 0x78 },
858*4882a593Smuzhiyun { 0x030b, 0x01 },
859*4882a593Smuzhiyun { 0x030d, 0x02 },
860*4882a593Smuzhiyun { 0x030e, 0x00 },
861*4882a593Smuzhiyun { 0x030f, 0x4b },
862*4882a593Smuzhiyun { 0x0310, 0x00 },
863*4882a593Smuzhiyun { 0x0700, 0x02 },
864*4882a593Smuzhiyun { 0x0701, 0x78 },
865*4882a593Smuzhiyun { 0x0820, 0x0b },
866*4882a593Smuzhiyun { 0x0821, 0x40 },
867*4882a593Smuzhiyun { 0x3088, 0x04 },
868*4882a593Smuzhiyun { 0x6813, 0x02 },
869*4882a593Smuzhiyun { 0x6835, 0x07 },
870*4882a593Smuzhiyun { 0x6836, 0x01 },
871*4882a593Smuzhiyun { 0x6837, 0x04 },
872*4882a593Smuzhiyun { 0x684d, 0x07 },
873*4882a593Smuzhiyun { 0x684e, 0x01 },
874*4882a593Smuzhiyun { 0x684f, 0x04 },
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun static const char * const imx355_test_pattern_menu[] = {
878*4882a593Smuzhiyun "Disabled",
879*4882a593Smuzhiyun "Solid Colour",
880*4882a593Smuzhiyun "Eight Vertical Colour Bars",
881*4882a593Smuzhiyun "Colour Bars With Fade to Grey",
882*4882a593Smuzhiyun "Pseudorandom Sequence (PN9)",
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /* supported link frequencies */
886*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
887*4882a593Smuzhiyun IMX355_LINK_FREQ_DEFAULT,
888*4882a593Smuzhiyun };
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /* Mode configs */
891*4882a593Smuzhiyun static const struct imx355_mode supported_modes[] = {
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun .width = 3280,
894*4882a593Smuzhiyun .height = 2464,
895*4882a593Smuzhiyun .fll_def = 2615,
896*4882a593Smuzhiyun .fll_min = 2615,
897*4882a593Smuzhiyun .llp = 3672,
898*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
899*4882a593Smuzhiyun .reg_list = {
900*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_3280x2464_regs),
901*4882a593Smuzhiyun .regs = mode_3280x2464_regs,
902*4882a593Smuzhiyun },
903*4882a593Smuzhiyun },
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun .width = 3268,
906*4882a593Smuzhiyun .height = 2448,
907*4882a593Smuzhiyun .fll_def = 2615,
908*4882a593Smuzhiyun .fll_min = 2615,
909*4882a593Smuzhiyun .llp = 3672,
910*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
911*4882a593Smuzhiyun .reg_list = {
912*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_3268x2448_regs),
913*4882a593Smuzhiyun .regs = mode_3268x2448_regs,
914*4882a593Smuzhiyun },
915*4882a593Smuzhiyun },
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun .width = 3264,
918*4882a593Smuzhiyun .height = 2448,
919*4882a593Smuzhiyun .fll_def = 2615,
920*4882a593Smuzhiyun .fll_min = 2615,
921*4882a593Smuzhiyun .llp = 3672,
922*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
923*4882a593Smuzhiyun .reg_list = {
924*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_3264x2448_regs),
925*4882a593Smuzhiyun .regs = mode_3264x2448_regs,
926*4882a593Smuzhiyun },
927*4882a593Smuzhiyun },
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun .width = 1940,
930*4882a593Smuzhiyun .height = 1096,
931*4882a593Smuzhiyun .fll_def = 1306,
932*4882a593Smuzhiyun .fll_min = 1306,
933*4882a593Smuzhiyun .llp = 3672,
934*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
935*4882a593Smuzhiyun .reg_list = {
936*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_1940x1096_regs),
937*4882a593Smuzhiyun .regs = mode_1940x1096_regs,
938*4882a593Smuzhiyun },
939*4882a593Smuzhiyun },
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun .width = 1936,
942*4882a593Smuzhiyun .height = 1096,
943*4882a593Smuzhiyun .fll_def = 1306,
944*4882a593Smuzhiyun .fll_min = 1306,
945*4882a593Smuzhiyun .llp = 3672,
946*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
947*4882a593Smuzhiyun .reg_list = {
948*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_1936x1096_regs),
949*4882a593Smuzhiyun .regs = mode_1936x1096_regs,
950*4882a593Smuzhiyun },
951*4882a593Smuzhiyun },
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun .width = 1924,
954*4882a593Smuzhiyun .height = 1080,
955*4882a593Smuzhiyun .fll_def = 1306,
956*4882a593Smuzhiyun .fll_min = 1306,
957*4882a593Smuzhiyun .llp = 3672,
958*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
959*4882a593Smuzhiyun .reg_list = {
960*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_1924x1080_regs),
961*4882a593Smuzhiyun .regs = mode_1924x1080_regs,
962*4882a593Smuzhiyun },
963*4882a593Smuzhiyun },
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun .width = 1920,
966*4882a593Smuzhiyun .height = 1080,
967*4882a593Smuzhiyun .fll_def = 1306,
968*4882a593Smuzhiyun .fll_min = 1306,
969*4882a593Smuzhiyun .llp = 3672,
970*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
971*4882a593Smuzhiyun .reg_list = {
972*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_1920x1080_regs),
973*4882a593Smuzhiyun .regs = mode_1920x1080_regs,
974*4882a593Smuzhiyun },
975*4882a593Smuzhiyun },
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun .width = 1640,
978*4882a593Smuzhiyun .height = 1232,
979*4882a593Smuzhiyun .fll_def = 1306,
980*4882a593Smuzhiyun .fll_min = 1306,
981*4882a593Smuzhiyun .llp = 1836,
982*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
983*4882a593Smuzhiyun .reg_list = {
984*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_1640x1232_regs),
985*4882a593Smuzhiyun .regs = mode_1640x1232_regs,
986*4882a593Smuzhiyun },
987*4882a593Smuzhiyun },
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun .width = 1640,
990*4882a593Smuzhiyun .height = 922,
991*4882a593Smuzhiyun .fll_def = 1306,
992*4882a593Smuzhiyun .fll_min = 1306,
993*4882a593Smuzhiyun .llp = 1836,
994*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
995*4882a593Smuzhiyun .reg_list = {
996*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_1640x922_regs),
997*4882a593Smuzhiyun .regs = mode_1640x922_regs,
998*4882a593Smuzhiyun },
999*4882a593Smuzhiyun },
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun .width = 1300,
1002*4882a593Smuzhiyun .height = 736,
1003*4882a593Smuzhiyun .fll_def = 1306,
1004*4882a593Smuzhiyun .fll_min = 1306,
1005*4882a593Smuzhiyun .llp = 1836,
1006*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
1007*4882a593Smuzhiyun .reg_list = {
1008*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_1300x736_regs),
1009*4882a593Smuzhiyun .regs = mode_1300x736_regs,
1010*4882a593Smuzhiyun },
1011*4882a593Smuzhiyun },
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun .width = 1296,
1014*4882a593Smuzhiyun .height = 736,
1015*4882a593Smuzhiyun .fll_def = 1306,
1016*4882a593Smuzhiyun .fll_min = 1306,
1017*4882a593Smuzhiyun .llp = 1836,
1018*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
1019*4882a593Smuzhiyun .reg_list = {
1020*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_1296x736_regs),
1021*4882a593Smuzhiyun .regs = mode_1296x736_regs,
1022*4882a593Smuzhiyun },
1023*4882a593Smuzhiyun },
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun .width = 1284,
1026*4882a593Smuzhiyun .height = 720,
1027*4882a593Smuzhiyun .fll_def = 1306,
1028*4882a593Smuzhiyun .fll_min = 1306,
1029*4882a593Smuzhiyun .llp = 1836,
1030*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
1031*4882a593Smuzhiyun .reg_list = {
1032*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_1284x720_regs),
1033*4882a593Smuzhiyun .regs = mode_1284x720_regs,
1034*4882a593Smuzhiyun },
1035*4882a593Smuzhiyun },
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun .width = 1280,
1038*4882a593Smuzhiyun .height = 720,
1039*4882a593Smuzhiyun .fll_def = 1306,
1040*4882a593Smuzhiyun .fll_min = 1306,
1041*4882a593Smuzhiyun .llp = 1836,
1042*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
1043*4882a593Smuzhiyun .reg_list = {
1044*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_1280x720_regs),
1045*4882a593Smuzhiyun .regs = mode_1280x720_regs,
1046*4882a593Smuzhiyun },
1047*4882a593Smuzhiyun },
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun .width = 820,
1050*4882a593Smuzhiyun .height = 616,
1051*4882a593Smuzhiyun .fll_def = 652,
1052*4882a593Smuzhiyun .fll_min = 652,
1053*4882a593Smuzhiyun .llp = 3672,
1054*4882a593Smuzhiyun .link_freq_index = IMX355_LINK_FREQ_INDEX,
1055*4882a593Smuzhiyun .reg_list = {
1056*4882a593Smuzhiyun .num_of_regs = ARRAY_SIZE(mode_820x616_regs),
1057*4882a593Smuzhiyun .regs = mode_820x616_regs,
1058*4882a593Smuzhiyun },
1059*4882a593Smuzhiyun },
1060*4882a593Smuzhiyun };
1061*4882a593Smuzhiyun
to_imx355(struct v4l2_subdev * _sd)1062*4882a593Smuzhiyun static inline struct imx355 *to_imx355(struct v4l2_subdev *_sd)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun return container_of(_sd, struct imx355, sd);
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun /* Get bayer order based on flip setting. */
imx355_get_format_code(struct imx355 * imx355)1068*4882a593Smuzhiyun static u32 imx355_get_format_code(struct imx355 *imx355)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun /*
1071*4882a593Smuzhiyun * Only one bayer order is supported.
1072*4882a593Smuzhiyun * It depends on the flip settings.
1073*4882a593Smuzhiyun */
1074*4882a593Smuzhiyun u32 code;
1075*4882a593Smuzhiyun static const u32 codes[2][2] = {
1076*4882a593Smuzhiyun { MEDIA_BUS_FMT_SRGGB10_1X10, MEDIA_BUS_FMT_SGRBG10_1X10, },
1077*4882a593Smuzhiyun { MEDIA_BUS_FMT_SGBRG10_1X10, MEDIA_BUS_FMT_SBGGR10_1X10, },
1078*4882a593Smuzhiyun };
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun lockdep_assert_held(&imx355->mutex);
1081*4882a593Smuzhiyun code = codes[imx355->vflip->val][imx355->hflip->val];
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun return code;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun /* Read registers up to 4 at a time */
imx355_read_reg(struct imx355 * imx355,u16 reg,u32 len,u32 * val)1087*4882a593Smuzhiyun static int imx355_read_reg(struct imx355 *imx355, u16 reg, u32 len, u32 *val)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&imx355->sd);
1090*4882a593Smuzhiyun struct i2c_msg msgs[2];
1091*4882a593Smuzhiyun u8 addr_buf[2];
1092*4882a593Smuzhiyun u8 data_buf[4] = { 0 };
1093*4882a593Smuzhiyun int ret;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun if (len > 4)
1096*4882a593Smuzhiyun return -EINVAL;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun put_unaligned_be16(reg, addr_buf);
1099*4882a593Smuzhiyun /* Write register address */
1100*4882a593Smuzhiyun msgs[0].addr = client->addr;
1101*4882a593Smuzhiyun msgs[0].flags = 0;
1102*4882a593Smuzhiyun msgs[0].len = ARRAY_SIZE(addr_buf);
1103*4882a593Smuzhiyun msgs[0].buf = addr_buf;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun /* Read data from register */
1106*4882a593Smuzhiyun msgs[1].addr = client->addr;
1107*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
1108*4882a593Smuzhiyun msgs[1].len = len;
1109*4882a593Smuzhiyun msgs[1].buf = &data_buf[4 - len];
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
1112*4882a593Smuzhiyun if (ret != ARRAY_SIZE(msgs))
1113*4882a593Smuzhiyun return -EIO;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun *val = get_unaligned_be32(data_buf);
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun return 0;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* Write registers up to 4 at a time */
imx355_write_reg(struct imx355 * imx355,u16 reg,u32 len,u32 val)1121*4882a593Smuzhiyun static int imx355_write_reg(struct imx355 *imx355, u16 reg, u32 len, u32 val)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&imx355->sd);
1124*4882a593Smuzhiyun u8 buf[6];
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun if (len > 4)
1127*4882a593Smuzhiyun return -EINVAL;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun put_unaligned_be16(reg, buf);
1130*4882a593Smuzhiyun put_unaligned_be32(val << (8 * (4 - len)), buf + 2);
1131*4882a593Smuzhiyun if (i2c_master_send(client, buf, len + 2) != len + 2)
1132*4882a593Smuzhiyun return -EIO;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun return 0;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun /* Write a list of registers */
imx355_write_regs(struct imx355 * imx355,const struct imx355_reg * regs,u32 len)1138*4882a593Smuzhiyun static int imx355_write_regs(struct imx355 *imx355,
1139*4882a593Smuzhiyun const struct imx355_reg *regs, u32 len)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&imx355->sd);
1142*4882a593Smuzhiyun int ret;
1143*4882a593Smuzhiyun u32 i;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun for (i = 0; i < len; i++) {
1146*4882a593Smuzhiyun ret = imx355_write_reg(imx355, regs[i].address, 1, regs[i].val);
1147*4882a593Smuzhiyun if (ret) {
1148*4882a593Smuzhiyun dev_err_ratelimited(&client->dev,
1149*4882a593Smuzhiyun "write reg 0x%4.4x return err %d",
1150*4882a593Smuzhiyun regs[i].address, ret);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun return ret;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun return 0;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun /* Open sub-device */
imx355_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1160*4882a593Smuzhiyun static int imx355_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun struct imx355 *imx355 = to_imx355(sd);
1163*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt =
1164*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, fh->pad, 0);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun mutex_lock(&imx355->mutex);
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun /* Initialize try_fmt */
1169*4882a593Smuzhiyun try_fmt->width = imx355->cur_mode->width;
1170*4882a593Smuzhiyun try_fmt->height = imx355->cur_mode->height;
1171*4882a593Smuzhiyun try_fmt->code = imx355_get_format_code(imx355);
1172*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun mutex_unlock(&imx355->mutex);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun return 0;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
imx355_set_ctrl(struct v4l2_ctrl * ctrl)1179*4882a593Smuzhiyun static int imx355_set_ctrl(struct v4l2_ctrl *ctrl)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun struct imx355 *imx355 = container_of(ctrl->handler,
1182*4882a593Smuzhiyun struct imx355, ctrl_handler);
1183*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&imx355->sd);
1184*4882a593Smuzhiyun s64 max;
1185*4882a593Smuzhiyun int ret;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun /* Propagate change of current control to all related controls */
1188*4882a593Smuzhiyun switch (ctrl->id) {
1189*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1190*4882a593Smuzhiyun /* Update max exposure while meeting expected vblanking */
1191*4882a593Smuzhiyun max = imx355->cur_mode->height + ctrl->val - 10;
1192*4882a593Smuzhiyun __v4l2_ctrl_modify_range(imx355->exposure,
1193*4882a593Smuzhiyun imx355->exposure->minimum,
1194*4882a593Smuzhiyun max, imx355->exposure->step, max);
1195*4882a593Smuzhiyun break;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /*
1199*4882a593Smuzhiyun * Applying V4L2 control value only happens
1200*4882a593Smuzhiyun * when power is up for streaming
1201*4882a593Smuzhiyun */
1202*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
1203*4882a593Smuzhiyun return 0;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun switch (ctrl->id) {
1206*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
1207*4882a593Smuzhiyun /* Analog gain = 1024/(1024 - ctrl->val) times */
1208*4882a593Smuzhiyun ret = imx355_write_reg(imx355, IMX355_REG_ANALOG_GAIN, 2,
1209*4882a593Smuzhiyun ctrl->val);
1210*4882a593Smuzhiyun break;
1211*4882a593Smuzhiyun case V4L2_CID_DIGITAL_GAIN:
1212*4882a593Smuzhiyun ret = imx355_write_reg(imx355, IMX355_REG_DIG_GAIN_GLOBAL, 2,
1213*4882a593Smuzhiyun ctrl->val);
1214*4882a593Smuzhiyun break;
1215*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
1216*4882a593Smuzhiyun ret = imx355_write_reg(imx355, IMX355_REG_EXPOSURE, 2,
1217*4882a593Smuzhiyun ctrl->val);
1218*4882a593Smuzhiyun break;
1219*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1220*4882a593Smuzhiyun /* Update FLL that meets expected vertical blanking */
1221*4882a593Smuzhiyun ret = imx355_write_reg(imx355, IMX355_REG_FLL, 2,
1222*4882a593Smuzhiyun imx355->cur_mode->height + ctrl->val);
1223*4882a593Smuzhiyun break;
1224*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
1225*4882a593Smuzhiyun ret = imx355_write_reg(imx355, IMX355_REG_TEST_PATTERN,
1226*4882a593Smuzhiyun 2, ctrl->val);
1227*4882a593Smuzhiyun break;
1228*4882a593Smuzhiyun case V4L2_CID_HFLIP:
1229*4882a593Smuzhiyun case V4L2_CID_VFLIP:
1230*4882a593Smuzhiyun ret = imx355_write_reg(imx355, IMX355_REG_ORIENTATION, 1,
1231*4882a593Smuzhiyun imx355->hflip->val |
1232*4882a593Smuzhiyun imx355->vflip->val << 1);
1233*4882a593Smuzhiyun break;
1234*4882a593Smuzhiyun default:
1235*4882a593Smuzhiyun ret = -EINVAL;
1236*4882a593Smuzhiyun dev_info(&client->dev, "ctrl(id:0x%x,val:0x%x) is not handled",
1237*4882a593Smuzhiyun ctrl->id, ctrl->val);
1238*4882a593Smuzhiyun break;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun return ret;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun static const struct v4l2_ctrl_ops imx355_ctrl_ops = {
1247*4882a593Smuzhiyun .s_ctrl = imx355_set_ctrl,
1248*4882a593Smuzhiyun };
1249*4882a593Smuzhiyun
imx355_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1250*4882a593Smuzhiyun static int imx355_enum_mbus_code(struct v4l2_subdev *sd,
1251*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1252*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun struct imx355 *imx355 = to_imx355(sd);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun if (code->index > 0)
1257*4882a593Smuzhiyun return -EINVAL;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun mutex_lock(&imx355->mutex);
1260*4882a593Smuzhiyun code->code = imx355_get_format_code(imx355);
1261*4882a593Smuzhiyun mutex_unlock(&imx355->mutex);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun return 0;
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun
imx355_enum_frame_size(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)1266*4882a593Smuzhiyun static int imx355_enum_frame_size(struct v4l2_subdev *sd,
1267*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1268*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun struct imx355 *imx355 = to_imx355(sd);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun if (fse->index >= ARRAY_SIZE(supported_modes))
1273*4882a593Smuzhiyun return -EINVAL;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun mutex_lock(&imx355->mutex);
1276*4882a593Smuzhiyun if (fse->code != imx355_get_format_code(imx355)) {
1277*4882a593Smuzhiyun mutex_unlock(&imx355->mutex);
1278*4882a593Smuzhiyun return -EINVAL;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun mutex_unlock(&imx355->mutex);
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun fse->min_width = supported_modes[fse->index].width;
1283*4882a593Smuzhiyun fse->max_width = fse->min_width;
1284*4882a593Smuzhiyun fse->min_height = supported_modes[fse->index].height;
1285*4882a593Smuzhiyun fse->max_height = fse->min_height;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun return 0;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
imx355_update_pad_format(struct imx355 * imx355,const struct imx355_mode * mode,struct v4l2_subdev_format * fmt)1290*4882a593Smuzhiyun static void imx355_update_pad_format(struct imx355 *imx355,
1291*4882a593Smuzhiyun const struct imx355_mode *mode,
1292*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
1293*4882a593Smuzhiyun {
1294*4882a593Smuzhiyun fmt->format.width = mode->width;
1295*4882a593Smuzhiyun fmt->format.height = mode->height;
1296*4882a593Smuzhiyun fmt->format.code = imx355_get_format_code(imx355);
1297*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
imx355_do_get_pad_format(struct imx355 * imx355,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1300*4882a593Smuzhiyun static int imx355_do_get_pad_format(struct imx355 *imx355,
1301*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1302*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt;
1305*4882a593Smuzhiyun struct v4l2_subdev *sd = &imx355->sd;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
1308*4882a593Smuzhiyun framefmt = v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
1309*4882a593Smuzhiyun fmt->format = *framefmt;
1310*4882a593Smuzhiyun } else {
1311*4882a593Smuzhiyun imx355_update_pad_format(imx355, imx355->cur_mode, fmt);
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun return 0;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
imx355_get_pad_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1317*4882a593Smuzhiyun static int imx355_get_pad_format(struct v4l2_subdev *sd,
1318*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1319*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun struct imx355 *imx355 = to_imx355(sd);
1322*4882a593Smuzhiyun int ret;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun mutex_lock(&imx355->mutex);
1325*4882a593Smuzhiyun ret = imx355_do_get_pad_format(imx355, cfg, fmt);
1326*4882a593Smuzhiyun mutex_unlock(&imx355->mutex);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun return ret;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun static int
imx355_set_pad_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)1332*4882a593Smuzhiyun imx355_set_pad_format(struct v4l2_subdev *sd,
1333*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1334*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun struct imx355 *imx355 = to_imx355(sd);
1337*4882a593Smuzhiyun const struct imx355_mode *mode;
1338*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt;
1339*4882a593Smuzhiyun s32 vblank_def;
1340*4882a593Smuzhiyun s32 vblank_min;
1341*4882a593Smuzhiyun s64 h_blank;
1342*4882a593Smuzhiyun u64 pixel_rate;
1343*4882a593Smuzhiyun u32 height;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun mutex_lock(&imx355->mutex);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun /*
1348*4882a593Smuzhiyun * Only one bayer order is supported.
1349*4882a593Smuzhiyun * It depends on the flip settings.
1350*4882a593Smuzhiyun */
1351*4882a593Smuzhiyun fmt->format.code = imx355_get_format_code(imx355);
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun mode = v4l2_find_nearest_size(supported_modes,
1354*4882a593Smuzhiyun ARRAY_SIZE(supported_modes),
1355*4882a593Smuzhiyun width, height,
1356*4882a593Smuzhiyun fmt->format.width, fmt->format.height);
1357*4882a593Smuzhiyun imx355_update_pad_format(imx355, mode, fmt);
1358*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
1359*4882a593Smuzhiyun framefmt = v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
1360*4882a593Smuzhiyun *framefmt = fmt->format;
1361*4882a593Smuzhiyun } else {
1362*4882a593Smuzhiyun imx355->cur_mode = mode;
1363*4882a593Smuzhiyun pixel_rate = imx355->link_def_freq * 2 * 4;
1364*4882a593Smuzhiyun do_div(pixel_rate, 10);
1365*4882a593Smuzhiyun __v4l2_ctrl_s_ctrl_int64(imx355->pixel_rate, pixel_rate);
1366*4882a593Smuzhiyun /* Update limits and set FPS to default */
1367*4882a593Smuzhiyun height = imx355->cur_mode->height;
1368*4882a593Smuzhiyun vblank_def = imx355->cur_mode->fll_def - height;
1369*4882a593Smuzhiyun vblank_min = imx355->cur_mode->fll_min - height;
1370*4882a593Smuzhiyun height = IMX355_FLL_MAX - height;
1371*4882a593Smuzhiyun __v4l2_ctrl_modify_range(imx355->vblank, vblank_min, height, 1,
1372*4882a593Smuzhiyun vblank_def);
1373*4882a593Smuzhiyun __v4l2_ctrl_s_ctrl(imx355->vblank, vblank_def);
1374*4882a593Smuzhiyun h_blank = mode->llp - imx355->cur_mode->width;
1375*4882a593Smuzhiyun /*
1376*4882a593Smuzhiyun * Currently hblank is not changeable.
1377*4882a593Smuzhiyun * So FPS control is done only by vblank.
1378*4882a593Smuzhiyun */
1379*4882a593Smuzhiyun __v4l2_ctrl_modify_range(imx355->hblank, h_blank,
1380*4882a593Smuzhiyun h_blank, 1, h_blank);
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun mutex_unlock(&imx355->mutex);
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun return 0;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun /* Start streaming */
imx355_start_streaming(struct imx355 * imx355)1389*4882a593Smuzhiyun static int imx355_start_streaming(struct imx355 *imx355)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&imx355->sd);
1392*4882a593Smuzhiyun const struct imx355_reg_list *reg_list;
1393*4882a593Smuzhiyun int ret;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun /* Global Setting */
1396*4882a593Smuzhiyun reg_list = &imx355_global_setting;
1397*4882a593Smuzhiyun ret = imx355_write_regs(imx355, reg_list->regs, reg_list->num_of_regs);
1398*4882a593Smuzhiyun if (ret) {
1399*4882a593Smuzhiyun dev_err(&client->dev, "failed to set global settings");
1400*4882a593Smuzhiyun return ret;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun /* Apply default values of current mode */
1404*4882a593Smuzhiyun reg_list = &imx355->cur_mode->reg_list;
1405*4882a593Smuzhiyun ret = imx355_write_regs(imx355, reg_list->regs, reg_list->num_of_regs);
1406*4882a593Smuzhiyun if (ret) {
1407*4882a593Smuzhiyun dev_err(&client->dev, "failed to set mode");
1408*4882a593Smuzhiyun return ret;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun /* set digital gain control to all color mode */
1412*4882a593Smuzhiyun ret = imx355_write_reg(imx355, IMX355_REG_DPGA_USE_GLOBAL_GAIN, 1, 1);
1413*4882a593Smuzhiyun if (ret)
1414*4882a593Smuzhiyun return ret;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun /* Apply customized values from user */
1417*4882a593Smuzhiyun ret = __v4l2_ctrl_handler_setup(imx355->sd.ctrl_handler);
1418*4882a593Smuzhiyun if (ret)
1419*4882a593Smuzhiyun return ret;
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun return imx355_write_reg(imx355, IMX355_REG_MODE_SELECT,
1422*4882a593Smuzhiyun 1, IMX355_MODE_STREAMING);
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun /* Stop streaming */
imx355_stop_streaming(struct imx355 * imx355)1426*4882a593Smuzhiyun static int imx355_stop_streaming(struct imx355 *imx355)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun return imx355_write_reg(imx355, IMX355_REG_MODE_SELECT,
1429*4882a593Smuzhiyun 1, IMX355_MODE_STANDBY);
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
imx355_set_stream(struct v4l2_subdev * sd,int enable)1432*4882a593Smuzhiyun static int imx355_set_stream(struct v4l2_subdev *sd, int enable)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun struct imx355 *imx355 = to_imx355(sd);
1435*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
1436*4882a593Smuzhiyun int ret = 0;
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun mutex_lock(&imx355->mutex);
1439*4882a593Smuzhiyun if (imx355->streaming == enable) {
1440*4882a593Smuzhiyun mutex_unlock(&imx355->mutex);
1441*4882a593Smuzhiyun return 0;
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun if (enable) {
1445*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
1446*4882a593Smuzhiyun if (ret < 0) {
1447*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
1448*4882a593Smuzhiyun goto err_unlock;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun /*
1452*4882a593Smuzhiyun * Apply default & customized values
1453*4882a593Smuzhiyun * and then start streaming.
1454*4882a593Smuzhiyun */
1455*4882a593Smuzhiyun ret = imx355_start_streaming(imx355);
1456*4882a593Smuzhiyun if (ret)
1457*4882a593Smuzhiyun goto err_rpm_put;
1458*4882a593Smuzhiyun } else {
1459*4882a593Smuzhiyun imx355_stop_streaming(imx355);
1460*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun imx355->streaming = enable;
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun /* vflip and hflip cannot change during streaming */
1466*4882a593Smuzhiyun __v4l2_ctrl_grab(imx355->vflip, enable);
1467*4882a593Smuzhiyun __v4l2_ctrl_grab(imx355->hflip, enable);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun mutex_unlock(&imx355->mutex);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun return ret;
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun err_rpm_put:
1474*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1475*4882a593Smuzhiyun err_unlock:
1476*4882a593Smuzhiyun mutex_unlock(&imx355->mutex);
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun return ret;
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun
imx355_suspend(struct device * dev)1481*4882a593Smuzhiyun static int __maybe_unused imx355_suspend(struct device *dev)
1482*4882a593Smuzhiyun {
1483*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1484*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1485*4882a593Smuzhiyun struct imx355 *imx355 = to_imx355(sd);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun if (imx355->streaming)
1488*4882a593Smuzhiyun imx355_stop_streaming(imx355);
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun return 0;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun
imx355_resume(struct device * dev)1493*4882a593Smuzhiyun static int __maybe_unused imx355_resume(struct device *dev)
1494*4882a593Smuzhiyun {
1495*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1496*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1497*4882a593Smuzhiyun struct imx355 *imx355 = to_imx355(sd);
1498*4882a593Smuzhiyun int ret;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun if (imx355->streaming) {
1501*4882a593Smuzhiyun ret = imx355_start_streaming(imx355);
1502*4882a593Smuzhiyun if (ret)
1503*4882a593Smuzhiyun goto error;
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun return 0;
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun error:
1509*4882a593Smuzhiyun imx355_stop_streaming(imx355);
1510*4882a593Smuzhiyun imx355->streaming = 0;
1511*4882a593Smuzhiyun return ret;
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun /* Verify chip ID */
imx355_identify_module(struct imx355 * imx355)1515*4882a593Smuzhiyun static int imx355_identify_module(struct imx355 *imx355)
1516*4882a593Smuzhiyun {
1517*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&imx355->sd);
1518*4882a593Smuzhiyun int ret;
1519*4882a593Smuzhiyun u32 val;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun ret = imx355_read_reg(imx355, IMX355_REG_CHIP_ID, 2, &val);
1522*4882a593Smuzhiyun if (ret)
1523*4882a593Smuzhiyun return ret;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun if (val != IMX355_CHIP_ID) {
1526*4882a593Smuzhiyun dev_err(&client->dev, "chip id mismatch: %x!=%x",
1527*4882a593Smuzhiyun IMX355_CHIP_ID, val);
1528*4882a593Smuzhiyun return -EIO;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun return 0;
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops imx355_subdev_core_ops = {
1534*4882a593Smuzhiyun .subscribe_event = v4l2_ctrl_subdev_subscribe_event,
1535*4882a593Smuzhiyun .unsubscribe_event = v4l2_event_subdev_unsubscribe,
1536*4882a593Smuzhiyun };
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops imx355_video_ops = {
1539*4882a593Smuzhiyun .s_stream = imx355_set_stream,
1540*4882a593Smuzhiyun };
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops imx355_pad_ops = {
1543*4882a593Smuzhiyun .enum_mbus_code = imx355_enum_mbus_code,
1544*4882a593Smuzhiyun .get_fmt = imx355_get_pad_format,
1545*4882a593Smuzhiyun .set_fmt = imx355_set_pad_format,
1546*4882a593Smuzhiyun .enum_frame_size = imx355_enum_frame_size,
1547*4882a593Smuzhiyun };
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun static const struct v4l2_subdev_ops imx355_subdev_ops = {
1550*4882a593Smuzhiyun .core = &imx355_subdev_core_ops,
1551*4882a593Smuzhiyun .video = &imx355_video_ops,
1552*4882a593Smuzhiyun .pad = &imx355_pad_ops,
1553*4882a593Smuzhiyun };
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun static const struct media_entity_operations imx355_subdev_entity_ops = {
1556*4882a593Smuzhiyun .link_validate = v4l2_subdev_link_validate,
1557*4882a593Smuzhiyun };
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops imx355_internal_ops = {
1560*4882a593Smuzhiyun .open = imx355_open,
1561*4882a593Smuzhiyun };
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun /* Initialize control handlers */
imx355_init_controls(struct imx355 * imx355)1564*4882a593Smuzhiyun static int imx355_init_controls(struct imx355 *imx355)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(&imx355->sd);
1567*4882a593Smuzhiyun struct v4l2_ctrl_handler *ctrl_hdlr;
1568*4882a593Smuzhiyun s64 exposure_max;
1569*4882a593Smuzhiyun s64 vblank_def;
1570*4882a593Smuzhiyun s64 vblank_min;
1571*4882a593Smuzhiyun s64 hblank;
1572*4882a593Smuzhiyun u64 pixel_rate;
1573*4882a593Smuzhiyun const struct imx355_mode *mode;
1574*4882a593Smuzhiyun u32 max;
1575*4882a593Smuzhiyun int ret;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun ctrl_hdlr = &imx355->ctrl_handler;
1578*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(ctrl_hdlr, 10);
1579*4882a593Smuzhiyun if (ret)
1580*4882a593Smuzhiyun return ret;
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun ctrl_hdlr->lock = &imx355->mutex;
1583*4882a593Smuzhiyun max = ARRAY_SIZE(link_freq_menu_items) - 1;
1584*4882a593Smuzhiyun imx355->link_freq = v4l2_ctrl_new_int_menu(ctrl_hdlr, &imx355_ctrl_ops,
1585*4882a593Smuzhiyun V4L2_CID_LINK_FREQ, max, 0,
1586*4882a593Smuzhiyun link_freq_menu_items);
1587*4882a593Smuzhiyun if (imx355->link_freq)
1588*4882a593Smuzhiyun imx355->link_freq->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun /* pixel_rate = link_freq * 2 * nr_of_lanes / bits_per_sample */
1591*4882a593Smuzhiyun pixel_rate = imx355->link_def_freq * 2 * 4;
1592*4882a593Smuzhiyun do_div(pixel_rate, 10);
1593*4882a593Smuzhiyun /* By default, PIXEL_RATE is read only */
1594*4882a593Smuzhiyun imx355->pixel_rate = v4l2_ctrl_new_std(ctrl_hdlr, &imx355_ctrl_ops,
1595*4882a593Smuzhiyun V4L2_CID_PIXEL_RATE, pixel_rate,
1596*4882a593Smuzhiyun pixel_rate, 1, pixel_rate);
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun /* Initialize vblank/hblank/exposure parameters based on current mode */
1599*4882a593Smuzhiyun mode = imx355->cur_mode;
1600*4882a593Smuzhiyun vblank_def = mode->fll_def - mode->height;
1601*4882a593Smuzhiyun vblank_min = mode->fll_min - mode->height;
1602*4882a593Smuzhiyun imx355->vblank = v4l2_ctrl_new_std(ctrl_hdlr, &imx355_ctrl_ops,
1603*4882a593Smuzhiyun V4L2_CID_VBLANK, vblank_min,
1604*4882a593Smuzhiyun IMX355_FLL_MAX - mode->height,
1605*4882a593Smuzhiyun 1, vblank_def);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun hblank = mode->llp - mode->width;
1608*4882a593Smuzhiyun imx355->hblank = v4l2_ctrl_new_std(ctrl_hdlr, &imx355_ctrl_ops,
1609*4882a593Smuzhiyun V4L2_CID_HBLANK, hblank, hblank,
1610*4882a593Smuzhiyun 1, hblank);
1611*4882a593Smuzhiyun if (imx355->hblank)
1612*4882a593Smuzhiyun imx355->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun /* fll >= exposure time + adjust parameter (default value is 10) */
1615*4882a593Smuzhiyun exposure_max = mode->fll_def - 10;
1616*4882a593Smuzhiyun imx355->exposure = v4l2_ctrl_new_std(ctrl_hdlr, &imx355_ctrl_ops,
1617*4882a593Smuzhiyun V4L2_CID_EXPOSURE,
1618*4882a593Smuzhiyun IMX355_EXPOSURE_MIN, exposure_max,
1619*4882a593Smuzhiyun IMX355_EXPOSURE_STEP,
1620*4882a593Smuzhiyun IMX355_EXPOSURE_DEFAULT);
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun imx355->hflip = v4l2_ctrl_new_std(ctrl_hdlr, &imx355_ctrl_ops,
1623*4882a593Smuzhiyun V4L2_CID_HFLIP, 0, 1, 1, 0);
1624*4882a593Smuzhiyun imx355->vflip = v4l2_ctrl_new_std(ctrl_hdlr, &imx355_ctrl_ops,
1625*4882a593Smuzhiyun V4L2_CID_VFLIP, 0, 1, 1, 0);
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun v4l2_ctrl_new_std(ctrl_hdlr, &imx355_ctrl_ops, V4L2_CID_ANALOGUE_GAIN,
1628*4882a593Smuzhiyun IMX355_ANA_GAIN_MIN, IMX355_ANA_GAIN_MAX,
1629*4882a593Smuzhiyun IMX355_ANA_GAIN_STEP, IMX355_ANA_GAIN_DEFAULT);
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun /* Digital gain */
1632*4882a593Smuzhiyun v4l2_ctrl_new_std(ctrl_hdlr, &imx355_ctrl_ops, V4L2_CID_DIGITAL_GAIN,
1633*4882a593Smuzhiyun IMX355_DGTL_GAIN_MIN, IMX355_DGTL_GAIN_MAX,
1634*4882a593Smuzhiyun IMX355_DGTL_GAIN_STEP, IMX355_DGTL_GAIN_DEFAULT);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun v4l2_ctrl_new_std_menu_items(ctrl_hdlr, &imx355_ctrl_ops,
1637*4882a593Smuzhiyun V4L2_CID_TEST_PATTERN,
1638*4882a593Smuzhiyun ARRAY_SIZE(imx355_test_pattern_menu) - 1,
1639*4882a593Smuzhiyun 0, 0, imx355_test_pattern_menu);
1640*4882a593Smuzhiyun if (ctrl_hdlr->error) {
1641*4882a593Smuzhiyun ret = ctrl_hdlr->error;
1642*4882a593Smuzhiyun dev_err(&client->dev, "control init failed: %d", ret);
1643*4882a593Smuzhiyun goto error;
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun imx355->sd.ctrl_handler = ctrl_hdlr;
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun return 0;
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun error:
1651*4882a593Smuzhiyun v4l2_ctrl_handler_free(ctrl_hdlr);
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun return ret;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun
imx355_get_hwcfg(struct device * dev)1656*4882a593Smuzhiyun static struct imx355_hwcfg *imx355_get_hwcfg(struct device *dev)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun struct imx355_hwcfg *cfg;
1659*4882a593Smuzhiyun struct v4l2_fwnode_endpoint bus_cfg = {
1660*4882a593Smuzhiyun .bus_type = V4L2_MBUS_CSI2_DPHY
1661*4882a593Smuzhiyun };
1662*4882a593Smuzhiyun struct fwnode_handle *ep;
1663*4882a593Smuzhiyun struct fwnode_handle *fwnode = dev_fwnode(dev);
1664*4882a593Smuzhiyun unsigned int i;
1665*4882a593Smuzhiyun int ret;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun if (!fwnode)
1668*4882a593Smuzhiyun return NULL;
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun ep = fwnode_graph_get_next_endpoint(fwnode, NULL);
1671*4882a593Smuzhiyun if (!ep)
1672*4882a593Smuzhiyun return NULL;
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_alloc_parse(ep, &bus_cfg);
1675*4882a593Smuzhiyun if (ret)
1676*4882a593Smuzhiyun goto out_err;
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun cfg = devm_kzalloc(dev, sizeof(*cfg), GFP_KERNEL);
1679*4882a593Smuzhiyun if (!cfg)
1680*4882a593Smuzhiyun goto out_err;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun ret = fwnode_property_read_u32(dev_fwnode(dev), "clock-frequency",
1683*4882a593Smuzhiyun &cfg->ext_clk);
1684*4882a593Smuzhiyun if (ret) {
1685*4882a593Smuzhiyun dev_err(dev, "can't get clock frequency");
1686*4882a593Smuzhiyun goto out_err;
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun dev_dbg(dev, "ext clk: %d", cfg->ext_clk);
1690*4882a593Smuzhiyun if (cfg->ext_clk != IMX355_EXT_CLK) {
1691*4882a593Smuzhiyun dev_err(dev, "external clock %d is not supported",
1692*4882a593Smuzhiyun cfg->ext_clk);
1693*4882a593Smuzhiyun goto out_err;
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun dev_dbg(dev, "num of link freqs: %d", bus_cfg.nr_of_link_frequencies);
1697*4882a593Smuzhiyun if (!bus_cfg.nr_of_link_frequencies) {
1698*4882a593Smuzhiyun dev_warn(dev, "no link frequencies defined");
1699*4882a593Smuzhiyun goto out_err;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun cfg->nr_of_link_freqs = bus_cfg.nr_of_link_frequencies;
1703*4882a593Smuzhiyun cfg->link_freqs = devm_kcalloc(dev,
1704*4882a593Smuzhiyun bus_cfg.nr_of_link_frequencies + 1,
1705*4882a593Smuzhiyun sizeof(*cfg->link_freqs), GFP_KERNEL);
1706*4882a593Smuzhiyun if (!cfg->link_freqs)
1707*4882a593Smuzhiyun goto out_err;
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun for (i = 0; i < bus_cfg.nr_of_link_frequencies; i++) {
1710*4882a593Smuzhiyun cfg->link_freqs[i] = bus_cfg.link_frequencies[i];
1711*4882a593Smuzhiyun dev_dbg(dev, "link_freq[%d] = %lld", i, cfg->link_freqs[i]);
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun v4l2_fwnode_endpoint_free(&bus_cfg);
1715*4882a593Smuzhiyun fwnode_handle_put(ep);
1716*4882a593Smuzhiyun return cfg;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun out_err:
1719*4882a593Smuzhiyun v4l2_fwnode_endpoint_free(&bus_cfg);
1720*4882a593Smuzhiyun fwnode_handle_put(ep);
1721*4882a593Smuzhiyun return NULL;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
imx355_probe(struct i2c_client * client)1724*4882a593Smuzhiyun static int imx355_probe(struct i2c_client *client)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun struct imx355 *imx355;
1727*4882a593Smuzhiyun int ret;
1728*4882a593Smuzhiyun u32 i;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun imx355 = devm_kzalloc(&client->dev, sizeof(*imx355), GFP_KERNEL);
1731*4882a593Smuzhiyun if (!imx355)
1732*4882a593Smuzhiyun return -ENOMEM;
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun mutex_init(&imx355->mutex);
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun /* Initialize subdev */
1737*4882a593Smuzhiyun v4l2_i2c_subdev_init(&imx355->sd, client, &imx355_subdev_ops);
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun /* Check module identity */
1740*4882a593Smuzhiyun ret = imx355_identify_module(imx355);
1741*4882a593Smuzhiyun if (ret) {
1742*4882a593Smuzhiyun dev_err(&client->dev, "failed to find sensor: %d", ret);
1743*4882a593Smuzhiyun goto error_probe;
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun imx355->hwcfg = imx355_get_hwcfg(&client->dev);
1747*4882a593Smuzhiyun if (!imx355->hwcfg) {
1748*4882a593Smuzhiyun dev_err(&client->dev, "failed to get hwcfg");
1749*4882a593Smuzhiyun ret = -ENODEV;
1750*4882a593Smuzhiyun goto error_probe;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun imx355->link_def_freq = link_freq_menu_items[IMX355_LINK_FREQ_INDEX];
1754*4882a593Smuzhiyun for (i = 0; i < imx355->hwcfg->nr_of_link_freqs; i++) {
1755*4882a593Smuzhiyun if (imx355->hwcfg->link_freqs[i] == imx355->link_def_freq) {
1756*4882a593Smuzhiyun dev_dbg(&client->dev, "link freq index %d matched", i);
1757*4882a593Smuzhiyun break;
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun }
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun if (i == imx355->hwcfg->nr_of_link_freqs) {
1762*4882a593Smuzhiyun dev_err(&client->dev, "no link frequency supported");
1763*4882a593Smuzhiyun ret = -EINVAL;
1764*4882a593Smuzhiyun goto error_probe;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun /* Set default mode to max resolution */
1768*4882a593Smuzhiyun imx355->cur_mode = &supported_modes[0];
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun ret = imx355_init_controls(imx355);
1771*4882a593Smuzhiyun if (ret) {
1772*4882a593Smuzhiyun dev_err(&client->dev, "failed to init controls: %d", ret);
1773*4882a593Smuzhiyun goto error_probe;
1774*4882a593Smuzhiyun }
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun /* Initialize subdev */
1777*4882a593Smuzhiyun imx355->sd.internal_ops = &imx355_internal_ops;
1778*4882a593Smuzhiyun imx355->sd.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1779*4882a593Smuzhiyun V4L2_SUBDEV_FL_HAS_EVENTS;
1780*4882a593Smuzhiyun imx355->sd.entity.ops = &imx355_subdev_entity_ops;
1781*4882a593Smuzhiyun imx355->sd.entity.function = MEDIA_ENT_F_CAM_SENSOR;
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun /* Initialize source pad */
1784*4882a593Smuzhiyun imx355->pad.flags = MEDIA_PAD_FL_SOURCE;
1785*4882a593Smuzhiyun ret = media_entity_pads_init(&imx355->sd.entity, 1, &imx355->pad);
1786*4882a593Smuzhiyun if (ret) {
1787*4882a593Smuzhiyun dev_err(&client->dev, "failed to init entity pads: %d", ret);
1788*4882a593Smuzhiyun goto error_handler_free;
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun ret = v4l2_async_register_subdev_sensor_common(&imx355->sd);
1792*4882a593Smuzhiyun if (ret < 0)
1793*4882a593Smuzhiyun goto error_media_entity;
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun /*
1796*4882a593Smuzhiyun * Device is already turned on by i2c-core with ACPI domain PM.
1797*4882a593Smuzhiyun * Enable runtime PM and turn off the device.
1798*4882a593Smuzhiyun */
1799*4882a593Smuzhiyun pm_runtime_set_active(&client->dev);
1800*4882a593Smuzhiyun pm_runtime_enable(&client->dev);
1801*4882a593Smuzhiyun pm_runtime_idle(&client->dev);
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun return 0;
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun error_media_entity:
1806*4882a593Smuzhiyun media_entity_cleanup(&imx355->sd.entity);
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun error_handler_free:
1809*4882a593Smuzhiyun v4l2_ctrl_handler_free(imx355->sd.ctrl_handler);
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun error_probe:
1812*4882a593Smuzhiyun mutex_destroy(&imx355->mutex);
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun return ret;
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun
imx355_remove(struct i2c_client * client)1817*4882a593Smuzhiyun static int imx355_remove(struct i2c_client *client)
1818*4882a593Smuzhiyun {
1819*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1820*4882a593Smuzhiyun struct imx355 *imx355 = to_imx355(sd);
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1823*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1824*4882a593Smuzhiyun v4l2_ctrl_handler_free(sd->ctrl_handler);
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1827*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun mutex_destroy(&imx355->mutex);
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun return 0;
1832*4882a593Smuzhiyun }
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun static const struct dev_pm_ops imx355_pm_ops = {
1835*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(imx355_suspend, imx355_resume)
1836*4882a593Smuzhiyun };
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun static const struct acpi_device_id imx355_acpi_ids[] = {
1839*4882a593Smuzhiyun { "SONY355A" },
1840*4882a593Smuzhiyun { /* sentinel */ }
1841*4882a593Smuzhiyun };
1842*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, imx355_acpi_ids);
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun static struct i2c_driver imx355_i2c_driver = {
1845*4882a593Smuzhiyun .driver = {
1846*4882a593Smuzhiyun .name = "imx355",
1847*4882a593Smuzhiyun .pm = &imx355_pm_ops,
1848*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(imx355_acpi_ids),
1849*4882a593Smuzhiyun },
1850*4882a593Smuzhiyun .probe_new = imx355_probe,
1851*4882a593Smuzhiyun .remove = imx355_remove,
1852*4882a593Smuzhiyun };
1853*4882a593Smuzhiyun module_i2c_driver(imx355_i2c_driver);
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun MODULE_AUTHOR("Qiu, Tianshu <tian.shu.qiu@intel.com>");
1856*4882a593Smuzhiyun MODULE_AUTHOR("Rapolu, Chiranjeevi <chiranjeevi.rapolu@intel.com>");
1857*4882a593Smuzhiyun MODULE_AUTHOR("Bingbu Cao <bingbu.cao@intel.com>");
1858*4882a593Smuzhiyun MODULE_AUTHOR("Yang, Hyungwoo <hyungwoo.yang@intel.com>");
1859*4882a593Smuzhiyun MODULE_DESCRIPTION("Sony imx355 sensor driver");
1860*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1861