xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/imx290.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Sony IMX290 CMOS Image Sensor Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2019 FRAMOS GmbH.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2019 Linaro Ltd.
8*4882a593Smuzhiyun  * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun #include <media/media-entity.h>
20*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
21*4882a593Smuzhiyun #include <media/v4l2-device.h>
22*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
23*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define IMX290_STANDBY 0x3000
26*4882a593Smuzhiyun #define IMX290_REGHOLD 0x3001
27*4882a593Smuzhiyun #define IMX290_XMSTA 0x3002
28*4882a593Smuzhiyun #define IMX290_FR_FDG_SEL 0x3009
29*4882a593Smuzhiyun #define IMX290_BLKLEVEL_LOW 0x300a
30*4882a593Smuzhiyun #define IMX290_BLKLEVEL_HIGH 0x300b
31*4882a593Smuzhiyun #define IMX290_GAIN 0x3014
32*4882a593Smuzhiyun #define IMX290_HMAX_LOW 0x301c
33*4882a593Smuzhiyun #define IMX290_HMAX_HIGH 0x301d
34*4882a593Smuzhiyun #define IMX290_PGCTRL 0x308c
35*4882a593Smuzhiyun #define IMX290_PHY_LANE_NUM 0x3407
36*4882a593Smuzhiyun #define IMX290_CSI_LANE_MODE 0x3443
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define IMX290_PGCTRL_REGEN BIT(0)
39*4882a593Smuzhiyun #define IMX290_PGCTRL_THRU BIT(1)
40*4882a593Smuzhiyun #define IMX290_PGCTRL_MODE(n) ((n) << 4)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static const char * const imx290_supply_name[] = {
43*4882a593Smuzhiyun 	"vdda",
44*4882a593Smuzhiyun 	"vddd",
45*4882a593Smuzhiyun 	"vdddo",
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define IMX290_NUM_SUPPLIES ARRAY_SIZE(imx290_supply_name)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct imx290_regval {
51*4882a593Smuzhiyun 	u16 reg;
52*4882a593Smuzhiyun 	u8 val;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun struct imx290_mode {
56*4882a593Smuzhiyun 	u32 width;
57*4882a593Smuzhiyun 	u32 height;
58*4882a593Smuzhiyun 	u32 hmax;
59*4882a593Smuzhiyun 	u8 link_freq_index;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	const struct imx290_regval *data;
62*4882a593Smuzhiyun 	u32 data_size;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun struct imx290 {
66*4882a593Smuzhiyun 	struct device *dev;
67*4882a593Smuzhiyun 	struct clk *xclk;
68*4882a593Smuzhiyun 	struct regmap *regmap;
69*4882a593Smuzhiyun 	u8 nlanes;
70*4882a593Smuzhiyun 	u8 bpp;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	struct v4l2_subdev sd;
73*4882a593Smuzhiyun 	struct media_pad pad;
74*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt current_format;
75*4882a593Smuzhiyun 	const struct imx290_mode *current_mode;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[IMX290_NUM_SUPPLIES];
78*4882a593Smuzhiyun 	struct gpio_desc *rst_gpio;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	struct v4l2_ctrl_handler ctrls;
81*4882a593Smuzhiyun 	struct v4l2_ctrl *link_freq;
82*4882a593Smuzhiyun 	struct v4l2_ctrl *pixel_rate;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	struct mutex lock;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun struct imx290_pixfmt {
88*4882a593Smuzhiyun 	u32 code;
89*4882a593Smuzhiyun 	u8 bpp;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const struct imx290_pixfmt imx290_formats[] = {
93*4882a593Smuzhiyun 	{ MEDIA_BUS_FMT_SRGGB10_1X10, 10 },
94*4882a593Smuzhiyun 	{ MEDIA_BUS_FMT_SRGGB12_1X12, 12 },
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const struct regmap_config imx290_regmap_config = {
98*4882a593Smuzhiyun 	.reg_bits = 16,
99*4882a593Smuzhiyun 	.val_bits = 8,
100*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static const char * const imx290_test_pattern_menu[] = {
104*4882a593Smuzhiyun 	"Disabled",
105*4882a593Smuzhiyun 	"Sequence Pattern 1",
106*4882a593Smuzhiyun 	"Horizontal Color-bar Chart",
107*4882a593Smuzhiyun 	"Vertical Color-bar Chart",
108*4882a593Smuzhiyun 	"Sequence Pattern 2",
109*4882a593Smuzhiyun 	"Gradation Pattern 1",
110*4882a593Smuzhiyun 	"Gradation Pattern 2",
111*4882a593Smuzhiyun 	"000/555h Toggle Pattern",
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct imx290_regval imx290_global_init_settings[] = {
115*4882a593Smuzhiyun 	{ 0x3007, 0x00 },
116*4882a593Smuzhiyun 	{ 0x3018, 0x65 },
117*4882a593Smuzhiyun 	{ 0x3019, 0x04 },
118*4882a593Smuzhiyun 	{ 0x301a, 0x00 },
119*4882a593Smuzhiyun 	{ 0x3444, 0x20 },
120*4882a593Smuzhiyun 	{ 0x3445, 0x25 },
121*4882a593Smuzhiyun 	{ 0x303a, 0x0c },
122*4882a593Smuzhiyun 	{ 0x3040, 0x00 },
123*4882a593Smuzhiyun 	{ 0x3041, 0x00 },
124*4882a593Smuzhiyun 	{ 0x303c, 0x00 },
125*4882a593Smuzhiyun 	{ 0x303d, 0x00 },
126*4882a593Smuzhiyun 	{ 0x3042, 0x9c },
127*4882a593Smuzhiyun 	{ 0x3043, 0x07 },
128*4882a593Smuzhiyun 	{ 0x303e, 0x49 },
129*4882a593Smuzhiyun 	{ 0x303f, 0x04 },
130*4882a593Smuzhiyun 	{ 0x304b, 0x0a },
131*4882a593Smuzhiyun 	{ 0x300f, 0x00 },
132*4882a593Smuzhiyun 	{ 0x3010, 0x21 },
133*4882a593Smuzhiyun 	{ 0x3012, 0x64 },
134*4882a593Smuzhiyun 	{ 0x3016, 0x09 },
135*4882a593Smuzhiyun 	{ 0x3070, 0x02 },
136*4882a593Smuzhiyun 	{ 0x3071, 0x11 },
137*4882a593Smuzhiyun 	{ 0x309b, 0x10 },
138*4882a593Smuzhiyun 	{ 0x309c, 0x22 },
139*4882a593Smuzhiyun 	{ 0x30a2, 0x02 },
140*4882a593Smuzhiyun 	{ 0x30a6, 0x20 },
141*4882a593Smuzhiyun 	{ 0x30a8, 0x20 },
142*4882a593Smuzhiyun 	{ 0x30aa, 0x20 },
143*4882a593Smuzhiyun 	{ 0x30ac, 0x20 },
144*4882a593Smuzhiyun 	{ 0x30b0, 0x43 },
145*4882a593Smuzhiyun 	{ 0x3119, 0x9e },
146*4882a593Smuzhiyun 	{ 0x311c, 0x1e },
147*4882a593Smuzhiyun 	{ 0x311e, 0x08 },
148*4882a593Smuzhiyun 	{ 0x3128, 0x05 },
149*4882a593Smuzhiyun 	{ 0x313d, 0x83 },
150*4882a593Smuzhiyun 	{ 0x3150, 0x03 },
151*4882a593Smuzhiyun 	{ 0x317e, 0x00 },
152*4882a593Smuzhiyun 	{ 0x32b8, 0x50 },
153*4882a593Smuzhiyun 	{ 0x32b9, 0x10 },
154*4882a593Smuzhiyun 	{ 0x32ba, 0x00 },
155*4882a593Smuzhiyun 	{ 0x32bb, 0x04 },
156*4882a593Smuzhiyun 	{ 0x32c8, 0x50 },
157*4882a593Smuzhiyun 	{ 0x32c9, 0x10 },
158*4882a593Smuzhiyun 	{ 0x32ca, 0x00 },
159*4882a593Smuzhiyun 	{ 0x32cb, 0x04 },
160*4882a593Smuzhiyun 	{ 0x332c, 0xd3 },
161*4882a593Smuzhiyun 	{ 0x332d, 0x10 },
162*4882a593Smuzhiyun 	{ 0x332e, 0x0d },
163*4882a593Smuzhiyun 	{ 0x3358, 0x06 },
164*4882a593Smuzhiyun 	{ 0x3359, 0xe1 },
165*4882a593Smuzhiyun 	{ 0x335a, 0x11 },
166*4882a593Smuzhiyun 	{ 0x3360, 0x1e },
167*4882a593Smuzhiyun 	{ 0x3361, 0x61 },
168*4882a593Smuzhiyun 	{ 0x3362, 0x10 },
169*4882a593Smuzhiyun 	{ 0x33b0, 0x50 },
170*4882a593Smuzhiyun 	{ 0x33b2, 0x1a },
171*4882a593Smuzhiyun 	{ 0x33b3, 0x04 },
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static const struct imx290_regval imx290_1080p_settings[] = {
175*4882a593Smuzhiyun 	/* mode settings */
176*4882a593Smuzhiyun 	{ 0x3007, 0x00 },
177*4882a593Smuzhiyun 	{ 0x303a, 0x0c },
178*4882a593Smuzhiyun 	{ 0x3414, 0x0a },
179*4882a593Smuzhiyun 	{ 0x3472, 0x80 },
180*4882a593Smuzhiyun 	{ 0x3473, 0x07 },
181*4882a593Smuzhiyun 	{ 0x3418, 0x38 },
182*4882a593Smuzhiyun 	{ 0x3419, 0x04 },
183*4882a593Smuzhiyun 	{ 0x3012, 0x64 },
184*4882a593Smuzhiyun 	{ 0x3013, 0x00 },
185*4882a593Smuzhiyun 	{ 0x305c, 0x18 },
186*4882a593Smuzhiyun 	{ 0x305d, 0x03 },
187*4882a593Smuzhiyun 	{ 0x305e, 0x20 },
188*4882a593Smuzhiyun 	{ 0x305f, 0x01 },
189*4882a593Smuzhiyun 	{ 0x315e, 0x1a },
190*4882a593Smuzhiyun 	{ 0x3164, 0x1a },
191*4882a593Smuzhiyun 	{ 0x3480, 0x49 },
192*4882a593Smuzhiyun 	/* data rate settings */
193*4882a593Smuzhiyun 	{ 0x3405, 0x10 },
194*4882a593Smuzhiyun 	{ 0x3446, 0x57 },
195*4882a593Smuzhiyun 	{ 0x3447, 0x00 },
196*4882a593Smuzhiyun 	{ 0x3448, 0x37 },
197*4882a593Smuzhiyun 	{ 0x3449, 0x00 },
198*4882a593Smuzhiyun 	{ 0x344a, 0x1f },
199*4882a593Smuzhiyun 	{ 0x344b, 0x00 },
200*4882a593Smuzhiyun 	{ 0x344c, 0x1f },
201*4882a593Smuzhiyun 	{ 0x344d, 0x00 },
202*4882a593Smuzhiyun 	{ 0x344e, 0x1f },
203*4882a593Smuzhiyun 	{ 0x344f, 0x00 },
204*4882a593Smuzhiyun 	{ 0x3450, 0x77 },
205*4882a593Smuzhiyun 	{ 0x3451, 0x00 },
206*4882a593Smuzhiyun 	{ 0x3452, 0x1f },
207*4882a593Smuzhiyun 	{ 0x3453, 0x00 },
208*4882a593Smuzhiyun 	{ 0x3454, 0x17 },
209*4882a593Smuzhiyun 	{ 0x3455, 0x00 },
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static const struct imx290_regval imx290_720p_settings[] = {
213*4882a593Smuzhiyun 	/* mode settings */
214*4882a593Smuzhiyun 	{ 0x3007, 0x10 },
215*4882a593Smuzhiyun 	{ 0x303a, 0x06 },
216*4882a593Smuzhiyun 	{ 0x3414, 0x04 },
217*4882a593Smuzhiyun 	{ 0x3472, 0x00 },
218*4882a593Smuzhiyun 	{ 0x3473, 0x05 },
219*4882a593Smuzhiyun 	{ 0x3418, 0xd0 },
220*4882a593Smuzhiyun 	{ 0x3419, 0x02 },
221*4882a593Smuzhiyun 	{ 0x3012, 0x64 },
222*4882a593Smuzhiyun 	{ 0x3013, 0x00 },
223*4882a593Smuzhiyun 	{ 0x305c, 0x20 },
224*4882a593Smuzhiyun 	{ 0x305d, 0x00 },
225*4882a593Smuzhiyun 	{ 0x305e, 0x20 },
226*4882a593Smuzhiyun 	{ 0x305f, 0x01 },
227*4882a593Smuzhiyun 	{ 0x315e, 0x1a },
228*4882a593Smuzhiyun 	{ 0x3164, 0x1a },
229*4882a593Smuzhiyun 	{ 0x3480, 0x49 },
230*4882a593Smuzhiyun 	/* data rate settings */
231*4882a593Smuzhiyun 	{ 0x3405, 0x10 },
232*4882a593Smuzhiyun 	{ 0x3446, 0x4f },
233*4882a593Smuzhiyun 	{ 0x3447, 0x00 },
234*4882a593Smuzhiyun 	{ 0x3448, 0x2f },
235*4882a593Smuzhiyun 	{ 0x3449, 0x00 },
236*4882a593Smuzhiyun 	{ 0x344a, 0x17 },
237*4882a593Smuzhiyun 	{ 0x344b, 0x00 },
238*4882a593Smuzhiyun 	{ 0x344c, 0x17 },
239*4882a593Smuzhiyun 	{ 0x344d, 0x00 },
240*4882a593Smuzhiyun 	{ 0x344e, 0x17 },
241*4882a593Smuzhiyun 	{ 0x344f, 0x00 },
242*4882a593Smuzhiyun 	{ 0x3450, 0x57 },
243*4882a593Smuzhiyun 	{ 0x3451, 0x00 },
244*4882a593Smuzhiyun 	{ 0x3452, 0x17 },
245*4882a593Smuzhiyun 	{ 0x3453, 0x00 },
246*4882a593Smuzhiyun 	{ 0x3454, 0x17 },
247*4882a593Smuzhiyun 	{ 0x3455, 0x00 },
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static const struct imx290_regval imx290_10bit_settings[] = {
251*4882a593Smuzhiyun 	{ 0x3005, 0x00},
252*4882a593Smuzhiyun 	{ 0x3046, 0x00},
253*4882a593Smuzhiyun 	{ 0x3129, 0x1d},
254*4882a593Smuzhiyun 	{ 0x317c, 0x12},
255*4882a593Smuzhiyun 	{ 0x31ec, 0x37},
256*4882a593Smuzhiyun 	{ 0x3441, 0x0a},
257*4882a593Smuzhiyun 	{ 0x3442, 0x0a},
258*4882a593Smuzhiyun 	{ 0x300a, 0x3c},
259*4882a593Smuzhiyun 	{ 0x300b, 0x00},
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun static const struct imx290_regval imx290_12bit_settings[] = {
263*4882a593Smuzhiyun 	{ 0x3005, 0x01 },
264*4882a593Smuzhiyun 	{ 0x3046, 0x01 },
265*4882a593Smuzhiyun 	{ 0x3129, 0x00 },
266*4882a593Smuzhiyun 	{ 0x317c, 0x00 },
267*4882a593Smuzhiyun 	{ 0x31ec, 0x0e },
268*4882a593Smuzhiyun 	{ 0x3441, 0x0c },
269*4882a593Smuzhiyun 	{ 0x3442, 0x0c },
270*4882a593Smuzhiyun 	{ 0x300a, 0xf0 },
271*4882a593Smuzhiyun 	{ 0x300b, 0x00 },
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* supported link frequencies */
275*4882a593Smuzhiyun #define FREQ_INDEX_1080P	0
276*4882a593Smuzhiyun #define FREQ_INDEX_720P		1
277*4882a593Smuzhiyun static const s64 imx290_link_freq_2lanes[] = {
278*4882a593Smuzhiyun 	[FREQ_INDEX_1080P] = 445500000,
279*4882a593Smuzhiyun 	[FREQ_INDEX_720P] = 297000000,
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun static const s64 imx290_link_freq_4lanes[] = {
282*4882a593Smuzhiyun 	[FREQ_INDEX_1080P] = 222750000,
283*4882a593Smuzhiyun 	[FREQ_INDEX_720P] = 148500000,
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun /*
287*4882a593Smuzhiyun  * In this function and in the similar ones below We rely on imx290_probe()
288*4882a593Smuzhiyun  * to ensure that nlanes is either 2 or 4.
289*4882a593Smuzhiyun  */
imx290_link_freqs_ptr(const struct imx290 * imx290)290*4882a593Smuzhiyun static inline const s64 *imx290_link_freqs_ptr(const struct imx290 *imx290)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	if (imx290->nlanes == 2)
293*4882a593Smuzhiyun 		return imx290_link_freq_2lanes;
294*4882a593Smuzhiyun 	else
295*4882a593Smuzhiyun 		return imx290_link_freq_4lanes;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
imx290_link_freqs_num(const struct imx290 * imx290)298*4882a593Smuzhiyun static inline int imx290_link_freqs_num(const struct imx290 *imx290)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	if (imx290->nlanes == 2)
301*4882a593Smuzhiyun 		return ARRAY_SIZE(imx290_link_freq_2lanes);
302*4882a593Smuzhiyun 	else
303*4882a593Smuzhiyun 		return ARRAY_SIZE(imx290_link_freq_4lanes);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun /* Mode configs */
307*4882a593Smuzhiyun static const struct imx290_mode imx290_modes_2lanes[] = {
308*4882a593Smuzhiyun 	{
309*4882a593Smuzhiyun 		.width = 1920,
310*4882a593Smuzhiyun 		.height = 1080,
311*4882a593Smuzhiyun 		.hmax = 0x1130,
312*4882a593Smuzhiyun 		.link_freq_index = FREQ_INDEX_1080P,
313*4882a593Smuzhiyun 		.data = imx290_1080p_settings,
314*4882a593Smuzhiyun 		.data_size = ARRAY_SIZE(imx290_1080p_settings),
315*4882a593Smuzhiyun 	},
316*4882a593Smuzhiyun 	{
317*4882a593Smuzhiyun 		.width = 1280,
318*4882a593Smuzhiyun 		.height = 720,
319*4882a593Smuzhiyun 		.hmax = 0x19c8,
320*4882a593Smuzhiyun 		.link_freq_index = FREQ_INDEX_720P,
321*4882a593Smuzhiyun 		.data = imx290_720p_settings,
322*4882a593Smuzhiyun 		.data_size = ARRAY_SIZE(imx290_720p_settings),
323*4882a593Smuzhiyun 	},
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static const struct imx290_mode imx290_modes_4lanes[] = {
327*4882a593Smuzhiyun 	{
328*4882a593Smuzhiyun 		.width = 1920,
329*4882a593Smuzhiyun 		.height = 1080,
330*4882a593Smuzhiyun 		.hmax = 0x0898,
331*4882a593Smuzhiyun 		.link_freq_index = FREQ_INDEX_1080P,
332*4882a593Smuzhiyun 		.data = imx290_1080p_settings,
333*4882a593Smuzhiyun 		.data_size = ARRAY_SIZE(imx290_1080p_settings),
334*4882a593Smuzhiyun 	},
335*4882a593Smuzhiyun 	{
336*4882a593Smuzhiyun 		.width = 1280,
337*4882a593Smuzhiyun 		.height = 720,
338*4882a593Smuzhiyun 		.hmax = 0x0ce4,
339*4882a593Smuzhiyun 		.link_freq_index = FREQ_INDEX_720P,
340*4882a593Smuzhiyun 		.data = imx290_720p_settings,
341*4882a593Smuzhiyun 		.data_size = ARRAY_SIZE(imx290_720p_settings),
342*4882a593Smuzhiyun 	},
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun 
imx290_modes_ptr(const struct imx290 * imx290)345*4882a593Smuzhiyun static inline const struct imx290_mode *imx290_modes_ptr(const struct imx290 *imx290)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	if (imx290->nlanes == 2)
348*4882a593Smuzhiyun 		return imx290_modes_2lanes;
349*4882a593Smuzhiyun 	else
350*4882a593Smuzhiyun 		return imx290_modes_4lanes;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
imx290_modes_num(const struct imx290 * imx290)353*4882a593Smuzhiyun static inline int imx290_modes_num(const struct imx290 *imx290)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	if (imx290->nlanes == 2)
356*4882a593Smuzhiyun 		return ARRAY_SIZE(imx290_modes_2lanes);
357*4882a593Smuzhiyun 	else
358*4882a593Smuzhiyun 		return ARRAY_SIZE(imx290_modes_4lanes);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
to_imx290(struct v4l2_subdev * _sd)361*4882a593Smuzhiyun static inline struct imx290 *to_imx290(struct v4l2_subdev *_sd)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	return container_of(_sd, struct imx290, sd);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
imx290_read_reg(struct imx290 * imx290,u16 addr,u8 * value)366*4882a593Smuzhiyun static inline int imx290_read_reg(struct imx290 *imx290, u16 addr, u8 *value)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	unsigned int regval;
369*4882a593Smuzhiyun 	int ret;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	ret = regmap_read(imx290->regmap, addr, &regval);
372*4882a593Smuzhiyun 	if (ret) {
373*4882a593Smuzhiyun 		dev_err(imx290->dev, "I2C read failed for addr: %x\n", addr);
374*4882a593Smuzhiyun 		return ret;
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	*value = regval & 0xff;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
imx290_write_reg(struct imx290 * imx290,u16 addr,u8 value)382*4882a593Smuzhiyun static int imx290_write_reg(struct imx290 *imx290, u16 addr, u8 value)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	int ret;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	ret = regmap_write(imx290->regmap, addr, value);
387*4882a593Smuzhiyun 	if (ret) {
388*4882a593Smuzhiyun 		dev_err(imx290->dev, "I2C write failed for addr: %x\n", addr);
389*4882a593Smuzhiyun 		return ret;
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	return ret;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
imx290_set_register_array(struct imx290 * imx290,const struct imx290_regval * settings,unsigned int num_settings)395*4882a593Smuzhiyun static int imx290_set_register_array(struct imx290 *imx290,
396*4882a593Smuzhiyun 				     const struct imx290_regval *settings,
397*4882a593Smuzhiyun 				     unsigned int num_settings)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	unsigned int i;
400*4882a593Smuzhiyun 	int ret;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	for (i = 0; i < num_settings; ++i, ++settings) {
403*4882a593Smuzhiyun 		ret = imx290_write_reg(imx290, settings->reg, settings->val);
404*4882a593Smuzhiyun 		if (ret < 0)
405*4882a593Smuzhiyun 			return ret;
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* Provide 10ms settle time */
409*4882a593Smuzhiyun 	usleep_range(10000, 11000);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	return 0;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
imx290_write_buffered_reg(struct imx290 * imx290,u16 address_low,u8 nr_regs,u32 value)414*4882a593Smuzhiyun static int imx290_write_buffered_reg(struct imx290 *imx290, u16 address_low,
415*4882a593Smuzhiyun 				     u8 nr_regs, u32 value)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	unsigned int i;
418*4882a593Smuzhiyun 	int ret;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	ret = imx290_write_reg(imx290, IMX290_REGHOLD, 0x01);
421*4882a593Smuzhiyun 	if (ret) {
422*4882a593Smuzhiyun 		dev_err(imx290->dev, "Error setting hold register\n");
423*4882a593Smuzhiyun 		return ret;
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	for (i = 0; i < nr_regs; i++) {
427*4882a593Smuzhiyun 		ret = imx290_write_reg(imx290, address_low + i,
428*4882a593Smuzhiyun 				       (u8)(value >> (i * 8)));
429*4882a593Smuzhiyun 		if (ret) {
430*4882a593Smuzhiyun 			dev_err(imx290->dev, "Error writing buffered registers\n");
431*4882a593Smuzhiyun 			return ret;
432*4882a593Smuzhiyun 		}
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	ret = imx290_write_reg(imx290, IMX290_REGHOLD, 0x00);
436*4882a593Smuzhiyun 	if (ret) {
437*4882a593Smuzhiyun 		dev_err(imx290->dev, "Error setting hold register\n");
438*4882a593Smuzhiyun 		return ret;
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	return ret;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
imx290_set_gain(struct imx290 * imx290,u32 value)444*4882a593Smuzhiyun static int imx290_set_gain(struct imx290 *imx290, u32 value)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	int ret;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	ret = imx290_write_buffered_reg(imx290, IMX290_GAIN, 1, value);
449*4882a593Smuzhiyun 	if (ret)
450*4882a593Smuzhiyun 		dev_err(imx290->dev, "Unable to write gain\n");
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	return ret;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun /* Stop streaming */
imx290_stop_streaming(struct imx290 * imx290)456*4882a593Smuzhiyun static int imx290_stop_streaming(struct imx290 *imx290)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	int ret;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	ret = imx290_write_reg(imx290, IMX290_STANDBY, 0x01);
461*4882a593Smuzhiyun 	if (ret < 0)
462*4882a593Smuzhiyun 		return ret;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	msleep(30);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	return imx290_write_reg(imx290, IMX290_XMSTA, 0x01);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
imx290_set_ctrl(struct v4l2_ctrl * ctrl)469*4882a593Smuzhiyun static int imx290_set_ctrl(struct v4l2_ctrl *ctrl)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	struct imx290 *imx290 = container_of(ctrl->handler,
472*4882a593Smuzhiyun 					     struct imx290, ctrls);
473*4882a593Smuzhiyun 	int ret = 0;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* V4L2 controls values will be applied only when power is already up */
476*4882a593Smuzhiyun 	if (!pm_runtime_get_if_in_use(imx290->dev))
477*4882a593Smuzhiyun 		return 0;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	switch (ctrl->id) {
480*4882a593Smuzhiyun 	case V4L2_CID_GAIN:
481*4882a593Smuzhiyun 		ret = imx290_set_gain(imx290, ctrl->val);
482*4882a593Smuzhiyun 		break;
483*4882a593Smuzhiyun 	case V4L2_CID_TEST_PATTERN:
484*4882a593Smuzhiyun 		if (ctrl->val) {
485*4882a593Smuzhiyun 			imx290_write_reg(imx290, IMX290_BLKLEVEL_LOW, 0x00);
486*4882a593Smuzhiyun 			imx290_write_reg(imx290, IMX290_BLKLEVEL_HIGH, 0x00);
487*4882a593Smuzhiyun 			usleep_range(10000, 11000);
488*4882a593Smuzhiyun 			imx290_write_reg(imx290, IMX290_PGCTRL,
489*4882a593Smuzhiyun 					 (u8)(IMX290_PGCTRL_REGEN |
490*4882a593Smuzhiyun 					 IMX290_PGCTRL_THRU |
491*4882a593Smuzhiyun 					 IMX290_PGCTRL_MODE(ctrl->val)));
492*4882a593Smuzhiyun 		} else {
493*4882a593Smuzhiyun 			imx290_write_reg(imx290, IMX290_PGCTRL, 0x00);
494*4882a593Smuzhiyun 			usleep_range(10000, 11000);
495*4882a593Smuzhiyun 			if (imx290->bpp == 10)
496*4882a593Smuzhiyun 				imx290_write_reg(imx290, IMX290_BLKLEVEL_LOW,
497*4882a593Smuzhiyun 						 0x3c);
498*4882a593Smuzhiyun 			else /* 12 bits per pixel */
499*4882a593Smuzhiyun 				imx290_write_reg(imx290, IMX290_BLKLEVEL_LOW,
500*4882a593Smuzhiyun 						 0xf0);
501*4882a593Smuzhiyun 			imx290_write_reg(imx290, IMX290_BLKLEVEL_HIGH, 0x00);
502*4882a593Smuzhiyun 		}
503*4882a593Smuzhiyun 		break;
504*4882a593Smuzhiyun 	default:
505*4882a593Smuzhiyun 		ret = -EINVAL;
506*4882a593Smuzhiyun 		break;
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	pm_runtime_put(imx290->dev);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	return ret;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun static const struct v4l2_ctrl_ops imx290_ctrl_ops = {
515*4882a593Smuzhiyun 	.s_ctrl = imx290_set_ctrl,
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun 
imx290_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)518*4882a593Smuzhiyun static int imx290_enum_mbus_code(struct v4l2_subdev *sd,
519*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
520*4882a593Smuzhiyun 				 struct v4l2_subdev_mbus_code_enum *code)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	if (code->index >= ARRAY_SIZE(imx290_formats))
523*4882a593Smuzhiyun 		return -EINVAL;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	code->code = imx290_formats[code->index].code;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	return 0;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
imx290_enum_frame_size(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)530*4882a593Smuzhiyun static int imx290_enum_frame_size(struct v4l2_subdev *sd,
531*4882a593Smuzhiyun 				  struct v4l2_subdev_pad_config *cfg,
532*4882a593Smuzhiyun 				  struct v4l2_subdev_frame_size_enum *fse)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	const struct imx290 *imx290 = to_imx290(sd);
535*4882a593Smuzhiyun 	const struct imx290_mode *imx290_modes = imx290_modes_ptr(imx290);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	if ((fse->code != imx290_formats[0].code) &&
538*4882a593Smuzhiyun 	    (fse->code != imx290_formats[1].code))
539*4882a593Smuzhiyun 		return -EINVAL;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	if (fse->index >= imx290_modes_num(imx290))
542*4882a593Smuzhiyun 		return -EINVAL;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	fse->min_width = imx290_modes[fse->index].width;
545*4882a593Smuzhiyun 	fse->max_width = imx290_modes[fse->index].width;
546*4882a593Smuzhiyun 	fse->min_height = imx290_modes[fse->index].height;
547*4882a593Smuzhiyun 	fse->max_height = imx290_modes[fse->index].height;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
imx290_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)552*4882a593Smuzhiyun static int imx290_get_fmt(struct v4l2_subdev *sd,
553*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
554*4882a593Smuzhiyun 			  struct v4l2_subdev_format *fmt)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	struct imx290 *imx290 = to_imx290(sd);
557*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *framefmt;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	mutex_lock(&imx290->lock);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY)
562*4882a593Smuzhiyun 		framefmt = v4l2_subdev_get_try_format(&imx290->sd, cfg,
563*4882a593Smuzhiyun 						      fmt->pad);
564*4882a593Smuzhiyun 	else
565*4882a593Smuzhiyun 		framefmt = &imx290->current_format;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	fmt->format = *framefmt;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	mutex_unlock(&imx290->lock);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
imx290_get_link_freq_index(struct imx290 * imx290)574*4882a593Smuzhiyun static inline u8 imx290_get_link_freq_index(struct imx290 *imx290)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	return imx290->current_mode->link_freq_index;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
imx290_get_link_freq(struct imx290 * imx290)579*4882a593Smuzhiyun static s64 imx290_get_link_freq(struct imx290 *imx290)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	u8 index = imx290_get_link_freq_index(imx290);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	return *(imx290_link_freqs_ptr(imx290) + index);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun 
imx290_calc_pixel_rate(struct imx290 * imx290)586*4882a593Smuzhiyun static u64 imx290_calc_pixel_rate(struct imx290 *imx290)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	s64 link_freq = imx290_get_link_freq(imx290);
589*4882a593Smuzhiyun 	u8 nlanes = imx290->nlanes;
590*4882a593Smuzhiyun 	u64 pixel_rate;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/* pixel rate = link_freq * 2 * nr_of_lanes / bits_per_sample */
593*4882a593Smuzhiyun 	pixel_rate = link_freq * 2 * nlanes;
594*4882a593Smuzhiyun 	do_div(pixel_rate, imx290->bpp);
595*4882a593Smuzhiyun 	return pixel_rate;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
imx290_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)598*4882a593Smuzhiyun static int imx290_set_fmt(struct v4l2_subdev *sd,
599*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
600*4882a593Smuzhiyun 		      struct v4l2_subdev_format *fmt)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	struct imx290 *imx290 = to_imx290(sd);
603*4882a593Smuzhiyun 	const struct imx290_mode *mode;
604*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *format;
605*4882a593Smuzhiyun 	unsigned int i;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	mutex_lock(&imx290->lock);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	mode = v4l2_find_nearest_size(imx290_modes_ptr(imx290),
610*4882a593Smuzhiyun 				      imx290_modes_num(imx290), width, height,
611*4882a593Smuzhiyun 				      fmt->format.width, fmt->format.height);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	fmt->format.width = mode->width;
614*4882a593Smuzhiyun 	fmt->format.height = mode->height;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(imx290_formats); i++)
617*4882a593Smuzhiyun 		if (imx290_formats[i].code == fmt->format.code)
618*4882a593Smuzhiyun 			break;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	if (i >= ARRAY_SIZE(imx290_formats))
621*4882a593Smuzhiyun 		i = 0;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	fmt->format.code = imx290_formats[i].code;
624*4882a593Smuzhiyun 	fmt->format.field = V4L2_FIELD_NONE;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
627*4882a593Smuzhiyun 		format = v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
628*4882a593Smuzhiyun 	} else {
629*4882a593Smuzhiyun 		format = &imx290->current_format;
630*4882a593Smuzhiyun 		imx290->current_mode = mode;
631*4882a593Smuzhiyun 		imx290->bpp = imx290_formats[i].bpp;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 		if (imx290->link_freq)
634*4882a593Smuzhiyun 			__v4l2_ctrl_s_ctrl(imx290->link_freq,
635*4882a593Smuzhiyun 					   imx290_get_link_freq_index(imx290));
636*4882a593Smuzhiyun 		if (imx290->pixel_rate)
637*4882a593Smuzhiyun 			__v4l2_ctrl_s_ctrl_int64(imx290->pixel_rate,
638*4882a593Smuzhiyun 						 imx290_calc_pixel_rate(imx290));
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	*format = fmt->format;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	mutex_unlock(&imx290->lock);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	return 0;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
imx290_entity_init_cfg(struct v4l2_subdev * subdev,struct v4l2_subdev_pad_config * cfg)648*4882a593Smuzhiyun static int imx290_entity_init_cfg(struct v4l2_subdev *subdev,
649*4882a593Smuzhiyun 				  struct v4l2_subdev_pad_config *cfg)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	struct v4l2_subdev_format fmt = { 0 };
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	fmt.which = cfg ? V4L2_SUBDEV_FORMAT_TRY : V4L2_SUBDEV_FORMAT_ACTIVE;
654*4882a593Smuzhiyun 	fmt.format.width = 1920;
655*4882a593Smuzhiyun 	fmt.format.height = 1080;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	imx290_set_fmt(subdev, cfg, &fmt);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	return 0;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
imx290_write_current_format(struct imx290 * imx290)662*4882a593Smuzhiyun static int imx290_write_current_format(struct imx290 *imx290)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	int ret;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	switch (imx290->current_format.code) {
667*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_SRGGB10_1X10:
668*4882a593Smuzhiyun 		ret = imx290_set_register_array(imx290, imx290_10bit_settings,
669*4882a593Smuzhiyun 						ARRAY_SIZE(
670*4882a593Smuzhiyun 							imx290_10bit_settings));
671*4882a593Smuzhiyun 		if (ret < 0) {
672*4882a593Smuzhiyun 			dev_err(imx290->dev, "Could not set format registers\n");
673*4882a593Smuzhiyun 			return ret;
674*4882a593Smuzhiyun 		}
675*4882a593Smuzhiyun 		break;
676*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_SRGGB12_1X12:
677*4882a593Smuzhiyun 		ret = imx290_set_register_array(imx290, imx290_12bit_settings,
678*4882a593Smuzhiyun 						ARRAY_SIZE(
679*4882a593Smuzhiyun 							imx290_12bit_settings));
680*4882a593Smuzhiyun 		if (ret < 0) {
681*4882a593Smuzhiyun 			dev_err(imx290->dev, "Could not set format registers\n");
682*4882a593Smuzhiyun 			return ret;
683*4882a593Smuzhiyun 		}
684*4882a593Smuzhiyun 		break;
685*4882a593Smuzhiyun 	default:
686*4882a593Smuzhiyun 		dev_err(imx290->dev, "Unknown pixel format\n");
687*4882a593Smuzhiyun 		return -EINVAL;
688*4882a593Smuzhiyun 	}
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	return 0;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
imx290_set_hmax(struct imx290 * imx290,u32 val)693*4882a593Smuzhiyun static int imx290_set_hmax(struct imx290 *imx290, u32 val)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	int ret;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	ret = imx290_write_reg(imx290, IMX290_HMAX_LOW, (val & 0xff));
698*4882a593Smuzhiyun 	if (ret) {
699*4882a593Smuzhiyun 		dev_err(imx290->dev, "Error setting HMAX register\n");
700*4882a593Smuzhiyun 		return ret;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	ret = imx290_write_reg(imx290, IMX290_HMAX_HIGH, ((val >> 8) & 0xff));
704*4882a593Smuzhiyun 	if (ret) {
705*4882a593Smuzhiyun 		dev_err(imx290->dev, "Error setting HMAX register\n");
706*4882a593Smuzhiyun 		return ret;
707*4882a593Smuzhiyun 	}
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	return 0;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun /* Start streaming */
imx290_start_streaming(struct imx290 * imx290)713*4882a593Smuzhiyun static int imx290_start_streaming(struct imx290 *imx290)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	int ret;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	/* Set init register settings */
718*4882a593Smuzhiyun 	ret = imx290_set_register_array(imx290, imx290_global_init_settings,
719*4882a593Smuzhiyun 					ARRAY_SIZE(
720*4882a593Smuzhiyun 						imx290_global_init_settings));
721*4882a593Smuzhiyun 	if (ret < 0) {
722*4882a593Smuzhiyun 		dev_err(imx290->dev, "Could not set init registers\n");
723*4882a593Smuzhiyun 		return ret;
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	/* Apply the register values related to current frame format */
727*4882a593Smuzhiyun 	ret = imx290_write_current_format(imx290);
728*4882a593Smuzhiyun 	if (ret < 0) {
729*4882a593Smuzhiyun 		dev_err(imx290->dev, "Could not set frame format\n");
730*4882a593Smuzhiyun 		return ret;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	/* Apply default values of current mode */
734*4882a593Smuzhiyun 	ret = imx290_set_register_array(imx290, imx290->current_mode->data,
735*4882a593Smuzhiyun 					imx290->current_mode->data_size);
736*4882a593Smuzhiyun 	if (ret < 0) {
737*4882a593Smuzhiyun 		dev_err(imx290->dev, "Could not set current mode\n");
738*4882a593Smuzhiyun 		return ret;
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 	ret = imx290_set_hmax(imx290, imx290->current_mode->hmax);
741*4882a593Smuzhiyun 	if (ret < 0)
742*4882a593Smuzhiyun 		return ret;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	/* Apply customized values from user */
745*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_setup(imx290->sd.ctrl_handler);
746*4882a593Smuzhiyun 	if (ret) {
747*4882a593Smuzhiyun 		dev_err(imx290->dev, "Could not sync v4l2 controls\n");
748*4882a593Smuzhiyun 		return ret;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	ret = imx290_write_reg(imx290, IMX290_STANDBY, 0x00);
752*4882a593Smuzhiyun 	if (ret < 0)
753*4882a593Smuzhiyun 		return ret;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	msleep(30);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	/* Start streaming */
758*4882a593Smuzhiyun 	return imx290_write_reg(imx290, IMX290_XMSTA, 0x00);
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
imx290_set_stream(struct v4l2_subdev * sd,int enable)761*4882a593Smuzhiyun static int imx290_set_stream(struct v4l2_subdev *sd, int enable)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun 	struct imx290 *imx290 = to_imx290(sd);
764*4882a593Smuzhiyun 	int ret = 0;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if (enable) {
767*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(imx290->dev);
768*4882a593Smuzhiyun 		if (ret < 0) {
769*4882a593Smuzhiyun 			pm_runtime_put_noidle(imx290->dev);
770*4882a593Smuzhiyun 			goto unlock_and_return;
771*4882a593Smuzhiyun 		}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 		ret = imx290_start_streaming(imx290);
774*4882a593Smuzhiyun 		if (ret) {
775*4882a593Smuzhiyun 			dev_err(imx290->dev, "Start stream failed\n");
776*4882a593Smuzhiyun 			pm_runtime_put(imx290->dev);
777*4882a593Smuzhiyun 			goto unlock_and_return;
778*4882a593Smuzhiyun 		}
779*4882a593Smuzhiyun 	} else {
780*4882a593Smuzhiyun 		imx290_stop_streaming(imx290);
781*4882a593Smuzhiyun 		pm_runtime_put(imx290->dev);
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun unlock_and_return:
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	return ret;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
imx290_get_regulators(struct device * dev,struct imx290 * imx290)789*4882a593Smuzhiyun static int imx290_get_regulators(struct device *dev, struct imx290 *imx290)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun 	unsigned int i;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	for (i = 0; i < IMX290_NUM_SUPPLIES; i++)
794*4882a593Smuzhiyun 		imx290->supplies[i].supply = imx290_supply_name[i];
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	return devm_regulator_bulk_get(dev, IMX290_NUM_SUPPLIES,
797*4882a593Smuzhiyun 				       imx290->supplies);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun 
imx290_set_data_lanes(struct imx290 * imx290)800*4882a593Smuzhiyun static int imx290_set_data_lanes(struct imx290 *imx290)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	int ret = 0, laneval, frsel;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	switch (imx290->nlanes) {
805*4882a593Smuzhiyun 	case 2:
806*4882a593Smuzhiyun 		laneval = 0x01;
807*4882a593Smuzhiyun 		frsel = 0x02;
808*4882a593Smuzhiyun 		break;
809*4882a593Smuzhiyun 	case 4:
810*4882a593Smuzhiyun 		laneval = 0x03;
811*4882a593Smuzhiyun 		frsel = 0x01;
812*4882a593Smuzhiyun 		break;
813*4882a593Smuzhiyun 	default:
814*4882a593Smuzhiyun 		/*
815*4882a593Smuzhiyun 		 * We should never hit this since the data lane count is
816*4882a593Smuzhiyun 		 * validated in probe itself
817*4882a593Smuzhiyun 		 */
818*4882a593Smuzhiyun 		dev_err(imx290->dev, "Lane configuration not supported\n");
819*4882a593Smuzhiyun 		ret = -EINVAL;
820*4882a593Smuzhiyun 		goto exit;
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	ret = imx290_write_reg(imx290, IMX290_PHY_LANE_NUM, laneval);
824*4882a593Smuzhiyun 	if (ret) {
825*4882a593Smuzhiyun 		dev_err(imx290->dev, "Error setting Physical Lane number register\n");
826*4882a593Smuzhiyun 		goto exit;
827*4882a593Smuzhiyun 	}
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	ret = imx290_write_reg(imx290, IMX290_CSI_LANE_MODE, laneval);
830*4882a593Smuzhiyun 	if (ret) {
831*4882a593Smuzhiyun 		dev_err(imx290->dev, "Error setting CSI Lane mode register\n");
832*4882a593Smuzhiyun 		goto exit;
833*4882a593Smuzhiyun 	}
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	ret = imx290_write_reg(imx290, IMX290_FR_FDG_SEL, frsel);
836*4882a593Smuzhiyun 	if (ret)
837*4882a593Smuzhiyun 		dev_err(imx290->dev, "Error setting FR/FDG SEL register\n");
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun exit:
840*4882a593Smuzhiyun 	return ret;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
imx290_power_on(struct device * dev)843*4882a593Smuzhiyun static int imx290_power_on(struct device *dev)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
846*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
847*4882a593Smuzhiyun 	struct imx290 *imx290 = to_imx290(sd);
848*4882a593Smuzhiyun 	int ret;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	ret = clk_prepare_enable(imx290->xclk);
851*4882a593Smuzhiyun 	if (ret) {
852*4882a593Smuzhiyun 		dev_err(imx290->dev, "Failed to enable clock\n");
853*4882a593Smuzhiyun 		return ret;
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	ret = regulator_bulk_enable(IMX290_NUM_SUPPLIES, imx290->supplies);
857*4882a593Smuzhiyun 	if (ret) {
858*4882a593Smuzhiyun 		dev_err(imx290->dev, "Failed to enable regulators\n");
859*4882a593Smuzhiyun 		clk_disable_unprepare(imx290->xclk);
860*4882a593Smuzhiyun 		return ret;
861*4882a593Smuzhiyun 	}
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	usleep_range(1, 2);
864*4882a593Smuzhiyun 	gpiod_set_value_cansleep(imx290->rst_gpio, 0);
865*4882a593Smuzhiyun 	usleep_range(30000, 31000);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	/* Set data lane count */
868*4882a593Smuzhiyun 	imx290_set_data_lanes(imx290);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	return 0;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun 
imx290_power_off(struct device * dev)873*4882a593Smuzhiyun static int imx290_power_off(struct device *dev)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
876*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
877*4882a593Smuzhiyun 	struct imx290 *imx290 = to_imx290(sd);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	clk_disable_unprepare(imx290->xclk);
880*4882a593Smuzhiyun 	gpiod_set_value_cansleep(imx290->rst_gpio, 1);
881*4882a593Smuzhiyun 	regulator_bulk_disable(IMX290_NUM_SUPPLIES, imx290->supplies);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	return 0;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun static const struct dev_pm_ops imx290_pm_ops = {
887*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(imx290_power_off, imx290_power_on, NULL)
888*4882a593Smuzhiyun };
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops imx290_video_ops = {
891*4882a593Smuzhiyun 	.s_stream = imx290_set_stream,
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops imx290_pad_ops = {
895*4882a593Smuzhiyun 	.init_cfg = imx290_entity_init_cfg,
896*4882a593Smuzhiyun 	.enum_mbus_code = imx290_enum_mbus_code,
897*4882a593Smuzhiyun 	.enum_frame_size = imx290_enum_frame_size,
898*4882a593Smuzhiyun 	.get_fmt = imx290_get_fmt,
899*4882a593Smuzhiyun 	.set_fmt = imx290_set_fmt,
900*4882a593Smuzhiyun };
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun static const struct v4l2_subdev_ops imx290_subdev_ops = {
903*4882a593Smuzhiyun 	.video = &imx290_video_ops,
904*4882a593Smuzhiyun 	.pad = &imx290_pad_ops,
905*4882a593Smuzhiyun };
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun static const struct media_entity_operations imx290_subdev_entity_ops = {
908*4882a593Smuzhiyun 	.link_validate = v4l2_subdev_link_validate,
909*4882a593Smuzhiyun };
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun /*
912*4882a593Smuzhiyun  * Returns 0 if all link frequencies used by the driver for the given number
913*4882a593Smuzhiyun  * of MIPI data lanes are mentioned in the device tree, or the value of the
914*4882a593Smuzhiyun  * first missing frequency otherwise.
915*4882a593Smuzhiyun  */
imx290_check_link_freqs(const struct imx290 * imx290,const struct v4l2_fwnode_endpoint * ep)916*4882a593Smuzhiyun static s64 imx290_check_link_freqs(const struct imx290 *imx290,
917*4882a593Smuzhiyun 				   const struct v4l2_fwnode_endpoint *ep)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	int i, j;
920*4882a593Smuzhiyun 	const s64 *freqs = imx290_link_freqs_ptr(imx290);
921*4882a593Smuzhiyun 	int freqs_count = imx290_link_freqs_num(imx290);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	for (i = 0; i < freqs_count; i++) {
924*4882a593Smuzhiyun 		for (j = 0; j < ep->nr_of_link_frequencies; j++)
925*4882a593Smuzhiyun 			if (freqs[i] == ep->link_frequencies[j])
926*4882a593Smuzhiyun 				break;
927*4882a593Smuzhiyun 		if (j == ep->nr_of_link_frequencies)
928*4882a593Smuzhiyun 			return freqs[i];
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 	return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
imx290_probe(struct i2c_client * client)933*4882a593Smuzhiyun static int imx290_probe(struct i2c_client *client)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun 	struct device *dev = &client->dev;
936*4882a593Smuzhiyun 	struct fwnode_handle *endpoint;
937*4882a593Smuzhiyun 	/* Only CSI2 is supported for now: */
938*4882a593Smuzhiyun 	struct v4l2_fwnode_endpoint ep = {
939*4882a593Smuzhiyun 		.bus_type = V4L2_MBUS_CSI2_DPHY
940*4882a593Smuzhiyun 	};
941*4882a593Smuzhiyun 	struct imx290 *imx290;
942*4882a593Smuzhiyun 	u32 xclk_freq;
943*4882a593Smuzhiyun 	s64 fq;
944*4882a593Smuzhiyun 	int ret;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	imx290 = devm_kzalloc(dev, sizeof(*imx290), GFP_KERNEL);
947*4882a593Smuzhiyun 	if (!imx290)
948*4882a593Smuzhiyun 		return -ENOMEM;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	imx290->dev = dev;
951*4882a593Smuzhiyun 	imx290->regmap = devm_regmap_init_i2c(client, &imx290_regmap_config);
952*4882a593Smuzhiyun 	if (IS_ERR(imx290->regmap)) {
953*4882a593Smuzhiyun 		dev_err(dev, "Unable to initialize I2C\n");
954*4882a593Smuzhiyun 		return -ENODEV;
955*4882a593Smuzhiyun 	}
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	endpoint = fwnode_graph_get_next_endpoint(dev_fwnode(dev), NULL);
958*4882a593Smuzhiyun 	if (!endpoint) {
959*4882a593Smuzhiyun 		dev_err(dev, "Endpoint node not found\n");
960*4882a593Smuzhiyun 		return -EINVAL;
961*4882a593Smuzhiyun 	}
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	ret = v4l2_fwnode_endpoint_alloc_parse(endpoint, &ep);
964*4882a593Smuzhiyun 	fwnode_handle_put(endpoint);
965*4882a593Smuzhiyun 	if (ret == -ENXIO) {
966*4882a593Smuzhiyun 		dev_err(dev, "Unsupported bus type, should be CSI2\n");
967*4882a593Smuzhiyun 		goto free_err;
968*4882a593Smuzhiyun 	} else if (ret) {
969*4882a593Smuzhiyun 		dev_err(dev, "Parsing endpoint node failed\n");
970*4882a593Smuzhiyun 		goto free_err;
971*4882a593Smuzhiyun 	}
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	/* Get number of data lanes */
974*4882a593Smuzhiyun 	imx290->nlanes = ep.bus.mipi_csi2.num_data_lanes;
975*4882a593Smuzhiyun 	if (imx290->nlanes != 2 && imx290->nlanes != 4) {
976*4882a593Smuzhiyun 		dev_err(dev, "Invalid data lanes: %d\n", imx290->nlanes);
977*4882a593Smuzhiyun 		ret = -EINVAL;
978*4882a593Smuzhiyun 		goto free_err;
979*4882a593Smuzhiyun 	}
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	dev_dbg(dev, "Using %u data lanes\n", imx290->nlanes);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	if (!ep.nr_of_link_frequencies) {
984*4882a593Smuzhiyun 		dev_err(dev, "link-frequency property not found in DT\n");
985*4882a593Smuzhiyun 		ret = -EINVAL;
986*4882a593Smuzhiyun 		goto free_err;
987*4882a593Smuzhiyun 	}
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	/* Check that link frequences for all the modes are in device tree */
990*4882a593Smuzhiyun 	fq = imx290_check_link_freqs(imx290, &ep);
991*4882a593Smuzhiyun 	if (fq) {
992*4882a593Smuzhiyun 		dev_err(dev, "Link frequency of %lld is not supported\n", fq);
993*4882a593Smuzhiyun 		ret = -EINVAL;
994*4882a593Smuzhiyun 		goto free_err;
995*4882a593Smuzhiyun 	}
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	/* get system clock (xclk) */
998*4882a593Smuzhiyun 	imx290->xclk = devm_clk_get(dev, "xclk");
999*4882a593Smuzhiyun 	if (IS_ERR(imx290->xclk)) {
1000*4882a593Smuzhiyun 		dev_err(dev, "Could not get xclk");
1001*4882a593Smuzhiyun 		ret = PTR_ERR(imx290->xclk);
1002*4882a593Smuzhiyun 		goto free_err;
1003*4882a593Smuzhiyun 	}
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	ret = fwnode_property_read_u32(dev_fwnode(dev), "clock-frequency",
1006*4882a593Smuzhiyun 				       &xclk_freq);
1007*4882a593Smuzhiyun 	if (ret) {
1008*4882a593Smuzhiyun 		dev_err(dev, "Could not get xclk frequency\n");
1009*4882a593Smuzhiyun 		goto free_err;
1010*4882a593Smuzhiyun 	}
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	/* external clock must be 37.125 MHz */
1013*4882a593Smuzhiyun 	if (xclk_freq != 37125000) {
1014*4882a593Smuzhiyun 		dev_err(dev, "External clock frequency %u is not supported\n",
1015*4882a593Smuzhiyun 			xclk_freq);
1016*4882a593Smuzhiyun 		ret = -EINVAL;
1017*4882a593Smuzhiyun 		goto free_err;
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	ret = clk_set_rate(imx290->xclk, xclk_freq);
1021*4882a593Smuzhiyun 	if (ret) {
1022*4882a593Smuzhiyun 		dev_err(dev, "Could not set xclk frequency\n");
1023*4882a593Smuzhiyun 		goto free_err;
1024*4882a593Smuzhiyun 	}
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	ret = imx290_get_regulators(dev, imx290);
1027*4882a593Smuzhiyun 	if (ret < 0) {
1028*4882a593Smuzhiyun 		dev_err(dev, "Cannot get regulators\n");
1029*4882a593Smuzhiyun 		goto free_err;
1030*4882a593Smuzhiyun 	}
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	imx290->rst_gpio = devm_gpiod_get_optional(dev, "reset",
1033*4882a593Smuzhiyun 						   GPIOD_OUT_HIGH);
1034*4882a593Smuzhiyun 	if (IS_ERR(imx290->rst_gpio)) {
1035*4882a593Smuzhiyun 		dev_err(dev, "Cannot get reset gpio\n");
1036*4882a593Smuzhiyun 		ret = PTR_ERR(imx290->rst_gpio);
1037*4882a593Smuzhiyun 		goto free_err;
1038*4882a593Smuzhiyun 	}
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	mutex_init(&imx290->lock);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	/*
1043*4882a593Smuzhiyun 	 * Initialize the frame format. In particular, imx290->current_mode
1044*4882a593Smuzhiyun 	 * and imx290->bpp are set to defaults: imx290_calc_pixel_rate() call
1045*4882a593Smuzhiyun 	 * below relies on these fields.
1046*4882a593Smuzhiyun 	 */
1047*4882a593Smuzhiyun 	imx290_entity_init_cfg(&imx290->sd, NULL);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	v4l2_ctrl_handler_init(&imx290->ctrls, 4);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	v4l2_ctrl_new_std(&imx290->ctrls, &imx290_ctrl_ops,
1052*4882a593Smuzhiyun 			  V4L2_CID_GAIN, 0, 72, 1, 0);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	imx290->link_freq =
1055*4882a593Smuzhiyun 		v4l2_ctrl_new_int_menu(&imx290->ctrls, &imx290_ctrl_ops,
1056*4882a593Smuzhiyun 				       V4L2_CID_LINK_FREQ,
1057*4882a593Smuzhiyun 				       imx290_link_freqs_num(imx290) - 1, 0,
1058*4882a593Smuzhiyun 				       imx290_link_freqs_ptr(imx290));
1059*4882a593Smuzhiyun 	if (imx290->link_freq)
1060*4882a593Smuzhiyun 		imx290->link_freq->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	imx290->pixel_rate = v4l2_ctrl_new_std(&imx290->ctrls, &imx290_ctrl_ops,
1063*4882a593Smuzhiyun 					       V4L2_CID_PIXEL_RATE,
1064*4882a593Smuzhiyun 					       1, INT_MAX, 1,
1065*4882a593Smuzhiyun 					       imx290_calc_pixel_rate(imx290));
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	v4l2_ctrl_new_std_menu_items(&imx290->ctrls, &imx290_ctrl_ops,
1068*4882a593Smuzhiyun 				     V4L2_CID_TEST_PATTERN,
1069*4882a593Smuzhiyun 				     ARRAY_SIZE(imx290_test_pattern_menu) - 1,
1070*4882a593Smuzhiyun 				     0, 0, imx290_test_pattern_menu);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	imx290->sd.ctrl_handler = &imx290->ctrls;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	if (imx290->ctrls.error) {
1075*4882a593Smuzhiyun 		dev_err(dev, "Control initialization error %d\n",
1076*4882a593Smuzhiyun 			imx290->ctrls.error);
1077*4882a593Smuzhiyun 		ret = imx290->ctrls.error;
1078*4882a593Smuzhiyun 		goto free_ctrl;
1079*4882a593Smuzhiyun 	}
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(&imx290->sd, client, &imx290_subdev_ops);
1082*4882a593Smuzhiyun 	imx290->sd.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
1083*4882a593Smuzhiyun 	imx290->sd.dev = &client->dev;
1084*4882a593Smuzhiyun 	imx290->sd.entity.ops = &imx290_subdev_entity_ops;
1085*4882a593Smuzhiyun 	imx290->sd.entity.function = MEDIA_ENT_F_CAM_SENSOR;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	imx290->pad.flags = MEDIA_PAD_FL_SOURCE;
1088*4882a593Smuzhiyun 	ret = media_entity_pads_init(&imx290->sd.entity, 1, &imx290->pad);
1089*4882a593Smuzhiyun 	if (ret < 0) {
1090*4882a593Smuzhiyun 		dev_err(dev, "Could not register media entity\n");
1091*4882a593Smuzhiyun 		goto free_ctrl;
1092*4882a593Smuzhiyun 	}
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev(&imx290->sd);
1095*4882a593Smuzhiyun 	if (ret < 0) {
1096*4882a593Smuzhiyun 		dev_err(dev, "Could not register v4l2 device\n");
1097*4882a593Smuzhiyun 		goto free_entity;
1098*4882a593Smuzhiyun 	}
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	/* Power on the device to match runtime PM state below */
1101*4882a593Smuzhiyun 	ret = imx290_power_on(dev);
1102*4882a593Smuzhiyun 	if (ret < 0) {
1103*4882a593Smuzhiyun 		dev_err(dev, "Could not power on the device\n");
1104*4882a593Smuzhiyun 		goto free_entity;
1105*4882a593Smuzhiyun 	}
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
1108*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1109*4882a593Smuzhiyun 	pm_runtime_idle(dev);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	v4l2_fwnode_endpoint_free(&ep);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	return 0;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun free_entity:
1116*4882a593Smuzhiyun 	media_entity_cleanup(&imx290->sd.entity);
1117*4882a593Smuzhiyun free_ctrl:
1118*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&imx290->ctrls);
1119*4882a593Smuzhiyun 	mutex_destroy(&imx290->lock);
1120*4882a593Smuzhiyun free_err:
1121*4882a593Smuzhiyun 	v4l2_fwnode_endpoint_free(&ep);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	return ret;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun 
imx290_remove(struct i2c_client * client)1126*4882a593Smuzhiyun static int imx290_remove(struct i2c_client *client)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
1129*4882a593Smuzhiyun 	struct imx290 *imx290 = to_imx290(sd);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(sd);
1132*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
1133*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(sd->ctrl_handler);
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	mutex_destroy(&imx290->lock);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	pm_runtime_disable(imx290->dev);
1138*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(imx290->dev))
1139*4882a593Smuzhiyun 		imx290_power_off(imx290->dev);
1140*4882a593Smuzhiyun 	pm_runtime_set_suspended(imx290->dev);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	return 0;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun static const struct of_device_id imx290_of_match[] = {
1146*4882a593Smuzhiyun 	{ .compatible = "sony,imx290" },
1147*4882a593Smuzhiyun 	{ /* sentinel */ }
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, imx290_of_match);
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun static struct i2c_driver imx290_i2c_driver = {
1152*4882a593Smuzhiyun 	.probe_new  = imx290_probe,
1153*4882a593Smuzhiyun 	.remove = imx290_remove,
1154*4882a593Smuzhiyun 	.driver = {
1155*4882a593Smuzhiyun 		.name  = "imx290",
1156*4882a593Smuzhiyun 		.pm = &imx290_pm_ops,
1157*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(imx290_of_match),
1158*4882a593Smuzhiyun 	},
1159*4882a593Smuzhiyun };
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun module_i2c_driver(imx290_i2c_driver);
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun MODULE_DESCRIPTION("Sony IMX290 CMOS Image Sensor Driver");
1164*4882a593Smuzhiyun MODULE_AUTHOR("FRAMOS GmbH");
1165*4882a593Smuzhiyun MODULE_AUTHOR("Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>");
1166*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1167