xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/dw9768.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2020 MediaTek Inc.
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/delay.h>
5*4882a593Smuzhiyun #include <linux/i2c.h>
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/pm_runtime.h>
8*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
9*4882a593Smuzhiyun #include <media/v4l2-async.h>
10*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
11*4882a593Smuzhiyun #include <media/v4l2-device.h>
12*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
13*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define DW9768_NAME				"dw9768"
16*4882a593Smuzhiyun #define DW9768_MAX_FOCUS_POS			(1024 - 1)
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * This sets the minimum granularity for the focus positions.
19*4882a593Smuzhiyun  * A value of 1 gives maximum accuracy for a desired focus position
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun #define DW9768_FOCUS_STEPS			1
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun  * Ring control and Power control register
25*4882a593Smuzhiyun  * Bit[1] RING_EN
26*4882a593Smuzhiyun  * 0: Direct mode
27*4882a593Smuzhiyun  * 1: AAC mode (ringing control mode)
28*4882a593Smuzhiyun  * Bit[0] PD
29*4882a593Smuzhiyun  * 0: Normal operation mode
30*4882a593Smuzhiyun  * 1: Power down mode
31*4882a593Smuzhiyun  * DW9768 requires waiting time of Topr after PD reset takes place.
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun #define DW9768_RING_PD_CONTROL_REG		0x02
34*4882a593Smuzhiyun #define DW9768_PD_MODE_OFF			0x00
35*4882a593Smuzhiyun #define DW9768_PD_MODE_EN			BIT(0)
36*4882a593Smuzhiyun #define DW9768_AAC_MODE_EN			BIT(1)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * DW9768 separates two registers to control the VCM position.
40*4882a593Smuzhiyun  * One for MSB value, another is LSB value.
41*4882a593Smuzhiyun  * DAC_MSB: D[9:8] (ADD: 0x03)
42*4882a593Smuzhiyun  * DAC_LSB: D[7:0] (ADD: 0x04)
43*4882a593Smuzhiyun  * D[9:0] DAC data input: positive output current = D[9:0] / 1023 * 100[mA]
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun #define DW9768_MSB_ADDR				0x03
46*4882a593Smuzhiyun #define DW9768_LSB_ADDR				0x04
47*4882a593Smuzhiyun #define DW9768_STATUS_ADDR			0x05
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  * AAC mode control & prescale register
51*4882a593Smuzhiyun  * Bit[7:5] Namely AC[2:0], decide the VCM mode and operation time.
52*4882a593Smuzhiyun  * 001 AAC2 0.48 x Tvib
53*4882a593Smuzhiyun  * 010 AAC3 0.70 x Tvib
54*4882a593Smuzhiyun  * 011 AAC4 0.75 x Tvib
55*4882a593Smuzhiyun  * 101 AAC8 1.13 x Tvib
56*4882a593Smuzhiyun  * Bit[2:0] Namely PRESC[2:0], set the internal clock dividing rate as follow.
57*4882a593Smuzhiyun  * 000 2
58*4882a593Smuzhiyun  * 001 1
59*4882a593Smuzhiyun  * 010 1/2
60*4882a593Smuzhiyun  * 011 1/4
61*4882a593Smuzhiyun  * 100 8
62*4882a593Smuzhiyun  * 101 4
63*4882a593Smuzhiyun  */
64*4882a593Smuzhiyun #define DW9768_AAC_PRESC_REG			0x06
65*4882a593Smuzhiyun #define DW9768_AAC_MODE_SEL_MASK		GENMASK(7, 5)
66*4882a593Smuzhiyun #define DW9768_CLOCK_PRE_SCALE_SEL_MASK		GENMASK(2, 0)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun  * VCM period of vibration register
70*4882a593Smuzhiyun  * Bit[5:0] Defined as VCM rising periodic time (Tvib) together with PRESC[2:0]
71*4882a593Smuzhiyun  * Tvib = (6.3ms + AACT[5:0] * 0.1ms) * Dividing Rate
72*4882a593Smuzhiyun  * Dividing Rate is the internal clock dividing rate that is defined at
73*4882a593Smuzhiyun  * PRESCALE register (ADD: 0x06)
74*4882a593Smuzhiyun  */
75*4882a593Smuzhiyun #define DW9768_AAC_TIME_REG			0x07
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun  * DW9768 requires waiting time (delay time) of t_OPR after power-up,
79*4882a593Smuzhiyun  * or in the case of PD reset taking place.
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun #define DW9768_T_OPR_US				1000
82*4882a593Smuzhiyun #define DW9768_TVIB_MS_BASE10			(64 - 1)
83*4882a593Smuzhiyun #define DW9768_AAC_MODE_DEFAULT			2
84*4882a593Smuzhiyun #define DW9768_AAC_TIME_DEFAULT			0x20
85*4882a593Smuzhiyun #define DW9768_CLOCK_PRE_SCALE_DEFAULT		1
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun  * This acts as the minimum granularity of lens movement.
89*4882a593Smuzhiyun  * Keep this value power of 2, so the control steps can be
90*4882a593Smuzhiyun  * uniformly adjusted for gradual lens movement, with desired
91*4882a593Smuzhiyun  * number of control steps.
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun #define DW9768_MOVE_STEPS			16
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun static const char * const dw9768_supply_names[] = {
96*4882a593Smuzhiyun 	"vin",	/* Digital I/O power */
97*4882a593Smuzhiyun 	"vdd",	/* Digital core power */
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* dw9768 device structure */
101*4882a593Smuzhiyun struct dw9768 {
102*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[ARRAY_SIZE(dw9768_supply_names)];
103*4882a593Smuzhiyun 	struct v4l2_ctrl_handler ctrls;
104*4882a593Smuzhiyun 	struct v4l2_ctrl *focus;
105*4882a593Smuzhiyun 	struct v4l2_subdev sd;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	u32 aac_mode;
108*4882a593Smuzhiyun 	u32 aac_timing;
109*4882a593Smuzhiyun 	u32 clock_presc;
110*4882a593Smuzhiyun 	u32 move_delay_us;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
sd_to_dw9768(struct v4l2_subdev * subdev)113*4882a593Smuzhiyun static inline struct dw9768 *sd_to_dw9768(struct v4l2_subdev *subdev)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	return container_of(subdev, struct dw9768, sd);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun struct regval_list {
119*4882a593Smuzhiyun 	u8 reg_num;
120*4882a593Smuzhiyun 	u8 value;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun struct dw9768_aac_mode_ot_multi {
124*4882a593Smuzhiyun 	u32 aac_mode_enum;
125*4882a593Smuzhiyun 	u32 ot_multi_base100;
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun struct dw9768_clk_presc_dividing_rate {
129*4882a593Smuzhiyun 	u32 clk_presc_enum;
130*4882a593Smuzhiyun 	u32 dividing_rate_base100;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun static const struct dw9768_aac_mode_ot_multi aac_mode_ot_multi[] = {
134*4882a593Smuzhiyun 	{1,  48},
135*4882a593Smuzhiyun 	{2,  70},
136*4882a593Smuzhiyun 	{3,  75},
137*4882a593Smuzhiyun 	{5, 113},
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static const struct dw9768_clk_presc_dividing_rate presc_dividing_rate[] = {
141*4882a593Smuzhiyun 	{0, 200},
142*4882a593Smuzhiyun 	{1, 100},
143*4882a593Smuzhiyun 	{2,  50},
144*4882a593Smuzhiyun 	{3,  25},
145*4882a593Smuzhiyun 	{4, 800},
146*4882a593Smuzhiyun 	{5, 400},
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
dw9768_find_ot_multi(u32 aac_mode_param)149*4882a593Smuzhiyun static u32 dw9768_find_ot_multi(u32 aac_mode_param)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	u32 cur_ot_multi_base100 = 70;
152*4882a593Smuzhiyun 	unsigned int i;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(aac_mode_ot_multi); i++) {
155*4882a593Smuzhiyun 		if (aac_mode_ot_multi[i].aac_mode_enum == aac_mode_param) {
156*4882a593Smuzhiyun 			cur_ot_multi_base100 =
157*4882a593Smuzhiyun 				aac_mode_ot_multi[i].ot_multi_base100;
158*4882a593Smuzhiyun 		}
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	return cur_ot_multi_base100;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
dw9768_find_dividing_rate(u32 presc_param)164*4882a593Smuzhiyun static u32 dw9768_find_dividing_rate(u32 presc_param)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	u32 cur_clk_dividing_rate_base100 = 100;
167*4882a593Smuzhiyun 	unsigned int i;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(presc_dividing_rate); i++) {
170*4882a593Smuzhiyun 		if (presc_dividing_rate[i].clk_presc_enum == presc_param) {
171*4882a593Smuzhiyun 			cur_clk_dividing_rate_base100 =
172*4882a593Smuzhiyun 				presc_dividing_rate[i].dividing_rate_base100;
173*4882a593Smuzhiyun 		}
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	return cur_clk_dividing_rate_base100;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun  * DW9768_AAC_PRESC_REG & DW9768_AAC_TIME_REG determine VCM operation time.
181*4882a593Smuzhiyun  * For current VCM mode: AAC3, Operation Time would be 0.70 x Tvib.
182*4882a593Smuzhiyun  * Tvib = (6.3ms + AACT[5:0] * 0.1MS) * Dividing Rate.
183*4882a593Smuzhiyun  * Below is calculation of the operation delay for each step.
184*4882a593Smuzhiyun  */
dw9768_cal_move_delay(u32 aac_mode_param,u32 presc_param,u32 aac_timing_param)185*4882a593Smuzhiyun static inline u32 dw9768_cal_move_delay(u32 aac_mode_param, u32 presc_param,
186*4882a593Smuzhiyun 					u32 aac_timing_param)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	u32 Tvib_us;
189*4882a593Smuzhiyun 	u32 ot_multi_base100;
190*4882a593Smuzhiyun 	u32 clk_dividing_rate_base100;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	ot_multi_base100 = dw9768_find_ot_multi(aac_mode_param);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	clk_dividing_rate_base100 = dw9768_find_dividing_rate(presc_param);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	Tvib_us = (DW9768_TVIB_MS_BASE10 + aac_timing_param) *
197*4882a593Smuzhiyun 		  clk_dividing_rate_base100;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	return Tvib_us * ot_multi_base100 / 100;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
dw9768_mod_reg(struct dw9768 * dw9768,u8 reg,u8 mask,u8 val)202*4882a593Smuzhiyun static int dw9768_mod_reg(struct dw9768 *dw9768, u8 reg, u8 mask, u8 val)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&dw9768->sd);
205*4882a593Smuzhiyun 	int ret;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	ret = i2c_smbus_read_byte_data(client, reg);
208*4882a593Smuzhiyun 	if (ret < 0)
209*4882a593Smuzhiyun 		return ret;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	val = ((unsigned char)ret & ~mask) | (val & mask);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	return i2c_smbus_write_byte_data(client, reg, val);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
dw9768_set_dac(struct dw9768 * dw9768,u16 val)216*4882a593Smuzhiyun static int dw9768_set_dac(struct dw9768 *dw9768, u16 val)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&dw9768->sd);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* Write VCM position to registers */
221*4882a593Smuzhiyun 	return i2c_smbus_write_word_swapped(client, DW9768_MSB_ADDR, val);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
dw9768_init(struct dw9768 * dw9768)224*4882a593Smuzhiyun static int dw9768_init(struct dw9768 *dw9768)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&dw9768->sd);
227*4882a593Smuzhiyun 	int ret, val;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* Reset DW9768_RING_PD_CONTROL_REG to default status 0x00 */
230*4882a593Smuzhiyun 	ret = i2c_smbus_write_byte_data(client, DW9768_RING_PD_CONTROL_REG,
231*4882a593Smuzhiyun 					DW9768_PD_MODE_OFF);
232*4882a593Smuzhiyun 	if (ret < 0)
233*4882a593Smuzhiyun 		return ret;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/*
236*4882a593Smuzhiyun 	 * DW9769 requires waiting delay time of t_OPR
237*4882a593Smuzhiyun 	 * after PD reset takes place.
238*4882a593Smuzhiyun 	 */
239*4882a593Smuzhiyun 	usleep_range(DW9768_T_OPR_US, DW9768_T_OPR_US + 100);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* Set DW9768_RING_PD_CONTROL_REG to DW9768_AAC_MODE_EN(0x01) */
242*4882a593Smuzhiyun 	ret = i2c_smbus_write_byte_data(client, DW9768_RING_PD_CONTROL_REG,
243*4882a593Smuzhiyun 					DW9768_AAC_MODE_EN);
244*4882a593Smuzhiyun 	if (ret < 0)
245*4882a593Smuzhiyun 		return ret;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* Set AAC mode */
248*4882a593Smuzhiyun 	ret = dw9768_mod_reg(dw9768, DW9768_AAC_PRESC_REG,
249*4882a593Smuzhiyun 			     DW9768_AAC_MODE_SEL_MASK,
250*4882a593Smuzhiyun 			     dw9768->aac_mode << 5);
251*4882a593Smuzhiyun 	if (ret < 0)
252*4882a593Smuzhiyun 		return ret;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* Set clock presc */
255*4882a593Smuzhiyun 	if (dw9768->clock_presc != DW9768_CLOCK_PRE_SCALE_DEFAULT) {
256*4882a593Smuzhiyun 		ret = dw9768_mod_reg(dw9768, DW9768_AAC_PRESC_REG,
257*4882a593Smuzhiyun 				     DW9768_CLOCK_PRE_SCALE_SEL_MASK,
258*4882a593Smuzhiyun 				     dw9768->clock_presc);
259*4882a593Smuzhiyun 		if (ret < 0)
260*4882a593Smuzhiyun 			return ret;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* Set AAC Timing */
264*4882a593Smuzhiyun 	if (dw9768->aac_timing != DW9768_AAC_TIME_DEFAULT) {
265*4882a593Smuzhiyun 		ret = i2c_smbus_write_byte_data(client, DW9768_AAC_TIME_REG,
266*4882a593Smuzhiyun 						dw9768->aac_timing);
267*4882a593Smuzhiyun 		if (ret < 0)
268*4882a593Smuzhiyun 			return ret;
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	for (val = dw9768->focus->val % DW9768_MOVE_STEPS;
272*4882a593Smuzhiyun 	     val <= dw9768->focus->val;
273*4882a593Smuzhiyun 	     val += DW9768_MOVE_STEPS) {
274*4882a593Smuzhiyun 		ret = dw9768_set_dac(dw9768, val);
275*4882a593Smuzhiyun 		if (ret) {
276*4882a593Smuzhiyun 			dev_err(&client->dev, "I2C failure: %d", ret);
277*4882a593Smuzhiyun 			return ret;
278*4882a593Smuzhiyun 		}
279*4882a593Smuzhiyun 		usleep_range(dw9768->move_delay_us,
280*4882a593Smuzhiyun 			     dw9768->move_delay_us + 1000);
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
dw9768_release(struct dw9768 * dw9768)286*4882a593Smuzhiyun static int dw9768_release(struct dw9768 *dw9768)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(&dw9768->sd);
289*4882a593Smuzhiyun 	int ret, val;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	val = round_down(dw9768->focus->val, DW9768_MOVE_STEPS);
292*4882a593Smuzhiyun 	for ( ; val >= 0; val -= DW9768_MOVE_STEPS) {
293*4882a593Smuzhiyun 		ret = dw9768_set_dac(dw9768, val);
294*4882a593Smuzhiyun 		if (ret) {
295*4882a593Smuzhiyun 			dev_err(&client->dev, "I2C write fail: %d", ret);
296*4882a593Smuzhiyun 			return ret;
297*4882a593Smuzhiyun 		}
298*4882a593Smuzhiyun 		usleep_range(dw9768->move_delay_us,
299*4882a593Smuzhiyun 			     dw9768->move_delay_us + 1000);
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	ret = i2c_smbus_write_byte_data(client, DW9768_RING_PD_CONTROL_REG,
303*4882a593Smuzhiyun 					DW9768_PD_MODE_EN);
304*4882a593Smuzhiyun 	if (ret < 0)
305*4882a593Smuzhiyun 		return ret;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	/*
308*4882a593Smuzhiyun 	 * DW9769 requires waiting delay time of t_OPR
309*4882a593Smuzhiyun 	 * after PD reset takes place.
310*4882a593Smuzhiyun 	 */
311*4882a593Smuzhiyun 	usleep_range(DW9768_T_OPR_US, DW9768_T_OPR_US + 100);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
dw9768_runtime_suspend(struct device * dev)316*4882a593Smuzhiyun static int dw9768_runtime_suspend(struct device *dev)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
319*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
320*4882a593Smuzhiyun 	struct dw9768 *dw9768 = sd_to_dw9768(sd);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	dw9768_release(dw9768);
323*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(dw9768_supply_names),
324*4882a593Smuzhiyun 			       dw9768->supplies);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
dw9768_runtime_resume(struct device * dev)329*4882a593Smuzhiyun static int dw9768_runtime_resume(struct device *dev)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
332*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
333*4882a593Smuzhiyun 	struct dw9768 *dw9768 = sd_to_dw9768(sd);
334*4882a593Smuzhiyun 	int ret;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(dw9768_supply_names),
337*4882a593Smuzhiyun 				    dw9768->supplies);
338*4882a593Smuzhiyun 	if (ret < 0) {
339*4882a593Smuzhiyun 		dev_err(dev, "failed to enable regulators\n");
340*4882a593Smuzhiyun 		return ret;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/*
344*4882a593Smuzhiyun 	 * The datasheet refers to t_OPR that needs to be waited before sending
345*4882a593Smuzhiyun 	 * I2C commands after power-up.
346*4882a593Smuzhiyun 	 */
347*4882a593Smuzhiyun 	usleep_range(DW9768_T_OPR_US, DW9768_T_OPR_US + 100);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	ret = dw9768_init(dw9768);
350*4882a593Smuzhiyun 	if (ret < 0)
351*4882a593Smuzhiyun 		goto disable_regulator;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	return 0;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun disable_regulator:
356*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(dw9768_supply_names),
357*4882a593Smuzhiyun 			       dw9768->supplies);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return ret;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
dw9768_set_ctrl(struct v4l2_ctrl * ctrl)362*4882a593Smuzhiyun static int dw9768_set_ctrl(struct v4l2_ctrl *ctrl)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct dw9768 *dw9768 = container_of(ctrl->handler,
365*4882a593Smuzhiyun 					     struct dw9768, ctrls);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	if (ctrl->id == V4L2_CID_FOCUS_ABSOLUTE)
368*4882a593Smuzhiyun 		return dw9768_set_dac(dw9768, ctrl->val);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun static const struct v4l2_ctrl_ops dw9768_ctrl_ops = {
374*4882a593Smuzhiyun 	.s_ctrl = dw9768_set_ctrl,
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun 
dw9768_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)377*4882a593Smuzhiyun static int dw9768_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	int ret;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(sd->dev);
382*4882a593Smuzhiyun 	if (ret < 0) {
383*4882a593Smuzhiyun 		pm_runtime_put_noidle(sd->dev);
384*4882a593Smuzhiyun 		return ret;
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	return 0;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
dw9768_close(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)390*4882a593Smuzhiyun static int dw9768_close(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	pm_runtime_put(sd->dev);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops dw9768_int_ops = {
398*4882a593Smuzhiyun 	.open = dw9768_open,
399*4882a593Smuzhiyun 	.close = dw9768_close,
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun static const struct v4l2_subdev_ops dw9768_ops = { };
403*4882a593Smuzhiyun 
dw9768_init_controls(struct dw9768 * dw9768)404*4882a593Smuzhiyun static int dw9768_init_controls(struct dw9768 *dw9768)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	struct v4l2_ctrl_handler *hdl = &dw9768->ctrls;
407*4882a593Smuzhiyun 	const struct v4l2_ctrl_ops *ops = &dw9768_ctrl_ops;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	v4l2_ctrl_handler_init(hdl, 1);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	dw9768->focus = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_FOCUS_ABSOLUTE, 0,
412*4882a593Smuzhiyun 					  DW9768_MAX_FOCUS_POS,
413*4882a593Smuzhiyun 					  DW9768_FOCUS_STEPS, 0);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (hdl->error)
416*4882a593Smuzhiyun 		return hdl->error;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	dw9768->sd.ctrl_handler = hdl;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	return 0;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
dw9768_probe(struct i2c_client * client)423*4882a593Smuzhiyun static int dw9768_probe(struct i2c_client *client)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	struct device *dev = &client->dev;
426*4882a593Smuzhiyun 	struct dw9768 *dw9768;
427*4882a593Smuzhiyun 	unsigned int i;
428*4882a593Smuzhiyun 	int ret;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	dw9768 = devm_kzalloc(dev, sizeof(*dw9768), GFP_KERNEL);
431*4882a593Smuzhiyun 	if (!dw9768)
432*4882a593Smuzhiyun 		return -ENOMEM;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	/* Initialize subdev */
435*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(&dw9768->sd, client, &dw9768_ops);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	dw9768->aac_mode = DW9768_AAC_MODE_DEFAULT;
438*4882a593Smuzhiyun 	dw9768->aac_timing = DW9768_AAC_TIME_DEFAULT;
439*4882a593Smuzhiyun 	dw9768->clock_presc = DW9768_CLOCK_PRE_SCALE_DEFAULT;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/* Optional indication of AAC mode select */
442*4882a593Smuzhiyun 	fwnode_property_read_u32(dev_fwnode(dev), "dongwoon,aac-mode",
443*4882a593Smuzhiyun 				 &dw9768->aac_mode);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* Optional indication of clock pre-scale select */
446*4882a593Smuzhiyun 	fwnode_property_read_u32(dev_fwnode(dev), "dongwoon,clock-presc",
447*4882a593Smuzhiyun 				 &dw9768->clock_presc);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	/* Optional indication of AAC Timing */
450*4882a593Smuzhiyun 	fwnode_property_read_u32(dev_fwnode(dev), "dongwoon,aac-timing",
451*4882a593Smuzhiyun 				 &dw9768->aac_timing);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	dw9768->move_delay_us = dw9768_cal_move_delay(dw9768->aac_mode,
454*4882a593Smuzhiyun 						      dw9768->clock_presc,
455*4882a593Smuzhiyun 						      dw9768->aac_timing);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(dw9768_supply_names); i++)
458*4882a593Smuzhiyun 		dw9768->supplies[i].supply = dw9768_supply_names[i];
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(dw9768_supply_names),
461*4882a593Smuzhiyun 				      dw9768->supplies);
462*4882a593Smuzhiyun 	if (ret) {
463*4882a593Smuzhiyun 		dev_err(dev, "failed to get regulators\n");
464*4882a593Smuzhiyun 		return ret;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	/* Initialize controls */
468*4882a593Smuzhiyun 	ret = dw9768_init_controls(dw9768);
469*4882a593Smuzhiyun 	if (ret)
470*4882a593Smuzhiyun 		goto err_free_handler;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* Initialize subdev */
473*4882a593Smuzhiyun 	dw9768->sd.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
474*4882a593Smuzhiyun 	dw9768->sd.internal_ops = &dw9768_int_ops;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	ret = media_entity_pads_init(&dw9768->sd.entity, 0, NULL);
477*4882a593Smuzhiyun 	if (ret < 0)
478*4882a593Smuzhiyun 		goto err_free_handler;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	dw9768->sd.entity.function = MEDIA_ENT_F_LENS;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	pm_runtime_enable(dev);
483*4882a593Smuzhiyun 	if (!pm_runtime_enabled(dev)) {
484*4882a593Smuzhiyun 		ret = dw9768_runtime_resume(dev);
485*4882a593Smuzhiyun 		if (ret < 0) {
486*4882a593Smuzhiyun 			dev_err(dev, "failed to power on: %d\n", ret);
487*4882a593Smuzhiyun 			goto err_clean_entity;
488*4882a593Smuzhiyun 		}
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev(&dw9768->sd);
492*4882a593Smuzhiyun 	if (ret < 0) {
493*4882a593Smuzhiyun 		dev_err(dev, "failed to register V4L2 subdev: %d", ret);
494*4882a593Smuzhiyun 		goto err_power_off;
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	return 0;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun err_power_off:
500*4882a593Smuzhiyun 	if (pm_runtime_enabled(dev))
501*4882a593Smuzhiyun 		pm_runtime_disable(dev);
502*4882a593Smuzhiyun 	else
503*4882a593Smuzhiyun 		dw9768_runtime_suspend(dev);
504*4882a593Smuzhiyun err_clean_entity:
505*4882a593Smuzhiyun 	media_entity_cleanup(&dw9768->sd.entity);
506*4882a593Smuzhiyun err_free_handler:
507*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&dw9768->ctrls);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	return ret;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
dw9768_remove(struct i2c_client * client)512*4882a593Smuzhiyun static int dw9768_remove(struct i2c_client *client)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
515*4882a593Smuzhiyun 	struct dw9768 *dw9768 = sd_to_dw9768(sd);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(&dw9768->sd);
518*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&dw9768->ctrls);
519*4882a593Smuzhiyun 	media_entity_cleanup(&dw9768->sd.entity);
520*4882a593Smuzhiyun 	pm_runtime_disable(&client->dev);
521*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&client->dev))
522*4882a593Smuzhiyun 		dw9768_runtime_suspend(&client->dev);
523*4882a593Smuzhiyun 	pm_runtime_set_suspended(&client->dev);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	return 0;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun static const struct of_device_id dw9768_of_table[] = {
529*4882a593Smuzhiyun 	{ .compatible = "dongwoon,dw9768" },
530*4882a593Smuzhiyun 	{ .compatible = "giantec,gt9769" },
531*4882a593Smuzhiyun 	{}
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dw9768_of_table);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static const struct dev_pm_ops dw9768_pm_ops = {
536*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
537*4882a593Smuzhiyun 				pm_runtime_force_resume)
538*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(dw9768_runtime_suspend, dw9768_runtime_resume, NULL)
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun static struct i2c_driver dw9768_i2c_driver = {
542*4882a593Smuzhiyun 	.driver = {
543*4882a593Smuzhiyun 		.name = DW9768_NAME,
544*4882a593Smuzhiyun 		.pm = &dw9768_pm_ops,
545*4882a593Smuzhiyun 		.of_match_table = dw9768_of_table,
546*4882a593Smuzhiyun 	},
547*4882a593Smuzhiyun 	.probe_new  = dw9768_probe,
548*4882a593Smuzhiyun 	.remove = dw9768_remove,
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun module_i2c_driver(dw9768_i2c_driver);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun MODULE_AUTHOR("Dongchun Zhu <dongchun.zhu@mediatek.com>");
553*4882a593Smuzhiyun MODULE_DESCRIPTION("DW9768 VCM driver");
554*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
555