1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ar0230 driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Fuzhou Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun * V0.0X01.0X01 add enum_frame_interval function.
7*4882a593Smuzhiyun * V0.0X01.0X02 add quick stream on/off
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/sysfs.h>
20*4882a593Smuzhiyun #include <linux/version.h>
21*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
22*4882a593Smuzhiyun #include <media/media-entity.h>
23*4882a593Smuzhiyun #include <media/v4l2-async.h>
24*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
25*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define DRIVER_VERSION KERNEL_VERSION(0, 0x01, 0x02)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
30*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN V4L2_CID_GAIN
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* 74.25Mhz */
34*4882a593Smuzhiyun #define AR0230_PIXEL_RATE (74250000)
35*4882a593Smuzhiyun #define AR0230_XVCLK_FREQ 24000000
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define CHIP_ID 0x3020
38*4882a593Smuzhiyun #define AR0230_REG_CHIP_ID 0x31fc
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define AR0230_REG_CTRL_MODE 0x301A
41*4882a593Smuzhiyun #define AR0230_MODE_SW_STANDBY 0x10D8
42*4882a593Smuzhiyun #define AR0230_MODE_STREAMING 0x10DC
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define AR0230_REG_EXPOSURE 0x3012
45*4882a593Smuzhiyun #define AR0230_EXPOSURE_MIN 0
46*4882a593Smuzhiyun #define AR0230_EXPOSURE_STEP 1
47*4882a593Smuzhiyun #define AR0230_VTS_MAX 0x044A
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define AR0230_REG_ANALOG_GAIN 0x3060
50*4882a593Smuzhiyun #define ANALOG_GAIN_MIN 0x0
51*4882a593Smuzhiyun #define ANALOG_GAIN_MAX 0xFB7
52*4882a593Smuzhiyun #define ANALOG_GAIN_STEP 1
53*4882a593Smuzhiyun #define ANALOG_GAIN_DEFAULT 0xC0
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define AR0230_REG_VTS 0x300a
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define AR0230_REG_ORIENTATION 0x3040
58*4882a593Smuzhiyun #define AR0230_ORIENTATION_H bit(14)
59*4882a593Smuzhiyun #define AR0230_ORIENTATION_V bit(15)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define REG_NULL 0xFFFF
62*4882a593Smuzhiyun #define REG_DELAY 0xFFFE
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define AR0230_REG_VALUE_08BIT 1
65*4882a593Smuzhiyun #define AR0230_REG_VALUE_16BIT 2
66*4882a593Smuzhiyun #define AR0230_REG_VALUE_24BIT 3
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define USE_HDR_MODE
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* h_offs 35 v_offs 14 */
71*4882a593Smuzhiyun #define PIX_FORMAT MEDIA_BUS_FMT_SGRBG12_1X12
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define AR0230_NAME "ar0230"
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun struct cam_regulator {
76*4882a593Smuzhiyun char name[32];
77*4882a593Smuzhiyun int val;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static const struct cam_regulator ar0230_regulator[] = {
81*4882a593Smuzhiyun {"avdd", 2800000}, /* Analog power */
82*4882a593Smuzhiyun {"dovdd", 1800000}, /* Digital I/O power */
83*4882a593Smuzhiyun {"dvdd", 1800000}, /* Digital core power */
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define AR0230_NUM_SUPPLIES ARRAY_SIZE(ar0230_regulator)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun struct regval {
89*4882a593Smuzhiyun u16 addr;
90*4882a593Smuzhiyun u16 val;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun struct ar0230_mode {
94*4882a593Smuzhiyun u32 width;
95*4882a593Smuzhiyun u32 height;
96*4882a593Smuzhiyun struct v4l2_fract max_fps;
97*4882a593Smuzhiyun u32 hts_def;
98*4882a593Smuzhiyun u32 vts_def;
99*4882a593Smuzhiyun u32 exp_def;
100*4882a593Smuzhiyun const struct regval *reg_list;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct ar0230 {
104*4882a593Smuzhiyun struct i2c_client *client;
105*4882a593Smuzhiyun struct clk *xvclk;
106*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
107*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
108*4882a593Smuzhiyun struct regulator_bulk_data supplies[AR0230_NUM_SUPPLIES];
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun struct v4l2_subdev subdev;
111*4882a593Smuzhiyun struct media_pad pad;
112*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
113*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
114*4882a593Smuzhiyun struct v4l2_ctrl *anal_gain;
115*4882a593Smuzhiyun struct v4l2_ctrl *digi_gain;
116*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
117*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
118*4882a593Smuzhiyun struct v4l2_ctrl *test_pattern;
119*4882a593Smuzhiyun struct mutex mutex;
120*4882a593Smuzhiyun bool streaming;
121*4882a593Smuzhiyun bool power_on;
122*4882a593Smuzhiyun const struct ar0230_mode *cur_mode;
123*4882a593Smuzhiyun u32 module_index;
124*4882a593Smuzhiyun const char *module_facing;
125*4882a593Smuzhiyun const char *module_name;
126*4882a593Smuzhiyun const char *len_name;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define to_ar0230(sd) container_of(sd, struct ar0230, subdev)
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun * Xclk 24Mhz
133*4882a593Smuzhiyun * Pclk 74.25Mhz
134*4882a593Smuzhiyun * linelength 0x469
135*4882a593Smuzhiyun * framelength 0x44a
136*4882a593Smuzhiyun * grabwindow_width 1920
137*4882a593Smuzhiyun * grabwindow_height 1080
138*4882a593Smuzhiyun * max_framerate 30fps
139*4882a593Smuzhiyun * dvp bt601 12bit
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun static const struct regval ar0230_regs[] = {
142*4882a593Smuzhiyun #ifdef USE_HDR_MODE
143*4882a593Smuzhiyun {0x301A, 0x0001},
144*4882a593Smuzhiyun {REG_DELAY, 20000},
145*4882a593Smuzhiyun {0x301A, 0x10D8},
146*4882a593Smuzhiyun {REG_DELAY, 20000},
147*4882a593Smuzhiyun {0x3088, 0x8000},
148*4882a593Smuzhiyun {0x3086, 0x4558},
149*4882a593Smuzhiyun {0x3086, 0x729B},
150*4882a593Smuzhiyun {0x3086, 0x4A31},
151*4882a593Smuzhiyun {0x3086, 0x4342},
152*4882a593Smuzhiyun {0x3086, 0x8E03},
153*4882a593Smuzhiyun {0x3086, 0x2A14},
154*4882a593Smuzhiyun {0x3086, 0x4578},
155*4882a593Smuzhiyun {0x3086, 0x7B3D},
156*4882a593Smuzhiyun {0x3086, 0xFF3D},
157*4882a593Smuzhiyun {0x3086, 0xFF3D},
158*4882a593Smuzhiyun {0x3086, 0xEA2A},
159*4882a593Smuzhiyun {0x3086, 0x043D},
160*4882a593Smuzhiyun {0x3086, 0x102A},
161*4882a593Smuzhiyun {0x3086, 0x052A},
162*4882a593Smuzhiyun {0x3086, 0x1535},
163*4882a593Smuzhiyun {0x3086, 0x2A05},
164*4882a593Smuzhiyun {0x3086, 0x3D10},
165*4882a593Smuzhiyun {0x3086, 0x4558},
166*4882a593Smuzhiyun {0x3086, 0x2A04},
167*4882a593Smuzhiyun {0x3086, 0x2A14},
168*4882a593Smuzhiyun {0x3086, 0x3DFF},
169*4882a593Smuzhiyun {0x3086, 0x3DFF},
170*4882a593Smuzhiyun {0x3086, 0x3DEA},
171*4882a593Smuzhiyun {0x3086, 0x2A04},
172*4882a593Smuzhiyun {0x3086, 0x622A},
173*4882a593Smuzhiyun {0x3086, 0x288E},
174*4882a593Smuzhiyun {0x3086, 0x0036},
175*4882a593Smuzhiyun {0x3086, 0x2A08},
176*4882a593Smuzhiyun {0x3086, 0x3D64},
177*4882a593Smuzhiyun {0x3086, 0x7A3D},
178*4882a593Smuzhiyun {0x3086, 0x0444},
179*4882a593Smuzhiyun {0x3086, 0x2C4B},
180*4882a593Smuzhiyun {0x3086, 0x8F00},
181*4882a593Smuzhiyun {0x3086, 0x430C},
182*4882a593Smuzhiyun {0x3086, 0x2D63},
183*4882a593Smuzhiyun {0x3086, 0x4316},
184*4882a593Smuzhiyun {0x3086, 0x8E03},
185*4882a593Smuzhiyun {0x3086, 0x2AFC},
186*4882a593Smuzhiyun {0x3086, 0x5C1D},
187*4882a593Smuzhiyun {0x3086, 0x5754},
188*4882a593Smuzhiyun {0x3086, 0x495F},
189*4882a593Smuzhiyun {0x3086, 0x5305},
190*4882a593Smuzhiyun {0x3086, 0x5307},
191*4882a593Smuzhiyun {0x3086, 0x4D2B},
192*4882a593Smuzhiyun {0x3086, 0xF810},
193*4882a593Smuzhiyun {0x3086, 0x164C},
194*4882a593Smuzhiyun {0x3086, 0x0855},
195*4882a593Smuzhiyun {0x3086, 0x562B},
196*4882a593Smuzhiyun {0x3086, 0xB82B},
197*4882a593Smuzhiyun {0x3086, 0x984E},
198*4882a593Smuzhiyun {0x3086, 0x1129},
199*4882a593Smuzhiyun {0x3086, 0x0429},
200*4882a593Smuzhiyun {0x3086, 0x8429},
201*4882a593Smuzhiyun {0x3086, 0x9460},
202*4882a593Smuzhiyun {0x3086, 0x5C19},
203*4882a593Smuzhiyun {0x3086, 0x5C1B},
204*4882a593Smuzhiyun {0x3086, 0x4548},
205*4882a593Smuzhiyun {0x3086, 0x4508},
206*4882a593Smuzhiyun {0x3086, 0x4588},
207*4882a593Smuzhiyun {0x3086, 0x29B6},
208*4882a593Smuzhiyun {0x3086, 0x8E01},
209*4882a593Smuzhiyun {0x3086, 0x2AF8},
210*4882a593Smuzhiyun {0x3086, 0x3E02},
211*4882a593Smuzhiyun {0x3086, 0x2AFA},
212*4882a593Smuzhiyun {0x3086, 0x3F09},
213*4882a593Smuzhiyun {0x3086, 0x5C1B},
214*4882a593Smuzhiyun {0x3086, 0x29B2},
215*4882a593Smuzhiyun {0x3086, 0x3F0C},
216*4882a593Smuzhiyun {0x3086, 0x3E02},
217*4882a593Smuzhiyun {0x3086, 0x3E13},
218*4882a593Smuzhiyun {0x3086, 0x5C13},
219*4882a593Smuzhiyun {0x3086, 0x3F11},
220*4882a593Smuzhiyun {0x3086, 0x3E0B},
221*4882a593Smuzhiyun {0x3086, 0x5F2B},
222*4882a593Smuzhiyun {0x3086, 0x902A},
223*4882a593Smuzhiyun {0x3086, 0xF22B},
224*4882a593Smuzhiyun {0x3086, 0x803E},
225*4882a593Smuzhiyun {0x3086, 0x043F},
226*4882a593Smuzhiyun {0x3086, 0x0660},
227*4882a593Smuzhiyun {0x3086, 0x29A2},
228*4882a593Smuzhiyun {0x3086, 0x29A3},
229*4882a593Smuzhiyun {0x3086, 0x5F4D},
230*4882a593Smuzhiyun {0x3086, 0x192A},
231*4882a593Smuzhiyun {0x3086, 0xFA29},
232*4882a593Smuzhiyun {0x3086, 0x8345},
233*4882a593Smuzhiyun {0x3086, 0xA83E},
234*4882a593Smuzhiyun {0x3086, 0x072A},
235*4882a593Smuzhiyun {0x3086, 0xFB3E},
236*4882a593Smuzhiyun {0x3086, 0x2945},
237*4882a593Smuzhiyun {0x3086, 0x8821},
238*4882a593Smuzhiyun {0x3086, 0x3E08},
239*4882a593Smuzhiyun {0x3086, 0x2AFA},
240*4882a593Smuzhiyun {0x3086, 0x5D29},
241*4882a593Smuzhiyun {0x3086, 0x9288},
242*4882a593Smuzhiyun {0x3086, 0x102B},
243*4882a593Smuzhiyun {0x3086, 0x048B},
244*4882a593Smuzhiyun {0x3086, 0x1685},
245*4882a593Smuzhiyun {0x3086, 0x8D48},
246*4882a593Smuzhiyun {0x3086, 0x4D4E},
247*4882a593Smuzhiyun {0x3086, 0x2B80},
248*4882a593Smuzhiyun {0x3086, 0x4C0B},
249*4882a593Smuzhiyun {0x3086, 0x603F},
250*4882a593Smuzhiyun {0x3086, 0x282A},
251*4882a593Smuzhiyun {0x3086, 0xF23F},
252*4882a593Smuzhiyun {0x3086, 0x0F29},
253*4882a593Smuzhiyun {0x3086, 0x8229},
254*4882a593Smuzhiyun {0x3086, 0x8329},
255*4882a593Smuzhiyun {0x3086, 0x435C},
256*4882a593Smuzhiyun {0x3086, 0x155F},
257*4882a593Smuzhiyun {0x3086, 0x4D19},
258*4882a593Smuzhiyun {0x3086, 0x2AFA},
259*4882a593Smuzhiyun {0x3086, 0x4558},
260*4882a593Smuzhiyun {0x3086, 0x8E00},
261*4882a593Smuzhiyun {0x3086, 0x2A98},
262*4882a593Smuzhiyun {0x3086, 0x3F06},
263*4882a593Smuzhiyun {0x3086, 0x1244},
264*4882a593Smuzhiyun {0x3086, 0x4A04},
265*4882a593Smuzhiyun {0x3086, 0x4316},
266*4882a593Smuzhiyun {0x3086, 0x0543},
267*4882a593Smuzhiyun {0x3086, 0x1658},
268*4882a593Smuzhiyun {0x3086, 0x4316},
269*4882a593Smuzhiyun {0x3086, 0x5A43},
270*4882a593Smuzhiyun {0x3086, 0x1606},
271*4882a593Smuzhiyun {0x3086, 0x4316},
272*4882a593Smuzhiyun {0x3086, 0x0743},
273*4882a593Smuzhiyun {0x3086, 0x168E},
274*4882a593Smuzhiyun {0x3086, 0x032A},
275*4882a593Smuzhiyun {0x3086, 0x9C45},
276*4882a593Smuzhiyun {0x3086, 0x787B},
277*4882a593Smuzhiyun {0x3086, 0x3F07},
278*4882a593Smuzhiyun {0x3086, 0x2A9D},
279*4882a593Smuzhiyun {0x3086, 0x3E2E},
280*4882a593Smuzhiyun {0x3086, 0x4558},
281*4882a593Smuzhiyun {0x3086, 0x253E},
282*4882a593Smuzhiyun {0x3086, 0x068E},
283*4882a593Smuzhiyun {0x3086, 0x012A},
284*4882a593Smuzhiyun {0x3086, 0x988E},
285*4882a593Smuzhiyun {0x3086, 0x0012},
286*4882a593Smuzhiyun {0x3086, 0x444B},
287*4882a593Smuzhiyun {0x3086, 0x0343},
288*4882a593Smuzhiyun {0x3086, 0x2D46},
289*4882a593Smuzhiyun {0x3086, 0x4316},
290*4882a593Smuzhiyun {0x3086, 0xA343},
291*4882a593Smuzhiyun {0x3086, 0x165D},
292*4882a593Smuzhiyun {0x3086, 0x0D29},
293*4882a593Smuzhiyun {0x3086, 0x4488},
294*4882a593Smuzhiyun {0x3086, 0x102B},
295*4882a593Smuzhiyun {0x3086, 0x0453},
296*4882a593Smuzhiyun {0x3086, 0x0D8B},
297*4882a593Smuzhiyun {0x3086, 0x1685},
298*4882a593Smuzhiyun {0x3086, 0x448E},
299*4882a593Smuzhiyun {0x3086, 0x032A},
300*4882a593Smuzhiyun {0x3086, 0xFC5C},
301*4882a593Smuzhiyun {0x3086, 0x1D8D},
302*4882a593Smuzhiyun {0x3086, 0x6057},
303*4882a593Smuzhiyun {0x3086, 0x5449},
304*4882a593Smuzhiyun {0x3086, 0x5F53},
305*4882a593Smuzhiyun {0x3086, 0x0553},
306*4882a593Smuzhiyun {0x3086, 0x074D},
307*4882a593Smuzhiyun {0x3086, 0x2BF8},
308*4882a593Smuzhiyun {0x3086, 0x1016},
309*4882a593Smuzhiyun {0x3086, 0x4C08},
310*4882a593Smuzhiyun {0x3086, 0x5556},
311*4882a593Smuzhiyun {0x3086, 0x2BB8},
312*4882a593Smuzhiyun {0x3086, 0x2B98},
313*4882a593Smuzhiyun {0x3086, 0x4E11},
314*4882a593Smuzhiyun {0x3086, 0x2904},
315*4882a593Smuzhiyun {0x3086, 0x2984},
316*4882a593Smuzhiyun {0x3086, 0x2994},
317*4882a593Smuzhiyun {0x3086, 0x605C},
318*4882a593Smuzhiyun {0x3086, 0x195C},
319*4882a593Smuzhiyun {0x3086, 0x1B45},
320*4882a593Smuzhiyun {0x3086, 0x4845},
321*4882a593Smuzhiyun {0x3086, 0x0845},
322*4882a593Smuzhiyun {0x3086, 0x8829},
323*4882a593Smuzhiyun {0x3086, 0xB68E},
324*4882a593Smuzhiyun {0x3086, 0x012A},
325*4882a593Smuzhiyun {0x3086, 0xF83E},
326*4882a593Smuzhiyun {0x3086, 0x022A},
327*4882a593Smuzhiyun {0x3086, 0xFA3F},
328*4882a593Smuzhiyun {0x3086, 0x095C},
329*4882a593Smuzhiyun {0x3086, 0x1B29},
330*4882a593Smuzhiyun {0x3086, 0xB23F},
331*4882a593Smuzhiyun {0x3086, 0x0C3E},
332*4882a593Smuzhiyun {0x3086, 0x023E},
333*4882a593Smuzhiyun {0x3086, 0x135C},
334*4882a593Smuzhiyun {0x3086, 0x133F},
335*4882a593Smuzhiyun {0x3086, 0x113E},
336*4882a593Smuzhiyun {0x3086, 0x0B5F},
337*4882a593Smuzhiyun {0x3086, 0x2B90},
338*4882a593Smuzhiyun {0x3086, 0x2AF2},
339*4882a593Smuzhiyun {0x3086, 0x2B80},
340*4882a593Smuzhiyun {0x3086, 0x3E04},
341*4882a593Smuzhiyun {0x3086, 0x3F06},
342*4882a593Smuzhiyun {0x3086, 0x6029},
343*4882a593Smuzhiyun {0x3086, 0xA229},
344*4882a593Smuzhiyun {0x3086, 0xA35F},
345*4882a593Smuzhiyun {0x3086, 0x4D1C},
346*4882a593Smuzhiyun {0x3086, 0x2AFA},
347*4882a593Smuzhiyun {0x3086, 0x2983},
348*4882a593Smuzhiyun {0x3086, 0x45A8},
349*4882a593Smuzhiyun {0x3086, 0x3E07},
350*4882a593Smuzhiyun {0x3086, 0x2AFB},
351*4882a593Smuzhiyun {0x3086, 0x3E29},
352*4882a593Smuzhiyun {0x3086, 0x4588},
353*4882a593Smuzhiyun {0x3086, 0x243E},
354*4882a593Smuzhiyun {0x3086, 0x082A},
355*4882a593Smuzhiyun {0x3086, 0xFA5D},
356*4882a593Smuzhiyun {0x3086, 0x2992},
357*4882a593Smuzhiyun {0x3086, 0x8810},
358*4882a593Smuzhiyun {0x3086, 0x2B04},
359*4882a593Smuzhiyun {0x3086, 0x8B16},
360*4882a593Smuzhiyun {0x3086, 0x868D},
361*4882a593Smuzhiyun {0x3086, 0x484D},
362*4882a593Smuzhiyun {0x3086, 0x4E2B},
363*4882a593Smuzhiyun {0x3086, 0x804C},
364*4882a593Smuzhiyun {0x3086, 0x0B60},
365*4882a593Smuzhiyun {0x3086, 0x3F28},
366*4882a593Smuzhiyun {0x3086, 0x2AF2},
367*4882a593Smuzhiyun {0x3086, 0x3F0F},
368*4882a593Smuzhiyun {0x3086, 0x2982},
369*4882a593Smuzhiyun {0x3086, 0x2983},
370*4882a593Smuzhiyun {0x3086, 0x2943},
371*4882a593Smuzhiyun {0x3086, 0x5C15},
372*4882a593Smuzhiyun {0x3086, 0x5F4D},
373*4882a593Smuzhiyun {0x3086, 0x1C2A},
374*4882a593Smuzhiyun {0x3086, 0xFA45},
375*4882a593Smuzhiyun {0x3086, 0x588E},
376*4882a593Smuzhiyun {0x3086, 0x002A},
377*4882a593Smuzhiyun {0x3086, 0x983F},
378*4882a593Smuzhiyun {0x3086, 0x064A},
379*4882a593Smuzhiyun {0x3086, 0x739D},
380*4882a593Smuzhiyun {0x3086, 0x0A43},
381*4882a593Smuzhiyun {0x3086, 0x160B},
382*4882a593Smuzhiyun {0x3086, 0x4316},
383*4882a593Smuzhiyun {0x3086, 0x8E03},
384*4882a593Smuzhiyun {0x3086, 0x2A9C},
385*4882a593Smuzhiyun {0x3086, 0x4578},
386*4882a593Smuzhiyun {0x3086, 0x3F07},
387*4882a593Smuzhiyun {0x3086, 0x2A9D},
388*4882a593Smuzhiyun {0x3086, 0x3E12},
389*4882a593Smuzhiyun {0x3086, 0x4558},
390*4882a593Smuzhiyun {0x3086, 0x3F04},
391*4882a593Smuzhiyun {0x3086, 0x8E01},
392*4882a593Smuzhiyun {0x3086, 0x2A98},
393*4882a593Smuzhiyun {0x3086, 0x8E00},
394*4882a593Smuzhiyun {0x3086, 0x9176},
395*4882a593Smuzhiyun {0x3086, 0x9C77},
396*4882a593Smuzhiyun {0x3086, 0x9C46},
397*4882a593Smuzhiyun {0x3086, 0x4416},
398*4882a593Smuzhiyun {0x3086, 0x1690},
399*4882a593Smuzhiyun {0x3086, 0x7A12},
400*4882a593Smuzhiyun {0x3086, 0x444B},
401*4882a593Smuzhiyun {0x3086, 0x4A00},
402*4882a593Smuzhiyun {0x3086, 0x4316},
403*4882a593Smuzhiyun {0x3086, 0x6343},
404*4882a593Smuzhiyun {0x3086, 0x1608},
405*4882a593Smuzhiyun {0x3086, 0x4316},
406*4882a593Smuzhiyun {0x3086, 0x5043},
407*4882a593Smuzhiyun {0x3086, 0x1665},
408*4882a593Smuzhiyun {0x3086, 0x4316},
409*4882a593Smuzhiyun {0x3086, 0x6643},
410*4882a593Smuzhiyun {0x3086, 0x168E},
411*4882a593Smuzhiyun {0x3086, 0x032A},
412*4882a593Smuzhiyun {0x3086, 0x9C45},
413*4882a593Smuzhiyun {0x3086, 0x783F},
414*4882a593Smuzhiyun {0x3086, 0x072A},
415*4882a593Smuzhiyun {0x3086, 0x9D5D},
416*4882a593Smuzhiyun {0x3086, 0x0C29},
417*4882a593Smuzhiyun {0x3086, 0x4488},
418*4882a593Smuzhiyun {0x3086, 0x102B},
419*4882a593Smuzhiyun {0x3086, 0x0453},
420*4882a593Smuzhiyun {0x3086, 0x0D8B},
421*4882a593Smuzhiyun {0x3086, 0x1686},
422*4882a593Smuzhiyun {0x3086, 0x3E1F},
423*4882a593Smuzhiyun {0x3086, 0x4558},
424*4882a593Smuzhiyun {0x3086, 0x283E},
425*4882a593Smuzhiyun {0x3086, 0x068E},
426*4882a593Smuzhiyun {0x3086, 0x012A},
427*4882a593Smuzhiyun {0x3086, 0x988E},
428*4882a593Smuzhiyun {0x3086, 0x008D},
429*4882a593Smuzhiyun {0x3086, 0x6012},
430*4882a593Smuzhiyun {0x3086, 0x444B},
431*4882a593Smuzhiyun {0x3086, 0x2C2C},
432*4882a593Smuzhiyun {0x3086, 0x2C2C},
433*4882a593Smuzhiyun {0x2436, 0x000E},
434*4882a593Smuzhiyun {0x320C, 0x0180},
435*4882a593Smuzhiyun {0x320E, 0x0300},
436*4882a593Smuzhiyun {0x3210, 0x0500},
437*4882a593Smuzhiyun {0x3204, 0x0B6D},
438*4882a593Smuzhiyun {0x30FE, 0x0080},
439*4882a593Smuzhiyun {0x3ED8, 0x7B99},
440*4882a593Smuzhiyun {0x3EDC, 0x9BA8},
441*4882a593Smuzhiyun {0x3EDA, 0x9B9B},
442*4882a593Smuzhiyun {0x3092, 0x006F},
443*4882a593Smuzhiyun {0x3EEC, 0x1C04},
444*4882a593Smuzhiyun {0x30BA, 0x779C},
445*4882a593Smuzhiyun {0x3EF6, 0xA70F},
446*4882a593Smuzhiyun {0x3044, 0x0410},
447*4882a593Smuzhiyun {0x3ED0, 0xFF44},
448*4882a593Smuzhiyun {0x3ED4, 0x031F},
449*4882a593Smuzhiyun {0x30FE, 0x0080},
450*4882a593Smuzhiyun {0x3EE2, 0x8866},
451*4882a593Smuzhiyun {0x3EE4, 0x6623},
452*4882a593Smuzhiyun {0x3EE6, 0x2263},
453*4882a593Smuzhiyun {0x30E0, 0x4283},
454*4882a593Smuzhiyun {0x30F0, 0x1283},
455*4882a593Smuzhiyun {0x30B0, 0x0118},
456*4882a593Smuzhiyun {0x31AC, 0x100C},
457*4882a593Smuzhiyun {0x3040, 0x0000},
458*4882a593Smuzhiyun {0x31AE, 0x0301},
459*4882a593Smuzhiyun {0x3082, 0x0008},
460*4882a593Smuzhiyun {0x31E0, 0x0200},
461*4882a593Smuzhiyun {0x2420, 0x0000},
462*4882a593Smuzhiyun {0x2440, 0x0004},
463*4882a593Smuzhiyun {0x2442, 0x0080},
464*4882a593Smuzhiyun {0x301E, 0x0000},
465*4882a593Smuzhiyun {0x2450, 0x0000},
466*4882a593Smuzhiyun {0x320A, 0x0080},
467*4882a593Smuzhiyun {0x31D0, 0x0000},
468*4882a593Smuzhiyun {0x2400, 0x0002},
469*4882a593Smuzhiyun {0x2410, 0x0005},
470*4882a593Smuzhiyun {0x2412, 0x002D},
471*4882a593Smuzhiyun {0x2444, 0xF400},
472*4882a593Smuzhiyun {0x2446, 0x0001},
473*4882a593Smuzhiyun {0x2438, 0x0010},
474*4882a593Smuzhiyun {0x243A, 0x0012},
475*4882a593Smuzhiyun {0x243C, 0xFFFF},
476*4882a593Smuzhiyun {0x243E, 0x0100},
477*4882a593Smuzhiyun {0x3206, 0x0B08},
478*4882a593Smuzhiyun {0x3208, 0x1E13},
479*4882a593Smuzhiyun {0x3202, 0x0080},
480*4882a593Smuzhiyun {0x3200, 0x0002},
481*4882a593Smuzhiyun {0x3190, 0x0000},
482*4882a593Smuzhiyun {0x318A, 0x0E74},
483*4882a593Smuzhiyun {0x318C, 0xC000},
484*4882a593Smuzhiyun {0x3192, 0x0400},
485*4882a593Smuzhiyun {0x3198, 0x183C},
486*4882a593Smuzhiyun {0x3060, 0x000B},
487*4882a593Smuzhiyun {0x3096, 0x0480},
488*4882a593Smuzhiyun {0x3098, 0x0480},
489*4882a593Smuzhiyun {0x3206, 0x0B08},
490*4882a593Smuzhiyun {0x3208, 0x1E13},
491*4882a593Smuzhiyun {0x3202, 0x0080},
492*4882a593Smuzhiyun {0x3200, 0x0002},
493*4882a593Smuzhiyun {0x3100, 0x0000},
494*4882a593Smuzhiyun {0x30BA, 0x779C},
495*4882a593Smuzhiyun {0x318E, 0x0200},
496*4882a593Smuzhiyun {0x3064, 0x1982},
497*4882a593Smuzhiyun {0x3064, 0x1802},
498*4882a593Smuzhiyun {0x302A, 0x0008},
499*4882a593Smuzhiyun {0x302C, 0x0001},
500*4882a593Smuzhiyun {0x302E, 0x0008},
501*4882a593Smuzhiyun {0x3030, 0x00C6},
502*4882a593Smuzhiyun {0x3036, 0x0006},
503*4882a593Smuzhiyun {0x3038, 0x0001},
504*4882a593Smuzhiyun {0x31AE, 0x0301},
505*4882a593Smuzhiyun {0x30BA, 0x769C},
506*4882a593Smuzhiyun {0x3002, 0x0004},
507*4882a593Smuzhiyun {0x3004, 0x000c},
508*4882a593Smuzhiyun {0x3006, 0x043b},
509*4882a593Smuzhiyun {0x3008, 0x078b},
510*4882a593Smuzhiyun {0x300A, 0x044A},
511*4882a593Smuzhiyun {0x300C, 0x0469},
512*4882a593Smuzhiyun {0x3012, 0x0148},
513*4882a593Smuzhiyun {0x3180, 0x0008},
514*4882a593Smuzhiyun {0x3062, 0x2333},
515*4882a593Smuzhiyun {0x30B0, 0x0118},
516*4882a593Smuzhiyun {0x30A2, 0x0001},
517*4882a593Smuzhiyun {0x30A6, 0x0001},
518*4882a593Smuzhiyun {0x3082, 0x0008},
519*4882a593Smuzhiyun {0x3040, 0x0000},
520*4882a593Smuzhiyun {0x318E, 0x0000},
521*4882a593Smuzhiyun #else
522*4882a593Smuzhiyun {0x301A, 0x0001},
523*4882a593Smuzhiyun {REG_DELAY, 20000},
524*4882a593Smuzhiyun {0x301A, 0x10D8},
525*4882a593Smuzhiyun {REG_DELAY, 20000},
526*4882a593Smuzhiyun {0x3088, 0x8242},
527*4882a593Smuzhiyun {0x3086, 0x4558},
528*4882a593Smuzhiyun {0x3086, 0x729B},
529*4882a593Smuzhiyun {0x3086, 0x4A31},
530*4882a593Smuzhiyun {0x3086, 0x4342},
531*4882a593Smuzhiyun {0x3086, 0x8E03},
532*4882a593Smuzhiyun {0x3086, 0x2A14},
533*4882a593Smuzhiyun {0x3086, 0x4578},
534*4882a593Smuzhiyun {0x3086, 0x7B3D},
535*4882a593Smuzhiyun {0x3086, 0xFF3D},
536*4882a593Smuzhiyun {0x3086, 0xFF3D},
537*4882a593Smuzhiyun {0x3086, 0xEA2A},
538*4882a593Smuzhiyun {0x3086, 0x043D},
539*4882a593Smuzhiyun {0x3086, 0x102A},
540*4882a593Smuzhiyun {0x3086, 0x052A},
541*4882a593Smuzhiyun {0x3086, 0x1535},
542*4882a593Smuzhiyun {0x3086, 0x2A05},
543*4882a593Smuzhiyun {0x3086, 0x3D10},
544*4882a593Smuzhiyun {0x3086, 0x4558},
545*4882a593Smuzhiyun {0x3086, 0x2A04},
546*4882a593Smuzhiyun {0x3086, 0x2A14},
547*4882a593Smuzhiyun {0x3086, 0x3DFF},
548*4882a593Smuzhiyun {0x3086, 0x3DFF},
549*4882a593Smuzhiyun {0x3086, 0x3DEA},
550*4882a593Smuzhiyun {0x3086, 0x2A04},
551*4882a593Smuzhiyun {0x3086, 0x622A},
552*4882a593Smuzhiyun {0x3086, 0x288E},
553*4882a593Smuzhiyun {0x3086, 0x0036},
554*4882a593Smuzhiyun {0x3086, 0x2A08},
555*4882a593Smuzhiyun {0x3086, 0x3D64},
556*4882a593Smuzhiyun {0x3086, 0x7A3D},
557*4882a593Smuzhiyun {0x3086, 0x0444},
558*4882a593Smuzhiyun {0x3086, 0x2C4B},
559*4882a593Smuzhiyun {0x3086, 0x8F03},
560*4882a593Smuzhiyun {0x3086, 0x430D},
561*4882a593Smuzhiyun {0x3086, 0x2D46},
562*4882a593Smuzhiyun {0x3086, 0x4316},
563*4882a593Smuzhiyun {0x3086, 0x5F16},
564*4882a593Smuzhiyun {0x3086, 0x530D},
565*4882a593Smuzhiyun {0x3086, 0x1660},
566*4882a593Smuzhiyun {0x3086, 0x3E4C},
567*4882a593Smuzhiyun {0x3086, 0x2904},
568*4882a593Smuzhiyun {0x3086, 0x2984},
569*4882a593Smuzhiyun {0x3086, 0x8E03},
570*4882a593Smuzhiyun {0x3086, 0x2AFC},
571*4882a593Smuzhiyun {0x3086, 0x5C1D},
572*4882a593Smuzhiyun {0x3086, 0x5754},
573*4882a593Smuzhiyun {0x3086, 0x495F},
574*4882a593Smuzhiyun {0x3086, 0x5305},
575*4882a593Smuzhiyun {0x3086, 0x5307},
576*4882a593Smuzhiyun {0x3086, 0x4D2B},
577*4882a593Smuzhiyun {0x3086, 0xF810},
578*4882a593Smuzhiyun {0x3086, 0x164C},
579*4882a593Smuzhiyun {0x3086, 0x0955},
580*4882a593Smuzhiyun {0x3086, 0x562B},
581*4882a593Smuzhiyun {0x3086, 0xB82B},
582*4882a593Smuzhiyun {0x3086, 0x984E},
583*4882a593Smuzhiyun {0x3086, 0x1129},
584*4882a593Smuzhiyun {0x3086, 0x9460},
585*4882a593Smuzhiyun {0x3086, 0x5C19},
586*4882a593Smuzhiyun {0x3086, 0x5C1B},
587*4882a593Smuzhiyun {0x3086, 0x4548},
588*4882a593Smuzhiyun {0x3086, 0x4508},
589*4882a593Smuzhiyun {0x3086, 0x4588},
590*4882a593Smuzhiyun {0x3086, 0x29B6},
591*4882a593Smuzhiyun {0x3086, 0x8E01},
592*4882a593Smuzhiyun {0x3086, 0x2AF8},
593*4882a593Smuzhiyun {0x3086, 0x1702},
594*4882a593Smuzhiyun {0x3086, 0x2AFA},
595*4882a593Smuzhiyun {0x3086, 0x1709},
596*4882a593Smuzhiyun {0x3086, 0x5C1B},
597*4882a593Smuzhiyun {0x3086, 0x29B2},
598*4882a593Smuzhiyun {0x3086, 0x170C},
599*4882a593Smuzhiyun {0x3086, 0x1703},
600*4882a593Smuzhiyun {0x3086, 0x1715},
601*4882a593Smuzhiyun {0x3086, 0x5C13},
602*4882a593Smuzhiyun {0x3086, 0x1711},
603*4882a593Smuzhiyun {0x3086, 0x170F},
604*4882a593Smuzhiyun {0x3086, 0x5F2B},
605*4882a593Smuzhiyun {0x3086, 0x902A},
606*4882a593Smuzhiyun {0x3086, 0xF22B},
607*4882a593Smuzhiyun {0x3086, 0x8017},
608*4882a593Smuzhiyun {0x3086, 0x0617},
609*4882a593Smuzhiyun {0x3086, 0x0660},
610*4882a593Smuzhiyun {0x3086, 0x29A2},
611*4882a593Smuzhiyun {0x3086, 0x29A3},
612*4882a593Smuzhiyun {0x3086, 0x5F4D},
613*4882a593Smuzhiyun {0x3086, 0x1C2A},
614*4882a593Smuzhiyun {0x3086, 0xFA29},
615*4882a593Smuzhiyun {0x3086, 0x8345},
616*4882a593Smuzhiyun {0x3086, 0xA817},
617*4882a593Smuzhiyun {0x3086, 0x072A},
618*4882a593Smuzhiyun {0x3086, 0xFB17},
619*4882a593Smuzhiyun {0x3086, 0x2945},
620*4882a593Smuzhiyun {0x3086, 0x8824},
621*4882a593Smuzhiyun {0x3086, 0x1708},
622*4882a593Smuzhiyun {0x3086, 0x2AFA},
623*4882a593Smuzhiyun {0x3086, 0x5D29},
624*4882a593Smuzhiyun {0x3086, 0x9288},
625*4882a593Smuzhiyun {0x3086, 0x102B},
626*4882a593Smuzhiyun {0x3086, 0x048B},
627*4882a593Smuzhiyun {0x3086, 0x1686},
628*4882a593Smuzhiyun {0x3086, 0x8D48},
629*4882a593Smuzhiyun {0x3086, 0x4D4E},
630*4882a593Smuzhiyun {0x3086, 0x2B80},
631*4882a593Smuzhiyun {0x3086, 0x4C0B},
632*4882a593Smuzhiyun {0x3086, 0x6017},
633*4882a593Smuzhiyun {0x3086, 0x302A},
634*4882a593Smuzhiyun {0x3086, 0xF217},
635*4882a593Smuzhiyun {0x3086, 0x1017},
636*4882a593Smuzhiyun {0x3086, 0x8F29},
637*4882a593Smuzhiyun {0x3086, 0x8229},
638*4882a593Smuzhiyun {0x3086, 0x8329},
639*4882a593Smuzhiyun {0x3086, 0x435C},
640*4882a593Smuzhiyun {0x3086, 0x155F},
641*4882a593Smuzhiyun {0x3086, 0x4D1C},
642*4882a593Smuzhiyun {0x3086, 0x2AFA},
643*4882a593Smuzhiyun {0x3086, 0x4558},
644*4882a593Smuzhiyun {0x3086, 0x8E00},
645*4882a593Smuzhiyun {0x3086, 0x2A98},
646*4882a593Smuzhiyun {0x3086, 0x170A},
647*4882a593Smuzhiyun {0x3086, 0x4A0A},
648*4882a593Smuzhiyun {0x3086, 0x4316},
649*4882a593Smuzhiyun {0x3086, 0x0B43},
650*4882a593Smuzhiyun {0x3086, 0x168E},
651*4882a593Smuzhiyun {0x3086, 0x032A},
652*4882a593Smuzhiyun {0x3086, 0x9C45},
653*4882a593Smuzhiyun {0x3086, 0x7817},
654*4882a593Smuzhiyun {0x3086, 0x072A},
655*4882a593Smuzhiyun {0x3086, 0x9D17},
656*4882a593Smuzhiyun {0x3086, 0x305D},
657*4882a593Smuzhiyun {0x3086, 0x2944},
658*4882a593Smuzhiyun {0x3086, 0x8810},
659*4882a593Smuzhiyun {0x3086, 0x2B04},
660*4882a593Smuzhiyun {0x3086, 0x530D},
661*4882a593Smuzhiyun {0x3086, 0x4558},
662*4882a593Smuzhiyun {0x3086, 0x1708},
663*4882a593Smuzhiyun {0x3086, 0x8E01},
664*4882a593Smuzhiyun {0x3086, 0x2A98},
665*4882a593Smuzhiyun {0x3086, 0x8E00},
666*4882a593Smuzhiyun {0x3086, 0x769C},
667*4882a593Smuzhiyun {0x3086, 0x779C},
668*4882a593Smuzhiyun {0x3086, 0x4644},
669*4882a593Smuzhiyun {0x3086, 0x1616},
670*4882a593Smuzhiyun {0x3086, 0x907A},
671*4882a593Smuzhiyun {0x3086, 0x1244},
672*4882a593Smuzhiyun {0x3086, 0x4B18},
673*4882a593Smuzhiyun {0x3086, 0x4A04},
674*4882a593Smuzhiyun {0x3086, 0x4316},
675*4882a593Smuzhiyun {0x3086, 0x0643},
676*4882a593Smuzhiyun {0x3086, 0x1605},
677*4882a593Smuzhiyun {0x3086, 0x4316},
678*4882a593Smuzhiyun {0x3086, 0x0743},
679*4882a593Smuzhiyun {0x3086, 0x1658},
680*4882a593Smuzhiyun {0x3086, 0x4316},
681*4882a593Smuzhiyun {0x3086, 0x5A43},
682*4882a593Smuzhiyun {0x3086, 0x1645},
683*4882a593Smuzhiyun {0x3086, 0x588E},
684*4882a593Smuzhiyun {0x3086, 0x032A},
685*4882a593Smuzhiyun {0x3086, 0x9C45},
686*4882a593Smuzhiyun {0x3086, 0x787B},
687*4882a593Smuzhiyun {0x3086, 0x1707},
688*4882a593Smuzhiyun {0x3086, 0x2A9D},
689*4882a593Smuzhiyun {0x3086, 0x530D},
690*4882a593Smuzhiyun {0x3086, 0x8B16},
691*4882a593Smuzhiyun {0x3086, 0x8617},
692*4882a593Smuzhiyun {0x3086, 0x2345},
693*4882a593Smuzhiyun {0x3086, 0x5825},
694*4882a593Smuzhiyun {0x3086, 0x1710},
695*4882a593Smuzhiyun {0x3086, 0x8E01},
696*4882a593Smuzhiyun {0x3086, 0x2A98},
697*4882a593Smuzhiyun {0x3086, 0x8E00},
698*4882a593Smuzhiyun {0x3086, 0x1710},
699*4882a593Smuzhiyun {0x3086, 0x8D60},
700*4882a593Smuzhiyun {0x3086, 0x1244},
701*4882a593Smuzhiyun {0x3086, 0x4B2C},
702*4882a593Smuzhiyun {0x3086, 0x2C2C},
703*4882a593Smuzhiyun {0x2436, 0x000E},
704*4882a593Smuzhiyun {0x320C, 0x0180},
705*4882a593Smuzhiyun {0x320E, 0x0300},
706*4882a593Smuzhiyun {0x3210, 0x0500},
707*4882a593Smuzhiyun {0x3204, 0x0B6D},
708*4882a593Smuzhiyun {0x30FE, 0x0080},
709*4882a593Smuzhiyun {0x3ED8, 0x7B99},
710*4882a593Smuzhiyun {0x3EDC, 0x9BA8},
711*4882a593Smuzhiyun {0x3EDA, 0x9B9B},
712*4882a593Smuzhiyun {0x3092, 0x006F},
713*4882a593Smuzhiyun {0x3EEC, 0x1C04},
714*4882a593Smuzhiyun {0x30BA, 0x779C},
715*4882a593Smuzhiyun {0x3EF6, 0xA70F},
716*4882a593Smuzhiyun {0x3044, 0x0410},
717*4882a593Smuzhiyun {0x3ED0, 0xFF44},
718*4882a593Smuzhiyun {0x3ED4, 0x031F},
719*4882a593Smuzhiyun {0x30FE, 0x0080},
720*4882a593Smuzhiyun {0x3EE2, 0x8866},
721*4882a593Smuzhiyun {0x3EE4, 0x6623},
722*4882a593Smuzhiyun {0x3EE6, 0x2263},
723*4882a593Smuzhiyun {0x30E0, 0x4283},
724*4882a593Smuzhiyun {0x30F0, 0x1283},
725*4882a593Smuzhiyun {0x30B0, 0x0118},
726*4882a593Smuzhiyun {0x31AC, 0x0C0C},
727*4882a593Smuzhiyun {0x3040, 0x0000},
728*4882a593Smuzhiyun {0x31AE, 0x0301},
729*4882a593Smuzhiyun {0x3082, 0x0009},
730*4882a593Smuzhiyun {0x30BA, 0x769C},
731*4882a593Smuzhiyun {0x31E0, 0x0200},
732*4882a593Smuzhiyun {0x318C, 0x0000},
733*4882a593Smuzhiyun {0x3060, 0x000B},
734*4882a593Smuzhiyun {0x3096, 0x0080},
735*4882a593Smuzhiyun {0x3098, 0x0080},
736*4882a593Smuzhiyun {0x3206, 0x0B08},
737*4882a593Smuzhiyun {0x3208, 0x1E13},
738*4882a593Smuzhiyun {0x3202, 0x0080},
739*4882a593Smuzhiyun {0x3200, 0x0002},
740*4882a593Smuzhiyun {0x3100, 0x0000},
741*4882a593Smuzhiyun {0x3200, 0x0000},
742*4882a593Smuzhiyun {0x31D0, 0x0000},
743*4882a593Smuzhiyun {0x2400, 0x0003},
744*4882a593Smuzhiyun {0x301E, 0x00A8},
745*4882a593Smuzhiyun {0x2450, 0x0000},
746*4882a593Smuzhiyun {0x320A, 0x0080},
747*4882a593Smuzhiyun {0x3064, 0x1982},
748*4882a593Smuzhiyun {0x3064, 0x1802},
749*4882a593Smuzhiyun {0x302A, 0x0008},
750*4882a593Smuzhiyun {0x302C, 0x0001},
751*4882a593Smuzhiyun {0x302E, 0x0008},
752*4882a593Smuzhiyun {0x3030, 0x00C6},
753*4882a593Smuzhiyun {0x3036, 0x0006},
754*4882a593Smuzhiyun {0x3038, 0x0001},
755*4882a593Smuzhiyun {0x31AE, 0x0301},
756*4882a593Smuzhiyun {0x30BA, 0x769C},
757*4882a593Smuzhiyun {0x3002, 0x0004},
758*4882a593Smuzhiyun {0x3004, 0x000C},
759*4882a593Smuzhiyun {0x3006, 0x043B},
760*4882a593Smuzhiyun {0x3008, 0x078B},
761*4882a593Smuzhiyun {0x300A, 0x0448},
762*4882a593Smuzhiyun {0x300C, 0x0469},
763*4882a593Smuzhiyun {0x3012, 0x03DA},
764*4882a593Smuzhiyun {0x3180, 0x0008},
765*4882a593Smuzhiyun {0x3062, 0x2333},
766*4882a593Smuzhiyun {0x30B0, 0x0118},
767*4882a593Smuzhiyun {0x30A2, 0x0001},
768*4882a593Smuzhiyun {0x30A6, 0x0001},
769*4882a593Smuzhiyun {0x3082, 0x0009},
770*4882a593Smuzhiyun {0x3040, 0x0000},
771*4882a593Smuzhiyun {0x318E, 0x0000},
772*4882a593Smuzhiyun {0x301A, 0x10D8},
773*4882a593Smuzhiyun #endif
774*4882a593Smuzhiyun {REG_NULL, 0x00},
775*4882a593Smuzhiyun };
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun static const struct ar0230_mode supported_modes[] = {
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun .width = 1920,
780*4882a593Smuzhiyun .height = 1080,
781*4882a593Smuzhiyun .max_fps = {
782*4882a593Smuzhiyun .numerator = 10000,
783*4882a593Smuzhiyun .denominator = 300000,
784*4882a593Smuzhiyun },
785*4882a593Smuzhiyun .exp_def = 0x0100,
786*4882a593Smuzhiyun .hts_def = 0x0469 * 2,
787*4882a593Smuzhiyun .vts_def = 0x044a,
788*4882a593Smuzhiyun .reg_list = ar0230_regs,
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun static const char * const ar0230_test_pattern_menu[] = {
793*4882a593Smuzhiyun "Disabled",
794*4882a593Smuzhiyun "Vertical Color Bar Type 1",
795*4882a593Smuzhiyun "Vertical Color Bar Type 2",
796*4882a593Smuzhiyun "Vertical Color Bar Type 3",
797*4882a593Smuzhiyun "Vertical Color Bar Type 4"
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* Write registers up to 4 at a time */
ar0230_write_reg(struct i2c_client * client,u16 reg,int len,u32 val)801*4882a593Smuzhiyun static int ar0230_write_reg(struct i2c_client *client, u16 reg,
802*4882a593Smuzhiyun int len, u32 val)
803*4882a593Smuzhiyun {
804*4882a593Smuzhiyun u32 buf_i, val_i;
805*4882a593Smuzhiyun u8 buf[6];
806*4882a593Smuzhiyun u8 *val_p;
807*4882a593Smuzhiyun __be32 val_be;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun if (len > 4)
810*4882a593Smuzhiyun return -EINVAL;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun buf[0] = reg >> 8;
813*4882a593Smuzhiyun buf[1] = reg & 0xff;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun val_be = cpu_to_be32(val);
816*4882a593Smuzhiyun val_p = (u8 *)&val_be;
817*4882a593Smuzhiyun buf_i = 2;
818*4882a593Smuzhiyun val_i = 4 - len;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun while (val_i < 4)
821*4882a593Smuzhiyun buf[buf_i++] = val_p[val_i++];
822*4882a593Smuzhiyun //printk("czf reg = 0x%04x, value = 0x%04x\n", reg, val);
823*4882a593Smuzhiyun if (i2c_master_send(client, buf, len + 2) != len + 2)
824*4882a593Smuzhiyun return -EIO;
825*4882a593Smuzhiyun usleep_range(10, 20);
826*4882a593Smuzhiyun return 0;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
ar0230_write_array(struct i2c_client * client,const struct regval * regs)829*4882a593Smuzhiyun static int ar0230_write_array(struct i2c_client *client,
830*4882a593Smuzhiyun const struct regval *regs)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun u32 i;
833*4882a593Smuzhiyun int ret = 0;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++) {
836*4882a593Smuzhiyun if (unlikely(regs[i].addr == REG_DELAY))
837*4882a593Smuzhiyun usleep_range(regs[i].val, regs[i].val * 2);
838*4882a593Smuzhiyun else
839*4882a593Smuzhiyun ret = ar0230_write_reg(client, regs[i].addr,
840*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT,
841*4882a593Smuzhiyun regs[i].val);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun return ret;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* Read registers up to 4 at a time */
ar0230_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)848*4882a593Smuzhiyun static int ar0230_read_reg(struct i2c_client *client, u16 reg, unsigned int len,
849*4882a593Smuzhiyun u32 *val)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun struct i2c_msg msgs[2];
852*4882a593Smuzhiyun u8 *data_be_p;
853*4882a593Smuzhiyun __be32 data_be = 0;
854*4882a593Smuzhiyun __be16 reg_addr_be = cpu_to_be16(reg);
855*4882a593Smuzhiyun int ret;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun if (len > 4 || !len)
858*4882a593Smuzhiyun return -EINVAL;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun data_be_p = (u8 *)&data_be;
861*4882a593Smuzhiyun /* Write register address */
862*4882a593Smuzhiyun msgs[0].addr = client->addr;
863*4882a593Smuzhiyun msgs[0].flags = 0;
864*4882a593Smuzhiyun msgs[0].len = 2;
865*4882a593Smuzhiyun msgs[0].buf = (u8 *)®_addr_be;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /* Read data from register */
868*4882a593Smuzhiyun msgs[1].addr = client->addr;
869*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
870*4882a593Smuzhiyun msgs[1].len = len;
871*4882a593Smuzhiyun msgs[1].buf = &data_be_p[4 - len];
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
874*4882a593Smuzhiyun if (ret != ARRAY_SIZE(msgs))
875*4882a593Smuzhiyun return -EIO;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun *val = be32_to_cpu(data_be);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun return 0;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
ar0230_get_reso_dist(const struct ar0230_mode * mode,struct v4l2_mbus_framefmt * framefmt)882*4882a593Smuzhiyun static int ar0230_get_reso_dist(const struct ar0230_mode *mode,
883*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun return abs(mode->width - framefmt->width) +
886*4882a593Smuzhiyun abs(mode->height - framefmt->height);
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun static const struct ar0230_mode *
ar0230_find_best_fit(struct v4l2_subdev_format * fmt)890*4882a593Smuzhiyun ar0230_find_best_fit(struct v4l2_subdev_format *fmt)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt = &fmt->format;
893*4882a593Smuzhiyun int dist;
894*4882a593Smuzhiyun int cur_best_fit = 0;
895*4882a593Smuzhiyun int cur_best_fit_dist = -1;
896*4882a593Smuzhiyun u32 i;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
899*4882a593Smuzhiyun dist = ar0230_get_reso_dist(&supported_modes[i], framefmt);
900*4882a593Smuzhiyun if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
901*4882a593Smuzhiyun cur_best_fit_dist = dist;
902*4882a593Smuzhiyun cur_best_fit = i;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun return &supported_modes[cur_best_fit];
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
ar0230_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)909*4882a593Smuzhiyun static int ar0230_set_fmt(struct v4l2_subdev *sd,
910*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
911*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun struct ar0230 *ar0230 = to_ar0230(sd);
914*4882a593Smuzhiyun const struct ar0230_mode *mode;
915*4882a593Smuzhiyun s64 h_blank, vblank_def;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun mutex_lock(&ar0230->mutex);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun mode = ar0230_find_best_fit(fmt);
920*4882a593Smuzhiyun fmt->format.code = PIX_FORMAT;
921*4882a593Smuzhiyun fmt->format.width = mode->width;
922*4882a593Smuzhiyun fmt->format.height = mode->height;
923*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
924*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
925*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
926*4882a593Smuzhiyun *v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
927*4882a593Smuzhiyun #else
928*4882a593Smuzhiyun mutex_unlock(&ar0230->mutex);
929*4882a593Smuzhiyun return -ENOTTY;
930*4882a593Smuzhiyun #endif
931*4882a593Smuzhiyun } else {
932*4882a593Smuzhiyun ar0230->cur_mode = mode;
933*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
934*4882a593Smuzhiyun __v4l2_ctrl_modify_range(ar0230->hblank, h_blank,
935*4882a593Smuzhiyun h_blank, 1, h_blank);
936*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
937*4882a593Smuzhiyun __v4l2_ctrl_modify_range(ar0230->vblank, vblank_def,
938*4882a593Smuzhiyun AR0230_VTS_MAX - mode->height,
939*4882a593Smuzhiyun 1, vblank_def);
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun mutex_unlock(&ar0230->mutex);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun return 0;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
ar0230_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)947*4882a593Smuzhiyun static int ar0230_get_fmt(struct v4l2_subdev *sd,
948*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
949*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun struct ar0230 *ar0230 = to_ar0230(sd);
952*4882a593Smuzhiyun const struct ar0230_mode *mode = ar0230->cur_mode;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun mutex_lock(&ar0230->mutex);
955*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
956*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
957*4882a593Smuzhiyun fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
958*4882a593Smuzhiyun #else
959*4882a593Smuzhiyun mutex_unlock(&ar0230->mutex);
960*4882a593Smuzhiyun return -ENOTTY;
961*4882a593Smuzhiyun #endif
962*4882a593Smuzhiyun } else {
963*4882a593Smuzhiyun fmt->format.width = mode->width;
964*4882a593Smuzhiyun fmt->format.height = mode->height;
965*4882a593Smuzhiyun fmt->format.code = PIX_FORMAT;
966*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun mutex_unlock(&ar0230->mutex);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun return 0;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
ar0230_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)973*4882a593Smuzhiyun static int ar0230_enum_mbus_code(struct v4l2_subdev *sd,
974*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
975*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun if (code->index != 0)
978*4882a593Smuzhiyun return -EINVAL;
979*4882a593Smuzhiyun code->code = PIX_FORMAT;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun return 0;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
ar0230_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)984*4882a593Smuzhiyun static int ar0230_enum_frame_sizes(struct v4l2_subdev *sd,
985*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
986*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun if (fse->index >= ARRAY_SIZE(supported_modes))
989*4882a593Smuzhiyun return -EINVAL;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun if (fse->code != PIX_FORMAT)
992*4882a593Smuzhiyun return -EINVAL;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun fse->min_width = supported_modes[fse->index].width;
995*4882a593Smuzhiyun fse->max_width = supported_modes[fse->index].width;
996*4882a593Smuzhiyun fse->max_height = supported_modes[fse->index].height;
997*4882a593Smuzhiyun fse->min_height = supported_modes[fse->index].height;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun return 0;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
ar0230_enable_test_pattern(struct ar0230 * ar0230,u32 pattern)1002*4882a593Smuzhiyun static int ar0230_enable_test_pattern(struct ar0230 *ar0230, u32 pattern)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
ar0230_get_module_inf(struct ar0230 * ar0230,struct rkmodule_inf * inf)1007*4882a593Smuzhiyun static void ar0230_get_module_inf(struct ar0230 *ar0230,
1008*4882a593Smuzhiyun struct rkmodule_inf *inf)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun memset(inf, 0, sizeof(*inf));
1011*4882a593Smuzhiyun strlcpy(inf->base.sensor, AR0230_NAME, sizeof(inf->base.sensor));
1012*4882a593Smuzhiyun strlcpy(inf->base.module, ar0230->module_name,
1013*4882a593Smuzhiyun sizeof(inf->base.module));
1014*4882a593Smuzhiyun strlcpy(inf->base.lens, ar0230->len_name, sizeof(inf->base.lens));
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
ar0230_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)1017*4882a593Smuzhiyun static long ar0230_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun struct ar0230 *ar0230 = to_ar0230(sd);
1020*4882a593Smuzhiyun long ret = 0;
1021*4882a593Smuzhiyun u32 stream = 0;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun switch (cmd) {
1024*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
1025*4882a593Smuzhiyun ar0230_get_module_inf(ar0230, (struct rkmodule_inf *)arg);
1026*4882a593Smuzhiyun break;
1027*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
1028*4882a593Smuzhiyun stream = *((u32 *)arg);
1029*4882a593Smuzhiyun if (stream)
1030*4882a593Smuzhiyun ret = ar0230_write_reg(ar0230->client, AR0230_REG_CTRL_MODE,
1031*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, AR0230_MODE_STREAMING);
1032*4882a593Smuzhiyun else
1033*4882a593Smuzhiyun ret = ar0230_write_reg(ar0230->client, AR0230_REG_CTRL_MODE,
1034*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, AR0230_MODE_SW_STANDBY);
1035*4882a593Smuzhiyun break;
1036*4882a593Smuzhiyun default:
1037*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
1038*4882a593Smuzhiyun break;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun return ret;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
ar0230_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)1045*4882a593Smuzhiyun static long ar0230_compat_ioctl32(struct v4l2_subdev *sd,
1046*4882a593Smuzhiyun unsigned int cmd, unsigned long arg)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun void __user *up = compat_ptr(arg);
1049*4882a593Smuzhiyun struct rkmodule_inf *inf;
1050*4882a593Smuzhiyun long ret;
1051*4882a593Smuzhiyun u32 stream = 0;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun switch (cmd) {
1054*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
1055*4882a593Smuzhiyun inf = kzalloc(sizeof(*inf), GFP_KERNEL);
1056*4882a593Smuzhiyun if (!inf) {
1057*4882a593Smuzhiyun ret = -ENOMEM;
1058*4882a593Smuzhiyun return ret;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun ret = ar0230_ioctl(sd, cmd, inf);
1062*4882a593Smuzhiyun if (!ret)
1063*4882a593Smuzhiyun ret = copy_to_user(up, inf, sizeof(*inf));
1064*4882a593Smuzhiyun kfree(inf);
1065*4882a593Smuzhiyun break;
1066*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
1067*4882a593Smuzhiyun ret = copy_from_user(&stream, up, sizeof(u32));
1068*4882a593Smuzhiyun if (!ret)
1069*4882a593Smuzhiyun ret = ar0230_ioctl(sd, cmd, &stream);
1070*4882a593Smuzhiyun break;
1071*4882a593Smuzhiyun default:
1072*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
1073*4882a593Smuzhiyun break;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun return ret;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun #endif
1079*4882a593Smuzhiyun
__ar0230_start_stream(struct ar0230 * ar0230)1080*4882a593Smuzhiyun static int __ar0230_start_stream(struct ar0230 *ar0230)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun int ret;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun ret = ar0230_write_array(ar0230->client, ar0230->cur_mode->reg_list);
1085*4882a593Smuzhiyun if (ret)
1086*4882a593Smuzhiyun return ret;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun /* In case these controls are set before streaming */
1089*4882a593Smuzhiyun mutex_unlock(&ar0230->mutex);
1090*4882a593Smuzhiyun ret = v4l2_ctrl_handler_setup(&ar0230->ctrl_handler);
1091*4882a593Smuzhiyun mutex_lock(&ar0230->mutex);
1092*4882a593Smuzhiyun if (ret)
1093*4882a593Smuzhiyun return ret;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun return ar0230_write_reg(ar0230->client, AR0230_REG_CTRL_MODE,
1096*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, AR0230_MODE_STREAMING);
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun
__ar0230_stop_stream(struct ar0230 * ar0230)1099*4882a593Smuzhiyun static int __ar0230_stop_stream(struct ar0230 *ar0230)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun return ar0230_write_reg(ar0230->client, AR0230_REG_CTRL_MODE,
1102*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, AR0230_MODE_SW_STANDBY);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
ar0230_s_stream(struct v4l2_subdev * sd,int on)1105*4882a593Smuzhiyun static int ar0230_s_stream(struct v4l2_subdev *sd, int on)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun struct ar0230 *ar0230 = to_ar0230(sd);
1108*4882a593Smuzhiyun struct i2c_client *client = ar0230->client;
1109*4882a593Smuzhiyun int ret = 0;
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun mutex_lock(&ar0230->mutex);
1112*4882a593Smuzhiyun on = !!on;
1113*4882a593Smuzhiyun if (on == ar0230->streaming)
1114*4882a593Smuzhiyun goto unlock_and_return;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (on) {
1117*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
1118*4882a593Smuzhiyun if (ret < 0) {
1119*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
1120*4882a593Smuzhiyun goto unlock_and_return;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun ret = __ar0230_start_stream(ar0230);
1124*4882a593Smuzhiyun if (ret) {
1125*4882a593Smuzhiyun v4l2_err(sd, "start stream failed while write regs\n");
1126*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1127*4882a593Smuzhiyun goto unlock_and_return;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun } else {
1130*4882a593Smuzhiyun __ar0230_stop_stream(ar0230);
1131*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun ar0230->streaming = on;
1135*4882a593Smuzhiyun unlock_and_return:
1136*4882a593Smuzhiyun mutex_unlock(&ar0230->mutex);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun return ret;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
ar0230_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)1141*4882a593Smuzhiyun static int ar0230_g_frame_interval(struct v4l2_subdev *sd,
1142*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun struct ar0230 *ar0230 = to_ar0230(sd);
1145*4882a593Smuzhiyun const struct ar0230_mode *mode = ar0230->cur_mode;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun fi->interval = mode->max_fps;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun return 0;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun
ar0230_s_power(struct v4l2_subdev * sd,int on)1152*4882a593Smuzhiyun static int ar0230_s_power(struct v4l2_subdev *sd, int on)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun struct ar0230 *ar0230 = to_ar0230(sd);
1155*4882a593Smuzhiyun struct i2c_client *client = ar0230->client;
1156*4882a593Smuzhiyun int ret = 0;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun mutex_lock(&ar0230->mutex);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun /* If the power state is not modified - no work to do. */
1161*4882a593Smuzhiyun if (ar0230->power_on == !!on)
1162*4882a593Smuzhiyun goto unlock_and_return;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun if (on) {
1165*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
1166*4882a593Smuzhiyun if (ret < 0) {
1167*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
1168*4882a593Smuzhiyun goto unlock_and_return;
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun ar0230->power_on = true;
1172*4882a593Smuzhiyun } else {
1173*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1174*4882a593Smuzhiyun ar0230->power_on = false;
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun unlock_and_return:
1178*4882a593Smuzhiyun mutex_unlock(&ar0230->mutex);
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun return ret;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
ar0230_cal_delay(u32 cycles)1184*4882a593Smuzhiyun static inline u32 ar0230_cal_delay(u32 cycles)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun return DIV_ROUND_UP(cycles, AR0230_XVCLK_FREQ / 1000 / 1000);
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
__ar0230_power_on(struct ar0230 * ar0230)1189*4882a593Smuzhiyun static int __ar0230_power_on(struct ar0230 *ar0230)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun int ret;
1192*4882a593Smuzhiyun u32 i, delay_us;
1193*4882a593Smuzhiyun struct device *dev = &ar0230->client->dev;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun ret = clk_set_rate(ar0230->xvclk, AR0230_XVCLK_FREQ);
1196*4882a593Smuzhiyun if (ret < 0) {
1197*4882a593Smuzhiyun dev_err(dev, "Failed to set xvclk rate (%d)\n",
1198*4882a593Smuzhiyun AR0230_XVCLK_FREQ);
1199*4882a593Smuzhiyun return ret;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun if (clk_get_rate(ar0230->xvclk) != AR0230_XVCLK_FREQ)
1202*4882a593Smuzhiyun dev_warn(dev, "xvclk mismatched, modes are based on %d\n",
1203*4882a593Smuzhiyun AR0230_XVCLK_FREQ);
1204*4882a593Smuzhiyun ret = clk_prepare_enable(ar0230->xvclk);
1205*4882a593Smuzhiyun if (ret < 0) {
1206*4882a593Smuzhiyun dev_err(dev, "Failed to enable xvclk\n");
1207*4882a593Smuzhiyun return ret;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun if (!IS_ERR(ar0230->reset_gpio))
1211*4882a593Smuzhiyun gpiod_set_value_cansleep(ar0230->reset_gpio, 0);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun for (i = 0; i < AR0230_NUM_SUPPLIES; i++)
1214*4882a593Smuzhiyun regulator_set_voltage(ar0230->supplies[i].consumer,
1215*4882a593Smuzhiyun ar0230_regulator[i].val,
1216*4882a593Smuzhiyun ar0230_regulator[i].val);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun ret = regulator_bulk_enable(AR0230_NUM_SUPPLIES, ar0230->supplies);
1219*4882a593Smuzhiyun if (ret < 0) {
1220*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulators\n");
1221*4882a593Smuzhiyun goto disable_clk;
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun if (!IS_ERR(ar0230->reset_gpio))
1225*4882a593Smuzhiyun gpiod_set_value_cansleep(ar0230->reset_gpio, 1);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun if (!IS_ERR(ar0230->pwdn_gpio))
1228*4882a593Smuzhiyun gpiod_set_value_cansleep(ar0230->pwdn_gpio, 1);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /* 8192 cycles prior to first SCCB transaction */
1231*4882a593Smuzhiyun delay_us = ar0230_cal_delay(92000);
1232*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun return 0;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun disable_clk:
1237*4882a593Smuzhiyun clk_disable_unprepare(ar0230->xvclk);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun return ret;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
__ar0230_power_off(struct ar0230 * ar0230)1242*4882a593Smuzhiyun static void __ar0230_power_off(struct ar0230 *ar0230)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun if (!IS_ERR(ar0230->pwdn_gpio))
1245*4882a593Smuzhiyun gpiod_set_value_cansleep(ar0230->pwdn_gpio, 0);
1246*4882a593Smuzhiyun clk_disable_unprepare(ar0230->xvclk);
1247*4882a593Smuzhiyun if (!IS_ERR(ar0230->reset_gpio))
1248*4882a593Smuzhiyun gpiod_set_value_cansleep(ar0230->reset_gpio, 0);
1249*4882a593Smuzhiyun regulator_bulk_disable(AR0230_NUM_SUPPLIES, ar0230->supplies);
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
ar0230_runtime_resume(struct device * dev)1252*4882a593Smuzhiyun static int ar0230_runtime_resume(struct device *dev)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1255*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1256*4882a593Smuzhiyun struct ar0230 *ar0230 = to_ar0230(sd);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun return __ar0230_power_on(ar0230);
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
ar0230_runtime_suspend(struct device * dev)1261*4882a593Smuzhiyun static int ar0230_runtime_suspend(struct device *dev)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1264*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1265*4882a593Smuzhiyun struct ar0230 *ar0230 = to_ar0230(sd);
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun __ar0230_power_off(ar0230);
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun return 0;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
ar0230_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1273*4882a593Smuzhiyun static int ar0230_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun struct ar0230 *ar0230 = to_ar0230(sd);
1276*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt =
1277*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, fh->pad, 0);
1278*4882a593Smuzhiyun const struct ar0230_mode *def_mode = &supported_modes[0];
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun mutex_lock(&ar0230->mutex);
1281*4882a593Smuzhiyun /* Initialize try_fmt */
1282*4882a593Smuzhiyun try_fmt->width = def_mode->width;
1283*4882a593Smuzhiyun try_fmt->height = def_mode->height;
1284*4882a593Smuzhiyun try_fmt->code = PIX_FORMAT;
1285*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
1286*4882a593Smuzhiyun mutex_unlock(&ar0230->mutex);
1287*4882a593Smuzhiyun /* No crop or compose */
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun return 0;
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun #endif
1292*4882a593Smuzhiyun
ar0230_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)1293*4882a593Smuzhiyun static int ar0230_g_mbus_config(struct v4l2_subdev *sd, unsigned int pad_id,
1294*4882a593Smuzhiyun struct v4l2_mbus_config *config)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun config->type = V4L2_MBUS_PARALLEL;
1297*4882a593Smuzhiyun config->flags = V4L2_MBUS_HSYNC_ACTIVE_HIGH |
1298*4882a593Smuzhiyun V4L2_MBUS_VSYNC_ACTIVE_HIGH |
1299*4882a593Smuzhiyun V4L2_MBUS_PCLK_SAMPLE_FALLING;
1300*4882a593Smuzhiyun return 0;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
ar0230_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)1303*4882a593Smuzhiyun static int ar0230_enum_frame_interval(struct v4l2_subdev *sd,
1304*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1305*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum *fie)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun if (fie->index >= ARRAY_SIZE(supported_modes))
1308*4882a593Smuzhiyun return -EINVAL;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun fie->code = PIX_FORMAT;
1311*4882a593Smuzhiyun fie->width = supported_modes[fie->index].width;
1312*4882a593Smuzhiyun fie->height = supported_modes[fie->index].height;
1313*4882a593Smuzhiyun fie->interval = supported_modes[fie->index].max_fps;
1314*4882a593Smuzhiyun return 0;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun static const struct dev_pm_ops ar0230_pm_ops = {
1318*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(ar0230_runtime_suspend,
1319*4882a593Smuzhiyun ar0230_runtime_resume, NULL)
1320*4882a593Smuzhiyun };
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1323*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops ar0230_internal_ops = {
1324*4882a593Smuzhiyun .open = ar0230_open,
1325*4882a593Smuzhiyun };
1326*4882a593Smuzhiyun #endif
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops ar0230_core_ops = {
1329*4882a593Smuzhiyun .s_power = ar0230_s_power,
1330*4882a593Smuzhiyun .ioctl = ar0230_ioctl,
1331*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
1332*4882a593Smuzhiyun .compat_ioctl32 = ar0230_compat_ioctl32,
1333*4882a593Smuzhiyun #endif
1334*4882a593Smuzhiyun };
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops ar0230_video_ops = {
1337*4882a593Smuzhiyun .s_stream = ar0230_s_stream,
1338*4882a593Smuzhiyun .g_frame_interval = ar0230_g_frame_interval,
1339*4882a593Smuzhiyun };
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops ar0230_pad_ops = {
1342*4882a593Smuzhiyun .enum_mbus_code = ar0230_enum_mbus_code,
1343*4882a593Smuzhiyun .enum_frame_size = ar0230_enum_frame_sizes,
1344*4882a593Smuzhiyun .enum_frame_interval = ar0230_enum_frame_interval,
1345*4882a593Smuzhiyun .get_fmt = ar0230_get_fmt,
1346*4882a593Smuzhiyun .set_fmt = ar0230_set_fmt,
1347*4882a593Smuzhiyun .get_mbus_config = ar0230_g_mbus_config,
1348*4882a593Smuzhiyun };
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun static const struct v4l2_subdev_ops ar0230_subdev_ops = {
1351*4882a593Smuzhiyun .core = &ar0230_core_ops,
1352*4882a593Smuzhiyun .video = &ar0230_video_ops,
1353*4882a593Smuzhiyun .pad = &ar0230_pad_ops,
1354*4882a593Smuzhiyun };
1355*4882a593Smuzhiyun
ar0230_set_gain(struct ar0230 * ar0230,int gain)1356*4882a593Smuzhiyun static int ar0230_set_gain(struct ar0230 *ar0230, int gain)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun int ret = 0;
1359*4882a593Smuzhiyun u32 again = 0;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun if (gain < 192)
1362*4882a593Smuzhiyun gain = 192;
1363*4882a593Smuzhiyun if (gain < 256) {
1364*4882a593Smuzhiyun again = (u32)(32 - (32 * 128 / gain));
1365*4882a593Smuzhiyun ret = ar0230_write_reg(ar0230->client, 0x3100,
1366*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, 0);
1367*4882a593Smuzhiyun ret |= ar0230_write_reg(ar0230->client, AR0230_REG_ANALOG_GAIN,
1368*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, again);
1369*4882a593Smuzhiyun } else if (gain >= 256 && gain < 345) {
1370*4882a593Smuzhiyun again = (u32)(32 - (64 * 128 / gain));
1371*4882a593Smuzhiyun again |= 0x0010;
1372*4882a593Smuzhiyun ret = ar0230_write_reg(ar0230->client, 0x3100,
1373*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, 0);
1374*4882a593Smuzhiyun ret |= ar0230_write_reg(ar0230->client, AR0230_REG_ANALOG_GAIN,
1375*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, again);
1376*4882a593Smuzhiyun } else if (gain >= 345 && gain < 691) {
1377*4882a593Smuzhiyun again = (u32)(32 - (32 * 345 / gain));
1378*4882a593Smuzhiyun ret = ar0230_write_reg(ar0230->client, 0x3100,
1379*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, 4);
1380*4882a593Smuzhiyun ret |= ar0230_write_reg(ar0230->client, AR0230_REG_ANALOG_GAIN,
1381*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, again);
1382*4882a593Smuzhiyun } else if (gain >= 691 && gain < 1382) {
1383*4882a593Smuzhiyun again = (u32)(32 - (64 * 345 / gain));
1384*4882a593Smuzhiyun again |= 0x0010;
1385*4882a593Smuzhiyun ret = ar0230_write_reg(ar0230->client, 0x3100,
1386*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, 4);
1387*4882a593Smuzhiyun ret |= ar0230_write_reg(ar0230->client, AR0230_REG_ANALOG_GAIN,
1388*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, again);
1389*4882a593Smuzhiyun } else if (gain >= 1382 && gain < 2764) {
1390*4882a593Smuzhiyun again = (u32)(32 - (128 * 345 / gain));
1391*4882a593Smuzhiyun again |= 0x0020;
1392*4882a593Smuzhiyun ret = ar0230_write_reg(ar0230->client, 0x3100,
1393*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, 4);
1394*4882a593Smuzhiyun ret |= ar0230_write_reg(ar0230->client, AR0230_REG_ANALOG_GAIN,
1395*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, again);
1396*4882a593Smuzhiyun } else if (gain >= 2764 && gain < 4023) {
1397*4882a593Smuzhiyun again = (u32)(32 - (256 * 345 / gain));
1398*4882a593Smuzhiyun again |= 0x0030;
1399*4882a593Smuzhiyun ret = ar0230_write_reg(ar0230->client, 0x3100,
1400*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, 4);
1401*4882a593Smuzhiyun ret |= ar0230_write_reg(ar0230->client, AR0230_REG_ANALOG_GAIN,
1402*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, again);
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun return ret;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
ar0230_set_ctrl(struct v4l2_ctrl * ctrl)1407*4882a593Smuzhiyun static int ar0230_set_ctrl(struct v4l2_ctrl *ctrl)
1408*4882a593Smuzhiyun {
1409*4882a593Smuzhiyun struct ar0230 *ar0230 = container_of(ctrl->handler,
1410*4882a593Smuzhiyun struct ar0230, ctrl_handler);
1411*4882a593Smuzhiyun struct i2c_client *client = ar0230->client;
1412*4882a593Smuzhiyun int ret = 0;
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
1415*4882a593Smuzhiyun return 0;
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun switch (ctrl->id) {
1418*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
1419*4882a593Smuzhiyun ret = ar0230_write_reg(ar0230->client, AR0230_REG_EXPOSURE,
1420*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, ctrl->val);
1421*4882a593Smuzhiyun break;
1422*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
1423*4882a593Smuzhiyun ret = ar0230_set_gain(ar0230, ctrl->val);
1424*4882a593Smuzhiyun break;
1425*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1426*4882a593Smuzhiyun ret = ar0230_write_reg(ar0230->client, AR0230_REG_VTS,
1427*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT,
1428*4882a593Smuzhiyun ctrl->val + ar0230->cur_mode->height);
1429*4882a593Smuzhiyun break;
1430*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
1431*4882a593Smuzhiyun ret = ar0230_enable_test_pattern(ar0230, ctrl->val);
1432*4882a593Smuzhiyun break;
1433*4882a593Smuzhiyun default:
1434*4882a593Smuzhiyun dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1435*4882a593Smuzhiyun __func__, ctrl->id, ctrl->val);
1436*4882a593Smuzhiyun break;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun return ret;
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun static const struct v4l2_ctrl_ops ar0230_ctrl_ops = {
1445*4882a593Smuzhiyun .s_ctrl = ar0230_set_ctrl,
1446*4882a593Smuzhiyun };
1447*4882a593Smuzhiyun
ar0230_initialize_controls(struct ar0230 * ar0230)1448*4882a593Smuzhiyun static int ar0230_initialize_controls(struct ar0230 *ar0230)
1449*4882a593Smuzhiyun {
1450*4882a593Smuzhiyun const struct ar0230_mode *mode;
1451*4882a593Smuzhiyun struct v4l2_ctrl_handler *handler;
1452*4882a593Smuzhiyun s64 exposure_max, vblank_def;
1453*4882a593Smuzhiyun u32 h_blank;
1454*4882a593Smuzhiyun int ret;
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun handler = &ar0230->ctrl_handler;
1457*4882a593Smuzhiyun mode = ar0230->cur_mode;
1458*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(handler, 8);
1459*4882a593Smuzhiyun if (ret)
1460*4882a593Smuzhiyun return ret;
1461*4882a593Smuzhiyun handler->lock = &ar0230->mutex;
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
1464*4882a593Smuzhiyun 0, AR0230_PIXEL_RATE, 1, AR0230_PIXEL_RATE);
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
1467*4882a593Smuzhiyun ar0230->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1468*4882a593Smuzhiyun h_blank, h_blank, 1, h_blank);
1469*4882a593Smuzhiyun if (ar0230->hblank)
1470*4882a593Smuzhiyun ar0230->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
1473*4882a593Smuzhiyun ar0230->vblank = v4l2_ctrl_new_std(handler, &ar0230_ctrl_ops,
1474*4882a593Smuzhiyun V4L2_CID_VBLANK, vblank_def,
1475*4882a593Smuzhiyun AR0230_VTS_MAX - mode->height,
1476*4882a593Smuzhiyun 1, vblank_def);
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun exposure_max = mode->vts_def - 1;
1479*4882a593Smuzhiyun ar0230->exposure = v4l2_ctrl_new_std(handler, &ar0230_ctrl_ops,
1480*4882a593Smuzhiyun V4L2_CID_EXPOSURE, AR0230_EXPOSURE_MIN,
1481*4882a593Smuzhiyun exposure_max, AR0230_EXPOSURE_STEP,
1482*4882a593Smuzhiyun mode->exp_def);
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun ar0230->anal_gain = v4l2_ctrl_new_std(handler, &ar0230_ctrl_ops,
1485*4882a593Smuzhiyun V4L2_CID_ANALOGUE_GAIN, ANALOG_GAIN_MIN,
1486*4882a593Smuzhiyun ANALOG_GAIN_MAX, ANALOG_GAIN_STEP,
1487*4882a593Smuzhiyun ANALOG_GAIN_DEFAULT);
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun ar0230->test_pattern = v4l2_ctrl_new_std_menu_items(handler,
1490*4882a593Smuzhiyun &ar0230_ctrl_ops, V4L2_CID_TEST_PATTERN,
1491*4882a593Smuzhiyun ARRAY_SIZE(ar0230_test_pattern_menu) - 1,
1492*4882a593Smuzhiyun 0, 0, ar0230_test_pattern_menu);
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun if (handler->error) {
1495*4882a593Smuzhiyun ret = handler->error;
1496*4882a593Smuzhiyun dev_err(&ar0230->client->dev,
1497*4882a593Smuzhiyun "Failed to init controls(%d)\n", ret);
1498*4882a593Smuzhiyun goto err_free_handler;
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun ar0230->subdev.ctrl_handler = handler;
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun return 0;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun err_free_handler:
1506*4882a593Smuzhiyun v4l2_ctrl_handler_free(handler);
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun return ret;
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun
ar0230_check_sensor_id(struct ar0230 * ar0230,struct i2c_client * client)1511*4882a593Smuzhiyun static int ar0230_check_sensor_id(struct ar0230 *ar0230,
1512*4882a593Smuzhiyun struct i2c_client *client)
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun struct device *dev = &ar0230->client->dev;
1515*4882a593Smuzhiyun u32 id = 0;
1516*4882a593Smuzhiyun int ret;
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun ret = ar0230_read_reg(client, AR0230_REG_CHIP_ID,
1519*4882a593Smuzhiyun AR0230_REG_VALUE_16BIT, &id);
1520*4882a593Smuzhiyun if (id != CHIP_ID) {
1521*4882a593Smuzhiyun dev_err(dev, "Unexpected sensor id(%x), ret(%d)\n", id, ret);
1522*4882a593Smuzhiyun return -ENODEV;
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun dev_info(dev, "Detected AR0230 sensor\n");
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun return 0;
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun
ar0230_configure_regulators(struct ar0230 * ar0230)1530*4882a593Smuzhiyun static int ar0230_configure_regulators(struct ar0230 *ar0230)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun u32 i;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun for (i = 0; i < AR0230_NUM_SUPPLIES; i++)
1535*4882a593Smuzhiyun ar0230->supplies[i].supply =
1536*4882a593Smuzhiyun ar0230_regulator[i].name;
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun return devm_regulator_bulk_get(&ar0230->client->dev,
1539*4882a593Smuzhiyun AR0230_NUM_SUPPLIES,
1540*4882a593Smuzhiyun ar0230->supplies);
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
ar0230_probe(struct i2c_client * client,const struct i2c_device_id * id)1543*4882a593Smuzhiyun static int ar0230_probe(struct i2c_client *client,
1544*4882a593Smuzhiyun const struct i2c_device_id *id)
1545*4882a593Smuzhiyun {
1546*4882a593Smuzhiyun struct device *dev = &client->dev;
1547*4882a593Smuzhiyun struct device_node *node = dev->of_node;
1548*4882a593Smuzhiyun struct ar0230 *ar0230;
1549*4882a593Smuzhiyun struct v4l2_subdev *sd;
1550*4882a593Smuzhiyun char facing[2];
1551*4882a593Smuzhiyun int ret;
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun dev_info(dev, "driver version: %02x.%02x.%02x",
1554*4882a593Smuzhiyun DRIVER_VERSION >> 16,
1555*4882a593Smuzhiyun (DRIVER_VERSION & 0xff00) >> 8,
1556*4882a593Smuzhiyun DRIVER_VERSION & 0x00ff);
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun ar0230 = devm_kzalloc(dev, sizeof(*ar0230), GFP_KERNEL);
1559*4882a593Smuzhiyun if (!ar0230)
1560*4882a593Smuzhiyun return -ENOMEM;
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1563*4882a593Smuzhiyun &ar0230->module_index);
1564*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1565*4882a593Smuzhiyun &ar0230->module_facing);
1566*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1567*4882a593Smuzhiyun &ar0230->module_name);
1568*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1569*4882a593Smuzhiyun &ar0230->len_name);
1570*4882a593Smuzhiyun if (ret) {
1571*4882a593Smuzhiyun dev_err(dev, "could not get module information!\n");
1572*4882a593Smuzhiyun return -EINVAL;
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun ar0230->client = client;
1576*4882a593Smuzhiyun ar0230->cur_mode = &supported_modes[0];
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun ar0230->xvclk = devm_clk_get(dev, "xvclk");
1579*4882a593Smuzhiyun if (IS_ERR(ar0230->xvclk)) {
1580*4882a593Smuzhiyun dev_err(dev, "Failed to get xvclk\n");
1581*4882a593Smuzhiyun return -EINVAL;
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun ar0230->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
1585*4882a593Smuzhiyun if (IS_ERR(ar0230->reset_gpio))
1586*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun ar0230->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
1589*4882a593Smuzhiyun if (IS_ERR(ar0230->pwdn_gpio))
1590*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun ret = ar0230_configure_regulators(ar0230);
1593*4882a593Smuzhiyun if (ret) {
1594*4882a593Smuzhiyun dev_err(dev, "Failed to get power regulators\n");
1595*4882a593Smuzhiyun return ret;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun mutex_init(&ar0230->mutex);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun sd = &ar0230->subdev;
1601*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &ar0230_subdev_ops);
1602*4882a593Smuzhiyun ret = ar0230_initialize_controls(ar0230);
1603*4882a593Smuzhiyun if (ret)
1604*4882a593Smuzhiyun goto err_destroy_mutex;
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun ret = __ar0230_power_on(ar0230);
1607*4882a593Smuzhiyun if (ret)
1608*4882a593Smuzhiyun goto err_free_handler;
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun ret = ar0230_check_sensor_id(ar0230, client);
1611*4882a593Smuzhiyun if (ret)
1612*4882a593Smuzhiyun goto err_power_off;
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1615*4882a593Smuzhiyun sd->internal_ops = &ar0230_internal_ops;
1616*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1617*4882a593Smuzhiyun V4L2_SUBDEV_FL_HAS_EVENTS;
1618*4882a593Smuzhiyun #endif
1619*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1620*4882a593Smuzhiyun ar0230->pad.flags = MEDIA_PAD_FL_SOURCE;
1621*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1622*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &ar0230->pad);
1623*4882a593Smuzhiyun if (ret < 0)
1624*4882a593Smuzhiyun goto err_power_off;
1625*4882a593Smuzhiyun #endif
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun memset(facing, 0, sizeof(facing));
1628*4882a593Smuzhiyun if (strcmp(ar0230->module_facing, "back") == 0)
1629*4882a593Smuzhiyun facing[0] = 'b';
1630*4882a593Smuzhiyun else
1631*4882a593Smuzhiyun facing[0] = 'f';
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1634*4882a593Smuzhiyun ar0230->module_index, facing,
1635*4882a593Smuzhiyun AR0230_NAME, dev_name(sd->dev));
1636*4882a593Smuzhiyun ret = v4l2_async_register_subdev_sensor_common(sd);
1637*4882a593Smuzhiyun if (ret) {
1638*4882a593Smuzhiyun dev_err(dev, "v4l2 async register subdev failed\n");
1639*4882a593Smuzhiyun goto err_clean_entity;
1640*4882a593Smuzhiyun }
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun pm_runtime_set_active(dev);
1643*4882a593Smuzhiyun pm_runtime_enable(dev);
1644*4882a593Smuzhiyun pm_runtime_idle(dev);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun return 0;
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun err_clean_entity:
1649*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1650*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1651*4882a593Smuzhiyun #endif
1652*4882a593Smuzhiyun err_power_off:
1653*4882a593Smuzhiyun __ar0230_power_off(ar0230);
1654*4882a593Smuzhiyun err_free_handler:
1655*4882a593Smuzhiyun v4l2_ctrl_handler_free(&ar0230->ctrl_handler);
1656*4882a593Smuzhiyun err_destroy_mutex:
1657*4882a593Smuzhiyun mutex_destroy(&ar0230->mutex);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun return ret;
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun
ar0230_remove(struct i2c_client * client)1662*4882a593Smuzhiyun static int ar0230_remove(struct i2c_client *client)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1665*4882a593Smuzhiyun struct ar0230 *ar0230 = to_ar0230(sd);
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1668*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1669*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1670*4882a593Smuzhiyun #endif
1671*4882a593Smuzhiyun v4l2_ctrl_handler_free(&ar0230->ctrl_handler);
1672*4882a593Smuzhiyun mutex_destroy(&ar0230->mutex);
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1675*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&client->dev))
1676*4882a593Smuzhiyun __ar0230_power_off(ar0230);
1677*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun return 0;
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1683*4882a593Smuzhiyun static const struct of_device_id ar0230_of_match[] = {
1684*4882a593Smuzhiyun { .compatible = "aptina,ar0230" },
1685*4882a593Smuzhiyun {},
1686*4882a593Smuzhiyun };
1687*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ar0230_of_match);
1688*4882a593Smuzhiyun #endif
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun static const struct i2c_device_id ar0230_match_id[] = {
1691*4882a593Smuzhiyun { "aptina,ar0230", 0 },
1692*4882a593Smuzhiyun { },
1693*4882a593Smuzhiyun };
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun static struct i2c_driver ar0230_i2c_driver = {
1696*4882a593Smuzhiyun .driver = {
1697*4882a593Smuzhiyun .name = AR0230_NAME,
1698*4882a593Smuzhiyun .pm = &ar0230_pm_ops,
1699*4882a593Smuzhiyun .of_match_table = of_match_ptr(ar0230_of_match),
1700*4882a593Smuzhiyun },
1701*4882a593Smuzhiyun .probe = &ar0230_probe,
1702*4882a593Smuzhiyun .remove = &ar0230_remove,
1703*4882a593Smuzhiyun .id_table = ar0230_match_id,
1704*4882a593Smuzhiyun };
1705*4882a593Smuzhiyun
sensor_mod_init(void)1706*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1707*4882a593Smuzhiyun {
1708*4882a593Smuzhiyun return i2c_add_driver(&ar0230_i2c_driver);
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun
sensor_mod_exit(void)1711*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun i2c_del_driver(&ar0230_i2c_driver);
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1717*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun MODULE_DESCRIPTION("Aptina ar0230 sensor driver");
1720*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1721