1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * adv7842 - Analog Devices ADV7842 video decoder driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2013 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun * References (c = chapter, p = page):
10*4882a593Smuzhiyun * REF_01 - Analog devices, ADV7842,
11*4882a593Smuzhiyun * Register Settings Recommendations, Rev. 1.9, April 2011
12*4882a593Smuzhiyun * REF_02 - Analog devices, Software User Guide, UG-206,
13*4882a593Smuzhiyun * ADV7842 I2C Register Maps, Rev. 0, November 2010
14*4882a593Smuzhiyun * REF_03 - Analog devices, Hardware User Guide, UG-214,
15*4882a593Smuzhiyun * ADV7842 Fast Switching 2:1 HDMI 1.4 Receiver with 3D-Comb
16*4882a593Smuzhiyun * Decoder and Digitizer , Rev. 0, January 2011
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/i2c.h>
24*4882a593Smuzhiyun #include <linux/delay.h>
25*4882a593Smuzhiyun #include <linux/videodev2.h>
26*4882a593Smuzhiyun #include <linux/workqueue.h>
27*4882a593Smuzhiyun #include <linux/v4l2-dv-timings.h>
28*4882a593Smuzhiyun #include <linux/hdmi.h>
29*4882a593Smuzhiyun #include <media/cec.h>
30*4882a593Smuzhiyun #include <media/v4l2-device.h>
31*4882a593Smuzhiyun #include <media/v4l2-event.h>
32*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
33*4882a593Smuzhiyun #include <media/v4l2-dv-timings.h>
34*4882a593Smuzhiyun #include <media/i2c/adv7842.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static int debug;
37*4882a593Smuzhiyun module_param(debug, int, 0644);
38*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "debug level (0-2)");
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun MODULE_DESCRIPTION("Analog Devices ADV7842 video decoder driver");
41*4882a593Smuzhiyun MODULE_AUTHOR("Hans Verkuil <hans.verkuil@cisco.com>");
42*4882a593Smuzhiyun MODULE_AUTHOR("Martin Bugge <marbugge@cisco.com>");
43*4882a593Smuzhiyun MODULE_LICENSE("GPL");
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* ADV7842 system clock frequency */
46*4882a593Smuzhiyun #define ADV7842_fsc (28636360)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define ADV7842_RGB_OUT (1 << 1)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define ADV7842_OP_FORMAT_SEL_8BIT (0 << 0)
51*4882a593Smuzhiyun #define ADV7842_OP_FORMAT_SEL_10BIT (1 << 0)
52*4882a593Smuzhiyun #define ADV7842_OP_FORMAT_SEL_12BIT (2 << 0)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define ADV7842_OP_MODE_SEL_SDR_422 (0 << 5)
55*4882a593Smuzhiyun #define ADV7842_OP_MODE_SEL_DDR_422 (1 << 5)
56*4882a593Smuzhiyun #define ADV7842_OP_MODE_SEL_SDR_444 (2 << 5)
57*4882a593Smuzhiyun #define ADV7842_OP_MODE_SEL_DDR_444 (3 << 5)
58*4882a593Smuzhiyun #define ADV7842_OP_MODE_SEL_SDR_422_2X (4 << 5)
59*4882a593Smuzhiyun #define ADV7842_OP_MODE_SEL_ADI_CM (5 << 5)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define ADV7842_OP_CH_SEL_GBR (0 << 5)
62*4882a593Smuzhiyun #define ADV7842_OP_CH_SEL_GRB (1 << 5)
63*4882a593Smuzhiyun #define ADV7842_OP_CH_SEL_BGR (2 << 5)
64*4882a593Smuzhiyun #define ADV7842_OP_CH_SEL_RGB (3 << 5)
65*4882a593Smuzhiyun #define ADV7842_OP_CH_SEL_BRG (4 << 5)
66*4882a593Smuzhiyun #define ADV7842_OP_CH_SEL_RBG (5 << 5)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define ADV7842_OP_SWAP_CB_CR (1 << 0)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define ADV7842_MAX_ADDRS (3)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun **********************************************************************
74*4882a593Smuzhiyun *
75*4882a593Smuzhiyun * Arrays with configuration parameters for the ADV7842
76*4882a593Smuzhiyun *
77*4882a593Smuzhiyun **********************************************************************
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct adv7842_format_info {
81*4882a593Smuzhiyun u32 code;
82*4882a593Smuzhiyun u8 op_ch_sel;
83*4882a593Smuzhiyun bool rgb_out;
84*4882a593Smuzhiyun bool swap_cb_cr;
85*4882a593Smuzhiyun u8 op_format_sel;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun struct adv7842_state {
89*4882a593Smuzhiyun struct adv7842_platform_data pdata;
90*4882a593Smuzhiyun struct v4l2_subdev sd;
91*4882a593Smuzhiyun struct media_pad pad;
92*4882a593Smuzhiyun struct v4l2_ctrl_handler hdl;
93*4882a593Smuzhiyun enum adv7842_mode mode;
94*4882a593Smuzhiyun struct v4l2_dv_timings timings;
95*4882a593Smuzhiyun enum adv7842_vid_std_select vid_std_select;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun const struct adv7842_format_info *format;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun v4l2_std_id norm;
100*4882a593Smuzhiyun struct {
101*4882a593Smuzhiyun u8 edid[256];
102*4882a593Smuzhiyun u32 present;
103*4882a593Smuzhiyun } hdmi_edid;
104*4882a593Smuzhiyun struct {
105*4882a593Smuzhiyun u8 edid[256];
106*4882a593Smuzhiyun u32 present;
107*4882a593Smuzhiyun } vga_edid;
108*4882a593Smuzhiyun struct v4l2_fract aspect_ratio;
109*4882a593Smuzhiyun u32 rgb_quantization_range;
110*4882a593Smuzhiyun bool is_cea_format;
111*4882a593Smuzhiyun struct delayed_work delayed_work_enable_hotplug;
112*4882a593Smuzhiyun bool restart_stdi_once;
113*4882a593Smuzhiyun bool hdmi_port_a;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* i2c clients */
116*4882a593Smuzhiyun struct i2c_client *i2c_sdp_io;
117*4882a593Smuzhiyun struct i2c_client *i2c_sdp;
118*4882a593Smuzhiyun struct i2c_client *i2c_cp;
119*4882a593Smuzhiyun struct i2c_client *i2c_vdp;
120*4882a593Smuzhiyun struct i2c_client *i2c_afe;
121*4882a593Smuzhiyun struct i2c_client *i2c_hdmi;
122*4882a593Smuzhiyun struct i2c_client *i2c_repeater;
123*4882a593Smuzhiyun struct i2c_client *i2c_edid;
124*4882a593Smuzhiyun struct i2c_client *i2c_infoframe;
125*4882a593Smuzhiyun struct i2c_client *i2c_cec;
126*4882a593Smuzhiyun struct i2c_client *i2c_avlink;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* controls */
129*4882a593Smuzhiyun struct v4l2_ctrl *detect_tx_5v_ctrl;
130*4882a593Smuzhiyun struct v4l2_ctrl *analog_sampling_phase_ctrl;
131*4882a593Smuzhiyun struct v4l2_ctrl *free_run_color_ctrl_manual;
132*4882a593Smuzhiyun struct v4l2_ctrl *free_run_color_ctrl;
133*4882a593Smuzhiyun struct v4l2_ctrl *rgb_quantization_range_ctrl;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun struct cec_adapter *cec_adap;
136*4882a593Smuzhiyun u8 cec_addr[ADV7842_MAX_ADDRS];
137*4882a593Smuzhiyun u8 cec_valid_addrs;
138*4882a593Smuzhiyun bool cec_enabled_adap;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Unsupported timings. This device cannot support 720p30. */
142*4882a593Smuzhiyun static const struct v4l2_dv_timings adv7842_timings_exceptions[] = {
143*4882a593Smuzhiyun V4L2_DV_BT_CEA_1280X720P30,
144*4882a593Smuzhiyun { }
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
adv7842_check_dv_timings(const struct v4l2_dv_timings * t,void * hdl)147*4882a593Smuzhiyun static bool adv7842_check_dv_timings(const struct v4l2_dv_timings *t, void *hdl)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun int i;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun for (i = 0; adv7842_timings_exceptions[i].bt.width; i++)
152*4882a593Smuzhiyun if (v4l2_match_dv_timings(t, adv7842_timings_exceptions + i, 0, false))
153*4882a593Smuzhiyun return false;
154*4882a593Smuzhiyun return true;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct adv7842_video_standards {
158*4882a593Smuzhiyun struct v4l2_dv_timings timings;
159*4882a593Smuzhiyun u8 vid_std;
160*4882a593Smuzhiyun u8 v_freq;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* sorted by number of lines */
164*4882a593Smuzhiyun static const struct adv7842_video_standards adv7842_prim_mode_comp[] = {
165*4882a593Smuzhiyun /* { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 }, TODO flickering */
166*4882a593Smuzhiyun { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
167*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1280X720P50, 0x19, 0x01 },
168*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1280X720P60, 0x19, 0x00 },
169*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
170*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
171*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
172*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
173*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
174*4882a593Smuzhiyun /* TODO add 1920x1080P60_RB (CVT timing) */
175*4882a593Smuzhiyun { },
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* sorted by number of lines */
179*4882a593Smuzhiyun static const struct adv7842_video_standards adv7842_prim_mode_gr[] = {
180*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
181*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
182*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
183*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
184*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
185*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
186*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
187*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
188*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
189*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
190*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
191*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
192*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
193*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
194*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
195*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1360X768P60, 0x12, 0x00 },
196*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1366X768P60, 0x13, 0x00 },
197*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1400X1050P60, 0x14, 0x00 },
198*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1400X1050P75, 0x15, 0x00 },
199*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1600X1200P60, 0x16, 0x00 }, /* TODO not tested */
200*4882a593Smuzhiyun /* TODO add 1600X1200P60_RB (not a DMT timing) */
201*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1680X1050P60, 0x18, 0x00 },
202*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1920X1200P60_RB, 0x19, 0x00 }, /* TODO not tested */
203*4882a593Smuzhiyun { },
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* sorted by number of lines */
207*4882a593Smuzhiyun static const struct adv7842_video_standards adv7842_prim_mode_hdmi_comp[] = {
208*4882a593Smuzhiyun { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 },
209*4882a593Smuzhiyun { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
210*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1280X720P50, 0x13, 0x01 },
211*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1280X720P60, 0x13, 0x00 },
212*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
213*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
214*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
215*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
216*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
217*4882a593Smuzhiyun { },
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* sorted by number of lines */
221*4882a593Smuzhiyun static const struct adv7842_video_standards adv7842_prim_mode_hdmi_gr[] = {
222*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
223*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
224*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
225*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
226*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
227*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
228*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
229*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
230*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
231*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
232*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
233*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
234*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
235*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
236*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
237*4882a593Smuzhiyun { },
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static const struct v4l2_event adv7842_ev_fmt = {
241*4882a593Smuzhiyun .type = V4L2_EVENT_SOURCE_CHANGE,
242*4882a593Smuzhiyun .u.src_change.changes = V4L2_EVENT_SRC_CH_RESOLUTION,
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
246*4882a593Smuzhiyun
to_state(struct v4l2_subdev * sd)247*4882a593Smuzhiyun static inline struct adv7842_state *to_state(struct v4l2_subdev *sd)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun return container_of(sd, struct adv7842_state, sd);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
to_sd(struct v4l2_ctrl * ctrl)252*4882a593Smuzhiyun static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun return &container_of(ctrl->handler, struct adv7842_state, hdl)->sd;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
hblanking(const struct v4l2_bt_timings * t)257*4882a593Smuzhiyun static inline unsigned hblanking(const struct v4l2_bt_timings *t)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun return V4L2_DV_BT_BLANKING_WIDTH(t);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
htotal(const struct v4l2_bt_timings * t)262*4882a593Smuzhiyun static inline unsigned htotal(const struct v4l2_bt_timings *t)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun return V4L2_DV_BT_FRAME_WIDTH(t);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
vblanking(const struct v4l2_bt_timings * t)267*4882a593Smuzhiyun static inline unsigned vblanking(const struct v4l2_bt_timings *t)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun return V4L2_DV_BT_BLANKING_HEIGHT(t);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
vtotal(const struct v4l2_bt_timings * t)272*4882a593Smuzhiyun static inline unsigned vtotal(const struct v4l2_bt_timings *t)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun return V4L2_DV_BT_FRAME_HEIGHT(t);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
279*4882a593Smuzhiyun
adv_smbus_read_byte_data_check(struct i2c_client * client,u8 command,bool check)280*4882a593Smuzhiyun static s32 adv_smbus_read_byte_data_check(struct i2c_client *client,
281*4882a593Smuzhiyun u8 command, bool check)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun union i2c_smbus_data data;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (!i2c_smbus_xfer(client->adapter, client->addr, client->flags,
286*4882a593Smuzhiyun I2C_SMBUS_READ, command,
287*4882a593Smuzhiyun I2C_SMBUS_BYTE_DATA, &data))
288*4882a593Smuzhiyun return data.byte;
289*4882a593Smuzhiyun if (check)
290*4882a593Smuzhiyun v4l_err(client, "error reading %02x, %02x\n",
291*4882a593Smuzhiyun client->addr, command);
292*4882a593Smuzhiyun return -EIO;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
adv_smbus_read_byte_data(struct i2c_client * client,u8 command)295*4882a593Smuzhiyun static s32 adv_smbus_read_byte_data(struct i2c_client *client, u8 command)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun int i;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
300*4882a593Smuzhiyun int ret = adv_smbus_read_byte_data_check(client, command, true);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun if (ret >= 0) {
303*4882a593Smuzhiyun if (i)
304*4882a593Smuzhiyun v4l_err(client, "read ok after %d retries\n", i);
305*4882a593Smuzhiyun return ret;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun v4l_err(client, "read failed\n");
309*4882a593Smuzhiyun return -EIO;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
adv_smbus_write_byte_data(struct i2c_client * client,u8 command,u8 value)312*4882a593Smuzhiyun static s32 adv_smbus_write_byte_data(struct i2c_client *client,
313*4882a593Smuzhiyun u8 command, u8 value)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun union i2c_smbus_data data;
316*4882a593Smuzhiyun int err;
317*4882a593Smuzhiyun int i;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun data.byte = value;
320*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
321*4882a593Smuzhiyun err = i2c_smbus_xfer(client->adapter, client->addr,
322*4882a593Smuzhiyun client->flags,
323*4882a593Smuzhiyun I2C_SMBUS_WRITE, command,
324*4882a593Smuzhiyun I2C_SMBUS_BYTE_DATA, &data);
325*4882a593Smuzhiyun if (!err)
326*4882a593Smuzhiyun break;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun if (err < 0)
329*4882a593Smuzhiyun v4l_err(client, "error writing %02x, %02x, %02x\n",
330*4882a593Smuzhiyun client->addr, command, value);
331*4882a593Smuzhiyun return err;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
adv_smbus_write_byte_no_check(struct i2c_client * client,u8 command,u8 value)334*4882a593Smuzhiyun static void adv_smbus_write_byte_no_check(struct i2c_client *client,
335*4882a593Smuzhiyun u8 command, u8 value)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun union i2c_smbus_data data;
338*4882a593Smuzhiyun data.byte = value;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun i2c_smbus_xfer(client->adapter, client->addr,
341*4882a593Smuzhiyun client->flags,
342*4882a593Smuzhiyun I2C_SMBUS_WRITE, command,
343*4882a593Smuzhiyun I2C_SMBUS_BYTE_DATA, &data);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
adv_smbus_write_i2c_block_data(struct i2c_client * client,u8 command,unsigned length,const u8 * values)346*4882a593Smuzhiyun static s32 adv_smbus_write_i2c_block_data(struct i2c_client *client,
347*4882a593Smuzhiyun u8 command, unsigned length, const u8 *values)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun union i2c_smbus_data data;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (length > I2C_SMBUS_BLOCK_MAX)
352*4882a593Smuzhiyun length = I2C_SMBUS_BLOCK_MAX;
353*4882a593Smuzhiyun data.block[0] = length;
354*4882a593Smuzhiyun memcpy(data.block + 1, values, length);
355*4882a593Smuzhiyun return i2c_smbus_xfer(client->adapter, client->addr, client->flags,
356*4882a593Smuzhiyun I2C_SMBUS_WRITE, command,
357*4882a593Smuzhiyun I2C_SMBUS_I2C_BLOCK_DATA, &data);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
361*4882a593Smuzhiyun
io_read(struct v4l2_subdev * sd,u8 reg)362*4882a593Smuzhiyun static inline int io_read(struct v4l2_subdev *sd, u8 reg)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun return adv_smbus_read_byte_data(client, reg);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
io_write(struct v4l2_subdev * sd,u8 reg,u8 val)369*4882a593Smuzhiyun static inline int io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun return adv_smbus_write_byte_data(client, reg, val);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
io_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)376*4882a593Smuzhiyun static inline int io_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun return io_write(sd, reg, (io_read(sd, reg) & mask) | val);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
io_write_clr_set(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)381*4882a593Smuzhiyun static inline int io_write_clr_set(struct v4l2_subdev *sd,
382*4882a593Smuzhiyun u8 reg, u8 mask, u8 val)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun return io_write(sd, reg, (io_read(sd, reg) & ~mask) | val);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
avlink_read(struct v4l2_subdev * sd,u8 reg)387*4882a593Smuzhiyun static inline int avlink_read(struct v4l2_subdev *sd, u8 reg)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return adv_smbus_read_byte_data(state->i2c_avlink, reg);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
avlink_write(struct v4l2_subdev * sd,u8 reg,u8 val)394*4882a593Smuzhiyun static inline int avlink_write(struct v4l2_subdev *sd, u8 reg, u8 val)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return adv_smbus_write_byte_data(state->i2c_avlink, reg, val);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
cec_read(struct v4l2_subdev * sd,u8 reg)401*4882a593Smuzhiyun static inline int cec_read(struct v4l2_subdev *sd, u8 reg)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun return adv_smbus_read_byte_data(state->i2c_cec, reg);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
cec_write(struct v4l2_subdev * sd,u8 reg,u8 val)408*4882a593Smuzhiyun static inline int cec_write(struct v4l2_subdev *sd, u8 reg, u8 val)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun return adv_smbus_write_byte_data(state->i2c_cec, reg, val);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
cec_write_clr_set(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)415*4882a593Smuzhiyun static inline int cec_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun return cec_write(sd, reg, (cec_read(sd, reg) & ~mask) | val);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
infoframe_read(struct v4l2_subdev * sd,u8 reg)420*4882a593Smuzhiyun static inline int infoframe_read(struct v4l2_subdev *sd, u8 reg)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return adv_smbus_read_byte_data(state->i2c_infoframe, reg);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
infoframe_write(struct v4l2_subdev * sd,u8 reg,u8 val)427*4882a593Smuzhiyun static inline int infoframe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return adv_smbus_write_byte_data(state->i2c_infoframe, reg, val);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
sdp_io_read(struct v4l2_subdev * sd,u8 reg)434*4882a593Smuzhiyun static inline int sdp_io_read(struct v4l2_subdev *sd, u8 reg)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun return adv_smbus_read_byte_data(state->i2c_sdp_io, reg);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
sdp_io_write(struct v4l2_subdev * sd,u8 reg,u8 val)441*4882a593Smuzhiyun static inline int sdp_io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun return adv_smbus_write_byte_data(state->i2c_sdp_io, reg, val);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
sdp_io_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)448*4882a593Smuzhiyun static inline int sdp_io_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun return sdp_io_write(sd, reg, (sdp_io_read(sd, reg) & mask) | val);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
sdp_read(struct v4l2_subdev * sd,u8 reg)453*4882a593Smuzhiyun static inline int sdp_read(struct v4l2_subdev *sd, u8 reg)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return adv_smbus_read_byte_data(state->i2c_sdp, reg);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
sdp_write(struct v4l2_subdev * sd,u8 reg,u8 val)460*4882a593Smuzhiyun static inline int sdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun return adv_smbus_write_byte_data(state->i2c_sdp, reg, val);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
sdp_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)467*4882a593Smuzhiyun static inline int sdp_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun return sdp_write(sd, reg, (sdp_read(sd, reg) & mask) | val);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
afe_read(struct v4l2_subdev * sd,u8 reg)472*4882a593Smuzhiyun static inline int afe_read(struct v4l2_subdev *sd, u8 reg)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return adv_smbus_read_byte_data(state->i2c_afe, reg);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
afe_write(struct v4l2_subdev * sd,u8 reg,u8 val)479*4882a593Smuzhiyun static inline int afe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun return adv_smbus_write_byte_data(state->i2c_afe, reg, val);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
afe_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)486*4882a593Smuzhiyun static inline int afe_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun return afe_write(sd, reg, (afe_read(sd, reg) & mask) | val);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
rep_read(struct v4l2_subdev * sd,u8 reg)491*4882a593Smuzhiyun static inline int rep_read(struct v4l2_subdev *sd, u8 reg)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun return adv_smbus_read_byte_data(state->i2c_repeater, reg);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
rep_write(struct v4l2_subdev * sd,u8 reg,u8 val)498*4882a593Smuzhiyun static inline int rep_write(struct v4l2_subdev *sd, u8 reg, u8 val)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun return adv_smbus_write_byte_data(state->i2c_repeater, reg, val);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
rep_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)505*4882a593Smuzhiyun static inline int rep_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun return rep_write(sd, reg, (rep_read(sd, reg) & mask) | val);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
edid_read(struct v4l2_subdev * sd,u8 reg)510*4882a593Smuzhiyun static inline int edid_read(struct v4l2_subdev *sd, u8 reg)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return adv_smbus_read_byte_data(state->i2c_edid, reg);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
edid_write(struct v4l2_subdev * sd,u8 reg,u8 val)517*4882a593Smuzhiyun static inline int edid_write(struct v4l2_subdev *sd, u8 reg, u8 val)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun return adv_smbus_write_byte_data(state->i2c_edid, reg, val);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
hdmi_read(struct v4l2_subdev * sd,u8 reg)524*4882a593Smuzhiyun static inline int hdmi_read(struct v4l2_subdev *sd, u8 reg)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun return adv_smbus_read_byte_data(state->i2c_hdmi, reg);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
hdmi_write(struct v4l2_subdev * sd,u8 reg,u8 val)531*4882a593Smuzhiyun static inline int hdmi_write(struct v4l2_subdev *sd, u8 reg, u8 val)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun return adv_smbus_write_byte_data(state->i2c_hdmi, reg, val);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
hdmi_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)538*4882a593Smuzhiyun static inline int hdmi_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun return hdmi_write(sd, reg, (hdmi_read(sd, reg) & mask) | val);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
cp_read(struct v4l2_subdev * sd,u8 reg)543*4882a593Smuzhiyun static inline int cp_read(struct v4l2_subdev *sd, u8 reg)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return adv_smbus_read_byte_data(state->i2c_cp, reg);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
cp_write(struct v4l2_subdev * sd,u8 reg,u8 val)550*4882a593Smuzhiyun static inline int cp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun return adv_smbus_write_byte_data(state->i2c_cp, reg, val);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
cp_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)557*4882a593Smuzhiyun static inline int cp_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun return cp_write(sd, reg, (cp_read(sd, reg) & mask) | val);
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
vdp_read(struct v4l2_subdev * sd,u8 reg)562*4882a593Smuzhiyun static inline int vdp_read(struct v4l2_subdev *sd, u8 reg)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun return adv_smbus_read_byte_data(state->i2c_vdp, reg);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
vdp_write(struct v4l2_subdev * sd,u8 reg,u8 val)569*4882a593Smuzhiyun static inline int vdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun return adv_smbus_write_byte_data(state->i2c_vdp, reg, val);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
main_reset(struct v4l2_subdev * sd)576*4882a593Smuzhiyun static void main_reset(struct v4l2_subdev *sd)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s:\n", __func__);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun adv_smbus_write_byte_no_check(client, 0xff, 0x80);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun mdelay(5);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
588*4882a593Smuzhiyun * Format helpers
589*4882a593Smuzhiyun */
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static const struct adv7842_format_info adv7842_formats[] = {
592*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_1X24, ADV7842_OP_CH_SEL_RGB, true, false,
593*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_444 | ADV7842_OP_FORMAT_SEL_8BIT },
594*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV8_2X8, ADV7842_OP_CH_SEL_RGB, false, false,
595*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_8BIT },
596*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU8_2X8, ADV7842_OP_CH_SEL_RGB, false, true,
597*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_8BIT },
598*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV10_2X10, ADV7842_OP_CH_SEL_RGB, false, false,
599*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_10BIT },
600*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU10_2X10, ADV7842_OP_CH_SEL_RGB, false, true,
601*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_10BIT },
602*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV12_2X12, ADV7842_OP_CH_SEL_RGB, false, false,
603*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_12BIT },
604*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU12_2X12, ADV7842_OP_CH_SEL_RGB, false, true,
605*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_12BIT },
606*4882a593Smuzhiyun { MEDIA_BUS_FMT_UYVY8_1X16, ADV7842_OP_CH_SEL_RBG, false, false,
607*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_8BIT },
608*4882a593Smuzhiyun { MEDIA_BUS_FMT_VYUY8_1X16, ADV7842_OP_CH_SEL_RBG, false, true,
609*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_8BIT },
610*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV8_1X16, ADV7842_OP_CH_SEL_RGB, false, false,
611*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_8BIT },
612*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU8_1X16, ADV7842_OP_CH_SEL_RGB, false, true,
613*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_8BIT },
614*4882a593Smuzhiyun { MEDIA_BUS_FMT_UYVY10_1X20, ADV7842_OP_CH_SEL_RBG, false, false,
615*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_10BIT },
616*4882a593Smuzhiyun { MEDIA_BUS_FMT_VYUY10_1X20, ADV7842_OP_CH_SEL_RBG, false, true,
617*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_10BIT },
618*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV10_1X20, ADV7842_OP_CH_SEL_RGB, false, false,
619*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_10BIT },
620*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU10_1X20, ADV7842_OP_CH_SEL_RGB, false, true,
621*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_10BIT },
622*4882a593Smuzhiyun { MEDIA_BUS_FMT_UYVY12_1X24, ADV7842_OP_CH_SEL_RBG, false, false,
623*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_12BIT },
624*4882a593Smuzhiyun { MEDIA_BUS_FMT_VYUY12_1X24, ADV7842_OP_CH_SEL_RBG, false, true,
625*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_12BIT },
626*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV12_1X24, ADV7842_OP_CH_SEL_RGB, false, false,
627*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_12BIT },
628*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU12_1X24, ADV7842_OP_CH_SEL_RGB, false, true,
629*4882a593Smuzhiyun ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_12BIT },
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun static const struct adv7842_format_info *
adv7842_format_info(struct adv7842_state * state,u32 code)633*4882a593Smuzhiyun adv7842_format_info(struct adv7842_state *state, u32 code)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun unsigned int i;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(adv7842_formats); ++i) {
638*4882a593Smuzhiyun if (adv7842_formats[i].code == code)
639*4882a593Smuzhiyun return &adv7842_formats[i];
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun return NULL;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
646*4882a593Smuzhiyun
is_analog_input(struct v4l2_subdev * sd)647*4882a593Smuzhiyun static inline bool is_analog_input(struct v4l2_subdev *sd)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun return ((state->mode == ADV7842_MODE_RGB) ||
652*4882a593Smuzhiyun (state->mode == ADV7842_MODE_COMP));
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
is_digital_input(struct v4l2_subdev * sd)655*4882a593Smuzhiyun static inline bool is_digital_input(struct v4l2_subdev *sd)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun return state->mode == ADV7842_MODE_HDMI;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun static const struct v4l2_dv_timings_cap adv7842_timings_cap_analog = {
663*4882a593Smuzhiyun .type = V4L2_DV_BT_656_1120,
664*4882a593Smuzhiyun /* keep this initialization for compatibility with GCC < 4.4.6 */
665*4882a593Smuzhiyun .reserved = { 0 },
666*4882a593Smuzhiyun V4L2_INIT_BT_TIMINGS(640, 1920, 350, 1200, 25000000, 170000000,
667*4882a593Smuzhiyun V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
668*4882a593Smuzhiyun V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
669*4882a593Smuzhiyun V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
670*4882a593Smuzhiyun V4L2_DV_BT_CAP_CUSTOM)
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun static const struct v4l2_dv_timings_cap adv7842_timings_cap_digital = {
674*4882a593Smuzhiyun .type = V4L2_DV_BT_656_1120,
675*4882a593Smuzhiyun /* keep this initialization for compatibility with GCC < 4.4.6 */
676*4882a593Smuzhiyun .reserved = { 0 },
677*4882a593Smuzhiyun V4L2_INIT_BT_TIMINGS(640, 1920, 350, 1200, 25000000, 225000000,
678*4882a593Smuzhiyun V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
679*4882a593Smuzhiyun V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
680*4882a593Smuzhiyun V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
681*4882a593Smuzhiyun V4L2_DV_BT_CAP_CUSTOM)
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun static inline const struct v4l2_dv_timings_cap *
adv7842_get_dv_timings_cap(struct v4l2_subdev * sd)685*4882a593Smuzhiyun adv7842_get_dv_timings_cap(struct v4l2_subdev *sd)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun return is_digital_input(sd) ? &adv7842_timings_cap_digital :
688*4882a593Smuzhiyun &adv7842_timings_cap_analog;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
692*4882a593Smuzhiyun
adv7842_read_cable_det(struct v4l2_subdev * sd)693*4882a593Smuzhiyun static u16 adv7842_read_cable_det(struct v4l2_subdev *sd)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun u8 reg = io_read(sd, 0x6f);
696*4882a593Smuzhiyun u16 val = 0;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun if (reg & 0x02)
699*4882a593Smuzhiyun val |= 1; /* port A */
700*4882a593Smuzhiyun if (reg & 0x01)
701*4882a593Smuzhiyun val |= 2; /* port B */
702*4882a593Smuzhiyun return val;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
adv7842_delayed_work_enable_hotplug(struct work_struct * work)705*4882a593Smuzhiyun static void adv7842_delayed_work_enable_hotplug(struct work_struct *work)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun struct delayed_work *dwork = to_delayed_work(work);
708*4882a593Smuzhiyun struct adv7842_state *state = container_of(dwork,
709*4882a593Smuzhiyun struct adv7842_state, delayed_work_enable_hotplug);
710*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
711*4882a593Smuzhiyun int present = state->hdmi_edid.present;
712*4882a593Smuzhiyun u8 mask = 0;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: enable hotplug on ports: 0x%x\n",
715*4882a593Smuzhiyun __func__, present);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (present & (0x04 << ADV7842_EDID_PORT_A))
718*4882a593Smuzhiyun mask |= 0x20;
719*4882a593Smuzhiyun if (present & (0x04 << ADV7842_EDID_PORT_B))
720*4882a593Smuzhiyun mask |= 0x10;
721*4882a593Smuzhiyun io_write_and_or(sd, 0x20, 0xcf, mask);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
edid_write_vga_segment(struct v4l2_subdev * sd)724*4882a593Smuzhiyun static int edid_write_vga_segment(struct v4l2_subdev *sd)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
727*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
728*4882a593Smuzhiyun const u8 *val = state->vga_edid.edid;
729*4882a593Smuzhiyun int err = 0;
730*4882a593Smuzhiyun int i;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: write EDID on VGA port\n", __func__);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun /* HPA disable on port A and B */
735*4882a593Smuzhiyun io_write_and_or(sd, 0x20, 0xcf, 0x00);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /* Disable I2C access to internal EDID ram from VGA DDC port */
738*4882a593Smuzhiyun rep_write_and_or(sd, 0x7f, 0x7f, 0x00);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* edid segment pointer '1' for VGA port */
741*4882a593Smuzhiyun rep_write_and_or(sd, 0x77, 0xef, 0x10);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun for (i = 0; !err && i < 256; i += I2C_SMBUS_BLOCK_MAX)
744*4882a593Smuzhiyun err = adv_smbus_write_i2c_block_data(state->i2c_edid, i,
745*4882a593Smuzhiyun I2C_SMBUS_BLOCK_MAX, val + i);
746*4882a593Smuzhiyun if (err)
747*4882a593Smuzhiyun return err;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /* Calculates the checksums and enables I2C access
750*4882a593Smuzhiyun * to internal EDID ram from VGA DDC port.
751*4882a593Smuzhiyun */
752*4882a593Smuzhiyun rep_write_and_or(sd, 0x7f, 0x7f, 0x80);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun for (i = 0; i < 1000; i++) {
755*4882a593Smuzhiyun if (rep_read(sd, 0x79) & 0x20)
756*4882a593Smuzhiyun break;
757*4882a593Smuzhiyun mdelay(1);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun if (i == 1000) {
760*4882a593Smuzhiyun v4l_err(client, "error enabling edid on VGA port\n");
761*4882a593Smuzhiyun return -EIO;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* enable hotplug after 200 ms */
765*4882a593Smuzhiyun schedule_delayed_work(&state->delayed_work_enable_hotplug, HZ / 5);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
edid_write_hdmi_segment(struct v4l2_subdev * sd,u8 port)770*4882a593Smuzhiyun static int edid_write_hdmi_segment(struct v4l2_subdev *sd, u8 port)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
773*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
774*4882a593Smuzhiyun const u8 *edid = state->hdmi_edid.edid;
775*4882a593Smuzhiyun int spa_loc;
776*4882a593Smuzhiyun u16 pa;
777*4882a593Smuzhiyun int err = 0;
778*4882a593Smuzhiyun int i;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: write EDID on port %c\n",
781*4882a593Smuzhiyun __func__, (port == ADV7842_EDID_PORT_A) ? 'A' : 'B');
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* HPA disable on port A and B */
784*4882a593Smuzhiyun io_write_and_or(sd, 0x20, 0xcf, 0x00);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* Disable I2C access to internal EDID ram from HDMI DDC ports */
787*4882a593Smuzhiyun rep_write_and_or(sd, 0x77, 0xf3, 0x00);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (!state->hdmi_edid.present) {
790*4882a593Smuzhiyun cec_phys_addr_invalidate(state->cec_adap);
791*4882a593Smuzhiyun return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun pa = v4l2_get_edid_phys_addr(edid, 256, &spa_loc);
795*4882a593Smuzhiyun err = v4l2_phys_addr_validate(pa, &pa, NULL);
796*4882a593Smuzhiyun if (err)
797*4882a593Smuzhiyun return err;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /*
800*4882a593Smuzhiyun * Return an error if no location of the source physical address
801*4882a593Smuzhiyun * was found.
802*4882a593Smuzhiyun */
803*4882a593Smuzhiyun if (spa_loc == 0)
804*4882a593Smuzhiyun return -EINVAL;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun /* edid segment pointer '0' for HDMI ports */
807*4882a593Smuzhiyun rep_write_and_or(sd, 0x77, 0xef, 0x00);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun for (i = 0; !err && i < 256; i += I2C_SMBUS_BLOCK_MAX)
810*4882a593Smuzhiyun err = adv_smbus_write_i2c_block_data(state->i2c_edid, i,
811*4882a593Smuzhiyun I2C_SMBUS_BLOCK_MAX, edid + i);
812*4882a593Smuzhiyun if (err)
813*4882a593Smuzhiyun return err;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun if (port == ADV7842_EDID_PORT_A) {
816*4882a593Smuzhiyun rep_write(sd, 0x72, edid[spa_loc]);
817*4882a593Smuzhiyun rep_write(sd, 0x73, edid[spa_loc + 1]);
818*4882a593Smuzhiyun } else {
819*4882a593Smuzhiyun rep_write(sd, 0x74, edid[spa_loc]);
820*4882a593Smuzhiyun rep_write(sd, 0x75, edid[spa_loc + 1]);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun rep_write(sd, 0x76, spa_loc & 0xff);
823*4882a593Smuzhiyun rep_write_and_or(sd, 0x77, 0xbf, (spa_loc >> 2) & 0x40);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /* Calculates the checksums and enables I2C access to internal
826*4882a593Smuzhiyun * EDID ram from HDMI DDC ports
827*4882a593Smuzhiyun */
828*4882a593Smuzhiyun rep_write_and_or(sd, 0x77, 0xf3, state->hdmi_edid.present);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun for (i = 0; i < 1000; i++) {
831*4882a593Smuzhiyun if (rep_read(sd, 0x7d) & state->hdmi_edid.present)
832*4882a593Smuzhiyun break;
833*4882a593Smuzhiyun mdelay(1);
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun if (i == 1000) {
836*4882a593Smuzhiyun v4l_err(client, "error enabling edid on port %c\n",
837*4882a593Smuzhiyun (port == ADV7842_EDID_PORT_A) ? 'A' : 'B');
838*4882a593Smuzhiyun return -EIO;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun cec_s_phys_addr(state->cec_adap, pa, false);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /* enable hotplug after 200 ms */
843*4882a593Smuzhiyun schedule_delayed_work(&state->delayed_work_enable_hotplug, HZ / 5);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun return 0;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
adv7842_inv_register(struct v4l2_subdev * sd)851*4882a593Smuzhiyun static void adv7842_inv_register(struct v4l2_subdev *sd)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun v4l2_info(sd, "0x000-0x0ff: IO Map\n");
854*4882a593Smuzhiyun v4l2_info(sd, "0x100-0x1ff: AVLink Map\n");
855*4882a593Smuzhiyun v4l2_info(sd, "0x200-0x2ff: CEC Map\n");
856*4882a593Smuzhiyun v4l2_info(sd, "0x300-0x3ff: InfoFrame Map\n");
857*4882a593Smuzhiyun v4l2_info(sd, "0x400-0x4ff: SDP_IO Map\n");
858*4882a593Smuzhiyun v4l2_info(sd, "0x500-0x5ff: SDP Map\n");
859*4882a593Smuzhiyun v4l2_info(sd, "0x600-0x6ff: AFE Map\n");
860*4882a593Smuzhiyun v4l2_info(sd, "0x700-0x7ff: Repeater Map\n");
861*4882a593Smuzhiyun v4l2_info(sd, "0x800-0x8ff: EDID Map\n");
862*4882a593Smuzhiyun v4l2_info(sd, "0x900-0x9ff: HDMI Map\n");
863*4882a593Smuzhiyun v4l2_info(sd, "0xa00-0xaff: CP Map\n");
864*4882a593Smuzhiyun v4l2_info(sd, "0xb00-0xbff: VDP Map\n");
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
adv7842_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)867*4882a593Smuzhiyun static int adv7842_g_register(struct v4l2_subdev *sd,
868*4882a593Smuzhiyun struct v4l2_dbg_register *reg)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun reg->size = 1;
871*4882a593Smuzhiyun switch (reg->reg >> 8) {
872*4882a593Smuzhiyun case 0:
873*4882a593Smuzhiyun reg->val = io_read(sd, reg->reg & 0xff);
874*4882a593Smuzhiyun break;
875*4882a593Smuzhiyun case 1:
876*4882a593Smuzhiyun reg->val = avlink_read(sd, reg->reg & 0xff);
877*4882a593Smuzhiyun break;
878*4882a593Smuzhiyun case 2:
879*4882a593Smuzhiyun reg->val = cec_read(sd, reg->reg & 0xff);
880*4882a593Smuzhiyun break;
881*4882a593Smuzhiyun case 3:
882*4882a593Smuzhiyun reg->val = infoframe_read(sd, reg->reg & 0xff);
883*4882a593Smuzhiyun break;
884*4882a593Smuzhiyun case 4:
885*4882a593Smuzhiyun reg->val = sdp_io_read(sd, reg->reg & 0xff);
886*4882a593Smuzhiyun break;
887*4882a593Smuzhiyun case 5:
888*4882a593Smuzhiyun reg->val = sdp_read(sd, reg->reg & 0xff);
889*4882a593Smuzhiyun break;
890*4882a593Smuzhiyun case 6:
891*4882a593Smuzhiyun reg->val = afe_read(sd, reg->reg & 0xff);
892*4882a593Smuzhiyun break;
893*4882a593Smuzhiyun case 7:
894*4882a593Smuzhiyun reg->val = rep_read(sd, reg->reg & 0xff);
895*4882a593Smuzhiyun break;
896*4882a593Smuzhiyun case 8:
897*4882a593Smuzhiyun reg->val = edid_read(sd, reg->reg & 0xff);
898*4882a593Smuzhiyun break;
899*4882a593Smuzhiyun case 9:
900*4882a593Smuzhiyun reg->val = hdmi_read(sd, reg->reg & 0xff);
901*4882a593Smuzhiyun break;
902*4882a593Smuzhiyun case 0xa:
903*4882a593Smuzhiyun reg->val = cp_read(sd, reg->reg & 0xff);
904*4882a593Smuzhiyun break;
905*4882a593Smuzhiyun case 0xb:
906*4882a593Smuzhiyun reg->val = vdp_read(sd, reg->reg & 0xff);
907*4882a593Smuzhiyun break;
908*4882a593Smuzhiyun default:
909*4882a593Smuzhiyun v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
910*4882a593Smuzhiyun adv7842_inv_register(sd);
911*4882a593Smuzhiyun break;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun return 0;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
adv7842_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)916*4882a593Smuzhiyun static int adv7842_s_register(struct v4l2_subdev *sd,
917*4882a593Smuzhiyun const struct v4l2_dbg_register *reg)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun u8 val = reg->val & 0xff;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun switch (reg->reg >> 8) {
922*4882a593Smuzhiyun case 0:
923*4882a593Smuzhiyun io_write(sd, reg->reg & 0xff, val);
924*4882a593Smuzhiyun break;
925*4882a593Smuzhiyun case 1:
926*4882a593Smuzhiyun avlink_write(sd, reg->reg & 0xff, val);
927*4882a593Smuzhiyun break;
928*4882a593Smuzhiyun case 2:
929*4882a593Smuzhiyun cec_write(sd, reg->reg & 0xff, val);
930*4882a593Smuzhiyun break;
931*4882a593Smuzhiyun case 3:
932*4882a593Smuzhiyun infoframe_write(sd, reg->reg & 0xff, val);
933*4882a593Smuzhiyun break;
934*4882a593Smuzhiyun case 4:
935*4882a593Smuzhiyun sdp_io_write(sd, reg->reg & 0xff, val);
936*4882a593Smuzhiyun break;
937*4882a593Smuzhiyun case 5:
938*4882a593Smuzhiyun sdp_write(sd, reg->reg & 0xff, val);
939*4882a593Smuzhiyun break;
940*4882a593Smuzhiyun case 6:
941*4882a593Smuzhiyun afe_write(sd, reg->reg & 0xff, val);
942*4882a593Smuzhiyun break;
943*4882a593Smuzhiyun case 7:
944*4882a593Smuzhiyun rep_write(sd, reg->reg & 0xff, val);
945*4882a593Smuzhiyun break;
946*4882a593Smuzhiyun case 8:
947*4882a593Smuzhiyun edid_write(sd, reg->reg & 0xff, val);
948*4882a593Smuzhiyun break;
949*4882a593Smuzhiyun case 9:
950*4882a593Smuzhiyun hdmi_write(sd, reg->reg & 0xff, val);
951*4882a593Smuzhiyun break;
952*4882a593Smuzhiyun case 0xa:
953*4882a593Smuzhiyun cp_write(sd, reg->reg & 0xff, val);
954*4882a593Smuzhiyun break;
955*4882a593Smuzhiyun case 0xb:
956*4882a593Smuzhiyun vdp_write(sd, reg->reg & 0xff, val);
957*4882a593Smuzhiyun break;
958*4882a593Smuzhiyun default:
959*4882a593Smuzhiyun v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
960*4882a593Smuzhiyun adv7842_inv_register(sd);
961*4882a593Smuzhiyun break;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun return 0;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun #endif
966*4882a593Smuzhiyun
adv7842_s_detect_tx_5v_ctrl(struct v4l2_subdev * sd)967*4882a593Smuzhiyun static int adv7842_s_detect_tx_5v_ctrl(struct v4l2_subdev *sd)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
970*4882a593Smuzhiyun u16 cable_det = adv7842_read_cable_det(sd);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: 0x%x\n", __func__, cable_det);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun return v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl, cable_det);
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
find_and_set_predefined_video_timings(struct v4l2_subdev * sd,u8 prim_mode,const struct adv7842_video_standards * predef_vid_timings,const struct v4l2_dv_timings * timings)977*4882a593Smuzhiyun static int find_and_set_predefined_video_timings(struct v4l2_subdev *sd,
978*4882a593Smuzhiyun u8 prim_mode,
979*4882a593Smuzhiyun const struct adv7842_video_standards *predef_vid_timings,
980*4882a593Smuzhiyun const struct v4l2_dv_timings *timings)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun int i;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun for (i = 0; predef_vid_timings[i].timings.bt.width; i++) {
985*4882a593Smuzhiyun if (!v4l2_match_dv_timings(timings, &predef_vid_timings[i].timings,
986*4882a593Smuzhiyun is_digital_input(sd) ? 250000 : 1000000, false))
987*4882a593Smuzhiyun continue;
988*4882a593Smuzhiyun /* video std */
989*4882a593Smuzhiyun io_write(sd, 0x00, predef_vid_timings[i].vid_std);
990*4882a593Smuzhiyun /* v_freq and prim mode */
991*4882a593Smuzhiyun io_write(sd, 0x01, (predef_vid_timings[i].v_freq << 4) + prim_mode);
992*4882a593Smuzhiyun return 0;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun return -1;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
configure_predefined_video_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)998*4882a593Smuzhiyun static int configure_predefined_video_timings(struct v4l2_subdev *sd,
999*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1002*4882a593Smuzhiyun int err;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s\n", __func__);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /* reset to default values */
1007*4882a593Smuzhiyun io_write(sd, 0x16, 0x43);
1008*4882a593Smuzhiyun io_write(sd, 0x17, 0x5a);
1009*4882a593Smuzhiyun /* disable embedded syncs for auto graphics mode */
1010*4882a593Smuzhiyun cp_write_and_or(sd, 0x81, 0xef, 0x00);
1011*4882a593Smuzhiyun cp_write(sd, 0x26, 0x00);
1012*4882a593Smuzhiyun cp_write(sd, 0x27, 0x00);
1013*4882a593Smuzhiyun cp_write(sd, 0x28, 0x00);
1014*4882a593Smuzhiyun cp_write(sd, 0x29, 0x00);
1015*4882a593Smuzhiyun cp_write(sd, 0x8f, 0x40);
1016*4882a593Smuzhiyun cp_write(sd, 0x90, 0x00);
1017*4882a593Smuzhiyun cp_write(sd, 0xa5, 0x00);
1018*4882a593Smuzhiyun cp_write(sd, 0xa6, 0x00);
1019*4882a593Smuzhiyun cp_write(sd, 0xa7, 0x00);
1020*4882a593Smuzhiyun cp_write(sd, 0xab, 0x00);
1021*4882a593Smuzhiyun cp_write(sd, 0xac, 0x00);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun switch (state->mode) {
1024*4882a593Smuzhiyun case ADV7842_MODE_COMP:
1025*4882a593Smuzhiyun case ADV7842_MODE_RGB:
1026*4882a593Smuzhiyun err = find_and_set_predefined_video_timings(sd,
1027*4882a593Smuzhiyun 0x01, adv7842_prim_mode_comp, timings);
1028*4882a593Smuzhiyun if (err)
1029*4882a593Smuzhiyun err = find_and_set_predefined_video_timings(sd,
1030*4882a593Smuzhiyun 0x02, adv7842_prim_mode_gr, timings);
1031*4882a593Smuzhiyun break;
1032*4882a593Smuzhiyun case ADV7842_MODE_HDMI:
1033*4882a593Smuzhiyun err = find_and_set_predefined_video_timings(sd,
1034*4882a593Smuzhiyun 0x05, adv7842_prim_mode_hdmi_comp, timings);
1035*4882a593Smuzhiyun if (err)
1036*4882a593Smuzhiyun err = find_and_set_predefined_video_timings(sd,
1037*4882a593Smuzhiyun 0x06, adv7842_prim_mode_hdmi_gr, timings);
1038*4882a593Smuzhiyun break;
1039*4882a593Smuzhiyun default:
1040*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1041*4882a593Smuzhiyun __func__, state->mode);
1042*4882a593Smuzhiyun err = -1;
1043*4882a593Smuzhiyun break;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun return err;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
configure_custom_video_timings(struct v4l2_subdev * sd,const struct v4l2_bt_timings * bt)1050*4882a593Smuzhiyun static void configure_custom_video_timings(struct v4l2_subdev *sd,
1051*4882a593Smuzhiyun const struct v4l2_bt_timings *bt)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1054*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
1055*4882a593Smuzhiyun u32 width = htotal(bt);
1056*4882a593Smuzhiyun u32 height = vtotal(bt);
1057*4882a593Smuzhiyun u16 cp_start_sav = bt->hsync + bt->hbackporch - 4;
1058*4882a593Smuzhiyun u16 cp_start_eav = width - bt->hfrontporch;
1059*4882a593Smuzhiyun u16 cp_start_vbi = height - bt->vfrontporch + 1;
1060*4882a593Smuzhiyun u16 cp_end_vbi = bt->vsync + bt->vbackporch + 1;
1061*4882a593Smuzhiyun u16 ch1_fr_ll = (((u32)bt->pixelclock / 100) > 0) ?
1062*4882a593Smuzhiyun ((width * (ADV7842_fsc / 100)) / ((u32)bt->pixelclock / 100)) : 0;
1063*4882a593Smuzhiyun const u8 pll[2] = {
1064*4882a593Smuzhiyun 0xc0 | ((width >> 8) & 0x1f),
1065*4882a593Smuzhiyun width & 0xff
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s\n", __func__);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun switch (state->mode) {
1071*4882a593Smuzhiyun case ADV7842_MODE_COMP:
1072*4882a593Smuzhiyun case ADV7842_MODE_RGB:
1073*4882a593Smuzhiyun /* auto graphics */
1074*4882a593Smuzhiyun io_write(sd, 0x00, 0x07); /* video std */
1075*4882a593Smuzhiyun io_write(sd, 0x01, 0x02); /* prim mode */
1076*4882a593Smuzhiyun /* enable embedded syncs for auto graphics mode */
1077*4882a593Smuzhiyun cp_write_and_or(sd, 0x81, 0xef, 0x10);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun /* Should only be set in auto-graphics mode [REF_02, p. 91-92] */
1080*4882a593Smuzhiyun /* setup PLL_DIV_MAN_EN and PLL_DIV_RATIO */
1081*4882a593Smuzhiyun /* IO-map reg. 0x16 and 0x17 should be written in sequence */
1082*4882a593Smuzhiyun if (adv_smbus_write_i2c_block_data(client, 0x16, 2, pll)) {
1083*4882a593Smuzhiyun v4l2_err(sd, "writing to reg 0x16 and 0x17 failed\n");
1084*4882a593Smuzhiyun break;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /* active video - horizontal timing */
1088*4882a593Smuzhiyun cp_write(sd, 0x26, (cp_start_sav >> 8) & 0xf);
1089*4882a593Smuzhiyun cp_write(sd, 0x27, (cp_start_sav & 0xff));
1090*4882a593Smuzhiyun cp_write(sd, 0x28, (cp_start_eav >> 8) & 0xf);
1091*4882a593Smuzhiyun cp_write(sd, 0x29, (cp_start_eav & 0xff));
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun /* active video - vertical timing */
1094*4882a593Smuzhiyun cp_write(sd, 0xa5, (cp_start_vbi >> 4) & 0xff);
1095*4882a593Smuzhiyun cp_write(sd, 0xa6, ((cp_start_vbi & 0xf) << 4) |
1096*4882a593Smuzhiyun ((cp_end_vbi >> 8) & 0xf));
1097*4882a593Smuzhiyun cp_write(sd, 0xa7, cp_end_vbi & 0xff);
1098*4882a593Smuzhiyun break;
1099*4882a593Smuzhiyun case ADV7842_MODE_HDMI:
1100*4882a593Smuzhiyun /* set default prim_mode/vid_std for HDMI
1101*4882a593Smuzhiyun according to [REF_03, c. 4.2] */
1102*4882a593Smuzhiyun io_write(sd, 0x00, 0x02); /* video std */
1103*4882a593Smuzhiyun io_write(sd, 0x01, 0x06); /* prim mode */
1104*4882a593Smuzhiyun break;
1105*4882a593Smuzhiyun default:
1106*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1107*4882a593Smuzhiyun __func__, state->mode);
1108*4882a593Smuzhiyun break;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun cp_write(sd, 0x8f, (ch1_fr_ll >> 8) & 0x7);
1112*4882a593Smuzhiyun cp_write(sd, 0x90, ch1_fr_ll & 0xff);
1113*4882a593Smuzhiyun cp_write(sd, 0xab, (height >> 4) & 0xff);
1114*4882a593Smuzhiyun cp_write(sd, 0xac, (height & 0x0f) << 4);
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
adv7842_set_offset(struct v4l2_subdev * sd,bool auto_offset,u16 offset_a,u16 offset_b,u16 offset_c)1117*4882a593Smuzhiyun static void adv7842_set_offset(struct v4l2_subdev *sd, bool auto_offset, u16 offset_a, u16 offset_b, u16 offset_c)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1120*4882a593Smuzhiyun u8 offset_buf[4];
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun if (auto_offset) {
1123*4882a593Smuzhiyun offset_a = 0x3ff;
1124*4882a593Smuzhiyun offset_b = 0x3ff;
1125*4882a593Smuzhiyun offset_c = 0x3ff;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: %s offset: a = 0x%x, b = 0x%x, c = 0x%x\n",
1129*4882a593Smuzhiyun __func__, auto_offset ? "Auto" : "Manual",
1130*4882a593Smuzhiyun offset_a, offset_b, offset_c);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun offset_buf[0]= (cp_read(sd, 0x77) & 0xc0) | ((offset_a & 0x3f0) >> 4);
1133*4882a593Smuzhiyun offset_buf[1] = ((offset_a & 0x00f) << 4) | ((offset_b & 0x3c0) >> 6);
1134*4882a593Smuzhiyun offset_buf[2] = ((offset_b & 0x03f) << 2) | ((offset_c & 0x300) >> 8);
1135*4882a593Smuzhiyun offset_buf[3] = offset_c & 0x0ff;
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun /* Registers must be written in this order with no i2c access in between */
1138*4882a593Smuzhiyun if (adv_smbus_write_i2c_block_data(state->i2c_cp, 0x77, 4, offset_buf))
1139*4882a593Smuzhiyun v4l2_err(sd, "%s: i2c error writing to CP reg 0x77, 0x78, 0x79, 0x7a\n", __func__);
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
adv7842_set_gain(struct v4l2_subdev * sd,bool auto_gain,u16 gain_a,u16 gain_b,u16 gain_c)1142*4882a593Smuzhiyun static void adv7842_set_gain(struct v4l2_subdev *sd, bool auto_gain, u16 gain_a, u16 gain_b, u16 gain_c)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1145*4882a593Smuzhiyun u8 gain_buf[4];
1146*4882a593Smuzhiyun u8 gain_man = 1;
1147*4882a593Smuzhiyun u8 agc_mode_man = 1;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun if (auto_gain) {
1150*4882a593Smuzhiyun gain_man = 0;
1151*4882a593Smuzhiyun agc_mode_man = 0;
1152*4882a593Smuzhiyun gain_a = 0x100;
1153*4882a593Smuzhiyun gain_b = 0x100;
1154*4882a593Smuzhiyun gain_c = 0x100;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: %s gain: a = 0x%x, b = 0x%x, c = 0x%x\n",
1158*4882a593Smuzhiyun __func__, auto_gain ? "Auto" : "Manual",
1159*4882a593Smuzhiyun gain_a, gain_b, gain_c);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun gain_buf[0] = ((gain_man << 7) | (agc_mode_man << 6) | ((gain_a & 0x3f0) >> 4));
1162*4882a593Smuzhiyun gain_buf[1] = (((gain_a & 0x00f) << 4) | ((gain_b & 0x3c0) >> 6));
1163*4882a593Smuzhiyun gain_buf[2] = (((gain_b & 0x03f) << 2) | ((gain_c & 0x300) >> 8));
1164*4882a593Smuzhiyun gain_buf[3] = ((gain_c & 0x0ff));
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun /* Registers must be written in this order with no i2c access in between */
1167*4882a593Smuzhiyun if (adv_smbus_write_i2c_block_data(state->i2c_cp, 0x73, 4, gain_buf))
1168*4882a593Smuzhiyun v4l2_err(sd, "%s: i2c error writing to CP reg 0x73, 0x74, 0x75, 0x76\n", __func__);
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
set_rgb_quantization_range(struct v4l2_subdev * sd)1171*4882a593Smuzhiyun static void set_rgb_quantization_range(struct v4l2_subdev *sd)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1174*4882a593Smuzhiyun bool rgb_output = io_read(sd, 0x02) & 0x02;
1175*4882a593Smuzhiyun bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80;
1176*4882a593Smuzhiyun u8 y = HDMI_COLORSPACE_RGB;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun if (hdmi_signal && (io_read(sd, 0x60) & 1))
1179*4882a593Smuzhiyun y = infoframe_read(sd, 0x01) >> 5;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: RGB quantization range: %d, RGB out: %d, HDMI: %d\n",
1182*4882a593Smuzhiyun __func__, state->rgb_quantization_range,
1183*4882a593Smuzhiyun rgb_output, hdmi_signal);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun adv7842_set_gain(sd, true, 0x0, 0x0, 0x0);
1186*4882a593Smuzhiyun adv7842_set_offset(sd, true, 0x0, 0x0, 0x0);
1187*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0x04, rgb_output ? 0 : 4);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun switch (state->rgb_quantization_range) {
1190*4882a593Smuzhiyun case V4L2_DV_RGB_RANGE_AUTO:
1191*4882a593Smuzhiyun if (state->mode == ADV7842_MODE_RGB) {
1192*4882a593Smuzhiyun /* Receiving analog RGB signal
1193*4882a593Smuzhiyun * Set RGB full range (0-255) */
1194*4882a593Smuzhiyun io_write_and_or(sd, 0x02, 0x0f, 0x10);
1195*4882a593Smuzhiyun break;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (state->mode == ADV7842_MODE_COMP) {
1199*4882a593Smuzhiyun /* Receiving analog YPbPr signal
1200*4882a593Smuzhiyun * Set automode */
1201*4882a593Smuzhiyun io_write_and_or(sd, 0x02, 0x0f, 0xf0);
1202*4882a593Smuzhiyun break;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun if (hdmi_signal) {
1206*4882a593Smuzhiyun /* Receiving HDMI signal
1207*4882a593Smuzhiyun * Set automode */
1208*4882a593Smuzhiyun io_write_and_or(sd, 0x02, 0x0f, 0xf0);
1209*4882a593Smuzhiyun break;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* Receiving DVI-D signal
1213*4882a593Smuzhiyun * ADV7842 selects RGB limited range regardless of
1214*4882a593Smuzhiyun * input format (CE/IT) in automatic mode */
1215*4882a593Smuzhiyun if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO) {
1216*4882a593Smuzhiyun /* RGB limited range (16-235) */
1217*4882a593Smuzhiyun io_write_and_or(sd, 0x02, 0x0f, 0x00);
1218*4882a593Smuzhiyun } else {
1219*4882a593Smuzhiyun /* RGB full range (0-255) */
1220*4882a593Smuzhiyun io_write_and_or(sd, 0x02, 0x0f, 0x10);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun if (is_digital_input(sd) && rgb_output) {
1223*4882a593Smuzhiyun adv7842_set_offset(sd, false, 0x40, 0x40, 0x40);
1224*4882a593Smuzhiyun } else {
1225*4882a593Smuzhiyun adv7842_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1226*4882a593Smuzhiyun adv7842_set_offset(sd, false, 0x70, 0x70, 0x70);
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun break;
1230*4882a593Smuzhiyun case V4L2_DV_RGB_RANGE_LIMITED:
1231*4882a593Smuzhiyun if (state->mode == ADV7842_MODE_COMP) {
1232*4882a593Smuzhiyun /* YCrCb limited range (16-235) */
1233*4882a593Smuzhiyun io_write_and_or(sd, 0x02, 0x0f, 0x20);
1234*4882a593Smuzhiyun break;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun if (y != HDMI_COLORSPACE_RGB)
1238*4882a593Smuzhiyun break;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun /* RGB limited range (16-235) */
1241*4882a593Smuzhiyun io_write_and_or(sd, 0x02, 0x0f, 0x00);
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun break;
1244*4882a593Smuzhiyun case V4L2_DV_RGB_RANGE_FULL:
1245*4882a593Smuzhiyun if (state->mode == ADV7842_MODE_COMP) {
1246*4882a593Smuzhiyun /* YCrCb full range (0-255) */
1247*4882a593Smuzhiyun io_write_and_or(sd, 0x02, 0x0f, 0x60);
1248*4882a593Smuzhiyun break;
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun if (y != HDMI_COLORSPACE_RGB)
1252*4882a593Smuzhiyun break;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun /* RGB full range (0-255) */
1255*4882a593Smuzhiyun io_write_and_or(sd, 0x02, 0x0f, 0x10);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun if (is_analog_input(sd) || hdmi_signal)
1258*4882a593Smuzhiyun break;
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun /* Adjust gain/offset for DVI-D signals only */
1261*4882a593Smuzhiyun if (rgb_output) {
1262*4882a593Smuzhiyun adv7842_set_offset(sd, false, 0x40, 0x40, 0x40);
1263*4882a593Smuzhiyun } else {
1264*4882a593Smuzhiyun adv7842_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1265*4882a593Smuzhiyun adv7842_set_offset(sd, false, 0x70, 0x70, 0x70);
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun break;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
adv7842_s_ctrl(struct v4l2_ctrl * ctrl)1271*4882a593Smuzhiyun static int adv7842_s_ctrl(struct v4l2_ctrl *ctrl)
1272*4882a593Smuzhiyun {
1273*4882a593Smuzhiyun struct v4l2_subdev *sd = to_sd(ctrl);
1274*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /* TODO SDP ctrls
1277*4882a593Smuzhiyun contrast/brightness/hue/free run is acting a bit strange,
1278*4882a593Smuzhiyun not sure if sdp csc is correct.
1279*4882a593Smuzhiyun */
1280*4882a593Smuzhiyun switch (ctrl->id) {
1281*4882a593Smuzhiyun /* standard ctrls */
1282*4882a593Smuzhiyun case V4L2_CID_BRIGHTNESS:
1283*4882a593Smuzhiyun cp_write(sd, 0x3c, ctrl->val);
1284*4882a593Smuzhiyun sdp_write(sd, 0x14, ctrl->val);
1285*4882a593Smuzhiyun /* ignore lsb sdp 0x17[3:2] */
1286*4882a593Smuzhiyun return 0;
1287*4882a593Smuzhiyun case V4L2_CID_CONTRAST:
1288*4882a593Smuzhiyun cp_write(sd, 0x3a, ctrl->val);
1289*4882a593Smuzhiyun sdp_write(sd, 0x13, ctrl->val);
1290*4882a593Smuzhiyun /* ignore lsb sdp 0x17[1:0] */
1291*4882a593Smuzhiyun return 0;
1292*4882a593Smuzhiyun case V4L2_CID_SATURATION:
1293*4882a593Smuzhiyun cp_write(sd, 0x3b, ctrl->val);
1294*4882a593Smuzhiyun sdp_write(sd, 0x15, ctrl->val);
1295*4882a593Smuzhiyun /* ignore lsb sdp 0x17[5:4] */
1296*4882a593Smuzhiyun return 0;
1297*4882a593Smuzhiyun case V4L2_CID_HUE:
1298*4882a593Smuzhiyun cp_write(sd, 0x3d, ctrl->val);
1299*4882a593Smuzhiyun sdp_write(sd, 0x16, ctrl->val);
1300*4882a593Smuzhiyun /* ignore lsb sdp 0x17[7:6] */
1301*4882a593Smuzhiyun return 0;
1302*4882a593Smuzhiyun /* custom ctrls */
1303*4882a593Smuzhiyun case V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE:
1304*4882a593Smuzhiyun afe_write(sd, 0xc8, ctrl->val);
1305*4882a593Smuzhiyun return 0;
1306*4882a593Smuzhiyun case V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL:
1307*4882a593Smuzhiyun cp_write_and_or(sd, 0xbf, ~0x04, (ctrl->val << 2));
1308*4882a593Smuzhiyun sdp_write_and_or(sd, 0xdd, ~0x04, (ctrl->val << 2));
1309*4882a593Smuzhiyun return 0;
1310*4882a593Smuzhiyun case V4L2_CID_ADV_RX_FREE_RUN_COLOR: {
1311*4882a593Smuzhiyun u8 R = (ctrl->val & 0xff0000) >> 16;
1312*4882a593Smuzhiyun u8 G = (ctrl->val & 0x00ff00) >> 8;
1313*4882a593Smuzhiyun u8 B = (ctrl->val & 0x0000ff);
1314*4882a593Smuzhiyun /* RGB -> YUV, numerical approximation */
1315*4882a593Smuzhiyun int Y = 66 * R + 129 * G + 25 * B;
1316*4882a593Smuzhiyun int U = -38 * R - 74 * G + 112 * B;
1317*4882a593Smuzhiyun int V = 112 * R - 94 * G - 18 * B;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun /* Scale down to 8 bits with rounding */
1320*4882a593Smuzhiyun Y = (Y + 128) >> 8;
1321*4882a593Smuzhiyun U = (U + 128) >> 8;
1322*4882a593Smuzhiyun V = (V + 128) >> 8;
1323*4882a593Smuzhiyun /* make U,V positive */
1324*4882a593Smuzhiyun Y += 16;
1325*4882a593Smuzhiyun U += 128;
1326*4882a593Smuzhiyun V += 128;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "R %x, G %x, B %x\n", R, G, B);
1329*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "Y %x, U %x, V %x\n", Y, U, V);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /* CP */
1332*4882a593Smuzhiyun cp_write(sd, 0xc1, R);
1333*4882a593Smuzhiyun cp_write(sd, 0xc0, G);
1334*4882a593Smuzhiyun cp_write(sd, 0xc2, B);
1335*4882a593Smuzhiyun /* SDP */
1336*4882a593Smuzhiyun sdp_write(sd, 0xde, Y);
1337*4882a593Smuzhiyun sdp_write(sd, 0xdf, (V & 0xf0) | ((U >> 4) & 0x0f));
1338*4882a593Smuzhiyun return 0;
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun case V4L2_CID_DV_RX_RGB_RANGE:
1341*4882a593Smuzhiyun state->rgb_quantization_range = ctrl->val;
1342*4882a593Smuzhiyun set_rgb_quantization_range(sd);
1343*4882a593Smuzhiyun return 0;
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun return -EINVAL;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
adv7842_g_volatile_ctrl(struct v4l2_ctrl * ctrl)1348*4882a593Smuzhiyun static int adv7842_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun struct v4l2_subdev *sd = to_sd(ctrl);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun if (ctrl->id == V4L2_CID_DV_RX_IT_CONTENT_TYPE) {
1353*4882a593Smuzhiyun ctrl->val = V4L2_DV_IT_CONTENT_TYPE_NO_ITC;
1354*4882a593Smuzhiyun if ((io_read(sd, 0x60) & 1) && (infoframe_read(sd, 0x03) & 0x80))
1355*4882a593Smuzhiyun ctrl->val = (infoframe_read(sd, 0x05) >> 4) & 3;
1356*4882a593Smuzhiyun return 0;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun return -EINVAL;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
no_power(struct v4l2_subdev * sd)1361*4882a593Smuzhiyun static inline bool no_power(struct v4l2_subdev *sd)
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun return io_read(sd, 0x0c) & 0x24;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
no_cp_signal(struct v4l2_subdev * sd)1366*4882a593Smuzhiyun static inline bool no_cp_signal(struct v4l2_subdev *sd)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun return ((cp_read(sd, 0xb5) & 0xd0) != 0xd0) || !(cp_read(sd, 0xb1) & 0x80);
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun
is_hdmi(struct v4l2_subdev * sd)1371*4882a593Smuzhiyun static inline bool is_hdmi(struct v4l2_subdev *sd)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun return hdmi_read(sd, 0x05) & 0x80;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun
adv7842_g_input_status(struct v4l2_subdev * sd,u32 * status)1376*4882a593Smuzhiyun static int adv7842_g_input_status(struct v4l2_subdev *sd, u32 *status)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun *status = 0;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun if (io_read(sd, 0x0c) & 0x24)
1383*4882a593Smuzhiyun *status |= V4L2_IN_ST_NO_POWER;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun if (state->mode == ADV7842_MODE_SDP) {
1386*4882a593Smuzhiyun /* status from SDP block */
1387*4882a593Smuzhiyun if (!(sdp_read(sd, 0x5A) & 0x01))
1388*4882a593Smuzhiyun *status |= V4L2_IN_ST_NO_SIGNAL;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: SDP status = 0x%x\n",
1391*4882a593Smuzhiyun __func__, *status);
1392*4882a593Smuzhiyun return 0;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun /* status from CP block */
1395*4882a593Smuzhiyun if ((cp_read(sd, 0xb5) & 0xd0) != 0xd0 ||
1396*4882a593Smuzhiyun !(cp_read(sd, 0xb1) & 0x80))
1397*4882a593Smuzhiyun /* TODO channel 2 */
1398*4882a593Smuzhiyun *status |= V4L2_IN_ST_NO_SIGNAL;
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun if (is_digital_input(sd) && ((io_read(sd, 0x74) & 0x03) != 0x03))
1401*4882a593Smuzhiyun *status |= V4L2_IN_ST_NO_SIGNAL;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: CP status = 0x%x\n",
1404*4882a593Smuzhiyun __func__, *status);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun return 0;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun struct stdi_readback {
1410*4882a593Smuzhiyun u16 bl, lcf, lcvs;
1411*4882a593Smuzhiyun u8 hs_pol, vs_pol;
1412*4882a593Smuzhiyun bool interlaced;
1413*4882a593Smuzhiyun };
1414*4882a593Smuzhiyun
stdi2dv_timings(struct v4l2_subdev * sd,struct stdi_readback * stdi,struct v4l2_dv_timings * timings)1415*4882a593Smuzhiyun static int stdi2dv_timings(struct v4l2_subdev *sd,
1416*4882a593Smuzhiyun struct stdi_readback *stdi,
1417*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1418*4882a593Smuzhiyun {
1419*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1420*4882a593Smuzhiyun u32 hfreq = (ADV7842_fsc * 8) / stdi->bl;
1421*4882a593Smuzhiyun u32 pix_clk;
1422*4882a593Smuzhiyun int i;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun for (i = 0; v4l2_dv_timings_presets[i].bt.width; i++) {
1425*4882a593Smuzhiyun const struct v4l2_bt_timings *bt = &v4l2_dv_timings_presets[i].bt;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun if (!v4l2_valid_dv_timings(&v4l2_dv_timings_presets[i],
1428*4882a593Smuzhiyun adv7842_get_dv_timings_cap(sd),
1429*4882a593Smuzhiyun adv7842_check_dv_timings, NULL))
1430*4882a593Smuzhiyun continue;
1431*4882a593Smuzhiyun if (vtotal(bt) != stdi->lcf + 1)
1432*4882a593Smuzhiyun continue;
1433*4882a593Smuzhiyun if (bt->vsync != stdi->lcvs)
1434*4882a593Smuzhiyun continue;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun pix_clk = hfreq * htotal(bt);
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun if ((pix_clk < bt->pixelclock + 1000000) &&
1439*4882a593Smuzhiyun (pix_clk > bt->pixelclock - 1000000)) {
1440*4882a593Smuzhiyun *timings = v4l2_dv_timings_presets[i];
1441*4882a593Smuzhiyun return 0;
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun if (v4l2_detect_cvt(stdi->lcf + 1, hfreq, stdi->lcvs, 0,
1446*4882a593Smuzhiyun (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1447*4882a593Smuzhiyun (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
1448*4882a593Smuzhiyun false, timings))
1449*4882a593Smuzhiyun return 0;
1450*4882a593Smuzhiyun if (v4l2_detect_gtf(stdi->lcf + 1, hfreq, stdi->lcvs,
1451*4882a593Smuzhiyun (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1452*4882a593Smuzhiyun (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
1453*4882a593Smuzhiyun false, state->aspect_ratio, timings))
1454*4882a593Smuzhiyun return 0;
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun v4l2_dbg(2, debug, sd,
1457*4882a593Smuzhiyun "%s: No format candidate found for lcvs = %d, lcf=%d, bl = %d, %chsync, %cvsync\n",
1458*4882a593Smuzhiyun __func__, stdi->lcvs, stdi->lcf, stdi->bl,
1459*4882a593Smuzhiyun stdi->hs_pol, stdi->vs_pol);
1460*4882a593Smuzhiyun return -1;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun
read_stdi(struct v4l2_subdev * sd,struct stdi_readback * stdi)1463*4882a593Smuzhiyun static int read_stdi(struct v4l2_subdev *sd, struct stdi_readback *stdi)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun u32 status;
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun adv7842_g_input_status(sd, &status);
1468*4882a593Smuzhiyun if (status & V4L2_IN_ST_NO_SIGNAL) {
1469*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: no signal\n", __func__);
1470*4882a593Smuzhiyun return -ENOLINK;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun stdi->bl = ((cp_read(sd, 0xb1) & 0x3f) << 8) | cp_read(sd, 0xb2);
1474*4882a593Smuzhiyun stdi->lcf = ((cp_read(sd, 0xb3) & 0x7) << 8) | cp_read(sd, 0xb4);
1475*4882a593Smuzhiyun stdi->lcvs = cp_read(sd, 0xb3) >> 3;
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun if ((cp_read(sd, 0xb5) & 0x80) && ((cp_read(sd, 0xb5) & 0x03) == 0x01)) {
1478*4882a593Smuzhiyun stdi->hs_pol = ((cp_read(sd, 0xb5) & 0x10) ?
1479*4882a593Smuzhiyun ((cp_read(sd, 0xb5) & 0x08) ? '+' : '-') : 'x');
1480*4882a593Smuzhiyun stdi->vs_pol = ((cp_read(sd, 0xb5) & 0x40) ?
1481*4882a593Smuzhiyun ((cp_read(sd, 0xb5) & 0x20) ? '+' : '-') : 'x');
1482*4882a593Smuzhiyun } else {
1483*4882a593Smuzhiyun stdi->hs_pol = 'x';
1484*4882a593Smuzhiyun stdi->vs_pol = 'x';
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun stdi->interlaced = (cp_read(sd, 0xb1) & 0x40) ? true : false;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun if (stdi->lcf < 239 || stdi->bl < 8 || stdi->bl == 0x3fff) {
1489*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: invalid signal\n", __func__);
1490*4882a593Smuzhiyun return -ENOLINK;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun v4l2_dbg(2, debug, sd,
1494*4882a593Smuzhiyun "%s: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %chsync, %cvsync, %s\n",
1495*4882a593Smuzhiyun __func__, stdi->lcf, stdi->bl, stdi->lcvs,
1496*4882a593Smuzhiyun stdi->hs_pol, stdi->vs_pol,
1497*4882a593Smuzhiyun stdi->interlaced ? "interlaced" : "progressive");
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun return 0;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun
adv7842_enum_dv_timings(struct v4l2_subdev * sd,struct v4l2_enum_dv_timings * timings)1502*4882a593Smuzhiyun static int adv7842_enum_dv_timings(struct v4l2_subdev *sd,
1503*4882a593Smuzhiyun struct v4l2_enum_dv_timings *timings)
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun if (timings->pad != 0)
1506*4882a593Smuzhiyun return -EINVAL;
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun return v4l2_enum_dv_timings_cap(timings,
1509*4882a593Smuzhiyun adv7842_get_dv_timings_cap(sd), adv7842_check_dv_timings, NULL);
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
adv7842_dv_timings_cap(struct v4l2_subdev * sd,struct v4l2_dv_timings_cap * cap)1512*4882a593Smuzhiyun static int adv7842_dv_timings_cap(struct v4l2_subdev *sd,
1513*4882a593Smuzhiyun struct v4l2_dv_timings_cap *cap)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun if (cap->pad != 0)
1516*4882a593Smuzhiyun return -EINVAL;
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun *cap = *adv7842_get_dv_timings_cap(sd);
1519*4882a593Smuzhiyun return 0;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun /* Fill the optional fields .standards and .flags in struct v4l2_dv_timings
1523*4882a593Smuzhiyun if the format is listed in adv7842_timings[] */
adv7842_fill_optional_dv_timings_fields(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1524*4882a593Smuzhiyun static void adv7842_fill_optional_dv_timings_fields(struct v4l2_subdev *sd,
1525*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun v4l2_find_dv_timings_cap(timings, adv7842_get_dv_timings_cap(sd),
1528*4882a593Smuzhiyun is_digital_input(sd) ? 250000 : 1000000,
1529*4882a593Smuzhiyun adv7842_check_dv_timings, NULL);
1530*4882a593Smuzhiyun timings->bt.flags |= V4L2_DV_FL_CAN_DETECT_REDUCED_FPS;
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun
adv7842_query_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1533*4882a593Smuzhiyun static int adv7842_query_dv_timings(struct v4l2_subdev *sd,
1534*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1535*4882a593Smuzhiyun {
1536*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1537*4882a593Smuzhiyun struct v4l2_bt_timings *bt = &timings->bt;
1538*4882a593Smuzhiyun struct stdi_readback stdi = { 0 };
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s:\n", __func__);
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun memset(timings, 0, sizeof(struct v4l2_dv_timings));
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /* SDP block */
1545*4882a593Smuzhiyun if (state->mode == ADV7842_MODE_SDP)
1546*4882a593Smuzhiyun return -ENODATA;
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun /* read STDI */
1549*4882a593Smuzhiyun if (read_stdi(sd, &stdi)) {
1550*4882a593Smuzhiyun state->restart_stdi_once = true;
1551*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
1552*4882a593Smuzhiyun return -ENOLINK;
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun bt->interlaced = stdi.interlaced ?
1555*4882a593Smuzhiyun V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE;
1556*4882a593Smuzhiyun bt->standards = V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
1557*4882a593Smuzhiyun V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun if (is_digital_input(sd)) {
1560*4882a593Smuzhiyun u32 freq;
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun timings->type = V4L2_DV_BT_656_1120;
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun bt->width = (hdmi_read(sd, 0x07) & 0x0f) * 256 + hdmi_read(sd, 0x08);
1565*4882a593Smuzhiyun bt->height = (hdmi_read(sd, 0x09) & 0x0f) * 256 + hdmi_read(sd, 0x0a);
1566*4882a593Smuzhiyun freq = ((hdmi_read(sd, 0x51) << 1) + (hdmi_read(sd, 0x52) >> 7)) * 1000000;
1567*4882a593Smuzhiyun freq += ((hdmi_read(sd, 0x52) & 0x7f) * 7813);
1568*4882a593Smuzhiyun if (is_hdmi(sd)) {
1569*4882a593Smuzhiyun /* adjust for deep color mode */
1570*4882a593Smuzhiyun freq = freq * 8 / (((hdmi_read(sd, 0x0b) & 0xc0) >> 6) * 2 + 8);
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun bt->pixelclock = freq;
1573*4882a593Smuzhiyun bt->hfrontporch = (hdmi_read(sd, 0x20) & 0x03) * 256 +
1574*4882a593Smuzhiyun hdmi_read(sd, 0x21);
1575*4882a593Smuzhiyun bt->hsync = (hdmi_read(sd, 0x22) & 0x03) * 256 +
1576*4882a593Smuzhiyun hdmi_read(sd, 0x23);
1577*4882a593Smuzhiyun bt->hbackporch = (hdmi_read(sd, 0x24) & 0x03) * 256 +
1578*4882a593Smuzhiyun hdmi_read(sd, 0x25);
1579*4882a593Smuzhiyun bt->vfrontporch = ((hdmi_read(sd, 0x2a) & 0x1f) * 256 +
1580*4882a593Smuzhiyun hdmi_read(sd, 0x2b)) / 2;
1581*4882a593Smuzhiyun bt->vsync = ((hdmi_read(sd, 0x2e) & 0x1f) * 256 +
1582*4882a593Smuzhiyun hdmi_read(sd, 0x2f)) / 2;
1583*4882a593Smuzhiyun bt->vbackporch = ((hdmi_read(sd, 0x32) & 0x1f) * 256 +
1584*4882a593Smuzhiyun hdmi_read(sd, 0x33)) / 2;
1585*4882a593Smuzhiyun bt->polarities = ((hdmi_read(sd, 0x05) & 0x10) ? V4L2_DV_VSYNC_POS_POL : 0) |
1586*4882a593Smuzhiyun ((hdmi_read(sd, 0x05) & 0x20) ? V4L2_DV_HSYNC_POS_POL : 0);
1587*4882a593Smuzhiyun if (bt->interlaced == V4L2_DV_INTERLACED) {
1588*4882a593Smuzhiyun bt->height += (hdmi_read(sd, 0x0b) & 0x0f) * 256 +
1589*4882a593Smuzhiyun hdmi_read(sd, 0x0c);
1590*4882a593Smuzhiyun bt->il_vfrontporch = ((hdmi_read(sd, 0x2c) & 0x1f) * 256 +
1591*4882a593Smuzhiyun hdmi_read(sd, 0x2d)) / 2;
1592*4882a593Smuzhiyun bt->il_vsync = ((hdmi_read(sd, 0x30) & 0x1f) * 256 +
1593*4882a593Smuzhiyun hdmi_read(sd, 0x31)) / 2;
1594*4882a593Smuzhiyun bt->il_vbackporch = ((hdmi_read(sd, 0x34) & 0x1f) * 256 +
1595*4882a593Smuzhiyun hdmi_read(sd, 0x35)) / 2;
1596*4882a593Smuzhiyun } else {
1597*4882a593Smuzhiyun bt->il_vfrontporch = 0;
1598*4882a593Smuzhiyun bt->il_vsync = 0;
1599*4882a593Smuzhiyun bt->il_vbackporch = 0;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun adv7842_fill_optional_dv_timings_fields(sd, timings);
1602*4882a593Smuzhiyun if ((timings->bt.flags & V4L2_DV_FL_CAN_REDUCE_FPS) &&
1603*4882a593Smuzhiyun freq < bt->pixelclock) {
1604*4882a593Smuzhiyun u32 reduced_freq = ((u32)bt->pixelclock / 1001) * 1000;
1605*4882a593Smuzhiyun u32 delta_freq = abs(freq - reduced_freq);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun if (delta_freq < ((u32)bt->pixelclock - reduced_freq) / 2)
1608*4882a593Smuzhiyun timings->bt.flags |= V4L2_DV_FL_REDUCED_FPS;
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun } else {
1611*4882a593Smuzhiyun /* find format
1612*4882a593Smuzhiyun * Since LCVS values are inaccurate [REF_03, p. 339-340],
1613*4882a593Smuzhiyun * stdi2dv_timings() is called with lcvs +-1 if the first attempt fails.
1614*4882a593Smuzhiyun */
1615*4882a593Smuzhiyun if (!stdi2dv_timings(sd, &stdi, timings))
1616*4882a593Smuzhiyun goto found;
1617*4882a593Smuzhiyun stdi.lcvs += 1;
1618*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: lcvs + 1 = %d\n", __func__, stdi.lcvs);
1619*4882a593Smuzhiyun if (!stdi2dv_timings(sd, &stdi, timings))
1620*4882a593Smuzhiyun goto found;
1621*4882a593Smuzhiyun stdi.lcvs -= 2;
1622*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: lcvs - 1 = %d\n", __func__, stdi.lcvs);
1623*4882a593Smuzhiyun if (stdi2dv_timings(sd, &stdi, timings)) {
1624*4882a593Smuzhiyun /*
1625*4882a593Smuzhiyun * The STDI block may measure wrong values, especially
1626*4882a593Smuzhiyun * for lcvs and lcf. If the driver can not find any
1627*4882a593Smuzhiyun * valid timing, the STDI block is restarted to measure
1628*4882a593Smuzhiyun * the video timings again. The function will return an
1629*4882a593Smuzhiyun * error, but the restart of STDI will generate a new
1630*4882a593Smuzhiyun * STDI interrupt and the format detection process will
1631*4882a593Smuzhiyun * restart.
1632*4882a593Smuzhiyun */
1633*4882a593Smuzhiyun if (state->restart_stdi_once) {
1634*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: restart STDI\n", __func__);
1635*4882a593Smuzhiyun /* TODO restart STDI for Sync Channel 2 */
1636*4882a593Smuzhiyun /* enter one-shot mode */
1637*4882a593Smuzhiyun cp_write_and_or(sd, 0x86, 0xf9, 0x00);
1638*4882a593Smuzhiyun /* trigger STDI restart */
1639*4882a593Smuzhiyun cp_write_and_or(sd, 0x86, 0xf9, 0x04);
1640*4882a593Smuzhiyun /* reset to continuous mode */
1641*4882a593Smuzhiyun cp_write_and_or(sd, 0x86, 0xf9, 0x02);
1642*4882a593Smuzhiyun state->restart_stdi_once = false;
1643*4882a593Smuzhiyun return -ENOLINK;
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: format not supported\n", __func__);
1646*4882a593Smuzhiyun return -ERANGE;
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun state->restart_stdi_once = true;
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun found:
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun if (debug > 1)
1653*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "adv7842_query_dv_timings:",
1654*4882a593Smuzhiyun timings, true);
1655*4882a593Smuzhiyun return 0;
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun
adv7842_s_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1658*4882a593Smuzhiyun static int adv7842_s_dv_timings(struct v4l2_subdev *sd,
1659*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1660*4882a593Smuzhiyun {
1661*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1662*4882a593Smuzhiyun struct v4l2_bt_timings *bt;
1663*4882a593Smuzhiyun int err;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s:\n", __func__);
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun if (state->mode == ADV7842_MODE_SDP)
1668*4882a593Smuzhiyun return -ENODATA;
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun if (v4l2_match_dv_timings(&state->timings, timings, 0, false)) {
1671*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: no change\n", __func__);
1672*4882a593Smuzhiyun return 0;
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun bt = &timings->bt;
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun if (!v4l2_valid_dv_timings(timings, adv7842_get_dv_timings_cap(sd),
1678*4882a593Smuzhiyun adv7842_check_dv_timings, NULL))
1679*4882a593Smuzhiyun return -ERANGE;
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun adv7842_fill_optional_dv_timings_fields(sd, timings);
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun state->timings = *timings;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun cp_write(sd, 0x91, bt->interlaced ? 0x40 : 0x00);
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun /* Use prim_mode and vid_std when available */
1688*4882a593Smuzhiyun err = configure_predefined_video_timings(sd, timings);
1689*4882a593Smuzhiyun if (err) {
1690*4882a593Smuzhiyun /* custom settings when the video format
1691*4882a593Smuzhiyun does not have prim_mode/vid_std */
1692*4882a593Smuzhiyun configure_custom_video_timings(sd, bt);
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun set_rgb_quantization_range(sd);
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun if (debug > 1)
1699*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "adv7842_s_dv_timings: ",
1700*4882a593Smuzhiyun timings, true);
1701*4882a593Smuzhiyun return 0;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
adv7842_g_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1704*4882a593Smuzhiyun static int adv7842_g_dv_timings(struct v4l2_subdev *sd,
1705*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1706*4882a593Smuzhiyun {
1707*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun if (state->mode == ADV7842_MODE_SDP)
1710*4882a593Smuzhiyun return -ENODATA;
1711*4882a593Smuzhiyun *timings = state->timings;
1712*4882a593Smuzhiyun return 0;
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun
enable_input(struct v4l2_subdev * sd)1715*4882a593Smuzhiyun static void enable_input(struct v4l2_subdev *sd)
1716*4882a593Smuzhiyun {
1717*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun set_rgb_quantization_range(sd);
1720*4882a593Smuzhiyun switch (state->mode) {
1721*4882a593Smuzhiyun case ADV7842_MODE_SDP:
1722*4882a593Smuzhiyun case ADV7842_MODE_COMP:
1723*4882a593Smuzhiyun case ADV7842_MODE_RGB:
1724*4882a593Smuzhiyun io_write(sd, 0x15, 0xb0); /* Disable Tristate of Pins (no audio) */
1725*4882a593Smuzhiyun break;
1726*4882a593Smuzhiyun case ADV7842_MODE_HDMI:
1727*4882a593Smuzhiyun hdmi_write(sd, 0x01, 0x00); /* Enable HDMI clock terminators */
1728*4882a593Smuzhiyun io_write(sd, 0x15, 0xa0); /* Disable Tristate of Pins */
1729*4882a593Smuzhiyun hdmi_write_and_or(sd, 0x1a, 0xef, 0x00); /* Unmute audio */
1730*4882a593Smuzhiyun break;
1731*4882a593Smuzhiyun default:
1732*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1733*4882a593Smuzhiyun __func__, state->mode);
1734*4882a593Smuzhiyun break;
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun
disable_input(struct v4l2_subdev * sd)1738*4882a593Smuzhiyun static void disable_input(struct v4l2_subdev *sd)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun hdmi_write_and_or(sd, 0x1a, 0xef, 0x10); /* Mute audio [REF_01, c. 2.2.2] */
1741*4882a593Smuzhiyun msleep(16); /* 512 samples with >= 32 kHz sample rate [REF_03, c. 8.29] */
1742*4882a593Smuzhiyun io_write(sd, 0x15, 0xbe); /* Tristate all outputs from video core */
1743*4882a593Smuzhiyun hdmi_write(sd, 0x01, 0x78); /* Disable HDMI clock terminators */
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun
sdp_csc_coeff(struct v4l2_subdev * sd,const struct adv7842_sdp_csc_coeff * c)1746*4882a593Smuzhiyun static void sdp_csc_coeff(struct v4l2_subdev *sd,
1747*4882a593Smuzhiyun const struct adv7842_sdp_csc_coeff *c)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun /* csc auto/manual */
1750*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xe0, 0xbf, c->manual ? 0x00 : 0x40);
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun if (!c->manual)
1753*4882a593Smuzhiyun return;
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun /* csc scaling */
1756*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xe0, 0x7f, c->scaling == 2 ? 0x80 : 0x00);
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun /* A coeff */
1759*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xe0, 0xe0, c->A1 >> 8);
1760*4882a593Smuzhiyun sdp_io_write(sd, 0xe1, c->A1);
1761*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xe2, 0xe0, c->A2 >> 8);
1762*4882a593Smuzhiyun sdp_io_write(sd, 0xe3, c->A2);
1763*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xe4, 0xe0, c->A3 >> 8);
1764*4882a593Smuzhiyun sdp_io_write(sd, 0xe5, c->A3);
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun /* A scale */
1767*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xe6, 0x80, c->A4 >> 8);
1768*4882a593Smuzhiyun sdp_io_write(sd, 0xe7, c->A4);
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun /* B coeff */
1771*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xe8, 0xe0, c->B1 >> 8);
1772*4882a593Smuzhiyun sdp_io_write(sd, 0xe9, c->B1);
1773*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xea, 0xe0, c->B2 >> 8);
1774*4882a593Smuzhiyun sdp_io_write(sd, 0xeb, c->B2);
1775*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xec, 0xe0, c->B3 >> 8);
1776*4882a593Smuzhiyun sdp_io_write(sd, 0xed, c->B3);
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun /* B scale */
1779*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xee, 0x80, c->B4 >> 8);
1780*4882a593Smuzhiyun sdp_io_write(sd, 0xef, c->B4);
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun /* C coeff */
1783*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xf0, 0xe0, c->C1 >> 8);
1784*4882a593Smuzhiyun sdp_io_write(sd, 0xf1, c->C1);
1785*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xf2, 0xe0, c->C2 >> 8);
1786*4882a593Smuzhiyun sdp_io_write(sd, 0xf3, c->C2);
1787*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xf4, 0xe0, c->C3 >> 8);
1788*4882a593Smuzhiyun sdp_io_write(sd, 0xf5, c->C3);
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun /* C scale */
1791*4882a593Smuzhiyun sdp_io_write_and_or(sd, 0xf6, 0x80, c->C4 >> 8);
1792*4882a593Smuzhiyun sdp_io_write(sd, 0xf7, c->C4);
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun
select_input(struct v4l2_subdev * sd,enum adv7842_vid_std_select vid_std_select)1795*4882a593Smuzhiyun static void select_input(struct v4l2_subdev *sd,
1796*4882a593Smuzhiyun enum adv7842_vid_std_select vid_std_select)
1797*4882a593Smuzhiyun {
1798*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun switch (state->mode) {
1801*4882a593Smuzhiyun case ADV7842_MODE_SDP:
1802*4882a593Smuzhiyun io_write(sd, 0x00, vid_std_select); /* video std: CVBS or YC mode */
1803*4882a593Smuzhiyun io_write(sd, 0x01, 0); /* prim mode */
1804*4882a593Smuzhiyun /* enable embedded syncs for auto graphics mode */
1805*4882a593Smuzhiyun cp_write_and_or(sd, 0x81, 0xef, 0x10);
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun afe_write(sd, 0x00, 0x00); /* power up ADC */
1808*4882a593Smuzhiyun afe_write(sd, 0xc8, 0x00); /* phase control */
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun io_write(sd, 0xdd, 0x90); /* Manual 2x output clock */
1811*4882a593Smuzhiyun /* script says register 0xde, which don't exist in manual */
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun /* Manual analog input muxing mode, CVBS (6.4)*/
1814*4882a593Smuzhiyun afe_write_and_or(sd, 0x02, 0x7f, 0x80);
1815*4882a593Smuzhiyun if (vid_std_select == ADV7842_SDP_VID_STD_CVBS_SD_4x1) {
1816*4882a593Smuzhiyun afe_write(sd, 0x03, 0xa0); /* ADC0 to AIN10 (CVBS), ADC1 N/C*/
1817*4882a593Smuzhiyun afe_write(sd, 0x04, 0x00); /* ADC2 N/C,ADC3 N/C*/
1818*4882a593Smuzhiyun } else {
1819*4882a593Smuzhiyun afe_write(sd, 0x03, 0xa0); /* ADC0 to AIN10 (CVBS), ADC1 N/C*/
1820*4882a593Smuzhiyun afe_write(sd, 0x04, 0xc0); /* ADC2 to AIN12, ADC3 N/C*/
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun afe_write(sd, 0x0c, 0x1f); /* ADI recommend write */
1823*4882a593Smuzhiyun afe_write(sd, 0x12, 0x63); /* ADI recommend write */
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun sdp_io_write(sd, 0xb2, 0x60); /* Disable AV codes */
1826*4882a593Smuzhiyun sdp_io_write(sd, 0xc8, 0xe3); /* Disable Ancillary data */
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun /* SDP recommended settings */
1829*4882a593Smuzhiyun sdp_write(sd, 0x00, 0x3F); /* Autodetect PAL NTSC (not SECAM) */
1830*4882a593Smuzhiyun sdp_write(sd, 0x01, 0x00); /* Pedestal Off */
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun sdp_write(sd, 0x03, 0xE4); /* Manual VCR Gain Luma 0x40B */
1833*4882a593Smuzhiyun sdp_write(sd, 0x04, 0x0B); /* Manual Luma setting */
1834*4882a593Smuzhiyun sdp_write(sd, 0x05, 0xC3); /* Manual Chroma setting 0x3FE */
1835*4882a593Smuzhiyun sdp_write(sd, 0x06, 0xFE); /* Manual Chroma setting */
1836*4882a593Smuzhiyun sdp_write(sd, 0x12, 0x0D); /* Frame TBC,I_P, 3D comb enabled */
1837*4882a593Smuzhiyun sdp_write(sd, 0xA7, 0x00); /* ADI Recommended Write */
1838*4882a593Smuzhiyun sdp_io_write(sd, 0xB0, 0x00); /* Disable H and v blanking */
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun /* deinterlacer enabled and 3D comb */
1841*4882a593Smuzhiyun sdp_write_and_or(sd, 0x12, 0xf6, 0x09);
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun break;
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun case ADV7842_MODE_COMP:
1846*4882a593Smuzhiyun case ADV7842_MODE_RGB:
1847*4882a593Smuzhiyun /* Automatic analog input muxing mode */
1848*4882a593Smuzhiyun afe_write_and_or(sd, 0x02, 0x7f, 0x00);
1849*4882a593Smuzhiyun /* set mode and select free run resolution */
1850*4882a593Smuzhiyun io_write(sd, 0x00, vid_std_select); /* video std */
1851*4882a593Smuzhiyun io_write(sd, 0x01, 0x02); /* prim mode */
1852*4882a593Smuzhiyun cp_write_and_or(sd, 0x81, 0xef, 0x10); /* enable embedded syncs
1853*4882a593Smuzhiyun for auto graphics mode */
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun afe_write(sd, 0x00, 0x00); /* power up ADC */
1856*4882a593Smuzhiyun afe_write(sd, 0xc8, 0x00); /* phase control */
1857*4882a593Smuzhiyun if (state->mode == ADV7842_MODE_COMP) {
1858*4882a593Smuzhiyun /* force to YCrCb */
1859*4882a593Smuzhiyun io_write_and_or(sd, 0x02, 0x0f, 0x60);
1860*4882a593Smuzhiyun } else {
1861*4882a593Smuzhiyun /* force to RGB */
1862*4882a593Smuzhiyun io_write_and_or(sd, 0x02, 0x0f, 0x10);
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun /* set ADI recommended settings for digitizer */
1866*4882a593Smuzhiyun /* "ADV7842 Register Settings Recommendations
1867*4882a593Smuzhiyun * (rev. 1.8, November 2010)" p. 9. */
1868*4882a593Smuzhiyun afe_write(sd, 0x0c, 0x1f); /* ADC Range improvement */
1869*4882a593Smuzhiyun afe_write(sd, 0x12, 0x63); /* ADC Range improvement */
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun /* set to default gain for RGB */
1872*4882a593Smuzhiyun cp_write(sd, 0x73, 0x10);
1873*4882a593Smuzhiyun cp_write(sd, 0x74, 0x04);
1874*4882a593Smuzhiyun cp_write(sd, 0x75, 0x01);
1875*4882a593Smuzhiyun cp_write(sd, 0x76, 0x00);
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun cp_write(sd, 0x3e, 0x04); /* CP core pre-gain control */
1878*4882a593Smuzhiyun cp_write(sd, 0xc3, 0x39); /* CP coast control. Graphics mode */
1879*4882a593Smuzhiyun cp_write(sd, 0x40, 0x5c); /* CP core pre-gain control. Graphics mode */
1880*4882a593Smuzhiyun break;
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun case ADV7842_MODE_HDMI:
1883*4882a593Smuzhiyun /* Automatic analog input muxing mode */
1884*4882a593Smuzhiyun afe_write_and_or(sd, 0x02, 0x7f, 0x00);
1885*4882a593Smuzhiyun /* set mode and select free run resolution */
1886*4882a593Smuzhiyun if (state->hdmi_port_a)
1887*4882a593Smuzhiyun hdmi_write(sd, 0x00, 0x02); /* select port A */
1888*4882a593Smuzhiyun else
1889*4882a593Smuzhiyun hdmi_write(sd, 0x00, 0x03); /* select port B */
1890*4882a593Smuzhiyun io_write(sd, 0x00, vid_std_select); /* video std */
1891*4882a593Smuzhiyun io_write(sd, 0x01, 5); /* prim mode */
1892*4882a593Smuzhiyun cp_write_and_or(sd, 0x81, 0xef, 0x00); /* disable embedded syncs
1893*4882a593Smuzhiyun for auto graphics mode */
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun /* set ADI recommended settings for HDMI: */
1896*4882a593Smuzhiyun /* "ADV7842 Register Settings Recommendations
1897*4882a593Smuzhiyun * (rev. 1.8, November 2010)" p. 3. */
1898*4882a593Smuzhiyun hdmi_write(sd, 0xc0, 0x00);
1899*4882a593Smuzhiyun hdmi_write(sd, 0x0d, 0x34); /* ADI recommended write */
1900*4882a593Smuzhiyun hdmi_write(sd, 0x3d, 0x10); /* ADI recommended write */
1901*4882a593Smuzhiyun hdmi_write(sd, 0x44, 0x85); /* TMDS PLL optimization */
1902*4882a593Smuzhiyun hdmi_write(sd, 0x46, 0x1f); /* ADI recommended write */
1903*4882a593Smuzhiyun hdmi_write(sd, 0x57, 0xb6); /* TMDS PLL optimization */
1904*4882a593Smuzhiyun hdmi_write(sd, 0x58, 0x03); /* TMDS PLL optimization */
1905*4882a593Smuzhiyun hdmi_write(sd, 0x60, 0x88); /* TMDS PLL optimization */
1906*4882a593Smuzhiyun hdmi_write(sd, 0x61, 0x88); /* TMDS PLL optimization */
1907*4882a593Smuzhiyun hdmi_write(sd, 0x6c, 0x18); /* Disable ISRC clearing bit,
1908*4882a593Smuzhiyun Improve robustness */
1909*4882a593Smuzhiyun hdmi_write(sd, 0x75, 0x10); /* DDC drive strength */
1910*4882a593Smuzhiyun hdmi_write(sd, 0x85, 0x1f); /* equaliser */
1911*4882a593Smuzhiyun hdmi_write(sd, 0x87, 0x70); /* ADI recommended write */
1912*4882a593Smuzhiyun hdmi_write(sd, 0x89, 0x04); /* equaliser */
1913*4882a593Smuzhiyun hdmi_write(sd, 0x8a, 0x1e); /* equaliser */
1914*4882a593Smuzhiyun hdmi_write(sd, 0x93, 0x04); /* equaliser */
1915*4882a593Smuzhiyun hdmi_write(sd, 0x94, 0x1e); /* equaliser */
1916*4882a593Smuzhiyun hdmi_write(sd, 0x99, 0xa1); /* ADI recommended write */
1917*4882a593Smuzhiyun hdmi_write(sd, 0x9b, 0x09); /* ADI recommended write */
1918*4882a593Smuzhiyun hdmi_write(sd, 0x9d, 0x02); /* equaliser */
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun afe_write(sd, 0x00, 0xff); /* power down ADC */
1921*4882a593Smuzhiyun afe_write(sd, 0xc8, 0x40); /* phase control */
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun /* set to default gain for HDMI */
1924*4882a593Smuzhiyun cp_write(sd, 0x73, 0x10);
1925*4882a593Smuzhiyun cp_write(sd, 0x74, 0x04);
1926*4882a593Smuzhiyun cp_write(sd, 0x75, 0x01);
1927*4882a593Smuzhiyun cp_write(sd, 0x76, 0x00);
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun /* reset ADI recommended settings for digitizer */
1930*4882a593Smuzhiyun /* "ADV7842 Register Settings Recommendations
1931*4882a593Smuzhiyun * (rev. 2.5, June 2010)" p. 17. */
1932*4882a593Smuzhiyun afe_write(sd, 0x12, 0xfb); /* ADC noise shaping filter controls */
1933*4882a593Smuzhiyun afe_write(sd, 0x0c, 0x0d); /* CP core gain controls */
1934*4882a593Smuzhiyun cp_write(sd, 0x3e, 0x00); /* CP core pre-gain control */
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun /* CP coast control */
1937*4882a593Smuzhiyun cp_write(sd, 0xc3, 0x33); /* Component mode */
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun /* color space conversion, autodetect color space */
1940*4882a593Smuzhiyun io_write_and_or(sd, 0x02, 0x0f, 0xf0);
1941*4882a593Smuzhiyun break;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun default:
1944*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1945*4882a593Smuzhiyun __func__, state->mode);
1946*4882a593Smuzhiyun break;
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun
adv7842_s_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)1950*4882a593Smuzhiyun static int adv7842_s_routing(struct v4l2_subdev *sd,
1951*4882a593Smuzhiyun u32 input, u32 output, u32 config)
1952*4882a593Smuzhiyun {
1953*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: input %d\n", __func__, input);
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun switch (input) {
1958*4882a593Smuzhiyun case ADV7842_SELECT_HDMI_PORT_A:
1959*4882a593Smuzhiyun state->mode = ADV7842_MODE_HDMI;
1960*4882a593Smuzhiyun state->vid_std_select = ADV7842_HDMI_COMP_VID_STD_HD_1250P;
1961*4882a593Smuzhiyun state->hdmi_port_a = true;
1962*4882a593Smuzhiyun break;
1963*4882a593Smuzhiyun case ADV7842_SELECT_HDMI_PORT_B:
1964*4882a593Smuzhiyun state->mode = ADV7842_MODE_HDMI;
1965*4882a593Smuzhiyun state->vid_std_select = ADV7842_HDMI_COMP_VID_STD_HD_1250P;
1966*4882a593Smuzhiyun state->hdmi_port_a = false;
1967*4882a593Smuzhiyun break;
1968*4882a593Smuzhiyun case ADV7842_SELECT_VGA_COMP:
1969*4882a593Smuzhiyun state->mode = ADV7842_MODE_COMP;
1970*4882a593Smuzhiyun state->vid_std_select = ADV7842_RGB_VID_STD_AUTO_GRAPH_MODE;
1971*4882a593Smuzhiyun break;
1972*4882a593Smuzhiyun case ADV7842_SELECT_VGA_RGB:
1973*4882a593Smuzhiyun state->mode = ADV7842_MODE_RGB;
1974*4882a593Smuzhiyun state->vid_std_select = ADV7842_RGB_VID_STD_AUTO_GRAPH_MODE;
1975*4882a593Smuzhiyun break;
1976*4882a593Smuzhiyun case ADV7842_SELECT_SDP_CVBS:
1977*4882a593Smuzhiyun state->mode = ADV7842_MODE_SDP;
1978*4882a593Smuzhiyun state->vid_std_select = ADV7842_SDP_VID_STD_CVBS_SD_4x1;
1979*4882a593Smuzhiyun break;
1980*4882a593Smuzhiyun case ADV7842_SELECT_SDP_YC:
1981*4882a593Smuzhiyun state->mode = ADV7842_MODE_SDP;
1982*4882a593Smuzhiyun state->vid_std_select = ADV7842_SDP_VID_STD_YC_SD4_x1;
1983*4882a593Smuzhiyun break;
1984*4882a593Smuzhiyun default:
1985*4882a593Smuzhiyun return -EINVAL;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun disable_input(sd);
1989*4882a593Smuzhiyun select_input(sd, state->vid_std_select);
1990*4882a593Smuzhiyun enable_input(sd);
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun v4l2_subdev_notify_event(sd, &adv7842_ev_fmt);
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun return 0;
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun
adv7842_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1997*4882a593Smuzhiyun static int adv7842_enum_mbus_code(struct v4l2_subdev *sd,
1998*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1999*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
2000*4882a593Smuzhiyun {
2001*4882a593Smuzhiyun if (code->index >= ARRAY_SIZE(adv7842_formats))
2002*4882a593Smuzhiyun return -EINVAL;
2003*4882a593Smuzhiyun code->code = adv7842_formats[code->index].code;
2004*4882a593Smuzhiyun return 0;
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun
adv7842_fill_format(struct adv7842_state * state,struct v4l2_mbus_framefmt * format)2007*4882a593Smuzhiyun static void adv7842_fill_format(struct adv7842_state *state,
2008*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format)
2009*4882a593Smuzhiyun {
2010*4882a593Smuzhiyun memset(format, 0, sizeof(*format));
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun format->width = state->timings.bt.width;
2013*4882a593Smuzhiyun format->height = state->timings.bt.height;
2014*4882a593Smuzhiyun format->field = V4L2_FIELD_NONE;
2015*4882a593Smuzhiyun format->colorspace = V4L2_COLORSPACE_SRGB;
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO)
2018*4882a593Smuzhiyun format->colorspace = (state->timings.bt.height <= 576) ?
2019*4882a593Smuzhiyun V4L2_COLORSPACE_SMPTE170M : V4L2_COLORSPACE_REC709;
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun /*
2023*4882a593Smuzhiyun * Compute the op_ch_sel value required to obtain on the bus the component order
2024*4882a593Smuzhiyun * corresponding to the selected format taking into account bus reordering
2025*4882a593Smuzhiyun * applied by the board at the output of the device.
2026*4882a593Smuzhiyun *
2027*4882a593Smuzhiyun * The following table gives the op_ch_value from the format component order
2028*4882a593Smuzhiyun * (expressed as op_ch_sel value in column) and the bus reordering (expressed as
2029*4882a593Smuzhiyun * adv7842_bus_order value in row).
2030*4882a593Smuzhiyun *
2031*4882a593Smuzhiyun * | GBR(0) GRB(1) BGR(2) RGB(3) BRG(4) RBG(5)
2032*4882a593Smuzhiyun * ----------+-------------------------------------------------
2033*4882a593Smuzhiyun * RGB (NOP) | GBR GRB BGR RGB BRG RBG
2034*4882a593Smuzhiyun * GRB (1-2) | BGR RGB GBR GRB RBG BRG
2035*4882a593Smuzhiyun * RBG (2-3) | GRB GBR BRG RBG BGR RGB
2036*4882a593Smuzhiyun * BGR (1-3) | RBG BRG RGB BGR GRB GBR
2037*4882a593Smuzhiyun * BRG (ROR) | BRG RBG GRB GBR RGB BGR
2038*4882a593Smuzhiyun * GBR (ROL) | RGB BGR RBG BRG GBR GRB
2039*4882a593Smuzhiyun */
adv7842_op_ch_sel(struct adv7842_state * state)2040*4882a593Smuzhiyun static unsigned int adv7842_op_ch_sel(struct adv7842_state *state)
2041*4882a593Smuzhiyun {
2042*4882a593Smuzhiyun #define _SEL(a, b, c, d, e, f) { \
2043*4882a593Smuzhiyun ADV7842_OP_CH_SEL_##a, ADV7842_OP_CH_SEL_##b, ADV7842_OP_CH_SEL_##c, \
2044*4882a593Smuzhiyun ADV7842_OP_CH_SEL_##d, ADV7842_OP_CH_SEL_##e, ADV7842_OP_CH_SEL_##f }
2045*4882a593Smuzhiyun #define _BUS(x) [ADV7842_BUS_ORDER_##x]
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun static const unsigned int op_ch_sel[6][6] = {
2048*4882a593Smuzhiyun _BUS(RGB) /* NOP */ = _SEL(GBR, GRB, BGR, RGB, BRG, RBG),
2049*4882a593Smuzhiyun _BUS(GRB) /* 1-2 */ = _SEL(BGR, RGB, GBR, GRB, RBG, BRG),
2050*4882a593Smuzhiyun _BUS(RBG) /* 2-3 */ = _SEL(GRB, GBR, BRG, RBG, BGR, RGB),
2051*4882a593Smuzhiyun _BUS(BGR) /* 1-3 */ = _SEL(RBG, BRG, RGB, BGR, GRB, GBR),
2052*4882a593Smuzhiyun _BUS(BRG) /* ROR */ = _SEL(BRG, RBG, GRB, GBR, RGB, BGR),
2053*4882a593Smuzhiyun _BUS(GBR) /* ROL */ = _SEL(RGB, BGR, RBG, BRG, GBR, GRB),
2054*4882a593Smuzhiyun };
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun return op_ch_sel[state->pdata.bus_order][state->format->op_ch_sel >> 5];
2057*4882a593Smuzhiyun }
2058*4882a593Smuzhiyun
adv7842_setup_format(struct adv7842_state * state)2059*4882a593Smuzhiyun static void adv7842_setup_format(struct adv7842_state *state)
2060*4882a593Smuzhiyun {
2061*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0x02,
2064*4882a593Smuzhiyun state->format->rgb_out ? ADV7842_RGB_OUT : 0);
2065*4882a593Smuzhiyun io_write(sd, 0x03, state->format->op_format_sel |
2066*4882a593Smuzhiyun state->pdata.op_format_mode_sel);
2067*4882a593Smuzhiyun io_write_clr_set(sd, 0x04, 0xe0, adv7842_op_ch_sel(state));
2068*4882a593Smuzhiyun io_write_clr_set(sd, 0x05, 0x01,
2069*4882a593Smuzhiyun state->format->swap_cb_cr ? ADV7842_OP_SWAP_CB_CR : 0);
2070*4882a593Smuzhiyun set_rgb_quantization_range(sd);
2071*4882a593Smuzhiyun }
2072*4882a593Smuzhiyun
adv7842_get_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)2073*4882a593Smuzhiyun static int adv7842_get_format(struct v4l2_subdev *sd,
2074*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
2075*4882a593Smuzhiyun struct v4l2_subdev_format *format)
2076*4882a593Smuzhiyun {
2077*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun if (format->pad != ADV7842_PAD_SOURCE)
2080*4882a593Smuzhiyun return -EINVAL;
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun if (state->mode == ADV7842_MODE_SDP) {
2083*4882a593Smuzhiyun /* SPD block */
2084*4882a593Smuzhiyun if (!(sdp_read(sd, 0x5a) & 0x01))
2085*4882a593Smuzhiyun return -EINVAL;
2086*4882a593Smuzhiyun format->format.code = MEDIA_BUS_FMT_YUYV8_2X8;
2087*4882a593Smuzhiyun format->format.width = 720;
2088*4882a593Smuzhiyun /* valid signal */
2089*4882a593Smuzhiyun if (state->norm & V4L2_STD_525_60)
2090*4882a593Smuzhiyun format->format.height = 480;
2091*4882a593Smuzhiyun else
2092*4882a593Smuzhiyun format->format.height = 576;
2093*4882a593Smuzhiyun format->format.colorspace = V4L2_COLORSPACE_SMPTE170M;
2094*4882a593Smuzhiyun return 0;
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun adv7842_fill_format(state, &format->format);
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
2100*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt;
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
2103*4882a593Smuzhiyun format->format.code = fmt->code;
2104*4882a593Smuzhiyun } else {
2105*4882a593Smuzhiyun format->format.code = state->format->code;
2106*4882a593Smuzhiyun }
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun return 0;
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun
adv7842_set_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)2111*4882a593Smuzhiyun static int adv7842_set_format(struct v4l2_subdev *sd,
2112*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
2113*4882a593Smuzhiyun struct v4l2_subdev_format *format)
2114*4882a593Smuzhiyun {
2115*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
2116*4882a593Smuzhiyun const struct adv7842_format_info *info;
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun if (format->pad != ADV7842_PAD_SOURCE)
2119*4882a593Smuzhiyun return -EINVAL;
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun if (state->mode == ADV7842_MODE_SDP)
2122*4882a593Smuzhiyun return adv7842_get_format(sd, cfg, format);
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun info = adv7842_format_info(state, format->format.code);
2125*4882a593Smuzhiyun if (info == NULL)
2126*4882a593Smuzhiyun info = adv7842_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun adv7842_fill_format(state, &format->format);
2129*4882a593Smuzhiyun format->format.code = info->code;
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
2132*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt;
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
2135*4882a593Smuzhiyun fmt->code = format->format.code;
2136*4882a593Smuzhiyun } else {
2137*4882a593Smuzhiyun state->format = info;
2138*4882a593Smuzhiyun adv7842_setup_format(state);
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun return 0;
2142*4882a593Smuzhiyun }
2143*4882a593Smuzhiyun
adv7842_irq_enable(struct v4l2_subdev * sd,bool enable)2144*4882a593Smuzhiyun static void adv7842_irq_enable(struct v4l2_subdev *sd, bool enable)
2145*4882a593Smuzhiyun {
2146*4882a593Smuzhiyun if (enable) {
2147*4882a593Smuzhiyun /* Enable SSPD, STDI and CP locked/unlocked interrupts */
2148*4882a593Smuzhiyun io_write(sd, 0x46, 0x9c);
2149*4882a593Smuzhiyun /* ESDP_50HZ_DET interrupt */
2150*4882a593Smuzhiyun io_write(sd, 0x5a, 0x10);
2151*4882a593Smuzhiyun /* Enable CABLE_DET_A/B_ST (+5v) interrupt */
2152*4882a593Smuzhiyun io_write(sd, 0x73, 0x03);
2153*4882a593Smuzhiyun /* Enable V_LOCKED and DE_REGEN_LCK interrupts */
2154*4882a593Smuzhiyun io_write(sd, 0x78, 0x03);
2155*4882a593Smuzhiyun /* Enable SDP Standard Detection Change and SDP Video Detected */
2156*4882a593Smuzhiyun io_write(sd, 0xa0, 0x09);
2157*4882a593Smuzhiyun /* Enable HDMI_MODE interrupt */
2158*4882a593Smuzhiyun io_write(sd, 0x69, 0x08);
2159*4882a593Smuzhiyun } else {
2160*4882a593Smuzhiyun io_write(sd, 0x46, 0x0);
2161*4882a593Smuzhiyun io_write(sd, 0x5a, 0x0);
2162*4882a593Smuzhiyun io_write(sd, 0x73, 0x0);
2163*4882a593Smuzhiyun io_write(sd, 0x78, 0x0);
2164*4882a593Smuzhiyun io_write(sd, 0xa0, 0x0);
2165*4882a593Smuzhiyun io_write(sd, 0x69, 0x0);
2166*4882a593Smuzhiyun }
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_VIDEO_ADV7842_CEC)
adv7842_cec_tx_raw_status(struct v4l2_subdev * sd,u8 tx_raw_status)2170*4882a593Smuzhiyun static void adv7842_cec_tx_raw_status(struct v4l2_subdev *sd, u8 tx_raw_status)
2171*4882a593Smuzhiyun {
2172*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun if ((cec_read(sd, 0x11) & 0x01) == 0) {
2175*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: tx raw: tx disabled\n", __func__);
2176*4882a593Smuzhiyun return;
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun if (tx_raw_status & 0x02) {
2180*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: tx raw: arbitration lost\n",
2181*4882a593Smuzhiyun __func__);
2182*4882a593Smuzhiyun cec_transmit_done(state->cec_adap, CEC_TX_STATUS_ARB_LOST,
2183*4882a593Smuzhiyun 1, 0, 0, 0);
2184*4882a593Smuzhiyun return;
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun if (tx_raw_status & 0x04) {
2187*4882a593Smuzhiyun u8 status;
2188*4882a593Smuzhiyun u8 nack_cnt;
2189*4882a593Smuzhiyun u8 low_drive_cnt;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: tx raw: retry failed\n", __func__);
2192*4882a593Smuzhiyun /*
2193*4882a593Smuzhiyun * We set this status bit since this hardware performs
2194*4882a593Smuzhiyun * retransmissions.
2195*4882a593Smuzhiyun */
2196*4882a593Smuzhiyun status = CEC_TX_STATUS_MAX_RETRIES;
2197*4882a593Smuzhiyun nack_cnt = cec_read(sd, 0x14) & 0xf;
2198*4882a593Smuzhiyun if (nack_cnt)
2199*4882a593Smuzhiyun status |= CEC_TX_STATUS_NACK;
2200*4882a593Smuzhiyun low_drive_cnt = cec_read(sd, 0x14) >> 4;
2201*4882a593Smuzhiyun if (low_drive_cnt)
2202*4882a593Smuzhiyun status |= CEC_TX_STATUS_LOW_DRIVE;
2203*4882a593Smuzhiyun cec_transmit_done(state->cec_adap, status,
2204*4882a593Smuzhiyun 0, nack_cnt, low_drive_cnt, 0);
2205*4882a593Smuzhiyun return;
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun if (tx_raw_status & 0x01) {
2208*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: tx raw: ready ok\n", __func__);
2209*4882a593Smuzhiyun cec_transmit_done(state->cec_adap, CEC_TX_STATUS_OK, 0, 0, 0, 0);
2210*4882a593Smuzhiyun return;
2211*4882a593Smuzhiyun }
2212*4882a593Smuzhiyun }
2213*4882a593Smuzhiyun
adv7842_cec_isr(struct v4l2_subdev * sd,bool * handled)2214*4882a593Smuzhiyun static void adv7842_cec_isr(struct v4l2_subdev *sd, bool *handled)
2215*4882a593Smuzhiyun {
2216*4882a593Smuzhiyun u8 cec_irq;
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun /* cec controller */
2219*4882a593Smuzhiyun cec_irq = io_read(sd, 0x93) & 0x0f;
2220*4882a593Smuzhiyun if (!cec_irq)
2221*4882a593Smuzhiyun return;
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: cec: irq 0x%x\n", __func__, cec_irq);
2224*4882a593Smuzhiyun adv7842_cec_tx_raw_status(sd, cec_irq);
2225*4882a593Smuzhiyun if (cec_irq & 0x08) {
2226*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
2227*4882a593Smuzhiyun struct cec_msg msg;
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun msg.len = cec_read(sd, 0x25) & 0x1f;
2230*4882a593Smuzhiyun if (msg.len > 16)
2231*4882a593Smuzhiyun msg.len = 16;
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun if (msg.len) {
2234*4882a593Smuzhiyun u8 i;
2235*4882a593Smuzhiyun
2236*4882a593Smuzhiyun for (i = 0; i < msg.len; i++)
2237*4882a593Smuzhiyun msg.msg[i] = cec_read(sd, i + 0x15);
2238*4882a593Smuzhiyun cec_write(sd, 0x26, 0x01); /* re-enable rx */
2239*4882a593Smuzhiyun cec_received_msg(state->cec_adap, &msg);
2240*4882a593Smuzhiyun }
2241*4882a593Smuzhiyun }
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun io_write(sd, 0x94, cec_irq);
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun if (handled)
2246*4882a593Smuzhiyun *handled = true;
2247*4882a593Smuzhiyun }
2248*4882a593Smuzhiyun
adv7842_cec_adap_enable(struct cec_adapter * adap,bool enable)2249*4882a593Smuzhiyun static int adv7842_cec_adap_enable(struct cec_adapter *adap, bool enable)
2250*4882a593Smuzhiyun {
2251*4882a593Smuzhiyun struct adv7842_state *state = cec_get_drvdata(adap);
2252*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun if (!state->cec_enabled_adap && enable) {
2255*4882a593Smuzhiyun cec_write_clr_set(sd, 0x2a, 0x01, 0x01); /* power up cec */
2256*4882a593Smuzhiyun cec_write(sd, 0x2c, 0x01); /* cec soft reset */
2257*4882a593Smuzhiyun cec_write_clr_set(sd, 0x11, 0x01, 0); /* initially disable tx */
2258*4882a593Smuzhiyun /* enabled irqs: */
2259*4882a593Smuzhiyun /* tx: ready */
2260*4882a593Smuzhiyun /* tx: arbitration lost */
2261*4882a593Smuzhiyun /* tx: retry timeout */
2262*4882a593Smuzhiyun /* rx: ready */
2263*4882a593Smuzhiyun io_write_clr_set(sd, 0x96, 0x0f, 0x0f);
2264*4882a593Smuzhiyun cec_write(sd, 0x26, 0x01); /* enable rx */
2265*4882a593Smuzhiyun } else if (state->cec_enabled_adap && !enable) {
2266*4882a593Smuzhiyun /* disable cec interrupts */
2267*4882a593Smuzhiyun io_write_clr_set(sd, 0x96, 0x0f, 0x00);
2268*4882a593Smuzhiyun /* disable address mask 1-3 */
2269*4882a593Smuzhiyun cec_write_clr_set(sd, 0x27, 0x70, 0x00);
2270*4882a593Smuzhiyun /* power down cec section */
2271*4882a593Smuzhiyun cec_write_clr_set(sd, 0x2a, 0x01, 0x00);
2272*4882a593Smuzhiyun state->cec_valid_addrs = 0;
2273*4882a593Smuzhiyun }
2274*4882a593Smuzhiyun state->cec_enabled_adap = enable;
2275*4882a593Smuzhiyun return 0;
2276*4882a593Smuzhiyun }
2277*4882a593Smuzhiyun
adv7842_cec_adap_log_addr(struct cec_adapter * adap,u8 addr)2278*4882a593Smuzhiyun static int adv7842_cec_adap_log_addr(struct cec_adapter *adap, u8 addr)
2279*4882a593Smuzhiyun {
2280*4882a593Smuzhiyun struct adv7842_state *state = cec_get_drvdata(adap);
2281*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
2282*4882a593Smuzhiyun unsigned int i, free_idx = ADV7842_MAX_ADDRS;
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun if (!state->cec_enabled_adap)
2285*4882a593Smuzhiyun return addr == CEC_LOG_ADDR_INVALID ? 0 : -EIO;
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun if (addr == CEC_LOG_ADDR_INVALID) {
2288*4882a593Smuzhiyun cec_write_clr_set(sd, 0x27, 0x70, 0);
2289*4882a593Smuzhiyun state->cec_valid_addrs = 0;
2290*4882a593Smuzhiyun return 0;
2291*4882a593Smuzhiyun }
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun for (i = 0; i < ADV7842_MAX_ADDRS; i++) {
2294*4882a593Smuzhiyun bool is_valid = state->cec_valid_addrs & (1 << i);
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun if (free_idx == ADV7842_MAX_ADDRS && !is_valid)
2297*4882a593Smuzhiyun free_idx = i;
2298*4882a593Smuzhiyun if (is_valid && state->cec_addr[i] == addr)
2299*4882a593Smuzhiyun return 0;
2300*4882a593Smuzhiyun }
2301*4882a593Smuzhiyun if (i == ADV7842_MAX_ADDRS) {
2302*4882a593Smuzhiyun i = free_idx;
2303*4882a593Smuzhiyun if (i == ADV7842_MAX_ADDRS)
2304*4882a593Smuzhiyun return -ENXIO;
2305*4882a593Smuzhiyun }
2306*4882a593Smuzhiyun state->cec_addr[i] = addr;
2307*4882a593Smuzhiyun state->cec_valid_addrs |= 1 << i;
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun switch (i) {
2310*4882a593Smuzhiyun case 0:
2311*4882a593Smuzhiyun /* enable address mask 0 */
2312*4882a593Smuzhiyun cec_write_clr_set(sd, 0x27, 0x10, 0x10);
2313*4882a593Smuzhiyun /* set address for mask 0 */
2314*4882a593Smuzhiyun cec_write_clr_set(sd, 0x28, 0x0f, addr);
2315*4882a593Smuzhiyun break;
2316*4882a593Smuzhiyun case 1:
2317*4882a593Smuzhiyun /* enable address mask 1 */
2318*4882a593Smuzhiyun cec_write_clr_set(sd, 0x27, 0x20, 0x20);
2319*4882a593Smuzhiyun /* set address for mask 1 */
2320*4882a593Smuzhiyun cec_write_clr_set(sd, 0x28, 0xf0, addr << 4);
2321*4882a593Smuzhiyun break;
2322*4882a593Smuzhiyun case 2:
2323*4882a593Smuzhiyun /* enable address mask 2 */
2324*4882a593Smuzhiyun cec_write_clr_set(sd, 0x27, 0x40, 0x40);
2325*4882a593Smuzhiyun /* set address for mask 1 */
2326*4882a593Smuzhiyun cec_write_clr_set(sd, 0x29, 0x0f, addr);
2327*4882a593Smuzhiyun break;
2328*4882a593Smuzhiyun }
2329*4882a593Smuzhiyun return 0;
2330*4882a593Smuzhiyun }
2331*4882a593Smuzhiyun
adv7842_cec_adap_transmit(struct cec_adapter * adap,u8 attempts,u32 signal_free_time,struct cec_msg * msg)2332*4882a593Smuzhiyun static int adv7842_cec_adap_transmit(struct cec_adapter *adap, u8 attempts,
2333*4882a593Smuzhiyun u32 signal_free_time, struct cec_msg *msg)
2334*4882a593Smuzhiyun {
2335*4882a593Smuzhiyun struct adv7842_state *state = cec_get_drvdata(adap);
2336*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
2337*4882a593Smuzhiyun u8 len = msg->len;
2338*4882a593Smuzhiyun unsigned int i;
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun /*
2341*4882a593Smuzhiyun * The number of retries is the number of attempts - 1, but retry
2342*4882a593Smuzhiyun * at least once. It's not clear if a value of 0 is allowed, so
2343*4882a593Smuzhiyun * let's do at least one retry.
2344*4882a593Smuzhiyun */
2345*4882a593Smuzhiyun cec_write_clr_set(sd, 0x12, 0x70, max(1, attempts - 1) << 4);
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun if (len > 16) {
2348*4882a593Smuzhiyun v4l2_err(sd, "%s: len exceeded 16 (%d)\n", __func__, len);
2349*4882a593Smuzhiyun return -EINVAL;
2350*4882a593Smuzhiyun }
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun /* write data */
2353*4882a593Smuzhiyun for (i = 0; i < len; i++)
2354*4882a593Smuzhiyun cec_write(sd, i, msg->msg[i]);
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun /* set length (data + header) */
2357*4882a593Smuzhiyun cec_write(sd, 0x10, len);
2358*4882a593Smuzhiyun /* start transmit, enable tx */
2359*4882a593Smuzhiyun cec_write(sd, 0x11, 0x01);
2360*4882a593Smuzhiyun return 0;
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun static const struct cec_adap_ops adv7842_cec_adap_ops = {
2364*4882a593Smuzhiyun .adap_enable = adv7842_cec_adap_enable,
2365*4882a593Smuzhiyun .adap_log_addr = adv7842_cec_adap_log_addr,
2366*4882a593Smuzhiyun .adap_transmit = adv7842_cec_adap_transmit,
2367*4882a593Smuzhiyun };
2368*4882a593Smuzhiyun #endif
2369*4882a593Smuzhiyun
adv7842_isr(struct v4l2_subdev * sd,u32 status,bool * handled)2370*4882a593Smuzhiyun static int adv7842_isr(struct v4l2_subdev *sd, u32 status, bool *handled)
2371*4882a593Smuzhiyun {
2372*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
2373*4882a593Smuzhiyun u8 fmt_change_cp, fmt_change_digital, fmt_change_sdp;
2374*4882a593Smuzhiyun u8 irq_status[6];
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun adv7842_irq_enable(sd, false);
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun /* read status */
2379*4882a593Smuzhiyun irq_status[0] = io_read(sd, 0x43);
2380*4882a593Smuzhiyun irq_status[1] = io_read(sd, 0x57);
2381*4882a593Smuzhiyun irq_status[2] = io_read(sd, 0x70);
2382*4882a593Smuzhiyun irq_status[3] = io_read(sd, 0x75);
2383*4882a593Smuzhiyun irq_status[4] = io_read(sd, 0x9d);
2384*4882a593Smuzhiyun irq_status[5] = io_read(sd, 0x66);
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun /* and clear */
2387*4882a593Smuzhiyun if (irq_status[0])
2388*4882a593Smuzhiyun io_write(sd, 0x44, irq_status[0]);
2389*4882a593Smuzhiyun if (irq_status[1])
2390*4882a593Smuzhiyun io_write(sd, 0x58, irq_status[1]);
2391*4882a593Smuzhiyun if (irq_status[2])
2392*4882a593Smuzhiyun io_write(sd, 0x71, irq_status[2]);
2393*4882a593Smuzhiyun if (irq_status[3])
2394*4882a593Smuzhiyun io_write(sd, 0x76, irq_status[3]);
2395*4882a593Smuzhiyun if (irq_status[4])
2396*4882a593Smuzhiyun io_write(sd, 0x9e, irq_status[4]);
2397*4882a593Smuzhiyun if (irq_status[5])
2398*4882a593Smuzhiyun io_write(sd, 0x67, irq_status[5]);
2399*4882a593Smuzhiyun
2400*4882a593Smuzhiyun adv7842_irq_enable(sd, true);
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: irq %x, %x, %x, %x, %x, %x\n", __func__,
2403*4882a593Smuzhiyun irq_status[0], irq_status[1], irq_status[2],
2404*4882a593Smuzhiyun irq_status[3], irq_status[4], irq_status[5]);
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun /* format change CP */
2407*4882a593Smuzhiyun fmt_change_cp = irq_status[0] & 0x9c;
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun /* format change SDP */
2410*4882a593Smuzhiyun if (state->mode == ADV7842_MODE_SDP)
2411*4882a593Smuzhiyun fmt_change_sdp = (irq_status[1] & 0x30) | (irq_status[4] & 0x09);
2412*4882a593Smuzhiyun else
2413*4882a593Smuzhiyun fmt_change_sdp = 0;
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun /* digital format CP */
2416*4882a593Smuzhiyun if (is_digital_input(sd))
2417*4882a593Smuzhiyun fmt_change_digital = irq_status[3] & 0x03;
2418*4882a593Smuzhiyun else
2419*4882a593Smuzhiyun fmt_change_digital = 0;
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun /* format change */
2422*4882a593Smuzhiyun if (fmt_change_cp || fmt_change_digital || fmt_change_sdp) {
2423*4882a593Smuzhiyun v4l2_dbg(1, debug, sd,
2424*4882a593Smuzhiyun "%s: fmt_change_cp = 0x%x, fmt_change_digital = 0x%x, fmt_change_sdp = 0x%x\n",
2425*4882a593Smuzhiyun __func__, fmt_change_cp, fmt_change_digital,
2426*4882a593Smuzhiyun fmt_change_sdp);
2427*4882a593Smuzhiyun v4l2_subdev_notify_event(sd, &adv7842_ev_fmt);
2428*4882a593Smuzhiyun if (handled)
2429*4882a593Smuzhiyun *handled = true;
2430*4882a593Smuzhiyun }
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun /* HDMI/DVI mode */
2433*4882a593Smuzhiyun if (irq_status[5] & 0x08) {
2434*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: irq %s mode\n", __func__,
2435*4882a593Smuzhiyun (io_read(sd, 0x65) & 0x08) ? "HDMI" : "DVI");
2436*4882a593Smuzhiyun set_rgb_quantization_range(sd);
2437*4882a593Smuzhiyun if (handled)
2438*4882a593Smuzhiyun *handled = true;
2439*4882a593Smuzhiyun }
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_VIDEO_ADV7842_CEC)
2442*4882a593Smuzhiyun /* cec */
2443*4882a593Smuzhiyun adv7842_cec_isr(sd, handled);
2444*4882a593Smuzhiyun #endif
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun /* tx 5v detect */
2447*4882a593Smuzhiyun if (irq_status[2] & 0x3) {
2448*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: irq tx_5v\n", __func__);
2449*4882a593Smuzhiyun adv7842_s_detect_tx_5v_ctrl(sd);
2450*4882a593Smuzhiyun if (handled)
2451*4882a593Smuzhiyun *handled = true;
2452*4882a593Smuzhiyun }
2453*4882a593Smuzhiyun return 0;
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun
adv7842_get_edid(struct v4l2_subdev * sd,struct v4l2_edid * edid)2456*4882a593Smuzhiyun static int adv7842_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
2457*4882a593Smuzhiyun {
2458*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
2459*4882a593Smuzhiyun u8 *data = NULL;
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun memset(edid->reserved, 0, sizeof(edid->reserved));
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun switch (edid->pad) {
2464*4882a593Smuzhiyun case ADV7842_EDID_PORT_A:
2465*4882a593Smuzhiyun case ADV7842_EDID_PORT_B:
2466*4882a593Smuzhiyun if (state->hdmi_edid.present & (0x04 << edid->pad))
2467*4882a593Smuzhiyun data = state->hdmi_edid.edid;
2468*4882a593Smuzhiyun break;
2469*4882a593Smuzhiyun case ADV7842_EDID_PORT_VGA:
2470*4882a593Smuzhiyun if (state->vga_edid.present)
2471*4882a593Smuzhiyun data = state->vga_edid.edid;
2472*4882a593Smuzhiyun break;
2473*4882a593Smuzhiyun default:
2474*4882a593Smuzhiyun return -EINVAL;
2475*4882a593Smuzhiyun }
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun if (edid->start_block == 0 && edid->blocks == 0) {
2478*4882a593Smuzhiyun edid->blocks = data ? 2 : 0;
2479*4882a593Smuzhiyun return 0;
2480*4882a593Smuzhiyun }
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun if (!data)
2483*4882a593Smuzhiyun return -ENODATA;
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun if (edid->start_block >= 2)
2486*4882a593Smuzhiyun return -EINVAL;
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun if (edid->start_block + edid->blocks > 2)
2489*4882a593Smuzhiyun edid->blocks = 2 - edid->start_block;
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun memcpy(edid->edid, data + edid->start_block * 128, edid->blocks * 128);
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun return 0;
2494*4882a593Smuzhiyun }
2495*4882a593Smuzhiyun
adv7842_set_edid(struct v4l2_subdev * sd,struct v4l2_edid * e)2496*4882a593Smuzhiyun static int adv7842_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *e)
2497*4882a593Smuzhiyun {
2498*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
2499*4882a593Smuzhiyun int err = 0;
2500*4882a593Smuzhiyun
2501*4882a593Smuzhiyun memset(e->reserved, 0, sizeof(e->reserved));
2502*4882a593Smuzhiyun
2503*4882a593Smuzhiyun if (e->pad > ADV7842_EDID_PORT_VGA)
2504*4882a593Smuzhiyun return -EINVAL;
2505*4882a593Smuzhiyun if (e->start_block != 0)
2506*4882a593Smuzhiyun return -EINVAL;
2507*4882a593Smuzhiyun if (e->blocks > 2) {
2508*4882a593Smuzhiyun e->blocks = 2;
2509*4882a593Smuzhiyun return -E2BIG;
2510*4882a593Smuzhiyun }
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun /* todo, per edid */
2513*4882a593Smuzhiyun state->aspect_ratio = v4l2_calc_aspect_ratio(e->edid[0x15],
2514*4882a593Smuzhiyun e->edid[0x16]);
2515*4882a593Smuzhiyun
2516*4882a593Smuzhiyun switch (e->pad) {
2517*4882a593Smuzhiyun case ADV7842_EDID_PORT_VGA:
2518*4882a593Smuzhiyun memset(&state->vga_edid.edid, 0, 256);
2519*4882a593Smuzhiyun state->vga_edid.present = e->blocks ? 0x1 : 0x0;
2520*4882a593Smuzhiyun memcpy(&state->vga_edid.edid, e->edid, 128 * e->blocks);
2521*4882a593Smuzhiyun err = edid_write_vga_segment(sd);
2522*4882a593Smuzhiyun break;
2523*4882a593Smuzhiyun case ADV7842_EDID_PORT_A:
2524*4882a593Smuzhiyun case ADV7842_EDID_PORT_B:
2525*4882a593Smuzhiyun memset(&state->hdmi_edid.edid, 0, 256);
2526*4882a593Smuzhiyun if (e->blocks) {
2527*4882a593Smuzhiyun state->hdmi_edid.present |= 0x04 << e->pad;
2528*4882a593Smuzhiyun } else {
2529*4882a593Smuzhiyun state->hdmi_edid.present &= ~(0x04 << e->pad);
2530*4882a593Smuzhiyun adv7842_s_detect_tx_5v_ctrl(sd);
2531*4882a593Smuzhiyun }
2532*4882a593Smuzhiyun memcpy(&state->hdmi_edid.edid, e->edid, 128 * e->blocks);
2533*4882a593Smuzhiyun err = edid_write_hdmi_segment(sd, e->pad);
2534*4882a593Smuzhiyun break;
2535*4882a593Smuzhiyun default:
2536*4882a593Smuzhiyun return -EINVAL;
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun if (err < 0)
2539*4882a593Smuzhiyun v4l2_err(sd, "error %d writing edid on port %d\n", err, e->pad);
2540*4882a593Smuzhiyun return err;
2541*4882a593Smuzhiyun }
2542*4882a593Smuzhiyun
2543*4882a593Smuzhiyun struct adv7842_cfg_read_infoframe {
2544*4882a593Smuzhiyun const char *desc;
2545*4882a593Smuzhiyun u8 present_mask;
2546*4882a593Smuzhiyun u8 head_addr;
2547*4882a593Smuzhiyun u8 payload_addr;
2548*4882a593Smuzhiyun };
2549*4882a593Smuzhiyun
log_infoframe(struct v4l2_subdev * sd,const struct adv7842_cfg_read_infoframe * cri)2550*4882a593Smuzhiyun static void log_infoframe(struct v4l2_subdev *sd, const struct adv7842_cfg_read_infoframe *cri)
2551*4882a593Smuzhiyun {
2552*4882a593Smuzhiyun int i;
2553*4882a593Smuzhiyun u8 buffer[32];
2554*4882a593Smuzhiyun union hdmi_infoframe frame;
2555*4882a593Smuzhiyun u8 len;
2556*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
2557*4882a593Smuzhiyun struct device *dev = &client->dev;
2558*4882a593Smuzhiyun
2559*4882a593Smuzhiyun if (!(io_read(sd, 0x60) & cri->present_mask)) {
2560*4882a593Smuzhiyun v4l2_info(sd, "%s infoframe not received\n", cri->desc);
2561*4882a593Smuzhiyun return;
2562*4882a593Smuzhiyun }
2563*4882a593Smuzhiyun
2564*4882a593Smuzhiyun for (i = 0; i < 3; i++)
2565*4882a593Smuzhiyun buffer[i] = infoframe_read(sd, cri->head_addr + i);
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun len = buffer[2] + 1;
2568*4882a593Smuzhiyun
2569*4882a593Smuzhiyun if (len + 3 > sizeof(buffer)) {
2570*4882a593Smuzhiyun v4l2_err(sd, "%s: invalid %s infoframe length %d\n", __func__, cri->desc, len);
2571*4882a593Smuzhiyun return;
2572*4882a593Smuzhiyun }
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun for (i = 0; i < len; i++)
2575*4882a593Smuzhiyun buffer[i + 3] = infoframe_read(sd, cri->payload_addr + i);
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun if (hdmi_infoframe_unpack(&frame, buffer, len + 3) < 0) {
2578*4882a593Smuzhiyun v4l2_err(sd, "%s: unpack of %s infoframe failed\n", __func__, cri->desc);
2579*4882a593Smuzhiyun return;
2580*4882a593Smuzhiyun }
2581*4882a593Smuzhiyun
2582*4882a593Smuzhiyun hdmi_infoframe_log(KERN_INFO, dev, &frame);
2583*4882a593Smuzhiyun }
2584*4882a593Smuzhiyun
adv7842_log_infoframes(struct v4l2_subdev * sd)2585*4882a593Smuzhiyun static void adv7842_log_infoframes(struct v4l2_subdev *sd)
2586*4882a593Smuzhiyun {
2587*4882a593Smuzhiyun int i;
2588*4882a593Smuzhiyun static const struct adv7842_cfg_read_infoframe cri[] = {
2589*4882a593Smuzhiyun { "AVI", 0x01, 0xe0, 0x00 },
2590*4882a593Smuzhiyun { "Audio", 0x02, 0xe3, 0x1c },
2591*4882a593Smuzhiyun { "SDP", 0x04, 0xe6, 0x2a },
2592*4882a593Smuzhiyun { "Vendor", 0x10, 0xec, 0x54 }
2593*4882a593Smuzhiyun };
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun if (!(hdmi_read(sd, 0x05) & 0x80)) {
2596*4882a593Smuzhiyun v4l2_info(sd, "receive DVI-D signal, no infoframes\n");
2597*4882a593Smuzhiyun return;
2598*4882a593Smuzhiyun }
2599*4882a593Smuzhiyun
2600*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cri); i++)
2601*4882a593Smuzhiyun log_infoframe(sd, &cri[i]);
2602*4882a593Smuzhiyun }
2603*4882a593Smuzhiyun
2604*4882a593Smuzhiyun #if 0
2605*4882a593Smuzhiyun /* Let's keep it here for now, as it could be useful for debug */
2606*4882a593Smuzhiyun static const char * const prim_mode_txt[] = {
2607*4882a593Smuzhiyun "SDP",
2608*4882a593Smuzhiyun "Component",
2609*4882a593Smuzhiyun "Graphics",
2610*4882a593Smuzhiyun "Reserved",
2611*4882a593Smuzhiyun "CVBS & HDMI AUDIO",
2612*4882a593Smuzhiyun "HDMI-Comp",
2613*4882a593Smuzhiyun "HDMI-GR",
2614*4882a593Smuzhiyun "Reserved",
2615*4882a593Smuzhiyun "Reserved",
2616*4882a593Smuzhiyun "Reserved",
2617*4882a593Smuzhiyun "Reserved",
2618*4882a593Smuzhiyun "Reserved",
2619*4882a593Smuzhiyun "Reserved",
2620*4882a593Smuzhiyun "Reserved",
2621*4882a593Smuzhiyun "Reserved",
2622*4882a593Smuzhiyun "Reserved",
2623*4882a593Smuzhiyun };
2624*4882a593Smuzhiyun #endif
2625*4882a593Smuzhiyun
adv7842_sdp_log_status(struct v4l2_subdev * sd)2626*4882a593Smuzhiyun static int adv7842_sdp_log_status(struct v4l2_subdev *sd)
2627*4882a593Smuzhiyun {
2628*4882a593Smuzhiyun /* SDP (Standard definition processor) block */
2629*4882a593Smuzhiyun u8 sdp_signal_detected = sdp_read(sd, 0x5A) & 0x01;
2630*4882a593Smuzhiyun
2631*4882a593Smuzhiyun v4l2_info(sd, "Chip powered %s\n", no_power(sd) ? "off" : "on");
2632*4882a593Smuzhiyun v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x\n",
2633*4882a593Smuzhiyun io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f);
2634*4882a593Smuzhiyun
2635*4882a593Smuzhiyun v4l2_info(sd, "SDP: free run: %s\n",
2636*4882a593Smuzhiyun (sdp_read(sd, 0x56) & 0x01) ? "on" : "off");
2637*4882a593Smuzhiyun v4l2_info(sd, "SDP: %s\n", sdp_signal_detected ?
2638*4882a593Smuzhiyun "valid SD/PR signal detected" : "invalid/no signal");
2639*4882a593Smuzhiyun if (sdp_signal_detected) {
2640*4882a593Smuzhiyun static const char * const sdp_std_txt[] = {
2641*4882a593Smuzhiyun "NTSC-M/J",
2642*4882a593Smuzhiyun "1?",
2643*4882a593Smuzhiyun "NTSC-443",
2644*4882a593Smuzhiyun "60HzSECAM",
2645*4882a593Smuzhiyun "PAL-M",
2646*4882a593Smuzhiyun "5?",
2647*4882a593Smuzhiyun "PAL-60",
2648*4882a593Smuzhiyun "7?", "8?", "9?", "a?", "b?",
2649*4882a593Smuzhiyun "PAL-CombN",
2650*4882a593Smuzhiyun "d?",
2651*4882a593Smuzhiyun "PAL-BGHID",
2652*4882a593Smuzhiyun "SECAM"
2653*4882a593Smuzhiyun };
2654*4882a593Smuzhiyun v4l2_info(sd, "SDP: standard %s\n",
2655*4882a593Smuzhiyun sdp_std_txt[sdp_read(sd, 0x52) & 0x0f]);
2656*4882a593Smuzhiyun v4l2_info(sd, "SDP: %s\n",
2657*4882a593Smuzhiyun (sdp_read(sd, 0x59) & 0x08) ? "50Hz" : "60Hz");
2658*4882a593Smuzhiyun v4l2_info(sd, "SDP: %s\n",
2659*4882a593Smuzhiyun (sdp_read(sd, 0x57) & 0x08) ? "Interlaced" : "Progressive");
2660*4882a593Smuzhiyun v4l2_info(sd, "SDP: deinterlacer %s\n",
2661*4882a593Smuzhiyun (sdp_read(sd, 0x12) & 0x08) ? "enabled" : "disabled");
2662*4882a593Smuzhiyun v4l2_info(sd, "SDP: csc %s mode\n",
2663*4882a593Smuzhiyun (sdp_io_read(sd, 0xe0) & 0x40) ? "auto" : "manual");
2664*4882a593Smuzhiyun }
2665*4882a593Smuzhiyun return 0;
2666*4882a593Smuzhiyun }
2667*4882a593Smuzhiyun
adv7842_cp_log_status(struct v4l2_subdev * sd)2668*4882a593Smuzhiyun static int adv7842_cp_log_status(struct v4l2_subdev *sd)
2669*4882a593Smuzhiyun {
2670*4882a593Smuzhiyun /* CP block */
2671*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
2672*4882a593Smuzhiyun struct v4l2_dv_timings timings;
2673*4882a593Smuzhiyun u8 reg_io_0x02 = io_read(sd, 0x02);
2674*4882a593Smuzhiyun u8 reg_io_0x21 = io_read(sd, 0x21);
2675*4882a593Smuzhiyun u8 reg_rep_0x77 = rep_read(sd, 0x77);
2676*4882a593Smuzhiyun u8 reg_rep_0x7d = rep_read(sd, 0x7d);
2677*4882a593Smuzhiyun bool audio_pll_locked = hdmi_read(sd, 0x04) & 0x01;
2678*4882a593Smuzhiyun bool audio_sample_packet_detect = hdmi_read(sd, 0x18) & 0x01;
2679*4882a593Smuzhiyun bool audio_mute = io_read(sd, 0x65) & 0x40;
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun static const char * const csc_coeff_sel_rb[16] = {
2682*4882a593Smuzhiyun "bypassed", "YPbPr601 -> RGB", "reserved", "YPbPr709 -> RGB",
2683*4882a593Smuzhiyun "reserved", "RGB -> YPbPr601", "reserved", "RGB -> YPbPr709",
2684*4882a593Smuzhiyun "reserved", "YPbPr709 -> YPbPr601", "YPbPr601 -> YPbPr709",
2685*4882a593Smuzhiyun "reserved", "reserved", "reserved", "reserved", "manual"
2686*4882a593Smuzhiyun };
2687*4882a593Smuzhiyun static const char * const input_color_space_txt[16] = {
2688*4882a593Smuzhiyun "RGB limited range (16-235)", "RGB full range (0-255)",
2689*4882a593Smuzhiyun "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
2690*4882a593Smuzhiyun "xvYCC Bt.601", "xvYCC Bt.709",
2691*4882a593Smuzhiyun "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
2692*4882a593Smuzhiyun "invalid", "invalid", "invalid", "invalid", "invalid",
2693*4882a593Smuzhiyun "invalid", "invalid", "automatic"
2694*4882a593Smuzhiyun };
2695*4882a593Smuzhiyun static const char * const rgb_quantization_range_txt[] = {
2696*4882a593Smuzhiyun "Automatic",
2697*4882a593Smuzhiyun "RGB limited range (16-235)",
2698*4882a593Smuzhiyun "RGB full range (0-255)",
2699*4882a593Smuzhiyun };
2700*4882a593Smuzhiyun static const char * const deep_color_mode_txt[4] = {
2701*4882a593Smuzhiyun "8-bits per channel",
2702*4882a593Smuzhiyun "10-bits per channel",
2703*4882a593Smuzhiyun "12-bits per channel",
2704*4882a593Smuzhiyun "16-bits per channel (not supported)"
2705*4882a593Smuzhiyun };
2706*4882a593Smuzhiyun
2707*4882a593Smuzhiyun v4l2_info(sd, "-----Chip status-----\n");
2708*4882a593Smuzhiyun v4l2_info(sd, "Chip power: %s\n", no_power(sd) ? "off" : "on");
2709*4882a593Smuzhiyun v4l2_info(sd, "HDMI/DVI-D port selected: %s\n",
2710*4882a593Smuzhiyun state->hdmi_port_a ? "A" : "B");
2711*4882a593Smuzhiyun v4l2_info(sd, "EDID A %s, B %s\n",
2712*4882a593Smuzhiyun ((reg_rep_0x7d & 0x04) && (reg_rep_0x77 & 0x04)) ?
2713*4882a593Smuzhiyun "enabled" : "disabled",
2714*4882a593Smuzhiyun ((reg_rep_0x7d & 0x08) && (reg_rep_0x77 & 0x08)) ?
2715*4882a593Smuzhiyun "enabled" : "disabled");
2716*4882a593Smuzhiyun v4l2_info(sd, "HPD A %s, B %s\n",
2717*4882a593Smuzhiyun reg_io_0x21 & 0x02 ? "enabled" : "disabled",
2718*4882a593Smuzhiyun reg_io_0x21 & 0x01 ? "enabled" : "disabled");
2719*4882a593Smuzhiyun v4l2_info(sd, "CEC: %s\n", state->cec_enabled_adap ?
2720*4882a593Smuzhiyun "enabled" : "disabled");
2721*4882a593Smuzhiyun if (state->cec_enabled_adap) {
2722*4882a593Smuzhiyun int i;
2723*4882a593Smuzhiyun
2724*4882a593Smuzhiyun for (i = 0; i < ADV7842_MAX_ADDRS; i++) {
2725*4882a593Smuzhiyun bool is_valid = state->cec_valid_addrs & (1 << i);
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun if (is_valid)
2728*4882a593Smuzhiyun v4l2_info(sd, "CEC Logical Address: 0x%x\n",
2729*4882a593Smuzhiyun state->cec_addr[i]);
2730*4882a593Smuzhiyun }
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun
2733*4882a593Smuzhiyun v4l2_info(sd, "-----Signal status-----\n");
2734*4882a593Smuzhiyun if (state->hdmi_port_a) {
2735*4882a593Smuzhiyun v4l2_info(sd, "Cable detected (+5V power): %s\n",
2736*4882a593Smuzhiyun io_read(sd, 0x6f) & 0x02 ? "true" : "false");
2737*4882a593Smuzhiyun v4l2_info(sd, "TMDS signal detected: %s\n",
2738*4882a593Smuzhiyun (io_read(sd, 0x6a) & 0x02) ? "true" : "false");
2739*4882a593Smuzhiyun v4l2_info(sd, "TMDS signal locked: %s\n",
2740*4882a593Smuzhiyun (io_read(sd, 0x6a) & 0x20) ? "true" : "false");
2741*4882a593Smuzhiyun } else {
2742*4882a593Smuzhiyun v4l2_info(sd, "Cable detected (+5V power):%s\n",
2743*4882a593Smuzhiyun io_read(sd, 0x6f) & 0x01 ? "true" : "false");
2744*4882a593Smuzhiyun v4l2_info(sd, "TMDS signal detected: %s\n",
2745*4882a593Smuzhiyun (io_read(sd, 0x6a) & 0x01) ? "true" : "false");
2746*4882a593Smuzhiyun v4l2_info(sd, "TMDS signal locked: %s\n",
2747*4882a593Smuzhiyun (io_read(sd, 0x6a) & 0x10) ? "true" : "false");
2748*4882a593Smuzhiyun }
2749*4882a593Smuzhiyun v4l2_info(sd, "CP free run: %s\n",
2750*4882a593Smuzhiyun (!!(cp_read(sd, 0xff) & 0x10) ? "on" : "off"));
2751*4882a593Smuzhiyun v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x, v_freq = 0x%x\n",
2752*4882a593Smuzhiyun io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f,
2753*4882a593Smuzhiyun (io_read(sd, 0x01) & 0x70) >> 4);
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun v4l2_info(sd, "-----Video Timings-----\n");
2756*4882a593Smuzhiyun if (no_cp_signal(sd)) {
2757*4882a593Smuzhiyun v4l2_info(sd, "STDI: not locked\n");
2758*4882a593Smuzhiyun } else {
2759*4882a593Smuzhiyun u32 bl = ((cp_read(sd, 0xb1) & 0x3f) << 8) | cp_read(sd, 0xb2);
2760*4882a593Smuzhiyun u32 lcf = ((cp_read(sd, 0xb3) & 0x7) << 8) | cp_read(sd, 0xb4);
2761*4882a593Smuzhiyun u32 lcvs = cp_read(sd, 0xb3) >> 3;
2762*4882a593Smuzhiyun u32 fcl = ((cp_read(sd, 0xb8) & 0x1f) << 8) | cp_read(sd, 0xb9);
2763*4882a593Smuzhiyun char hs_pol = ((cp_read(sd, 0xb5) & 0x10) ?
2764*4882a593Smuzhiyun ((cp_read(sd, 0xb5) & 0x08) ? '+' : '-') : 'x');
2765*4882a593Smuzhiyun char vs_pol = ((cp_read(sd, 0xb5) & 0x40) ?
2766*4882a593Smuzhiyun ((cp_read(sd, 0xb5) & 0x20) ? '+' : '-') : 'x');
2767*4882a593Smuzhiyun v4l2_info(sd,
2768*4882a593Smuzhiyun "STDI: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, fcl = %d, %s, %chsync, %cvsync\n",
2769*4882a593Smuzhiyun lcf, bl, lcvs, fcl,
2770*4882a593Smuzhiyun (cp_read(sd, 0xb1) & 0x40) ?
2771*4882a593Smuzhiyun "interlaced" : "progressive",
2772*4882a593Smuzhiyun hs_pol, vs_pol);
2773*4882a593Smuzhiyun }
2774*4882a593Smuzhiyun if (adv7842_query_dv_timings(sd, &timings))
2775*4882a593Smuzhiyun v4l2_info(sd, "No video detected\n");
2776*4882a593Smuzhiyun else
2777*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "Detected format: ",
2778*4882a593Smuzhiyun &timings, true);
2779*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "Configured format: ",
2780*4882a593Smuzhiyun &state->timings, true);
2781*4882a593Smuzhiyun
2782*4882a593Smuzhiyun if (no_cp_signal(sd))
2783*4882a593Smuzhiyun return 0;
2784*4882a593Smuzhiyun
2785*4882a593Smuzhiyun v4l2_info(sd, "-----Color space-----\n");
2786*4882a593Smuzhiyun v4l2_info(sd, "RGB quantization range ctrl: %s\n",
2787*4882a593Smuzhiyun rgb_quantization_range_txt[state->rgb_quantization_range]);
2788*4882a593Smuzhiyun v4l2_info(sd, "Input color space: %s\n",
2789*4882a593Smuzhiyun input_color_space_txt[reg_io_0x02 >> 4]);
2790*4882a593Smuzhiyun v4l2_info(sd, "Output color space: %s %s, alt-gamma %s\n",
2791*4882a593Smuzhiyun (reg_io_0x02 & 0x02) ? "RGB" : "YCbCr",
2792*4882a593Smuzhiyun (((reg_io_0x02 >> 2) & 0x01) ^ (reg_io_0x02 & 0x01)) ?
2793*4882a593Smuzhiyun "(16-235)" : "(0-255)",
2794*4882a593Smuzhiyun (reg_io_0x02 & 0x08) ? "enabled" : "disabled");
2795*4882a593Smuzhiyun v4l2_info(sd, "Color space conversion: %s\n",
2796*4882a593Smuzhiyun csc_coeff_sel_rb[cp_read(sd, 0xf4) >> 4]);
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun if (!is_digital_input(sd))
2799*4882a593Smuzhiyun return 0;
2800*4882a593Smuzhiyun
2801*4882a593Smuzhiyun v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D");
2802*4882a593Smuzhiyun v4l2_info(sd, "HDCP encrypted content: %s\n",
2803*4882a593Smuzhiyun (hdmi_read(sd, 0x05) & 0x40) ? "true" : "false");
2804*4882a593Smuzhiyun v4l2_info(sd, "HDCP keys read: %s%s\n",
2805*4882a593Smuzhiyun (hdmi_read(sd, 0x04) & 0x20) ? "yes" : "no",
2806*4882a593Smuzhiyun (hdmi_read(sd, 0x04) & 0x10) ? "ERROR" : "");
2807*4882a593Smuzhiyun if (!is_hdmi(sd))
2808*4882a593Smuzhiyun return 0;
2809*4882a593Smuzhiyun
2810*4882a593Smuzhiyun v4l2_info(sd, "Audio: pll %s, samples %s, %s\n",
2811*4882a593Smuzhiyun audio_pll_locked ? "locked" : "not locked",
2812*4882a593Smuzhiyun audio_sample_packet_detect ? "detected" : "not detected",
2813*4882a593Smuzhiyun audio_mute ? "muted" : "enabled");
2814*4882a593Smuzhiyun if (audio_pll_locked && audio_sample_packet_detect) {
2815*4882a593Smuzhiyun v4l2_info(sd, "Audio format: %s\n",
2816*4882a593Smuzhiyun (hdmi_read(sd, 0x07) & 0x40) ? "multi-channel" : "stereo");
2817*4882a593Smuzhiyun }
2818*4882a593Smuzhiyun v4l2_info(sd, "Audio CTS: %u\n", (hdmi_read(sd, 0x5b) << 12) +
2819*4882a593Smuzhiyun (hdmi_read(sd, 0x5c) << 8) +
2820*4882a593Smuzhiyun (hdmi_read(sd, 0x5d) & 0xf0));
2821*4882a593Smuzhiyun v4l2_info(sd, "Audio N: %u\n", ((hdmi_read(sd, 0x5d) & 0x0f) << 16) +
2822*4882a593Smuzhiyun (hdmi_read(sd, 0x5e) << 8) +
2823*4882a593Smuzhiyun hdmi_read(sd, 0x5f));
2824*4882a593Smuzhiyun v4l2_info(sd, "AV Mute: %s\n",
2825*4882a593Smuzhiyun (hdmi_read(sd, 0x04) & 0x40) ? "on" : "off");
2826*4882a593Smuzhiyun v4l2_info(sd, "Deep color mode: %s\n",
2827*4882a593Smuzhiyun deep_color_mode_txt[hdmi_read(sd, 0x0b) >> 6]);
2828*4882a593Smuzhiyun
2829*4882a593Smuzhiyun adv7842_log_infoframes(sd);
2830*4882a593Smuzhiyun
2831*4882a593Smuzhiyun return 0;
2832*4882a593Smuzhiyun }
2833*4882a593Smuzhiyun
adv7842_log_status(struct v4l2_subdev * sd)2834*4882a593Smuzhiyun static int adv7842_log_status(struct v4l2_subdev *sd)
2835*4882a593Smuzhiyun {
2836*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun if (state->mode == ADV7842_MODE_SDP)
2839*4882a593Smuzhiyun return adv7842_sdp_log_status(sd);
2840*4882a593Smuzhiyun return adv7842_cp_log_status(sd);
2841*4882a593Smuzhiyun }
2842*4882a593Smuzhiyun
adv7842_querystd(struct v4l2_subdev * sd,v4l2_std_id * std)2843*4882a593Smuzhiyun static int adv7842_querystd(struct v4l2_subdev *sd, v4l2_std_id *std)
2844*4882a593Smuzhiyun {
2845*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
2846*4882a593Smuzhiyun
2847*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s:\n", __func__);
2848*4882a593Smuzhiyun
2849*4882a593Smuzhiyun if (state->mode != ADV7842_MODE_SDP)
2850*4882a593Smuzhiyun return -ENODATA;
2851*4882a593Smuzhiyun
2852*4882a593Smuzhiyun if (!(sdp_read(sd, 0x5A) & 0x01)) {
2853*4882a593Smuzhiyun *std = 0;
2854*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
2855*4882a593Smuzhiyun return 0;
2856*4882a593Smuzhiyun }
2857*4882a593Smuzhiyun
2858*4882a593Smuzhiyun switch (sdp_read(sd, 0x52) & 0x0f) {
2859*4882a593Smuzhiyun case 0:
2860*4882a593Smuzhiyun /* NTSC-M/J */
2861*4882a593Smuzhiyun *std &= V4L2_STD_NTSC;
2862*4882a593Smuzhiyun break;
2863*4882a593Smuzhiyun case 2:
2864*4882a593Smuzhiyun /* NTSC-443 */
2865*4882a593Smuzhiyun *std &= V4L2_STD_NTSC_443;
2866*4882a593Smuzhiyun break;
2867*4882a593Smuzhiyun case 3:
2868*4882a593Smuzhiyun /* 60HzSECAM */
2869*4882a593Smuzhiyun *std &= V4L2_STD_SECAM;
2870*4882a593Smuzhiyun break;
2871*4882a593Smuzhiyun case 4:
2872*4882a593Smuzhiyun /* PAL-M */
2873*4882a593Smuzhiyun *std &= V4L2_STD_PAL_M;
2874*4882a593Smuzhiyun break;
2875*4882a593Smuzhiyun case 6:
2876*4882a593Smuzhiyun /* PAL-60 */
2877*4882a593Smuzhiyun *std &= V4L2_STD_PAL_60;
2878*4882a593Smuzhiyun break;
2879*4882a593Smuzhiyun case 0xc:
2880*4882a593Smuzhiyun /* PAL-CombN */
2881*4882a593Smuzhiyun *std &= V4L2_STD_PAL_Nc;
2882*4882a593Smuzhiyun break;
2883*4882a593Smuzhiyun case 0xe:
2884*4882a593Smuzhiyun /* PAL-BGHID */
2885*4882a593Smuzhiyun *std &= V4L2_STD_PAL;
2886*4882a593Smuzhiyun break;
2887*4882a593Smuzhiyun case 0xf:
2888*4882a593Smuzhiyun /* SECAM */
2889*4882a593Smuzhiyun *std &= V4L2_STD_SECAM;
2890*4882a593Smuzhiyun break;
2891*4882a593Smuzhiyun default:
2892*4882a593Smuzhiyun *std &= V4L2_STD_ALL;
2893*4882a593Smuzhiyun break;
2894*4882a593Smuzhiyun }
2895*4882a593Smuzhiyun return 0;
2896*4882a593Smuzhiyun }
2897*4882a593Smuzhiyun
adv7842_s_sdp_io(struct v4l2_subdev * sd,struct adv7842_sdp_io_sync_adjustment * s)2898*4882a593Smuzhiyun static void adv7842_s_sdp_io(struct v4l2_subdev *sd, struct adv7842_sdp_io_sync_adjustment *s)
2899*4882a593Smuzhiyun {
2900*4882a593Smuzhiyun if (s && s->adjust) {
2901*4882a593Smuzhiyun sdp_io_write(sd, 0x94, (s->hs_beg >> 8) & 0xf);
2902*4882a593Smuzhiyun sdp_io_write(sd, 0x95, s->hs_beg & 0xff);
2903*4882a593Smuzhiyun sdp_io_write(sd, 0x96, (s->hs_width >> 8) & 0xf);
2904*4882a593Smuzhiyun sdp_io_write(sd, 0x97, s->hs_width & 0xff);
2905*4882a593Smuzhiyun sdp_io_write(sd, 0x98, (s->de_beg >> 8) & 0xf);
2906*4882a593Smuzhiyun sdp_io_write(sd, 0x99, s->de_beg & 0xff);
2907*4882a593Smuzhiyun sdp_io_write(sd, 0x9a, (s->de_end >> 8) & 0xf);
2908*4882a593Smuzhiyun sdp_io_write(sd, 0x9b, s->de_end & 0xff);
2909*4882a593Smuzhiyun sdp_io_write(sd, 0xa8, s->vs_beg_o);
2910*4882a593Smuzhiyun sdp_io_write(sd, 0xa9, s->vs_beg_e);
2911*4882a593Smuzhiyun sdp_io_write(sd, 0xaa, s->vs_end_o);
2912*4882a593Smuzhiyun sdp_io_write(sd, 0xab, s->vs_end_e);
2913*4882a593Smuzhiyun sdp_io_write(sd, 0xac, s->de_v_beg_o);
2914*4882a593Smuzhiyun sdp_io_write(sd, 0xad, s->de_v_beg_e);
2915*4882a593Smuzhiyun sdp_io_write(sd, 0xae, s->de_v_end_o);
2916*4882a593Smuzhiyun sdp_io_write(sd, 0xaf, s->de_v_end_e);
2917*4882a593Smuzhiyun } else {
2918*4882a593Smuzhiyun /* set to default */
2919*4882a593Smuzhiyun sdp_io_write(sd, 0x94, 0x00);
2920*4882a593Smuzhiyun sdp_io_write(sd, 0x95, 0x00);
2921*4882a593Smuzhiyun sdp_io_write(sd, 0x96, 0x00);
2922*4882a593Smuzhiyun sdp_io_write(sd, 0x97, 0x20);
2923*4882a593Smuzhiyun sdp_io_write(sd, 0x98, 0x00);
2924*4882a593Smuzhiyun sdp_io_write(sd, 0x99, 0x00);
2925*4882a593Smuzhiyun sdp_io_write(sd, 0x9a, 0x00);
2926*4882a593Smuzhiyun sdp_io_write(sd, 0x9b, 0x00);
2927*4882a593Smuzhiyun sdp_io_write(sd, 0xa8, 0x04);
2928*4882a593Smuzhiyun sdp_io_write(sd, 0xa9, 0x04);
2929*4882a593Smuzhiyun sdp_io_write(sd, 0xaa, 0x04);
2930*4882a593Smuzhiyun sdp_io_write(sd, 0xab, 0x04);
2931*4882a593Smuzhiyun sdp_io_write(sd, 0xac, 0x04);
2932*4882a593Smuzhiyun sdp_io_write(sd, 0xad, 0x04);
2933*4882a593Smuzhiyun sdp_io_write(sd, 0xae, 0x04);
2934*4882a593Smuzhiyun sdp_io_write(sd, 0xaf, 0x04);
2935*4882a593Smuzhiyun }
2936*4882a593Smuzhiyun }
2937*4882a593Smuzhiyun
adv7842_s_std(struct v4l2_subdev * sd,v4l2_std_id norm)2938*4882a593Smuzhiyun static int adv7842_s_std(struct v4l2_subdev *sd, v4l2_std_id norm)
2939*4882a593Smuzhiyun {
2940*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
2941*4882a593Smuzhiyun struct adv7842_platform_data *pdata = &state->pdata;
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s:\n", __func__);
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun if (state->mode != ADV7842_MODE_SDP)
2946*4882a593Smuzhiyun return -ENODATA;
2947*4882a593Smuzhiyun
2948*4882a593Smuzhiyun if (norm & V4L2_STD_625_50)
2949*4882a593Smuzhiyun adv7842_s_sdp_io(sd, &pdata->sdp_io_sync_625);
2950*4882a593Smuzhiyun else if (norm & V4L2_STD_525_60)
2951*4882a593Smuzhiyun adv7842_s_sdp_io(sd, &pdata->sdp_io_sync_525);
2952*4882a593Smuzhiyun else
2953*4882a593Smuzhiyun adv7842_s_sdp_io(sd, NULL);
2954*4882a593Smuzhiyun
2955*4882a593Smuzhiyun if (norm & V4L2_STD_ALL) {
2956*4882a593Smuzhiyun state->norm = norm;
2957*4882a593Smuzhiyun return 0;
2958*4882a593Smuzhiyun }
2959*4882a593Smuzhiyun return -EINVAL;
2960*4882a593Smuzhiyun }
2961*4882a593Smuzhiyun
adv7842_g_std(struct v4l2_subdev * sd,v4l2_std_id * norm)2962*4882a593Smuzhiyun static int adv7842_g_std(struct v4l2_subdev *sd, v4l2_std_id *norm)
2963*4882a593Smuzhiyun {
2964*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
2965*4882a593Smuzhiyun
2966*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s:\n", __func__);
2967*4882a593Smuzhiyun
2968*4882a593Smuzhiyun if (state->mode != ADV7842_MODE_SDP)
2969*4882a593Smuzhiyun return -ENODATA;
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun *norm = state->norm;
2972*4882a593Smuzhiyun return 0;
2973*4882a593Smuzhiyun }
2974*4882a593Smuzhiyun
2975*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
2976*4882a593Smuzhiyun
adv7842_core_init(struct v4l2_subdev * sd)2977*4882a593Smuzhiyun static int adv7842_core_init(struct v4l2_subdev *sd)
2978*4882a593Smuzhiyun {
2979*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
2980*4882a593Smuzhiyun struct adv7842_platform_data *pdata = &state->pdata;
2981*4882a593Smuzhiyun hdmi_write(sd, 0x48,
2982*4882a593Smuzhiyun (pdata->disable_pwrdnb ? 0x80 : 0) |
2983*4882a593Smuzhiyun (pdata->disable_cable_det_rst ? 0x40 : 0));
2984*4882a593Smuzhiyun
2985*4882a593Smuzhiyun disable_input(sd);
2986*4882a593Smuzhiyun
2987*4882a593Smuzhiyun /*
2988*4882a593Smuzhiyun * Disable I2C access to internal EDID ram from HDMI DDC ports
2989*4882a593Smuzhiyun * Disable auto edid enable when leaving powerdown mode
2990*4882a593Smuzhiyun */
2991*4882a593Smuzhiyun rep_write_and_or(sd, 0x77, 0xd3, 0x20);
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun /* power */
2994*4882a593Smuzhiyun io_write(sd, 0x0c, 0x42); /* Power up part and power down VDP */
2995*4882a593Smuzhiyun io_write(sd, 0x15, 0x80); /* Power up pads */
2996*4882a593Smuzhiyun
2997*4882a593Smuzhiyun /* video format */
2998*4882a593Smuzhiyun io_write(sd, 0x02, 0xf0 | pdata->alt_gamma << 3);
2999*4882a593Smuzhiyun io_write_and_or(sd, 0x05, 0xf0, pdata->blank_data << 3 |
3000*4882a593Smuzhiyun pdata->insert_av_codes << 2 |
3001*4882a593Smuzhiyun pdata->replicate_av_codes << 1);
3002*4882a593Smuzhiyun adv7842_setup_format(state);
3003*4882a593Smuzhiyun
3004*4882a593Smuzhiyun /* HDMI audio */
3005*4882a593Smuzhiyun hdmi_write_and_or(sd, 0x1a, 0xf1, 0x08); /* Wait 1 s before unmute */
3006*4882a593Smuzhiyun
3007*4882a593Smuzhiyun /* Drive strength */
3008*4882a593Smuzhiyun io_write_and_or(sd, 0x14, 0xc0,
3009*4882a593Smuzhiyun pdata->dr_str_data << 4 |
3010*4882a593Smuzhiyun pdata->dr_str_clk << 2 |
3011*4882a593Smuzhiyun pdata->dr_str_sync);
3012*4882a593Smuzhiyun
3013*4882a593Smuzhiyun /* HDMI free run */
3014*4882a593Smuzhiyun cp_write_and_or(sd, 0xba, 0xfc, pdata->hdmi_free_run_enable |
3015*4882a593Smuzhiyun (pdata->hdmi_free_run_mode << 1));
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun /* SPD free run */
3018*4882a593Smuzhiyun sdp_write_and_or(sd, 0xdd, 0xf0, pdata->sdp_free_run_force |
3019*4882a593Smuzhiyun (pdata->sdp_free_run_cbar_en << 1) |
3020*4882a593Smuzhiyun (pdata->sdp_free_run_man_col_en << 2) |
3021*4882a593Smuzhiyun (pdata->sdp_free_run_auto << 3));
3022*4882a593Smuzhiyun
3023*4882a593Smuzhiyun /* TODO from platform data */
3024*4882a593Smuzhiyun cp_write(sd, 0x69, 0x14); /* Enable CP CSC */
3025*4882a593Smuzhiyun io_write(sd, 0x06, 0xa6); /* positive VS and HS and DE */
3026*4882a593Smuzhiyun cp_write(sd, 0xf3, 0xdc); /* Low threshold to enter/exit free run mode */
3027*4882a593Smuzhiyun afe_write(sd, 0xb5, 0x01); /* Setting MCLK to 256Fs */
3028*4882a593Smuzhiyun
3029*4882a593Smuzhiyun afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */
3030*4882a593Smuzhiyun io_write_and_or(sd, 0x30, ~(1 << 4), pdata->output_bus_lsb_to_msb << 4);
3031*4882a593Smuzhiyun
3032*4882a593Smuzhiyun sdp_csc_coeff(sd, &pdata->sdp_csc_coeff);
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun /* todo, improve settings for sdram */
3035*4882a593Smuzhiyun if (pdata->sd_ram_size >= 128) {
3036*4882a593Smuzhiyun sdp_write(sd, 0x12, 0x0d); /* Frame TBC,3D comb enabled */
3037*4882a593Smuzhiyun if (pdata->sd_ram_ddr) {
3038*4882a593Smuzhiyun /* SDP setup for the AD eval board */
3039*4882a593Smuzhiyun sdp_io_write(sd, 0x6f, 0x00); /* DDR mode */
3040*4882a593Smuzhiyun sdp_io_write(sd, 0x75, 0x0a); /* 128 MB memory size */
3041*4882a593Smuzhiyun sdp_io_write(sd, 0x7a, 0xa5); /* Timing Adjustment */
3042*4882a593Smuzhiyun sdp_io_write(sd, 0x7b, 0x8f); /* Timing Adjustment */
3043*4882a593Smuzhiyun sdp_io_write(sd, 0x60, 0x01); /* SDRAM reset */
3044*4882a593Smuzhiyun } else {
3045*4882a593Smuzhiyun sdp_io_write(sd, 0x75, 0x0a); /* 64 MB memory size ?*/
3046*4882a593Smuzhiyun sdp_io_write(sd, 0x74, 0x00); /* must be zero for sdr sdram */
3047*4882a593Smuzhiyun sdp_io_write(sd, 0x79, 0x33); /* CAS latency to 3,
3048*4882a593Smuzhiyun depends on memory */
3049*4882a593Smuzhiyun sdp_io_write(sd, 0x6f, 0x01); /* SDR mode */
3050*4882a593Smuzhiyun sdp_io_write(sd, 0x7a, 0xa5); /* Timing Adjustment */
3051*4882a593Smuzhiyun sdp_io_write(sd, 0x7b, 0x8f); /* Timing Adjustment */
3052*4882a593Smuzhiyun sdp_io_write(sd, 0x60, 0x01); /* SDRAM reset */
3053*4882a593Smuzhiyun }
3054*4882a593Smuzhiyun } else {
3055*4882a593Smuzhiyun /*
3056*4882a593Smuzhiyun * Manual UG-214, rev 0 is bit confusing on this bit
3057*4882a593Smuzhiyun * but a '1' disables any signal if the Ram is active.
3058*4882a593Smuzhiyun */
3059*4882a593Smuzhiyun sdp_io_write(sd, 0x29, 0x10); /* Tristate memory interface */
3060*4882a593Smuzhiyun }
3061*4882a593Smuzhiyun
3062*4882a593Smuzhiyun select_input(sd, pdata->vid_std_select);
3063*4882a593Smuzhiyun
3064*4882a593Smuzhiyun enable_input(sd);
3065*4882a593Smuzhiyun
3066*4882a593Smuzhiyun if (pdata->hpa_auto) {
3067*4882a593Smuzhiyun /* HPA auto, HPA 0.5s after Edid set and Cable detect */
3068*4882a593Smuzhiyun hdmi_write(sd, 0x69, 0x5c);
3069*4882a593Smuzhiyun } else {
3070*4882a593Smuzhiyun /* HPA manual */
3071*4882a593Smuzhiyun hdmi_write(sd, 0x69, 0xa3);
3072*4882a593Smuzhiyun /* HPA disable on port A and B */
3073*4882a593Smuzhiyun io_write_and_or(sd, 0x20, 0xcf, 0x00);
3074*4882a593Smuzhiyun }
3075*4882a593Smuzhiyun
3076*4882a593Smuzhiyun /* LLC */
3077*4882a593Smuzhiyun io_write(sd, 0x19, 0x80 | pdata->llc_dll_phase);
3078*4882a593Smuzhiyun io_write(sd, 0x33, 0x40);
3079*4882a593Smuzhiyun
3080*4882a593Smuzhiyun /* interrupts */
3081*4882a593Smuzhiyun io_write(sd, 0x40, 0xf2); /* Configure INT1 */
3082*4882a593Smuzhiyun
3083*4882a593Smuzhiyun adv7842_irq_enable(sd, true);
3084*4882a593Smuzhiyun
3085*4882a593Smuzhiyun return v4l2_ctrl_handler_setup(sd->ctrl_handler);
3086*4882a593Smuzhiyun }
3087*4882a593Smuzhiyun
3088*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
3089*4882a593Smuzhiyun
adv7842_ddr_ram_test(struct v4l2_subdev * sd)3090*4882a593Smuzhiyun static int adv7842_ddr_ram_test(struct v4l2_subdev *sd)
3091*4882a593Smuzhiyun {
3092*4882a593Smuzhiyun /*
3093*4882a593Smuzhiyun * From ADV784x external Memory test.pdf
3094*4882a593Smuzhiyun *
3095*4882a593Smuzhiyun * Reset must just been performed before running test.
3096*4882a593Smuzhiyun * Recommended to reset after test.
3097*4882a593Smuzhiyun */
3098*4882a593Smuzhiyun int i;
3099*4882a593Smuzhiyun int pass = 0;
3100*4882a593Smuzhiyun int fail = 0;
3101*4882a593Smuzhiyun int complete = 0;
3102*4882a593Smuzhiyun
3103*4882a593Smuzhiyun io_write(sd, 0x00, 0x01); /* Program SDP 4x1 */
3104*4882a593Smuzhiyun io_write(sd, 0x01, 0x00); /* Program SDP mode */
3105*4882a593Smuzhiyun afe_write(sd, 0x80, 0x92); /* SDP Recommended Write */
3106*4882a593Smuzhiyun afe_write(sd, 0x9B, 0x01); /* SDP Recommended Write ADV7844ES1 */
3107*4882a593Smuzhiyun afe_write(sd, 0x9C, 0x60); /* SDP Recommended Write ADV7844ES1 */
3108*4882a593Smuzhiyun afe_write(sd, 0x9E, 0x02); /* SDP Recommended Write ADV7844ES1 */
3109*4882a593Smuzhiyun afe_write(sd, 0xA0, 0x0B); /* SDP Recommended Write ADV7844ES1 */
3110*4882a593Smuzhiyun afe_write(sd, 0xC3, 0x02); /* Memory BIST Initialisation */
3111*4882a593Smuzhiyun io_write(sd, 0x0C, 0x40); /* Power up ADV7844 */
3112*4882a593Smuzhiyun io_write(sd, 0x15, 0xBA); /* Enable outputs */
3113*4882a593Smuzhiyun sdp_write(sd, 0x12, 0x00); /* Disable 3D comb, Frame TBC & 3DNR */
3114*4882a593Smuzhiyun io_write(sd, 0xFF, 0x04); /* Reset memory controller */
3115*4882a593Smuzhiyun
3116*4882a593Smuzhiyun usleep_range(5000, 6000);
3117*4882a593Smuzhiyun
3118*4882a593Smuzhiyun sdp_write(sd, 0x12, 0x00); /* Disable 3D Comb, Frame TBC & 3DNR */
3119*4882a593Smuzhiyun sdp_io_write(sd, 0x2A, 0x01); /* Memory BIST Initialisation */
3120*4882a593Smuzhiyun sdp_io_write(sd, 0x7c, 0x19); /* Memory BIST Initialisation */
3121*4882a593Smuzhiyun sdp_io_write(sd, 0x80, 0x87); /* Memory BIST Initialisation */
3122*4882a593Smuzhiyun sdp_io_write(sd, 0x81, 0x4a); /* Memory BIST Initialisation */
3123*4882a593Smuzhiyun sdp_io_write(sd, 0x82, 0x2c); /* Memory BIST Initialisation */
3124*4882a593Smuzhiyun sdp_io_write(sd, 0x83, 0x0e); /* Memory BIST Initialisation */
3125*4882a593Smuzhiyun sdp_io_write(sd, 0x84, 0x94); /* Memory BIST Initialisation */
3126*4882a593Smuzhiyun sdp_io_write(sd, 0x85, 0x62); /* Memory BIST Initialisation */
3127*4882a593Smuzhiyun sdp_io_write(sd, 0x7d, 0x00); /* Memory BIST Initialisation */
3128*4882a593Smuzhiyun sdp_io_write(sd, 0x7e, 0x1a); /* Memory BIST Initialisation */
3129*4882a593Smuzhiyun
3130*4882a593Smuzhiyun usleep_range(5000, 6000);
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun sdp_io_write(sd, 0xd9, 0xd5); /* Enable BIST Test */
3133*4882a593Smuzhiyun sdp_write(sd, 0x12, 0x05); /* Enable FRAME TBC & 3D COMB */
3134*4882a593Smuzhiyun
3135*4882a593Smuzhiyun msleep(20);
3136*4882a593Smuzhiyun
3137*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
3138*4882a593Smuzhiyun u8 result = sdp_io_read(sd, 0xdb);
3139*4882a593Smuzhiyun if (result & 0x10) {
3140*4882a593Smuzhiyun complete++;
3141*4882a593Smuzhiyun if (result & 0x20)
3142*4882a593Smuzhiyun fail++;
3143*4882a593Smuzhiyun else
3144*4882a593Smuzhiyun pass++;
3145*4882a593Smuzhiyun }
3146*4882a593Smuzhiyun msleep(20);
3147*4882a593Smuzhiyun }
3148*4882a593Smuzhiyun
3149*4882a593Smuzhiyun v4l2_dbg(1, debug, sd,
3150*4882a593Smuzhiyun "Ram Test: completed %d of %d: pass %d, fail %d\n",
3151*4882a593Smuzhiyun complete, i, pass, fail);
3152*4882a593Smuzhiyun
3153*4882a593Smuzhiyun if (!complete || fail)
3154*4882a593Smuzhiyun return -EIO;
3155*4882a593Smuzhiyun return 0;
3156*4882a593Smuzhiyun }
3157*4882a593Smuzhiyun
adv7842_rewrite_i2c_addresses(struct v4l2_subdev * sd,struct adv7842_platform_data * pdata)3158*4882a593Smuzhiyun static void adv7842_rewrite_i2c_addresses(struct v4l2_subdev *sd,
3159*4882a593Smuzhiyun struct adv7842_platform_data *pdata)
3160*4882a593Smuzhiyun {
3161*4882a593Smuzhiyun io_write(sd, 0xf1, pdata->i2c_sdp << 1);
3162*4882a593Smuzhiyun io_write(sd, 0xf2, pdata->i2c_sdp_io << 1);
3163*4882a593Smuzhiyun io_write(sd, 0xf3, pdata->i2c_avlink << 1);
3164*4882a593Smuzhiyun io_write(sd, 0xf4, pdata->i2c_cec << 1);
3165*4882a593Smuzhiyun io_write(sd, 0xf5, pdata->i2c_infoframe << 1);
3166*4882a593Smuzhiyun
3167*4882a593Smuzhiyun io_write(sd, 0xf8, pdata->i2c_afe << 1);
3168*4882a593Smuzhiyun io_write(sd, 0xf9, pdata->i2c_repeater << 1);
3169*4882a593Smuzhiyun io_write(sd, 0xfa, pdata->i2c_edid << 1);
3170*4882a593Smuzhiyun io_write(sd, 0xfb, pdata->i2c_hdmi << 1);
3171*4882a593Smuzhiyun
3172*4882a593Smuzhiyun io_write(sd, 0xfd, pdata->i2c_cp << 1);
3173*4882a593Smuzhiyun io_write(sd, 0xfe, pdata->i2c_vdp << 1);
3174*4882a593Smuzhiyun }
3175*4882a593Smuzhiyun
adv7842_command_ram_test(struct v4l2_subdev * sd)3176*4882a593Smuzhiyun static int adv7842_command_ram_test(struct v4l2_subdev *sd)
3177*4882a593Smuzhiyun {
3178*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
3179*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
3180*4882a593Smuzhiyun struct adv7842_platform_data *pdata = client->dev.platform_data;
3181*4882a593Smuzhiyun struct v4l2_dv_timings timings;
3182*4882a593Smuzhiyun int ret = 0;
3183*4882a593Smuzhiyun
3184*4882a593Smuzhiyun if (!pdata)
3185*4882a593Smuzhiyun return -ENODEV;
3186*4882a593Smuzhiyun
3187*4882a593Smuzhiyun if (!pdata->sd_ram_size || !pdata->sd_ram_ddr) {
3188*4882a593Smuzhiyun v4l2_info(sd, "no sdram or no ddr sdram\n");
3189*4882a593Smuzhiyun return -EINVAL;
3190*4882a593Smuzhiyun }
3191*4882a593Smuzhiyun
3192*4882a593Smuzhiyun main_reset(sd);
3193*4882a593Smuzhiyun
3194*4882a593Smuzhiyun adv7842_rewrite_i2c_addresses(sd, pdata);
3195*4882a593Smuzhiyun
3196*4882a593Smuzhiyun /* run ram test */
3197*4882a593Smuzhiyun ret = adv7842_ddr_ram_test(sd);
3198*4882a593Smuzhiyun
3199*4882a593Smuzhiyun main_reset(sd);
3200*4882a593Smuzhiyun
3201*4882a593Smuzhiyun adv7842_rewrite_i2c_addresses(sd, pdata);
3202*4882a593Smuzhiyun
3203*4882a593Smuzhiyun /* and re-init chip and state */
3204*4882a593Smuzhiyun adv7842_core_init(sd);
3205*4882a593Smuzhiyun
3206*4882a593Smuzhiyun disable_input(sd);
3207*4882a593Smuzhiyun
3208*4882a593Smuzhiyun select_input(sd, state->vid_std_select);
3209*4882a593Smuzhiyun
3210*4882a593Smuzhiyun enable_input(sd);
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun edid_write_vga_segment(sd);
3213*4882a593Smuzhiyun edid_write_hdmi_segment(sd, ADV7842_EDID_PORT_A);
3214*4882a593Smuzhiyun edid_write_hdmi_segment(sd, ADV7842_EDID_PORT_B);
3215*4882a593Smuzhiyun
3216*4882a593Smuzhiyun timings = state->timings;
3217*4882a593Smuzhiyun
3218*4882a593Smuzhiyun memset(&state->timings, 0, sizeof(struct v4l2_dv_timings));
3219*4882a593Smuzhiyun
3220*4882a593Smuzhiyun adv7842_s_dv_timings(sd, &timings);
3221*4882a593Smuzhiyun
3222*4882a593Smuzhiyun return ret;
3223*4882a593Smuzhiyun }
3224*4882a593Smuzhiyun
adv7842_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)3225*4882a593Smuzhiyun static long adv7842_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
3226*4882a593Smuzhiyun {
3227*4882a593Smuzhiyun switch (cmd) {
3228*4882a593Smuzhiyun case ADV7842_CMD_RAM_TEST:
3229*4882a593Smuzhiyun return adv7842_command_ram_test(sd);
3230*4882a593Smuzhiyun }
3231*4882a593Smuzhiyun return -ENOTTY;
3232*4882a593Smuzhiyun }
3233*4882a593Smuzhiyun
adv7842_subscribe_event(struct v4l2_subdev * sd,struct v4l2_fh * fh,struct v4l2_event_subscription * sub)3234*4882a593Smuzhiyun static int adv7842_subscribe_event(struct v4l2_subdev *sd,
3235*4882a593Smuzhiyun struct v4l2_fh *fh,
3236*4882a593Smuzhiyun struct v4l2_event_subscription *sub)
3237*4882a593Smuzhiyun {
3238*4882a593Smuzhiyun switch (sub->type) {
3239*4882a593Smuzhiyun case V4L2_EVENT_SOURCE_CHANGE:
3240*4882a593Smuzhiyun return v4l2_src_change_event_subdev_subscribe(sd, fh, sub);
3241*4882a593Smuzhiyun case V4L2_EVENT_CTRL:
3242*4882a593Smuzhiyun return v4l2_ctrl_subdev_subscribe_event(sd, fh, sub);
3243*4882a593Smuzhiyun default:
3244*4882a593Smuzhiyun return -EINVAL;
3245*4882a593Smuzhiyun }
3246*4882a593Smuzhiyun }
3247*4882a593Smuzhiyun
adv7842_registered(struct v4l2_subdev * sd)3248*4882a593Smuzhiyun static int adv7842_registered(struct v4l2_subdev *sd)
3249*4882a593Smuzhiyun {
3250*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
3251*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
3252*4882a593Smuzhiyun int err;
3253*4882a593Smuzhiyun
3254*4882a593Smuzhiyun err = cec_register_adapter(state->cec_adap, &client->dev);
3255*4882a593Smuzhiyun if (err)
3256*4882a593Smuzhiyun cec_delete_adapter(state->cec_adap);
3257*4882a593Smuzhiyun return err;
3258*4882a593Smuzhiyun }
3259*4882a593Smuzhiyun
adv7842_unregistered(struct v4l2_subdev * sd)3260*4882a593Smuzhiyun static void adv7842_unregistered(struct v4l2_subdev *sd)
3261*4882a593Smuzhiyun {
3262*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
3263*4882a593Smuzhiyun
3264*4882a593Smuzhiyun cec_unregister_adapter(state->cec_adap);
3265*4882a593Smuzhiyun }
3266*4882a593Smuzhiyun
3267*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
3268*4882a593Smuzhiyun
3269*4882a593Smuzhiyun static const struct v4l2_ctrl_ops adv7842_ctrl_ops = {
3270*4882a593Smuzhiyun .s_ctrl = adv7842_s_ctrl,
3271*4882a593Smuzhiyun .g_volatile_ctrl = adv7842_g_volatile_ctrl,
3272*4882a593Smuzhiyun };
3273*4882a593Smuzhiyun
3274*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops adv7842_core_ops = {
3275*4882a593Smuzhiyun .log_status = adv7842_log_status,
3276*4882a593Smuzhiyun .ioctl = adv7842_ioctl,
3277*4882a593Smuzhiyun .interrupt_service_routine = adv7842_isr,
3278*4882a593Smuzhiyun .subscribe_event = adv7842_subscribe_event,
3279*4882a593Smuzhiyun .unsubscribe_event = v4l2_event_subdev_unsubscribe,
3280*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
3281*4882a593Smuzhiyun .g_register = adv7842_g_register,
3282*4882a593Smuzhiyun .s_register = adv7842_s_register,
3283*4882a593Smuzhiyun #endif
3284*4882a593Smuzhiyun };
3285*4882a593Smuzhiyun
3286*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops adv7842_video_ops = {
3287*4882a593Smuzhiyun .g_std = adv7842_g_std,
3288*4882a593Smuzhiyun .s_std = adv7842_s_std,
3289*4882a593Smuzhiyun .s_routing = adv7842_s_routing,
3290*4882a593Smuzhiyun .querystd = adv7842_querystd,
3291*4882a593Smuzhiyun .g_input_status = adv7842_g_input_status,
3292*4882a593Smuzhiyun .s_dv_timings = adv7842_s_dv_timings,
3293*4882a593Smuzhiyun .g_dv_timings = adv7842_g_dv_timings,
3294*4882a593Smuzhiyun .query_dv_timings = adv7842_query_dv_timings,
3295*4882a593Smuzhiyun };
3296*4882a593Smuzhiyun
3297*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops adv7842_pad_ops = {
3298*4882a593Smuzhiyun .enum_mbus_code = adv7842_enum_mbus_code,
3299*4882a593Smuzhiyun .get_fmt = adv7842_get_format,
3300*4882a593Smuzhiyun .set_fmt = adv7842_set_format,
3301*4882a593Smuzhiyun .get_edid = adv7842_get_edid,
3302*4882a593Smuzhiyun .set_edid = adv7842_set_edid,
3303*4882a593Smuzhiyun .enum_dv_timings = adv7842_enum_dv_timings,
3304*4882a593Smuzhiyun .dv_timings_cap = adv7842_dv_timings_cap,
3305*4882a593Smuzhiyun };
3306*4882a593Smuzhiyun
3307*4882a593Smuzhiyun static const struct v4l2_subdev_ops adv7842_ops = {
3308*4882a593Smuzhiyun .core = &adv7842_core_ops,
3309*4882a593Smuzhiyun .video = &adv7842_video_ops,
3310*4882a593Smuzhiyun .pad = &adv7842_pad_ops,
3311*4882a593Smuzhiyun };
3312*4882a593Smuzhiyun
3313*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops adv7842_int_ops = {
3314*4882a593Smuzhiyun .registered = adv7842_registered,
3315*4882a593Smuzhiyun .unregistered = adv7842_unregistered,
3316*4882a593Smuzhiyun };
3317*4882a593Smuzhiyun
3318*4882a593Smuzhiyun /* -------------------------- custom ctrls ---------------------------------- */
3319*4882a593Smuzhiyun
3320*4882a593Smuzhiyun static const struct v4l2_ctrl_config adv7842_ctrl_analog_sampling_phase = {
3321*4882a593Smuzhiyun .ops = &adv7842_ctrl_ops,
3322*4882a593Smuzhiyun .id = V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE,
3323*4882a593Smuzhiyun .name = "Analog Sampling Phase",
3324*4882a593Smuzhiyun .type = V4L2_CTRL_TYPE_INTEGER,
3325*4882a593Smuzhiyun .min = 0,
3326*4882a593Smuzhiyun .max = 0x1f,
3327*4882a593Smuzhiyun .step = 1,
3328*4882a593Smuzhiyun .def = 0,
3329*4882a593Smuzhiyun };
3330*4882a593Smuzhiyun
3331*4882a593Smuzhiyun static const struct v4l2_ctrl_config adv7842_ctrl_free_run_color_manual = {
3332*4882a593Smuzhiyun .ops = &adv7842_ctrl_ops,
3333*4882a593Smuzhiyun .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL,
3334*4882a593Smuzhiyun .name = "Free Running Color, Manual",
3335*4882a593Smuzhiyun .type = V4L2_CTRL_TYPE_BOOLEAN,
3336*4882a593Smuzhiyun .max = 1,
3337*4882a593Smuzhiyun .step = 1,
3338*4882a593Smuzhiyun .def = 1,
3339*4882a593Smuzhiyun };
3340*4882a593Smuzhiyun
3341*4882a593Smuzhiyun static const struct v4l2_ctrl_config adv7842_ctrl_free_run_color = {
3342*4882a593Smuzhiyun .ops = &adv7842_ctrl_ops,
3343*4882a593Smuzhiyun .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR,
3344*4882a593Smuzhiyun .name = "Free Running Color",
3345*4882a593Smuzhiyun .type = V4L2_CTRL_TYPE_INTEGER,
3346*4882a593Smuzhiyun .max = 0xffffff,
3347*4882a593Smuzhiyun .step = 0x1,
3348*4882a593Smuzhiyun };
3349*4882a593Smuzhiyun
3350*4882a593Smuzhiyun
adv7842_unregister_clients(struct v4l2_subdev * sd)3351*4882a593Smuzhiyun static void adv7842_unregister_clients(struct v4l2_subdev *sd)
3352*4882a593Smuzhiyun {
3353*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
3354*4882a593Smuzhiyun i2c_unregister_device(state->i2c_avlink);
3355*4882a593Smuzhiyun i2c_unregister_device(state->i2c_cec);
3356*4882a593Smuzhiyun i2c_unregister_device(state->i2c_infoframe);
3357*4882a593Smuzhiyun i2c_unregister_device(state->i2c_sdp_io);
3358*4882a593Smuzhiyun i2c_unregister_device(state->i2c_sdp);
3359*4882a593Smuzhiyun i2c_unregister_device(state->i2c_afe);
3360*4882a593Smuzhiyun i2c_unregister_device(state->i2c_repeater);
3361*4882a593Smuzhiyun i2c_unregister_device(state->i2c_edid);
3362*4882a593Smuzhiyun i2c_unregister_device(state->i2c_hdmi);
3363*4882a593Smuzhiyun i2c_unregister_device(state->i2c_cp);
3364*4882a593Smuzhiyun i2c_unregister_device(state->i2c_vdp);
3365*4882a593Smuzhiyun
3366*4882a593Smuzhiyun state->i2c_avlink = NULL;
3367*4882a593Smuzhiyun state->i2c_cec = NULL;
3368*4882a593Smuzhiyun state->i2c_infoframe = NULL;
3369*4882a593Smuzhiyun state->i2c_sdp_io = NULL;
3370*4882a593Smuzhiyun state->i2c_sdp = NULL;
3371*4882a593Smuzhiyun state->i2c_afe = NULL;
3372*4882a593Smuzhiyun state->i2c_repeater = NULL;
3373*4882a593Smuzhiyun state->i2c_edid = NULL;
3374*4882a593Smuzhiyun state->i2c_hdmi = NULL;
3375*4882a593Smuzhiyun state->i2c_cp = NULL;
3376*4882a593Smuzhiyun state->i2c_vdp = NULL;
3377*4882a593Smuzhiyun }
3378*4882a593Smuzhiyun
adv7842_dummy_client(struct v4l2_subdev * sd,const char * desc,u8 addr,u8 io_reg)3379*4882a593Smuzhiyun static struct i2c_client *adv7842_dummy_client(struct v4l2_subdev *sd, const char *desc,
3380*4882a593Smuzhiyun u8 addr, u8 io_reg)
3381*4882a593Smuzhiyun {
3382*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
3383*4882a593Smuzhiyun struct i2c_client *cp;
3384*4882a593Smuzhiyun
3385*4882a593Smuzhiyun io_write(sd, io_reg, addr << 1);
3386*4882a593Smuzhiyun
3387*4882a593Smuzhiyun if (addr == 0) {
3388*4882a593Smuzhiyun v4l2_err(sd, "no %s i2c addr configured\n", desc);
3389*4882a593Smuzhiyun return NULL;
3390*4882a593Smuzhiyun }
3391*4882a593Smuzhiyun
3392*4882a593Smuzhiyun cp = i2c_new_dummy_device(client->adapter, io_read(sd, io_reg) >> 1);
3393*4882a593Smuzhiyun if (IS_ERR(cp)) {
3394*4882a593Smuzhiyun v4l2_err(sd, "register %s on i2c addr 0x%x failed with %ld\n",
3395*4882a593Smuzhiyun desc, addr, PTR_ERR(cp));
3396*4882a593Smuzhiyun cp = NULL;
3397*4882a593Smuzhiyun }
3398*4882a593Smuzhiyun
3399*4882a593Smuzhiyun return cp;
3400*4882a593Smuzhiyun }
3401*4882a593Smuzhiyun
adv7842_register_clients(struct v4l2_subdev * sd)3402*4882a593Smuzhiyun static int adv7842_register_clients(struct v4l2_subdev *sd)
3403*4882a593Smuzhiyun {
3404*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
3405*4882a593Smuzhiyun struct adv7842_platform_data *pdata = &state->pdata;
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun state->i2c_avlink = adv7842_dummy_client(sd, "avlink", pdata->i2c_avlink, 0xf3);
3408*4882a593Smuzhiyun state->i2c_cec = adv7842_dummy_client(sd, "cec", pdata->i2c_cec, 0xf4);
3409*4882a593Smuzhiyun state->i2c_infoframe = adv7842_dummy_client(sd, "infoframe", pdata->i2c_infoframe, 0xf5);
3410*4882a593Smuzhiyun state->i2c_sdp_io = adv7842_dummy_client(sd, "sdp_io", pdata->i2c_sdp_io, 0xf2);
3411*4882a593Smuzhiyun state->i2c_sdp = adv7842_dummy_client(sd, "sdp", pdata->i2c_sdp, 0xf1);
3412*4882a593Smuzhiyun state->i2c_afe = adv7842_dummy_client(sd, "afe", pdata->i2c_afe, 0xf8);
3413*4882a593Smuzhiyun state->i2c_repeater = adv7842_dummy_client(sd, "repeater", pdata->i2c_repeater, 0xf9);
3414*4882a593Smuzhiyun state->i2c_edid = adv7842_dummy_client(sd, "edid", pdata->i2c_edid, 0xfa);
3415*4882a593Smuzhiyun state->i2c_hdmi = adv7842_dummy_client(sd, "hdmi", pdata->i2c_hdmi, 0xfb);
3416*4882a593Smuzhiyun state->i2c_cp = adv7842_dummy_client(sd, "cp", pdata->i2c_cp, 0xfd);
3417*4882a593Smuzhiyun state->i2c_vdp = adv7842_dummy_client(sd, "vdp", pdata->i2c_vdp, 0xfe);
3418*4882a593Smuzhiyun
3419*4882a593Smuzhiyun if (!state->i2c_avlink ||
3420*4882a593Smuzhiyun !state->i2c_cec ||
3421*4882a593Smuzhiyun !state->i2c_infoframe ||
3422*4882a593Smuzhiyun !state->i2c_sdp_io ||
3423*4882a593Smuzhiyun !state->i2c_sdp ||
3424*4882a593Smuzhiyun !state->i2c_afe ||
3425*4882a593Smuzhiyun !state->i2c_repeater ||
3426*4882a593Smuzhiyun !state->i2c_edid ||
3427*4882a593Smuzhiyun !state->i2c_hdmi ||
3428*4882a593Smuzhiyun !state->i2c_cp ||
3429*4882a593Smuzhiyun !state->i2c_vdp)
3430*4882a593Smuzhiyun return -1;
3431*4882a593Smuzhiyun
3432*4882a593Smuzhiyun return 0;
3433*4882a593Smuzhiyun }
3434*4882a593Smuzhiyun
adv7842_probe(struct i2c_client * client,const struct i2c_device_id * id)3435*4882a593Smuzhiyun static int adv7842_probe(struct i2c_client *client,
3436*4882a593Smuzhiyun const struct i2c_device_id *id)
3437*4882a593Smuzhiyun {
3438*4882a593Smuzhiyun struct adv7842_state *state;
3439*4882a593Smuzhiyun static const struct v4l2_dv_timings cea640x480 =
3440*4882a593Smuzhiyun V4L2_DV_BT_CEA_640X480P59_94;
3441*4882a593Smuzhiyun struct adv7842_platform_data *pdata = client->dev.platform_data;
3442*4882a593Smuzhiyun struct v4l2_ctrl_handler *hdl;
3443*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
3444*4882a593Smuzhiyun struct v4l2_subdev *sd;
3445*4882a593Smuzhiyun u16 rev;
3446*4882a593Smuzhiyun int err;
3447*4882a593Smuzhiyun
3448*4882a593Smuzhiyun /* Check if the adapter supports the needed features */
3449*4882a593Smuzhiyun if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
3450*4882a593Smuzhiyun return -EIO;
3451*4882a593Smuzhiyun
3452*4882a593Smuzhiyun v4l_dbg(1, debug, client, "detecting adv7842 client on address 0x%x\n",
3453*4882a593Smuzhiyun client->addr << 1);
3454*4882a593Smuzhiyun
3455*4882a593Smuzhiyun if (!pdata) {
3456*4882a593Smuzhiyun v4l_err(client, "No platform data!\n");
3457*4882a593Smuzhiyun return -ENODEV;
3458*4882a593Smuzhiyun }
3459*4882a593Smuzhiyun
3460*4882a593Smuzhiyun state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL);
3461*4882a593Smuzhiyun if (!state)
3462*4882a593Smuzhiyun return -ENOMEM;
3463*4882a593Smuzhiyun
3464*4882a593Smuzhiyun /* platform data */
3465*4882a593Smuzhiyun state->pdata = *pdata;
3466*4882a593Smuzhiyun state->timings = cea640x480;
3467*4882a593Smuzhiyun state->format = adv7842_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
3468*4882a593Smuzhiyun
3469*4882a593Smuzhiyun sd = &state->sd;
3470*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &adv7842_ops);
3471*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE | V4L2_SUBDEV_FL_HAS_EVENTS;
3472*4882a593Smuzhiyun sd->internal_ops = &adv7842_int_ops;
3473*4882a593Smuzhiyun state->mode = pdata->mode;
3474*4882a593Smuzhiyun
3475*4882a593Smuzhiyun state->hdmi_port_a = pdata->input == ADV7842_SELECT_HDMI_PORT_A;
3476*4882a593Smuzhiyun state->restart_stdi_once = true;
3477*4882a593Smuzhiyun
3478*4882a593Smuzhiyun /* i2c access to adv7842? */
3479*4882a593Smuzhiyun rev = adv_smbus_read_byte_data_check(client, 0xea, false) << 8 |
3480*4882a593Smuzhiyun adv_smbus_read_byte_data_check(client, 0xeb, false);
3481*4882a593Smuzhiyun if (rev != 0x2012) {
3482*4882a593Smuzhiyun v4l2_info(sd, "got rev=0x%04x on first read attempt\n", rev);
3483*4882a593Smuzhiyun rev = adv_smbus_read_byte_data_check(client, 0xea, false) << 8 |
3484*4882a593Smuzhiyun adv_smbus_read_byte_data_check(client, 0xeb, false);
3485*4882a593Smuzhiyun }
3486*4882a593Smuzhiyun if (rev != 0x2012) {
3487*4882a593Smuzhiyun v4l2_info(sd, "not an adv7842 on address 0x%x (rev=0x%04x)\n",
3488*4882a593Smuzhiyun client->addr << 1, rev);
3489*4882a593Smuzhiyun return -ENODEV;
3490*4882a593Smuzhiyun }
3491*4882a593Smuzhiyun
3492*4882a593Smuzhiyun if (pdata->chip_reset)
3493*4882a593Smuzhiyun main_reset(sd);
3494*4882a593Smuzhiyun
3495*4882a593Smuzhiyun /* control handlers */
3496*4882a593Smuzhiyun hdl = &state->hdl;
3497*4882a593Smuzhiyun v4l2_ctrl_handler_init(hdl, 6);
3498*4882a593Smuzhiyun
3499*4882a593Smuzhiyun /* add in ascending ID order */
3500*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
3501*4882a593Smuzhiyun V4L2_CID_BRIGHTNESS, -128, 127, 1, 0);
3502*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
3503*4882a593Smuzhiyun V4L2_CID_CONTRAST, 0, 255, 1, 128);
3504*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
3505*4882a593Smuzhiyun V4L2_CID_SATURATION, 0, 255, 1, 128);
3506*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
3507*4882a593Smuzhiyun V4L2_CID_HUE, 0, 128, 1, 0);
3508*4882a593Smuzhiyun ctrl = v4l2_ctrl_new_std_menu(hdl, &adv7842_ctrl_ops,
3509*4882a593Smuzhiyun V4L2_CID_DV_RX_IT_CONTENT_TYPE, V4L2_DV_IT_CONTENT_TYPE_NO_ITC,
3510*4882a593Smuzhiyun 0, V4L2_DV_IT_CONTENT_TYPE_NO_ITC);
3511*4882a593Smuzhiyun if (ctrl)
3512*4882a593Smuzhiyun ctrl->flags |= V4L2_CTRL_FLAG_VOLATILE;
3513*4882a593Smuzhiyun
3514*4882a593Smuzhiyun /* custom controls */
3515*4882a593Smuzhiyun state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(hdl, NULL,
3516*4882a593Smuzhiyun V4L2_CID_DV_RX_POWER_PRESENT, 0, 3, 0, 0);
3517*4882a593Smuzhiyun state->analog_sampling_phase_ctrl = v4l2_ctrl_new_custom(hdl,
3518*4882a593Smuzhiyun &adv7842_ctrl_analog_sampling_phase, NULL);
3519*4882a593Smuzhiyun state->free_run_color_ctrl_manual = v4l2_ctrl_new_custom(hdl,
3520*4882a593Smuzhiyun &adv7842_ctrl_free_run_color_manual, NULL);
3521*4882a593Smuzhiyun state->free_run_color_ctrl = v4l2_ctrl_new_custom(hdl,
3522*4882a593Smuzhiyun &adv7842_ctrl_free_run_color, NULL);
3523*4882a593Smuzhiyun state->rgb_quantization_range_ctrl =
3524*4882a593Smuzhiyun v4l2_ctrl_new_std_menu(hdl, &adv7842_ctrl_ops,
3525*4882a593Smuzhiyun V4L2_CID_DV_RX_RGB_RANGE, V4L2_DV_RGB_RANGE_FULL,
3526*4882a593Smuzhiyun 0, V4L2_DV_RGB_RANGE_AUTO);
3527*4882a593Smuzhiyun sd->ctrl_handler = hdl;
3528*4882a593Smuzhiyun if (hdl->error) {
3529*4882a593Smuzhiyun err = hdl->error;
3530*4882a593Smuzhiyun goto err_hdl;
3531*4882a593Smuzhiyun }
3532*4882a593Smuzhiyun if (adv7842_s_detect_tx_5v_ctrl(sd)) {
3533*4882a593Smuzhiyun err = -ENODEV;
3534*4882a593Smuzhiyun goto err_hdl;
3535*4882a593Smuzhiyun }
3536*4882a593Smuzhiyun
3537*4882a593Smuzhiyun if (adv7842_register_clients(sd) < 0) {
3538*4882a593Smuzhiyun err = -ENOMEM;
3539*4882a593Smuzhiyun v4l2_err(sd, "failed to create all i2c clients\n");
3540*4882a593Smuzhiyun goto err_i2c;
3541*4882a593Smuzhiyun }
3542*4882a593Smuzhiyun
3543*4882a593Smuzhiyun
3544*4882a593Smuzhiyun INIT_DELAYED_WORK(&state->delayed_work_enable_hotplug,
3545*4882a593Smuzhiyun adv7842_delayed_work_enable_hotplug);
3546*4882a593Smuzhiyun
3547*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_DV_DECODER;
3548*4882a593Smuzhiyun state->pad.flags = MEDIA_PAD_FL_SOURCE;
3549*4882a593Smuzhiyun err = media_entity_pads_init(&sd->entity, 1, &state->pad);
3550*4882a593Smuzhiyun if (err)
3551*4882a593Smuzhiyun goto err_work_queues;
3552*4882a593Smuzhiyun
3553*4882a593Smuzhiyun err = adv7842_core_init(sd);
3554*4882a593Smuzhiyun if (err)
3555*4882a593Smuzhiyun goto err_entity;
3556*4882a593Smuzhiyun
3557*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_VIDEO_ADV7842_CEC)
3558*4882a593Smuzhiyun state->cec_adap = cec_allocate_adapter(&adv7842_cec_adap_ops,
3559*4882a593Smuzhiyun state, dev_name(&client->dev),
3560*4882a593Smuzhiyun CEC_CAP_DEFAULTS, ADV7842_MAX_ADDRS);
3561*4882a593Smuzhiyun err = PTR_ERR_OR_ZERO(state->cec_adap);
3562*4882a593Smuzhiyun if (err)
3563*4882a593Smuzhiyun goto err_entity;
3564*4882a593Smuzhiyun #endif
3565*4882a593Smuzhiyun
3566*4882a593Smuzhiyun v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name,
3567*4882a593Smuzhiyun client->addr << 1, client->adapter->name);
3568*4882a593Smuzhiyun return 0;
3569*4882a593Smuzhiyun
3570*4882a593Smuzhiyun err_entity:
3571*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
3572*4882a593Smuzhiyun err_work_queues:
3573*4882a593Smuzhiyun cancel_delayed_work(&state->delayed_work_enable_hotplug);
3574*4882a593Smuzhiyun err_i2c:
3575*4882a593Smuzhiyun adv7842_unregister_clients(sd);
3576*4882a593Smuzhiyun err_hdl:
3577*4882a593Smuzhiyun v4l2_ctrl_handler_free(hdl);
3578*4882a593Smuzhiyun return err;
3579*4882a593Smuzhiyun }
3580*4882a593Smuzhiyun
3581*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
3582*4882a593Smuzhiyun
adv7842_remove(struct i2c_client * client)3583*4882a593Smuzhiyun static int adv7842_remove(struct i2c_client *client)
3584*4882a593Smuzhiyun {
3585*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
3586*4882a593Smuzhiyun struct adv7842_state *state = to_state(sd);
3587*4882a593Smuzhiyun
3588*4882a593Smuzhiyun adv7842_irq_enable(sd, false);
3589*4882a593Smuzhiyun cancel_delayed_work_sync(&state->delayed_work_enable_hotplug);
3590*4882a593Smuzhiyun v4l2_device_unregister_subdev(sd);
3591*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
3592*4882a593Smuzhiyun adv7842_unregister_clients(sd);
3593*4882a593Smuzhiyun v4l2_ctrl_handler_free(sd->ctrl_handler);
3594*4882a593Smuzhiyun return 0;
3595*4882a593Smuzhiyun }
3596*4882a593Smuzhiyun
3597*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
3598*4882a593Smuzhiyun
3599*4882a593Smuzhiyun static const struct i2c_device_id adv7842_id[] = {
3600*4882a593Smuzhiyun { "adv7842", 0 },
3601*4882a593Smuzhiyun { }
3602*4882a593Smuzhiyun };
3603*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, adv7842_id);
3604*4882a593Smuzhiyun
3605*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
3606*4882a593Smuzhiyun
3607*4882a593Smuzhiyun static struct i2c_driver adv7842_driver = {
3608*4882a593Smuzhiyun .driver = {
3609*4882a593Smuzhiyun .name = "adv7842",
3610*4882a593Smuzhiyun },
3611*4882a593Smuzhiyun .probe = adv7842_probe,
3612*4882a593Smuzhiyun .remove = adv7842_remove,
3613*4882a593Smuzhiyun .id_table = adv7842_id,
3614*4882a593Smuzhiyun };
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun module_i2c_driver(adv7842_driver);
3617