1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * adv7604 - Analog Devices ADV7604 video decoder driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2012 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun * References (c = chapter, p = page):
11*4882a593Smuzhiyun * REF_01 - Analog devices, ADV7604, Register Settings Recommendations,
12*4882a593Smuzhiyun * Revision 2.5, June 2010
13*4882a593Smuzhiyun * REF_02 - Analog devices, Register map documentation, Documentation of
14*4882a593Smuzhiyun * the register maps, Software manual, Rev. F, June 2010
15*4882a593Smuzhiyun * REF_03 - Analog devices, ADV7604, Hardware Manual, Rev. F, August 2010
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
20*4882a593Smuzhiyun #include <linux/hdmi.h>
21*4882a593Smuzhiyun #include <linux/i2c.h>
22*4882a593Smuzhiyun #include <linux/kernel.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/of_graph.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/v4l2-dv-timings.h>
27*4882a593Smuzhiyun #include <linux/videodev2.h>
28*4882a593Smuzhiyun #include <linux/workqueue.h>
29*4882a593Smuzhiyun #include <linux/regmap.h>
30*4882a593Smuzhiyun #include <linux/interrupt.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <media/i2c/adv7604.h>
33*4882a593Smuzhiyun #include <media/cec.h>
34*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
35*4882a593Smuzhiyun #include <media/v4l2-device.h>
36*4882a593Smuzhiyun #include <media/v4l2-event.h>
37*4882a593Smuzhiyun #include <media/v4l2-dv-timings.h>
38*4882a593Smuzhiyun #include <media/v4l2-fwnode.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static int debug;
41*4882a593Smuzhiyun module_param(debug, int, 0644);
42*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "debug level (0-2)");
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun MODULE_DESCRIPTION("Analog Devices ADV7604 video decoder driver");
45*4882a593Smuzhiyun MODULE_AUTHOR("Hans Verkuil <hans.verkuil@cisco.com>");
46*4882a593Smuzhiyun MODULE_AUTHOR("Mats Randgaard <mats.randgaard@cisco.com>");
47*4882a593Smuzhiyun MODULE_LICENSE("GPL");
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* ADV7604 system clock frequency */
50*4882a593Smuzhiyun #define ADV76XX_FSC (28636360)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define ADV76XX_RGB_OUT (1 << 1)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define ADV76XX_OP_FORMAT_SEL_8BIT (0 << 0)
55*4882a593Smuzhiyun #define ADV7604_OP_FORMAT_SEL_10BIT (1 << 0)
56*4882a593Smuzhiyun #define ADV76XX_OP_FORMAT_SEL_12BIT (2 << 0)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define ADV76XX_OP_MODE_SEL_SDR_422 (0 << 5)
59*4882a593Smuzhiyun #define ADV7604_OP_MODE_SEL_DDR_422 (1 << 5)
60*4882a593Smuzhiyun #define ADV76XX_OP_MODE_SEL_SDR_444 (2 << 5)
61*4882a593Smuzhiyun #define ADV7604_OP_MODE_SEL_DDR_444 (3 << 5)
62*4882a593Smuzhiyun #define ADV76XX_OP_MODE_SEL_SDR_422_2X (4 << 5)
63*4882a593Smuzhiyun #define ADV7604_OP_MODE_SEL_ADI_CM (5 << 5)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define ADV76XX_OP_CH_SEL_GBR (0 << 5)
66*4882a593Smuzhiyun #define ADV76XX_OP_CH_SEL_GRB (1 << 5)
67*4882a593Smuzhiyun #define ADV76XX_OP_CH_SEL_BGR (2 << 5)
68*4882a593Smuzhiyun #define ADV76XX_OP_CH_SEL_RGB (3 << 5)
69*4882a593Smuzhiyun #define ADV76XX_OP_CH_SEL_BRG (4 << 5)
70*4882a593Smuzhiyun #define ADV76XX_OP_CH_SEL_RBG (5 << 5)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define ADV76XX_OP_SWAP_CB_CR (1 << 0)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define ADV76XX_MAX_ADDRS (3)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun enum adv76xx_type {
77*4882a593Smuzhiyun ADV7604,
78*4882a593Smuzhiyun ADV7611,
79*4882a593Smuzhiyun ADV7612,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun struct adv76xx_reg_seq {
83*4882a593Smuzhiyun unsigned int reg;
84*4882a593Smuzhiyun u8 val;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct adv76xx_format_info {
88*4882a593Smuzhiyun u32 code;
89*4882a593Smuzhiyun u8 op_ch_sel;
90*4882a593Smuzhiyun bool rgb_out;
91*4882a593Smuzhiyun bool swap_cb_cr;
92*4882a593Smuzhiyun u8 op_format_sel;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun struct adv76xx_cfg_read_infoframe {
96*4882a593Smuzhiyun const char *desc;
97*4882a593Smuzhiyun u8 present_mask;
98*4882a593Smuzhiyun u8 head_addr;
99*4882a593Smuzhiyun u8 payload_addr;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun struct adv76xx_chip_info {
103*4882a593Smuzhiyun enum adv76xx_type type;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun bool has_afe;
106*4882a593Smuzhiyun unsigned int max_port;
107*4882a593Smuzhiyun unsigned int num_dv_ports;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun unsigned int edid_enable_reg;
110*4882a593Smuzhiyun unsigned int edid_status_reg;
111*4882a593Smuzhiyun unsigned int lcf_reg;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun unsigned int cable_det_mask;
114*4882a593Smuzhiyun unsigned int tdms_lock_mask;
115*4882a593Smuzhiyun unsigned int fmt_change_digital_mask;
116*4882a593Smuzhiyun unsigned int cp_csc;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun unsigned int cec_irq_status;
119*4882a593Smuzhiyun unsigned int cec_rx_enable;
120*4882a593Smuzhiyun unsigned int cec_rx_enable_mask;
121*4882a593Smuzhiyun bool cec_irq_swap;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun const struct adv76xx_format_info *formats;
124*4882a593Smuzhiyun unsigned int nformats;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun void (*set_termination)(struct v4l2_subdev *sd, bool enable);
127*4882a593Smuzhiyun void (*setup_irqs)(struct v4l2_subdev *sd);
128*4882a593Smuzhiyun unsigned int (*read_hdmi_pixelclock)(struct v4l2_subdev *sd);
129*4882a593Smuzhiyun unsigned int (*read_cable_det)(struct v4l2_subdev *sd);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* 0 = AFE, 1 = HDMI */
132*4882a593Smuzhiyun const struct adv76xx_reg_seq *recommended_settings[2];
133*4882a593Smuzhiyun unsigned int num_recommended_settings[2];
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun unsigned long page_mask;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Masks for timings */
138*4882a593Smuzhiyun unsigned int linewidth_mask;
139*4882a593Smuzhiyun unsigned int field0_height_mask;
140*4882a593Smuzhiyun unsigned int field1_height_mask;
141*4882a593Smuzhiyun unsigned int hfrontporch_mask;
142*4882a593Smuzhiyun unsigned int hsync_mask;
143*4882a593Smuzhiyun unsigned int hbackporch_mask;
144*4882a593Smuzhiyun unsigned int field0_vfrontporch_mask;
145*4882a593Smuzhiyun unsigned int field1_vfrontporch_mask;
146*4882a593Smuzhiyun unsigned int field0_vsync_mask;
147*4882a593Smuzhiyun unsigned int field1_vsync_mask;
148*4882a593Smuzhiyun unsigned int field0_vbackporch_mask;
149*4882a593Smuzhiyun unsigned int field1_vbackporch_mask;
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun **********************************************************************
154*4882a593Smuzhiyun *
155*4882a593Smuzhiyun * Arrays with configuration parameters for the ADV7604
156*4882a593Smuzhiyun *
157*4882a593Smuzhiyun **********************************************************************
158*4882a593Smuzhiyun */
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun struct adv76xx_state {
161*4882a593Smuzhiyun const struct adv76xx_chip_info *info;
162*4882a593Smuzhiyun struct adv76xx_platform_data pdata;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun struct gpio_desc *hpd_gpio[4];
165*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun struct v4l2_subdev sd;
168*4882a593Smuzhiyun struct media_pad pads[ADV76XX_PAD_MAX];
169*4882a593Smuzhiyun unsigned int source_pad;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun struct v4l2_ctrl_handler hdl;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun enum adv76xx_pad selected_input;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun struct v4l2_dv_timings timings;
176*4882a593Smuzhiyun const struct adv76xx_format_info *format;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun struct {
179*4882a593Smuzhiyun u8 edid[256];
180*4882a593Smuzhiyun u32 present;
181*4882a593Smuzhiyun unsigned blocks;
182*4882a593Smuzhiyun } edid;
183*4882a593Smuzhiyun u16 spa_port_a[2];
184*4882a593Smuzhiyun struct v4l2_fract aspect_ratio;
185*4882a593Smuzhiyun u32 rgb_quantization_range;
186*4882a593Smuzhiyun struct delayed_work delayed_work_enable_hotplug;
187*4882a593Smuzhiyun bool restart_stdi_once;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* CEC */
190*4882a593Smuzhiyun struct cec_adapter *cec_adap;
191*4882a593Smuzhiyun u8 cec_addr[ADV76XX_MAX_ADDRS];
192*4882a593Smuzhiyun u8 cec_valid_addrs;
193*4882a593Smuzhiyun bool cec_enabled_adap;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* i2c clients */
196*4882a593Smuzhiyun struct i2c_client *i2c_clients[ADV76XX_PAGE_MAX];
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* Regmaps */
199*4882a593Smuzhiyun struct regmap *regmap[ADV76XX_PAGE_MAX];
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* controls */
202*4882a593Smuzhiyun struct v4l2_ctrl *detect_tx_5v_ctrl;
203*4882a593Smuzhiyun struct v4l2_ctrl *analog_sampling_phase_ctrl;
204*4882a593Smuzhiyun struct v4l2_ctrl *free_run_color_manual_ctrl;
205*4882a593Smuzhiyun struct v4l2_ctrl *free_run_color_ctrl;
206*4882a593Smuzhiyun struct v4l2_ctrl *rgb_quantization_range_ctrl;
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
adv76xx_has_afe(struct adv76xx_state * state)209*4882a593Smuzhiyun static bool adv76xx_has_afe(struct adv76xx_state *state)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun return state->info->has_afe;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Unsupported timings. This device cannot support 720p30. */
215*4882a593Smuzhiyun static const struct v4l2_dv_timings adv76xx_timings_exceptions[] = {
216*4882a593Smuzhiyun V4L2_DV_BT_CEA_1280X720P30,
217*4882a593Smuzhiyun { }
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
adv76xx_check_dv_timings(const struct v4l2_dv_timings * t,void * hdl)220*4882a593Smuzhiyun static bool adv76xx_check_dv_timings(const struct v4l2_dv_timings *t, void *hdl)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun int i;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun for (i = 0; adv76xx_timings_exceptions[i].bt.width; i++)
225*4882a593Smuzhiyun if (v4l2_match_dv_timings(t, adv76xx_timings_exceptions + i, 0, false))
226*4882a593Smuzhiyun return false;
227*4882a593Smuzhiyun return true;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun struct adv76xx_video_standards {
231*4882a593Smuzhiyun struct v4l2_dv_timings timings;
232*4882a593Smuzhiyun u8 vid_std;
233*4882a593Smuzhiyun u8 v_freq;
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* sorted by number of lines */
237*4882a593Smuzhiyun static const struct adv76xx_video_standards adv7604_prim_mode_comp[] = {
238*4882a593Smuzhiyun /* { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 }, TODO flickering */
239*4882a593Smuzhiyun { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
240*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1280X720P50, 0x19, 0x01 },
241*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1280X720P60, 0x19, 0x00 },
242*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
243*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
244*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
245*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
246*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
247*4882a593Smuzhiyun /* TODO add 1920x1080P60_RB (CVT timing) */
248*4882a593Smuzhiyun { },
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* sorted by number of lines */
252*4882a593Smuzhiyun static const struct adv76xx_video_standards adv7604_prim_mode_gr[] = {
253*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
254*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
255*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
256*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
257*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
258*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
259*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
260*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
261*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
262*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
263*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
264*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
265*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
266*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
267*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
268*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1360X768P60, 0x12, 0x00 },
269*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1366X768P60, 0x13, 0x00 },
270*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1400X1050P60, 0x14, 0x00 },
271*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1400X1050P75, 0x15, 0x00 },
272*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1600X1200P60, 0x16, 0x00 }, /* TODO not tested */
273*4882a593Smuzhiyun /* TODO add 1600X1200P60_RB (not a DMT timing) */
274*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1680X1050P60, 0x18, 0x00 },
275*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1920X1200P60_RB, 0x19, 0x00 }, /* TODO not tested */
276*4882a593Smuzhiyun { },
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* sorted by number of lines */
280*4882a593Smuzhiyun static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_comp[] = {
281*4882a593Smuzhiyun { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 },
282*4882a593Smuzhiyun { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
283*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1280X720P50, 0x13, 0x01 },
284*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1280X720P60, 0x13, 0x00 },
285*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
286*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
287*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
288*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
289*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
290*4882a593Smuzhiyun { },
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* sorted by number of lines */
294*4882a593Smuzhiyun static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_gr[] = {
295*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
296*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
297*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
298*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
299*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
300*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
301*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
302*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
303*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
304*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
305*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
306*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
307*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
308*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
309*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
310*4882a593Smuzhiyun { },
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun static const struct v4l2_event adv76xx_ev_fmt = {
314*4882a593Smuzhiyun .type = V4L2_EVENT_SOURCE_CHANGE,
315*4882a593Smuzhiyun .u.src_change.changes = V4L2_EVENT_SRC_CH_RESOLUTION,
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
319*4882a593Smuzhiyun
to_state(struct v4l2_subdev * sd)320*4882a593Smuzhiyun static inline struct adv76xx_state *to_state(struct v4l2_subdev *sd)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun return container_of(sd, struct adv76xx_state, sd);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
htotal(const struct v4l2_bt_timings * t)325*4882a593Smuzhiyun static inline unsigned htotal(const struct v4l2_bt_timings *t)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun return V4L2_DV_BT_FRAME_WIDTH(t);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
vtotal(const struct v4l2_bt_timings * t)330*4882a593Smuzhiyun static inline unsigned vtotal(const struct v4l2_bt_timings *t)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun return V4L2_DV_BT_FRAME_HEIGHT(t);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
336*4882a593Smuzhiyun
adv76xx_read_check(struct adv76xx_state * state,int client_page,u8 reg)337*4882a593Smuzhiyun static int adv76xx_read_check(struct adv76xx_state *state,
338*4882a593Smuzhiyun int client_page, u8 reg)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun struct i2c_client *client = state->i2c_clients[client_page];
341*4882a593Smuzhiyun int err;
342*4882a593Smuzhiyun unsigned int val;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun err = regmap_read(state->regmap[client_page], reg, &val);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (err) {
347*4882a593Smuzhiyun v4l_err(client, "error reading %02x, %02x\n",
348*4882a593Smuzhiyun client->addr, reg);
349*4882a593Smuzhiyun return err;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun return val;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* adv76xx_write_block(): Write raw data with a maximum of I2C_SMBUS_BLOCK_MAX
355*4882a593Smuzhiyun * size to one or more registers.
356*4882a593Smuzhiyun *
357*4882a593Smuzhiyun * A value of zero will be returned on success, a negative errno will
358*4882a593Smuzhiyun * be returned in error cases.
359*4882a593Smuzhiyun */
adv76xx_write_block(struct adv76xx_state * state,int client_page,unsigned int init_reg,const void * val,size_t val_len)360*4882a593Smuzhiyun static int adv76xx_write_block(struct adv76xx_state *state, int client_page,
361*4882a593Smuzhiyun unsigned int init_reg, const void *val,
362*4882a593Smuzhiyun size_t val_len)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun struct regmap *regmap = state->regmap[client_page];
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun if (val_len > I2C_SMBUS_BLOCK_MAX)
367*4882a593Smuzhiyun val_len = I2C_SMBUS_BLOCK_MAX;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun return regmap_raw_write(regmap, init_reg, val, val_len);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
373*4882a593Smuzhiyun
io_read(struct v4l2_subdev * sd,u8 reg)374*4882a593Smuzhiyun static inline int io_read(struct v4l2_subdev *sd, u8 reg)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return adv76xx_read_check(state, ADV76XX_PAGE_IO, reg);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
io_write(struct v4l2_subdev * sd,u8 reg,u8 val)381*4882a593Smuzhiyun static inline int io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return regmap_write(state->regmap[ADV76XX_PAGE_IO], reg, val);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
io_write_clr_set(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)388*4882a593Smuzhiyun static inline int io_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask,
389*4882a593Smuzhiyun u8 val)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun return io_write(sd, reg, (io_read(sd, reg) & ~mask) | val);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
avlink_read(struct v4l2_subdev * sd,u8 reg)394*4882a593Smuzhiyun static inline int avlink_read(struct v4l2_subdev *sd, u8 reg)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return adv76xx_read_check(state, ADV7604_PAGE_AVLINK, reg);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
avlink_write(struct v4l2_subdev * sd,u8 reg,u8 val)401*4882a593Smuzhiyun static inline int avlink_write(struct v4l2_subdev *sd, u8 reg, u8 val)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun return regmap_write(state->regmap[ADV7604_PAGE_AVLINK], reg, val);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
cec_read(struct v4l2_subdev * sd,u8 reg)408*4882a593Smuzhiyun static inline int cec_read(struct v4l2_subdev *sd, u8 reg)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun return adv76xx_read_check(state, ADV76XX_PAGE_CEC, reg);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
cec_write(struct v4l2_subdev * sd,u8 reg,u8 val)415*4882a593Smuzhiyun static inline int cec_write(struct v4l2_subdev *sd, u8 reg, u8 val)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun return regmap_write(state->regmap[ADV76XX_PAGE_CEC], reg, val);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
cec_write_clr_set(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)422*4882a593Smuzhiyun static inline int cec_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask,
423*4882a593Smuzhiyun u8 val)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun return cec_write(sd, reg, (cec_read(sd, reg) & ~mask) | val);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
infoframe_read(struct v4l2_subdev * sd,u8 reg)428*4882a593Smuzhiyun static inline int infoframe_read(struct v4l2_subdev *sd, u8 reg)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return adv76xx_read_check(state, ADV76XX_PAGE_INFOFRAME, reg);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
infoframe_write(struct v4l2_subdev * sd,u8 reg,u8 val)435*4882a593Smuzhiyun static inline int infoframe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun return regmap_write(state->regmap[ADV76XX_PAGE_INFOFRAME], reg, val);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
afe_read(struct v4l2_subdev * sd,u8 reg)442*4882a593Smuzhiyun static inline int afe_read(struct v4l2_subdev *sd, u8 reg)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return adv76xx_read_check(state, ADV76XX_PAGE_AFE, reg);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
afe_write(struct v4l2_subdev * sd,u8 reg,u8 val)449*4882a593Smuzhiyun static inline int afe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun return regmap_write(state->regmap[ADV76XX_PAGE_AFE], reg, val);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
rep_read(struct v4l2_subdev * sd,u8 reg)456*4882a593Smuzhiyun static inline int rep_read(struct v4l2_subdev *sd, u8 reg)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun return adv76xx_read_check(state, ADV76XX_PAGE_REP, reg);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
rep_write(struct v4l2_subdev * sd,u8 reg,u8 val)463*4882a593Smuzhiyun static inline int rep_write(struct v4l2_subdev *sd, u8 reg, u8 val)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun return regmap_write(state->regmap[ADV76XX_PAGE_REP], reg, val);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
rep_write_clr_set(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)470*4882a593Smuzhiyun static inline int rep_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun return rep_write(sd, reg, (rep_read(sd, reg) & ~mask) | val);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
edid_read(struct v4l2_subdev * sd,u8 reg)475*4882a593Smuzhiyun static inline int edid_read(struct v4l2_subdev *sd, u8 reg)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return adv76xx_read_check(state, ADV76XX_PAGE_EDID, reg);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
edid_write(struct v4l2_subdev * sd,u8 reg,u8 val)482*4882a593Smuzhiyun static inline int edid_write(struct v4l2_subdev *sd, u8 reg, u8 val)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun return regmap_write(state->regmap[ADV76XX_PAGE_EDID], reg, val);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
edid_write_block(struct v4l2_subdev * sd,unsigned int total_len,const u8 * val)489*4882a593Smuzhiyun static inline int edid_write_block(struct v4l2_subdev *sd,
490*4882a593Smuzhiyun unsigned int total_len, const u8 *val)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
493*4882a593Smuzhiyun int err = 0;
494*4882a593Smuzhiyun int i = 0;
495*4882a593Smuzhiyun int len = 0;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: write EDID block (%d byte)\n",
498*4882a593Smuzhiyun __func__, total_len);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun while (!err && i < total_len) {
501*4882a593Smuzhiyun len = (total_len - i) > I2C_SMBUS_BLOCK_MAX ?
502*4882a593Smuzhiyun I2C_SMBUS_BLOCK_MAX :
503*4882a593Smuzhiyun (total_len - i);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun err = adv76xx_write_block(state, ADV76XX_PAGE_EDID,
506*4882a593Smuzhiyun i, val + i, len);
507*4882a593Smuzhiyun i += len;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return err;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
adv76xx_set_hpd(struct adv76xx_state * state,unsigned int hpd)513*4882a593Smuzhiyun static void adv76xx_set_hpd(struct adv76xx_state *state, unsigned int hpd)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun unsigned int i;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun for (i = 0; i < state->info->num_dv_ports; ++i)
518*4882a593Smuzhiyun gpiod_set_value_cansleep(state->hpd_gpio[i], hpd & BIT(i));
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun v4l2_subdev_notify(&state->sd, ADV76XX_HOTPLUG, &hpd);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
adv76xx_delayed_work_enable_hotplug(struct work_struct * work)523*4882a593Smuzhiyun static void adv76xx_delayed_work_enable_hotplug(struct work_struct *work)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun struct delayed_work *dwork = to_delayed_work(work);
526*4882a593Smuzhiyun struct adv76xx_state *state = container_of(dwork, struct adv76xx_state,
527*4882a593Smuzhiyun delayed_work_enable_hotplug);
528*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: enable hotplug\n", __func__);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun adv76xx_set_hpd(state, state->edid.present);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
hdmi_read(struct v4l2_subdev * sd,u8 reg)535*4882a593Smuzhiyun static inline int hdmi_read(struct v4l2_subdev *sd, u8 reg)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return adv76xx_read_check(state, ADV76XX_PAGE_HDMI, reg);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
hdmi_read16(struct v4l2_subdev * sd,u8 reg,u16 mask)542*4882a593Smuzhiyun static u16 hdmi_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun return ((hdmi_read(sd, reg) << 8) | hdmi_read(sd, reg + 1)) & mask;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
hdmi_write(struct v4l2_subdev * sd,u8 reg,u8 val)547*4882a593Smuzhiyun static inline int hdmi_write(struct v4l2_subdev *sd, u8 reg, u8 val)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun return regmap_write(state->regmap[ADV76XX_PAGE_HDMI], reg, val);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
hdmi_write_clr_set(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)554*4882a593Smuzhiyun static inline int hdmi_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun return hdmi_write(sd, reg, (hdmi_read(sd, reg) & ~mask) | val);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
test_write(struct v4l2_subdev * sd,u8 reg,u8 val)559*4882a593Smuzhiyun static inline int test_write(struct v4l2_subdev *sd, u8 reg, u8 val)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun return regmap_write(state->regmap[ADV76XX_PAGE_TEST], reg, val);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
cp_read(struct v4l2_subdev * sd,u8 reg)566*4882a593Smuzhiyun static inline int cp_read(struct v4l2_subdev *sd, u8 reg)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun return adv76xx_read_check(state, ADV76XX_PAGE_CP, reg);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
cp_read16(struct v4l2_subdev * sd,u8 reg,u16 mask)573*4882a593Smuzhiyun static u16 cp_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun return ((cp_read(sd, reg) << 8) | cp_read(sd, reg + 1)) & mask;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
cp_write(struct v4l2_subdev * sd,u8 reg,u8 val)578*4882a593Smuzhiyun static inline int cp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun return regmap_write(state->regmap[ADV76XX_PAGE_CP], reg, val);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
cp_write_clr_set(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)585*4882a593Smuzhiyun static inline int cp_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun return cp_write(sd, reg, (cp_read(sd, reg) & ~mask) | val);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
vdp_read(struct v4l2_subdev * sd,u8 reg)590*4882a593Smuzhiyun static inline int vdp_read(struct v4l2_subdev *sd, u8 reg)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun return adv76xx_read_check(state, ADV7604_PAGE_VDP, reg);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
vdp_write(struct v4l2_subdev * sd,u8 reg,u8 val)597*4882a593Smuzhiyun static inline int vdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun return regmap_write(state->regmap[ADV7604_PAGE_VDP], reg, val);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun #define ADV76XX_REG(page, offset) (((page) << 8) | (offset))
605*4882a593Smuzhiyun #define ADV76XX_REG_SEQ_TERM 0xffff
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
adv76xx_read_reg(struct v4l2_subdev * sd,unsigned int reg)608*4882a593Smuzhiyun static int adv76xx_read_reg(struct v4l2_subdev *sd, unsigned int reg)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
611*4882a593Smuzhiyun unsigned int page = reg >> 8;
612*4882a593Smuzhiyun unsigned int val;
613*4882a593Smuzhiyun int err;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun if (page >= ADV76XX_PAGE_MAX || !(BIT(page) & state->info->page_mask))
616*4882a593Smuzhiyun return -EINVAL;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun reg &= 0xff;
619*4882a593Smuzhiyun err = regmap_read(state->regmap[page], reg, &val);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return err ? err : val;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun #endif
624*4882a593Smuzhiyun
adv76xx_write_reg(struct v4l2_subdev * sd,unsigned int reg,u8 val)625*4882a593Smuzhiyun static int adv76xx_write_reg(struct v4l2_subdev *sd, unsigned int reg, u8 val)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
628*4882a593Smuzhiyun unsigned int page = reg >> 8;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun if (page >= ADV76XX_PAGE_MAX || !(BIT(page) & state->info->page_mask))
631*4882a593Smuzhiyun return -EINVAL;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun reg &= 0xff;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun return regmap_write(state->regmap[page], reg, val);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
adv76xx_write_reg_seq(struct v4l2_subdev * sd,const struct adv76xx_reg_seq * reg_seq)638*4882a593Smuzhiyun static void adv76xx_write_reg_seq(struct v4l2_subdev *sd,
639*4882a593Smuzhiyun const struct adv76xx_reg_seq *reg_seq)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun unsigned int i;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun for (i = 0; reg_seq[i].reg != ADV76XX_REG_SEQ_TERM; i++)
644*4882a593Smuzhiyun adv76xx_write_reg(sd, reg_seq[i].reg, reg_seq[i].val);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
648*4882a593Smuzhiyun * Format helpers
649*4882a593Smuzhiyun */
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun static const struct adv76xx_format_info adv7604_formats[] = {
652*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
653*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
654*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
655*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
656*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
657*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
658*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV10_2X10, ADV76XX_OP_CH_SEL_RGB, false, false,
659*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
660*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU10_2X10, ADV76XX_OP_CH_SEL_RGB, false, true,
661*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
662*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
663*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
664*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
665*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
666*4882a593Smuzhiyun { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
667*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
668*4882a593Smuzhiyun { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
669*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
670*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
671*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
672*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
673*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
674*4882a593Smuzhiyun { MEDIA_BUS_FMT_UYVY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, false,
675*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
676*4882a593Smuzhiyun { MEDIA_BUS_FMT_VYUY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, true,
677*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
678*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV10_1X20, ADV76XX_OP_CH_SEL_RGB, false, false,
679*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
680*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU10_1X20, ADV76XX_OP_CH_SEL_RGB, false, true,
681*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
682*4882a593Smuzhiyun { MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
683*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
684*4882a593Smuzhiyun { MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
685*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
686*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
687*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
688*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
689*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static const struct adv76xx_format_info adv7611_formats[] = {
693*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
694*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
695*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
696*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
697*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
698*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
699*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
700*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
701*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
702*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
703*4882a593Smuzhiyun { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
704*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
705*4882a593Smuzhiyun { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
706*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
707*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
708*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
709*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
710*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
711*4882a593Smuzhiyun { MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
712*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
713*4882a593Smuzhiyun { MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
714*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
715*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
716*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
717*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
718*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun static const struct adv76xx_format_info adv7612_formats[] = {
722*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
723*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
724*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
725*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
726*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
727*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
728*4882a593Smuzhiyun { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
729*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
730*4882a593Smuzhiyun { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
731*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
732*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
733*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
734*4882a593Smuzhiyun { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
735*4882a593Smuzhiyun ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun static const struct adv76xx_format_info *
adv76xx_format_info(struct adv76xx_state * state,u32 code)739*4882a593Smuzhiyun adv76xx_format_info(struct adv76xx_state *state, u32 code)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun unsigned int i;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun for (i = 0; i < state->info->nformats; ++i) {
744*4882a593Smuzhiyun if (state->info->formats[i].code == code)
745*4882a593Smuzhiyun return &state->info->formats[i];
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun return NULL;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
752*4882a593Smuzhiyun
is_analog_input(struct v4l2_subdev * sd)753*4882a593Smuzhiyun static inline bool is_analog_input(struct v4l2_subdev *sd)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun return state->selected_input == ADV7604_PAD_VGA_RGB ||
758*4882a593Smuzhiyun state->selected_input == ADV7604_PAD_VGA_COMP;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
is_digital_input(struct v4l2_subdev * sd)761*4882a593Smuzhiyun static inline bool is_digital_input(struct v4l2_subdev *sd)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun return state->selected_input == ADV76XX_PAD_HDMI_PORT_A ||
766*4882a593Smuzhiyun state->selected_input == ADV7604_PAD_HDMI_PORT_B ||
767*4882a593Smuzhiyun state->selected_input == ADV7604_PAD_HDMI_PORT_C ||
768*4882a593Smuzhiyun state->selected_input == ADV7604_PAD_HDMI_PORT_D;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun static const struct v4l2_dv_timings_cap adv7604_timings_cap_analog = {
772*4882a593Smuzhiyun .type = V4L2_DV_BT_656_1120,
773*4882a593Smuzhiyun /* keep this initialization for compatibility with GCC < 4.4.6 */
774*4882a593Smuzhiyun .reserved = { 0 },
775*4882a593Smuzhiyun V4L2_INIT_BT_TIMINGS(640, 1920, 350, 1200, 25000000, 170000000,
776*4882a593Smuzhiyun V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
777*4882a593Smuzhiyun V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
778*4882a593Smuzhiyun V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
779*4882a593Smuzhiyun V4L2_DV_BT_CAP_CUSTOM)
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun static const struct v4l2_dv_timings_cap adv76xx_timings_cap_digital = {
783*4882a593Smuzhiyun .type = V4L2_DV_BT_656_1120,
784*4882a593Smuzhiyun /* keep this initialization for compatibility with GCC < 4.4.6 */
785*4882a593Smuzhiyun .reserved = { 0 },
786*4882a593Smuzhiyun V4L2_INIT_BT_TIMINGS(640, 1920, 350, 1200, 25000000, 225000000,
787*4882a593Smuzhiyun V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
788*4882a593Smuzhiyun V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
789*4882a593Smuzhiyun V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
790*4882a593Smuzhiyun V4L2_DV_BT_CAP_CUSTOM)
791*4882a593Smuzhiyun };
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /*
794*4882a593Smuzhiyun * Return the DV timings capabilities for the requested sink pad. As a special
795*4882a593Smuzhiyun * case, pad value -1 returns the capabilities for the currently selected input.
796*4882a593Smuzhiyun */
797*4882a593Smuzhiyun static const struct v4l2_dv_timings_cap *
adv76xx_get_dv_timings_cap(struct v4l2_subdev * sd,int pad)798*4882a593Smuzhiyun adv76xx_get_dv_timings_cap(struct v4l2_subdev *sd, int pad)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun if (pad == -1) {
801*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun pad = state->selected_input;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun switch (pad) {
807*4882a593Smuzhiyun case ADV76XX_PAD_HDMI_PORT_A:
808*4882a593Smuzhiyun case ADV7604_PAD_HDMI_PORT_B:
809*4882a593Smuzhiyun case ADV7604_PAD_HDMI_PORT_C:
810*4882a593Smuzhiyun case ADV7604_PAD_HDMI_PORT_D:
811*4882a593Smuzhiyun return &adv76xx_timings_cap_digital;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun case ADV7604_PAD_VGA_RGB:
814*4882a593Smuzhiyun case ADV7604_PAD_VGA_COMP:
815*4882a593Smuzhiyun default:
816*4882a593Smuzhiyun return &adv7604_timings_cap_analog;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
adv76xx_inv_register(struct v4l2_subdev * sd)824*4882a593Smuzhiyun static void adv76xx_inv_register(struct v4l2_subdev *sd)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun v4l2_info(sd, "0x000-0x0ff: IO Map\n");
827*4882a593Smuzhiyun v4l2_info(sd, "0x100-0x1ff: AVLink Map\n");
828*4882a593Smuzhiyun v4l2_info(sd, "0x200-0x2ff: CEC Map\n");
829*4882a593Smuzhiyun v4l2_info(sd, "0x300-0x3ff: InfoFrame Map\n");
830*4882a593Smuzhiyun v4l2_info(sd, "0x400-0x4ff: ESDP Map\n");
831*4882a593Smuzhiyun v4l2_info(sd, "0x500-0x5ff: DPP Map\n");
832*4882a593Smuzhiyun v4l2_info(sd, "0x600-0x6ff: AFE Map\n");
833*4882a593Smuzhiyun v4l2_info(sd, "0x700-0x7ff: Repeater Map\n");
834*4882a593Smuzhiyun v4l2_info(sd, "0x800-0x8ff: EDID Map\n");
835*4882a593Smuzhiyun v4l2_info(sd, "0x900-0x9ff: HDMI Map\n");
836*4882a593Smuzhiyun v4l2_info(sd, "0xa00-0xaff: Test Map\n");
837*4882a593Smuzhiyun v4l2_info(sd, "0xb00-0xbff: CP Map\n");
838*4882a593Smuzhiyun v4l2_info(sd, "0xc00-0xcff: VDP Map\n");
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
adv76xx_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)841*4882a593Smuzhiyun static int adv76xx_g_register(struct v4l2_subdev *sd,
842*4882a593Smuzhiyun struct v4l2_dbg_register *reg)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun int ret;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun ret = adv76xx_read_reg(sd, reg->reg);
847*4882a593Smuzhiyun if (ret < 0) {
848*4882a593Smuzhiyun v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
849*4882a593Smuzhiyun adv76xx_inv_register(sd);
850*4882a593Smuzhiyun return ret;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun reg->size = 1;
854*4882a593Smuzhiyun reg->val = ret;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun return 0;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
adv76xx_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)859*4882a593Smuzhiyun static int adv76xx_s_register(struct v4l2_subdev *sd,
860*4882a593Smuzhiyun const struct v4l2_dbg_register *reg)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun int ret;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun ret = adv76xx_write_reg(sd, reg->reg, reg->val);
865*4882a593Smuzhiyun if (ret < 0) {
866*4882a593Smuzhiyun v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
867*4882a593Smuzhiyun adv76xx_inv_register(sd);
868*4882a593Smuzhiyun return ret;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun return 0;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun #endif
874*4882a593Smuzhiyun
adv7604_read_cable_det(struct v4l2_subdev * sd)875*4882a593Smuzhiyun static unsigned int adv7604_read_cable_det(struct v4l2_subdev *sd)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun u8 value = io_read(sd, 0x6f);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun return ((value & 0x10) >> 4)
880*4882a593Smuzhiyun | ((value & 0x08) >> 2)
881*4882a593Smuzhiyun | ((value & 0x04) << 0)
882*4882a593Smuzhiyun | ((value & 0x02) << 2);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
adv7611_read_cable_det(struct v4l2_subdev * sd)885*4882a593Smuzhiyun static unsigned int adv7611_read_cable_det(struct v4l2_subdev *sd)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun u8 value = io_read(sd, 0x6f);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun return value & 1;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
adv7612_read_cable_det(struct v4l2_subdev * sd)892*4882a593Smuzhiyun static unsigned int adv7612_read_cable_det(struct v4l2_subdev *sd)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun /* Reads CABLE_DET_A_RAW. For input B support, need to
895*4882a593Smuzhiyun * account for bit 7 [MSB] of 0x6a (ie. CABLE_DET_B_RAW)
896*4882a593Smuzhiyun */
897*4882a593Smuzhiyun u8 value = io_read(sd, 0x6f);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun return value & 1;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
adv76xx_s_detect_tx_5v_ctrl(struct v4l2_subdev * sd)902*4882a593Smuzhiyun static int adv76xx_s_detect_tx_5v_ctrl(struct v4l2_subdev *sd)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
905*4882a593Smuzhiyun const struct adv76xx_chip_info *info = state->info;
906*4882a593Smuzhiyun u16 cable_det = info->read_cable_det(sd);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun return v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl, cable_det);
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
find_and_set_predefined_video_timings(struct v4l2_subdev * sd,u8 prim_mode,const struct adv76xx_video_standards * predef_vid_timings,const struct v4l2_dv_timings * timings)911*4882a593Smuzhiyun static int find_and_set_predefined_video_timings(struct v4l2_subdev *sd,
912*4882a593Smuzhiyun u8 prim_mode,
913*4882a593Smuzhiyun const struct adv76xx_video_standards *predef_vid_timings,
914*4882a593Smuzhiyun const struct v4l2_dv_timings *timings)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun int i;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun for (i = 0; predef_vid_timings[i].timings.bt.width; i++) {
919*4882a593Smuzhiyun if (!v4l2_match_dv_timings(timings, &predef_vid_timings[i].timings,
920*4882a593Smuzhiyun is_digital_input(sd) ? 250000 : 1000000, false))
921*4882a593Smuzhiyun continue;
922*4882a593Smuzhiyun io_write(sd, 0x00, predef_vid_timings[i].vid_std); /* video std */
923*4882a593Smuzhiyun io_write(sd, 0x01, (predef_vid_timings[i].v_freq << 4) +
924*4882a593Smuzhiyun prim_mode); /* v_freq and prim mode */
925*4882a593Smuzhiyun return 0;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun return -1;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
configure_predefined_video_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)931*4882a593Smuzhiyun static int configure_predefined_video_timings(struct v4l2_subdev *sd,
932*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
935*4882a593Smuzhiyun int err;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s", __func__);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun if (adv76xx_has_afe(state)) {
940*4882a593Smuzhiyun /* reset to default values */
941*4882a593Smuzhiyun io_write(sd, 0x16, 0x43);
942*4882a593Smuzhiyun io_write(sd, 0x17, 0x5a);
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun /* disable embedded syncs for auto graphics mode */
945*4882a593Smuzhiyun cp_write_clr_set(sd, 0x81, 0x10, 0x00);
946*4882a593Smuzhiyun cp_write(sd, 0x8f, 0x00);
947*4882a593Smuzhiyun cp_write(sd, 0x90, 0x00);
948*4882a593Smuzhiyun cp_write(sd, 0xa2, 0x00);
949*4882a593Smuzhiyun cp_write(sd, 0xa3, 0x00);
950*4882a593Smuzhiyun cp_write(sd, 0xa4, 0x00);
951*4882a593Smuzhiyun cp_write(sd, 0xa5, 0x00);
952*4882a593Smuzhiyun cp_write(sd, 0xa6, 0x00);
953*4882a593Smuzhiyun cp_write(sd, 0xa7, 0x00);
954*4882a593Smuzhiyun cp_write(sd, 0xab, 0x00);
955*4882a593Smuzhiyun cp_write(sd, 0xac, 0x00);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun if (is_analog_input(sd)) {
958*4882a593Smuzhiyun err = find_and_set_predefined_video_timings(sd,
959*4882a593Smuzhiyun 0x01, adv7604_prim_mode_comp, timings);
960*4882a593Smuzhiyun if (err)
961*4882a593Smuzhiyun err = find_and_set_predefined_video_timings(sd,
962*4882a593Smuzhiyun 0x02, adv7604_prim_mode_gr, timings);
963*4882a593Smuzhiyun } else if (is_digital_input(sd)) {
964*4882a593Smuzhiyun err = find_and_set_predefined_video_timings(sd,
965*4882a593Smuzhiyun 0x05, adv76xx_prim_mode_hdmi_comp, timings);
966*4882a593Smuzhiyun if (err)
967*4882a593Smuzhiyun err = find_and_set_predefined_video_timings(sd,
968*4882a593Smuzhiyun 0x06, adv76xx_prim_mode_hdmi_gr, timings);
969*4882a593Smuzhiyun } else {
970*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
971*4882a593Smuzhiyun __func__, state->selected_input);
972*4882a593Smuzhiyun err = -1;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun return err;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
configure_custom_video_timings(struct v4l2_subdev * sd,const struct v4l2_bt_timings * bt)979*4882a593Smuzhiyun static void configure_custom_video_timings(struct v4l2_subdev *sd,
980*4882a593Smuzhiyun const struct v4l2_bt_timings *bt)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
983*4882a593Smuzhiyun u32 width = htotal(bt);
984*4882a593Smuzhiyun u32 height = vtotal(bt);
985*4882a593Smuzhiyun u16 cp_start_sav = bt->hsync + bt->hbackporch - 4;
986*4882a593Smuzhiyun u16 cp_start_eav = width - bt->hfrontporch;
987*4882a593Smuzhiyun u16 cp_start_vbi = height - bt->vfrontporch;
988*4882a593Smuzhiyun u16 cp_end_vbi = bt->vsync + bt->vbackporch;
989*4882a593Smuzhiyun u16 ch1_fr_ll = (((u32)bt->pixelclock / 100) > 0) ?
990*4882a593Smuzhiyun ((width * (ADV76XX_FSC / 100)) / ((u32)bt->pixelclock / 100)) : 0;
991*4882a593Smuzhiyun const u8 pll[2] = {
992*4882a593Smuzhiyun 0xc0 | ((width >> 8) & 0x1f),
993*4882a593Smuzhiyun width & 0xff
994*4882a593Smuzhiyun };
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s\n", __func__);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun if (is_analog_input(sd)) {
999*4882a593Smuzhiyun /* auto graphics */
1000*4882a593Smuzhiyun io_write(sd, 0x00, 0x07); /* video std */
1001*4882a593Smuzhiyun io_write(sd, 0x01, 0x02); /* prim mode */
1002*4882a593Smuzhiyun /* enable embedded syncs for auto graphics mode */
1003*4882a593Smuzhiyun cp_write_clr_set(sd, 0x81, 0x10, 0x10);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /* Should only be set in auto-graphics mode [REF_02, p. 91-92] */
1006*4882a593Smuzhiyun /* setup PLL_DIV_MAN_EN and PLL_DIV_RATIO */
1007*4882a593Smuzhiyun /* IO-map reg. 0x16 and 0x17 should be written in sequence */
1008*4882a593Smuzhiyun if (regmap_raw_write(state->regmap[ADV76XX_PAGE_IO],
1009*4882a593Smuzhiyun 0x16, pll, 2))
1010*4882a593Smuzhiyun v4l2_err(sd, "writing to reg 0x16 and 0x17 failed\n");
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /* active video - horizontal timing */
1013*4882a593Smuzhiyun cp_write(sd, 0xa2, (cp_start_sav >> 4) & 0xff);
1014*4882a593Smuzhiyun cp_write(sd, 0xa3, ((cp_start_sav & 0x0f) << 4) |
1015*4882a593Smuzhiyun ((cp_start_eav >> 8) & 0x0f));
1016*4882a593Smuzhiyun cp_write(sd, 0xa4, cp_start_eav & 0xff);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun /* active video - vertical timing */
1019*4882a593Smuzhiyun cp_write(sd, 0xa5, (cp_start_vbi >> 4) & 0xff);
1020*4882a593Smuzhiyun cp_write(sd, 0xa6, ((cp_start_vbi & 0xf) << 4) |
1021*4882a593Smuzhiyun ((cp_end_vbi >> 8) & 0xf));
1022*4882a593Smuzhiyun cp_write(sd, 0xa7, cp_end_vbi & 0xff);
1023*4882a593Smuzhiyun } else if (is_digital_input(sd)) {
1024*4882a593Smuzhiyun /* set default prim_mode/vid_std for HDMI
1025*4882a593Smuzhiyun according to [REF_03, c. 4.2] */
1026*4882a593Smuzhiyun io_write(sd, 0x00, 0x02); /* video std */
1027*4882a593Smuzhiyun io_write(sd, 0x01, 0x06); /* prim mode */
1028*4882a593Smuzhiyun } else {
1029*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
1030*4882a593Smuzhiyun __func__, state->selected_input);
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun cp_write(sd, 0x8f, (ch1_fr_ll >> 8) & 0x7);
1034*4882a593Smuzhiyun cp_write(sd, 0x90, ch1_fr_ll & 0xff);
1035*4882a593Smuzhiyun cp_write(sd, 0xab, (height >> 4) & 0xff);
1036*4882a593Smuzhiyun cp_write(sd, 0xac, (height & 0x0f) << 4);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
adv76xx_set_offset(struct v4l2_subdev * sd,bool auto_offset,u16 offset_a,u16 offset_b,u16 offset_c)1039*4882a593Smuzhiyun static void adv76xx_set_offset(struct v4l2_subdev *sd, bool auto_offset, u16 offset_a, u16 offset_b, u16 offset_c)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1042*4882a593Smuzhiyun u8 offset_buf[4];
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun if (auto_offset) {
1045*4882a593Smuzhiyun offset_a = 0x3ff;
1046*4882a593Smuzhiyun offset_b = 0x3ff;
1047*4882a593Smuzhiyun offset_c = 0x3ff;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: %s offset: a = 0x%x, b = 0x%x, c = 0x%x\n",
1051*4882a593Smuzhiyun __func__, auto_offset ? "Auto" : "Manual",
1052*4882a593Smuzhiyun offset_a, offset_b, offset_c);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun offset_buf[0] = (cp_read(sd, 0x77) & 0xc0) | ((offset_a & 0x3f0) >> 4);
1055*4882a593Smuzhiyun offset_buf[1] = ((offset_a & 0x00f) << 4) | ((offset_b & 0x3c0) >> 6);
1056*4882a593Smuzhiyun offset_buf[2] = ((offset_b & 0x03f) << 2) | ((offset_c & 0x300) >> 8);
1057*4882a593Smuzhiyun offset_buf[3] = offset_c & 0x0ff;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* Registers must be written in this order with no i2c access in between */
1060*4882a593Smuzhiyun if (regmap_raw_write(state->regmap[ADV76XX_PAGE_CP],
1061*4882a593Smuzhiyun 0x77, offset_buf, 4))
1062*4882a593Smuzhiyun v4l2_err(sd, "%s: i2c error writing to CP reg 0x77, 0x78, 0x79, 0x7a\n", __func__);
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
adv76xx_set_gain(struct v4l2_subdev * sd,bool auto_gain,u16 gain_a,u16 gain_b,u16 gain_c)1065*4882a593Smuzhiyun static void adv76xx_set_gain(struct v4l2_subdev *sd, bool auto_gain, u16 gain_a, u16 gain_b, u16 gain_c)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1068*4882a593Smuzhiyun u8 gain_buf[4];
1069*4882a593Smuzhiyun u8 gain_man = 1;
1070*4882a593Smuzhiyun u8 agc_mode_man = 1;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (auto_gain) {
1073*4882a593Smuzhiyun gain_man = 0;
1074*4882a593Smuzhiyun agc_mode_man = 0;
1075*4882a593Smuzhiyun gain_a = 0x100;
1076*4882a593Smuzhiyun gain_b = 0x100;
1077*4882a593Smuzhiyun gain_c = 0x100;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: %s gain: a = 0x%x, b = 0x%x, c = 0x%x\n",
1081*4882a593Smuzhiyun __func__, auto_gain ? "Auto" : "Manual",
1082*4882a593Smuzhiyun gain_a, gain_b, gain_c);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun gain_buf[0] = ((gain_man << 7) | (agc_mode_man << 6) | ((gain_a & 0x3f0) >> 4));
1085*4882a593Smuzhiyun gain_buf[1] = (((gain_a & 0x00f) << 4) | ((gain_b & 0x3c0) >> 6));
1086*4882a593Smuzhiyun gain_buf[2] = (((gain_b & 0x03f) << 2) | ((gain_c & 0x300) >> 8));
1087*4882a593Smuzhiyun gain_buf[3] = ((gain_c & 0x0ff));
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun /* Registers must be written in this order with no i2c access in between */
1090*4882a593Smuzhiyun if (regmap_raw_write(state->regmap[ADV76XX_PAGE_CP],
1091*4882a593Smuzhiyun 0x73, gain_buf, 4))
1092*4882a593Smuzhiyun v4l2_err(sd, "%s: i2c error writing to CP reg 0x73, 0x74, 0x75, 0x76\n", __func__);
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
set_rgb_quantization_range(struct v4l2_subdev * sd)1095*4882a593Smuzhiyun static void set_rgb_quantization_range(struct v4l2_subdev *sd)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1098*4882a593Smuzhiyun bool rgb_output = io_read(sd, 0x02) & 0x02;
1099*4882a593Smuzhiyun bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80;
1100*4882a593Smuzhiyun u8 y = HDMI_COLORSPACE_RGB;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun if (hdmi_signal && (io_read(sd, 0x60) & 1))
1103*4882a593Smuzhiyun y = infoframe_read(sd, 0x01) >> 5;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: RGB quantization range: %d, RGB out: %d, HDMI: %d\n",
1106*4882a593Smuzhiyun __func__, state->rgb_quantization_range,
1107*4882a593Smuzhiyun rgb_output, hdmi_signal);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun adv76xx_set_gain(sd, true, 0x0, 0x0, 0x0);
1110*4882a593Smuzhiyun adv76xx_set_offset(sd, true, 0x0, 0x0, 0x0);
1111*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0x04, rgb_output ? 0 : 4);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun switch (state->rgb_quantization_range) {
1114*4882a593Smuzhiyun case V4L2_DV_RGB_RANGE_AUTO:
1115*4882a593Smuzhiyun if (state->selected_input == ADV7604_PAD_VGA_RGB) {
1116*4882a593Smuzhiyun /* Receiving analog RGB signal
1117*4882a593Smuzhiyun * Set RGB full range (0-255) */
1118*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0xf0, 0x10);
1119*4882a593Smuzhiyun break;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun if (state->selected_input == ADV7604_PAD_VGA_COMP) {
1123*4882a593Smuzhiyun /* Receiving analog YPbPr signal
1124*4882a593Smuzhiyun * Set automode */
1125*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
1126*4882a593Smuzhiyun break;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun if (hdmi_signal) {
1130*4882a593Smuzhiyun /* Receiving HDMI signal
1131*4882a593Smuzhiyun * Set automode */
1132*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
1133*4882a593Smuzhiyun break;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /* Receiving DVI-D signal
1137*4882a593Smuzhiyun * ADV7604 selects RGB limited range regardless of
1138*4882a593Smuzhiyun * input format (CE/IT) in automatic mode */
1139*4882a593Smuzhiyun if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO) {
1140*4882a593Smuzhiyun /* RGB limited range (16-235) */
1141*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0xf0, 0x00);
1142*4882a593Smuzhiyun } else {
1143*4882a593Smuzhiyun /* RGB full range (0-255) */
1144*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0xf0, 0x10);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun if (is_digital_input(sd) && rgb_output) {
1147*4882a593Smuzhiyun adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
1148*4882a593Smuzhiyun } else {
1149*4882a593Smuzhiyun adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1150*4882a593Smuzhiyun adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun break;
1154*4882a593Smuzhiyun case V4L2_DV_RGB_RANGE_LIMITED:
1155*4882a593Smuzhiyun if (state->selected_input == ADV7604_PAD_VGA_COMP) {
1156*4882a593Smuzhiyun /* YCrCb limited range (16-235) */
1157*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0xf0, 0x20);
1158*4882a593Smuzhiyun break;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun if (y != HDMI_COLORSPACE_RGB)
1162*4882a593Smuzhiyun break;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /* RGB limited range (16-235) */
1165*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0xf0, 0x00);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun break;
1168*4882a593Smuzhiyun case V4L2_DV_RGB_RANGE_FULL:
1169*4882a593Smuzhiyun if (state->selected_input == ADV7604_PAD_VGA_COMP) {
1170*4882a593Smuzhiyun /* YCrCb full range (0-255) */
1171*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0xf0, 0x60);
1172*4882a593Smuzhiyun break;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun if (y != HDMI_COLORSPACE_RGB)
1176*4882a593Smuzhiyun break;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun /* RGB full range (0-255) */
1179*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0xf0, 0x10);
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun if (is_analog_input(sd) || hdmi_signal)
1182*4882a593Smuzhiyun break;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun /* Adjust gain/offset for DVI-D signals only */
1185*4882a593Smuzhiyun if (rgb_output) {
1186*4882a593Smuzhiyun adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
1187*4882a593Smuzhiyun } else {
1188*4882a593Smuzhiyun adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1189*4882a593Smuzhiyun adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun break;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
adv76xx_s_ctrl(struct v4l2_ctrl * ctrl)1195*4882a593Smuzhiyun static int adv76xx_s_ctrl(struct v4l2_ctrl *ctrl)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun struct v4l2_subdev *sd =
1198*4882a593Smuzhiyun &container_of(ctrl->handler, struct adv76xx_state, hdl)->sd;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun switch (ctrl->id) {
1203*4882a593Smuzhiyun case V4L2_CID_BRIGHTNESS:
1204*4882a593Smuzhiyun cp_write(sd, 0x3c, ctrl->val);
1205*4882a593Smuzhiyun return 0;
1206*4882a593Smuzhiyun case V4L2_CID_CONTRAST:
1207*4882a593Smuzhiyun cp_write(sd, 0x3a, ctrl->val);
1208*4882a593Smuzhiyun return 0;
1209*4882a593Smuzhiyun case V4L2_CID_SATURATION:
1210*4882a593Smuzhiyun cp_write(sd, 0x3b, ctrl->val);
1211*4882a593Smuzhiyun return 0;
1212*4882a593Smuzhiyun case V4L2_CID_HUE:
1213*4882a593Smuzhiyun cp_write(sd, 0x3d, ctrl->val);
1214*4882a593Smuzhiyun return 0;
1215*4882a593Smuzhiyun case V4L2_CID_DV_RX_RGB_RANGE:
1216*4882a593Smuzhiyun state->rgb_quantization_range = ctrl->val;
1217*4882a593Smuzhiyun set_rgb_quantization_range(sd);
1218*4882a593Smuzhiyun return 0;
1219*4882a593Smuzhiyun case V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE:
1220*4882a593Smuzhiyun if (!adv76xx_has_afe(state))
1221*4882a593Smuzhiyun return -EINVAL;
1222*4882a593Smuzhiyun /* Set the analog sampling phase. This is needed to find the
1223*4882a593Smuzhiyun best sampling phase for analog video: an application or
1224*4882a593Smuzhiyun driver has to try a number of phases and analyze the picture
1225*4882a593Smuzhiyun quality before settling on the best performing phase. */
1226*4882a593Smuzhiyun afe_write(sd, 0xc8, ctrl->val);
1227*4882a593Smuzhiyun return 0;
1228*4882a593Smuzhiyun case V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL:
1229*4882a593Smuzhiyun /* Use the default blue color for free running mode,
1230*4882a593Smuzhiyun or supply your own. */
1231*4882a593Smuzhiyun cp_write_clr_set(sd, 0xbf, 0x04, ctrl->val << 2);
1232*4882a593Smuzhiyun return 0;
1233*4882a593Smuzhiyun case V4L2_CID_ADV_RX_FREE_RUN_COLOR:
1234*4882a593Smuzhiyun cp_write(sd, 0xc0, (ctrl->val & 0xff0000) >> 16);
1235*4882a593Smuzhiyun cp_write(sd, 0xc1, (ctrl->val & 0x00ff00) >> 8);
1236*4882a593Smuzhiyun cp_write(sd, 0xc2, (u8)(ctrl->val & 0x0000ff));
1237*4882a593Smuzhiyun return 0;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun return -EINVAL;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
adv76xx_g_volatile_ctrl(struct v4l2_ctrl * ctrl)1242*4882a593Smuzhiyun static int adv76xx_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun struct v4l2_subdev *sd =
1245*4882a593Smuzhiyun &container_of(ctrl->handler, struct adv76xx_state, hdl)->sd;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun if (ctrl->id == V4L2_CID_DV_RX_IT_CONTENT_TYPE) {
1248*4882a593Smuzhiyun ctrl->val = V4L2_DV_IT_CONTENT_TYPE_NO_ITC;
1249*4882a593Smuzhiyun if ((io_read(sd, 0x60) & 1) && (infoframe_read(sd, 0x03) & 0x80))
1250*4882a593Smuzhiyun ctrl->val = (infoframe_read(sd, 0x05) >> 4) & 3;
1251*4882a593Smuzhiyun return 0;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun return -EINVAL;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
1257*4882a593Smuzhiyun
no_power(struct v4l2_subdev * sd)1258*4882a593Smuzhiyun static inline bool no_power(struct v4l2_subdev *sd)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun /* Entire chip or CP powered off */
1261*4882a593Smuzhiyun return io_read(sd, 0x0c) & 0x24;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
no_signal_tmds(struct v4l2_subdev * sd)1264*4882a593Smuzhiyun static inline bool no_signal_tmds(struct v4l2_subdev *sd)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun return !(io_read(sd, 0x6a) & (0x10 >> state->selected_input));
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
no_lock_tmds(struct v4l2_subdev * sd)1271*4882a593Smuzhiyun static inline bool no_lock_tmds(struct v4l2_subdev *sd)
1272*4882a593Smuzhiyun {
1273*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1274*4882a593Smuzhiyun const struct adv76xx_chip_info *info = state->info;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun return (io_read(sd, 0x6a) & info->tdms_lock_mask) != info->tdms_lock_mask;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
is_hdmi(struct v4l2_subdev * sd)1279*4882a593Smuzhiyun static inline bool is_hdmi(struct v4l2_subdev *sd)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun return hdmi_read(sd, 0x05) & 0x80;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun
no_lock_sspd(struct v4l2_subdev * sd)1284*4882a593Smuzhiyun static inline bool no_lock_sspd(struct v4l2_subdev *sd)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun /*
1289*4882a593Smuzhiyun * Chips without a AFE don't expose registers for the SSPD, so just assume
1290*4882a593Smuzhiyun * that we have a lock.
1291*4882a593Smuzhiyun */
1292*4882a593Smuzhiyun if (adv76xx_has_afe(state))
1293*4882a593Smuzhiyun return false;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun /* TODO channel 2 */
1296*4882a593Smuzhiyun return ((cp_read(sd, 0xb5) & 0xd0) != 0xd0);
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun
no_lock_stdi(struct v4l2_subdev * sd)1299*4882a593Smuzhiyun static inline bool no_lock_stdi(struct v4l2_subdev *sd)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun /* TODO channel 2 */
1302*4882a593Smuzhiyun return !(cp_read(sd, 0xb1) & 0x80);
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
no_signal(struct v4l2_subdev * sd)1305*4882a593Smuzhiyun static inline bool no_signal(struct v4l2_subdev *sd)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun bool ret;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun ret = no_power(sd);
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun ret |= no_lock_stdi(sd);
1312*4882a593Smuzhiyun ret |= no_lock_sspd(sd);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun if (is_digital_input(sd)) {
1315*4882a593Smuzhiyun ret |= no_lock_tmds(sd);
1316*4882a593Smuzhiyun ret |= no_signal_tmds(sd);
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun return ret;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
no_lock_cp(struct v4l2_subdev * sd)1322*4882a593Smuzhiyun static inline bool no_lock_cp(struct v4l2_subdev *sd)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun if (!adv76xx_has_afe(state))
1327*4882a593Smuzhiyun return false;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun /* CP has detected a non standard number of lines on the incoming
1330*4882a593Smuzhiyun video compared to what it is configured to receive by s_dv_timings */
1331*4882a593Smuzhiyun return io_read(sd, 0x12) & 0x01;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun
in_free_run(struct v4l2_subdev * sd)1334*4882a593Smuzhiyun static inline bool in_free_run(struct v4l2_subdev *sd)
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun return cp_read(sd, 0xff) & 0x10;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
adv76xx_g_input_status(struct v4l2_subdev * sd,u32 * status)1339*4882a593Smuzhiyun static int adv76xx_g_input_status(struct v4l2_subdev *sd, u32 *status)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun *status = 0;
1342*4882a593Smuzhiyun *status |= no_power(sd) ? V4L2_IN_ST_NO_POWER : 0;
1343*4882a593Smuzhiyun *status |= no_signal(sd) ? V4L2_IN_ST_NO_SIGNAL : 0;
1344*4882a593Smuzhiyun if (!in_free_run(sd) && no_lock_cp(sd))
1345*4882a593Smuzhiyun *status |= is_digital_input(sd) ?
1346*4882a593Smuzhiyun V4L2_IN_ST_NO_SYNC : V4L2_IN_ST_NO_H_LOCK;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: status = 0x%x\n", __func__, *status);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun return 0;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun struct stdi_readback {
1356*4882a593Smuzhiyun u16 bl, lcf, lcvs;
1357*4882a593Smuzhiyun u8 hs_pol, vs_pol;
1358*4882a593Smuzhiyun bool interlaced;
1359*4882a593Smuzhiyun };
1360*4882a593Smuzhiyun
stdi2dv_timings(struct v4l2_subdev * sd,struct stdi_readback * stdi,struct v4l2_dv_timings * timings)1361*4882a593Smuzhiyun static int stdi2dv_timings(struct v4l2_subdev *sd,
1362*4882a593Smuzhiyun struct stdi_readback *stdi,
1363*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1366*4882a593Smuzhiyun u32 hfreq = (ADV76XX_FSC * 8) / stdi->bl;
1367*4882a593Smuzhiyun u32 pix_clk;
1368*4882a593Smuzhiyun int i;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun for (i = 0; v4l2_dv_timings_presets[i].bt.width; i++) {
1371*4882a593Smuzhiyun const struct v4l2_bt_timings *bt = &v4l2_dv_timings_presets[i].bt;
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun if (!v4l2_valid_dv_timings(&v4l2_dv_timings_presets[i],
1374*4882a593Smuzhiyun adv76xx_get_dv_timings_cap(sd, -1),
1375*4882a593Smuzhiyun adv76xx_check_dv_timings, NULL))
1376*4882a593Smuzhiyun continue;
1377*4882a593Smuzhiyun if (vtotal(bt) != stdi->lcf + 1)
1378*4882a593Smuzhiyun continue;
1379*4882a593Smuzhiyun if (bt->vsync != stdi->lcvs)
1380*4882a593Smuzhiyun continue;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun pix_clk = hfreq * htotal(bt);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun if ((pix_clk < bt->pixelclock + 1000000) &&
1385*4882a593Smuzhiyun (pix_clk > bt->pixelclock - 1000000)) {
1386*4882a593Smuzhiyun *timings = v4l2_dv_timings_presets[i];
1387*4882a593Smuzhiyun return 0;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun if (v4l2_detect_cvt(stdi->lcf + 1, hfreq, stdi->lcvs, 0,
1392*4882a593Smuzhiyun (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1393*4882a593Smuzhiyun (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
1394*4882a593Smuzhiyun false, timings))
1395*4882a593Smuzhiyun return 0;
1396*4882a593Smuzhiyun if (v4l2_detect_gtf(stdi->lcf + 1, hfreq, stdi->lcvs,
1397*4882a593Smuzhiyun (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1398*4882a593Smuzhiyun (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
1399*4882a593Smuzhiyun false, state->aspect_ratio, timings))
1400*4882a593Smuzhiyun return 0;
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun v4l2_dbg(2, debug, sd,
1403*4882a593Smuzhiyun "%s: No format candidate found for lcvs = %d, lcf=%d, bl = %d, %chsync, %cvsync\n",
1404*4882a593Smuzhiyun __func__, stdi->lcvs, stdi->lcf, stdi->bl,
1405*4882a593Smuzhiyun stdi->hs_pol, stdi->vs_pol);
1406*4882a593Smuzhiyun return -1;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun
read_stdi(struct v4l2_subdev * sd,struct stdi_readback * stdi)1410*4882a593Smuzhiyun static int read_stdi(struct v4l2_subdev *sd, struct stdi_readback *stdi)
1411*4882a593Smuzhiyun {
1412*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1413*4882a593Smuzhiyun const struct adv76xx_chip_info *info = state->info;
1414*4882a593Smuzhiyun u8 polarity;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
1417*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: STDI and/or SSPD not locked\n", __func__);
1418*4882a593Smuzhiyun return -1;
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun /* read STDI */
1422*4882a593Smuzhiyun stdi->bl = cp_read16(sd, 0xb1, 0x3fff);
1423*4882a593Smuzhiyun stdi->lcf = cp_read16(sd, info->lcf_reg, 0x7ff);
1424*4882a593Smuzhiyun stdi->lcvs = cp_read(sd, 0xb3) >> 3;
1425*4882a593Smuzhiyun stdi->interlaced = io_read(sd, 0x12) & 0x10;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun if (adv76xx_has_afe(state)) {
1428*4882a593Smuzhiyun /* read SSPD */
1429*4882a593Smuzhiyun polarity = cp_read(sd, 0xb5);
1430*4882a593Smuzhiyun if ((polarity & 0x03) == 0x01) {
1431*4882a593Smuzhiyun stdi->hs_pol = polarity & 0x10
1432*4882a593Smuzhiyun ? (polarity & 0x08 ? '+' : '-') : 'x';
1433*4882a593Smuzhiyun stdi->vs_pol = polarity & 0x40
1434*4882a593Smuzhiyun ? (polarity & 0x20 ? '+' : '-') : 'x';
1435*4882a593Smuzhiyun } else {
1436*4882a593Smuzhiyun stdi->hs_pol = 'x';
1437*4882a593Smuzhiyun stdi->vs_pol = 'x';
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun } else {
1440*4882a593Smuzhiyun polarity = hdmi_read(sd, 0x05);
1441*4882a593Smuzhiyun stdi->hs_pol = polarity & 0x20 ? '+' : '-';
1442*4882a593Smuzhiyun stdi->vs_pol = polarity & 0x10 ? '+' : '-';
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
1446*4882a593Smuzhiyun v4l2_dbg(2, debug, sd,
1447*4882a593Smuzhiyun "%s: signal lost during readout of STDI/SSPD\n", __func__);
1448*4882a593Smuzhiyun return -1;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun if (stdi->lcf < 239 || stdi->bl < 8 || stdi->bl == 0x3fff) {
1452*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: invalid signal\n", __func__);
1453*4882a593Smuzhiyun memset(stdi, 0, sizeof(struct stdi_readback));
1454*4882a593Smuzhiyun return -1;
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun v4l2_dbg(2, debug, sd,
1458*4882a593Smuzhiyun "%s: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %chsync, %cvsync, %s\n",
1459*4882a593Smuzhiyun __func__, stdi->lcf, stdi->bl, stdi->lcvs,
1460*4882a593Smuzhiyun stdi->hs_pol, stdi->vs_pol,
1461*4882a593Smuzhiyun stdi->interlaced ? "interlaced" : "progressive");
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun return 0;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
adv76xx_enum_dv_timings(struct v4l2_subdev * sd,struct v4l2_enum_dv_timings * timings)1466*4882a593Smuzhiyun static int adv76xx_enum_dv_timings(struct v4l2_subdev *sd,
1467*4882a593Smuzhiyun struct v4l2_enum_dv_timings *timings)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun if (timings->pad >= state->source_pad)
1472*4882a593Smuzhiyun return -EINVAL;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun return v4l2_enum_dv_timings_cap(timings,
1475*4882a593Smuzhiyun adv76xx_get_dv_timings_cap(sd, timings->pad),
1476*4882a593Smuzhiyun adv76xx_check_dv_timings, NULL);
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
adv76xx_dv_timings_cap(struct v4l2_subdev * sd,struct v4l2_dv_timings_cap * cap)1479*4882a593Smuzhiyun static int adv76xx_dv_timings_cap(struct v4l2_subdev *sd,
1480*4882a593Smuzhiyun struct v4l2_dv_timings_cap *cap)
1481*4882a593Smuzhiyun {
1482*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1483*4882a593Smuzhiyun unsigned int pad = cap->pad;
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun if (cap->pad >= state->source_pad)
1486*4882a593Smuzhiyun return -EINVAL;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun *cap = *adv76xx_get_dv_timings_cap(sd, pad);
1489*4882a593Smuzhiyun cap->pad = pad;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun return 0;
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun /* Fill the optional fields .standards and .flags in struct v4l2_dv_timings
1495*4882a593Smuzhiyun if the format is listed in adv76xx_timings[] */
adv76xx_fill_optional_dv_timings_fields(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1496*4882a593Smuzhiyun static void adv76xx_fill_optional_dv_timings_fields(struct v4l2_subdev *sd,
1497*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun v4l2_find_dv_timings_cap(timings, adv76xx_get_dv_timings_cap(sd, -1),
1500*4882a593Smuzhiyun is_digital_input(sd) ? 250000 : 1000000,
1501*4882a593Smuzhiyun adv76xx_check_dv_timings, NULL);
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
adv7604_read_hdmi_pixelclock(struct v4l2_subdev * sd)1504*4882a593Smuzhiyun static unsigned int adv7604_read_hdmi_pixelclock(struct v4l2_subdev *sd)
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun int a, b;
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun a = hdmi_read(sd, 0x06);
1509*4882a593Smuzhiyun b = hdmi_read(sd, 0x3b);
1510*4882a593Smuzhiyun if (a < 0 || b < 0)
1511*4882a593Smuzhiyun return 0;
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun return a * 1000000 + ((b & 0x30) >> 4) * 250000;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
adv7611_read_hdmi_pixelclock(struct v4l2_subdev * sd)1516*4882a593Smuzhiyun static unsigned int adv7611_read_hdmi_pixelclock(struct v4l2_subdev *sd)
1517*4882a593Smuzhiyun {
1518*4882a593Smuzhiyun int a, b;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun a = hdmi_read(sd, 0x51);
1521*4882a593Smuzhiyun b = hdmi_read(sd, 0x52);
1522*4882a593Smuzhiyun if (a < 0 || b < 0)
1523*4882a593Smuzhiyun return 0;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun return ((a << 1) | (b >> 7)) * 1000000 + (b & 0x7f) * 1000000 / 128;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
adv76xx_read_hdmi_pixelclock(struct v4l2_subdev * sd)1528*4882a593Smuzhiyun static unsigned int adv76xx_read_hdmi_pixelclock(struct v4l2_subdev *sd)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1531*4882a593Smuzhiyun const struct adv76xx_chip_info *info = state->info;
1532*4882a593Smuzhiyun unsigned int freq, bits_per_channel, pixelrepetition;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun freq = info->read_hdmi_pixelclock(sd);
1535*4882a593Smuzhiyun if (is_hdmi(sd)) {
1536*4882a593Smuzhiyun /* adjust for deep color mode and pixel repetition */
1537*4882a593Smuzhiyun bits_per_channel = ((hdmi_read(sd, 0x0b) & 0x60) >> 4) + 8;
1538*4882a593Smuzhiyun pixelrepetition = (hdmi_read(sd, 0x05) & 0x0f) + 1;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun freq = freq * 8 / bits_per_channel / pixelrepetition;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun return freq;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
adv76xx_query_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1546*4882a593Smuzhiyun static int adv76xx_query_dv_timings(struct v4l2_subdev *sd,
1547*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1548*4882a593Smuzhiyun {
1549*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1550*4882a593Smuzhiyun const struct adv76xx_chip_info *info = state->info;
1551*4882a593Smuzhiyun struct v4l2_bt_timings *bt = &timings->bt;
1552*4882a593Smuzhiyun struct stdi_readback stdi;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun if (!timings)
1555*4882a593Smuzhiyun return -EINVAL;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun memset(timings, 0, sizeof(struct v4l2_dv_timings));
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun if (no_signal(sd)) {
1560*4882a593Smuzhiyun state->restart_stdi_once = true;
1561*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
1562*4882a593Smuzhiyun return -ENOLINK;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun /* read STDI */
1566*4882a593Smuzhiyun if (read_stdi(sd, &stdi)) {
1567*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: STDI/SSPD not locked\n", __func__);
1568*4882a593Smuzhiyun return -ENOLINK;
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun bt->interlaced = stdi.interlaced ?
1571*4882a593Smuzhiyun V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE;
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun if (is_digital_input(sd)) {
1574*4882a593Smuzhiyun bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80;
1575*4882a593Smuzhiyun u8 vic = 0;
1576*4882a593Smuzhiyun u32 w, h;
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun w = hdmi_read16(sd, 0x07, info->linewidth_mask);
1579*4882a593Smuzhiyun h = hdmi_read16(sd, 0x09, info->field0_height_mask);
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun if (hdmi_signal && (io_read(sd, 0x60) & 1))
1582*4882a593Smuzhiyun vic = infoframe_read(sd, 0x04);
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun if (vic && v4l2_find_dv_timings_cea861_vic(timings, vic) &&
1585*4882a593Smuzhiyun bt->width == w && bt->height == h)
1586*4882a593Smuzhiyun goto found;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun timings->type = V4L2_DV_BT_656_1120;
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun bt->width = w;
1591*4882a593Smuzhiyun bt->height = h;
1592*4882a593Smuzhiyun bt->pixelclock = adv76xx_read_hdmi_pixelclock(sd);
1593*4882a593Smuzhiyun bt->hfrontporch = hdmi_read16(sd, 0x20, info->hfrontporch_mask);
1594*4882a593Smuzhiyun bt->hsync = hdmi_read16(sd, 0x22, info->hsync_mask);
1595*4882a593Smuzhiyun bt->hbackporch = hdmi_read16(sd, 0x24, info->hbackporch_mask);
1596*4882a593Smuzhiyun bt->vfrontporch = hdmi_read16(sd, 0x2a,
1597*4882a593Smuzhiyun info->field0_vfrontporch_mask) / 2;
1598*4882a593Smuzhiyun bt->vsync = hdmi_read16(sd, 0x2e, info->field0_vsync_mask) / 2;
1599*4882a593Smuzhiyun bt->vbackporch = hdmi_read16(sd, 0x32,
1600*4882a593Smuzhiyun info->field0_vbackporch_mask) / 2;
1601*4882a593Smuzhiyun bt->polarities = ((hdmi_read(sd, 0x05) & 0x10) ? V4L2_DV_VSYNC_POS_POL : 0) |
1602*4882a593Smuzhiyun ((hdmi_read(sd, 0x05) & 0x20) ? V4L2_DV_HSYNC_POS_POL : 0);
1603*4882a593Smuzhiyun if (bt->interlaced == V4L2_DV_INTERLACED) {
1604*4882a593Smuzhiyun bt->height += hdmi_read16(sd, 0x0b,
1605*4882a593Smuzhiyun info->field1_height_mask);
1606*4882a593Smuzhiyun bt->il_vfrontporch = hdmi_read16(sd, 0x2c,
1607*4882a593Smuzhiyun info->field1_vfrontporch_mask) / 2;
1608*4882a593Smuzhiyun bt->il_vsync = hdmi_read16(sd, 0x30,
1609*4882a593Smuzhiyun info->field1_vsync_mask) / 2;
1610*4882a593Smuzhiyun bt->il_vbackporch = hdmi_read16(sd, 0x34,
1611*4882a593Smuzhiyun info->field1_vbackporch_mask) / 2;
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun adv76xx_fill_optional_dv_timings_fields(sd, timings);
1614*4882a593Smuzhiyun } else {
1615*4882a593Smuzhiyun /* find format
1616*4882a593Smuzhiyun * Since LCVS values are inaccurate [REF_03, p. 275-276],
1617*4882a593Smuzhiyun * stdi2dv_timings() is called with lcvs +-1 if the first attempt fails.
1618*4882a593Smuzhiyun */
1619*4882a593Smuzhiyun if (!stdi2dv_timings(sd, &stdi, timings))
1620*4882a593Smuzhiyun goto found;
1621*4882a593Smuzhiyun stdi.lcvs += 1;
1622*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: lcvs + 1 = %d\n", __func__, stdi.lcvs);
1623*4882a593Smuzhiyun if (!stdi2dv_timings(sd, &stdi, timings))
1624*4882a593Smuzhiyun goto found;
1625*4882a593Smuzhiyun stdi.lcvs -= 2;
1626*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: lcvs - 1 = %d\n", __func__, stdi.lcvs);
1627*4882a593Smuzhiyun if (stdi2dv_timings(sd, &stdi, timings)) {
1628*4882a593Smuzhiyun /*
1629*4882a593Smuzhiyun * The STDI block may measure wrong values, especially
1630*4882a593Smuzhiyun * for lcvs and lcf. If the driver can not find any
1631*4882a593Smuzhiyun * valid timing, the STDI block is restarted to measure
1632*4882a593Smuzhiyun * the video timings again. The function will return an
1633*4882a593Smuzhiyun * error, but the restart of STDI will generate a new
1634*4882a593Smuzhiyun * STDI interrupt and the format detection process will
1635*4882a593Smuzhiyun * restart.
1636*4882a593Smuzhiyun */
1637*4882a593Smuzhiyun if (state->restart_stdi_once) {
1638*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: restart STDI\n", __func__);
1639*4882a593Smuzhiyun /* TODO restart STDI for Sync Channel 2 */
1640*4882a593Smuzhiyun /* enter one-shot mode */
1641*4882a593Smuzhiyun cp_write_clr_set(sd, 0x86, 0x06, 0x00);
1642*4882a593Smuzhiyun /* trigger STDI restart */
1643*4882a593Smuzhiyun cp_write_clr_set(sd, 0x86, 0x06, 0x04);
1644*4882a593Smuzhiyun /* reset to continuous mode */
1645*4882a593Smuzhiyun cp_write_clr_set(sd, 0x86, 0x06, 0x02);
1646*4882a593Smuzhiyun state->restart_stdi_once = false;
1647*4882a593Smuzhiyun return -ENOLINK;
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: format not supported\n", __func__);
1650*4882a593Smuzhiyun return -ERANGE;
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun state->restart_stdi_once = true;
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun found:
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun if (no_signal(sd)) {
1657*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: signal lost during readout\n", __func__);
1658*4882a593Smuzhiyun memset(timings, 0, sizeof(struct v4l2_dv_timings));
1659*4882a593Smuzhiyun return -ENOLINK;
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun if ((is_analog_input(sd) && bt->pixelclock > 170000000) ||
1663*4882a593Smuzhiyun (is_digital_input(sd) && bt->pixelclock > 225000000)) {
1664*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: pixelclock out of range %d\n",
1665*4882a593Smuzhiyun __func__, (u32)bt->pixelclock);
1666*4882a593Smuzhiyun return -ERANGE;
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun if (debug > 1)
1670*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "adv76xx_query_dv_timings: ",
1671*4882a593Smuzhiyun timings, true);
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun return 0;
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun
adv76xx_s_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1676*4882a593Smuzhiyun static int adv76xx_s_dv_timings(struct v4l2_subdev *sd,
1677*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1678*4882a593Smuzhiyun {
1679*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1680*4882a593Smuzhiyun struct v4l2_bt_timings *bt;
1681*4882a593Smuzhiyun int err;
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun if (!timings)
1684*4882a593Smuzhiyun return -EINVAL;
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun if (v4l2_match_dv_timings(&state->timings, timings, 0, false)) {
1687*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: no change\n", __func__);
1688*4882a593Smuzhiyun return 0;
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun bt = &timings->bt;
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun if (!v4l2_valid_dv_timings(timings, adv76xx_get_dv_timings_cap(sd, -1),
1694*4882a593Smuzhiyun adv76xx_check_dv_timings, NULL))
1695*4882a593Smuzhiyun return -ERANGE;
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun adv76xx_fill_optional_dv_timings_fields(sd, timings);
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun state->timings = *timings;
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun cp_write_clr_set(sd, 0x91, 0x40, bt->interlaced ? 0x40 : 0x00);
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun /* Use prim_mode and vid_std when available */
1704*4882a593Smuzhiyun err = configure_predefined_video_timings(sd, timings);
1705*4882a593Smuzhiyun if (err) {
1706*4882a593Smuzhiyun /* custom settings when the video format
1707*4882a593Smuzhiyun does not have prim_mode/vid_std */
1708*4882a593Smuzhiyun configure_custom_video_timings(sd, bt);
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun set_rgb_quantization_range(sd);
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun if (debug > 1)
1714*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "adv76xx_s_dv_timings: ",
1715*4882a593Smuzhiyun timings, true);
1716*4882a593Smuzhiyun return 0;
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun
adv76xx_g_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1719*4882a593Smuzhiyun static int adv76xx_g_dv_timings(struct v4l2_subdev *sd,
1720*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun *timings = state->timings;
1725*4882a593Smuzhiyun return 0;
1726*4882a593Smuzhiyun }
1727*4882a593Smuzhiyun
adv7604_set_termination(struct v4l2_subdev * sd,bool enable)1728*4882a593Smuzhiyun static void adv7604_set_termination(struct v4l2_subdev *sd, bool enable)
1729*4882a593Smuzhiyun {
1730*4882a593Smuzhiyun hdmi_write(sd, 0x01, enable ? 0x00 : 0x78);
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
adv7611_set_termination(struct v4l2_subdev * sd,bool enable)1733*4882a593Smuzhiyun static void adv7611_set_termination(struct v4l2_subdev *sd, bool enable)
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun hdmi_write(sd, 0x83, enable ? 0xfe : 0xff);
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun
enable_input(struct v4l2_subdev * sd)1738*4882a593Smuzhiyun static void enable_input(struct v4l2_subdev *sd)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun if (is_analog_input(sd)) {
1743*4882a593Smuzhiyun io_write(sd, 0x15, 0xb0); /* Disable Tristate of Pins (no audio) */
1744*4882a593Smuzhiyun } else if (is_digital_input(sd)) {
1745*4882a593Smuzhiyun hdmi_write_clr_set(sd, 0x00, 0x03, state->selected_input);
1746*4882a593Smuzhiyun state->info->set_termination(sd, true);
1747*4882a593Smuzhiyun io_write(sd, 0x15, 0xa0); /* Disable Tristate of Pins */
1748*4882a593Smuzhiyun hdmi_write_clr_set(sd, 0x1a, 0x10, 0x00); /* Unmute audio */
1749*4882a593Smuzhiyun } else {
1750*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
1751*4882a593Smuzhiyun __func__, state->selected_input);
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun
disable_input(struct v4l2_subdev * sd)1755*4882a593Smuzhiyun static void disable_input(struct v4l2_subdev *sd)
1756*4882a593Smuzhiyun {
1757*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun hdmi_write_clr_set(sd, 0x1a, 0x10, 0x10); /* Mute audio */
1760*4882a593Smuzhiyun msleep(16); /* 512 samples with >= 32 kHz sample rate [REF_03, c. 7.16.10] */
1761*4882a593Smuzhiyun io_write(sd, 0x15, 0xbe); /* Tristate all outputs from video core */
1762*4882a593Smuzhiyun state->info->set_termination(sd, false);
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
select_input(struct v4l2_subdev * sd)1765*4882a593Smuzhiyun static void select_input(struct v4l2_subdev *sd)
1766*4882a593Smuzhiyun {
1767*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1768*4882a593Smuzhiyun const struct adv76xx_chip_info *info = state->info;
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun if (is_analog_input(sd)) {
1771*4882a593Smuzhiyun adv76xx_write_reg_seq(sd, info->recommended_settings[0]);
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun afe_write(sd, 0x00, 0x08); /* power up ADC */
1774*4882a593Smuzhiyun afe_write(sd, 0x01, 0x06); /* power up Analog Front End */
1775*4882a593Smuzhiyun afe_write(sd, 0xc8, 0x00); /* phase control */
1776*4882a593Smuzhiyun } else if (is_digital_input(sd)) {
1777*4882a593Smuzhiyun hdmi_write(sd, 0x00, state->selected_input & 0x03);
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun adv76xx_write_reg_seq(sd, info->recommended_settings[1]);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun if (adv76xx_has_afe(state)) {
1782*4882a593Smuzhiyun afe_write(sd, 0x00, 0xff); /* power down ADC */
1783*4882a593Smuzhiyun afe_write(sd, 0x01, 0xfe); /* power down Analog Front End */
1784*4882a593Smuzhiyun afe_write(sd, 0xc8, 0x40); /* phase control */
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun cp_write(sd, 0x3e, 0x00); /* CP core pre-gain control */
1788*4882a593Smuzhiyun cp_write(sd, 0xc3, 0x39); /* CP coast control. Graphics mode */
1789*4882a593Smuzhiyun cp_write(sd, 0x40, 0x80); /* CP core pre-gain control. Graphics mode */
1790*4882a593Smuzhiyun } else {
1791*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
1792*4882a593Smuzhiyun __func__, state->selected_input);
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun
adv76xx_s_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)1796*4882a593Smuzhiyun static int adv76xx_s_routing(struct v4l2_subdev *sd,
1797*4882a593Smuzhiyun u32 input, u32 output, u32 config)
1798*4882a593Smuzhiyun {
1799*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: input %d, selected input %d",
1802*4882a593Smuzhiyun __func__, input, state->selected_input);
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun if (input == state->selected_input)
1805*4882a593Smuzhiyun return 0;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun if (input > state->info->max_port)
1808*4882a593Smuzhiyun return -EINVAL;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun state->selected_input = input;
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun disable_input(sd);
1813*4882a593Smuzhiyun select_input(sd);
1814*4882a593Smuzhiyun enable_input(sd);
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun v4l2_subdev_notify_event(sd, &adv76xx_ev_fmt);
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun return 0;
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun
adv76xx_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1821*4882a593Smuzhiyun static int adv76xx_enum_mbus_code(struct v4l2_subdev *sd,
1822*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1823*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
1824*4882a593Smuzhiyun {
1825*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun if (code->index >= state->info->nformats)
1828*4882a593Smuzhiyun return -EINVAL;
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun code->code = state->info->formats[code->index].code;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun return 0;
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun
adv76xx_fill_format(struct adv76xx_state * state,struct v4l2_mbus_framefmt * format)1835*4882a593Smuzhiyun static void adv76xx_fill_format(struct adv76xx_state *state,
1836*4882a593Smuzhiyun struct v4l2_mbus_framefmt *format)
1837*4882a593Smuzhiyun {
1838*4882a593Smuzhiyun memset(format, 0, sizeof(*format));
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun format->width = state->timings.bt.width;
1841*4882a593Smuzhiyun format->height = state->timings.bt.height;
1842*4882a593Smuzhiyun format->field = V4L2_FIELD_NONE;
1843*4882a593Smuzhiyun format->colorspace = V4L2_COLORSPACE_SRGB;
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO)
1846*4882a593Smuzhiyun format->colorspace = (state->timings.bt.height <= 576) ?
1847*4882a593Smuzhiyun V4L2_COLORSPACE_SMPTE170M : V4L2_COLORSPACE_REC709;
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun /*
1851*4882a593Smuzhiyun * Compute the op_ch_sel value required to obtain on the bus the component order
1852*4882a593Smuzhiyun * corresponding to the selected format taking into account bus reordering
1853*4882a593Smuzhiyun * applied by the board at the output of the device.
1854*4882a593Smuzhiyun *
1855*4882a593Smuzhiyun * The following table gives the op_ch_value from the format component order
1856*4882a593Smuzhiyun * (expressed as op_ch_sel value in column) and the bus reordering (expressed as
1857*4882a593Smuzhiyun * adv76xx_bus_order value in row).
1858*4882a593Smuzhiyun *
1859*4882a593Smuzhiyun * | GBR(0) GRB(1) BGR(2) RGB(3) BRG(4) RBG(5)
1860*4882a593Smuzhiyun * ----------+-------------------------------------------------
1861*4882a593Smuzhiyun * RGB (NOP) | GBR GRB BGR RGB BRG RBG
1862*4882a593Smuzhiyun * GRB (1-2) | BGR RGB GBR GRB RBG BRG
1863*4882a593Smuzhiyun * RBG (2-3) | GRB GBR BRG RBG BGR RGB
1864*4882a593Smuzhiyun * BGR (1-3) | RBG BRG RGB BGR GRB GBR
1865*4882a593Smuzhiyun * BRG (ROR) | BRG RBG GRB GBR RGB BGR
1866*4882a593Smuzhiyun * GBR (ROL) | RGB BGR RBG BRG GBR GRB
1867*4882a593Smuzhiyun */
adv76xx_op_ch_sel(struct adv76xx_state * state)1868*4882a593Smuzhiyun static unsigned int adv76xx_op_ch_sel(struct adv76xx_state *state)
1869*4882a593Smuzhiyun {
1870*4882a593Smuzhiyun #define _SEL(a,b,c,d,e,f) { \
1871*4882a593Smuzhiyun ADV76XX_OP_CH_SEL_##a, ADV76XX_OP_CH_SEL_##b, ADV76XX_OP_CH_SEL_##c, \
1872*4882a593Smuzhiyun ADV76XX_OP_CH_SEL_##d, ADV76XX_OP_CH_SEL_##e, ADV76XX_OP_CH_SEL_##f }
1873*4882a593Smuzhiyun #define _BUS(x) [ADV7604_BUS_ORDER_##x]
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun static const unsigned int op_ch_sel[6][6] = {
1876*4882a593Smuzhiyun _BUS(RGB) /* NOP */ = _SEL(GBR, GRB, BGR, RGB, BRG, RBG),
1877*4882a593Smuzhiyun _BUS(GRB) /* 1-2 */ = _SEL(BGR, RGB, GBR, GRB, RBG, BRG),
1878*4882a593Smuzhiyun _BUS(RBG) /* 2-3 */ = _SEL(GRB, GBR, BRG, RBG, BGR, RGB),
1879*4882a593Smuzhiyun _BUS(BGR) /* 1-3 */ = _SEL(RBG, BRG, RGB, BGR, GRB, GBR),
1880*4882a593Smuzhiyun _BUS(BRG) /* ROR */ = _SEL(BRG, RBG, GRB, GBR, RGB, BGR),
1881*4882a593Smuzhiyun _BUS(GBR) /* ROL */ = _SEL(RGB, BGR, RBG, BRG, GBR, GRB),
1882*4882a593Smuzhiyun };
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun return op_ch_sel[state->pdata.bus_order][state->format->op_ch_sel >> 5];
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun
adv76xx_setup_format(struct adv76xx_state * state)1887*4882a593Smuzhiyun static void adv76xx_setup_format(struct adv76xx_state *state)
1888*4882a593Smuzhiyun {
1889*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0x02,
1892*4882a593Smuzhiyun state->format->rgb_out ? ADV76XX_RGB_OUT : 0);
1893*4882a593Smuzhiyun io_write(sd, 0x03, state->format->op_format_sel |
1894*4882a593Smuzhiyun state->pdata.op_format_mode_sel);
1895*4882a593Smuzhiyun io_write_clr_set(sd, 0x04, 0xe0, adv76xx_op_ch_sel(state));
1896*4882a593Smuzhiyun io_write_clr_set(sd, 0x05, 0x01,
1897*4882a593Smuzhiyun state->format->swap_cb_cr ? ADV76XX_OP_SWAP_CB_CR : 0);
1898*4882a593Smuzhiyun set_rgb_quantization_range(sd);
1899*4882a593Smuzhiyun }
1900*4882a593Smuzhiyun
adv76xx_get_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)1901*4882a593Smuzhiyun static int adv76xx_get_format(struct v4l2_subdev *sd,
1902*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1903*4882a593Smuzhiyun struct v4l2_subdev_format *format)
1904*4882a593Smuzhiyun {
1905*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun if (format->pad != state->source_pad)
1908*4882a593Smuzhiyun return -EINVAL;
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun adv76xx_fill_format(state, &format->format);
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
1913*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt;
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
1916*4882a593Smuzhiyun format->format.code = fmt->code;
1917*4882a593Smuzhiyun } else {
1918*4882a593Smuzhiyun format->format.code = state->format->code;
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun return 0;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
adv76xx_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_selection * sel)1924*4882a593Smuzhiyun static int adv76xx_get_selection(struct v4l2_subdev *sd,
1925*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1926*4882a593Smuzhiyun struct v4l2_subdev_selection *sel)
1927*4882a593Smuzhiyun {
1928*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE)
1931*4882a593Smuzhiyun return -EINVAL;
1932*4882a593Smuzhiyun /* Only CROP, CROP_DEFAULT and CROP_BOUNDS are supported */
1933*4882a593Smuzhiyun if (sel->target > V4L2_SEL_TGT_CROP_BOUNDS)
1934*4882a593Smuzhiyun return -EINVAL;
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun sel->r.left = 0;
1937*4882a593Smuzhiyun sel->r.top = 0;
1938*4882a593Smuzhiyun sel->r.width = state->timings.bt.width;
1939*4882a593Smuzhiyun sel->r.height = state->timings.bt.height;
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun return 0;
1942*4882a593Smuzhiyun }
1943*4882a593Smuzhiyun
adv76xx_set_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)1944*4882a593Smuzhiyun static int adv76xx_set_format(struct v4l2_subdev *sd,
1945*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1946*4882a593Smuzhiyun struct v4l2_subdev_format *format)
1947*4882a593Smuzhiyun {
1948*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1949*4882a593Smuzhiyun const struct adv76xx_format_info *info;
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun if (format->pad != state->source_pad)
1952*4882a593Smuzhiyun return -EINVAL;
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun info = adv76xx_format_info(state, format->format.code);
1955*4882a593Smuzhiyun if (!info)
1956*4882a593Smuzhiyun info = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun adv76xx_fill_format(state, &format->format);
1959*4882a593Smuzhiyun format->format.code = info->code;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
1962*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt;
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
1965*4882a593Smuzhiyun fmt->code = format->format.code;
1966*4882a593Smuzhiyun } else {
1967*4882a593Smuzhiyun state->format = info;
1968*4882a593Smuzhiyun adv76xx_setup_format(state);
1969*4882a593Smuzhiyun }
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun return 0;
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_VIDEO_ADV7604_CEC)
adv76xx_cec_tx_raw_status(struct v4l2_subdev * sd,u8 tx_raw_status)1975*4882a593Smuzhiyun static void adv76xx_cec_tx_raw_status(struct v4l2_subdev *sd, u8 tx_raw_status)
1976*4882a593Smuzhiyun {
1977*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun if ((cec_read(sd, 0x11) & 0x01) == 0) {
1980*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: tx raw: tx disabled\n", __func__);
1981*4882a593Smuzhiyun return;
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun if (tx_raw_status & 0x02) {
1985*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: tx raw: arbitration lost\n",
1986*4882a593Smuzhiyun __func__);
1987*4882a593Smuzhiyun cec_transmit_done(state->cec_adap, CEC_TX_STATUS_ARB_LOST,
1988*4882a593Smuzhiyun 1, 0, 0, 0);
1989*4882a593Smuzhiyun return;
1990*4882a593Smuzhiyun }
1991*4882a593Smuzhiyun if (tx_raw_status & 0x04) {
1992*4882a593Smuzhiyun u8 status;
1993*4882a593Smuzhiyun u8 nack_cnt;
1994*4882a593Smuzhiyun u8 low_drive_cnt;
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: tx raw: retry failed\n", __func__);
1997*4882a593Smuzhiyun /*
1998*4882a593Smuzhiyun * We set this status bit since this hardware performs
1999*4882a593Smuzhiyun * retransmissions.
2000*4882a593Smuzhiyun */
2001*4882a593Smuzhiyun status = CEC_TX_STATUS_MAX_RETRIES;
2002*4882a593Smuzhiyun nack_cnt = cec_read(sd, 0x14) & 0xf;
2003*4882a593Smuzhiyun if (nack_cnt)
2004*4882a593Smuzhiyun status |= CEC_TX_STATUS_NACK;
2005*4882a593Smuzhiyun low_drive_cnt = cec_read(sd, 0x14) >> 4;
2006*4882a593Smuzhiyun if (low_drive_cnt)
2007*4882a593Smuzhiyun status |= CEC_TX_STATUS_LOW_DRIVE;
2008*4882a593Smuzhiyun cec_transmit_done(state->cec_adap, status,
2009*4882a593Smuzhiyun 0, nack_cnt, low_drive_cnt, 0);
2010*4882a593Smuzhiyun return;
2011*4882a593Smuzhiyun }
2012*4882a593Smuzhiyun if (tx_raw_status & 0x01) {
2013*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: tx raw: ready ok\n", __func__);
2014*4882a593Smuzhiyun cec_transmit_done(state->cec_adap, CEC_TX_STATUS_OK, 0, 0, 0, 0);
2015*4882a593Smuzhiyun return;
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun
adv76xx_cec_isr(struct v4l2_subdev * sd,bool * handled)2019*4882a593Smuzhiyun static void adv76xx_cec_isr(struct v4l2_subdev *sd, bool *handled)
2020*4882a593Smuzhiyun {
2021*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
2022*4882a593Smuzhiyun const struct adv76xx_chip_info *info = state->info;
2023*4882a593Smuzhiyun u8 cec_irq;
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun /* cec controller */
2026*4882a593Smuzhiyun cec_irq = io_read(sd, info->cec_irq_status) & 0x0f;
2027*4882a593Smuzhiyun if (!cec_irq)
2028*4882a593Smuzhiyun return;
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: cec: irq 0x%x\n", __func__, cec_irq);
2031*4882a593Smuzhiyun adv76xx_cec_tx_raw_status(sd, cec_irq);
2032*4882a593Smuzhiyun if (cec_irq & 0x08) {
2033*4882a593Smuzhiyun struct cec_msg msg;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun msg.len = cec_read(sd, 0x25) & 0x1f;
2036*4882a593Smuzhiyun if (msg.len > 16)
2037*4882a593Smuzhiyun msg.len = 16;
2038*4882a593Smuzhiyun
2039*4882a593Smuzhiyun if (msg.len) {
2040*4882a593Smuzhiyun u8 i;
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun for (i = 0; i < msg.len; i++)
2043*4882a593Smuzhiyun msg.msg[i] = cec_read(sd, i + 0x15);
2044*4882a593Smuzhiyun cec_write(sd, info->cec_rx_enable,
2045*4882a593Smuzhiyun info->cec_rx_enable_mask); /* re-enable rx */
2046*4882a593Smuzhiyun cec_received_msg(state->cec_adap, &msg);
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun }
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun if (info->cec_irq_swap) {
2051*4882a593Smuzhiyun /*
2052*4882a593Smuzhiyun * Note: the bit order is swapped between 0x4d and 0x4e
2053*4882a593Smuzhiyun * on adv7604
2054*4882a593Smuzhiyun */
2055*4882a593Smuzhiyun cec_irq = ((cec_irq & 0x08) >> 3) | ((cec_irq & 0x04) >> 1) |
2056*4882a593Smuzhiyun ((cec_irq & 0x02) << 1) | ((cec_irq & 0x01) << 3);
2057*4882a593Smuzhiyun }
2058*4882a593Smuzhiyun io_write(sd, info->cec_irq_status + 1, cec_irq);
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun if (handled)
2061*4882a593Smuzhiyun *handled = true;
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun
adv76xx_cec_adap_enable(struct cec_adapter * adap,bool enable)2064*4882a593Smuzhiyun static int adv76xx_cec_adap_enable(struct cec_adapter *adap, bool enable)
2065*4882a593Smuzhiyun {
2066*4882a593Smuzhiyun struct adv76xx_state *state = cec_get_drvdata(adap);
2067*4882a593Smuzhiyun const struct adv76xx_chip_info *info = state->info;
2068*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun if (!state->cec_enabled_adap && enable) {
2071*4882a593Smuzhiyun cec_write_clr_set(sd, 0x2a, 0x01, 0x01); /* power up cec */
2072*4882a593Smuzhiyun cec_write(sd, 0x2c, 0x01); /* cec soft reset */
2073*4882a593Smuzhiyun cec_write_clr_set(sd, 0x11, 0x01, 0); /* initially disable tx */
2074*4882a593Smuzhiyun /* enabled irqs: */
2075*4882a593Smuzhiyun /* tx: ready */
2076*4882a593Smuzhiyun /* tx: arbitration lost */
2077*4882a593Smuzhiyun /* tx: retry timeout */
2078*4882a593Smuzhiyun /* rx: ready */
2079*4882a593Smuzhiyun io_write_clr_set(sd, info->cec_irq_status + 3, 0x0f, 0x0f);
2080*4882a593Smuzhiyun cec_write(sd, info->cec_rx_enable, info->cec_rx_enable_mask);
2081*4882a593Smuzhiyun } else if (state->cec_enabled_adap && !enable) {
2082*4882a593Smuzhiyun /* disable cec interrupts */
2083*4882a593Smuzhiyun io_write_clr_set(sd, info->cec_irq_status + 3, 0x0f, 0x00);
2084*4882a593Smuzhiyun /* disable address mask 1-3 */
2085*4882a593Smuzhiyun cec_write_clr_set(sd, 0x27, 0x70, 0x00);
2086*4882a593Smuzhiyun /* power down cec section */
2087*4882a593Smuzhiyun cec_write_clr_set(sd, 0x2a, 0x01, 0x00);
2088*4882a593Smuzhiyun state->cec_valid_addrs = 0;
2089*4882a593Smuzhiyun }
2090*4882a593Smuzhiyun state->cec_enabled_adap = enable;
2091*4882a593Smuzhiyun adv76xx_s_detect_tx_5v_ctrl(sd);
2092*4882a593Smuzhiyun return 0;
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun
adv76xx_cec_adap_log_addr(struct cec_adapter * adap,u8 addr)2095*4882a593Smuzhiyun static int adv76xx_cec_adap_log_addr(struct cec_adapter *adap, u8 addr)
2096*4882a593Smuzhiyun {
2097*4882a593Smuzhiyun struct adv76xx_state *state = cec_get_drvdata(adap);
2098*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
2099*4882a593Smuzhiyun unsigned int i, free_idx = ADV76XX_MAX_ADDRS;
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun if (!state->cec_enabled_adap)
2102*4882a593Smuzhiyun return addr == CEC_LOG_ADDR_INVALID ? 0 : -EIO;
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun if (addr == CEC_LOG_ADDR_INVALID) {
2105*4882a593Smuzhiyun cec_write_clr_set(sd, 0x27, 0x70, 0);
2106*4882a593Smuzhiyun state->cec_valid_addrs = 0;
2107*4882a593Smuzhiyun return 0;
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun for (i = 0; i < ADV76XX_MAX_ADDRS; i++) {
2111*4882a593Smuzhiyun bool is_valid = state->cec_valid_addrs & (1 << i);
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun if (free_idx == ADV76XX_MAX_ADDRS && !is_valid)
2114*4882a593Smuzhiyun free_idx = i;
2115*4882a593Smuzhiyun if (is_valid && state->cec_addr[i] == addr)
2116*4882a593Smuzhiyun return 0;
2117*4882a593Smuzhiyun }
2118*4882a593Smuzhiyun if (i == ADV76XX_MAX_ADDRS) {
2119*4882a593Smuzhiyun i = free_idx;
2120*4882a593Smuzhiyun if (i == ADV76XX_MAX_ADDRS)
2121*4882a593Smuzhiyun return -ENXIO;
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun state->cec_addr[i] = addr;
2124*4882a593Smuzhiyun state->cec_valid_addrs |= 1 << i;
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun switch (i) {
2127*4882a593Smuzhiyun case 0:
2128*4882a593Smuzhiyun /* enable address mask 0 */
2129*4882a593Smuzhiyun cec_write_clr_set(sd, 0x27, 0x10, 0x10);
2130*4882a593Smuzhiyun /* set address for mask 0 */
2131*4882a593Smuzhiyun cec_write_clr_set(sd, 0x28, 0x0f, addr);
2132*4882a593Smuzhiyun break;
2133*4882a593Smuzhiyun case 1:
2134*4882a593Smuzhiyun /* enable address mask 1 */
2135*4882a593Smuzhiyun cec_write_clr_set(sd, 0x27, 0x20, 0x20);
2136*4882a593Smuzhiyun /* set address for mask 1 */
2137*4882a593Smuzhiyun cec_write_clr_set(sd, 0x28, 0xf0, addr << 4);
2138*4882a593Smuzhiyun break;
2139*4882a593Smuzhiyun case 2:
2140*4882a593Smuzhiyun /* enable address mask 2 */
2141*4882a593Smuzhiyun cec_write_clr_set(sd, 0x27, 0x40, 0x40);
2142*4882a593Smuzhiyun /* set address for mask 1 */
2143*4882a593Smuzhiyun cec_write_clr_set(sd, 0x29, 0x0f, addr);
2144*4882a593Smuzhiyun break;
2145*4882a593Smuzhiyun }
2146*4882a593Smuzhiyun return 0;
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun
adv76xx_cec_adap_transmit(struct cec_adapter * adap,u8 attempts,u32 signal_free_time,struct cec_msg * msg)2149*4882a593Smuzhiyun static int adv76xx_cec_adap_transmit(struct cec_adapter *adap, u8 attempts,
2150*4882a593Smuzhiyun u32 signal_free_time, struct cec_msg *msg)
2151*4882a593Smuzhiyun {
2152*4882a593Smuzhiyun struct adv76xx_state *state = cec_get_drvdata(adap);
2153*4882a593Smuzhiyun struct v4l2_subdev *sd = &state->sd;
2154*4882a593Smuzhiyun u8 len = msg->len;
2155*4882a593Smuzhiyun unsigned int i;
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun /*
2158*4882a593Smuzhiyun * The number of retries is the number of attempts - 1, but retry
2159*4882a593Smuzhiyun * at least once. It's not clear if a value of 0 is allowed, so
2160*4882a593Smuzhiyun * let's do at least one retry.
2161*4882a593Smuzhiyun */
2162*4882a593Smuzhiyun cec_write_clr_set(sd, 0x12, 0x70, max(1, attempts - 1) << 4);
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun if (len > 16) {
2165*4882a593Smuzhiyun v4l2_err(sd, "%s: len exceeded 16 (%d)\n", __func__, len);
2166*4882a593Smuzhiyun return -EINVAL;
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun /* write data */
2170*4882a593Smuzhiyun for (i = 0; i < len; i++)
2171*4882a593Smuzhiyun cec_write(sd, i, msg->msg[i]);
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun /* set length (data + header) */
2174*4882a593Smuzhiyun cec_write(sd, 0x10, len);
2175*4882a593Smuzhiyun /* start transmit, enable tx */
2176*4882a593Smuzhiyun cec_write(sd, 0x11, 0x01);
2177*4882a593Smuzhiyun return 0;
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun static const struct cec_adap_ops adv76xx_cec_adap_ops = {
2181*4882a593Smuzhiyun .adap_enable = adv76xx_cec_adap_enable,
2182*4882a593Smuzhiyun .adap_log_addr = adv76xx_cec_adap_log_addr,
2183*4882a593Smuzhiyun .adap_transmit = adv76xx_cec_adap_transmit,
2184*4882a593Smuzhiyun };
2185*4882a593Smuzhiyun #endif
2186*4882a593Smuzhiyun
adv76xx_isr(struct v4l2_subdev * sd,u32 status,bool * handled)2187*4882a593Smuzhiyun static int adv76xx_isr(struct v4l2_subdev *sd, u32 status, bool *handled)
2188*4882a593Smuzhiyun {
2189*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
2190*4882a593Smuzhiyun const struct adv76xx_chip_info *info = state->info;
2191*4882a593Smuzhiyun const u8 irq_reg_0x43 = io_read(sd, 0x43);
2192*4882a593Smuzhiyun const u8 irq_reg_0x6b = io_read(sd, 0x6b);
2193*4882a593Smuzhiyun const u8 irq_reg_0x70 = io_read(sd, 0x70);
2194*4882a593Smuzhiyun u8 fmt_change_digital;
2195*4882a593Smuzhiyun u8 fmt_change;
2196*4882a593Smuzhiyun u8 tx_5v;
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun if (irq_reg_0x43)
2199*4882a593Smuzhiyun io_write(sd, 0x44, irq_reg_0x43);
2200*4882a593Smuzhiyun if (irq_reg_0x70)
2201*4882a593Smuzhiyun io_write(sd, 0x71, irq_reg_0x70);
2202*4882a593Smuzhiyun if (irq_reg_0x6b)
2203*4882a593Smuzhiyun io_write(sd, 0x6c, irq_reg_0x6b);
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: ", __func__);
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun /* format change */
2208*4882a593Smuzhiyun fmt_change = irq_reg_0x43 & 0x98;
2209*4882a593Smuzhiyun fmt_change_digital = is_digital_input(sd)
2210*4882a593Smuzhiyun ? irq_reg_0x6b & info->fmt_change_digital_mask
2211*4882a593Smuzhiyun : 0;
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun if (fmt_change || fmt_change_digital) {
2214*4882a593Smuzhiyun v4l2_dbg(1, debug, sd,
2215*4882a593Smuzhiyun "%s: fmt_change = 0x%x, fmt_change_digital = 0x%x\n",
2216*4882a593Smuzhiyun __func__, fmt_change, fmt_change_digital);
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun v4l2_subdev_notify_event(sd, &adv76xx_ev_fmt);
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun if (handled)
2221*4882a593Smuzhiyun *handled = true;
2222*4882a593Smuzhiyun }
2223*4882a593Smuzhiyun /* HDMI/DVI mode */
2224*4882a593Smuzhiyun if (irq_reg_0x6b & 0x01) {
2225*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: irq %s mode\n", __func__,
2226*4882a593Smuzhiyun (io_read(sd, 0x6a) & 0x01) ? "HDMI" : "DVI");
2227*4882a593Smuzhiyun set_rgb_quantization_range(sd);
2228*4882a593Smuzhiyun if (handled)
2229*4882a593Smuzhiyun *handled = true;
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_VIDEO_ADV7604_CEC)
2233*4882a593Smuzhiyun /* cec */
2234*4882a593Smuzhiyun adv76xx_cec_isr(sd, handled);
2235*4882a593Smuzhiyun #endif
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun /* tx 5v detect */
2238*4882a593Smuzhiyun tx_5v = irq_reg_0x70 & info->cable_det_mask;
2239*4882a593Smuzhiyun if (tx_5v) {
2240*4882a593Smuzhiyun v4l2_dbg(1, debug, sd, "%s: tx_5v: 0x%x\n", __func__, tx_5v);
2241*4882a593Smuzhiyun adv76xx_s_detect_tx_5v_ctrl(sd);
2242*4882a593Smuzhiyun if (handled)
2243*4882a593Smuzhiyun *handled = true;
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun return 0;
2246*4882a593Smuzhiyun }
2247*4882a593Smuzhiyun
adv76xx_irq_handler(int irq,void * dev_id)2248*4882a593Smuzhiyun static irqreturn_t adv76xx_irq_handler(int irq, void *dev_id)
2249*4882a593Smuzhiyun {
2250*4882a593Smuzhiyun struct adv76xx_state *state = dev_id;
2251*4882a593Smuzhiyun bool handled = false;
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun adv76xx_isr(&state->sd, 0, &handled);
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun return handled ? IRQ_HANDLED : IRQ_NONE;
2256*4882a593Smuzhiyun }
2257*4882a593Smuzhiyun
adv76xx_get_edid(struct v4l2_subdev * sd,struct v4l2_edid * edid)2258*4882a593Smuzhiyun static int adv76xx_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
2259*4882a593Smuzhiyun {
2260*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
2261*4882a593Smuzhiyun u8 *data = NULL;
2262*4882a593Smuzhiyun
2263*4882a593Smuzhiyun memset(edid->reserved, 0, sizeof(edid->reserved));
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun switch (edid->pad) {
2266*4882a593Smuzhiyun case ADV76XX_PAD_HDMI_PORT_A:
2267*4882a593Smuzhiyun case ADV7604_PAD_HDMI_PORT_B:
2268*4882a593Smuzhiyun case ADV7604_PAD_HDMI_PORT_C:
2269*4882a593Smuzhiyun case ADV7604_PAD_HDMI_PORT_D:
2270*4882a593Smuzhiyun if (state->edid.present & (1 << edid->pad))
2271*4882a593Smuzhiyun data = state->edid.edid;
2272*4882a593Smuzhiyun break;
2273*4882a593Smuzhiyun default:
2274*4882a593Smuzhiyun return -EINVAL;
2275*4882a593Smuzhiyun }
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun if (edid->start_block == 0 && edid->blocks == 0) {
2278*4882a593Smuzhiyun edid->blocks = data ? state->edid.blocks : 0;
2279*4882a593Smuzhiyun return 0;
2280*4882a593Smuzhiyun }
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun if (!data)
2283*4882a593Smuzhiyun return -ENODATA;
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun if (edid->start_block >= state->edid.blocks)
2286*4882a593Smuzhiyun return -EINVAL;
2287*4882a593Smuzhiyun
2288*4882a593Smuzhiyun if (edid->start_block + edid->blocks > state->edid.blocks)
2289*4882a593Smuzhiyun edid->blocks = state->edid.blocks - edid->start_block;
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun memcpy(edid->edid, data + edid->start_block * 128, edid->blocks * 128);
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun return 0;
2294*4882a593Smuzhiyun }
2295*4882a593Smuzhiyun
adv76xx_set_edid(struct v4l2_subdev * sd,struct v4l2_edid * edid)2296*4882a593Smuzhiyun static int adv76xx_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
2297*4882a593Smuzhiyun {
2298*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
2299*4882a593Smuzhiyun const struct adv76xx_chip_info *info = state->info;
2300*4882a593Smuzhiyun unsigned int spa_loc;
2301*4882a593Smuzhiyun u16 pa;
2302*4882a593Smuzhiyun int err;
2303*4882a593Smuzhiyun int i;
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun memset(edid->reserved, 0, sizeof(edid->reserved));
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun if (edid->pad > ADV7604_PAD_HDMI_PORT_D)
2308*4882a593Smuzhiyun return -EINVAL;
2309*4882a593Smuzhiyun if (edid->start_block != 0)
2310*4882a593Smuzhiyun return -EINVAL;
2311*4882a593Smuzhiyun if (edid->blocks == 0) {
2312*4882a593Smuzhiyun /* Disable hotplug and I2C access to EDID RAM from DDC port */
2313*4882a593Smuzhiyun state->edid.present &= ~(1 << edid->pad);
2314*4882a593Smuzhiyun adv76xx_set_hpd(state, state->edid.present);
2315*4882a593Smuzhiyun rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun /* Fall back to a 16:9 aspect ratio */
2318*4882a593Smuzhiyun state->aspect_ratio.numerator = 16;
2319*4882a593Smuzhiyun state->aspect_ratio.denominator = 9;
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun if (!state->edid.present) {
2322*4882a593Smuzhiyun state->edid.blocks = 0;
2323*4882a593Smuzhiyun cec_phys_addr_invalidate(state->cec_adap);
2324*4882a593Smuzhiyun }
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: clear EDID pad %d, edid.present = 0x%x\n",
2327*4882a593Smuzhiyun __func__, edid->pad, state->edid.present);
2328*4882a593Smuzhiyun return 0;
2329*4882a593Smuzhiyun }
2330*4882a593Smuzhiyun if (edid->blocks > 2) {
2331*4882a593Smuzhiyun edid->blocks = 2;
2332*4882a593Smuzhiyun return -E2BIG;
2333*4882a593Smuzhiyun }
2334*4882a593Smuzhiyun pa = v4l2_get_edid_phys_addr(edid->edid, edid->blocks * 128, &spa_loc);
2335*4882a593Smuzhiyun err = v4l2_phys_addr_validate(pa, &pa, NULL);
2336*4882a593Smuzhiyun if (err)
2337*4882a593Smuzhiyun return err;
2338*4882a593Smuzhiyun
2339*4882a593Smuzhiyun v4l2_dbg(2, debug, sd, "%s: write EDID pad %d, edid.present = 0x%x\n",
2340*4882a593Smuzhiyun __func__, edid->pad, state->edid.present);
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun /* Disable hotplug and I2C access to EDID RAM from DDC port */
2343*4882a593Smuzhiyun cancel_delayed_work_sync(&state->delayed_work_enable_hotplug);
2344*4882a593Smuzhiyun adv76xx_set_hpd(state, 0);
2345*4882a593Smuzhiyun rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, 0x00);
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun /*
2348*4882a593Smuzhiyun * Return an error if no location of the source physical address
2349*4882a593Smuzhiyun * was found.
2350*4882a593Smuzhiyun */
2351*4882a593Smuzhiyun if (spa_loc == 0)
2352*4882a593Smuzhiyun return -EINVAL;
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun switch (edid->pad) {
2355*4882a593Smuzhiyun case ADV76XX_PAD_HDMI_PORT_A:
2356*4882a593Smuzhiyun state->spa_port_a[0] = edid->edid[spa_loc];
2357*4882a593Smuzhiyun state->spa_port_a[1] = edid->edid[spa_loc + 1];
2358*4882a593Smuzhiyun break;
2359*4882a593Smuzhiyun case ADV7604_PAD_HDMI_PORT_B:
2360*4882a593Smuzhiyun rep_write(sd, 0x70, edid->edid[spa_loc]);
2361*4882a593Smuzhiyun rep_write(sd, 0x71, edid->edid[spa_loc + 1]);
2362*4882a593Smuzhiyun break;
2363*4882a593Smuzhiyun case ADV7604_PAD_HDMI_PORT_C:
2364*4882a593Smuzhiyun rep_write(sd, 0x72, edid->edid[spa_loc]);
2365*4882a593Smuzhiyun rep_write(sd, 0x73, edid->edid[spa_loc + 1]);
2366*4882a593Smuzhiyun break;
2367*4882a593Smuzhiyun case ADV7604_PAD_HDMI_PORT_D:
2368*4882a593Smuzhiyun rep_write(sd, 0x74, edid->edid[spa_loc]);
2369*4882a593Smuzhiyun rep_write(sd, 0x75, edid->edid[spa_loc + 1]);
2370*4882a593Smuzhiyun break;
2371*4882a593Smuzhiyun default:
2372*4882a593Smuzhiyun return -EINVAL;
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun if (info->type == ADV7604) {
2376*4882a593Smuzhiyun rep_write(sd, 0x76, spa_loc & 0xff);
2377*4882a593Smuzhiyun rep_write_clr_set(sd, 0x77, 0x40, (spa_loc & 0x100) >> 2);
2378*4882a593Smuzhiyun } else {
2379*4882a593Smuzhiyun /* ADV7612 Software Manual Rev. A, p. 15 */
2380*4882a593Smuzhiyun rep_write(sd, 0x70, spa_loc & 0xff);
2381*4882a593Smuzhiyun rep_write_clr_set(sd, 0x71, 0x01, (spa_loc & 0x100) >> 8);
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun edid->edid[spa_loc] = state->spa_port_a[0];
2385*4882a593Smuzhiyun edid->edid[spa_loc + 1] = state->spa_port_a[1];
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun memcpy(state->edid.edid, edid->edid, 128 * edid->blocks);
2388*4882a593Smuzhiyun state->edid.blocks = edid->blocks;
2389*4882a593Smuzhiyun state->aspect_ratio = v4l2_calc_aspect_ratio(edid->edid[0x15],
2390*4882a593Smuzhiyun edid->edid[0x16]);
2391*4882a593Smuzhiyun state->edid.present |= 1 << edid->pad;
2392*4882a593Smuzhiyun
2393*4882a593Smuzhiyun err = edid_write_block(sd, 128 * edid->blocks, state->edid.edid);
2394*4882a593Smuzhiyun if (err < 0) {
2395*4882a593Smuzhiyun v4l2_err(sd, "error %d writing edid pad %d\n", err, edid->pad);
2396*4882a593Smuzhiyun return err;
2397*4882a593Smuzhiyun }
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun /* adv76xx calculates the checksums and enables I2C access to internal
2400*4882a593Smuzhiyun EDID RAM from DDC port. */
2401*4882a593Smuzhiyun rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun for (i = 0; i < 1000; i++) {
2404*4882a593Smuzhiyun if (rep_read(sd, info->edid_status_reg) & state->edid.present)
2405*4882a593Smuzhiyun break;
2406*4882a593Smuzhiyun mdelay(1);
2407*4882a593Smuzhiyun }
2408*4882a593Smuzhiyun if (i == 1000) {
2409*4882a593Smuzhiyun v4l2_err(sd, "error enabling edid (0x%x)\n", state->edid.present);
2410*4882a593Smuzhiyun return -EIO;
2411*4882a593Smuzhiyun }
2412*4882a593Smuzhiyun cec_s_phys_addr(state->cec_adap, pa, false);
2413*4882a593Smuzhiyun
2414*4882a593Smuzhiyun /* enable hotplug after 100 ms */
2415*4882a593Smuzhiyun schedule_delayed_work(&state->delayed_work_enable_hotplug, HZ / 10);
2416*4882a593Smuzhiyun return 0;
2417*4882a593Smuzhiyun }
2418*4882a593Smuzhiyun
2419*4882a593Smuzhiyun /*********** avi info frame CEA-861-E **************/
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun static const struct adv76xx_cfg_read_infoframe adv76xx_cri[] = {
2422*4882a593Smuzhiyun { "AVI", 0x01, 0xe0, 0x00 },
2423*4882a593Smuzhiyun { "Audio", 0x02, 0xe3, 0x1c },
2424*4882a593Smuzhiyun { "SDP", 0x04, 0xe6, 0x2a },
2425*4882a593Smuzhiyun { "Vendor", 0x10, 0xec, 0x54 }
2426*4882a593Smuzhiyun };
2427*4882a593Smuzhiyun
adv76xx_read_infoframe(struct v4l2_subdev * sd,int index,union hdmi_infoframe * frame)2428*4882a593Smuzhiyun static int adv76xx_read_infoframe(struct v4l2_subdev *sd, int index,
2429*4882a593Smuzhiyun union hdmi_infoframe *frame)
2430*4882a593Smuzhiyun {
2431*4882a593Smuzhiyun uint8_t buffer[32];
2432*4882a593Smuzhiyun u8 len;
2433*4882a593Smuzhiyun int i;
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun if (!(io_read(sd, 0x60) & adv76xx_cri[index].present_mask)) {
2436*4882a593Smuzhiyun v4l2_info(sd, "%s infoframe not received\n",
2437*4882a593Smuzhiyun adv76xx_cri[index].desc);
2438*4882a593Smuzhiyun return -ENOENT;
2439*4882a593Smuzhiyun }
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun for (i = 0; i < 3; i++)
2442*4882a593Smuzhiyun buffer[i] = infoframe_read(sd,
2443*4882a593Smuzhiyun adv76xx_cri[index].head_addr + i);
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun len = buffer[2] + 1;
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun if (len + 3 > sizeof(buffer)) {
2448*4882a593Smuzhiyun v4l2_err(sd, "%s: invalid %s infoframe length %d\n", __func__,
2449*4882a593Smuzhiyun adv76xx_cri[index].desc, len);
2450*4882a593Smuzhiyun return -ENOENT;
2451*4882a593Smuzhiyun }
2452*4882a593Smuzhiyun
2453*4882a593Smuzhiyun for (i = 0; i < len; i++)
2454*4882a593Smuzhiyun buffer[i + 3] = infoframe_read(sd,
2455*4882a593Smuzhiyun adv76xx_cri[index].payload_addr + i);
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun if (hdmi_infoframe_unpack(frame, buffer, len + 3) < 0) {
2458*4882a593Smuzhiyun v4l2_err(sd, "%s: unpack of %s infoframe failed\n", __func__,
2459*4882a593Smuzhiyun adv76xx_cri[index].desc);
2460*4882a593Smuzhiyun return -ENOENT;
2461*4882a593Smuzhiyun }
2462*4882a593Smuzhiyun return 0;
2463*4882a593Smuzhiyun }
2464*4882a593Smuzhiyun
adv76xx_log_infoframes(struct v4l2_subdev * sd)2465*4882a593Smuzhiyun static void adv76xx_log_infoframes(struct v4l2_subdev *sd)
2466*4882a593Smuzhiyun {
2467*4882a593Smuzhiyun int i;
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun if (!is_hdmi(sd)) {
2470*4882a593Smuzhiyun v4l2_info(sd, "receive DVI-D signal, no infoframes\n");
2471*4882a593Smuzhiyun return;
2472*4882a593Smuzhiyun }
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(adv76xx_cri); i++) {
2475*4882a593Smuzhiyun union hdmi_infoframe frame;
2476*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
2477*4882a593Smuzhiyun
2478*4882a593Smuzhiyun if (adv76xx_read_infoframe(sd, i, &frame))
2479*4882a593Smuzhiyun return;
2480*4882a593Smuzhiyun hdmi_infoframe_log(KERN_INFO, &client->dev, &frame);
2481*4882a593Smuzhiyun }
2482*4882a593Smuzhiyun }
2483*4882a593Smuzhiyun
adv76xx_log_status(struct v4l2_subdev * sd)2484*4882a593Smuzhiyun static int adv76xx_log_status(struct v4l2_subdev *sd)
2485*4882a593Smuzhiyun {
2486*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
2487*4882a593Smuzhiyun const struct adv76xx_chip_info *info = state->info;
2488*4882a593Smuzhiyun struct v4l2_dv_timings timings;
2489*4882a593Smuzhiyun struct stdi_readback stdi;
2490*4882a593Smuzhiyun u8 reg_io_0x02 = io_read(sd, 0x02);
2491*4882a593Smuzhiyun u8 edid_enabled;
2492*4882a593Smuzhiyun u8 cable_det;
2493*4882a593Smuzhiyun
2494*4882a593Smuzhiyun static const char * const csc_coeff_sel_rb[16] = {
2495*4882a593Smuzhiyun "bypassed", "YPbPr601 -> RGB", "reserved", "YPbPr709 -> RGB",
2496*4882a593Smuzhiyun "reserved", "RGB -> YPbPr601", "reserved", "RGB -> YPbPr709",
2497*4882a593Smuzhiyun "reserved", "YPbPr709 -> YPbPr601", "YPbPr601 -> YPbPr709",
2498*4882a593Smuzhiyun "reserved", "reserved", "reserved", "reserved", "manual"
2499*4882a593Smuzhiyun };
2500*4882a593Smuzhiyun static const char * const input_color_space_txt[16] = {
2501*4882a593Smuzhiyun "RGB limited range (16-235)", "RGB full range (0-255)",
2502*4882a593Smuzhiyun "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
2503*4882a593Smuzhiyun "xvYCC Bt.601", "xvYCC Bt.709",
2504*4882a593Smuzhiyun "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
2505*4882a593Smuzhiyun "invalid", "invalid", "invalid", "invalid", "invalid",
2506*4882a593Smuzhiyun "invalid", "invalid", "automatic"
2507*4882a593Smuzhiyun };
2508*4882a593Smuzhiyun static const char * const hdmi_color_space_txt[16] = {
2509*4882a593Smuzhiyun "RGB limited range (16-235)", "RGB full range (0-255)",
2510*4882a593Smuzhiyun "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
2511*4882a593Smuzhiyun "xvYCC Bt.601", "xvYCC Bt.709",
2512*4882a593Smuzhiyun "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
2513*4882a593Smuzhiyun "sYCC", "opYCC 601", "opRGB", "invalid", "invalid",
2514*4882a593Smuzhiyun "invalid", "invalid", "invalid"
2515*4882a593Smuzhiyun };
2516*4882a593Smuzhiyun static const char * const rgb_quantization_range_txt[] = {
2517*4882a593Smuzhiyun "Automatic",
2518*4882a593Smuzhiyun "RGB limited range (16-235)",
2519*4882a593Smuzhiyun "RGB full range (0-255)",
2520*4882a593Smuzhiyun };
2521*4882a593Smuzhiyun static const char * const deep_color_mode_txt[4] = {
2522*4882a593Smuzhiyun "8-bits per channel",
2523*4882a593Smuzhiyun "10-bits per channel",
2524*4882a593Smuzhiyun "12-bits per channel",
2525*4882a593Smuzhiyun "16-bits per channel (not supported)"
2526*4882a593Smuzhiyun };
2527*4882a593Smuzhiyun
2528*4882a593Smuzhiyun v4l2_info(sd, "-----Chip status-----\n");
2529*4882a593Smuzhiyun v4l2_info(sd, "Chip power: %s\n", no_power(sd) ? "off" : "on");
2530*4882a593Smuzhiyun edid_enabled = rep_read(sd, info->edid_status_reg);
2531*4882a593Smuzhiyun v4l2_info(sd, "EDID enabled port A: %s, B: %s, C: %s, D: %s\n",
2532*4882a593Smuzhiyun ((edid_enabled & 0x01) ? "Yes" : "No"),
2533*4882a593Smuzhiyun ((edid_enabled & 0x02) ? "Yes" : "No"),
2534*4882a593Smuzhiyun ((edid_enabled & 0x04) ? "Yes" : "No"),
2535*4882a593Smuzhiyun ((edid_enabled & 0x08) ? "Yes" : "No"));
2536*4882a593Smuzhiyun v4l2_info(sd, "CEC: %s\n", state->cec_enabled_adap ?
2537*4882a593Smuzhiyun "enabled" : "disabled");
2538*4882a593Smuzhiyun if (state->cec_enabled_adap) {
2539*4882a593Smuzhiyun int i;
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun for (i = 0; i < ADV76XX_MAX_ADDRS; i++) {
2542*4882a593Smuzhiyun bool is_valid = state->cec_valid_addrs & (1 << i);
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun if (is_valid)
2545*4882a593Smuzhiyun v4l2_info(sd, "CEC Logical Address: 0x%x\n",
2546*4882a593Smuzhiyun state->cec_addr[i]);
2547*4882a593Smuzhiyun }
2548*4882a593Smuzhiyun }
2549*4882a593Smuzhiyun
2550*4882a593Smuzhiyun v4l2_info(sd, "-----Signal status-----\n");
2551*4882a593Smuzhiyun cable_det = info->read_cable_det(sd);
2552*4882a593Smuzhiyun v4l2_info(sd, "Cable detected (+5V power) port A: %s, B: %s, C: %s, D: %s\n",
2553*4882a593Smuzhiyun ((cable_det & 0x01) ? "Yes" : "No"),
2554*4882a593Smuzhiyun ((cable_det & 0x02) ? "Yes" : "No"),
2555*4882a593Smuzhiyun ((cable_det & 0x04) ? "Yes" : "No"),
2556*4882a593Smuzhiyun ((cable_det & 0x08) ? "Yes" : "No"));
2557*4882a593Smuzhiyun v4l2_info(sd, "TMDS signal detected: %s\n",
2558*4882a593Smuzhiyun no_signal_tmds(sd) ? "false" : "true");
2559*4882a593Smuzhiyun v4l2_info(sd, "TMDS signal locked: %s\n",
2560*4882a593Smuzhiyun no_lock_tmds(sd) ? "false" : "true");
2561*4882a593Smuzhiyun v4l2_info(sd, "SSPD locked: %s\n", no_lock_sspd(sd) ? "false" : "true");
2562*4882a593Smuzhiyun v4l2_info(sd, "STDI locked: %s\n", no_lock_stdi(sd) ? "false" : "true");
2563*4882a593Smuzhiyun v4l2_info(sd, "CP locked: %s\n", no_lock_cp(sd) ? "false" : "true");
2564*4882a593Smuzhiyun v4l2_info(sd, "CP free run: %s\n",
2565*4882a593Smuzhiyun (in_free_run(sd)) ? "on" : "off");
2566*4882a593Smuzhiyun v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x, v_freq = 0x%x\n",
2567*4882a593Smuzhiyun io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f,
2568*4882a593Smuzhiyun (io_read(sd, 0x01) & 0x70) >> 4);
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun v4l2_info(sd, "-----Video Timings-----\n");
2571*4882a593Smuzhiyun if (read_stdi(sd, &stdi))
2572*4882a593Smuzhiyun v4l2_info(sd, "STDI: not locked\n");
2573*4882a593Smuzhiyun else
2574*4882a593Smuzhiyun v4l2_info(sd, "STDI: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %s, %chsync, %cvsync\n",
2575*4882a593Smuzhiyun stdi.lcf, stdi.bl, stdi.lcvs,
2576*4882a593Smuzhiyun stdi.interlaced ? "interlaced" : "progressive",
2577*4882a593Smuzhiyun stdi.hs_pol, stdi.vs_pol);
2578*4882a593Smuzhiyun if (adv76xx_query_dv_timings(sd, &timings))
2579*4882a593Smuzhiyun v4l2_info(sd, "No video detected\n");
2580*4882a593Smuzhiyun else
2581*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "Detected format: ",
2582*4882a593Smuzhiyun &timings, true);
2583*4882a593Smuzhiyun v4l2_print_dv_timings(sd->name, "Configured format: ",
2584*4882a593Smuzhiyun &state->timings, true);
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun if (no_signal(sd))
2587*4882a593Smuzhiyun return 0;
2588*4882a593Smuzhiyun
2589*4882a593Smuzhiyun v4l2_info(sd, "-----Color space-----\n");
2590*4882a593Smuzhiyun v4l2_info(sd, "RGB quantization range ctrl: %s\n",
2591*4882a593Smuzhiyun rgb_quantization_range_txt[state->rgb_quantization_range]);
2592*4882a593Smuzhiyun v4l2_info(sd, "Input color space: %s\n",
2593*4882a593Smuzhiyun input_color_space_txt[reg_io_0x02 >> 4]);
2594*4882a593Smuzhiyun v4l2_info(sd, "Output color space: %s %s, alt-gamma %s\n",
2595*4882a593Smuzhiyun (reg_io_0x02 & 0x02) ? "RGB" : "YCbCr",
2596*4882a593Smuzhiyun (((reg_io_0x02 >> 2) & 0x01) ^ (reg_io_0x02 & 0x01)) ?
2597*4882a593Smuzhiyun "(16-235)" : "(0-255)",
2598*4882a593Smuzhiyun (reg_io_0x02 & 0x08) ? "enabled" : "disabled");
2599*4882a593Smuzhiyun v4l2_info(sd, "Color space conversion: %s\n",
2600*4882a593Smuzhiyun csc_coeff_sel_rb[cp_read(sd, info->cp_csc) >> 4]);
2601*4882a593Smuzhiyun
2602*4882a593Smuzhiyun if (!is_digital_input(sd))
2603*4882a593Smuzhiyun return 0;
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D");
2606*4882a593Smuzhiyun v4l2_info(sd, "Digital video port selected: %c\n",
2607*4882a593Smuzhiyun (hdmi_read(sd, 0x00) & 0x03) + 'A');
2608*4882a593Smuzhiyun v4l2_info(sd, "HDCP encrypted content: %s\n",
2609*4882a593Smuzhiyun (hdmi_read(sd, 0x05) & 0x40) ? "true" : "false");
2610*4882a593Smuzhiyun v4l2_info(sd, "HDCP keys read: %s%s\n",
2611*4882a593Smuzhiyun (hdmi_read(sd, 0x04) & 0x20) ? "yes" : "no",
2612*4882a593Smuzhiyun (hdmi_read(sd, 0x04) & 0x10) ? "ERROR" : "");
2613*4882a593Smuzhiyun if (is_hdmi(sd)) {
2614*4882a593Smuzhiyun bool audio_pll_locked = hdmi_read(sd, 0x04) & 0x01;
2615*4882a593Smuzhiyun bool audio_sample_packet_detect = hdmi_read(sd, 0x18) & 0x01;
2616*4882a593Smuzhiyun bool audio_mute = io_read(sd, 0x65) & 0x40;
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun v4l2_info(sd, "Audio: pll %s, samples %s, %s\n",
2619*4882a593Smuzhiyun audio_pll_locked ? "locked" : "not locked",
2620*4882a593Smuzhiyun audio_sample_packet_detect ? "detected" : "not detected",
2621*4882a593Smuzhiyun audio_mute ? "muted" : "enabled");
2622*4882a593Smuzhiyun if (audio_pll_locked && audio_sample_packet_detect) {
2623*4882a593Smuzhiyun v4l2_info(sd, "Audio format: %s\n",
2624*4882a593Smuzhiyun (hdmi_read(sd, 0x07) & 0x20) ? "multi-channel" : "stereo");
2625*4882a593Smuzhiyun }
2626*4882a593Smuzhiyun v4l2_info(sd, "Audio CTS: %u\n", (hdmi_read(sd, 0x5b) << 12) +
2627*4882a593Smuzhiyun (hdmi_read(sd, 0x5c) << 8) +
2628*4882a593Smuzhiyun (hdmi_read(sd, 0x5d) & 0xf0));
2629*4882a593Smuzhiyun v4l2_info(sd, "Audio N: %u\n", ((hdmi_read(sd, 0x5d) & 0x0f) << 16) +
2630*4882a593Smuzhiyun (hdmi_read(sd, 0x5e) << 8) +
2631*4882a593Smuzhiyun hdmi_read(sd, 0x5f));
2632*4882a593Smuzhiyun v4l2_info(sd, "AV Mute: %s\n", (hdmi_read(sd, 0x04) & 0x40) ? "on" : "off");
2633*4882a593Smuzhiyun
2634*4882a593Smuzhiyun v4l2_info(sd, "Deep color mode: %s\n", deep_color_mode_txt[(hdmi_read(sd, 0x0b) & 0x60) >> 5]);
2635*4882a593Smuzhiyun v4l2_info(sd, "HDMI colorspace: %s\n", hdmi_color_space_txt[hdmi_read(sd, 0x53) & 0xf]);
2636*4882a593Smuzhiyun
2637*4882a593Smuzhiyun adv76xx_log_infoframes(sd);
2638*4882a593Smuzhiyun }
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun return 0;
2641*4882a593Smuzhiyun }
2642*4882a593Smuzhiyun
adv76xx_subscribe_event(struct v4l2_subdev * sd,struct v4l2_fh * fh,struct v4l2_event_subscription * sub)2643*4882a593Smuzhiyun static int adv76xx_subscribe_event(struct v4l2_subdev *sd,
2644*4882a593Smuzhiyun struct v4l2_fh *fh,
2645*4882a593Smuzhiyun struct v4l2_event_subscription *sub)
2646*4882a593Smuzhiyun {
2647*4882a593Smuzhiyun switch (sub->type) {
2648*4882a593Smuzhiyun case V4L2_EVENT_SOURCE_CHANGE:
2649*4882a593Smuzhiyun return v4l2_src_change_event_subdev_subscribe(sd, fh, sub);
2650*4882a593Smuzhiyun case V4L2_EVENT_CTRL:
2651*4882a593Smuzhiyun return v4l2_ctrl_subdev_subscribe_event(sd, fh, sub);
2652*4882a593Smuzhiyun default:
2653*4882a593Smuzhiyun return -EINVAL;
2654*4882a593Smuzhiyun }
2655*4882a593Smuzhiyun }
2656*4882a593Smuzhiyun
adv76xx_registered(struct v4l2_subdev * sd)2657*4882a593Smuzhiyun static int adv76xx_registered(struct v4l2_subdev *sd)
2658*4882a593Smuzhiyun {
2659*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
2660*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
2661*4882a593Smuzhiyun int err;
2662*4882a593Smuzhiyun
2663*4882a593Smuzhiyun err = cec_register_adapter(state->cec_adap, &client->dev);
2664*4882a593Smuzhiyun if (err)
2665*4882a593Smuzhiyun cec_delete_adapter(state->cec_adap);
2666*4882a593Smuzhiyun return err;
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun
adv76xx_unregistered(struct v4l2_subdev * sd)2669*4882a593Smuzhiyun static void adv76xx_unregistered(struct v4l2_subdev *sd)
2670*4882a593Smuzhiyun {
2671*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun cec_unregister_adapter(state->cec_adap);
2674*4882a593Smuzhiyun }
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
2677*4882a593Smuzhiyun
2678*4882a593Smuzhiyun static const struct v4l2_ctrl_ops adv76xx_ctrl_ops = {
2679*4882a593Smuzhiyun .s_ctrl = adv76xx_s_ctrl,
2680*4882a593Smuzhiyun .g_volatile_ctrl = adv76xx_g_volatile_ctrl,
2681*4882a593Smuzhiyun };
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops adv76xx_core_ops = {
2684*4882a593Smuzhiyun .log_status = adv76xx_log_status,
2685*4882a593Smuzhiyun .interrupt_service_routine = adv76xx_isr,
2686*4882a593Smuzhiyun .subscribe_event = adv76xx_subscribe_event,
2687*4882a593Smuzhiyun .unsubscribe_event = v4l2_event_subdev_unsubscribe,
2688*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
2689*4882a593Smuzhiyun .g_register = adv76xx_g_register,
2690*4882a593Smuzhiyun .s_register = adv76xx_s_register,
2691*4882a593Smuzhiyun #endif
2692*4882a593Smuzhiyun };
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops adv76xx_video_ops = {
2695*4882a593Smuzhiyun .s_routing = adv76xx_s_routing,
2696*4882a593Smuzhiyun .g_input_status = adv76xx_g_input_status,
2697*4882a593Smuzhiyun .s_dv_timings = adv76xx_s_dv_timings,
2698*4882a593Smuzhiyun .g_dv_timings = adv76xx_g_dv_timings,
2699*4882a593Smuzhiyun .query_dv_timings = adv76xx_query_dv_timings,
2700*4882a593Smuzhiyun };
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops adv76xx_pad_ops = {
2703*4882a593Smuzhiyun .enum_mbus_code = adv76xx_enum_mbus_code,
2704*4882a593Smuzhiyun .get_selection = adv76xx_get_selection,
2705*4882a593Smuzhiyun .get_fmt = adv76xx_get_format,
2706*4882a593Smuzhiyun .set_fmt = adv76xx_set_format,
2707*4882a593Smuzhiyun .get_edid = adv76xx_get_edid,
2708*4882a593Smuzhiyun .set_edid = adv76xx_set_edid,
2709*4882a593Smuzhiyun .dv_timings_cap = adv76xx_dv_timings_cap,
2710*4882a593Smuzhiyun .enum_dv_timings = adv76xx_enum_dv_timings,
2711*4882a593Smuzhiyun };
2712*4882a593Smuzhiyun
2713*4882a593Smuzhiyun static const struct v4l2_subdev_ops adv76xx_ops = {
2714*4882a593Smuzhiyun .core = &adv76xx_core_ops,
2715*4882a593Smuzhiyun .video = &adv76xx_video_ops,
2716*4882a593Smuzhiyun .pad = &adv76xx_pad_ops,
2717*4882a593Smuzhiyun };
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops adv76xx_int_ops = {
2720*4882a593Smuzhiyun .registered = adv76xx_registered,
2721*4882a593Smuzhiyun .unregistered = adv76xx_unregistered,
2722*4882a593Smuzhiyun };
2723*4882a593Smuzhiyun
2724*4882a593Smuzhiyun /* -------------------------- custom ctrls ---------------------------------- */
2725*4882a593Smuzhiyun
2726*4882a593Smuzhiyun static const struct v4l2_ctrl_config adv7604_ctrl_analog_sampling_phase = {
2727*4882a593Smuzhiyun .ops = &adv76xx_ctrl_ops,
2728*4882a593Smuzhiyun .id = V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE,
2729*4882a593Smuzhiyun .name = "Analog Sampling Phase",
2730*4882a593Smuzhiyun .type = V4L2_CTRL_TYPE_INTEGER,
2731*4882a593Smuzhiyun .min = 0,
2732*4882a593Smuzhiyun .max = 0x1f,
2733*4882a593Smuzhiyun .step = 1,
2734*4882a593Smuzhiyun .def = 0,
2735*4882a593Smuzhiyun };
2736*4882a593Smuzhiyun
2737*4882a593Smuzhiyun static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color_manual = {
2738*4882a593Smuzhiyun .ops = &adv76xx_ctrl_ops,
2739*4882a593Smuzhiyun .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL,
2740*4882a593Smuzhiyun .name = "Free Running Color, Manual",
2741*4882a593Smuzhiyun .type = V4L2_CTRL_TYPE_BOOLEAN,
2742*4882a593Smuzhiyun .min = false,
2743*4882a593Smuzhiyun .max = true,
2744*4882a593Smuzhiyun .step = 1,
2745*4882a593Smuzhiyun .def = false,
2746*4882a593Smuzhiyun };
2747*4882a593Smuzhiyun
2748*4882a593Smuzhiyun static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color = {
2749*4882a593Smuzhiyun .ops = &adv76xx_ctrl_ops,
2750*4882a593Smuzhiyun .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR,
2751*4882a593Smuzhiyun .name = "Free Running Color",
2752*4882a593Smuzhiyun .type = V4L2_CTRL_TYPE_INTEGER,
2753*4882a593Smuzhiyun .min = 0x0,
2754*4882a593Smuzhiyun .max = 0xffffff,
2755*4882a593Smuzhiyun .step = 0x1,
2756*4882a593Smuzhiyun .def = 0x0,
2757*4882a593Smuzhiyun };
2758*4882a593Smuzhiyun
2759*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
2760*4882a593Smuzhiyun
2761*4882a593Smuzhiyun struct adv76xx_register_map {
2762*4882a593Smuzhiyun const char *name;
2763*4882a593Smuzhiyun u8 default_addr;
2764*4882a593Smuzhiyun };
2765*4882a593Smuzhiyun
2766*4882a593Smuzhiyun static const struct adv76xx_register_map adv76xx_default_addresses[] = {
2767*4882a593Smuzhiyun [ADV76XX_PAGE_IO] = { "main", 0x4c },
2768*4882a593Smuzhiyun [ADV7604_PAGE_AVLINK] = { "avlink", 0x42 },
2769*4882a593Smuzhiyun [ADV76XX_PAGE_CEC] = { "cec", 0x40 },
2770*4882a593Smuzhiyun [ADV76XX_PAGE_INFOFRAME] = { "infoframe", 0x3e },
2771*4882a593Smuzhiyun [ADV7604_PAGE_ESDP] = { "esdp", 0x38 },
2772*4882a593Smuzhiyun [ADV7604_PAGE_DPP] = { "dpp", 0x3c },
2773*4882a593Smuzhiyun [ADV76XX_PAGE_AFE] = { "afe", 0x26 },
2774*4882a593Smuzhiyun [ADV76XX_PAGE_REP] = { "rep", 0x32 },
2775*4882a593Smuzhiyun [ADV76XX_PAGE_EDID] = { "edid", 0x36 },
2776*4882a593Smuzhiyun [ADV76XX_PAGE_HDMI] = { "hdmi", 0x34 },
2777*4882a593Smuzhiyun [ADV76XX_PAGE_TEST] = { "test", 0x30 },
2778*4882a593Smuzhiyun [ADV76XX_PAGE_CP] = { "cp", 0x22 },
2779*4882a593Smuzhiyun [ADV7604_PAGE_VDP] = { "vdp", 0x24 },
2780*4882a593Smuzhiyun };
2781*4882a593Smuzhiyun
adv76xx_core_init(struct v4l2_subdev * sd)2782*4882a593Smuzhiyun static int adv76xx_core_init(struct v4l2_subdev *sd)
2783*4882a593Smuzhiyun {
2784*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
2785*4882a593Smuzhiyun const struct adv76xx_chip_info *info = state->info;
2786*4882a593Smuzhiyun struct adv76xx_platform_data *pdata = &state->pdata;
2787*4882a593Smuzhiyun
2788*4882a593Smuzhiyun hdmi_write(sd, 0x48,
2789*4882a593Smuzhiyun (pdata->disable_pwrdnb ? 0x80 : 0) |
2790*4882a593Smuzhiyun (pdata->disable_cable_det_rst ? 0x40 : 0));
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun disable_input(sd);
2793*4882a593Smuzhiyun
2794*4882a593Smuzhiyun if (pdata->default_input >= 0 &&
2795*4882a593Smuzhiyun pdata->default_input < state->source_pad) {
2796*4882a593Smuzhiyun state->selected_input = pdata->default_input;
2797*4882a593Smuzhiyun select_input(sd);
2798*4882a593Smuzhiyun enable_input(sd);
2799*4882a593Smuzhiyun }
2800*4882a593Smuzhiyun
2801*4882a593Smuzhiyun /* power */
2802*4882a593Smuzhiyun io_write(sd, 0x0c, 0x42); /* Power up part and power down VDP */
2803*4882a593Smuzhiyun io_write(sd, 0x0b, 0x44); /* Power down ESDP block */
2804*4882a593Smuzhiyun cp_write(sd, 0xcf, 0x01); /* Power down macrovision */
2805*4882a593Smuzhiyun
2806*4882a593Smuzhiyun /* video format */
2807*4882a593Smuzhiyun io_write_clr_set(sd, 0x02, 0x0f, pdata->alt_gamma << 3);
2808*4882a593Smuzhiyun io_write_clr_set(sd, 0x05, 0x0e, pdata->blank_data << 3 |
2809*4882a593Smuzhiyun pdata->insert_av_codes << 2 |
2810*4882a593Smuzhiyun pdata->replicate_av_codes << 1);
2811*4882a593Smuzhiyun adv76xx_setup_format(state);
2812*4882a593Smuzhiyun
2813*4882a593Smuzhiyun cp_write(sd, 0x69, 0x30); /* Enable CP CSC */
2814*4882a593Smuzhiyun
2815*4882a593Smuzhiyun /* VS, HS polarities */
2816*4882a593Smuzhiyun io_write(sd, 0x06, 0xa0 | pdata->inv_vs_pol << 2 |
2817*4882a593Smuzhiyun pdata->inv_hs_pol << 1 | pdata->inv_llc_pol);
2818*4882a593Smuzhiyun
2819*4882a593Smuzhiyun /* Adjust drive strength */
2820*4882a593Smuzhiyun io_write(sd, 0x14, 0x40 | pdata->dr_str_data << 4 |
2821*4882a593Smuzhiyun pdata->dr_str_clk << 2 |
2822*4882a593Smuzhiyun pdata->dr_str_sync);
2823*4882a593Smuzhiyun
2824*4882a593Smuzhiyun cp_write(sd, 0xba, (pdata->hdmi_free_run_mode << 1) | 0x01); /* HDMI free run */
2825*4882a593Smuzhiyun cp_write(sd, 0xf3, 0xdc); /* Low threshold to enter/exit free run mode */
2826*4882a593Smuzhiyun cp_write(sd, 0xf9, 0x23); /* STDI ch. 1 - LCVS change threshold -
2827*4882a593Smuzhiyun ADI recommended setting [REF_01, c. 2.3.3] */
2828*4882a593Smuzhiyun cp_write(sd, 0x45, 0x23); /* STDI ch. 2 - LCVS change threshold -
2829*4882a593Smuzhiyun ADI recommended setting [REF_01, c. 2.3.3] */
2830*4882a593Smuzhiyun cp_write(sd, 0xc9, 0x2d); /* use prim_mode and vid_std as free run resolution
2831*4882a593Smuzhiyun for digital formats */
2832*4882a593Smuzhiyun
2833*4882a593Smuzhiyun /* HDMI audio */
2834*4882a593Smuzhiyun hdmi_write_clr_set(sd, 0x15, 0x03, 0x03); /* Mute on FIFO over-/underflow [REF_01, c. 1.2.18] */
2835*4882a593Smuzhiyun hdmi_write_clr_set(sd, 0x1a, 0x0e, 0x08); /* Wait 1 s before unmute */
2836*4882a593Smuzhiyun hdmi_write_clr_set(sd, 0x68, 0x06, 0x06); /* FIFO reset on over-/underflow [REF_01, c. 1.2.19] */
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun /* TODO from platform data */
2839*4882a593Smuzhiyun afe_write(sd, 0xb5, 0x01); /* Setting MCLK to 256Fs */
2840*4882a593Smuzhiyun
2841*4882a593Smuzhiyun if (adv76xx_has_afe(state)) {
2842*4882a593Smuzhiyun afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */
2843*4882a593Smuzhiyun io_write_clr_set(sd, 0x30, 1 << 4, pdata->output_bus_lsb_to_msb << 4);
2844*4882a593Smuzhiyun }
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun /* interrupts */
2847*4882a593Smuzhiyun io_write(sd, 0x40, 0xc0 | pdata->int1_config); /* Configure INT1 */
2848*4882a593Smuzhiyun io_write(sd, 0x46, 0x98); /* Enable SSPD, STDI and CP unlocked interrupts */
2849*4882a593Smuzhiyun io_write(sd, 0x6e, info->fmt_change_digital_mask); /* Enable V_LOCKED and DE_REGEN_LCK interrupts */
2850*4882a593Smuzhiyun io_write(sd, 0x73, info->cable_det_mask); /* Enable cable detection (+5v) interrupts */
2851*4882a593Smuzhiyun info->setup_irqs(sd);
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun return v4l2_ctrl_handler_setup(sd->ctrl_handler);
2854*4882a593Smuzhiyun }
2855*4882a593Smuzhiyun
adv7604_setup_irqs(struct v4l2_subdev * sd)2856*4882a593Smuzhiyun static void adv7604_setup_irqs(struct v4l2_subdev *sd)
2857*4882a593Smuzhiyun {
2858*4882a593Smuzhiyun io_write(sd, 0x41, 0xd7); /* STDI irq for any change, disable INT2 */
2859*4882a593Smuzhiyun }
2860*4882a593Smuzhiyun
adv7611_setup_irqs(struct v4l2_subdev * sd)2861*4882a593Smuzhiyun static void adv7611_setup_irqs(struct v4l2_subdev *sd)
2862*4882a593Smuzhiyun {
2863*4882a593Smuzhiyun io_write(sd, 0x41, 0xd0); /* STDI irq for any change, disable INT2 */
2864*4882a593Smuzhiyun }
2865*4882a593Smuzhiyun
adv7612_setup_irqs(struct v4l2_subdev * sd)2866*4882a593Smuzhiyun static void adv7612_setup_irqs(struct v4l2_subdev *sd)
2867*4882a593Smuzhiyun {
2868*4882a593Smuzhiyun io_write(sd, 0x41, 0xd0); /* disable INT2 */
2869*4882a593Smuzhiyun }
2870*4882a593Smuzhiyun
adv76xx_unregister_clients(struct adv76xx_state * state)2871*4882a593Smuzhiyun static void adv76xx_unregister_clients(struct adv76xx_state *state)
2872*4882a593Smuzhiyun {
2873*4882a593Smuzhiyun unsigned int i;
2874*4882a593Smuzhiyun
2875*4882a593Smuzhiyun for (i = 1; i < ARRAY_SIZE(state->i2c_clients); ++i)
2876*4882a593Smuzhiyun i2c_unregister_device(state->i2c_clients[i]);
2877*4882a593Smuzhiyun }
2878*4882a593Smuzhiyun
adv76xx_dummy_client(struct v4l2_subdev * sd,unsigned int page)2879*4882a593Smuzhiyun static struct i2c_client *adv76xx_dummy_client(struct v4l2_subdev *sd,
2880*4882a593Smuzhiyun unsigned int page)
2881*4882a593Smuzhiyun {
2882*4882a593Smuzhiyun struct i2c_client *client = v4l2_get_subdevdata(sd);
2883*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
2884*4882a593Smuzhiyun struct adv76xx_platform_data *pdata = &state->pdata;
2885*4882a593Smuzhiyun unsigned int io_reg = 0xf2 + page;
2886*4882a593Smuzhiyun struct i2c_client *new_client;
2887*4882a593Smuzhiyun
2888*4882a593Smuzhiyun if (pdata && pdata->i2c_addresses[page])
2889*4882a593Smuzhiyun new_client = i2c_new_dummy_device(client->adapter,
2890*4882a593Smuzhiyun pdata->i2c_addresses[page]);
2891*4882a593Smuzhiyun else
2892*4882a593Smuzhiyun new_client = i2c_new_ancillary_device(client,
2893*4882a593Smuzhiyun adv76xx_default_addresses[page].name,
2894*4882a593Smuzhiyun adv76xx_default_addresses[page].default_addr);
2895*4882a593Smuzhiyun
2896*4882a593Smuzhiyun if (!IS_ERR(new_client))
2897*4882a593Smuzhiyun io_write(sd, io_reg, new_client->addr << 1);
2898*4882a593Smuzhiyun
2899*4882a593Smuzhiyun return new_client;
2900*4882a593Smuzhiyun }
2901*4882a593Smuzhiyun
2902*4882a593Smuzhiyun static const struct adv76xx_reg_seq adv7604_recommended_settings_afe[] = {
2903*4882a593Smuzhiyun /* reset ADI recommended settings for HDMI: */
2904*4882a593Smuzhiyun /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
2905*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
2906*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
2907*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x00 }, /* DDC bus active pull-up control */
2908*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x74 }, /* TMDS PLL optimization */
2909*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
2910*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0x74 }, /* TMDS PLL optimization */
2911*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x63 }, /* TMDS PLL optimization */
2912*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
2913*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
2914*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x88 }, /* equaliser */
2915*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2e }, /* equaliser */
2916*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x00 }, /* enable automatic EQ changing */
2917*4882a593Smuzhiyun
2918*4882a593Smuzhiyun /* set ADI recommended settings for digitizer */
2919*4882a593Smuzhiyun /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
2920*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0x7b }, /* ADC noise shaping filter controls */
2921*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x1f }, /* CP core gain controls */
2922*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_CP, 0x3e), 0x04 }, /* CP core pre-gain control */
2923*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_CP, 0xc3), 0x39 }, /* CP coast control. Graphics mode */
2924*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_CP, 0x40), 0x5c }, /* CP core pre-gain control. Graphics mode */
2925*4882a593Smuzhiyun
2926*4882a593Smuzhiyun { ADV76XX_REG_SEQ_TERM, 0 },
2927*4882a593Smuzhiyun };
2928*4882a593Smuzhiyun
2929*4882a593Smuzhiyun static const struct adv76xx_reg_seq adv7604_recommended_settings_hdmi[] = {
2930*4882a593Smuzhiyun /* set ADI recommended settings for HDMI: */
2931*4882a593Smuzhiyun /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
2932*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x84 }, /* HDMI filter optimization */
2933*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x10 }, /* DDC bus active pull-up control */
2934*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x39 }, /* TMDS PLL optimization */
2935*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
2936*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xb6 }, /* TMDS PLL optimization */
2937*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x03 }, /* TMDS PLL optimization */
2938*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
2939*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
2940*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x8b }, /* equaliser */
2941*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2d }, /* equaliser */
2942*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x01 }, /* enable automatic EQ changing */
2943*4882a593Smuzhiyun
2944*4882a593Smuzhiyun /* reset ADI recommended settings for digitizer */
2945*4882a593Smuzhiyun /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
2946*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0xfb }, /* ADC noise shaping filter controls */
2947*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x0d }, /* CP core gain controls */
2948*4882a593Smuzhiyun
2949*4882a593Smuzhiyun { ADV76XX_REG_SEQ_TERM, 0 },
2950*4882a593Smuzhiyun };
2951*4882a593Smuzhiyun
2952*4882a593Smuzhiyun static const struct adv76xx_reg_seq adv7611_recommended_settings_hdmi[] = {
2953*4882a593Smuzhiyun /* ADV7611 Register Settings Recommendations Rev 1.5, May 2014 */
2954*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_CP, 0x6c), 0x00 },
2955*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x9b), 0x03 },
2956*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x6f), 0x08 },
2957*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x85), 0x1f },
2958*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x87), 0x70 },
2959*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xda },
2960*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x01 },
2961*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x03), 0x98 },
2962*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4c), 0x44 },
2963*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x04 },
2964*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x1e },
2965*4882a593Smuzhiyun
2966*4882a593Smuzhiyun { ADV76XX_REG_SEQ_TERM, 0 },
2967*4882a593Smuzhiyun };
2968*4882a593Smuzhiyun
2969*4882a593Smuzhiyun static const struct adv76xx_reg_seq adv7612_recommended_settings_hdmi[] = {
2970*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_CP, 0x6c), 0x00 },
2971*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x9b), 0x03 },
2972*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x6f), 0x08 },
2973*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x85), 0x1f },
2974*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x87), 0x70 },
2975*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xda },
2976*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x01 },
2977*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x03), 0x98 },
2978*4882a593Smuzhiyun { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4c), 0x44 },
2979*4882a593Smuzhiyun { ADV76XX_REG_SEQ_TERM, 0 },
2980*4882a593Smuzhiyun };
2981*4882a593Smuzhiyun
2982*4882a593Smuzhiyun static const struct adv76xx_chip_info adv76xx_chip_info[] = {
2983*4882a593Smuzhiyun [ADV7604] = {
2984*4882a593Smuzhiyun .type = ADV7604,
2985*4882a593Smuzhiyun .has_afe = true,
2986*4882a593Smuzhiyun .max_port = ADV7604_PAD_VGA_COMP,
2987*4882a593Smuzhiyun .num_dv_ports = 4,
2988*4882a593Smuzhiyun .edid_enable_reg = 0x77,
2989*4882a593Smuzhiyun .edid_status_reg = 0x7d,
2990*4882a593Smuzhiyun .lcf_reg = 0xb3,
2991*4882a593Smuzhiyun .tdms_lock_mask = 0xe0,
2992*4882a593Smuzhiyun .cable_det_mask = 0x1e,
2993*4882a593Smuzhiyun .fmt_change_digital_mask = 0xc1,
2994*4882a593Smuzhiyun .cp_csc = 0xfc,
2995*4882a593Smuzhiyun .cec_irq_status = 0x4d,
2996*4882a593Smuzhiyun .cec_rx_enable = 0x26,
2997*4882a593Smuzhiyun .cec_rx_enable_mask = 0x01,
2998*4882a593Smuzhiyun .cec_irq_swap = true,
2999*4882a593Smuzhiyun .formats = adv7604_formats,
3000*4882a593Smuzhiyun .nformats = ARRAY_SIZE(adv7604_formats),
3001*4882a593Smuzhiyun .set_termination = adv7604_set_termination,
3002*4882a593Smuzhiyun .setup_irqs = adv7604_setup_irqs,
3003*4882a593Smuzhiyun .read_hdmi_pixelclock = adv7604_read_hdmi_pixelclock,
3004*4882a593Smuzhiyun .read_cable_det = adv7604_read_cable_det,
3005*4882a593Smuzhiyun .recommended_settings = {
3006*4882a593Smuzhiyun [0] = adv7604_recommended_settings_afe,
3007*4882a593Smuzhiyun [1] = adv7604_recommended_settings_hdmi,
3008*4882a593Smuzhiyun },
3009*4882a593Smuzhiyun .num_recommended_settings = {
3010*4882a593Smuzhiyun [0] = ARRAY_SIZE(adv7604_recommended_settings_afe),
3011*4882a593Smuzhiyun [1] = ARRAY_SIZE(adv7604_recommended_settings_hdmi),
3012*4882a593Smuzhiyun },
3013*4882a593Smuzhiyun .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV7604_PAGE_AVLINK) |
3014*4882a593Smuzhiyun BIT(ADV76XX_PAGE_CEC) | BIT(ADV76XX_PAGE_INFOFRAME) |
3015*4882a593Smuzhiyun BIT(ADV7604_PAGE_ESDP) | BIT(ADV7604_PAGE_DPP) |
3016*4882a593Smuzhiyun BIT(ADV76XX_PAGE_AFE) | BIT(ADV76XX_PAGE_REP) |
3017*4882a593Smuzhiyun BIT(ADV76XX_PAGE_EDID) | BIT(ADV76XX_PAGE_HDMI) |
3018*4882a593Smuzhiyun BIT(ADV76XX_PAGE_TEST) | BIT(ADV76XX_PAGE_CP) |
3019*4882a593Smuzhiyun BIT(ADV7604_PAGE_VDP),
3020*4882a593Smuzhiyun .linewidth_mask = 0xfff,
3021*4882a593Smuzhiyun .field0_height_mask = 0xfff,
3022*4882a593Smuzhiyun .field1_height_mask = 0xfff,
3023*4882a593Smuzhiyun .hfrontporch_mask = 0x3ff,
3024*4882a593Smuzhiyun .hsync_mask = 0x3ff,
3025*4882a593Smuzhiyun .hbackporch_mask = 0x3ff,
3026*4882a593Smuzhiyun .field0_vfrontporch_mask = 0x1fff,
3027*4882a593Smuzhiyun .field0_vsync_mask = 0x1fff,
3028*4882a593Smuzhiyun .field0_vbackporch_mask = 0x1fff,
3029*4882a593Smuzhiyun .field1_vfrontporch_mask = 0x1fff,
3030*4882a593Smuzhiyun .field1_vsync_mask = 0x1fff,
3031*4882a593Smuzhiyun .field1_vbackporch_mask = 0x1fff,
3032*4882a593Smuzhiyun },
3033*4882a593Smuzhiyun [ADV7611] = {
3034*4882a593Smuzhiyun .type = ADV7611,
3035*4882a593Smuzhiyun .has_afe = false,
3036*4882a593Smuzhiyun .max_port = ADV76XX_PAD_HDMI_PORT_A,
3037*4882a593Smuzhiyun .num_dv_ports = 1,
3038*4882a593Smuzhiyun .edid_enable_reg = 0x74,
3039*4882a593Smuzhiyun .edid_status_reg = 0x76,
3040*4882a593Smuzhiyun .lcf_reg = 0xa3,
3041*4882a593Smuzhiyun .tdms_lock_mask = 0x43,
3042*4882a593Smuzhiyun .cable_det_mask = 0x01,
3043*4882a593Smuzhiyun .fmt_change_digital_mask = 0x03,
3044*4882a593Smuzhiyun .cp_csc = 0xf4,
3045*4882a593Smuzhiyun .cec_irq_status = 0x93,
3046*4882a593Smuzhiyun .cec_rx_enable = 0x2c,
3047*4882a593Smuzhiyun .cec_rx_enable_mask = 0x02,
3048*4882a593Smuzhiyun .formats = adv7611_formats,
3049*4882a593Smuzhiyun .nformats = ARRAY_SIZE(adv7611_formats),
3050*4882a593Smuzhiyun .set_termination = adv7611_set_termination,
3051*4882a593Smuzhiyun .setup_irqs = adv7611_setup_irqs,
3052*4882a593Smuzhiyun .read_hdmi_pixelclock = adv7611_read_hdmi_pixelclock,
3053*4882a593Smuzhiyun .read_cable_det = adv7611_read_cable_det,
3054*4882a593Smuzhiyun .recommended_settings = {
3055*4882a593Smuzhiyun [1] = adv7611_recommended_settings_hdmi,
3056*4882a593Smuzhiyun },
3057*4882a593Smuzhiyun .num_recommended_settings = {
3058*4882a593Smuzhiyun [1] = ARRAY_SIZE(adv7611_recommended_settings_hdmi),
3059*4882a593Smuzhiyun },
3060*4882a593Smuzhiyun .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV76XX_PAGE_CEC) |
3061*4882a593Smuzhiyun BIT(ADV76XX_PAGE_INFOFRAME) | BIT(ADV76XX_PAGE_AFE) |
3062*4882a593Smuzhiyun BIT(ADV76XX_PAGE_REP) | BIT(ADV76XX_PAGE_EDID) |
3063*4882a593Smuzhiyun BIT(ADV76XX_PAGE_HDMI) | BIT(ADV76XX_PAGE_CP),
3064*4882a593Smuzhiyun .linewidth_mask = 0x1fff,
3065*4882a593Smuzhiyun .field0_height_mask = 0x1fff,
3066*4882a593Smuzhiyun .field1_height_mask = 0x1fff,
3067*4882a593Smuzhiyun .hfrontporch_mask = 0x1fff,
3068*4882a593Smuzhiyun .hsync_mask = 0x1fff,
3069*4882a593Smuzhiyun .hbackporch_mask = 0x1fff,
3070*4882a593Smuzhiyun .field0_vfrontporch_mask = 0x3fff,
3071*4882a593Smuzhiyun .field0_vsync_mask = 0x3fff,
3072*4882a593Smuzhiyun .field0_vbackporch_mask = 0x3fff,
3073*4882a593Smuzhiyun .field1_vfrontporch_mask = 0x3fff,
3074*4882a593Smuzhiyun .field1_vsync_mask = 0x3fff,
3075*4882a593Smuzhiyun .field1_vbackporch_mask = 0x3fff,
3076*4882a593Smuzhiyun },
3077*4882a593Smuzhiyun [ADV7612] = {
3078*4882a593Smuzhiyun .type = ADV7612,
3079*4882a593Smuzhiyun .has_afe = false,
3080*4882a593Smuzhiyun .max_port = ADV76XX_PAD_HDMI_PORT_A, /* B not supported */
3081*4882a593Smuzhiyun .num_dv_ports = 1, /* normally 2 */
3082*4882a593Smuzhiyun .edid_enable_reg = 0x74,
3083*4882a593Smuzhiyun .edid_status_reg = 0x76,
3084*4882a593Smuzhiyun .lcf_reg = 0xa3,
3085*4882a593Smuzhiyun .tdms_lock_mask = 0x43,
3086*4882a593Smuzhiyun .cable_det_mask = 0x01,
3087*4882a593Smuzhiyun .fmt_change_digital_mask = 0x03,
3088*4882a593Smuzhiyun .cp_csc = 0xf4,
3089*4882a593Smuzhiyun .cec_irq_status = 0x93,
3090*4882a593Smuzhiyun .cec_rx_enable = 0x2c,
3091*4882a593Smuzhiyun .cec_rx_enable_mask = 0x02,
3092*4882a593Smuzhiyun .formats = adv7612_formats,
3093*4882a593Smuzhiyun .nformats = ARRAY_SIZE(adv7612_formats),
3094*4882a593Smuzhiyun .set_termination = adv7611_set_termination,
3095*4882a593Smuzhiyun .setup_irqs = adv7612_setup_irqs,
3096*4882a593Smuzhiyun .read_hdmi_pixelclock = adv7611_read_hdmi_pixelclock,
3097*4882a593Smuzhiyun .read_cable_det = adv7612_read_cable_det,
3098*4882a593Smuzhiyun .recommended_settings = {
3099*4882a593Smuzhiyun [1] = adv7612_recommended_settings_hdmi,
3100*4882a593Smuzhiyun },
3101*4882a593Smuzhiyun .num_recommended_settings = {
3102*4882a593Smuzhiyun [1] = ARRAY_SIZE(adv7612_recommended_settings_hdmi),
3103*4882a593Smuzhiyun },
3104*4882a593Smuzhiyun .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV76XX_PAGE_CEC) |
3105*4882a593Smuzhiyun BIT(ADV76XX_PAGE_INFOFRAME) | BIT(ADV76XX_PAGE_AFE) |
3106*4882a593Smuzhiyun BIT(ADV76XX_PAGE_REP) | BIT(ADV76XX_PAGE_EDID) |
3107*4882a593Smuzhiyun BIT(ADV76XX_PAGE_HDMI) | BIT(ADV76XX_PAGE_CP),
3108*4882a593Smuzhiyun .linewidth_mask = 0x1fff,
3109*4882a593Smuzhiyun .field0_height_mask = 0x1fff,
3110*4882a593Smuzhiyun .field1_height_mask = 0x1fff,
3111*4882a593Smuzhiyun .hfrontporch_mask = 0x1fff,
3112*4882a593Smuzhiyun .hsync_mask = 0x1fff,
3113*4882a593Smuzhiyun .hbackporch_mask = 0x1fff,
3114*4882a593Smuzhiyun .field0_vfrontporch_mask = 0x3fff,
3115*4882a593Smuzhiyun .field0_vsync_mask = 0x3fff,
3116*4882a593Smuzhiyun .field0_vbackporch_mask = 0x3fff,
3117*4882a593Smuzhiyun .field1_vfrontporch_mask = 0x3fff,
3118*4882a593Smuzhiyun .field1_vsync_mask = 0x3fff,
3119*4882a593Smuzhiyun .field1_vbackporch_mask = 0x3fff,
3120*4882a593Smuzhiyun },
3121*4882a593Smuzhiyun };
3122*4882a593Smuzhiyun
3123*4882a593Smuzhiyun static const struct i2c_device_id adv76xx_i2c_id[] = {
3124*4882a593Smuzhiyun { "adv7604", (kernel_ulong_t)&adv76xx_chip_info[ADV7604] },
3125*4882a593Smuzhiyun { "adv7611", (kernel_ulong_t)&adv76xx_chip_info[ADV7611] },
3126*4882a593Smuzhiyun { "adv7612", (kernel_ulong_t)&adv76xx_chip_info[ADV7612] },
3127*4882a593Smuzhiyun { }
3128*4882a593Smuzhiyun };
3129*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, adv76xx_i2c_id);
3130*4882a593Smuzhiyun
3131*4882a593Smuzhiyun static const struct of_device_id adv76xx_of_id[] __maybe_unused = {
3132*4882a593Smuzhiyun { .compatible = "adi,adv7611", .data = &adv76xx_chip_info[ADV7611] },
3133*4882a593Smuzhiyun { .compatible = "adi,adv7612", .data = &adv76xx_chip_info[ADV7612] },
3134*4882a593Smuzhiyun { }
3135*4882a593Smuzhiyun };
3136*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, adv76xx_of_id);
3137*4882a593Smuzhiyun
adv76xx_parse_dt(struct adv76xx_state * state)3138*4882a593Smuzhiyun static int adv76xx_parse_dt(struct adv76xx_state *state)
3139*4882a593Smuzhiyun {
3140*4882a593Smuzhiyun struct v4l2_fwnode_endpoint bus_cfg = { .bus_type = 0 };
3141*4882a593Smuzhiyun struct device_node *endpoint;
3142*4882a593Smuzhiyun struct device_node *np;
3143*4882a593Smuzhiyun unsigned int flags;
3144*4882a593Smuzhiyun int ret;
3145*4882a593Smuzhiyun u32 v;
3146*4882a593Smuzhiyun
3147*4882a593Smuzhiyun np = state->i2c_clients[ADV76XX_PAGE_IO]->dev.of_node;
3148*4882a593Smuzhiyun
3149*4882a593Smuzhiyun /* Parse the endpoint. */
3150*4882a593Smuzhiyun endpoint = of_graph_get_next_endpoint(np, NULL);
3151*4882a593Smuzhiyun if (!endpoint)
3152*4882a593Smuzhiyun return -EINVAL;
3153*4882a593Smuzhiyun
3154*4882a593Smuzhiyun ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(endpoint), &bus_cfg);
3155*4882a593Smuzhiyun of_node_put(endpoint);
3156*4882a593Smuzhiyun if (ret)
3157*4882a593Smuzhiyun return ret;
3158*4882a593Smuzhiyun
3159*4882a593Smuzhiyun if (!of_property_read_u32(np, "default-input", &v))
3160*4882a593Smuzhiyun state->pdata.default_input = v;
3161*4882a593Smuzhiyun else
3162*4882a593Smuzhiyun state->pdata.default_input = -1;
3163*4882a593Smuzhiyun
3164*4882a593Smuzhiyun flags = bus_cfg.bus.parallel.flags;
3165*4882a593Smuzhiyun
3166*4882a593Smuzhiyun if (flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
3167*4882a593Smuzhiyun state->pdata.inv_hs_pol = 1;
3168*4882a593Smuzhiyun
3169*4882a593Smuzhiyun if (flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
3170*4882a593Smuzhiyun state->pdata.inv_vs_pol = 1;
3171*4882a593Smuzhiyun
3172*4882a593Smuzhiyun if (flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
3173*4882a593Smuzhiyun state->pdata.inv_llc_pol = 1;
3174*4882a593Smuzhiyun
3175*4882a593Smuzhiyun if (bus_cfg.bus_type == V4L2_MBUS_BT656)
3176*4882a593Smuzhiyun state->pdata.insert_av_codes = 1;
3177*4882a593Smuzhiyun
3178*4882a593Smuzhiyun /* Disable the interrupt for now as no DT-based board uses it. */
3179*4882a593Smuzhiyun state->pdata.int1_config = ADV76XX_INT1_CONFIG_ACTIVE_HIGH;
3180*4882a593Smuzhiyun
3181*4882a593Smuzhiyun /* Hardcode the remaining platform data fields. */
3182*4882a593Smuzhiyun state->pdata.disable_pwrdnb = 0;
3183*4882a593Smuzhiyun state->pdata.disable_cable_det_rst = 0;
3184*4882a593Smuzhiyun state->pdata.blank_data = 1;
3185*4882a593Smuzhiyun state->pdata.op_format_mode_sel = ADV7604_OP_FORMAT_MODE0;
3186*4882a593Smuzhiyun state->pdata.bus_order = ADV7604_BUS_ORDER_RGB;
3187*4882a593Smuzhiyun state->pdata.dr_str_data = ADV76XX_DR_STR_MEDIUM_HIGH;
3188*4882a593Smuzhiyun state->pdata.dr_str_clk = ADV76XX_DR_STR_MEDIUM_HIGH;
3189*4882a593Smuzhiyun state->pdata.dr_str_sync = ADV76XX_DR_STR_MEDIUM_HIGH;
3190*4882a593Smuzhiyun
3191*4882a593Smuzhiyun return 0;
3192*4882a593Smuzhiyun }
3193*4882a593Smuzhiyun
3194*4882a593Smuzhiyun static const struct regmap_config adv76xx_regmap_cnf[] = {
3195*4882a593Smuzhiyun {
3196*4882a593Smuzhiyun .name = "io",
3197*4882a593Smuzhiyun .reg_bits = 8,
3198*4882a593Smuzhiyun .val_bits = 8,
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun .max_register = 0xff,
3201*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
3202*4882a593Smuzhiyun },
3203*4882a593Smuzhiyun {
3204*4882a593Smuzhiyun .name = "avlink",
3205*4882a593Smuzhiyun .reg_bits = 8,
3206*4882a593Smuzhiyun .val_bits = 8,
3207*4882a593Smuzhiyun
3208*4882a593Smuzhiyun .max_register = 0xff,
3209*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
3210*4882a593Smuzhiyun },
3211*4882a593Smuzhiyun {
3212*4882a593Smuzhiyun .name = "cec",
3213*4882a593Smuzhiyun .reg_bits = 8,
3214*4882a593Smuzhiyun .val_bits = 8,
3215*4882a593Smuzhiyun
3216*4882a593Smuzhiyun .max_register = 0xff,
3217*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
3218*4882a593Smuzhiyun },
3219*4882a593Smuzhiyun {
3220*4882a593Smuzhiyun .name = "infoframe",
3221*4882a593Smuzhiyun .reg_bits = 8,
3222*4882a593Smuzhiyun .val_bits = 8,
3223*4882a593Smuzhiyun
3224*4882a593Smuzhiyun .max_register = 0xff,
3225*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
3226*4882a593Smuzhiyun },
3227*4882a593Smuzhiyun {
3228*4882a593Smuzhiyun .name = "esdp",
3229*4882a593Smuzhiyun .reg_bits = 8,
3230*4882a593Smuzhiyun .val_bits = 8,
3231*4882a593Smuzhiyun
3232*4882a593Smuzhiyun .max_register = 0xff,
3233*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
3234*4882a593Smuzhiyun },
3235*4882a593Smuzhiyun {
3236*4882a593Smuzhiyun .name = "epp",
3237*4882a593Smuzhiyun .reg_bits = 8,
3238*4882a593Smuzhiyun .val_bits = 8,
3239*4882a593Smuzhiyun
3240*4882a593Smuzhiyun .max_register = 0xff,
3241*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
3242*4882a593Smuzhiyun },
3243*4882a593Smuzhiyun {
3244*4882a593Smuzhiyun .name = "afe",
3245*4882a593Smuzhiyun .reg_bits = 8,
3246*4882a593Smuzhiyun .val_bits = 8,
3247*4882a593Smuzhiyun
3248*4882a593Smuzhiyun .max_register = 0xff,
3249*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
3250*4882a593Smuzhiyun },
3251*4882a593Smuzhiyun {
3252*4882a593Smuzhiyun .name = "rep",
3253*4882a593Smuzhiyun .reg_bits = 8,
3254*4882a593Smuzhiyun .val_bits = 8,
3255*4882a593Smuzhiyun
3256*4882a593Smuzhiyun .max_register = 0xff,
3257*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
3258*4882a593Smuzhiyun },
3259*4882a593Smuzhiyun {
3260*4882a593Smuzhiyun .name = "edid",
3261*4882a593Smuzhiyun .reg_bits = 8,
3262*4882a593Smuzhiyun .val_bits = 8,
3263*4882a593Smuzhiyun
3264*4882a593Smuzhiyun .max_register = 0xff,
3265*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
3266*4882a593Smuzhiyun },
3267*4882a593Smuzhiyun
3268*4882a593Smuzhiyun {
3269*4882a593Smuzhiyun .name = "hdmi",
3270*4882a593Smuzhiyun .reg_bits = 8,
3271*4882a593Smuzhiyun .val_bits = 8,
3272*4882a593Smuzhiyun
3273*4882a593Smuzhiyun .max_register = 0xff,
3274*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
3275*4882a593Smuzhiyun },
3276*4882a593Smuzhiyun {
3277*4882a593Smuzhiyun .name = "test",
3278*4882a593Smuzhiyun .reg_bits = 8,
3279*4882a593Smuzhiyun .val_bits = 8,
3280*4882a593Smuzhiyun
3281*4882a593Smuzhiyun .max_register = 0xff,
3282*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
3283*4882a593Smuzhiyun },
3284*4882a593Smuzhiyun {
3285*4882a593Smuzhiyun .name = "cp",
3286*4882a593Smuzhiyun .reg_bits = 8,
3287*4882a593Smuzhiyun .val_bits = 8,
3288*4882a593Smuzhiyun
3289*4882a593Smuzhiyun .max_register = 0xff,
3290*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
3291*4882a593Smuzhiyun },
3292*4882a593Smuzhiyun {
3293*4882a593Smuzhiyun .name = "vdp",
3294*4882a593Smuzhiyun .reg_bits = 8,
3295*4882a593Smuzhiyun .val_bits = 8,
3296*4882a593Smuzhiyun
3297*4882a593Smuzhiyun .max_register = 0xff,
3298*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
3299*4882a593Smuzhiyun },
3300*4882a593Smuzhiyun };
3301*4882a593Smuzhiyun
configure_regmap(struct adv76xx_state * state,int region)3302*4882a593Smuzhiyun static int configure_regmap(struct adv76xx_state *state, int region)
3303*4882a593Smuzhiyun {
3304*4882a593Smuzhiyun int err;
3305*4882a593Smuzhiyun
3306*4882a593Smuzhiyun if (!state->i2c_clients[region])
3307*4882a593Smuzhiyun return -ENODEV;
3308*4882a593Smuzhiyun
3309*4882a593Smuzhiyun state->regmap[region] =
3310*4882a593Smuzhiyun devm_regmap_init_i2c(state->i2c_clients[region],
3311*4882a593Smuzhiyun &adv76xx_regmap_cnf[region]);
3312*4882a593Smuzhiyun
3313*4882a593Smuzhiyun if (IS_ERR(state->regmap[region])) {
3314*4882a593Smuzhiyun err = PTR_ERR(state->regmap[region]);
3315*4882a593Smuzhiyun v4l_err(state->i2c_clients[region],
3316*4882a593Smuzhiyun "Error initializing regmap %d with error %d\n",
3317*4882a593Smuzhiyun region, err);
3318*4882a593Smuzhiyun return -EINVAL;
3319*4882a593Smuzhiyun }
3320*4882a593Smuzhiyun
3321*4882a593Smuzhiyun return 0;
3322*4882a593Smuzhiyun }
3323*4882a593Smuzhiyun
configure_regmaps(struct adv76xx_state * state)3324*4882a593Smuzhiyun static int configure_regmaps(struct adv76xx_state *state)
3325*4882a593Smuzhiyun {
3326*4882a593Smuzhiyun int i, err;
3327*4882a593Smuzhiyun
3328*4882a593Smuzhiyun for (i = ADV7604_PAGE_AVLINK ; i < ADV76XX_PAGE_MAX; i++) {
3329*4882a593Smuzhiyun err = configure_regmap(state, i);
3330*4882a593Smuzhiyun if (err && (err != -ENODEV))
3331*4882a593Smuzhiyun return err;
3332*4882a593Smuzhiyun }
3333*4882a593Smuzhiyun return 0;
3334*4882a593Smuzhiyun }
3335*4882a593Smuzhiyun
adv76xx_reset(struct adv76xx_state * state)3336*4882a593Smuzhiyun static void adv76xx_reset(struct adv76xx_state *state)
3337*4882a593Smuzhiyun {
3338*4882a593Smuzhiyun if (state->reset_gpio) {
3339*4882a593Smuzhiyun /* ADV76XX can be reset by a low reset pulse of minimum 5 ms. */
3340*4882a593Smuzhiyun gpiod_set_value_cansleep(state->reset_gpio, 0);
3341*4882a593Smuzhiyun usleep_range(5000, 10000);
3342*4882a593Smuzhiyun gpiod_set_value_cansleep(state->reset_gpio, 1);
3343*4882a593Smuzhiyun /* It is recommended to wait 5 ms after the low pulse before */
3344*4882a593Smuzhiyun /* an I2C write is performed to the ADV76XX. */
3345*4882a593Smuzhiyun usleep_range(5000, 10000);
3346*4882a593Smuzhiyun }
3347*4882a593Smuzhiyun }
3348*4882a593Smuzhiyun
adv76xx_probe(struct i2c_client * client,const struct i2c_device_id * id)3349*4882a593Smuzhiyun static int adv76xx_probe(struct i2c_client *client,
3350*4882a593Smuzhiyun const struct i2c_device_id *id)
3351*4882a593Smuzhiyun {
3352*4882a593Smuzhiyun static const struct v4l2_dv_timings cea640x480 =
3353*4882a593Smuzhiyun V4L2_DV_BT_CEA_640X480P59_94;
3354*4882a593Smuzhiyun struct adv76xx_state *state;
3355*4882a593Smuzhiyun struct v4l2_ctrl_handler *hdl;
3356*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
3357*4882a593Smuzhiyun struct v4l2_subdev *sd;
3358*4882a593Smuzhiyun unsigned int i;
3359*4882a593Smuzhiyun unsigned int val, val2;
3360*4882a593Smuzhiyun int err;
3361*4882a593Smuzhiyun
3362*4882a593Smuzhiyun /* Check if the adapter supports the needed features */
3363*4882a593Smuzhiyun if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
3364*4882a593Smuzhiyun return -EIO;
3365*4882a593Smuzhiyun v4l_dbg(1, debug, client, "detecting adv76xx client on address 0x%x\n",
3366*4882a593Smuzhiyun client->addr << 1);
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL);
3369*4882a593Smuzhiyun if (!state)
3370*4882a593Smuzhiyun return -ENOMEM;
3371*4882a593Smuzhiyun
3372*4882a593Smuzhiyun state->i2c_clients[ADV76XX_PAGE_IO] = client;
3373*4882a593Smuzhiyun
3374*4882a593Smuzhiyun /* initialize variables */
3375*4882a593Smuzhiyun state->restart_stdi_once = true;
3376*4882a593Smuzhiyun state->selected_input = ~0;
3377*4882a593Smuzhiyun
3378*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_OF) && client->dev.of_node) {
3379*4882a593Smuzhiyun const struct of_device_id *oid;
3380*4882a593Smuzhiyun
3381*4882a593Smuzhiyun oid = of_match_node(adv76xx_of_id, client->dev.of_node);
3382*4882a593Smuzhiyun state->info = oid->data;
3383*4882a593Smuzhiyun
3384*4882a593Smuzhiyun err = adv76xx_parse_dt(state);
3385*4882a593Smuzhiyun if (err < 0) {
3386*4882a593Smuzhiyun v4l_err(client, "DT parsing error\n");
3387*4882a593Smuzhiyun return err;
3388*4882a593Smuzhiyun }
3389*4882a593Smuzhiyun } else if (client->dev.platform_data) {
3390*4882a593Smuzhiyun struct adv76xx_platform_data *pdata = client->dev.platform_data;
3391*4882a593Smuzhiyun
3392*4882a593Smuzhiyun state->info = (const struct adv76xx_chip_info *)id->driver_data;
3393*4882a593Smuzhiyun state->pdata = *pdata;
3394*4882a593Smuzhiyun } else {
3395*4882a593Smuzhiyun v4l_err(client, "No platform data!\n");
3396*4882a593Smuzhiyun return -ENODEV;
3397*4882a593Smuzhiyun }
3398*4882a593Smuzhiyun
3399*4882a593Smuzhiyun /* Request GPIOs. */
3400*4882a593Smuzhiyun for (i = 0; i < state->info->num_dv_ports; ++i) {
3401*4882a593Smuzhiyun state->hpd_gpio[i] =
3402*4882a593Smuzhiyun devm_gpiod_get_index_optional(&client->dev, "hpd", i,
3403*4882a593Smuzhiyun GPIOD_OUT_LOW);
3404*4882a593Smuzhiyun if (IS_ERR(state->hpd_gpio[i]))
3405*4882a593Smuzhiyun return PTR_ERR(state->hpd_gpio[i]);
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun if (state->hpd_gpio[i])
3408*4882a593Smuzhiyun v4l_info(client, "Handling HPD %u GPIO\n", i);
3409*4882a593Smuzhiyun }
3410*4882a593Smuzhiyun state->reset_gpio = devm_gpiod_get_optional(&client->dev, "reset",
3411*4882a593Smuzhiyun GPIOD_OUT_HIGH);
3412*4882a593Smuzhiyun if (IS_ERR(state->reset_gpio))
3413*4882a593Smuzhiyun return PTR_ERR(state->reset_gpio);
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun adv76xx_reset(state);
3416*4882a593Smuzhiyun
3417*4882a593Smuzhiyun state->timings = cea640x480;
3418*4882a593Smuzhiyun state->format = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
3419*4882a593Smuzhiyun
3420*4882a593Smuzhiyun sd = &state->sd;
3421*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &adv76xx_ops);
3422*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "%s %d-%04x",
3423*4882a593Smuzhiyun id->name, i2c_adapter_id(client->adapter),
3424*4882a593Smuzhiyun client->addr);
3425*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE | V4L2_SUBDEV_FL_HAS_EVENTS;
3426*4882a593Smuzhiyun sd->internal_ops = &adv76xx_int_ops;
3427*4882a593Smuzhiyun
3428*4882a593Smuzhiyun /* Configure IO Regmap region */
3429*4882a593Smuzhiyun err = configure_regmap(state, ADV76XX_PAGE_IO);
3430*4882a593Smuzhiyun
3431*4882a593Smuzhiyun if (err) {
3432*4882a593Smuzhiyun v4l2_err(sd, "Error configuring IO regmap region\n");
3433*4882a593Smuzhiyun return -ENODEV;
3434*4882a593Smuzhiyun }
3435*4882a593Smuzhiyun
3436*4882a593Smuzhiyun /*
3437*4882a593Smuzhiyun * Verify that the chip is present. On ADV7604 the RD_INFO register only
3438*4882a593Smuzhiyun * identifies the revision, while on ADV7611 it identifies the model as
3439*4882a593Smuzhiyun * well. Use the HDMI slave address on ADV7604 and RD_INFO on ADV7611.
3440*4882a593Smuzhiyun */
3441*4882a593Smuzhiyun switch (state->info->type) {
3442*4882a593Smuzhiyun case ADV7604:
3443*4882a593Smuzhiyun err = regmap_read(state->regmap[ADV76XX_PAGE_IO], 0xfb, &val);
3444*4882a593Smuzhiyun if (err) {
3445*4882a593Smuzhiyun v4l2_err(sd, "Error %d reading IO Regmap\n", err);
3446*4882a593Smuzhiyun return -ENODEV;
3447*4882a593Smuzhiyun }
3448*4882a593Smuzhiyun if (val != 0x68) {
3449*4882a593Smuzhiyun v4l2_err(sd, "not an adv7604 on address 0x%x\n",
3450*4882a593Smuzhiyun client->addr << 1);
3451*4882a593Smuzhiyun return -ENODEV;
3452*4882a593Smuzhiyun }
3453*4882a593Smuzhiyun break;
3454*4882a593Smuzhiyun case ADV7611:
3455*4882a593Smuzhiyun case ADV7612:
3456*4882a593Smuzhiyun err = regmap_read(state->regmap[ADV76XX_PAGE_IO],
3457*4882a593Smuzhiyun 0xea,
3458*4882a593Smuzhiyun &val);
3459*4882a593Smuzhiyun if (err) {
3460*4882a593Smuzhiyun v4l2_err(sd, "Error %d reading IO Regmap\n", err);
3461*4882a593Smuzhiyun return -ENODEV;
3462*4882a593Smuzhiyun }
3463*4882a593Smuzhiyun val2 = val << 8;
3464*4882a593Smuzhiyun err = regmap_read(state->regmap[ADV76XX_PAGE_IO],
3465*4882a593Smuzhiyun 0xeb,
3466*4882a593Smuzhiyun &val);
3467*4882a593Smuzhiyun if (err) {
3468*4882a593Smuzhiyun v4l2_err(sd, "Error %d reading IO Regmap\n", err);
3469*4882a593Smuzhiyun return -ENODEV;
3470*4882a593Smuzhiyun }
3471*4882a593Smuzhiyun val |= val2;
3472*4882a593Smuzhiyun if ((state->info->type == ADV7611 && val != 0x2051) ||
3473*4882a593Smuzhiyun (state->info->type == ADV7612 && val != 0x2041)) {
3474*4882a593Smuzhiyun v4l2_err(sd, "not an adv761x on address 0x%x\n",
3475*4882a593Smuzhiyun client->addr << 1);
3476*4882a593Smuzhiyun return -ENODEV;
3477*4882a593Smuzhiyun }
3478*4882a593Smuzhiyun break;
3479*4882a593Smuzhiyun }
3480*4882a593Smuzhiyun
3481*4882a593Smuzhiyun /* control handlers */
3482*4882a593Smuzhiyun hdl = &state->hdl;
3483*4882a593Smuzhiyun v4l2_ctrl_handler_init(hdl, adv76xx_has_afe(state) ? 9 : 8);
3484*4882a593Smuzhiyun
3485*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
3486*4882a593Smuzhiyun V4L2_CID_BRIGHTNESS, -128, 127, 1, 0);
3487*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
3488*4882a593Smuzhiyun V4L2_CID_CONTRAST, 0, 255, 1, 128);
3489*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
3490*4882a593Smuzhiyun V4L2_CID_SATURATION, 0, 255, 1, 128);
3491*4882a593Smuzhiyun v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
3492*4882a593Smuzhiyun V4L2_CID_HUE, 0, 128, 1, 0);
3493*4882a593Smuzhiyun ctrl = v4l2_ctrl_new_std_menu(hdl, &adv76xx_ctrl_ops,
3494*4882a593Smuzhiyun V4L2_CID_DV_RX_IT_CONTENT_TYPE, V4L2_DV_IT_CONTENT_TYPE_NO_ITC,
3495*4882a593Smuzhiyun 0, V4L2_DV_IT_CONTENT_TYPE_NO_ITC);
3496*4882a593Smuzhiyun if (ctrl)
3497*4882a593Smuzhiyun ctrl->flags |= V4L2_CTRL_FLAG_VOLATILE;
3498*4882a593Smuzhiyun
3499*4882a593Smuzhiyun state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(hdl, NULL,
3500*4882a593Smuzhiyun V4L2_CID_DV_RX_POWER_PRESENT, 0,
3501*4882a593Smuzhiyun (1 << state->info->num_dv_ports) - 1, 0, 0);
3502*4882a593Smuzhiyun state->rgb_quantization_range_ctrl =
3503*4882a593Smuzhiyun v4l2_ctrl_new_std_menu(hdl, &adv76xx_ctrl_ops,
3504*4882a593Smuzhiyun V4L2_CID_DV_RX_RGB_RANGE, V4L2_DV_RGB_RANGE_FULL,
3505*4882a593Smuzhiyun 0, V4L2_DV_RGB_RANGE_AUTO);
3506*4882a593Smuzhiyun
3507*4882a593Smuzhiyun /* custom controls */
3508*4882a593Smuzhiyun if (adv76xx_has_afe(state))
3509*4882a593Smuzhiyun state->analog_sampling_phase_ctrl =
3510*4882a593Smuzhiyun v4l2_ctrl_new_custom(hdl, &adv7604_ctrl_analog_sampling_phase, NULL);
3511*4882a593Smuzhiyun state->free_run_color_manual_ctrl =
3512*4882a593Smuzhiyun v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color_manual, NULL);
3513*4882a593Smuzhiyun state->free_run_color_ctrl =
3514*4882a593Smuzhiyun v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color, NULL);
3515*4882a593Smuzhiyun
3516*4882a593Smuzhiyun sd->ctrl_handler = hdl;
3517*4882a593Smuzhiyun if (hdl->error) {
3518*4882a593Smuzhiyun err = hdl->error;
3519*4882a593Smuzhiyun goto err_hdl;
3520*4882a593Smuzhiyun }
3521*4882a593Smuzhiyun if (adv76xx_s_detect_tx_5v_ctrl(sd)) {
3522*4882a593Smuzhiyun err = -ENODEV;
3523*4882a593Smuzhiyun goto err_hdl;
3524*4882a593Smuzhiyun }
3525*4882a593Smuzhiyun
3526*4882a593Smuzhiyun for (i = 1; i < ADV76XX_PAGE_MAX; ++i) {
3527*4882a593Smuzhiyun struct i2c_client *dummy_client;
3528*4882a593Smuzhiyun
3529*4882a593Smuzhiyun if (!(BIT(i) & state->info->page_mask))
3530*4882a593Smuzhiyun continue;
3531*4882a593Smuzhiyun
3532*4882a593Smuzhiyun dummy_client = adv76xx_dummy_client(sd, i);
3533*4882a593Smuzhiyun if (IS_ERR(dummy_client)) {
3534*4882a593Smuzhiyun err = PTR_ERR(dummy_client);
3535*4882a593Smuzhiyun v4l2_err(sd, "failed to create i2c client %u\n", i);
3536*4882a593Smuzhiyun goto err_i2c;
3537*4882a593Smuzhiyun }
3538*4882a593Smuzhiyun
3539*4882a593Smuzhiyun state->i2c_clients[i] = dummy_client;
3540*4882a593Smuzhiyun }
3541*4882a593Smuzhiyun
3542*4882a593Smuzhiyun INIT_DELAYED_WORK(&state->delayed_work_enable_hotplug,
3543*4882a593Smuzhiyun adv76xx_delayed_work_enable_hotplug);
3544*4882a593Smuzhiyun
3545*4882a593Smuzhiyun state->source_pad = state->info->num_dv_ports
3546*4882a593Smuzhiyun + (state->info->has_afe ? 2 : 0);
3547*4882a593Smuzhiyun for (i = 0; i < state->source_pad; ++i)
3548*4882a593Smuzhiyun state->pads[i].flags = MEDIA_PAD_FL_SINK;
3549*4882a593Smuzhiyun state->pads[state->source_pad].flags = MEDIA_PAD_FL_SOURCE;
3550*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_DV_DECODER;
3551*4882a593Smuzhiyun
3552*4882a593Smuzhiyun err = media_entity_pads_init(&sd->entity, state->source_pad + 1,
3553*4882a593Smuzhiyun state->pads);
3554*4882a593Smuzhiyun if (err)
3555*4882a593Smuzhiyun goto err_work_queues;
3556*4882a593Smuzhiyun
3557*4882a593Smuzhiyun /* Configure regmaps */
3558*4882a593Smuzhiyun err = configure_regmaps(state);
3559*4882a593Smuzhiyun if (err)
3560*4882a593Smuzhiyun goto err_entity;
3561*4882a593Smuzhiyun
3562*4882a593Smuzhiyun err = adv76xx_core_init(sd);
3563*4882a593Smuzhiyun if (err)
3564*4882a593Smuzhiyun goto err_entity;
3565*4882a593Smuzhiyun
3566*4882a593Smuzhiyun if (client->irq) {
3567*4882a593Smuzhiyun err = devm_request_threaded_irq(&client->dev,
3568*4882a593Smuzhiyun client->irq,
3569*4882a593Smuzhiyun NULL, adv76xx_irq_handler,
3570*4882a593Smuzhiyun IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
3571*4882a593Smuzhiyun client->name, state);
3572*4882a593Smuzhiyun if (err)
3573*4882a593Smuzhiyun goto err_entity;
3574*4882a593Smuzhiyun }
3575*4882a593Smuzhiyun
3576*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_VIDEO_ADV7604_CEC)
3577*4882a593Smuzhiyun state->cec_adap = cec_allocate_adapter(&adv76xx_cec_adap_ops,
3578*4882a593Smuzhiyun state, dev_name(&client->dev),
3579*4882a593Smuzhiyun CEC_CAP_DEFAULTS, ADV76XX_MAX_ADDRS);
3580*4882a593Smuzhiyun err = PTR_ERR_OR_ZERO(state->cec_adap);
3581*4882a593Smuzhiyun if (err)
3582*4882a593Smuzhiyun goto err_entity;
3583*4882a593Smuzhiyun #endif
3584*4882a593Smuzhiyun
3585*4882a593Smuzhiyun v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name,
3586*4882a593Smuzhiyun client->addr << 1, client->adapter->name);
3587*4882a593Smuzhiyun
3588*4882a593Smuzhiyun err = v4l2_async_register_subdev(sd);
3589*4882a593Smuzhiyun if (err)
3590*4882a593Smuzhiyun goto err_entity;
3591*4882a593Smuzhiyun
3592*4882a593Smuzhiyun return 0;
3593*4882a593Smuzhiyun
3594*4882a593Smuzhiyun err_entity:
3595*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
3596*4882a593Smuzhiyun err_work_queues:
3597*4882a593Smuzhiyun cancel_delayed_work(&state->delayed_work_enable_hotplug);
3598*4882a593Smuzhiyun err_i2c:
3599*4882a593Smuzhiyun adv76xx_unregister_clients(state);
3600*4882a593Smuzhiyun err_hdl:
3601*4882a593Smuzhiyun v4l2_ctrl_handler_free(hdl);
3602*4882a593Smuzhiyun return err;
3603*4882a593Smuzhiyun }
3604*4882a593Smuzhiyun
3605*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
3606*4882a593Smuzhiyun
adv76xx_remove(struct i2c_client * client)3607*4882a593Smuzhiyun static int adv76xx_remove(struct i2c_client *client)
3608*4882a593Smuzhiyun {
3609*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
3610*4882a593Smuzhiyun struct adv76xx_state *state = to_state(sd);
3611*4882a593Smuzhiyun
3612*4882a593Smuzhiyun /* disable interrupts */
3613*4882a593Smuzhiyun io_write(sd, 0x40, 0);
3614*4882a593Smuzhiyun io_write(sd, 0x41, 0);
3615*4882a593Smuzhiyun io_write(sd, 0x46, 0);
3616*4882a593Smuzhiyun io_write(sd, 0x6e, 0);
3617*4882a593Smuzhiyun io_write(sd, 0x73, 0);
3618*4882a593Smuzhiyun
3619*4882a593Smuzhiyun cancel_delayed_work_sync(&state->delayed_work_enable_hotplug);
3620*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
3621*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
3622*4882a593Smuzhiyun adv76xx_unregister_clients(to_state(sd));
3623*4882a593Smuzhiyun v4l2_ctrl_handler_free(sd->ctrl_handler);
3624*4882a593Smuzhiyun return 0;
3625*4882a593Smuzhiyun }
3626*4882a593Smuzhiyun
3627*4882a593Smuzhiyun /* ----------------------------------------------------------------------- */
3628*4882a593Smuzhiyun
3629*4882a593Smuzhiyun static struct i2c_driver adv76xx_driver = {
3630*4882a593Smuzhiyun .driver = {
3631*4882a593Smuzhiyun .name = "adv7604",
3632*4882a593Smuzhiyun .of_match_table = of_match_ptr(adv76xx_of_id),
3633*4882a593Smuzhiyun },
3634*4882a593Smuzhiyun .probe = adv76xx_probe,
3635*4882a593Smuzhiyun .remove = adv76xx_remove,
3636*4882a593Smuzhiyun .id_table = adv76xx_i2c_id,
3637*4882a593Smuzhiyun };
3638*4882a593Smuzhiyun
3639*4882a593Smuzhiyun module_i2c_driver(adv76xx_driver);
3640