1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Analog Devices ADV748X HDMI receiver and Component Processor (CP)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Renesas Electronics Corp.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/mutex.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
12*4882a593Smuzhiyun #include <media/v4l2-device.h>
13*4882a593Smuzhiyun #include <media/v4l2-dv-timings.h>
14*4882a593Smuzhiyun #include <media/v4l2-ioctl.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <uapi/linux/v4l2-dv-timings.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "adv748x.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
21*4882a593Smuzhiyun * HDMI and CP
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define ADV748X_HDMI_MIN_WIDTH 640
25*4882a593Smuzhiyun #define ADV748X_HDMI_MAX_WIDTH 1920
26*4882a593Smuzhiyun #define ADV748X_HDMI_MIN_HEIGHT 480
27*4882a593Smuzhiyun #define ADV748X_HDMI_MAX_HEIGHT 1200
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* V4L2_DV_BT_CEA_720X480I59_94 - 0.5 MHz */
30*4882a593Smuzhiyun #define ADV748X_HDMI_MIN_PIXELCLOCK 13000000
31*4882a593Smuzhiyun /* V4L2_DV_BT_DMT_1600X1200P60 */
32*4882a593Smuzhiyun #define ADV748X_HDMI_MAX_PIXELCLOCK 162000000
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static const struct v4l2_dv_timings_cap adv748x_hdmi_timings_cap = {
35*4882a593Smuzhiyun .type = V4L2_DV_BT_656_1120,
36*4882a593Smuzhiyun /* keep this initialization for compatibility with GCC < 4.4.6 */
37*4882a593Smuzhiyun .reserved = { 0 },
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun V4L2_INIT_BT_TIMINGS(ADV748X_HDMI_MIN_WIDTH, ADV748X_HDMI_MAX_WIDTH,
40*4882a593Smuzhiyun ADV748X_HDMI_MIN_HEIGHT, ADV748X_HDMI_MAX_HEIGHT,
41*4882a593Smuzhiyun ADV748X_HDMI_MIN_PIXELCLOCK,
42*4882a593Smuzhiyun ADV748X_HDMI_MAX_PIXELCLOCK,
43*4882a593Smuzhiyun V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT,
44*4882a593Smuzhiyun V4L2_DV_BT_CAP_PROGRESSIVE)
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct adv748x_hdmi_video_standards {
48*4882a593Smuzhiyun struct v4l2_dv_timings timings;
49*4882a593Smuzhiyun u8 vid_std;
50*4882a593Smuzhiyun u8 v_freq;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const struct adv748x_hdmi_video_standards
54*4882a593Smuzhiyun adv748x_hdmi_video_standards[] = {
55*4882a593Smuzhiyun { V4L2_DV_BT_CEA_720X480P59_94, 0x4a, 0x00 },
56*4882a593Smuzhiyun { V4L2_DV_BT_CEA_720X576P50, 0x4b, 0x00 },
57*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1280X720P60, 0x53, 0x00 },
58*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1280X720P50, 0x53, 0x01 },
59*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1280X720P30, 0x53, 0x02 },
60*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1280X720P25, 0x53, 0x03 },
61*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1280X720P24, 0x53, 0x04 },
62*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P60, 0x5e, 0x00 },
63*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P50, 0x5e, 0x01 },
64*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P30, 0x5e, 0x02 },
65*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P25, 0x5e, 0x03 },
66*4882a593Smuzhiyun { V4L2_DV_BT_CEA_1920X1080P24, 0x5e, 0x04 },
67*4882a593Smuzhiyun /* SVGA */
68*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P56, 0x80, 0x00 },
69*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P60, 0x81, 0x00 },
70*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P72, 0x82, 0x00 },
71*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P75, 0x83, 0x00 },
72*4882a593Smuzhiyun { V4L2_DV_BT_DMT_800X600P85, 0x84, 0x00 },
73*4882a593Smuzhiyun /* SXGA */
74*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1280X1024P60, 0x85, 0x00 },
75*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1280X1024P75, 0x86, 0x00 },
76*4882a593Smuzhiyun /* VGA */
77*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P60, 0x88, 0x00 },
78*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P72, 0x89, 0x00 },
79*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P75, 0x8a, 0x00 },
80*4882a593Smuzhiyun { V4L2_DV_BT_DMT_640X480P85, 0x8b, 0x00 },
81*4882a593Smuzhiyun /* XGA */
82*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P60, 0x8c, 0x00 },
83*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P70, 0x8d, 0x00 },
84*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P75, 0x8e, 0x00 },
85*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1024X768P85, 0x8f, 0x00 },
86*4882a593Smuzhiyun /* UXGA */
87*4882a593Smuzhiyun { V4L2_DV_BT_DMT_1600X1200P60, 0x96, 0x00 },
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
adv748x_hdmi_fill_format(struct adv748x_hdmi * hdmi,struct v4l2_mbus_framefmt * fmt)90*4882a593Smuzhiyun static void adv748x_hdmi_fill_format(struct adv748x_hdmi *hdmi,
91*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun memset(fmt, 0, sizeof(*fmt));
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun fmt->code = MEDIA_BUS_FMT_RGB888_1X24;
96*4882a593Smuzhiyun fmt->field = hdmi->timings.bt.interlaced ?
97*4882a593Smuzhiyun V4L2_FIELD_ALTERNATE : V4L2_FIELD_NONE;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* TODO: The colorspace depends on the AVI InfoFrame contents */
100*4882a593Smuzhiyun fmt->colorspace = V4L2_COLORSPACE_SRGB;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun fmt->width = hdmi->timings.bt.width;
103*4882a593Smuzhiyun fmt->height = hdmi->timings.bt.height;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (fmt->field == V4L2_FIELD_ALTERNATE)
106*4882a593Smuzhiyun fmt->height /= 2;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
adv748x_fill_optional_dv_timings(struct v4l2_dv_timings * timings)109*4882a593Smuzhiyun static void adv748x_fill_optional_dv_timings(struct v4l2_dv_timings *timings)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun v4l2_find_dv_timings_cap(timings, &adv748x_hdmi_timings_cap,
112*4882a593Smuzhiyun 250000, NULL, NULL);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
adv748x_hdmi_has_signal(struct adv748x_state * state)115*4882a593Smuzhiyun static bool adv748x_hdmi_has_signal(struct adv748x_state *state)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun int val;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Check that VERT_FILTER and DE_REGEN is locked */
120*4882a593Smuzhiyun val = hdmi_read(state, ADV748X_HDMI_LW1);
121*4882a593Smuzhiyun return (val & ADV748X_HDMI_LW1_VERT_FILTER) &&
122*4882a593Smuzhiyun (val & ADV748X_HDMI_LW1_DE_REGEN);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
adv748x_hdmi_read_pixelclock(struct adv748x_state * state)125*4882a593Smuzhiyun static int adv748x_hdmi_read_pixelclock(struct adv748x_state *state)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun int a, b;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun a = hdmi_read(state, ADV748X_HDMI_TMDS_1);
130*4882a593Smuzhiyun b = hdmi_read(state, ADV748X_HDMI_TMDS_2);
131*4882a593Smuzhiyun if (a < 0 || b < 0)
132*4882a593Smuzhiyun return -ENODATA;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun * The high 9 bits store TMDS frequency measurement in MHz
136*4882a593Smuzhiyun * The low 7 bits of TMDS_2 store the 7-bit TMDS fractional frequency
137*4882a593Smuzhiyun * measurement in 1/128 MHz
138*4882a593Smuzhiyun */
139*4882a593Smuzhiyun return ((a << 1) | (b >> 7)) * 1000000 + (b & 0x7f) * 1000000 / 128;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun * adv748x_hdmi_set_de_timings: Adjust horizontal picture offset through DE
144*4882a593Smuzhiyun *
145*4882a593Smuzhiyun * HDMI CP uses a Data Enable synchronisation timing reference
146*4882a593Smuzhiyun *
147*4882a593Smuzhiyun * Vary the leading and trailing edge position of the DE signal output by the CP
148*4882a593Smuzhiyun * core. Values are stored as signed-twos-complement in one-pixel-clock units
149*4882a593Smuzhiyun *
150*4882a593Smuzhiyun * The start and end are shifted equally by the 10-bit shift value.
151*4882a593Smuzhiyun */
adv748x_hdmi_set_de_timings(struct adv748x_state * state,int shift)152*4882a593Smuzhiyun static void adv748x_hdmi_set_de_timings(struct adv748x_state *state, int shift)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun u8 high, low;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* POS_HIGH stores bits 8 and 9 of both the start and end */
157*4882a593Smuzhiyun high = ADV748X_CP_DE_POS_HIGH_SET;
158*4882a593Smuzhiyun high |= (shift & 0x300) >> 8;
159*4882a593Smuzhiyun low = shift & 0xff;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* The sequence of the writes is important and must be followed */
162*4882a593Smuzhiyun cp_write(state, ADV748X_CP_DE_POS_HIGH, high);
163*4882a593Smuzhiyun cp_write(state, ADV748X_CP_DE_POS_END_LOW, low);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun high |= (shift & 0x300) >> 6;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun cp_write(state, ADV748X_CP_DE_POS_HIGH, high);
168*4882a593Smuzhiyun cp_write(state, ADV748X_CP_DE_POS_START_LOW, low);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
adv748x_hdmi_set_video_timings(struct adv748x_state * state,const struct v4l2_dv_timings * timings)171*4882a593Smuzhiyun static int adv748x_hdmi_set_video_timings(struct adv748x_state *state,
172*4882a593Smuzhiyun const struct v4l2_dv_timings *timings)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun const struct adv748x_hdmi_video_standards *stds =
175*4882a593Smuzhiyun adv748x_hdmi_video_standards;
176*4882a593Smuzhiyun unsigned int i;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(adv748x_hdmi_video_standards); i++) {
179*4882a593Smuzhiyun if (!v4l2_match_dv_timings(timings, &stds[i].timings, 250000,
180*4882a593Smuzhiyun false))
181*4882a593Smuzhiyun continue;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (i >= ARRAY_SIZE(adv748x_hdmi_video_standards))
185*4882a593Smuzhiyun return -EINVAL;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /*
188*4882a593Smuzhiyun * When setting cp_vid_std to either 720p, 1080i, or 1080p, the video
189*4882a593Smuzhiyun * will get shifted horizontally to the left in active video mode.
190*4882a593Smuzhiyun * The de_h_start and de_h_end controls are used to centre the picture
191*4882a593Smuzhiyun * correctly
192*4882a593Smuzhiyun */
193*4882a593Smuzhiyun switch (stds[i].vid_std) {
194*4882a593Smuzhiyun case 0x53: /* 720p */
195*4882a593Smuzhiyun adv748x_hdmi_set_de_timings(state, -40);
196*4882a593Smuzhiyun break;
197*4882a593Smuzhiyun case 0x54: /* 1080i */
198*4882a593Smuzhiyun case 0x5e: /* 1080p */
199*4882a593Smuzhiyun adv748x_hdmi_set_de_timings(state, -44);
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun default:
202*4882a593Smuzhiyun adv748x_hdmi_set_de_timings(state, 0);
203*4882a593Smuzhiyun break;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun io_write(state, ADV748X_IO_VID_STD, stds[i].vid_std);
207*4882a593Smuzhiyun io_clrset(state, ADV748X_IO_DATAPATH, ADV748X_IO_DATAPATH_VFREQ_M,
208*4882a593Smuzhiyun stds[i].v_freq << ADV748X_IO_DATAPATH_VFREQ_SHIFT);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
214*4882a593Smuzhiyun * v4l2_subdev_video_ops
215*4882a593Smuzhiyun */
216*4882a593Smuzhiyun
adv748x_hdmi_s_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)217*4882a593Smuzhiyun static int adv748x_hdmi_s_dv_timings(struct v4l2_subdev *sd,
218*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun struct adv748x_hdmi *hdmi = adv748x_sd_to_hdmi(sd);
221*4882a593Smuzhiyun struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
222*4882a593Smuzhiyun int ret;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (!timings)
225*4882a593Smuzhiyun return -EINVAL;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (v4l2_match_dv_timings(&hdmi->timings, timings, 0, false))
228*4882a593Smuzhiyun return 0;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (!v4l2_valid_dv_timings(timings, &adv748x_hdmi_timings_cap,
231*4882a593Smuzhiyun NULL, NULL))
232*4882a593Smuzhiyun return -ERANGE;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun adv748x_fill_optional_dv_timings(timings);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun mutex_lock(&state->mutex);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun ret = adv748x_hdmi_set_video_timings(state, timings);
239*4882a593Smuzhiyun if (ret)
240*4882a593Smuzhiyun goto error;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun hdmi->timings = *timings;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun cp_clrset(state, ADV748X_CP_VID_ADJ_2, ADV748X_CP_VID_ADJ_2_INTERLACED,
245*4882a593Smuzhiyun timings->bt.interlaced ?
246*4882a593Smuzhiyun ADV748X_CP_VID_ADJ_2_INTERLACED : 0);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun mutex_unlock(&state->mutex);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun error:
253*4882a593Smuzhiyun mutex_unlock(&state->mutex);
254*4882a593Smuzhiyun return ret;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
adv748x_hdmi_g_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)257*4882a593Smuzhiyun static int adv748x_hdmi_g_dv_timings(struct v4l2_subdev *sd,
258*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun struct adv748x_hdmi *hdmi = adv748x_sd_to_hdmi(sd);
261*4882a593Smuzhiyun struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun mutex_lock(&state->mutex);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun *timings = hdmi->timings;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun mutex_unlock(&state->mutex);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return 0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
adv748x_hdmi_query_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)272*4882a593Smuzhiyun static int adv748x_hdmi_query_dv_timings(struct v4l2_subdev *sd,
273*4882a593Smuzhiyun struct v4l2_dv_timings *timings)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun struct adv748x_hdmi *hdmi = adv748x_sd_to_hdmi(sd);
276*4882a593Smuzhiyun struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
277*4882a593Smuzhiyun struct v4l2_bt_timings *bt = &timings->bt;
278*4882a593Smuzhiyun int pixelclock;
279*4882a593Smuzhiyun int polarity;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (!timings)
282*4882a593Smuzhiyun return -EINVAL;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun memset(timings, 0, sizeof(struct v4l2_dv_timings));
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (!adv748x_hdmi_has_signal(state))
287*4882a593Smuzhiyun return -ENOLINK;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun pixelclock = adv748x_hdmi_read_pixelclock(state);
290*4882a593Smuzhiyun if (pixelclock < 0)
291*4882a593Smuzhiyun return -ENODATA;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun timings->type = V4L2_DV_BT_656_1120;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun bt->pixelclock = pixelclock;
296*4882a593Smuzhiyun bt->interlaced = hdmi_read(state, ADV748X_HDMI_F1H1) &
297*4882a593Smuzhiyun ADV748X_HDMI_F1H1_INTERLACED ?
298*4882a593Smuzhiyun V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE;
299*4882a593Smuzhiyun bt->width = hdmi_read16(state, ADV748X_HDMI_LW1,
300*4882a593Smuzhiyun ADV748X_HDMI_LW1_WIDTH_MASK);
301*4882a593Smuzhiyun bt->height = hdmi_read16(state, ADV748X_HDMI_F0H1,
302*4882a593Smuzhiyun ADV748X_HDMI_F0H1_HEIGHT_MASK);
303*4882a593Smuzhiyun bt->hfrontporch = hdmi_read16(state, ADV748X_HDMI_HFRONT_PORCH,
304*4882a593Smuzhiyun ADV748X_HDMI_HFRONT_PORCH_MASK);
305*4882a593Smuzhiyun bt->hsync = hdmi_read16(state, ADV748X_HDMI_HSYNC_WIDTH,
306*4882a593Smuzhiyun ADV748X_HDMI_HSYNC_WIDTH_MASK);
307*4882a593Smuzhiyun bt->hbackporch = hdmi_read16(state, ADV748X_HDMI_HBACK_PORCH,
308*4882a593Smuzhiyun ADV748X_HDMI_HBACK_PORCH_MASK);
309*4882a593Smuzhiyun bt->vfrontporch = hdmi_read16(state, ADV748X_HDMI_VFRONT_PORCH,
310*4882a593Smuzhiyun ADV748X_HDMI_VFRONT_PORCH_MASK) / 2;
311*4882a593Smuzhiyun bt->vsync = hdmi_read16(state, ADV748X_HDMI_VSYNC_WIDTH,
312*4882a593Smuzhiyun ADV748X_HDMI_VSYNC_WIDTH_MASK) / 2;
313*4882a593Smuzhiyun bt->vbackporch = hdmi_read16(state, ADV748X_HDMI_VBACK_PORCH,
314*4882a593Smuzhiyun ADV748X_HDMI_VBACK_PORCH_MASK) / 2;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun polarity = hdmi_read(state, 0x05);
317*4882a593Smuzhiyun bt->polarities = (polarity & BIT(4) ? V4L2_DV_VSYNC_POS_POL : 0) |
318*4882a593Smuzhiyun (polarity & BIT(5) ? V4L2_DV_HSYNC_POS_POL : 0);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (bt->interlaced == V4L2_DV_INTERLACED) {
321*4882a593Smuzhiyun bt->height += hdmi_read16(state, 0x0b, 0x1fff);
322*4882a593Smuzhiyun bt->il_vfrontporch = hdmi_read16(state, 0x2c, 0x3fff) / 2;
323*4882a593Smuzhiyun bt->il_vsync = hdmi_read16(state, 0x30, 0x3fff) / 2;
324*4882a593Smuzhiyun bt->il_vbackporch = hdmi_read16(state, 0x34, 0x3fff) / 2;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun adv748x_fill_optional_dv_timings(timings);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /*
330*4882a593Smuzhiyun * No interrupt handling is implemented yet.
331*4882a593Smuzhiyun * There should be an IRQ when a cable is plugged and the new timings
332*4882a593Smuzhiyun * should be figured out and stored to state.
333*4882a593Smuzhiyun */
334*4882a593Smuzhiyun hdmi->timings = *timings;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun return 0;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
adv748x_hdmi_g_input_status(struct v4l2_subdev * sd,u32 * status)339*4882a593Smuzhiyun static int adv748x_hdmi_g_input_status(struct v4l2_subdev *sd, u32 *status)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct adv748x_hdmi *hdmi = adv748x_sd_to_hdmi(sd);
342*4882a593Smuzhiyun struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun mutex_lock(&state->mutex);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun *status = adv748x_hdmi_has_signal(state) ? 0 : V4L2_IN_ST_NO_SIGNAL;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun mutex_unlock(&state->mutex);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun return 0;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
adv748x_hdmi_s_stream(struct v4l2_subdev * sd,int enable)353*4882a593Smuzhiyun static int adv748x_hdmi_s_stream(struct v4l2_subdev *sd, int enable)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun struct adv748x_hdmi *hdmi = adv748x_sd_to_hdmi(sd);
356*4882a593Smuzhiyun struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
357*4882a593Smuzhiyun int ret;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun mutex_lock(&state->mutex);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun ret = adv748x_tx_power(hdmi->tx, enable);
362*4882a593Smuzhiyun if (ret)
363*4882a593Smuzhiyun goto done;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (adv748x_hdmi_has_signal(state))
366*4882a593Smuzhiyun adv_dbg(state, "Detected HDMI signal\n");
367*4882a593Smuzhiyun else
368*4882a593Smuzhiyun adv_dbg(state, "Couldn't detect HDMI video signal\n");
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun done:
371*4882a593Smuzhiyun mutex_unlock(&state->mutex);
372*4882a593Smuzhiyun return ret;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
adv748x_hdmi_g_pixelaspect(struct v4l2_subdev * sd,struct v4l2_fract * aspect)375*4882a593Smuzhiyun static int adv748x_hdmi_g_pixelaspect(struct v4l2_subdev *sd,
376*4882a593Smuzhiyun struct v4l2_fract *aspect)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun aspect->numerator = 1;
379*4882a593Smuzhiyun aspect->denominator = 1;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops adv748x_video_ops_hdmi = {
385*4882a593Smuzhiyun .s_dv_timings = adv748x_hdmi_s_dv_timings,
386*4882a593Smuzhiyun .g_dv_timings = adv748x_hdmi_g_dv_timings,
387*4882a593Smuzhiyun .query_dv_timings = adv748x_hdmi_query_dv_timings,
388*4882a593Smuzhiyun .g_input_status = adv748x_hdmi_g_input_status,
389*4882a593Smuzhiyun .s_stream = adv748x_hdmi_s_stream,
390*4882a593Smuzhiyun .g_pixelaspect = adv748x_hdmi_g_pixelaspect,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
394*4882a593Smuzhiyun * v4l2_subdev_pad_ops
395*4882a593Smuzhiyun */
396*4882a593Smuzhiyun
adv748x_hdmi_propagate_pixelrate(struct adv748x_hdmi * hdmi)397*4882a593Smuzhiyun static int adv748x_hdmi_propagate_pixelrate(struct adv748x_hdmi *hdmi)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun struct v4l2_subdev *tx;
400*4882a593Smuzhiyun struct v4l2_dv_timings timings;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun tx = adv748x_get_remote_sd(&hdmi->pads[ADV748X_HDMI_SOURCE]);
403*4882a593Smuzhiyun if (!tx)
404*4882a593Smuzhiyun return -ENOLINK;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun adv748x_hdmi_query_dv_timings(&hdmi->sd, &timings);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun return adv748x_csi2_set_pixelrate(tx, timings.bt.pixelclock);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
adv748x_hdmi_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)411*4882a593Smuzhiyun static int adv748x_hdmi_enum_mbus_code(struct v4l2_subdev *sd,
412*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
413*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun if (code->index != 0)
416*4882a593Smuzhiyun return -EINVAL;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun code->code = MEDIA_BUS_FMT_RGB888_1X24;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return 0;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
adv748x_hdmi_get_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * sdformat)423*4882a593Smuzhiyun static int adv748x_hdmi_get_format(struct v4l2_subdev *sd,
424*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
425*4882a593Smuzhiyun struct v4l2_subdev_format *sdformat)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun struct adv748x_hdmi *hdmi = adv748x_sd_to_hdmi(sd);
428*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mbusformat;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (sdformat->pad != ADV748X_HDMI_SOURCE)
431*4882a593Smuzhiyun return -EINVAL;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (sdformat->which == V4L2_SUBDEV_FORMAT_TRY) {
434*4882a593Smuzhiyun mbusformat = v4l2_subdev_get_try_format(sd, cfg, sdformat->pad);
435*4882a593Smuzhiyun sdformat->format = *mbusformat;
436*4882a593Smuzhiyun } else {
437*4882a593Smuzhiyun adv748x_hdmi_fill_format(hdmi, &sdformat->format);
438*4882a593Smuzhiyun adv748x_hdmi_propagate_pixelrate(hdmi);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun return 0;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
adv748x_hdmi_set_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * sdformat)444*4882a593Smuzhiyun static int adv748x_hdmi_set_format(struct v4l2_subdev *sd,
445*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
446*4882a593Smuzhiyun struct v4l2_subdev_format *sdformat)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun struct v4l2_mbus_framefmt *mbusformat;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun if (sdformat->pad != ADV748X_HDMI_SOURCE)
451*4882a593Smuzhiyun return -EINVAL;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (sdformat->which == V4L2_SUBDEV_FORMAT_ACTIVE)
454*4882a593Smuzhiyun return adv748x_hdmi_get_format(sd, cfg, sdformat);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun mbusformat = v4l2_subdev_get_try_format(sd, cfg, sdformat->pad);
457*4882a593Smuzhiyun *mbusformat = sdformat->format;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun return 0;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
adv748x_hdmi_get_edid(struct v4l2_subdev * sd,struct v4l2_edid * edid)462*4882a593Smuzhiyun static int adv748x_hdmi_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun struct adv748x_hdmi *hdmi = adv748x_sd_to_hdmi(sd);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun memset(edid->reserved, 0, sizeof(edid->reserved));
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (!hdmi->edid.present)
469*4882a593Smuzhiyun return -ENODATA;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (edid->start_block == 0 && edid->blocks == 0) {
472*4882a593Smuzhiyun edid->blocks = hdmi->edid.blocks;
473*4882a593Smuzhiyun return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (edid->start_block >= hdmi->edid.blocks)
477*4882a593Smuzhiyun return -EINVAL;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (edid->start_block + edid->blocks > hdmi->edid.blocks)
480*4882a593Smuzhiyun edid->blocks = hdmi->edid.blocks - edid->start_block;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun memcpy(edid->edid, hdmi->edid.edid + edid->start_block * 128,
483*4882a593Smuzhiyun edid->blocks * 128);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun return 0;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
adv748x_hdmi_edid_write_block(struct adv748x_hdmi * hdmi,unsigned int total_len,const u8 * val)488*4882a593Smuzhiyun static inline int adv748x_hdmi_edid_write_block(struct adv748x_hdmi *hdmi,
489*4882a593Smuzhiyun unsigned int total_len, const u8 *val)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
492*4882a593Smuzhiyun int err = 0;
493*4882a593Smuzhiyun int i = 0;
494*4882a593Smuzhiyun int len = 0;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun adv_dbg(state, "%s: write EDID block (%d byte)\n",
497*4882a593Smuzhiyun __func__, total_len);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun while (!err && i < total_len) {
500*4882a593Smuzhiyun len = (total_len - i) > I2C_SMBUS_BLOCK_MAX ?
501*4882a593Smuzhiyun I2C_SMBUS_BLOCK_MAX :
502*4882a593Smuzhiyun (total_len - i);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun err = adv748x_write_block(state, ADV748X_PAGE_EDID,
505*4882a593Smuzhiyun i, val + i, len);
506*4882a593Smuzhiyun i += len;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun return err;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
adv748x_hdmi_set_edid(struct v4l2_subdev * sd,struct v4l2_edid * edid)512*4882a593Smuzhiyun static int adv748x_hdmi_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun struct adv748x_hdmi *hdmi = adv748x_sd_to_hdmi(sd);
515*4882a593Smuzhiyun struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
516*4882a593Smuzhiyun int err;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun memset(edid->reserved, 0, sizeof(edid->reserved));
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if (edid->start_block != 0)
521*4882a593Smuzhiyun return -EINVAL;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (edid->blocks == 0) {
524*4882a593Smuzhiyun hdmi->edid.blocks = 0;
525*4882a593Smuzhiyun hdmi->edid.present = 0;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* Fall back to a 16:9 aspect ratio */
528*4882a593Smuzhiyun hdmi->aspect_ratio.numerator = 16;
529*4882a593Smuzhiyun hdmi->aspect_ratio.denominator = 9;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* Disable the EDID */
532*4882a593Smuzhiyun repeater_write(state, ADV748X_REPEATER_EDID_SZ,
533*4882a593Smuzhiyun edid->blocks << ADV748X_REPEATER_EDID_SZ_SHIFT);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun repeater_write(state, ADV748X_REPEATER_EDID_CTL, 0);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun return 0;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (edid->blocks > 4) {
541*4882a593Smuzhiyun edid->blocks = 4;
542*4882a593Smuzhiyun return -E2BIG;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun memcpy(hdmi->edid.edid, edid->edid, 128 * edid->blocks);
546*4882a593Smuzhiyun hdmi->edid.blocks = edid->blocks;
547*4882a593Smuzhiyun hdmi->edid.present = true;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun hdmi->aspect_ratio = v4l2_calc_aspect_ratio(edid->edid[0x15],
550*4882a593Smuzhiyun edid->edid[0x16]);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun err = adv748x_hdmi_edid_write_block(hdmi, 128 * edid->blocks,
553*4882a593Smuzhiyun hdmi->edid.edid);
554*4882a593Smuzhiyun if (err < 0) {
555*4882a593Smuzhiyun v4l2_err(sd, "error %d writing edid pad %d\n", err, edid->pad);
556*4882a593Smuzhiyun return err;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun repeater_write(state, ADV748X_REPEATER_EDID_SZ,
560*4882a593Smuzhiyun edid->blocks << ADV748X_REPEATER_EDID_SZ_SHIFT);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun repeater_write(state, ADV748X_REPEATER_EDID_CTL,
563*4882a593Smuzhiyun ADV748X_REPEATER_EDID_CTL_EN);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
adv748x_hdmi_check_dv_timings(const struct v4l2_dv_timings * timings,void * hdl)568*4882a593Smuzhiyun static bool adv748x_hdmi_check_dv_timings(const struct v4l2_dv_timings *timings,
569*4882a593Smuzhiyun void *hdl)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun const struct adv748x_hdmi_video_standards *stds =
572*4882a593Smuzhiyun adv748x_hdmi_video_standards;
573*4882a593Smuzhiyun unsigned int i;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun for (i = 0; stds[i].timings.bt.width; i++)
576*4882a593Smuzhiyun if (v4l2_match_dv_timings(timings, &stds[i].timings, 0, false))
577*4882a593Smuzhiyun return true;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun return false;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
adv748x_hdmi_enum_dv_timings(struct v4l2_subdev * sd,struct v4l2_enum_dv_timings * timings)582*4882a593Smuzhiyun static int adv748x_hdmi_enum_dv_timings(struct v4l2_subdev *sd,
583*4882a593Smuzhiyun struct v4l2_enum_dv_timings *timings)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun return v4l2_enum_dv_timings_cap(timings, &adv748x_hdmi_timings_cap,
586*4882a593Smuzhiyun adv748x_hdmi_check_dv_timings, NULL);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
adv748x_hdmi_dv_timings_cap(struct v4l2_subdev * sd,struct v4l2_dv_timings_cap * cap)589*4882a593Smuzhiyun static int adv748x_hdmi_dv_timings_cap(struct v4l2_subdev *sd,
590*4882a593Smuzhiyun struct v4l2_dv_timings_cap *cap)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun *cap = adv748x_hdmi_timings_cap;
593*4882a593Smuzhiyun return 0;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops adv748x_pad_ops_hdmi = {
597*4882a593Smuzhiyun .enum_mbus_code = adv748x_hdmi_enum_mbus_code,
598*4882a593Smuzhiyun .set_fmt = adv748x_hdmi_set_format,
599*4882a593Smuzhiyun .get_fmt = adv748x_hdmi_get_format,
600*4882a593Smuzhiyun .get_edid = adv748x_hdmi_get_edid,
601*4882a593Smuzhiyun .set_edid = adv748x_hdmi_set_edid,
602*4882a593Smuzhiyun .dv_timings_cap = adv748x_hdmi_dv_timings_cap,
603*4882a593Smuzhiyun .enum_dv_timings = adv748x_hdmi_enum_dv_timings,
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
607*4882a593Smuzhiyun * v4l2_subdev_ops
608*4882a593Smuzhiyun */
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun static const struct v4l2_subdev_ops adv748x_ops_hdmi = {
611*4882a593Smuzhiyun .video = &adv748x_video_ops_hdmi,
612*4882a593Smuzhiyun .pad = &adv748x_pad_ops_hdmi,
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
616*4882a593Smuzhiyun * Controls
617*4882a593Smuzhiyun */
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun static const char * const hdmi_ctrl_patgen_menu[] = {
620*4882a593Smuzhiyun "Disabled",
621*4882a593Smuzhiyun "Solid Color",
622*4882a593Smuzhiyun "Color Bars",
623*4882a593Smuzhiyun "Ramp Grey",
624*4882a593Smuzhiyun "Ramp Blue",
625*4882a593Smuzhiyun "Ramp Red",
626*4882a593Smuzhiyun "Checkered"
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun
adv748x_hdmi_s_ctrl(struct v4l2_ctrl * ctrl)629*4882a593Smuzhiyun static int adv748x_hdmi_s_ctrl(struct v4l2_ctrl *ctrl)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun struct adv748x_hdmi *hdmi = adv748x_ctrl_to_hdmi(ctrl);
632*4882a593Smuzhiyun struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
633*4882a593Smuzhiyun int ret;
634*4882a593Smuzhiyun u8 pattern;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /* Enable video adjustment first */
637*4882a593Smuzhiyun ret = cp_clrset(state, ADV748X_CP_VID_ADJ,
638*4882a593Smuzhiyun ADV748X_CP_VID_ADJ_ENABLE,
639*4882a593Smuzhiyun ADV748X_CP_VID_ADJ_ENABLE);
640*4882a593Smuzhiyun if (ret < 0)
641*4882a593Smuzhiyun return ret;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun switch (ctrl->id) {
644*4882a593Smuzhiyun case V4L2_CID_BRIGHTNESS:
645*4882a593Smuzhiyun ret = cp_write(state, ADV748X_CP_BRI, ctrl->val);
646*4882a593Smuzhiyun break;
647*4882a593Smuzhiyun case V4L2_CID_HUE:
648*4882a593Smuzhiyun ret = cp_write(state, ADV748X_CP_HUE, ctrl->val);
649*4882a593Smuzhiyun break;
650*4882a593Smuzhiyun case V4L2_CID_CONTRAST:
651*4882a593Smuzhiyun ret = cp_write(state, ADV748X_CP_CON, ctrl->val);
652*4882a593Smuzhiyun break;
653*4882a593Smuzhiyun case V4L2_CID_SATURATION:
654*4882a593Smuzhiyun ret = cp_write(state, ADV748X_CP_SAT, ctrl->val);
655*4882a593Smuzhiyun break;
656*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
657*4882a593Smuzhiyun pattern = ctrl->val;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* Pattern is 0-indexed. Ctrl Menu is 1-indexed */
660*4882a593Smuzhiyun if (pattern) {
661*4882a593Smuzhiyun pattern--;
662*4882a593Smuzhiyun pattern |= ADV748X_CP_PAT_GEN_EN;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun ret = cp_write(state, ADV748X_CP_PAT_GEN, pattern);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun break;
668*4882a593Smuzhiyun default:
669*4882a593Smuzhiyun return -EINVAL;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun return ret;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun static const struct v4l2_ctrl_ops adv748x_hdmi_ctrl_ops = {
676*4882a593Smuzhiyun .s_ctrl = adv748x_hdmi_s_ctrl,
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun
adv748x_hdmi_init_controls(struct adv748x_hdmi * hdmi)679*4882a593Smuzhiyun static int adv748x_hdmi_init_controls(struct adv748x_hdmi *hdmi)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun v4l2_ctrl_handler_init(&hdmi->ctrl_hdl, 5);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /* Use our mutex for the controls */
686*4882a593Smuzhiyun hdmi->ctrl_hdl.lock = &state->mutex;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun v4l2_ctrl_new_std(&hdmi->ctrl_hdl, &adv748x_hdmi_ctrl_ops,
689*4882a593Smuzhiyun V4L2_CID_BRIGHTNESS, ADV748X_CP_BRI_MIN,
690*4882a593Smuzhiyun ADV748X_CP_BRI_MAX, 1, ADV748X_CP_BRI_DEF);
691*4882a593Smuzhiyun v4l2_ctrl_new_std(&hdmi->ctrl_hdl, &adv748x_hdmi_ctrl_ops,
692*4882a593Smuzhiyun V4L2_CID_CONTRAST, ADV748X_CP_CON_MIN,
693*4882a593Smuzhiyun ADV748X_CP_CON_MAX, 1, ADV748X_CP_CON_DEF);
694*4882a593Smuzhiyun v4l2_ctrl_new_std(&hdmi->ctrl_hdl, &adv748x_hdmi_ctrl_ops,
695*4882a593Smuzhiyun V4L2_CID_SATURATION, ADV748X_CP_SAT_MIN,
696*4882a593Smuzhiyun ADV748X_CP_SAT_MAX, 1, ADV748X_CP_SAT_DEF);
697*4882a593Smuzhiyun v4l2_ctrl_new_std(&hdmi->ctrl_hdl, &adv748x_hdmi_ctrl_ops,
698*4882a593Smuzhiyun V4L2_CID_HUE, ADV748X_CP_HUE_MIN,
699*4882a593Smuzhiyun ADV748X_CP_HUE_MAX, 1, ADV748X_CP_HUE_DEF);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /*
702*4882a593Smuzhiyun * Todo: V4L2_CID_DV_RX_POWER_PRESENT should also be supported when
703*4882a593Smuzhiyun * interrupts are handled correctly
704*4882a593Smuzhiyun */
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun v4l2_ctrl_new_std_menu_items(&hdmi->ctrl_hdl, &adv748x_hdmi_ctrl_ops,
707*4882a593Smuzhiyun V4L2_CID_TEST_PATTERN,
708*4882a593Smuzhiyun ARRAY_SIZE(hdmi_ctrl_patgen_menu) - 1,
709*4882a593Smuzhiyun 0, 0, hdmi_ctrl_patgen_menu);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun hdmi->sd.ctrl_handler = &hdmi->ctrl_hdl;
712*4882a593Smuzhiyun if (hdmi->ctrl_hdl.error) {
713*4882a593Smuzhiyun v4l2_ctrl_handler_free(&hdmi->ctrl_hdl);
714*4882a593Smuzhiyun return hdmi->ctrl_hdl.error;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun return v4l2_ctrl_handler_setup(&hdmi->ctrl_hdl);
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
adv748x_hdmi_init(struct adv748x_hdmi * hdmi)720*4882a593Smuzhiyun int adv748x_hdmi_init(struct adv748x_hdmi *hdmi)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
723*4882a593Smuzhiyun static const struct v4l2_dv_timings cea1280x720 =
724*4882a593Smuzhiyun V4L2_DV_BT_CEA_1280X720P30;
725*4882a593Smuzhiyun int ret;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun hdmi->timings = cea1280x720;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /* Initialise a default 16:9 aspect ratio */
730*4882a593Smuzhiyun hdmi->aspect_ratio.numerator = 16;
731*4882a593Smuzhiyun hdmi->aspect_ratio.denominator = 9;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun adv748x_subdev_init(&hdmi->sd, state, &adv748x_ops_hdmi,
734*4882a593Smuzhiyun MEDIA_ENT_F_IO_DTV, "hdmi");
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun hdmi->pads[ADV748X_HDMI_SINK].flags = MEDIA_PAD_FL_SINK;
737*4882a593Smuzhiyun hdmi->pads[ADV748X_HDMI_SOURCE].flags = MEDIA_PAD_FL_SOURCE;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun ret = media_entity_pads_init(&hdmi->sd.entity,
740*4882a593Smuzhiyun ADV748X_HDMI_NR_PADS, hdmi->pads);
741*4882a593Smuzhiyun if (ret)
742*4882a593Smuzhiyun return ret;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun ret = adv748x_hdmi_init_controls(hdmi);
745*4882a593Smuzhiyun if (ret)
746*4882a593Smuzhiyun goto err_free_media;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun return 0;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun err_free_media:
751*4882a593Smuzhiyun media_entity_cleanup(&hdmi->sd.entity);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun return ret;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
adv748x_hdmi_cleanup(struct adv748x_hdmi * hdmi)756*4882a593Smuzhiyun void adv748x_hdmi_cleanup(struct adv748x_hdmi *hdmi)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun v4l2_device_unregister_subdev(&hdmi->sd);
759*4882a593Smuzhiyun media_entity_cleanup(&hdmi->sd.entity);
760*4882a593Smuzhiyun v4l2_ctrl_handler_free(&hdmi->ctrl_hdl);
761*4882a593Smuzhiyun }
762