1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * ADV7393 encoder related structure and register definitions 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2010-2012 ADVANSEE - http://www.advansee.com/ 5*4882a593Smuzhiyun * Benoît Thébaudeau <benoit.thebaudeau@advansee.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Based on ADV7343 driver, 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/ 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or 12*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 13*4882a593Smuzhiyun * published by the Free Software Foundation version 2. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * This program is distributed .as is. WITHOUT ANY WARRANTY of any 16*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty 17*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18*4882a593Smuzhiyun * GNU General Public License for more details. 19*4882a593Smuzhiyun */ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #ifndef ADV7393_REGS_H 22*4882a593Smuzhiyun #define ADV7393_REGS_H 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun struct adv7393_std_info { 25*4882a593Smuzhiyun u32 standard_val3; 26*4882a593Smuzhiyun u32 fsc_val; 27*4882a593Smuzhiyun v4l2_std_id stdid; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* Register offset macros */ 31*4882a593Smuzhiyun #define ADV7393_POWER_MODE_REG (0x00) 32*4882a593Smuzhiyun #define ADV7393_MODE_SELECT_REG (0x01) 33*4882a593Smuzhiyun #define ADV7393_MODE_REG0 (0x02) 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define ADV7393_DAC123_OUTPUT_LEVEL (0x0B) 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define ADV7393_SOFT_RESET (0x17) 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG1 (0x30) 40*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG2 (0x31) 41*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG3 (0x32) 42*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG4 (0x33) 43*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG5 (0x34) 44*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG6 (0x35) 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG7 (0x39) 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG1 (0x80) 49*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG2 (0x82) 50*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG3 (0x83) 51*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG4 (0x84) 52*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG5 (0x86) 53*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG6 (0x87) 54*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG7 (0x88) 55*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG8 (0x89) 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define ADV7393_SD_TIMING_REG0 (0x8A) 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define ADV7393_FSC_REG0 (0x8C) 60*4882a593Smuzhiyun #define ADV7393_FSC_REG1 (0x8D) 61*4882a593Smuzhiyun #define ADV7393_FSC_REG2 (0x8E) 62*4882a593Smuzhiyun #define ADV7393_FSC_REG3 (0x8F) 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #define ADV7393_SD_CGMS_WSS0 (0x99) 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define ADV7393_SD_HUE_ADJUST (0xA0) 67*4882a593Smuzhiyun #define ADV7393_SD_BRIGHTNESS_WSS (0xA1) 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun /* Default values for the registers */ 70*4882a593Smuzhiyun #define ADV7393_POWER_MODE_REG_DEFAULT (0x10) 71*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG1_DEFAULT (0x3C) /* Changed Default 72*4882a593Smuzhiyun 720p EAV/SAV code*/ 73*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG2_DEFAULT (0x01) /* Changed Pixel data 74*4882a593Smuzhiyun valid */ 75*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG3_DEFAULT (0x00) /* Color delay 0 clks */ 76*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG4_DEFAULT (0xEC) /* Changed */ 77*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG5_DEFAULT (0x08) 78*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG6_DEFAULT (0x00) 79*4882a593Smuzhiyun #define ADV7393_HD_MODE_REG7_DEFAULT (0x00) 80*4882a593Smuzhiyun #define ADV7393_SOFT_RESET_DEFAULT (0x02) 81*4882a593Smuzhiyun #define ADV7393_COMPOSITE_POWER_VALUE (0x10) 82*4882a593Smuzhiyun #define ADV7393_COMPONENT_POWER_VALUE (0x1C) 83*4882a593Smuzhiyun #define ADV7393_SVIDEO_POWER_VALUE (0x0C) 84*4882a593Smuzhiyun #define ADV7393_SD_HUE_ADJUST_DEFAULT (0x80) 85*4882a593Smuzhiyun #define ADV7393_SD_BRIGHTNESS_WSS_DEFAULT (0x00) 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun #define ADV7393_SD_CGMS_WSS0_DEFAULT (0x10) 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG1_DEFAULT (0x10) 90*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG2_DEFAULT (0xC9) 91*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG3_DEFAULT (0x00) 92*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG4_DEFAULT (0x00) 93*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG5_DEFAULT (0x02) 94*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG6_DEFAULT (0x8C) 95*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG7_DEFAULT (0x14) 96*4882a593Smuzhiyun #define ADV7393_SD_MODE_REG8_DEFAULT (0x00) 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define ADV7393_SD_TIMING_REG0_DEFAULT (0x0C) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* Bit masks for Mode Select Register */ 101*4882a593Smuzhiyun #define INPUT_MODE_MASK (0x70) 102*4882a593Smuzhiyun #define SD_INPUT_MODE (0x00) 103*4882a593Smuzhiyun #define HD_720P_INPUT_MODE (0x10) 104*4882a593Smuzhiyun #define HD_1080I_INPUT_MODE (0x10) 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* Bit masks for Mode Register 0 */ 107*4882a593Smuzhiyun #define TEST_PATTERN_BLACK_BAR_EN (0x04) 108*4882a593Smuzhiyun #define YUV_OUTPUT_SELECT (0x20) 109*4882a593Smuzhiyun #define RGB_OUTPUT_SELECT (0xDF) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun /* Bit masks for SD brightness/WSS */ 112*4882a593Smuzhiyun #define SD_BRIGHTNESS_VALUE_MASK (0x7F) 113*4882a593Smuzhiyun #define SD_BLANK_WSS_DATA_MASK (0x80) 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* Bit masks for soft reset register */ 116*4882a593Smuzhiyun #define SOFT_RESET (0x02) 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* Bit masks for HD Mode Register 1 */ 119*4882a593Smuzhiyun #define OUTPUT_STD_MASK (0x03) 120*4882a593Smuzhiyun #define OUTPUT_STD_SHIFT (0) 121*4882a593Smuzhiyun #define OUTPUT_STD_EIA0_2 (0x00) 122*4882a593Smuzhiyun #define OUTPUT_STD_EIA0_1 (0x01) 123*4882a593Smuzhiyun #define OUTPUT_STD_FULL (0x02) 124*4882a593Smuzhiyun #define EMBEDDED_SYNC (0x04) 125*4882a593Smuzhiyun #define EXTERNAL_SYNC (0xFB) 126*4882a593Smuzhiyun #define STD_MODE_MASK (0x1F) 127*4882a593Smuzhiyun #define STD_MODE_SHIFT (3) 128*4882a593Smuzhiyun #define STD_MODE_720P (0x05) 129*4882a593Smuzhiyun #define STD_MODE_720P_25 (0x08) 130*4882a593Smuzhiyun #define STD_MODE_720P_30 (0x07) 131*4882a593Smuzhiyun #define STD_MODE_720P_50 (0x06) 132*4882a593Smuzhiyun #define STD_MODE_1080I (0x0D) 133*4882a593Smuzhiyun #define STD_MODE_1080I_25 (0x0E) 134*4882a593Smuzhiyun #define STD_MODE_1080P_24 (0x11) 135*4882a593Smuzhiyun #define STD_MODE_1080P_25 (0x10) 136*4882a593Smuzhiyun #define STD_MODE_1080P_30 (0x0F) 137*4882a593Smuzhiyun #define STD_MODE_525P (0x00) 138*4882a593Smuzhiyun #define STD_MODE_625P (0x03) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* Bit masks for SD Mode Register 1 */ 141*4882a593Smuzhiyun #define SD_STD_MASK (0x03) 142*4882a593Smuzhiyun #define SD_STD_NTSC (0x00) 143*4882a593Smuzhiyun #define SD_STD_PAL_BDGHI (0x01) 144*4882a593Smuzhiyun #define SD_STD_PAL_M (0x02) 145*4882a593Smuzhiyun #define SD_STD_PAL_N (0x03) 146*4882a593Smuzhiyun #define SD_LUMA_FLTR_MASK (0x07) 147*4882a593Smuzhiyun #define SD_LUMA_FLTR_SHIFT (2) 148*4882a593Smuzhiyun #define SD_CHROMA_FLTR_MASK (0x07) 149*4882a593Smuzhiyun #define SD_CHROMA_FLTR_SHIFT (5) 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* Bit masks for SD Mode Register 2 */ 152*4882a593Smuzhiyun #define SD_PRPB_SSAF_EN (0x01) 153*4882a593Smuzhiyun #define SD_PRPB_SSAF_DI (0xFE) 154*4882a593Smuzhiyun #define SD_DAC_OUT1_EN (0x02) 155*4882a593Smuzhiyun #define SD_DAC_OUT1_DI (0xFD) 156*4882a593Smuzhiyun #define SD_PEDESTAL_EN (0x08) 157*4882a593Smuzhiyun #define SD_PEDESTAL_DI (0xF7) 158*4882a593Smuzhiyun #define SD_SQUARE_PIXEL_EN (0x10) 159*4882a593Smuzhiyun #define SD_SQUARE_PIXEL_DI (0xEF) 160*4882a593Smuzhiyun #define SD_PIXEL_DATA_VALID (0x40) 161*4882a593Smuzhiyun #define SD_ACTIVE_EDGE_EN (0x80) 162*4882a593Smuzhiyun #define SD_ACTIVE_EDGE_DI (0x7F) 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun /* Bit masks for HD Mode Register 6 */ 165*4882a593Smuzhiyun #define HD_PRPB_SYNC_EN (0x04) 166*4882a593Smuzhiyun #define HD_PRPB_SYNC_DI (0xFB) 167*4882a593Smuzhiyun #define HD_DAC_SWAP_EN (0x08) 168*4882a593Smuzhiyun #define HD_DAC_SWAP_DI (0xF7) 169*4882a593Smuzhiyun #define HD_GAMMA_CURVE_A (0xEF) 170*4882a593Smuzhiyun #define HD_GAMMA_CURVE_B (0x10) 171*4882a593Smuzhiyun #define HD_GAMMA_EN (0x20) 172*4882a593Smuzhiyun #define HD_GAMMA_DI (0xDF) 173*4882a593Smuzhiyun #define HD_ADPT_FLTR_MODEA (0xBF) 174*4882a593Smuzhiyun #define HD_ADPT_FLTR_MODEB (0x40) 175*4882a593Smuzhiyun #define HD_ADPT_FLTR_EN (0x80) 176*4882a593Smuzhiyun #define HD_ADPT_FLTR_DI (0x7F) 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define ADV7393_BRIGHTNESS_MAX (63) 179*4882a593Smuzhiyun #define ADV7393_BRIGHTNESS_MIN (-64) 180*4882a593Smuzhiyun #define ADV7393_BRIGHTNESS_DEF (0) 181*4882a593Smuzhiyun #define ADV7393_HUE_MAX (127) 182*4882a593Smuzhiyun #define ADV7393_HUE_MIN (-128) 183*4882a593Smuzhiyun #define ADV7393_HUE_DEF (0) 184*4882a593Smuzhiyun #define ADV7393_GAIN_MAX (64) 185*4882a593Smuzhiyun #define ADV7393_GAIN_MIN (-64) 186*4882a593Smuzhiyun #define ADV7393_GAIN_DEF (0) 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #endif 189