1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * ADV7343 encoder related structure and register definitions 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/ 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or 7*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 8*4882a593Smuzhiyun * published by the Free Software Foundation version 2. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * This program is distributed .as is. WITHOUT ANY WARRANTY of any 11*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty 12*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13*4882a593Smuzhiyun * GNU General Public License for more details. 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #ifndef ADV7343_REGS_H 17*4882a593Smuzhiyun #define ADV7343_REGS_H 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun struct adv7343_std_info { 20*4882a593Smuzhiyun u32 standard_val3; 21*4882a593Smuzhiyun u32 fsc_val; 22*4882a593Smuzhiyun v4l2_std_id stdid; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* Register offset macros */ 26*4882a593Smuzhiyun #define ADV7343_POWER_MODE_REG (0x00) 27*4882a593Smuzhiyun #define ADV7343_MODE_SELECT_REG (0x01) 28*4882a593Smuzhiyun #define ADV7343_MODE_REG0 (0x02) 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define ADV7343_DAC2_OUTPUT_LEVEL (0x0b) 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define ADV7343_SOFT_RESET (0x17) 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG1 (0x30) 35*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG2 (0x31) 36*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG3 (0x32) 37*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG4 (0x33) 38*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG5 (0x34) 39*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG6 (0x35) 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG7 (0x39) 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG1 (0x80) 44*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG2 (0x82) 45*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG3 (0x83) 46*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG4 (0x84) 47*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG5 (0x86) 48*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG6 (0x87) 49*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG7 (0x88) 50*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG8 (0x89) 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define ADV7343_FSC_REG0 (0x8C) 53*4882a593Smuzhiyun #define ADV7343_FSC_REG1 (0x8D) 54*4882a593Smuzhiyun #define ADV7343_FSC_REG2 (0x8E) 55*4882a593Smuzhiyun #define ADV7343_FSC_REG3 (0x8F) 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define ADV7343_SD_CGMS_WSS0 (0x99) 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define ADV7343_SD_HUE_REG (0xA0) 60*4882a593Smuzhiyun #define ADV7343_SD_BRIGHTNESS_WSS (0xA1) 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* Default values for the registers */ 63*4882a593Smuzhiyun #define ADV7343_POWER_MODE_REG_DEFAULT (0x10) 64*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG1_DEFAULT (0x3C) /* Changed Default 65*4882a593Smuzhiyun 720p EAVSAV code*/ 66*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG2_DEFAULT (0x01) /* Changed Pixel data 67*4882a593Smuzhiyun valid */ 68*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG3_DEFAULT (0x00) /* Color delay 0 clks */ 69*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG4_DEFAULT (0xE8) /* Changed */ 70*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG5_DEFAULT (0x08) 71*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG6_DEFAULT (0x00) 72*4882a593Smuzhiyun #define ADV7343_HD_MODE_REG7_DEFAULT (0x00) 73*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG8_DEFAULT (0x00) 74*4882a593Smuzhiyun #define ADV7343_SOFT_RESET_DEFAULT (0x02) 75*4882a593Smuzhiyun #define ADV7343_COMPOSITE_POWER_VALUE (0x80) 76*4882a593Smuzhiyun #define ADV7343_COMPONENT_POWER_VALUE (0x1C) 77*4882a593Smuzhiyun #define ADV7343_SVIDEO_POWER_VALUE (0x60) 78*4882a593Smuzhiyun #define ADV7343_SD_HUE_REG_DEFAULT (127) 79*4882a593Smuzhiyun #define ADV7343_SD_BRIGHTNESS_WSS_DEFAULT (0x03) 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun #define ADV7343_SD_CGMS_WSS0_DEFAULT (0x10) 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG1_DEFAULT (0x00) 84*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG2_DEFAULT (0xC9) 85*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG3_DEFAULT (0x10) 86*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG4_DEFAULT (0x01) 87*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG5_DEFAULT (0x02) 88*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG6_DEFAULT (0x0C) 89*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG7_DEFAULT (0x04) 90*4882a593Smuzhiyun #define ADV7343_SD_MODE_REG8_DEFAULT (0x00) 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* Bit masks for Mode Select Register */ 93*4882a593Smuzhiyun #define INPUT_MODE_MASK (0x70) 94*4882a593Smuzhiyun #define SD_INPUT_MODE (0x00) 95*4882a593Smuzhiyun #define HD_720P_INPUT_MODE (0x10) 96*4882a593Smuzhiyun #define HD_1080I_INPUT_MODE (0x10) 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun /* Bit masks for Mode Register 0 */ 99*4882a593Smuzhiyun #define TEST_PATTERN_BLACK_BAR_EN (0x04) 100*4882a593Smuzhiyun #define YUV_OUTPUT_SELECT (0x20) 101*4882a593Smuzhiyun #define RGB_OUTPUT_SELECT (0xDF) 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* Bit masks for DAC output levels */ 104*4882a593Smuzhiyun #define DAC_OUTPUT_LEVEL_MASK (0xFF) 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* Bit masks for soft reset register */ 107*4882a593Smuzhiyun #define SOFT_RESET (0x02) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* Bit masks for HD Mode Register 1 */ 110*4882a593Smuzhiyun #define OUTPUT_STD_MASK (0x03) 111*4882a593Smuzhiyun #define OUTPUT_STD_SHIFT (0) 112*4882a593Smuzhiyun #define OUTPUT_STD_EIA0_2 (0x00) 113*4882a593Smuzhiyun #define OUTPUT_STD_EIA0_1 (0x01) 114*4882a593Smuzhiyun #define OUTPUT_STD_FULL (0x02) 115*4882a593Smuzhiyun #define EMBEDDED_SYNC (0x04) 116*4882a593Smuzhiyun #define EXTERNAL_SYNC (0xFB) 117*4882a593Smuzhiyun #define STD_MODE_SHIFT (3) 118*4882a593Smuzhiyun #define STD_MODE_MASK (0x1F) 119*4882a593Smuzhiyun #define STD_MODE_720P (0x05) 120*4882a593Smuzhiyun #define STD_MODE_720P_25 (0x08) 121*4882a593Smuzhiyun #define STD_MODE_720P_30 (0x07) 122*4882a593Smuzhiyun #define STD_MODE_720P_50 (0x06) 123*4882a593Smuzhiyun #define STD_MODE_1080I (0x0D) 124*4882a593Smuzhiyun #define STD_MODE_1080I_25fps (0x0E) 125*4882a593Smuzhiyun #define STD_MODE_1080P_24 (0x12) 126*4882a593Smuzhiyun #define STD_MODE_1080P_25 (0x10) 127*4882a593Smuzhiyun #define STD_MODE_1080P_30 (0x0F) 128*4882a593Smuzhiyun #define STD_MODE_525P (0x00) 129*4882a593Smuzhiyun #define STD_MODE_625P (0x03) 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* Bit masks for SD Mode Register 1 */ 132*4882a593Smuzhiyun #define SD_STD_MASK (0x03) 133*4882a593Smuzhiyun #define SD_STD_NTSC (0x00) 134*4882a593Smuzhiyun #define SD_STD_PAL_BDGHI (0x01) 135*4882a593Smuzhiyun #define SD_STD_PAL_M (0x02) 136*4882a593Smuzhiyun #define SD_STD_PAL_N (0x03) 137*4882a593Smuzhiyun #define SD_LUMA_FLTR_MASK (0x7) 138*4882a593Smuzhiyun #define SD_LUMA_FLTR_SHIFT (0x2) 139*4882a593Smuzhiyun #define SD_CHROMA_FLTR_MASK (0x7) 140*4882a593Smuzhiyun #define SD_CHROMA_FLTR_SHIFT (0x5) 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* Bit masks for SD Mode Register 2 */ 143*4882a593Smuzhiyun #define SD_PBPR_SSAF_EN (0x01) 144*4882a593Smuzhiyun #define SD_PBPR_SSAF_DI (0xFE) 145*4882a593Smuzhiyun #define SD_DAC_1_DI (0xFD) 146*4882a593Smuzhiyun #define SD_DAC_2_DI (0xFB) 147*4882a593Smuzhiyun #define SD_PEDESTAL_EN (0x08) 148*4882a593Smuzhiyun #define SD_PEDESTAL_DI (0xF7) 149*4882a593Smuzhiyun #define SD_SQUARE_PIXEL_EN (0x10) 150*4882a593Smuzhiyun #define SD_SQUARE_PIXEL_DI (0xEF) 151*4882a593Smuzhiyun #define SD_PIXEL_DATA_VALID (0x40) 152*4882a593Smuzhiyun #define SD_ACTIVE_EDGE_EN (0x80) 153*4882a593Smuzhiyun #define SD_ACTIVE_EDGE_DI (0x7F) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* Bit masks for HD Mode Register 6 */ 156*4882a593Smuzhiyun #define HD_RGB_INPUT_EN (0x02) 157*4882a593Smuzhiyun #define HD_RGB_INPUT_DI (0xFD) 158*4882a593Smuzhiyun #define HD_PBPR_SYNC_EN (0x04) 159*4882a593Smuzhiyun #define HD_PBPR_SYNC_DI (0xFB) 160*4882a593Smuzhiyun #define HD_DAC_SWAP_EN (0x08) 161*4882a593Smuzhiyun #define HD_DAC_SWAP_DI (0xF7) 162*4882a593Smuzhiyun #define HD_GAMMA_CURVE_A (0xEF) 163*4882a593Smuzhiyun #define HD_GAMMA_CURVE_B (0x10) 164*4882a593Smuzhiyun #define HD_GAMMA_EN (0x20) 165*4882a593Smuzhiyun #define HD_GAMMA_DI (0xDF) 166*4882a593Smuzhiyun #define HD_ADPT_FLTR_MODEB (0x40) 167*4882a593Smuzhiyun #define HD_ADPT_FLTR_MODEA (0xBF) 168*4882a593Smuzhiyun #define HD_ADPT_FLTR_EN (0x80) 169*4882a593Smuzhiyun #define HD_ADPT_FLTR_DI (0x7F) 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define ADV7343_BRIGHTNESS_MAX (127) 172*4882a593Smuzhiyun #define ADV7343_BRIGHTNESS_MIN (0) 173*4882a593Smuzhiyun #define ADV7343_BRIGHTNESS_DEF (3) 174*4882a593Smuzhiyun #define ADV7343_HUE_MAX (255) 175*4882a593Smuzhiyun #define ADV7343_HUE_MIN (0) 176*4882a593Smuzhiyun #define ADV7343_HUE_DEF (127) 177*4882a593Smuzhiyun #define ADV7343_GAIN_MAX (64) 178*4882a593Smuzhiyun #define ADV7343_GAIN_MIN (-64) 179*4882a593Smuzhiyun #define ADV7343_GAIN_DEF (0) 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun #endif 182