xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/adv7183_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * adv7183 - Analog Devices ADV7183 video decoder registers
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2011 Analog Devices Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _ADV7183_REGS_H_
9*4882a593Smuzhiyun #define _ADV7183_REGS_H_
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define ADV7183_IN_CTRL            0x00 /* Input control */
12*4882a593Smuzhiyun #define ADV7183_VD_SEL             0x01 /* Video selection */
13*4882a593Smuzhiyun #define ADV7183_OUT_CTRL           0x03 /* Output control */
14*4882a593Smuzhiyun #define ADV7183_EXT_OUT_CTRL       0x04 /* Extended output control */
15*4882a593Smuzhiyun #define ADV7183_AUTO_DET_EN        0x07 /* Autodetect enable */
16*4882a593Smuzhiyun #define ADV7183_CONTRAST           0x08 /* Contrast */
17*4882a593Smuzhiyun #define ADV7183_BRIGHTNESS         0x0A /* Brightness */
18*4882a593Smuzhiyun #define ADV7183_HUE                0x0B /* Hue */
19*4882a593Smuzhiyun #define ADV7183_DEF_Y              0x0C /* Default value Y */
20*4882a593Smuzhiyun #define ADV7183_DEF_C              0x0D /* Default value C */
21*4882a593Smuzhiyun #define ADV7183_ADI_CTRL           0x0E /* ADI control */
22*4882a593Smuzhiyun #define ADV7183_POW_MANAGE         0x0F /* Power Management */
23*4882a593Smuzhiyun #define ADV7183_STATUS_1           0x10 /* Status 1 */
24*4882a593Smuzhiyun #define ADV7183_IDENT              0x11 /* Ident */
25*4882a593Smuzhiyun #define ADV7183_STATUS_2           0x12 /* Status 2 */
26*4882a593Smuzhiyun #define ADV7183_STATUS_3           0x13 /* Status 3 */
27*4882a593Smuzhiyun #define ADV7183_ANAL_CLAMP_CTRL    0x14 /* Analog clamp control */
28*4882a593Smuzhiyun #define ADV7183_DIGI_CLAMP_CTRL_1  0x15 /* Digital clamp control 1 */
29*4882a593Smuzhiyun #define ADV7183_SHAP_FILT_CTRL     0x17 /* Shaping filter control */
30*4882a593Smuzhiyun #define ADV7183_SHAP_FILT_CTRL_2   0x18 /* Shaping filter control 2 */
31*4882a593Smuzhiyun #define ADV7183_COMB_FILT_CTRL     0x19 /* Comb filter control */
32*4882a593Smuzhiyun #define ADV7183_ADI_CTRL_2         0x1D /* ADI control 2 */
33*4882a593Smuzhiyun #define ADV7183_PIX_DELAY_CTRL     0x27 /* Pixel delay control */
34*4882a593Smuzhiyun #define ADV7183_MISC_GAIN_CTRL     0x2B /* Misc gain control */
35*4882a593Smuzhiyun #define ADV7183_AGC_MODE_CTRL      0x2C /* AGC mode control */
36*4882a593Smuzhiyun #define ADV7183_CHRO_GAIN_CTRL_1   0x2D /* Chroma gain control 1 */
37*4882a593Smuzhiyun #define ADV7183_CHRO_GAIN_CTRL_2   0x2E /* Chroma gain control 2 */
38*4882a593Smuzhiyun #define ADV7183_LUMA_GAIN_CTRL_1   0x2F /* Luma gain control 1 */
39*4882a593Smuzhiyun #define ADV7183_LUMA_GAIN_CTRL_2   0x30 /* Luma gain control 2 */
40*4882a593Smuzhiyun #define ADV7183_VS_FIELD_CTRL_1    0x31 /* Vsync field control 1 */
41*4882a593Smuzhiyun #define ADV7183_VS_FIELD_CTRL_2    0x32 /* Vsync field control 2 */
42*4882a593Smuzhiyun #define ADV7183_VS_FIELD_CTRL_3    0x33 /* Vsync field control 3 */
43*4882a593Smuzhiyun #define ADV7183_HS_POS_CTRL_1      0x34 /* Hsync position control 1 */
44*4882a593Smuzhiyun #define ADV7183_HS_POS_CTRL_2      0x35 /* Hsync position control 2 */
45*4882a593Smuzhiyun #define ADV7183_HS_POS_CTRL_3      0x36 /* Hsync position control 3 */
46*4882a593Smuzhiyun #define ADV7183_POLARITY           0x37 /* Polarity */
47*4882a593Smuzhiyun #define ADV7183_NTSC_COMB_CTRL     0x38 /* NTSC comb control */
48*4882a593Smuzhiyun #define ADV7183_PAL_COMB_CTRL      0x39 /* PAL comb control */
49*4882a593Smuzhiyun #define ADV7183_ADC_CTRL           0x3A /* ADC control */
50*4882a593Smuzhiyun #define ADV7183_MAN_WIN_CTRL       0x3D /* Manual window control */
51*4882a593Smuzhiyun #define ADV7183_RESAMPLE_CTRL      0x41 /* Resample control */
52*4882a593Smuzhiyun #define ADV7183_GEMSTAR_CTRL_1     0x48 /* Gemstar ctrl 1 */
53*4882a593Smuzhiyun #define ADV7183_GEMSTAR_CTRL_2     0x49 /* Gemstar ctrl 2 */
54*4882a593Smuzhiyun #define ADV7183_GEMSTAR_CTRL_3     0x4A /* Gemstar ctrl 3 */
55*4882a593Smuzhiyun #define ADV7183_GEMSTAR_CTRL_4     0x4B /* Gemstar ctrl 4 */
56*4882a593Smuzhiyun #define ADV7183_GEMSTAR_CTRL_5     0x4C /* Gemstar ctrl 5 */
57*4882a593Smuzhiyun #define ADV7183_CTI_DNR_CTRL_1     0x4D /* CTI DNR ctrl 1 */
58*4882a593Smuzhiyun #define ADV7183_CTI_DNR_CTRL_2     0x4E /* CTI DNR ctrl 2 */
59*4882a593Smuzhiyun #define ADV7183_CTI_DNR_CTRL_4     0x50 /* CTI DNR ctrl 4 */
60*4882a593Smuzhiyun #define ADV7183_LOCK_CNT           0x51 /* Lock count */
61*4882a593Smuzhiyun #define ADV7183_FREE_LINE_LEN      0x8F /* Free-Run line length 1 */
62*4882a593Smuzhiyun #define ADV7183_VBI_INFO           0x90 /* VBI info */
63*4882a593Smuzhiyun #define ADV7183_WSS_1              0x91 /* WSS 1 */
64*4882a593Smuzhiyun #define ADV7183_WSS_2              0x92 /* WSS 2 */
65*4882a593Smuzhiyun #define ADV7183_EDTV_1             0x93 /* EDTV 1 */
66*4882a593Smuzhiyun #define ADV7183_EDTV_2             0x94 /* EDTV 2 */
67*4882a593Smuzhiyun #define ADV7183_EDTV_3             0x95 /* EDTV 3 */
68*4882a593Smuzhiyun #define ADV7183_CGMS_1             0x96 /* CGMS 1 */
69*4882a593Smuzhiyun #define ADV7183_CGMS_2             0x97 /* CGMS 2 */
70*4882a593Smuzhiyun #define ADV7183_CGMS_3             0x98 /* CGMS 3 */
71*4882a593Smuzhiyun #define ADV7183_CCAP_1             0x99 /* CCAP 1 */
72*4882a593Smuzhiyun #define ADV7183_CCAP_2             0x9A /* CCAP 2 */
73*4882a593Smuzhiyun #define ADV7183_LETTERBOX_1        0x9B /* Letterbox 1 */
74*4882a593Smuzhiyun #define ADV7183_LETTERBOX_2        0x9C /* Letterbox 2 */
75*4882a593Smuzhiyun #define ADV7183_LETTERBOX_3        0x9D /* Letterbox 3 */
76*4882a593Smuzhiyun #define ADV7183_CRC_EN             0xB2 /* CRC enable */
77*4882a593Smuzhiyun #define ADV7183_ADC_SWITCH_1       0xC3 /* ADC switch 1 */
78*4882a593Smuzhiyun #define ADV7183_ADC_SWITCH_2       0xC4 /* ADC switch 2 */
79*4882a593Smuzhiyun #define ADV7183_LETTERBOX_CTRL_1   0xDC /* Letterbox control 1 */
80*4882a593Smuzhiyun #define ADV7183_LETTERBOX_CTRL_2   0xDD /* Letterbox control 2 */
81*4882a593Smuzhiyun #define ADV7183_SD_OFFSET_CB       0xE1 /* SD offset Cb */
82*4882a593Smuzhiyun #define ADV7183_SD_OFFSET_CR       0xE2 /* SD offset Cr */
83*4882a593Smuzhiyun #define ADV7183_SD_SATURATION_CB   0xE3 /* SD saturation Cb */
84*4882a593Smuzhiyun #define ADV7183_SD_SATURATION_CR   0xE4 /* SD saturation Cr */
85*4882a593Smuzhiyun #define ADV7183_NTSC_V_BEGIN       0xE5 /* NTSC V bit begin */
86*4882a593Smuzhiyun #define ADV7183_NTSC_V_END         0xE6 /* NTSC V bit end */
87*4882a593Smuzhiyun #define ADV7183_NTSC_F_TOGGLE      0xE7 /* NTSC F bit toggle */
88*4882a593Smuzhiyun #define ADV7183_PAL_V_BEGIN        0xE8 /* PAL V bit begin */
89*4882a593Smuzhiyun #define ADV7183_PAL_V_END          0xE9 /* PAL V bit end */
90*4882a593Smuzhiyun #define ADV7183_PAL_F_TOGGLE       0xEA /* PAL F bit toggle */
91*4882a593Smuzhiyun #define ADV7183_DRIVE_STR          0xF4 /* Drive strength */
92*4882a593Smuzhiyun #define ADV7183_IF_COMP_CTRL       0xF8 /* IF comp control */
93*4882a593Smuzhiyun #define ADV7183_VS_MODE_CTRL       0xF9 /* VS mode control */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #endif
96