xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/adv7183.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * adv7183.c Analog Devices ADV7183 video decoder driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2011 Analog Devices Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/errno.h>
10*4882a593Smuzhiyun #include <linux/gpio.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/videodev2.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <media/i2c/adv7183.h>
19*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
20*4882a593Smuzhiyun #include <media/v4l2-device.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "adv7183_regs.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun struct adv7183 {
25*4882a593Smuzhiyun 	struct v4l2_subdev sd;
26*4882a593Smuzhiyun 	struct v4l2_ctrl_handler hdl;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	v4l2_std_id std; /* Current set standard */
29*4882a593Smuzhiyun 	u32 input;
30*4882a593Smuzhiyun 	u32 output;
31*4882a593Smuzhiyun 	unsigned reset_pin;
32*4882a593Smuzhiyun 	unsigned oe_pin;
33*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt fmt;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* EXAMPLES USING 27 MHz CLOCK
37*4882a593Smuzhiyun  * Mode 1 CVBS Input (Composite Video on AIN5)
38*4882a593Smuzhiyun  * All standards are supported through autodetect, 8-bit, 4:2:2, ITU-R BT.656 output on P15 to P8.
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun static const unsigned char adv7183_init_regs[] = {
41*4882a593Smuzhiyun 	ADV7183_IN_CTRL, 0x04,           /* CVBS input on AIN5 */
42*4882a593Smuzhiyun 	ADV7183_DIGI_CLAMP_CTRL_1, 0x00, /* Slow down digital clamps */
43*4882a593Smuzhiyun 	ADV7183_SHAP_FILT_CTRL, 0x41,    /* Set CSFM to SH1 */
44*4882a593Smuzhiyun 	ADV7183_ADC_CTRL, 0x16,          /* Power down ADC 1 and ADC 2 */
45*4882a593Smuzhiyun 	ADV7183_CTI_DNR_CTRL_4, 0x04,    /* Set DNR threshold to 4 for flat response */
46*4882a593Smuzhiyun 	/* ADI recommended programming sequence */
47*4882a593Smuzhiyun 	ADV7183_ADI_CTRL, 0x80,
48*4882a593Smuzhiyun 	ADV7183_CTI_DNR_CTRL_4, 0x20,
49*4882a593Smuzhiyun 	0x52, 0x18,
50*4882a593Smuzhiyun 	0x58, 0xED,
51*4882a593Smuzhiyun 	0x77, 0xC5,
52*4882a593Smuzhiyun 	0x7C, 0x93,
53*4882a593Smuzhiyun 	0x7D, 0x00,
54*4882a593Smuzhiyun 	0xD0, 0x48,
55*4882a593Smuzhiyun 	0xD5, 0xA0,
56*4882a593Smuzhiyun 	0xD7, 0xEA,
57*4882a593Smuzhiyun 	ADV7183_SD_SATURATION_CR, 0x3E,
58*4882a593Smuzhiyun 	ADV7183_PAL_V_END, 0x3E,
59*4882a593Smuzhiyun 	ADV7183_PAL_F_TOGGLE, 0x0F,
60*4882a593Smuzhiyun 	ADV7183_ADI_CTRL, 0x00,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
to_adv7183(struct v4l2_subdev * sd)63*4882a593Smuzhiyun static inline struct adv7183 *to_adv7183(struct v4l2_subdev *sd)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	return container_of(sd, struct adv7183, sd);
66*4882a593Smuzhiyun }
to_sd(struct v4l2_ctrl * ctrl)67*4882a593Smuzhiyun static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	return &container_of(ctrl->handler, struct adv7183, hdl)->sd;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
adv7183_read(struct v4l2_subdev * sd,unsigned char reg)72*4882a593Smuzhiyun static inline int adv7183_read(struct v4l2_subdev *sd, unsigned char reg)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	return i2c_smbus_read_byte_data(client, reg);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
adv7183_write(struct v4l2_subdev * sd,unsigned char reg,unsigned char value)79*4882a593Smuzhiyun static inline int adv7183_write(struct v4l2_subdev *sd, unsigned char reg,
80*4882a593Smuzhiyun 				unsigned char value)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct i2c_client *client = v4l2_get_subdevdata(sd);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	return i2c_smbus_write_byte_data(client, reg, value);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
adv7183_writeregs(struct v4l2_subdev * sd,const unsigned char * regs,unsigned int num)87*4882a593Smuzhiyun static int adv7183_writeregs(struct v4l2_subdev *sd,
88*4882a593Smuzhiyun 		const unsigned char *regs, unsigned int num)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	unsigned char reg, data;
91*4882a593Smuzhiyun 	unsigned int cnt = 0;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	if (num & 0x1) {
94*4882a593Smuzhiyun 		v4l2_err(sd, "invalid regs array\n");
95*4882a593Smuzhiyun 		return -1;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	while (cnt < num) {
99*4882a593Smuzhiyun 		reg = *regs++;
100*4882a593Smuzhiyun 		data = *regs++;
101*4882a593Smuzhiyun 		cnt += 2;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 		adv7183_write(sd, reg, data);
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 	return 0;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
adv7183_log_status(struct v4l2_subdev * sd)108*4882a593Smuzhiyun static int adv7183_log_status(struct v4l2_subdev *sd)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct adv7183 *decoder = to_adv7183(sd);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Input control = 0x%02x\n",
113*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_IN_CTRL));
114*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Video selection = 0x%02x\n",
115*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_VD_SEL));
116*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Output control = 0x%02x\n",
117*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_OUT_CTRL));
118*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Extended output control = 0x%02x\n",
119*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_EXT_OUT_CTRL));
120*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Autodetect enable = 0x%02x\n",
121*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_AUTO_DET_EN));
122*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Contrast = 0x%02x\n",
123*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_CONTRAST));
124*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Brightness = 0x%02x\n",
125*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_BRIGHTNESS));
126*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Hue = 0x%02x\n",
127*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_HUE));
128*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Default value Y = 0x%02x\n",
129*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_DEF_Y));
130*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Default value C = 0x%02x\n",
131*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_DEF_C));
132*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: ADI control = 0x%02x\n",
133*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_ADI_CTRL));
134*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Power Management = 0x%02x\n",
135*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_POW_MANAGE));
136*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Status 1 2 and 3 = 0x%02x 0x%02x 0x%02x\n",
137*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_STATUS_1),
138*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_STATUS_2),
139*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_STATUS_3));
140*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Ident = 0x%02x\n",
141*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_IDENT));
142*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Analog clamp control = 0x%02x\n",
143*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_ANAL_CLAMP_CTRL));
144*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Digital clamp control 1 = 0x%02x\n",
145*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_DIGI_CLAMP_CTRL_1));
146*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Shaping filter control 1 and 2 = 0x%02x 0x%02x\n",
147*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_SHAP_FILT_CTRL),
148*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_SHAP_FILT_CTRL_2));
149*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Comb filter control = 0x%02x\n",
150*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_COMB_FILT_CTRL));
151*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: ADI control 2 = 0x%02x\n",
152*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_ADI_CTRL_2));
153*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Pixel delay control = 0x%02x\n",
154*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_PIX_DELAY_CTRL));
155*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Misc gain control = 0x%02x\n",
156*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_MISC_GAIN_CTRL));
157*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: AGC mode control = 0x%02x\n",
158*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_AGC_MODE_CTRL));
159*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Chroma gain control 1 and 2 = 0x%02x 0x%02x\n",
160*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_CHRO_GAIN_CTRL_1),
161*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_CHRO_GAIN_CTRL_2));
162*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Luma gain control 1 and 2 = 0x%02x 0x%02x\n",
163*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_LUMA_GAIN_CTRL_1),
164*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_LUMA_GAIN_CTRL_2));
165*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Vsync field control 1 2 and 3 = 0x%02x 0x%02x 0x%02x\n",
166*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_VS_FIELD_CTRL_1),
167*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_VS_FIELD_CTRL_2),
168*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_VS_FIELD_CTRL_3));
169*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Hsync position control 1 2 and 3 = 0x%02x 0x%02x 0x%02x\n",
170*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_HS_POS_CTRL_1),
171*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_HS_POS_CTRL_2),
172*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_HS_POS_CTRL_3));
173*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Polarity = 0x%02x\n",
174*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_POLARITY));
175*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: ADC control = 0x%02x\n",
176*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_ADC_CTRL));
177*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: SD offset Cb and Cr = 0x%02x 0x%02x\n",
178*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_SD_OFFSET_CB),
179*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_SD_OFFSET_CR));
180*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: SD saturation Cb and Cr = 0x%02x 0x%02x\n",
181*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_SD_SATURATION_CB),
182*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_SD_SATURATION_CR));
183*4882a593Smuzhiyun 	v4l2_info(sd, "adv7183: Drive strength = 0x%02x\n",
184*4882a593Smuzhiyun 			adv7183_read(sd, ADV7183_DRIVE_STR));
185*4882a593Smuzhiyun 	v4l2_ctrl_handler_log_status(&decoder->hdl, sd->name);
186*4882a593Smuzhiyun 	return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
adv7183_g_std(struct v4l2_subdev * sd,v4l2_std_id * std)189*4882a593Smuzhiyun static int adv7183_g_std(struct v4l2_subdev *sd, v4l2_std_id *std)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	struct adv7183 *decoder = to_adv7183(sd);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	*std = decoder->std;
194*4882a593Smuzhiyun 	return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
adv7183_s_std(struct v4l2_subdev * sd,v4l2_std_id std)197*4882a593Smuzhiyun static int adv7183_s_std(struct v4l2_subdev *sd, v4l2_std_id std)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	struct adv7183 *decoder = to_adv7183(sd);
200*4882a593Smuzhiyun 	int reg;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	reg = adv7183_read(sd, ADV7183_IN_CTRL) & 0xF;
203*4882a593Smuzhiyun 	if (std == V4L2_STD_PAL_60)
204*4882a593Smuzhiyun 		reg |= 0x60;
205*4882a593Smuzhiyun 	else if (std == V4L2_STD_NTSC_443)
206*4882a593Smuzhiyun 		reg |= 0x70;
207*4882a593Smuzhiyun 	else if (std == V4L2_STD_PAL_N)
208*4882a593Smuzhiyun 		reg |= 0x90;
209*4882a593Smuzhiyun 	else if (std == V4L2_STD_PAL_M)
210*4882a593Smuzhiyun 		reg |= 0xA0;
211*4882a593Smuzhiyun 	else if (std == V4L2_STD_PAL_Nc)
212*4882a593Smuzhiyun 		reg |= 0xC0;
213*4882a593Smuzhiyun 	else if (std & V4L2_STD_PAL)
214*4882a593Smuzhiyun 		reg |= 0x80;
215*4882a593Smuzhiyun 	else if (std & V4L2_STD_NTSC)
216*4882a593Smuzhiyun 		reg |= 0x50;
217*4882a593Smuzhiyun 	else if (std & V4L2_STD_SECAM)
218*4882a593Smuzhiyun 		reg |= 0xE0;
219*4882a593Smuzhiyun 	else
220*4882a593Smuzhiyun 		return -EINVAL;
221*4882a593Smuzhiyun 	adv7183_write(sd, ADV7183_IN_CTRL, reg);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	decoder->std = std;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
adv7183_reset(struct v4l2_subdev * sd,u32 val)228*4882a593Smuzhiyun static int adv7183_reset(struct v4l2_subdev *sd, u32 val)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	int reg;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	reg = adv7183_read(sd, ADV7183_POW_MANAGE) | 0x80;
233*4882a593Smuzhiyun 	adv7183_write(sd, ADV7183_POW_MANAGE, reg);
234*4882a593Smuzhiyun 	/* wait 5ms before any further i2c writes are performed */
235*4882a593Smuzhiyun 	usleep_range(5000, 10000);
236*4882a593Smuzhiyun 	return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
adv7183_s_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)239*4882a593Smuzhiyun static int adv7183_s_routing(struct v4l2_subdev *sd,
240*4882a593Smuzhiyun 				u32 input, u32 output, u32 config)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	struct adv7183 *decoder = to_adv7183(sd);
243*4882a593Smuzhiyun 	int reg;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	if ((input > ADV7183_COMPONENT1) || (output > ADV7183_16BIT_OUT))
246*4882a593Smuzhiyun 		return -EINVAL;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	if (input != decoder->input) {
249*4882a593Smuzhiyun 		decoder->input = input;
250*4882a593Smuzhiyun 		reg = adv7183_read(sd, ADV7183_IN_CTRL) & 0xF0;
251*4882a593Smuzhiyun 		switch (input) {
252*4882a593Smuzhiyun 		case ADV7183_COMPOSITE1:
253*4882a593Smuzhiyun 			reg |= 0x1;
254*4882a593Smuzhiyun 			break;
255*4882a593Smuzhiyun 		case ADV7183_COMPOSITE2:
256*4882a593Smuzhiyun 			reg |= 0x2;
257*4882a593Smuzhiyun 			break;
258*4882a593Smuzhiyun 		case ADV7183_COMPOSITE3:
259*4882a593Smuzhiyun 			reg |= 0x3;
260*4882a593Smuzhiyun 			break;
261*4882a593Smuzhiyun 		case ADV7183_COMPOSITE4:
262*4882a593Smuzhiyun 			reg |= 0x4;
263*4882a593Smuzhiyun 			break;
264*4882a593Smuzhiyun 		case ADV7183_COMPOSITE5:
265*4882a593Smuzhiyun 			reg |= 0x5;
266*4882a593Smuzhiyun 			break;
267*4882a593Smuzhiyun 		case ADV7183_COMPOSITE6:
268*4882a593Smuzhiyun 			reg |= 0xB;
269*4882a593Smuzhiyun 			break;
270*4882a593Smuzhiyun 		case ADV7183_COMPOSITE7:
271*4882a593Smuzhiyun 			reg |= 0xC;
272*4882a593Smuzhiyun 			break;
273*4882a593Smuzhiyun 		case ADV7183_COMPOSITE8:
274*4882a593Smuzhiyun 			reg |= 0xD;
275*4882a593Smuzhiyun 			break;
276*4882a593Smuzhiyun 		case ADV7183_COMPOSITE9:
277*4882a593Smuzhiyun 			reg |= 0xE;
278*4882a593Smuzhiyun 			break;
279*4882a593Smuzhiyun 		case ADV7183_COMPOSITE10:
280*4882a593Smuzhiyun 			reg |= 0xF;
281*4882a593Smuzhiyun 			break;
282*4882a593Smuzhiyun 		case ADV7183_SVIDEO0:
283*4882a593Smuzhiyun 			reg |= 0x6;
284*4882a593Smuzhiyun 			break;
285*4882a593Smuzhiyun 		case ADV7183_SVIDEO1:
286*4882a593Smuzhiyun 			reg |= 0x7;
287*4882a593Smuzhiyun 			break;
288*4882a593Smuzhiyun 		case ADV7183_SVIDEO2:
289*4882a593Smuzhiyun 			reg |= 0x8;
290*4882a593Smuzhiyun 			break;
291*4882a593Smuzhiyun 		case ADV7183_COMPONENT0:
292*4882a593Smuzhiyun 			reg |= 0x9;
293*4882a593Smuzhiyun 			break;
294*4882a593Smuzhiyun 		case ADV7183_COMPONENT1:
295*4882a593Smuzhiyun 			reg |= 0xA;
296*4882a593Smuzhiyun 			break;
297*4882a593Smuzhiyun 		default:
298*4882a593Smuzhiyun 			break;
299*4882a593Smuzhiyun 		}
300*4882a593Smuzhiyun 		adv7183_write(sd, ADV7183_IN_CTRL, reg);
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	if (output != decoder->output) {
304*4882a593Smuzhiyun 		decoder->output = output;
305*4882a593Smuzhiyun 		reg = adv7183_read(sd, ADV7183_OUT_CTRL) & 0xC0;
306*4882a593Smuzhiyun 		switch (output) {
307*4882a593Smuzhiyun 		case ADV7183_16BIT_OUT:
308*4882a593Smuzhiyun 			reg |= 0x9;
309*4882a593Smuzhiyun 			break;
310*4882a593Smuzhiyun 		default:
311*4882a593Smuzhiyun 			reg |= 0xC;
312*4882a593Smuzhiyun 			break;
313*4882a593Smuzhiyun 		}
314*4882a593Smuzhiyun 		adv7183_write(sd, ADV7183_OUT_CTRL, reg);
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
adv7183_s_ctrl(struct v4l2_ctrl * ctrl)320*4882a593Smuzhiyun static int adv7183_s_ctrl(struct v4l2_ctrl *ctrl)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	struct v4l2_subdev *sd = to_sd(ctrl);
323*4882a593Smuzhiyun 	int val = ctrl->val;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	switch (ctrl->id) {
326*4882a593Smuzhiyun 	case V4L2_CID_BRIGHTNESS:
327*4882a593Smuzhiyun 		if (val < 0)
328*4882a593Smuzhiyun 			val = 127 - val;
329*4882a593Smuzhiyun 		adv7183_write(sd, ADV7183_BRIGHTNESS, val);
330*4882a593Smuzhiyun 		break;
331*4882a593Smuzhiyun 	case V4L2_CID_CONTRAST:
332*4882a593Smuzhiyun 		adv7183_write(sd, ADV7183_CONTRAST, val);
333*4882a593Smuzhiyun 		break;
334*4882a593Smuzhiyun 	case V4L2_CID_SATURATION:
335*4882a593Smuzhiyun 		adv7183_write(sd, ADV7183_SD_SATURATION_CB, val >> 8);
336*4882a593Smuzhiyun 		adv7183_write(sd, ADV7183_SD_SATURATION_CR, (val & 0xFF));
337*4882a593Smuzhiyun 		break;
338*4882a593Smuzhiyun 	case V4L2_CID_HUE:
339*4882a593Smuzhiyun 		adv7183_write(sd, ADV7183_SD_OFFSET_CB, val >> 8);
340*4882a593Smuzhiyun 		adv7183_write(sd, ADV7183_SD_OFFSET_CR, (val & 0xFF));
341*4882a593Smuzhiyun 		break;
342*4882a593Smuzhiyun 	default:
343*4882a593Smuzhiyun 		return -EINVAL;
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
adv7183_querystd(struct v4l2_subdev * sd,v4l2_std_id * std)349*4882a593Smuzhiyun static int adv7183_querystd(struct v4l2_subdev *sd, v4l2_std_id *std)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	struct adv7183 *decoder = to_adv7183(sd);
352*4882a593Smuzhiyun 	int reg;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	/* enable autodetection block */
355*4882a593Smuzhiyun 	reg = adv7183_read(sd, ADV7183_IN_CTRL) & 0xF;
356*4882a593Smuzhiyun 	adv7183_write(sd, ADV7183_IN_CTRL, reg);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* wait autodetection switch */
359*4882a593Smuzhiyun 	mdelay(10);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/* get autodetection result */
362*4882a593Smuzhiyun 	reg = adv7183_read(sd, ADV7183_STATUS_1);
363*4882a593Smuzhiyun 	switch ((reg >> 0x4) & 0x7) {
364*4882a593Smuzhiyun 	case 0:
365*4882a593Smuzhiyun 		*std &= V4L2_STD_NTSC;
366*4882a593Smuzhiyun 		break;
367*4882a593Smuzhiyun 	case 1:
368*4882a593Smuzhiyun 		*std &= V4L2_STD_NTSC_443;
369*4882a593Smuzhiyun 		break;
370*4882a593Smuzhiyun 	case 2:
371*4882a593Smuzhiyun 		*std &= V4L2_STD_PAL_M;
372*4882a593Smuzhiyun 		break;
373*4882a593Smuzhiyun 	case 3:
374*4882a593Smuzhiyun 		*std &= V4L2_STD_PAL_60;
375*4882a593Smuzhiyun 		break;
376*4882a593Smuzhiyun 	case 4:
377*4882a593Smuzhiyun 		*std &= V4L2_STD_PAL;
378*4882a593Smuzhiyun 		break;
379*4882a593Smuzhiyun 	case 5:
380*4882a593Smuzhiyun 		*std &= V4L2_STD_SECAM;
381*4882a593Smuzhiyun 		break;
382*4882a593Smuzhiyun 	case 6:
383*4882a593Smuzhiyun 		*std &= V4L2_STD_PAL_Nc;
384*4882a593Smuzhiyun 		break;
385*4882a593Smuzhiyun 	case 7:
386*4882a593Smuzhiyun 		*std &= V4L2_STD_SECAM;
387*4882a593Smuzhiyun 		break;
388*4882a593Smuzhiyun 	default:
389*4882a593Smuzhiyun 		*std = V4L2_STD_UNKNOWN;
390*4882a593Smuzhiyun 		break;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* after std detection, write back user set std */
394*4882a593Smuzhiyun 	adv7183_s_std(sd, decoder->std);
395*4882a593Smuzhiyun 	return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
adv7183_g_input_status(struct v4l2_subdev * sd,u32 * status)398*4882a593Smuzhiyun static int adv7183_g_input_status(struct v4l2_subdev *sd, u32 *status)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	int reg;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	*status = V4L2_IN_ST_NO_SIGNAL;
403*4882a593Smuzhiyun 	reg = adv7183_read(sd, ADV7183_STATUS_1);
404*4882a593Smuzhiyun 	if (reg < 0)
405*4882a593Smuzhiyun 		return reg;
406*4882a593Smuzhiyun 	if (reg & 0x1)
407*4882a593Smuzhiyun 		*status = 0;
408*4882a593Smuzhiyun 	return 0;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
adv7183_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)411*4882a593Smuzhiyun static int adv7183_enum_mbus_code(struct v4l2_subdev *sd,
412*4882a593Smuzhiyun 		struct v4l2_subdev_pad_config *cfg,
413*4882a593Smuzhiyun 		struct v4l2_subdev_mbus_code_enum *code)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	if (code->pad || code->index > 0)
416*4882a593Smuzhiyun 		return -EINVAL;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	code->code = MEDIA_BUS_FMT_UYVY8_2X8;
419*4882a593Smuzhiyun 	return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
adv7183_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)422*4882a593Smuzhiyun static int adv7183_set_fmt(struct v4l2_subdev *sd,
423*4882a593Smuzhiyun 		struct v4l2_subdev_pad_config *cfg,
424*4882a593Smuzhiyun 		struct v4l2_subdev_format *format)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	struct adv7183 *decoder = to_adv7183(sd);
427*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *fmt = &format->format;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	if (format->pad)
430*4882a593Smuzhiyun 		return -EINVAL;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	fmt->code = MEDIA_BUS_FMT_UYVY8_2X8;
433*4882a593Smuzhiyun 	fmt->colorspace = V4L2_COLORSPACE_SMPTE170M;
434*4882a593Smuzhiyun 	if (decoder->std & V4L2_STD_525_60) {
435*4882a593Smuzhiyun 		fmt->field = V4L2_FIELD_SEQ_TB;
436*4882a593Smuzhiyun 		fmt->width = 720;
437*4882a593Smuzhiyun 		fmt->height = 480;
438*4882a593Smuzhiyun 	} else {
439*4882a593Smuzhiyun 		fmt->field = V4L2_FIELD_SEQ_BT;
440*4882a593Smuzhiyun 		fmt->width = 720;
441*4882a593Smuzhiyun 		fmt->height = 576;
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 	if (format->which == V4L2_SUBDEV_FORMAT_ACTIVE)
444*4882a593Smuzhiyun 		decoder->fmt = *fmt;
445*4882a593Smuzhiyun 	else
446*4882a593Smuzhiyun 		cfg->try_fmt = *fmt;
447*4882a593Smuzhiyun 	return 0;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
adv7183_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)450*4882a593Smuzhiyun static int adv7183_get_fmt(struct v4l2_subdev *sd,
451*4882a593Smuzhiyun 		struct v4l2_subdev_pad_config *cfg,
452*4882a593Smuzhiyun 		struct v4l2_subdev_format *format)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	struct adv7183 *decoder = to_adv7183(sd);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	if (format->pad)
457*4882a593Smuzhiyun 		return -EINVAL;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	format->format = decoder->fmt;
460*4882a593Smuzhiyun 	return 0;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
adv7183_s_stream(struct v4l2_subdev * sd,int enable)463*4882a593Smuzhiyun static int adv7183_s_stream(struct v4l2_subdev *sd, int enable)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	struct adv7183 *decoder = to_adv7183(sd);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	if (enable)
468*4882a593Smuzhiyun 		gpio_set_value(decoder->oe_pin, 0);
469*4882a593Smuzhiyun 	else
470*4882a593Smuzhiyun 		gpio_set_value(decoder->oe_pin, 1);
471*4882a593Smuzhiyun 	udelay(1);
472*4882a593Smuzhiyun 	return 0;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
adv7183_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)476*4882a593Smuzhiyun static int adv7183_g_register(struct v4l2_subdev *sd, struct v4l2_dbg_register *reg)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	reg->val = adv7183_read(sd, reg->reg & 0xff);
479*4882a593Smuzhiyun 	reg->size = 1;
480*4882a593Smuzhiyun 	return 0;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
adv7183_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)483*4882a593Smuzhiyun static int adv7183_s_register(struct v4l2_subdev *sd, const struct v4l2_dbg_register *reg)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	adv7183_write(sd, reg->reg & 0xff, reg->val & 0xff);
486*4882a593Smuzhiyun 	return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun #endif
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun static const struct v4l2_ctrl_ops adv7183_ctrl_ops = {
491*4882a593Smuzhiyun 	.s_ctrl = adv7183_s_ctrl,
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops adv7183_core_ops = {
495*4882a593Smuzhiyun 	.log_status = adv7183_log_status,
496*4882a593Smuzhiyun 	.reset = adv7183_reset,
497*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_ADV_DEBUG
498*4882a593Smuzhiyun 	.g_register = adv7183_g_register,
499*4882a593Smuzhiyun 	.s_register = adv7183_s_register,
500*4882a593Smuzhiyun #endif
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops adv7183_video_ops = {
504*4882a593Smuzhiyun 	.g_std = adv7183_g_std,
505*4882a593Smuzhiyun 	.s_std = adv7183_s_std,
506*4882a593Smuzhiyun 	.s_routing = adv7183_s_routing,
507*4882a593Smuzhiyun 	.querystd = adv7183_querystd,
508*4882a593Smuzhiyun 	.g_input_status = adv7183_g_input_status,
509*4882a593Smuzhiyun 	.s_stream = adv7183_s_stream,
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops adv7183_pad_ops = {
513*4882a593Smuzhiyun 	.enum_mbus_code = adv7183_enum_mbus_code,
514*4882a593Smuzhiyun 	.get_fmt = adv7183_get_fmt,
515*4882a593Smuzhiyun 	.set_fmt = adv7183_set_fmt,
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun static const struct v4l2_subdev_ops adv7183_ops = {
519*4882a593Smuzhiyun 	.core = &adv7183_core_ops,
520*4882a593Smuzhiyun 	.video = &adv7183_video_ops,
521*4882a593Smuzhiyun 	.pad = &adv7183_pad_ops,
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
adv7183_probe(struct i2c_client * client,const struct i2c_device_id * id)524*4882a593Smuzhiyun static int adv7183_probe(struct i2c_client *client,
525*4882a593Smuzhiyun 			const struct i2c_device_id *id)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	struct adv7183 *decoder;
528*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
529*4882a593Smuzhiyun 	struct v4l2_ctrl_handler *hdl;
530*4882a593Smuzhiyun 	int ret;
531*4882a593Smuzhiyun 	struct v4l2_subdev_format fmt = {
532*4882a593Smuzhiyun 		.which = V4L2_SUBDEV_FORMAT_ACTIVE,
533*4882a593Smuzhiyun 	};
534*4882a593Smuzhiyun 	const unsigned *pin_array;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/* Check if the adapter supports the needed features */
537*4882a593Smuzhiyun 	if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
538*4882a593Smuzhiyun 		return -EIO;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	v4l_info(client, "chip found @ 0x%02x (%s)\n",
541*4882a593Smuzhiyun 			client->addr << 1, client->adapter->name);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	pin_array = client->dev.platform_data;
544*4882a593Smuzhiyun 	if (pin_array == NULL)
545*4882a593Smuzhiyun 		return -EINVAL;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	decoder = devm_kzalloc(&client->dev, sizeof(*decoder), GFP_KERNEL);
548*4882a593Smuzhiyun 	if (decoder == NULL)
549*4882a593Smuzhiyun 		return -ENOMEM;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	decoder->reset_pin = pin_array[0];
552*4882a593Smuzhiyun 	decoder->oe_pin = pin_array[1];
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	if (devm_gpio_request_one(&client->dev, decoder->reset_pin,
555*4882a593Smuzhiyun 				  GPIOF_OUT_INIT_LOW, "ADV7183 Reset")) {
556*4882a593Smuzhiyun 		v4l_err(client, "failed to request GPIO %d\n", decoder->reset_pin);
557*4882a593Smuzhiyun 		return -EBUSY;
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (devm_gpio_request_one(&client->dev, decoder->oe_pin,
561*4882a593Smuzhiyun 				  GPIOF_OUT_INIT_HIGH,
562*4882a593Smuzhiyun 				  "ADV7183 Output Enable")) {
563*4882a593Smuzhiyun 		v4l_err(client, "failed to request GPIO %d\n", decoder->oe_pin);
564*4882a593Smuzhiyun 		return -EBUSY;
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	sd = &decoder->sd;
568*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(sd, client, &adv7183_ops);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	hdl = &decoder->hdl;
571*4882a593Smuzhiyun 	v4l2_ctrl_handler_init(hdl, 4);
572*4882a593Smuzhiyun 	v4l2_ctrl_new_std(hdl, &adv7183_ctrl_ops,
573*4882a593Smuzhiyun 			V4L2_CID_BRIGHTNESS, -128, 127, 1, 0);
574*4882a593Smuzhiyun 	v4l2_ctrl_new_std(hdl, &adv7183_ctrl_ops,
575*4882a593Smuzhiyun 			V4L2_CID_CONTRAST, 0, 0xFF, 1, 0x80);
576*4882a593Smuzhiyun 	v4l2_ctrl_new_std(hdl, &adv7183_ctrl_ops,
577*4882a593Smuzhiyun 			V4L2_CID_SATURATION, 0, 0xFFFF, 1, 0x8080);
578*4882a593Smuzhiyun 	v4l2_ctrl_new_std(hdl, &adv7183_ctrl_ops,
579*4882a593Smuzhiyun 			V4L2_CID_HUE, 0, 0xFFFF, 1, 0x8080);
580*4882a593Smuzhiyun 	/* hook the control handler into the driver */
581*4882a593Smuzhiyun 	sd->ctrl_handler = hdl;
582*4882a593Smuzhiyun 	if (hdl->error) {
583*4882a593Smuzhiyun 		ret = hdl->error;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 		v4l2_ctrl_handler_free(hdl);
586*4882a593Smuzhiyun 		return ret;
587*4882a593Smuzhiyun 	}
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	/* v4l2 doesn't support an autodetect standard, pick PAL as default */
590*4882a593Smuzhiyun 	decoder->std = V4L2_STD_PAL;
591*4882a593Smuzhiyun 	decoder->input = ADV7183_COMPOSITE4;
592*4882a593Smuzhiyun 	decoder->output = ADV7183_8BIT_OUT;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	/* reset chip */
595*4882a593Smuzhiyun 	/* reset pulse width at least 5ms */
596*4882a593Smuzhiyun 	mdelay(10);
597*4882a593Smuzhiyun 	gpio_set_value(decoder->reset_pin, 1);
598*4882a593Smuzhiyun 	/* wait 5ms before any further i2c writes are performed */
599*4882a593Smuzhiyun 	mdelay(5);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	adv7183_writeregs(sd, adv7183_init_regs, ARRAY_SIZE(adv7183_init_regs));
602*4882a593Smuzhiyun 	adv7183_s_std(sd, decoder->std);
603*4882a593Smuzhiyun 	fmt.format.width = 720;
604*4882a593Smuzhiyun 	fmt.format.height = 576;
605*4882a593Smuzhiyun 	adv7183_set_fmt(sd, NULL, &fmt);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	/* initialize the hardware to the default control values */
608*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_setup(hdl);
609*4882a593Smuzhiyun 	if (ret) {
610*4882a593Smuzhiyun 		v4l2_ctrl_handler_free(hdl);
611*4882a593Smuzhiyun 		return ret;
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	return 0;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
adv7183_remove(struct i2c_client * client)617*4882a593Smuzhiyun static int adv7183_remove(struct i2c_client *client)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	v4l2_device_unregister_subdev(sd);
622*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(sd->ctrl_handler);
623*4882a593Smuzhiyun 	return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun static const struct i2c_device_id adv7183_id[] = {
627*4882a593Smuzhiyun 	{"adv7183", 0},
628*4882a593Smuzhiyun 	{},
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, adv7183_id);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun static struct i2c_driver adv7183_driver = {
634*4882a593Smuzhiyun 	.driver = {
635*4882a593Smuzhiyun 		.name   = "adv7183",
636*4882a593Smuzhiyun 	},
637*4882a593Smuzhiyun 	.probe          = adv7183_probe,
638*4882a593Smuzhiyun 	.remove         = adv7183_remove,
639*4882a593Smuzhiyun 	.id_table       = adv7183_id,
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun module_i2c_driver(adv7183_driver);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun MODULE_DESCRIPTION("Analog Devices ADV7183 video decoder driver");
645*4882a593Smuzhiyun MODULE_AUTHOR("Scott Jiang <Scott.Jiang.Linux@gmail.com>");
646*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
647