1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * adv7180.c Analog Devices ADV7180 video decoder driver
4*4882a593Smuzhiyun * Copyright (c) 2009 Intel Corporation
5*4882a593Smuzhiyun * Copyright (C) 2013 Cogent Embedded, Inc.
6*4882a593Smuzhiyun * Copyright (C) 2013 Renesas Solutions Corp.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
17*4882a593Smuzhiyun #include <linux/videodev2.h>
18*4882a593Smuzhiyun #include <media/v4l2-ioctl.h>
19*4882a593Smuzhiyun #include <media/v4l2-event.h>
20*4882a593Smuzhiyun #include <media/v4l2-device.h>
21*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
22*4882a593Smuzhiyun #include <linux/mutex.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define ADV7180_STD_AD_PAL_BG_NTSC_J_SECAM 0x0
26*4882a593Smuzhiyun #define ADV7180_STD_AD_PAL_BG_NTSC_J_SECAM_PED 0x1
27*4882a593Smuzhiyun #define ADV7180_STD_AD_PAL_N_NTSC_J_SECAM 0x2
28*4882a593Smuzhiyun #define ADV7180_STD_AD_PAL_N_NTSC_M_SECAM 0x3
29*4882a593Smuzhiyun #define ADV7180_STD_NTSC_J 0x4
30*4882a593Smuzhiyun #define ADV7180_STD_NTSC_M 0x5
31*4882a593Smuzhiyun #define ADV7180_STD_PAL60 0x6
32*4882a593Smuzhiyun #define ADV7180_STD_NTSC_443 0x7
33*4882a593Smuzhiyun #define ADV7180_STD_PAL_BG 0x8
34*4882a593Smuzhiyun #define ADV7180_STD_PAL_N 0x9
35*4882a593Smuzhiyun #define ADV7180_STD_PAL_M 0xa
36*4882a593Smuzhiyun #define ADV7180_STD_PAL_M_PED 0xb
37*4882a593Smuzhiyun #define ADV7180_STD_PAL_COMB_N 0xc
38*4882a593Smuzhiyun #define ADV7180_STD_PAL_COMB_N_PED 0xd
39*4882a593Smuzhiyun #define ADV7180_STD_PAL_SECAM 0xe
40*4882a593Smuzhiyun #define ADV7180_STD_PAL_SECAM_PED 0xf
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define ADV7180_REG_INPUT_CONTROL 0x0000
43*4882a593Smuzhiyun #define ADV7180_INPUT_CONTROL_INSEL_MASK 0x0f
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define ADV7182_REG_INPUT_VIDSEL 0x0002
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define ADV7180_REG_OUTPUT_CONTROL 0x0003
48*4882a593Smuzhiyun #define ADV7180_REG_EXTENDED_OUTPUT_CONTROL 0x0004
49*4882a593Smuzhiyun #define ADV7180_EXTENDED_OUTPUT_CONTROL_NTSCDIS 0xC5
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define ADV7180_REG_AUTODETECT_ENABLE 0x0007
52*4882a593Smuzhiyun #define ADV7180_AUTODETECT_DEFAULT 0x7f
53*4882a593Smuzhiyun /* Contrast */
54*4882a593Smuzhiyun #define ADV7180_REG_CON 0x0008 /*Unsigned */
55*4882a593Smuzhiyun #define ADV7180_CON_MIN 0
56*4882a593Smuzhiyun #define ADV7180_CON_DEF 128
57*4882a593Smuzhiyun #define ADV7180_CON_MAX 255
58*4882a593Smuzhiyun /* Brightness*/
59*4882a593Smuzhiyun #define ADV7180_REG_BRI 0x000a /*Signed */
60*4882a593Smuzhiyun #define ADV7180_BRI_MIN -128
61*4882a593Smuzhiyun #define ADV7180_BRI_DEF 0
62*4882a593Smuzhiyun #define ADV7180_BRI_MAX 127
63*4882a593Smuzhiyun /* Hue */
64*4882a593Smuzhiyun #define ADV7180_REG_HUE 0x000b /*Signed, inverted */
65*4882a593Smuzhiyun #define ADV7180_HUE_MIN -127
66*4882a593Smuzhiyun #define ADV7180_HUE_DEF 0
67*4882a593Smuzhiyun #define ADV7180_HUE_MAX 128
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define ADV7180_REG_CTRL 0x000e
70*4882a593Smuzhiyun #define ADV7180_CTRL_IRQ_SPACE 0x20
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define ADV7180_REG_PWR_MAN 0x0f
73*4882a593Smuzhiyun #define ADV7180_PWR_MAN_ON 0x04
74*4882a593Smuzhiyun #define ADV7180_PWR_MAN_OFF 0x24
75*4882a593Smuzhiyun #define ADV7180_PWR_MAN_RES 0x80
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define ADV7180_REG_STATUS1 0x0010
78*4882a593Smuzhiyun #define ADV7180_STATUS1_IN_LOCK 0x01
79*4882a593Smuzhiyun #define ADV7180_STATUS1_AUTOD_MASK 0x70
80*4882a593Smuzhiyun #define ADV7180_STATUS1_AUTOD_NTSM_M_J 0x00
81*4882a593Smuzhiyun #define ADV7180_STATUS1_AUTOD_NTSC_4_43 0x10
82*4882a593Smuzhiyun #define ADV7180_STATUS1_AUTOD_PAL_M 0x20
83*4882a593Smuzhiyun #define ADV7180_STATUS1_AUTOD_PAL_60 0x30
84*4882a593Smuzhiyun #define ADV7180_STATUS1_AUTOD_PAL_B_G 0x40
85*4882a593Smuzhiyun #define ADV7180_STATUS1_AUTOD_SECAM 0x50
86*4882a593Smuzhiyun #define ADV7180_STATUS1_AUTOD_PAL_COMB 0x60
87*4882a593Smuzhiyun #define ADV7180_STATUS1_AUTOD_SECAM_525 0x70
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define ADV7180_REG_IDENT 0x0011
90*4882a593Smuzhiyun #define ADV7180_ID_7180 0x18
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define ADV7180_REG_STATUS3 0x0013
93*4882a593Smuzhiyun #define ADV7180_REG_ANALOG_CLAMP_CTL 0x0014
94*4882a593Smuzhiyun #define ADV7180_REG_SHAP_FILTER_CTL_1 0x0017
95*4882a593Smuzhiyun #define ADV7180_REG_CTRL_2 0x001d
96*4882a593Smuzhiyun #define ADV7180_REG_VSYNC_FIELD_CTL_1 0x0031
97*4882a593Smuzhiyun #define ADV7180_REG_MANUAL_WIN_CTL_1 0x003d
98*4882a593Smuzhiyun #define ADV7180_REG_MANUAL_WIN_CTL_2 0x003e
99*4882a593Smuzhiyun #define ADV7180_REG_MANUAL_WIN_CTL_3 0x003f
100*4882a593Smuzhiyun #define ADV7180_REG_LOCK_CNT 0x0051
101*4882a593Smuzhiyun #define ADV7180_REG_CVBS_TRIM 0x0052
102*4882a593Smuzhiyun #define ADV7180_REG_CLAMP_ADJ 0x005a
103*4882a593Smuzhiyun #define ADV7180_REG_RES_CIR 0x005f
104*4882a593Smuzhiyun #define ADV7180_REG_DIFF_MODE 0x0060
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define ADV7180_REG_ICONF1 0x2040
107*4882a593Smuzhiyun #define ADV7180_ICONF1_ACTIVE_LOW 0x01
108*4882a593Smuzhiyun #define ADV7180_ICONF1_PSYNC_ONLY 0x10
109*4882a593Smuzhiyun #define ADV7180_ICONF1_ACTIVE_TO_CLR 0xC0
110*4882a593Smuzhiyun /* Saturation */
111*4882a593Smuzhiyun #define ADV7180_REG_SD_SAT_CB 0x00e3 /*Unsigned */
112*4882a593Smuzhiyun #define ADV7180_REG_SD_SAT_CR 0x00e4 /*Unsigned */
113*4882a593Smuzhiyun #define ADV7180_SAT_MIN 0
114*4882a593Smuzhiyun #define ADV7180_SAT_DEF 128
115*4882a593Smuzhiyun #define ADV7180_SAT_MAX 255
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define ADV7180_IRQ1_LOCK 0x01
118*4882a593Smuzhiyun #define ADV7180_IRQ1_UNLOCK 0x02
119*4882a593Smuzhiyun #define ADV7180_REG_ISR1 0x2042
120*4882a593Smuzhiyun #define ADV7180_REG_ICR1 0x2043
121*4882a593Smuzhiyun #define ADV7180_REG_IMR1 0x2044
122*4882a593Smuzhiyun #define ADV7180_REG_IMR2 0x2048
123*4882a593Smuzhiyun #define ADV7180_IRQ3_AD_CHANGE 0x08
124*4882a593Smuzhiyun #define ADV7180_REG_ISR3 0x204A
125*4882a593Smuzhiyun #define ADV7180_REG_ICR3 0x204B
126*4882a593Smuzhiyun #define ADV7180_REG_IMR3 0x204C
127*4882a593Smuzhiyun #define ADV7180_REG_IMR4 0x2050
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define ADV7180_REG_NTSC_V_BIT_END 0x00E6
130*4882a593Smuzhiyun #define ADV7180_NTSC_V_BIT_END_MANUAL_NVEND 0x4F
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define ADV7180_REG_VPP_SLAVE_ADDR 0xFD
133*4882a593Smuzhiyun #define ADV7180_REG_CSI_SLAVE_ADDR 0xFE
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define ADV7180_REG_ACE_CTRL1 0x4080
136*4882a593Smuzhiyun #define ADV7180_REG_ACE_CTRL5 0x4084
137*4882a593Smuzhiyun #define ADV7180_REG_FLCONTROL 0x40e0
138*4882a593Smuzhiyun #define ADV7180_FLCONTROL_FL_ENABLE 0x1
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #define ADV7180_REG_RST_CLAMP 0x809c
141*4882a593Smuzhiyun #define ADV7180_REG_AGC_ADJ1 0x80b6
142*4882a593Smuzhiyun #define ADV7180_REG_AGC_ADJ2 0x80c0
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define ADV7180_CSI_REG_PWRDN 0x00
145*4882a593Smuzhiyun #define ADV7180_CSI_PWRDN 0x80
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #define ADV7180_INPUT_CVBS_AIN1 0x00
148*4882a593Smuzhiyun #define ADV7180_INPUT_CVBS_AIN2 0x01
149*4882a593Smuzhiyun #define ADV7180_INPUT_CVBS_AIN3 0x02
150*4882a593Smuzhiyun #define ADV7180_INPUT_CVBS_AIN4 0x03
151*4882a593Smuzhiyun #define ADV7180_INPUT_CVBS_AIN5 0x04
152*4882a593Smuzhiyun #define ADV7180_INPUT_CVBS_AIN6 0x05
153*4882a593Smuzhiyun #define ADV7180_INPUT_SVIDEO_AIN1_AIN2 0x06
154*4882a593Smuzhiyun #define ADV7180_INPUT_SVIDEO_AIN3_AIN4 0x07
155*4882a593Smuzhiyun #define ADV7180_INPUT_SVIDEO_AIN5_AIN6 0x08
156*4882a593Smuzhiyun #define ADV7180_INPUT_YPRPB_AIN1_AIN2_AIN3 0x09
157*4882a593Smuzhiyun #define ADV7180_INPUT_YPRPB_AIN4_AIN5_AIN6 0x0a
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define ADV7182_INPUT_CVBS_AIN1 0x00
160*4882a593Smuzhiyun #define ADV7182_INPUT_CVBS_AIN2 0x01
161*4882a593Smuzhiyun #define ADV7182_INPUT_CVBS_AIN3 0x02
162*4882a593Smuzhiyun #define ADV7182_INPUT_CVBS_AIN4 0x03
163*4882a593Smuzhiyun #define ADV7182_INPUT_CVBS_AIN5 0x04
164*4882a593Smuzhiyun #define ADV7182_INPUT_CVBS_AIN6 0x05
165*4882a593Smuzhiyun #define ADV7182_INPUT_CVBS_AIN7 0x06
166*4882a593Smuzhiyun #define ADV7182_INPUT_CVBS_AIN8 0x07
167*4882a593Smuzhiyun #define ADV7182_INPUT_SVIDEO_AIN1_AIN2 0x08
168*4882a593Smuzhiyun #define ADV7182_INPUT_SVIDEO_AIN3_AIN4 0x09
169*4882a593Smuzhiyun #define ADV7182_INPUT_SVIDEO_AIN5_AIN6 0x0a
170*4882a593Smuzhiyun #define ADV7182_INPUT_SVIDEO_AIN7_AIN8 0x0b
171*4882a593Smuzhiyun #define ADV7182_INPUT_YPRPB_AIN1_AIN2_AIN3 0x0c
172*4882a593Smuzhiyun #define ADV7182_INPUT_YPRPB_AIN4_AIN5_AIN6 0x0d
173*4882a593Smuzhiyun #define ADV7182_INPUT_DIFF_CVBS_AIN1_AIN2 0x0e
174*4882a593Smuzhiyun #define ADV7182_INPUT_DIFF_CVBS_AIN3_AIN4 0x0f
175*4882a593Smuzhiyun #define ADV7182_INPUT_DIFF_CVBS_AIN5_AIN6 0x10
176*4882a593Smuzhiyun #define ADV7182_INPUT_DIFF_CVBS_AIN7_AIN8 0x11
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #define ADV7180_DEFAULT_CSI_I2C_ADDR 0x44
179*4882a593Smuzhiyun #define ADV7180_DEFAULT_VPP_I2C_ADDR 0x42
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #define V4L2_CID_ADV_FAST_SWITCH (V4L2_CID_USER_ADV7180_BASE + 0x00)
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* Initial number of frames to skip to avoid possible garbage */
184*4882a593Smuzhiyun #define ADV7180_NUM_OF_SKIP_FRAMES 2
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun struct adv7180_state;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #define ADV7180_FLAG_RESET_POWERED BIT(0)
189*4882a593Smuzhiyun #define ADV7180_FLAG_V2 BIT(1)
190*4882a593Smuzhiyun #define ADV7180_FLAG_MIPI_CSI2 BIT(2)
191*4882a593Smuzhiyun #define ADV7180_FLAG_I2P BIT(3)
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun struct adv7180_chip_info {
194*4882a593Smuzhiyun unsigned int flags;
195*4882a593Smuzhiyun unsigned int valid_input_mask;
196*4882a593Smuzhiyun int (*set_std)(struct adv7180_state *st, unsigned int std);
197*4882a593Smuzhiyun int (*select_input)(struct adv7180_state *st, unsigned int input);
198*4882a593Smuzhiyun int (*init)(struct adv7180_state *state);
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun struct adv7180_state {
202*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_hdl;
203*4882a593Smuzhiyun struct v4l2_subdev sd;
204*4882a593Smuzhiyun struct media_pad pad;
205*4882a593Smuzhiyun struct mutex mutex; /* mutual excl. when accessing chip */
206*4882a593Smuzhiyun int irq;
207*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
208*4882a593Smuzhiyun v4l2_std_id curr_norm;
209*4882a593Smuzhiyun bool powered;
210*4882a593Smuzhiyun bool streaming;
211*4882a593Smuzhiyun u8 input;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun struct i2c_client *client;
214*4882a593Smuzhiyun unsigned int register_page;
215*4882a593Smuzhiyun struct i2c_client *csi_client;
216*4882a593Smuzhiyun struct i2c_client *vpp_client;
217*4882a593Smuzhiyun const struct adv7180_chip_info *chip_info;
218*4882a593Smuzhiyun enum v4l2_field field;
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun #define to_adv7180_sd(_ctrl) (&container_of(_ctrl->handler, \
221*4882a593Smuzhiyun struct adv7180_state, \
222*4882a593Smuzhiyun ctrl_hdl)->sd)
223*4882a593Smuzhiyun
adv7180_select_page(struct adv7180_state * state,unsigned int page)224*4882a593Smuzhiyun static int adv7180_select_page(struct adv7180_state *state, unsigned int page)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun if (state->register_page != page) {
227*4882a593Smuzhiyun i2c_smbus_write_byte_data(state->client, ADV7180_REG_CTRL,
228*4882a593Smuzhiyun page);
229*4882a593Smuzhiyun state->register_page = page;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
adv7180_write(struct adv7180_state * state,unsigned int reg,unsigned int value)235*4882a593Smuzhiyun static int adv7180_write(struct adv7180_state *state, unsigned int reg,
236*4882a593Smuzhiyun unsigned int value)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun lockdep_assert_held(&state->mutex);
239*4882a593Smuzhiyun adv7180_select_page(state, reg >> 8);
240*4882a593Smuzhiyun return i2c_smbus_write_byte_data(state->client, reg & 0xff, value);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
adv7180_read(struct adv7180_state * state,unsigned int reg)243*4882a593Smuzhiyun static int adv7180_read(struct adv7180_state *state, unsigned int reg)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun lockdep_assert_held(&state->mutex);
246*4882a593Smuzhiyun adv7180_select_page(state, reg >> 8);
247*4882a593Smuzhiyun return i2c_smbus_read_byte_data(state->client, reg & 0xff);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
adv7180_csi_write(struct adv7180_state * state,unsigned int reg,unsigned int value)250*4882a593Smuzhiyun static int adv7180_csi_write(struct adv7180_state *state, unsigned int reg,
251*4882a593Smuzhiyun unsigned int value)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun return i2c_smbus_write_byte_data(state->csi_client, reg, value);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
adv7180_set_video_standard(struct adv7180_state * state,unsigned int std)256*4882a593Smuzhiyun static int adv7180_set_video_standard(struct adv7180_state *state,
257*4882a593Smuzhiyun unsigned int std)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun return state->chip_info->set_std(state, std);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
adv7180_vpp_write(struct adv7180_state * state,unsigned int reg,unsigned int value)262*4882a593Smuzhiyun static int adv7180_vpp_write(struct adv7180_state *state, unsigned int reg,
263*4882a593Smuzhiyun unsigned int value)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun return i2c_smbus_write_byte_data(state->vpp_client, reg, value);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
adv7180_std_to_v4l2(u8 status1)268*4882a593Smuzhiyun static v4l2_std_id adv7180_std_to_v4l2(u8 status1)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun /* in case V4L2_IN_ST_NO_SIGNAL */
271*4882a593Smuzhiyun if (!(status1 & ADV7180_STATUS1_IN_LOCK))
272*4882a593Smuzhiyun return V4L2_STD_UNKNOWN;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun switch (status1 & ADV7180_STATUS1_AUTOD_MASK) {
275*4882a593Smuzhiyun case ADV7180_STATUS1_AUTOD_NTSM_M_J:
276*4882a593Smuzhiyun return V4L2_STD_NTSC;
277*4882a593Smuzhiyun case ADV7180_STATUS1_AUTOD_NTSC_4_43:
278*4882a593Smuzhiyun return V4L2_STD_NTSC_443;
279*4882a593Smuzhiyun case ADV7180_STATUS1_AUTOD_PAL_M:
280*4882a593Smuzhiyun return V4L2_STD_PAL_M;
281*4882a593Smuzhiyun case ADV7180_STATUS1_AUTOD_PAL_60:
282*4882a593Smuzhiyun return V4L2_STD_PAL_60;
283*4882a593Smuzhiyun case ADV7180_STATUS1_AUTOD_PAL_B_G:
284*4882a593Smuzhiyun return V4L2_STD_PAL;
285*4882a593Smuzhiyun case ADV7180_STATUS1_AUTOD_SECAM:
286*4882a593Smuzhiyun return V4L2_STD_SECAM;
287*4882a593Smuzhiyun case ADV7180_STATUS1_AUTOD_PAL_COMB:
288*4882a593Smuzhiyun return V4L2_STD_PAL_Nc | V4L2_STD_PAL_N;
289*4882a593Smuzhiyun case ADV7180_STATUS1_AUTOD_SECAM_525:
290*4882a593Smuzhiyun return V4L2_STD_SECAM;
291*4882a593Smuzhiyun default:
292*4882a593Smuzhiyun return V4L2_STD_UNKNOWN;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
v4l2_std_to_adv7180(v4l2_std_id std)296*4882a593Smuzhiyun static int v4l2_std_to_adv7180(v4l2_std_id std)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun if (std == V4L2_STD_PAL_60)
299*4882a593Smuzhiyun return ADV7180_STD_PAL60;
300*4882a593Smuzhiyun if (std == V4L2_STD_NTSC_443)
301*4882a593Smuzhiyun return ADV7180_STD_NTSC_443;
302*4882a593Smuzhiyun if (std == V4L2_STD_PAL_N)
303*4882a593Smuzhiyun return ADV7180_STD_PAL_N;
304*4882a593Smuzhiyun if (std == V4L2_STD_PAL_M)
305*4882a593Smuzhiyun return ADV7180_STD_PAL_M;
306*4882a593Smuzhiyun if (std == V4L2_STD_PAL_Nc)
307*4882a593Smuzhiyun return ADV7180_STD_PAL_COMB_N;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (std & V4L2_STD_PAL)
310*4882a593Smuzhiyun return ADV7180_STD_PAL_BG;
311*4882a593Smuzhiyun if (std & V4L2_STD_NTSC)
312*4882a593Smuzhiyun return ADV7180_STD_NTSC_M;
313*4882a593Smuzhiyun if (std & V4L2_STD_SECAM)
314*4882a593Smuzhiyun return ADV7180_STD_PAL_SECAM;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return -EINVAL;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
adv7180_status_to_v4l2(u8 status1)319*4882a593Smuzhiyun static u32 adv7180_status_to_v4l2(u8 status1)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun if (!(status1 & ADV7180_STATUS1_IN_LOCK))
322*4882a593Smuzhiyun return V4L2_IN_ST_NO_SIGNAL;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
__adv7180_status(struct adv7180_state * state,u32 * status,v4l2_std_id * std)327*4882a593Smuzhiyun static int __adv7180_status(struct adv7180_state *state, u32 *status,
328*4882a593Smuzhiyun v4l2_std_id *std)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun int status1 = adv7180_read(state, ADV7180_REG_STATUS1);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (status1 < 0)
333*4882a593Smuzhiyun return status1;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (status)
336*4882a593Smuzhiyun *status = adv7180_status_to_v4l2(status1);
337*4882a593Smuzhiyun if (std)
338*4882a593Smuzhiyun *std = adv7180_std_to_v4l2(status1);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun return 0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
to_state(struct v4l2_subdev * sd)343*4882a593Smuzhiyun static inline struct adv7180_state *to_state(struct v4l2_subdev *sd)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun return container_of(sd, struct adv7180_state, sd);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
adv7180_querystd(struct v4l2_subdev * sd,v4l2_std_id * std)348*4882a593Smuzhiyun static int adv7180_querystd(struct v4l2_subdev *sd, v4l2_std_id *std)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
351*4882a593Smuzhiyun int err = mutex_lock_interruptible(&state->mutex);
352*4882a593Smuzhiyun if (err)
353*4882a593Smuzhiyun return err;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (state->streaming) {
356*4882a593Smuzhiyun err = -EBUSY;
357*4882a593Smuzhiyun goto unlock;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun err = adv7180_set_video_standard(state,
361*4882a593Smuzhiyun ADV7180_STD_AD_PAL_BG_NTSC_J_SECAM);
362*4882a593Smuzhiyun if (err)
363*4882a593Smuzhiyun goto unlock;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun msleep(100);
366*4882a593Smuzhiyun __adv7180_status(state, NULL, std);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun err = v4l2_std_to_adv7180(state->curr_norm);
369*4882a593Smuzhiyun if (err < 0)
370*4882a593Smuzhiyun goto unlock;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun err = adv7180_set_video_standard(state, err);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun unlock:
375*4882a593Smuzhiyun mutex_unlock(&state->mutex);
376*4882a593Smuzhiyun return err;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
adv7180_s_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)379*4882a593Smuzhiyun static int adv7180_s_routing(struct v4l2_subdev *sd, u32 input,
380*4882a593Smuzhiyun u32 output, u32 config)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
383*4882a593Smuzhiyun int ret = mutex_lock_interruptible(&state->mutex);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (ret)
386*4882a593Smuzhiyun return ret;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (input > 31 || !(BIT(input) & state->chip_info->valid_input_mask)) {
389*4882a593Smuzhiyun ret = -EINVAL;
390*4882a593Smuzhiyun goto out;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun ret = state->chip_info->select_input(state, input);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (ret == 0)
396*4882a593Smuzhiyun state->input = input;
397*4882a593Smuzhiyun out:
398*4882a593Smuzhiyun mutex_unlock(&state->mutex);
399*4882a593Smuzhiyun return ret;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
adv7180_g_input_status(struct v4l2_subdev * sd,u32 * status)402*4882a593Smuzhiyun static int adv7180_g_input_status(struct v4l2_subdev *sd, u32 *status)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
405*4882a593Smuzhiyun int ret = mutex_lock_interruptible(&state->mutex);
406*4882a593Smuzhiyun if (ret)
407*4882a593Smuzhiyun return ret;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun ret = __adv7180_status(state, status, NULL);
410*4882a593Smuzhiyun mutex_unlock(&state->mutex);
411*4882a593Smuzhiyun return ret;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
adv7180_program_std(struct adv7180_state * state)414*4882a593Smuzhiyun static int adv7180_program_std(struct adv7180_state *state)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun int ret;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun ret = v4l2_std_to_adv7180(state->curr_norm);
419*4882a593Smuzhiyun if (ret < 0)
420*4882a593Smuzhiyun return ret;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun ret = adv7180_set_video_standard(state, ret);
423*4882a593Smuzhiyun if (ret < 0)
424*4882a593Smuzhiyun return ret;
425*4882a593Smuzhiyun return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
adv7180_s_std(struct v4l2_subdev * sd,v4l2_std_id std)428*4882a593Smuzhiyun static int adv7180_s_std(struct v4l2_subdev *sd, v4l2_std_id std)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
431*4882a593Smuzhiyun int ret = mutex_lock_interruptible(&state->mutex);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (ret)
434*4882a593Smuzhiyun return ret;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* Make sure we can support this std */
437*4882a593Smuzhiyun ret = v4l2_std_to_adv7180(std);
438*4882a593Smuzhiyun if (ret < 0)
439*4882a593Smuzhiyun goto out;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun state->curr_norm = std;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun ret = adv7180_program_std(state);
444*4882a593Smuzhiyun out:
445*4882a593Smuzhiyun mutex_unlock(&state->mutex);
446*4882a593Smuzhiyun return ret;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
adv7180_g_std(struct v4l2_subdev * sd,v4l2_std_id * norm)449*4882a593Smuzhiyun static int adv7180_g_std(struct v4l2_subdev *sd, v4l2_std_id *norm)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun *norm = state->curr_norm;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
adv7180_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)458*4882a593Smuzhiyun static int adv7180_g_frame_interval(struct v4l2_subdev *sd,
459*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun if (state->curr_norm & V4L2_STD_525_60) {
464*4882a593Smuzhiyun fi->interval.numerator = 1001;
465*4882a593Smuzhiyun fi->interval.denominator = 30000;
466*4882a593Smuzhiyun } else {
467*4882a593Smuzhiyun fi->interval.numerator = 1;
468*4882a593Smuzhiyun fi->interval.denominator = 25;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun return 0;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
adv7180_set_power_pin(struct adv7180_state * state,bool on)474*4882a593Smuzhiyun static void adv7180_set_power_pin(struct adv7180_state *state, bool on)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun if (!state->pwdn_gpio)
477*4882a593Smuzhiyun return;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (on) {
480*4882a593Smuzhiyun gpiod_set_value_cansleep(state->pwdn_gpio, 0);
481*4882a593Smuzhiyun usleep_range(5000, 10000);
482*4882a593Smuzhiyun } else {
483*4882a593Smuzhiyun gpiod_set_value_cansleep(state->pwdn_gpio, 1);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
adv7180_set_power(struct adv7180_state * state,bool on)487*4882a593Smuzhiyun static int adv7180_set_power(struct adv7180_state *state, bool on)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun u8 val;
490*4882a593Smuzhiyun int ret;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (on)
493*4882a593Smuzhiyun val = ADV7180_PWR_MAN_ON;
494*4882a593Smuzhiyun else
495*4882a593Smuzhiyun val = ADV7180_PWR_MAN_OFF;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun ret = adv7180_write(state, ADV7180_REG_PWR_MAN, val);
498*4882a593Smuzhiyun if (ret)
499*4882a593Smuzhiyun return ret;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_MIPI_CSI2) {
502*4882a593Smuzhiyun if (on) {
503*4882a593Smuzhiyun adv7180_csi_write(state, 0xDE, 0x02);
504*4882a593Smuzhiyun adv7180_csi_write(state, 0xD2, 0xF7);
505*4882a593Smuzhiyun adv7180_csi_write(state, 0xD8, 0x65);
506*4882a593Smuzhiyun adv7180_csi_write(state, 0xE0, 0x09);
507*4882a593Smuzhiyun adv7180_csi_write(state, 0x2C, 0x00);
508*4882a593Smuzhiyun if (state->field == V4L2_FIELD_NONE)
509*4882a593Smuzhiyun adv7180_csi_write(state, 0x1D, 0x80);
510*4882a593Smuzhiyun adv7180_csi_write(state, 0x00, 0x00);
511*4882a593Smuzhiyun } else {
512*4882a593Smuzhiyun adv7180_csi_write(state, 0x00, 0x80);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return 0;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
adv7180_s_power(struct v4l2_subdev * sd,int on)519*4882a593Smuzhiyun static int adv7180_s_power(struct v4l2_subdev *sd, int on)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
522*4882a593Smuzhiyun int ret;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun ret = mutex_lock_interruptible(&state->mutex);
525*4882a593Smuzhiyun if (ret)
526*4882a593Smuzhiyun return ret;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun ret = adv7180_set_power(state, on);
529*4882a593Smuzhiyun if (ret == 0)
530*4882a593Smuzhiyun state->powered = on;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun mutex_unlock(&state->mutex);
533*4882a593Smuzhiyun return ret;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
adv7180_s_ctrl(struct v4l2_ctrl * ctrl)536*4882a593Smuzhiyun static int adv7180_s_ctrl(struct v4l2_ctrl *ctrl)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun struct v4l2_subdev *sd = to_adv7180_sd(ctrl);
539*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
540*4882a593Smuzhiyun int ret = mutex_lock_interruptible(&state->mutex);
541*4882a593Smuzhiyun int val;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (ret)
544*4882a593Smuzhiyun return ret;
545*4882a593Smuzhiyun val = ctrl->val;
546*4882a593Smuzhiyun switch (ctrl->id) {
547*4882a593Smuzhiyun case V4L2_CID_BRIGHTNESS:
548*4882a593Smuzhiyun ret = adv7180_write(state, ADV7180_REG_BRI, val);
549*4882a593Smuzhiyun break;
550*4882a593Smuzhiyun case V4L2_CID_HUE:
551*4882a593Smuzhiyun /*Hue is inverted according to HSL chart */
552*4882a593Smuzhiyun ret = adv7180_write(state, ADV7180_REG_HUE, -val);
553*4882a593Smuzhiyun break;
554*4882a593Smuzhiyun case V4L2_CID_CONTRAST:
555*4882a593Smuzhiyun ret = adv7180_write(state, ADV7180_REG_CON, val);
556*4882a593Smuzhiyun break;
557*4882a593Smuzhiyun case V4L2_CID_SATURATION:
558*4882a593Smuzhiyun /*
559*4882a593Smuzhiyun *This could be V4L2_CID_BLUE_BALANCE/V4L2_CID_RED_BALANCE
560*4882a593Smuzhiyun *Let's not confuse the user, everybody understands saturation
561*4882a593Smuzhiyun */
562*4882a593Smuzhiyun ret = adv7180_write(state, ADV7180_REG_SD_SAT_CB, val);
563*4882a593Smuzhiyun if (ret < 0)
564*4882a593Smuzhiyun break;
565*4882a593Smuzhiyun ret = adv7180_write(state, ADV7180_REG_SD_SAT_CR, val);
566*4882a593Smuzhiyun break;
567*4882a593Smuzhiyun case V4L2_CID_ADV_FAST_SWITCH:
568*4882a593Smuzhiyun if (ctrl->val) {
569*4882a593Smuzhiyun /* ADI required write */
570*4882a593Smuzhiyun adv7180_write(state, 0x80d9, 0x44);
571*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_FLCONTROL,
572*4882a593Smuzhiyun ADV7180_FLCONTROL_FL_ENABLE);
573*4882a593Smuzhiyun } else {
574*4882a593Smuzhiyun /* ADI required write */
575*4882a593Smuzhiyun adv7180_write(state, 0x80d9, 0xc4);
576*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_FLCONTROL, 0x00);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun break;
579*4882a593Smuzhiyun default:
580*4882a593Smuzhiyun ret = -EINVAL;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun mutex_unlock(&state->mutex);
584*4882a593Smuzhiyun return ret;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun static const struct v4l2_ctrl_ops adv7180_ctrl_ops = {
588*4882a593Smuzhiyun .s_ctrl = adv7180_s_ctrl,
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static const struct v4l2_ctrl_config adv7180_ctrl_fast_switch = {
592*4882a593Smuzhiyun .ops = &adv7180_ctrl_ops,
593*4882a593Smuzhiyun .id = V4L2_CID_ADV_FAST_SWITCH,
594*4882a593Smuzhiyun .name = "Fast Switching",
595*4882a593Smuzhiyun .type = V4L2_CTRL_TYPE_BOOLEAN,
596*4882a593Smuzhiyun .min = 0,
597*4882a593Smuzhiyun .max = 1,
598*4882a593Smuzhiyun .step = 1,
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
adv7180_init_controls(struct adv7180_state * state)601*4882a593Smuzhiyun static int adv7180_init_controls(struct adv7180_state *state)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun v4l2_ctrl_handler_init(&state->ctrl_hdl, 4);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun v4l2_ctrl_new_std(&state->ctrl_hdl, &adv7180_ctrl_ops,
606*4882a593Smuzhiyun V4L2_CID_BRIGHTNESS, ADV7180_BRI_MIN,
607*4882a593Smuzhiyun ADV7180_BRI_MAX, 1, ADV7180_BRI_DEF);
608*4882a593Smuzhiyun v4l2_ctrl_new_std(&state->ctrl_hdl, &adv7180_ctrl_ops,
609*4882a593Smuzhiyun V4L2_CID_CONTRAST, ADV7180_CON_MIN,
610*4882a593Smuzhiyun ADV7180_CON_MAX, 1, ADV7180_CON_DEF);
611*4882a593Smuzhiyun v4l2_ctrl_new_std(&state->ctrl_hdl, &adv7180_ctrl_ops,
612*4882a593Smuzhiyun V4L2_CID_SATURATION, ADV7180_SAT_MIN,
613*4882a593Smuzhiyun ADV7180_SAT_MAX, 1, ADV7180_SAT_DEF);
614*4882a593Smuzhiyun v4l2_ctrl_new_std(&state->ctrl_hdl, &adv7180_ctrl_ops,
615*4882a593Smuzhiyun V4L2_CID_HUE, ADV7180_HUE_MIN,
616*4882a593Smuzhiyun ADV7180_HUE_MAX, 1, ADV7180_HUE_DEF);
617*4882a593Smuzhiyun v4l2_ctrl_new_custom(&state->ctrl_hdl, &adv7180_ctrl_fast_switch, NULL);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun state->sd.ctrl_handler = &state->ctrl_hdl;
620*4882a593Smuzhiyun if (state->ctrl_hdl.error) {
621*4882a593Smuzhiyun int err = state->ctrl_hdl.error;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun v4l2_ctrl_handler_free(&state->ctrl_hdl);
624*4882a593Smuzhiyun return err;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun v4l2_ctrl_handler_setup(&state->ctrl_hdl);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun return 0;
629*4882a593Smuzhiyun }
adv7180_exit_controls(struct adv7180_state * state)630*4882a593Smuzhiyun static void adv7180_exit_controls(struct adv7180_state *state)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun v4l2_ctrl_handler_free(&state->ctrl_hdl);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
adv7180_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)635*4882a593Smuzhiyun static int adv7180_enum_mbus_code(struct v4l2_subdev *sd,
636*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
637*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun if (code->index != 0)
640*4882a593Smuzhiyun return -EINVAL;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun code->code = MEDIA_BUS_FMT_UYVY8_2X8;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun return 0;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
adv7180_mbus_fmt(struct v4l2_subdev * sd,struct v4l2_mbus_framefmt * fmt)647*4882a593Smuzhiyun static int adv7180_mbus_fmt(struct v4l2_subdev *sd,
648*4882a593Smuzhiyun struct v4l2_mbus_framefmt *fmt)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun fmt->code = MEDIA_BUS_FMT_UYVY8_2X8;
653*4882a593Smuzhiyun fmt->colorspace = V4L2_COLORSPACE_SMPTE170M;
654*4882a593Smuzhiyun fmt->width = 720;
655*4882a593Smuzhiyun fmt->height = state->curr_norm & V4L2_STD_525_60 ? 480 : 576;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (state->field == V4L2_FIELD_ALTERNATE)
658*4882a593Smuzhiyun fmt->height /= 2;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
adv7180_set_field_mode(struct adv7180_state * state)663*4882a593Smuzhiyun static int adv7180_set_field_mode(struct adv7180_state *state)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun if (!(state->chip_info->flags & ADV7180_FLAG_I2P))
666*4882a593Smuzhiyun return 0;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun if (state->field == V4L2_FIELD_NONE) {
669*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_MIPI_CSI2) {
670*4882a593Smuzhiyun adv7180_csi_write(state, 0x01, 0x20);
671*4882a593Smuzhiyun adv7180_csi_write(state, 0x02, 0x28);
672*4882a593Smuzhiyun adv7180_csi_write(state, 0x03, 0x38);
673*4882a593Smuzhiyun adv7180_csi_write(state, 0x04, 0x30);
674*4882a593Smuzhiyun adv7180_csi_write(state, 0x05, 0x30);
675*4882a593Smuzhiyun adv7180_csi_write(state, 0x06, 0x80);
676*4882a593Smuzhiyun adv7180_csi_write(state, 0x07, 0x70);
677*4882a593Smuzhiyun adv7180_csi_write(state, 0x08, 0x50);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun adv7180_vpp_write(state, 0xa3, 0x00);
680*4882a593Smuzhiyun adv7180_vpp_write(state, 0x5b, 0x00);
681*4882a593Smuzhiyun adv7180_vpp_write(state, 0x55, 0x80);
682*4882a593Smuzhiyun } else {
683*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_MIPI_CSI2) {
684*4882a593Smuzhiyun adv7180_csi_write(state, 0x01, 0x18);
685*4882a593Smuzhiyun adv7180_csi_write(state, 0x02, 0x18);
686*4882a593Smuzhiyun adv7180_csi_write(state, 0x03, 0x30);
687*4882a593Smuzhiyun adv7180_csi_write(state, 0x04, 0x20);
688*4882a593Smuzhiyun adv7180_csi_write(state, 0x05, 0x28);
689*4882a593Smuzhiyun adv7180_csi_write(state, 0x06, 0x40);
690*4882a593Smuzhiyun adv7180_csi_write(state, 0x07, 0x58);
691*4882a593Smuzhiyun adv7180_csi_write(state, 0x08, 0x30);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun adv7180_vpp_write(state, 0xa3, 0x70);
694*4882a593Smuzhiyun adv7180_vpp_write(state, 0x5b, 0x80);
695*4882a593Smuzhiyun adv7180_vpp_write(state, 0x55, 0x00);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun return 0;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
adv7180_get_pad_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)701*4882a593Smuzhiyun static int adv7180_get_pad_format(struct v4l2_subdev *sd,
702*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
703*4882a593Smuzhiyun struct v4l2_subdev_format *format)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
708*4882a593Smuzhiyun format->format = *v4l2_subdev_get_try_format(sd, cfg, 0);
709*4882a593Smuzhiyun } else {
710*4882a593Smuzhiyun adv7180_mbus_fmt(sd, &format->format);
711*4882a593Smuzhiyun format->format.field = state->field;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun return 0;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
adv7180_set_pad_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)717*4882a593Smuzhiyun static int adv7180_set_pad_format(struct v4l2_subdev *sd,
718*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
719*4882a593Smuzhiyun struct v4l2_subdev_format *format)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
722*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt;
723*4882a593Smuzhiyun int ret;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun switch (format->format.field) {
726*4882a593Smuzhiyun case V4L2_FIELD_NONE:
727*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_I2P)
728*4882a593Smuzhiyun break;
729*4882a593Smuzhiyun fallthrough;
730*4882a593Smuzhiyun default:
731*4882a593Smuzhiyun format->format.field = V4L2_FIELD_ALTERNATE;
732*4882a593Smuzhiyun break;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun ret = adv7180_mbus_fmt(sd, &format->format);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun if (format->which == V4L2_SUBDEV_FORMAT_ACTIVE) {
738*4882a593Smuzhiyun if (state->field != format->format.field) {
739*4882a593Smuzhiyun state->field = format->format.field;
740*4882a593Smuzhiyun adv7180_set_power(state, false);
741*4882a593Smuzhiyun adv7180_set_field_mode(state);
742*4882a593Smuzhiyun adv7180_set_power(state, true);
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun } else {
745*4882a593Smuzhiyun framefmt = v4l2_subdev_get_try_format(sd, cfg, 0);
746*4882a593Smuzhiyun *framefmt = format->format;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun return ret;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
adv7180_init_cfg(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg)752*4882a593Smuzhiyun static int adv7180_init_cfg(struct v4l2_subdev *sd,
753*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun struct v4l2_subdev_format fmt = {
756*4882a593Smuzhiyun .which = cfg ? V4L2_SUBDEV_FORMAT_TRY
757*4882a593Smuzhiyun : V4L2_SUBDEV_FORMAT_ACTIVE,
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun return adv7180_set_pad_format(sd, cfg, &fmt);
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
adv7180_get_mbus_config(struct v4l2_subdev * sd,unsigned int pad,struct v4l2_mbus_config * cfg)763*4882a593Smuzhiyun static int adv7180_get_mbus_config(struct v4l2_subdev *sd,
764*4882a593Smuzhiyun unsigned int pad,
765*4882a593Smuzhiyun struct v4l2_mbus_config *cfg)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_MIPI_CSI2) {
770*4882a593Smuzhiyun cfg->type = V4L2_MBUS_CSI2_DPHY;
771*4882a593Smuzhiyun cfg->flags = V4L2_MBUS_CSI2_1_LANE |
772*4882a593Smuzhiyun V4L2_MBUS_CSI2_CHANNEL_0 |
773*4882a593Smuzhiyun V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
774*4882a593Smuzhiyun } else {
775*4882a593Smuzhiyun /*
776*4882a593Smuzhiyun * The ADV7180 sensor supports BT.601/656 output modes.
777*4882a593Smuzhiyun * The BT.656 is default and not yet configurable by s/w.
778*4882a593Smuzhiyun */
779*4882a593Smuzhiyun cfg->flags = V4L2_MBUS_MASTER | V4L2_MBUS_PCLK_SAMPLE_RISING |
780*4882a593Smuzhiyun V4L2_MBUS_DATA_ACTIVE_HIGH;
781*4882a593Smuzhiyun cfg->type = V4L2_MBUS_BT656;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun return 0;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
adv7180_get_skip_frames(struct v4l2_subdev * sd,u32 * frames)787*4882a593Smuzhiyun static int adv7180_get_skip_frames(struct v4l2_subdev *sd, u32 *frames)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun *frames = ADV7180_NUM_OF_SKIP_FRAMES;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
adv7180_g_pixelaspect(struct v4l2_subdev * sd,struct v4l2_fract * aspect)794*4882a593Smuzhiyun static int adv7180_g_pixelaspect(struct v4l2_subdev *sd, struct v4l2_fract *aspect)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun if (state->curr_norm & V4L2_STD_525_60) {
799*4882a593Smuzhiyun aspect->numerator = 11;
800*4882a593Smuzhiyun aspect->denominator = 10;
801*4882a593Smuzhiyun } else {
802*4882a593Smuzhiyun aspect->numerator = 54;
803*4882a593Smuzhiyun aspect->denominator = 59;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun return 0;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
adv7180_g_tvnorms(struct v4l2_subdev * sd,v4l2_std_id * norm)809*4882a593Smuzhiyun static int adv7180_g_tvnorms(struct v4l2_subdev *sd, v4l2_std_id *norm)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun *norm = V4L2_STD_ALL;
812*4882a593Smuzhiyun return 0;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
adv7180_s_stream(struct v4l2_subdev * sd,int enable)815*4882a593Smuzhiyun static int adv7180_s_stream(struct v4l2_subdev *sd, int enable)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
818*4882a593Smuzhiyun int ret;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /* It's always safe to stop streaming, no need to take the lock */
821*4882a593Smuzhiyun if (!enable) {
822*4882a593Smuzhiyun state->streaming = enable;
823*4882a593Smuzhiyun return 0;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* Must wait until querystd released the lock */
827*4882a593Smuzhiyun ret = mutex_lock_interruptible(&state->mutex);
828*4882a593Smuzhiyun if (ret)
829*4882a593Smuzhiyun return ret;
830*4882a593Smuzhiyun state->streaming = enable;
831*4882a593Smuzhiyun mutex_unlock(&state->mutex);
832*4882a593Smuzhiyun return 0;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
adv7180_subscribe_event(struct v4l2_subdev * sd,struct v4l2_fh * fh,struct v4l2_event_subscription * sub)835*4882a593Smuzhiyun static int adv7180_subscribe_event(struct v4l2_subdev *sd,
836*4882a593Smuzhiyun struct v4l2_fh *fh,
837*4882a593Smuzhiyun struct v4l2_event_subscription *sub)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun switch (sub->type) {
840*4882a593Smuzhiyun case V4L2_EVENT_SOURCE_CHANGE:
841*4882a593Smuzhiyun return v4l2_src_change_event_subdev_subscribe(sd, fh, sub);
842*4882a593Smuzhiyun case V4L2_EVENT_CTRL:
843*4882a593Smuzhiyun return v4l2_ctrl_subdev_subscribe_event(sd, fh, sub);
844*4882a593Smuzhiyun default:
845*4882a593Smuzhiyun return -EINVAL;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops adv7180_video_ops = {
850*4882a593Smuzhiyun .s_std = adv7180_s_std,
851*4882a593Smuzhiyun .g_std = adv7180_g_std,
852*4882a593Smuzhiyun .g_frame_interval = adv7180_g_frame_interval,
853*4882a593Smuzhiyun .querystd = adv7180_querystd,
854*4882a593Smuzhiyun .g_input_status = adv7180_g_input_status,
855*4882a593Smuzhiyun .s_routing = adv7180_s_routing,
856*4882a593Smuzhiyun .g_pixelaspect = adv7180_g_pixelaspect,
857*4882a593Smuzhiyun .g_tvnorms = adv7180_g_tvnorms,
858*4882a593Smuzhiyun .s_stream = adv7180_s_stream,
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops adv7180_core_ops = {
862*4882a593Smuzhiyun .s_power = adv7180_s_power,
863*4882a593Smuzhiyun .subscribe_event = adv7180_subscribe_event,
864*4882a593Smuzhiyun .unsubscribe_event = v4l2_event_subdev_unsubscribe,
865*4882a593Smuzhiyun };
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops adv7180_pad_ops = {
868*4882a593Smuzhiyun .init_cfg = adv7180_init_cfg,
869*4882a593Smuzhiyun .enum_mbus_code = adv7180_enum_mbus_code,
870*4882a593Smuzhiyun .set_fmt = adv7180_set_pad_format,
871*4882a593Smuzhiyun .get_fmt = adv7180_get_pad_format,
872*4882a593Smuzhiyun .get_mbus_config = adv7180_get_mbus_config,
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun static const struct v4l2_subdev_sensor_ops adv7180_sensor_ops = {
876*4882a593Smuzhiyun .g_skip_frames = adv7180_get_skip_frames,
877*4882a593Smuzhiyun };
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun static const struct v4l2_subdev_ops adv7180_ops = {
880*4882a593Smuzhiyun .core = &adv7180_core_ops,
881*4882a593Smuzhiyun .video = &adv7180_video_ops,
882*4882a593Smuzhiyun .pad = &adv7180_pad_ops,
883*4882a593Smuzhiyun .sensor = &adv7180_sensor_ops,
884*4882a593Smuzhiyun };
885*4882a593Smuzhiyun
adv7180_irq(int irq,void * devid)886*4882a593Smuzhiyun static irqreturn_t adv7180_irq(int irq, void *devid)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun struct adv7180_state *state = devid;
889*4882a593Smuzhiyun u8 isr3;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun mutex_lock(&state->mutex);
892*4882a593Smuzhiyun isr3 = adv7180_read(state, ADV7180_REG_ISR3);
893*4882a593Smuzhiyun /* clear */
894*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_ICR3, isr3);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun if (isr3 & ADV7180_IRQ3_AD_CHANGE) {
897*4882a593Smuzhiyun static const struct v4l2_event src_ch = {
898*4882a593Smuzhiyun .type = V4L2_EVENT_SOURCE_CHANGE,
899*4882a593Smuzhiyun .u.src_change.changes = V4L2_EVENT_SRC_CH_RESOLUTION,
900*4882a593Smuzhiyun };
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun v4l2_subdev_notify_event(&state->sd, &src_ch);
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun mutex_unlock(&state->mutex);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun return IRQ_HANDLED;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
adv7180_init(struct adv7180_state * state)909*4882a593Smuzhiyun static int adv7180_init(struct adv7180_state *state)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun int ret;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /* ITU-R BT.656-4 compatible */
914*4882a593Smuzhiyun ret = adv7180_write(state, ADV7180_REG_EXTENDED_OUTPUT_CONTROL,
915*4882a593Smuzhiyun ADV7180_EXTENDED_OUTPUT_CONTROL_NTSCDIS);
916*4882a593Smuzhiyun if (ret < 0)
917*4882a593Smuzhiyun return ret;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /* Manually set V bit end position in NTSC mode */
920*4882a593Smuzhiyun return adv7180_write(state, ADV7180_REG_NTSC_V_BIT_END,
921*4882a593Smuzhiyun ADV7180_NTSC_V_BIT_END_MANUAL_NVEND);
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
adv7180_set_std(struct adv7180_state * state,unsigned int std)924*4882a593Smuzhiyun static int adv7180_set_std(struct adv7180_state *state, unsigned int std)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun return adv7180_write(state, ADV7180_REG_INPUT_CONTROL,
927*4882a593Smuzhiyun (std << 4) | state->input);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
adv7180_select_input(struct adv7180_state * state,unsigned int input)930*4882a593Smuzhiyun static int adv7180_select_input(struct adv7180_state *state, unsigned int input)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun int ret;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun ret = adv7180_read(state, ADV7180_REG_INPUT_CONTROL);
935*4882a593Smuzhiyun if (ret < 0)
936*4882a593Smuzhiyun return ret;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun ret &= ~ADV7180_INPUT_CONTROL_INSEL_MASK;
939*4882a593Smuzhiyun ret |= input;
940*4882a593Smuzhiyun return adv7180_write(state, ADV7180_REG_INPUT_CONTROL, ret);
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
adv7182_init(struct adv7180_state * state)943*4882a593Smuzhiyun static int adv7182_init(struct adv7180_state *state)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_MIPI_CSI2)
946*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_CSI_SLAVE_ADDR,
947*4882a593Smuzhiyun ADV7180_DEFAULT_CSI_I2C_ADDR << 1);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_I2P)
950*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_VPP_SLAVE_ADDR,
951*4882a593Smuzhiyun ADV7180_DEFAULT_VPP_I2C_ADDR << 1);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_V2) {
954*4882a593Smuzhiyun /* ADI recommended writes for improved video quality */
955*4882a593Smuzhiyun adv7180_write(state, 0x0080, 0x51);
956*4882a593Smuzhiyun adv7180_write(state, 0x0081, 0x51);
957*4882a593Smuzhiyun adv7180_write(state, 0x0082, 0x68);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun /* ADI required writes */
961*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_MIPI_CSI2) {
962*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_OUTPUT_CONTROL, 0x4e);
963*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_EXTENDED_OUTPUT_CONTROL, 0x57);
964*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_CTRL_2, 0xc0);
965*4882a593Smuzhiyun } else {
966*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_V2)
967*4882a593Smuzhiyun adv7180_write(state,
968*4882a593Smuzhiyun ADV7180_REG_EXTENDED_OUTPUT_CONTROL,
969*4882a593Smuzhiyun 0x17);
970*4882a593Smuzhiyun else
971*4882a593Smuzhiyun adv7180_write(state,
972*4882a593Smuzhiyun ADV7180_REG_EXTENDED_OUTPUT_CONTROL,
973*4882a593Smuzhiyun 0x07);
974*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_OUTPUT_CONTROL, 0x0c);
975*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_CTRL_2, 0x40);
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun adv7180_write(state, 0x0013, 0x00);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun return 0;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
adv7182_set_std(struct adv7180_state * state,unsigned int std)983*4882a593Smuzhiyun static int adv7182_set_std(struct adv7180_state *state, unsigned int std)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun return adv7180_write(state, ADV7182_REG_INPUT_VIDSEL, std << 4);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun enum adv7182_input_type {
989*4882a593Smuzhiyun ADV7182_INPUT_TYPE_CVBS,
990*4882a593Smuzhiyun ADV7182_INPUT_TYPE_DIFF_CVBS,
991*4882a593Smuzhiyun ADV7182_INPUT_TYPE_SVIDEO,
992*4882a593Smuzhiyun ADV7182_INPUT_TYPE_YPBPR,
993*4882a593Smuzhiyun };
994*4882a593Smuzhiyun
adv7182_get_input_type(unsigned int input)995*4882a593Smuzhiyun static enum adv7182_input_type adv7182_get_input_type(unsigned int input)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun switch (input) {
998*4882a593Smuzhiyun case ADV7182_INPUT_CVBS_AIN1:
999*4882a593Smuzhiyun case ADV7182_INPUT_CVBS_AIN2:
1000*4882a593Smuzhiyun case ADV7182_INPUT_CVBS_AIN3:
1001*4882a593Smuzhiyun case ADV7182_INPUT_CVBS_AIN4:
1002*4882a593Smuzhiyun case ADV7182_INPUT_CVBS_AIN5:
1003*4882a593Smuzhiyun case ADV7182_INPUT_CVBS_AIN6:
1004*4882a593Smuzhiyun case ADV7182_INPUT_CVBS_AIN7:
1005*4882a593Smuzhiyun case ADV7182_INPUT_CVBS_AIN8:
1006*4882a593Smuzhiyun return ADV7182_INPUT_TYPE_CVBS;
1007*4882a593Smuzhiyun case ADV7182_INPUT_SVIDEO_AIN1_AIN2:
1008*4882a593Smuzhiyun case ADV7182_INPUT_SVIDEO_AIN3_AIN4:
1009*4882a593Smuzhiyun case ADV7182_INPUT_SVIDEO_AIN5_AIN6:
1010*4882a593Smuzhiyun case ADV7182_INPUT_SVIDEO_AIN7_AIN8:
1011*4882a593Smuzhiyun return ADV7182_INPUT_TYPE_SVIDEO;
1012*4882a593Smuzhiyun case ADV7182_INPUT_YPRPB_AIN1_AIN2_AIN3:
1013*4882a593Smuzhiyun case ADV7182_INPUT_YPRPB_AIN4_AIN5_AIN6:
1014*4882a593Smuzhiyun return ADV7182_INPUT_TYPE_YPBPR;
1015*4882a593Smuzhiyun case ADV7182_INPUT_DIFF_CVBS_AIN1_AIN2:
1016*4882a593Smuzhiyun case ADV7182_INPUT_DIFF_CVBS_AIN3_AIN4:
1017*4882a593Smuzhiyun case ADV7182_INPUT_DIFF_CVBS_AIN5_AIN6:
1018*4882a593Smuzhiyun case ADV7182_INPUT_DIFF_CVBS_AIN7_AIN8:
1019*4882a593Smuzhiyun return ADV7182_INPUT_TYPE_DIFF_CVBS;
1020*4882a593Smuzhiyun default: /* Will never happen */
1021*4882a593Smuzhiyun return 0;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun /* ADI recommended writes to registers 0x52, 0x53, 0x54 */
1026*4882a593Smuzhiyun static unsigned int adv7182_lbias_settings[][3] = {
1027*4882a593Smuzhiyun [ADV7182_INPUT_TYPE_CVBS] = { 0xCB, 0x4E, 0x80 },
1028*4882a593Smuzhiyun [ADV7182_INPUT_TYPE_DIFF_CVBS] = { 0xC0, 0x4E, 0x80 },
1029*4882a593Smuzhiyun [ADV7182_INPUT_TYPE_SVIDEO] = { 0x0B, 0xCE, 0x80 },
1030*4882a593Smuzhiyun [ADV7182_INPUT_TYPE_YPBPR] = { 0x0B, 0x4E, 0xC0 },
1031*4882a593Smuzhiyun };
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun static unsigned int adv7280_lbias_settings[][3] = {
1034*4882a593Smuzhiyun [ADV7182_INPUT_TYPE_CVBS] = { 0xCD, 0x4E, 0x80 },
1035*4882a593Smuzhiyun [ADV7182_INPUT_TYPE_DIFF_CVBS] = { 0xC0, 0x4E, 0x80 },
1036*4882a593Smuzhiyun [ADV7182_INPUT_TYPE_SVIDEO] = { 0x0B, 0xCE, 0x80 },
1037*4882a593Smuzhiyun [ADV7182_INPUT_TYPE_YPBPR] = { 0x0B, 0x4E, 0xC0 },
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun
adv7182_select_input(struct adv7180_state * state,unsigned int input)1040*4882a593Smuzhiyun static int adv7182_select_input(struct adv7180_state *state, unsigned int input)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun enum adv7182_input_type input_type;
1043*4882a593Smuzhiyun unsigned int *lbias;
1044*4882a593Smuzhiyun unsigned int i;
1045*4882a593Smuzhiyun int ret;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun ret = adv7180_write(state, ADV7180_REG_INPUT_CONTROL, input);
1048*4882a593Smuzhiyun if (ret)
1049*4882a593Smuzhiyun return ret;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* Reset clamp circuitry - ADI recommended writes */
1052*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_RST_CLAMP, 0x00);
1053*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_RST_CLAMP, 0xff);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun input_type = adv7182_get_input_type(input);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun switch (input_type) {
1058*4882a593Smuzhiyun case ADV7182_INPUT_TYPE_CVBS:
1059*4882a593Smuzhiyun case ADV7182_INPUT_TYPE_DIFF_CVBS:
1060*4882a593Smuzhiyun /* ADI recommends to use the SH1 filter */
1061*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_SHAP_FILTER_CTL_1, 0x41);
1062*4882a593Smuzhiyun break;
1063*4882a593Smuzhiyun default:
1064*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_SHAP_FILTER_CTL_1, 0x01);
1065*4882a593Smuzhiyun break;
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_V2)
1069*4882a593Smuzhiyun lbias = adv7280_lbias_settings[input_type];
1070*4882a593Smuzhiyun else
1071*4882a593Smuzhiyun lbias = adv7182_lbias_settings[input_type];
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(adv7182_lbias_settings[0]); i++)
1074*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_CVBS_TRIM + i, lbias[i]);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun if (input_type == ADV7182_INPUT_TYPE_DIFF_CVBS) {
1077*4882a593Smuzhiyun /* ADI required writes to make differential CVBS work */
1078*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_RES_CIR, 0xa8);
1079*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_CLAMP_ADJ, 0x90);
1080*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_DIFF_MODE, 0xb0);
1081*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_AGC_ADJ1, 0x08);
1082*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_AGC_ADJ2, 0xa0);
1083*4882a593Smuzhiyun } else {
1084*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_RES_CIR, 0xf0);
1085*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_CLAMP_ADJ, 0xd0);
1086*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_DIFF_MODE, 0x10);
1087*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_AGC_ADJ1, 0x9c);
1088*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_AGC_ADJ2, 0x00);
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun return 0;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun static const struct adv7180_chip_info adv7180_info = {
1095*4882a593Smuzhiyun .flags = ADV7180_FLAG_RESET_POWERED,
1096*4882a593Smuzhiyun /* We cannot discriminate between LQFP and 40-pin LFCSP, so accept
1097*4882a593Smuzhiyun * all inputs and let the card driver take care of validation
1098*4882a593Smuzhiyun */
1099*4882a593Smuzhiyun .valid_input_mask = BIT(ADV7180_INPUT_CVBS_AIN1) |
1100*4882a593Smuzhiyun BIT(ADV7180_INPUT_CVBS_AIN2) |
1101*4882a593Smuzhiyun BIT(ADV7180_INPUT_CVBS_AIN3) |
1102*4882a593Smuzhiyun BIT(ADV7180_INPUT_CVBS_AIN4) |
1103*4882a593Smuzhiyun BIT(ADV7180_INPUT_CVBS_AIN5) |
1104*4882a593Smuzhiyun BIT(ADV7180_INPUT_CVBS_AIN6) |
1105*4882a593Smuzhiyun BIT(ADV7180_INPUT_SVIDEO_AIN1_AIN2) |
1106*4882a593Smuzhiyun BIT(ADV7180_INPUT_SVIDEO_AIN3_AIN4) |
1107*4882a593Smuzhiyun BIT(ADV7180_INPUT_SVIDEO_AIN5_AIN6) |
1108*4882a593Smuzhiyun BIT(ADV7180_INPUT_YPRPB_AIN1_AIN2_AIN3) |
1109*4882a593Smuzhiyun BIT(ADV7180_INPUT_YPRPB_AIN4_AIN5_AIN6),
1110*4882a593Smuzhiyun .init = adv7180_init,
1111*4882a593Smuzhiyun .set_std = adv7180_set_std,
1112*4882a593Smuzhiyun .select_input = adv7180_select_input,
1113*4882a593Smuzhiyun };
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun static const struct adv7180_chip_info adv7182_info = {
1116*4882a593Smuzhiyun .valid_input_mask = BIT(ADV7182_INPUT_CVBS_AIN1) |
1117*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN2) |
1118*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN3) |
1119*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN4) |
1120*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN1_AIN2) |
1121*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN3_AIN4) |
1122*4882a593Smuzhiyun BIT(ADV7182_INPUT_YPRPB_AIN1_AIN2_AIN3) |
1123*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN1_AIN2) |
1124*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN3_AIN4),
1125*4882a593Smuzhiyun .init = adv7182_init,
1126*4882a593Smuzhiyun .set_std = adv7182_set_std,
1127*4882a593Smuzhiyun .select_input = adv7182_select_input,
1128*4882a593Smuzhiyun };
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun static const struct adv7180_chip_info adv7280_info = {
1131*4882a593Smuzhiyun .flags = ADV7180_FLAG_V2 | ADV7180_FLAG_I2P,
1132*4882a593Smuzhiyun .valid_input_mask = BIT(ADV7182_INPUT_CVBS_AIN1) |
1133*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN2) |
1134*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN3) |
1135*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN4) |
1136*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN1_AIN2) |
1137*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN3_AIN4) |
1138*4882a593Smuzhiyun BIT(ADV7182_INPUT_YPRPB_AIN1_AIN2_AIN3),
1139*4882a593Smuzhiyun .init = adv7182_init,
1140*4882a593Smuzhiyun .set_std = adv7182_set_std,
1141*4882a593Smuzhiyun .select_input = adv7182_select_input,
1142*4882a593Smuzhiyun };
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun static const struct adv7180_chip_info adv7280_m_info = {
1145*4882a593Smuzhiyun .flags = ADV7180_FLAG_V2 | ADV7180_FLAG_MIPI_CSI2 | ADV7180_FLAG_I2P,
1146*4882a593Smuzhiyun .valid_input_mask = BIT(ADV7182_INPUT_CVBS_AIN1) |
1147*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN2) |
1148*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN3) |
1149*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN4) |
1150*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN5) |
1151*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN6) |
1152*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN7) |
1153*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN8) |
1154*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN1_AIN2) |
1155*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN3_AIN4) |
1156*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN5_AIN6) |
1157*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN7_AIN8) |
1158*4882a593Smuzhiyun BIT(ADV7182_INPUT_YPRPB_AIN1_AIN2_AIN3) |
1159*4882a593Smuzhiyun BIT(ADV7182_INPUT_YPRPB_AIN4_AIN5_AIN6),
1160*4882a593Smuzhiyun .init = adv7182_init,
1161*4882a593Smuzhiyun .set_std = adv7182_set_std,
1162*4882a593Smuzhiyun .select_input = adv7182_select_input,
1163*4882a593Smuzhiyun };
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun static const struct adv7180_chip_info adv7281_info = {
1166*4882a593Smuzhiyun .flags = ADV7180_FLAG_V2 | ADV7180_FLAG_MIPI_CSI2,
1167*4882a593Smuzhiyun .valid_input_mask = BIT(ADV7182_INPUT_CVBS_AIN1) |
1168*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN2) |
1169*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN7) |
1170*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN8) |
1171*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN1_AIN2) |
1172*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN7_AIN8) |
1173*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN1_AIN2) |
1174*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN7_AIN8),
1175*4882a593Smuzhiyun .init = adv7182_init,
1176*4882a593Smuzhiyun .set_std = adv7182_set_std,
1177*4882a593Smuzhiyun .select_input = adv7182_select_input,
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun static const struct adv7180_chip_info adv7281_m_info = {
1181*4882a593Smuzhiyun .flags = ADV7180_FLAG_V2 | ADV7180_FLAG_MIPI_CSI2,
1182*4882a593Smuzhiyun .valid_input_mask = BIT(ADV7182_INPUT_CVBS_AIN1) |
1183*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN2) |
1184*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN3) |
1185*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN4) |
1186*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN7) |
1187*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN8) |
1188*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN1_AIN2) |
1189*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN3_AIN4) |
1190*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN7_AIN8) |
1191*4882a593Smuzhiyun BIT(ADV7182_INPUT_YPRPB_AIN1_AIN2_AIN3) |
1192*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN1_AIN2) |
1193*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN3_AIN4) |
1194*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN7_AIN8),
1195*4882a593Smuzhiyun .init = adv7182_init,
1196*4882a593Smuzhiyun .set_std = adv7182_set_std,
1197*4882a593Smuzhiyun .select_input = adv7182_select_input,
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun static const struct adv7180_chip_info adv7281_ma_info = {
1201*4882a593Smuzhiyun .flags = ADV7180_FLAG_V2 | ADV7180_FLAG_MIPI_CSI2,
1202*4882a593Smuzhiyun .valid_input_mask = BIT(ADV7182_INPUT_CVBS_AIN1) |
1203*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN2) |
1204*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN3) |
1205*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN4) |
1206*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN5) |
1207*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN6) |
1208*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN7) |
1209*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN8) |
1210*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN1_AIN2) |
1211*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN3_AIN4) |
1212*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN5_AIN6) |
1213*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN7_AIN8) |
1214*4882a593Smuzhiyun BIT(ADV7182_INPUT_YPRPB_AIN1_AIN2_AIN3) |
1215*4882a593Smuzhiyun BIT(ADV7182_INPUT_YPRPB_AIN4_AIN5_AIN6) |
1216*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN1_AIN2) |
1217*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN3_AIN4) |
1218*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN5_AIN6) |
1219*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN7_AIN8),
1220*4882a593Smuzhiyun .init = adv7182_init,
1221*4882a593Smuzhiyun .set_std = adv7182_set_std,
1222*4882a593Smuzhiyun .select_input = adv7182_select_input,
1223*4882a593Smuzhiyun };
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun static const struct adv7180_chip_info adv7282_info = {
1226*4882a593Smuzhiyun .flags = ADV7180_FLAG_V2 | ADV7180_FLAG_I2P,
1227*4882a593Smuzhiyun .valid_input_mask = BIT(ADV7182_INPUT_CVBS_AIN1) |
1228*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN2) |
1229*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN7) |
1230*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN8) |
1231*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN1_AIN2) |
1232*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN7_AIN8) |
1233*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN1_AIN2) |
1234*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN7_AIN8),
1235*4882a593Smuzhiyun .init = adv7182_init,
1236*4882a593Smuzhiyun .set_std = adv7182_set_std,
1237*4882a593Smuzhiyun .select_input = adv7182_select_input,
1238*4882a593Smuzhiyun };
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun static const struct adv7180_chip_info adv7282_m_info = {
1241*4882a593Smuzhiyun .flags = ADV7180_FLAG_V2 | ADV7180_FLAG_MIPI_CSI2 | ADV7180_FLAG_I2P,
1242*4882a593Smuzhiyun .valid_input_mask = BIT(ADV7182_INPUT_CVBS_AIN1) |
1243*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN2) |
1244*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN3) |
1245*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN4) |
1246*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN7) |
1247*4882a593Smuzhiyun BIT(ADV7182_INPUT_CVBS_AIN8) |
1248*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN1_AIN2) |
1249*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN3_AIN4) |
1250*4882a593Smuzhiyun BIT(ADV7182_INPUT_SVIDEO_AIN7_AIN8) |
1251*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN1_AIN2) |
1252*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN3_AIN4) |
1253*4882a593Smuzhiyun BIT(ADV7182_INPUT_DIFF_CVBS_AIN7_AIN8),
1254*4882a593Smuzhiyun .init = adv7182_init,
1255*4882a593Smuzhiyun .set_std = adv7182_set_std,
1256*4882a593Smuzhiyun .select_input = adv7182_select_input,
1257*4882a593Smuzhiyun };
1258*4882a593Smuzhiyun
init_device(struct adv7180_state * state)1259*4882a593Smuzhiyun static int init_device(struct adv7180_state *state)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun int ret;
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun mutex_lock(&state->mutex);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun adv7180_set_power_pin(state, true);
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun adv7180_write(state, ADV7180_REG_PWR_MAN, ADV7180_PWR_MAN_RES);
1268*4882a593Smuzhiyun usleep_range(5000, 10000);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun ret = state->chip_info->init(state);
1271*4882a593Smuzhiyun if (ret)
1272*4882a593Smuzhiyun goto out_unlock;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun ret = adv7180_program_std(state);
1275*4882a593Smuzhiyun if (ret)
1276*4882a593Smuzhiyun goto out_unlock;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun adv7180_set_field_mode(state);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun /* register for interrupts */
1281*4882a593Smuzhiyun if (state->irq > 0) {
1282*4882a593Smuzhiyun /* config the Interrupt pin to be active low */
1283*4882a593Smuzhiyun ret = adv7180_write(state, ADV7180_REG_ICONF1,
1284*4882a593Smuzhiyun ADV7180_ICONF1_ACTIVE_LOW |
1285*4882a593Smuzhiyun ADV7180_ICONF1_PSYNC_ONLY);
1286*4882a593Smuzhiyun if (ret < 0)
1287*4882a593Smuzhiyun goto out_unlock;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun ret = adv7180_write(state, ADV7180_REG_IMR1, 0);
1290*4882a593Smuzhiyun if (ret < 0)
1291*4882a593Smuzhiyun goto out_unlock;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun ret = adv7180_write(state, ADV7180_REG_IMR2, 0);
1294*4882a593Smuzhiyun if (ret < 0)
1295*4882a593Smuzhiyun goto out_unlock;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun /* enable AD change interrupts interrupts */
1298*4882a593Smuzhiyun ret = adv7180_write(state, ADV7180_REG_IMR3,
1299*4882a593Smuzhiyun ADV7180_IRQ3_AD_CHANGE);
1300*4882a593Smuzhiyun if (ret < 0)
1301*4882a593Smuzhiyun goto out_unlock;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun ret = adv7180_write(state, ADV7180_REG_IMR4, 0);
1304*4882a593Smuzhiyun if (ret < 0)
1305*4882a593Smuzhiyun goto out_unlock;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun out_unlock:
1309*4882a593Smuzhiyun mutex_unlock(&state->mutex);
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun return ret;
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun
adv7180_probe(struct i2c_client * client,const struct i2c_device_id * id)1314*4882a593Smuzhiyun static int adv7180_probe(struct i2c_client *client,
1315*4882a593Smuzhiyun const struct i2c_device_id *id)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun struct adv7180_state *state;
1318*4882a593Smuzhiyun struct v4l2_subdev *sd;
1319*4882a593Smuzhiyun int ret;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun /* Check if the adapter supports the needed features */
1322*4882a593Smuzhiyun if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
1323*4882a593Smuzhiyun return -EIO;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL);
1326*4882a593Smuzhiyun if (state == NULL)
1327*4882a593Smuzhiyun return -ENOMEM;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun state->client = client;
1330*4882a593Smuzhiyun state->field = V4L2_FIELD_ALTERNATE;
1331*4882a593Smuzhiyun state->chip_info = (struct adv7180_chip_info *)id->driver_data;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun state->pwdn_gpio = devm_gpiod_get_optional(&client->dev, "powerdown",
1334*4882a593Smuzhiyun GPIOD_OUT_HIGH);
1335*4882a593Smuzhiyun if (IS_ERR(state->pwdn_gpio)) {
1336*4882a593Smuzhiyun ret = PTR_ERR(state->pwdn_gpio);
1337*4882a593Smuzhiyun v4l_err(client, "request for power pin failed: %d\n", ret);
1338*4882a593Smuzhiyun return ret;
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_MIPI_CSI2) {
1342*4882a593Smuzhiyun state->csi_client = i2c_new_dummy_device(client->adapter,
1343*4882a593Smuzhiyun ADV7180_DEFAULT_CSI_I2C_ADDR);
1344*4882a593Smuzhiyun if (IS_ERR(state->csi_client))
1345*4882a593Smuzhiyun return PTR_ERR(state->csi_client);
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_I2P) {
1349*4882a593Smuzhiyun state->vpp_client = i2c_new_dummy_device(client->adapter,
1350*4882a593Smuzhiyun ADV7180_DEFAULT_VPP_I2C_ADDR);
1351*4882a593Smuzhiyun if (IS_ERR(state->vpp_client)) {
1352*4882a593Smuzhiyun ret = PTR_ERR(state->vpp_client);
1353*4882a593Smuzhiyun goto err_unregister_csi_client;
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun state->irq = client->irq;
1358*4882a593Smuzhiyun mutex_init(&state->mutex);
1359*4882a593Smuzhiyun state->curr_norm = V4L2_STD_NTSC;
1360*4882a593Smuzhiyun if (state->chip_info->flags & ADV7180_FLAG_RESET_POWERED)
1361*4882a593Smuzhiyun state->powered = true;
1362*4882a593Smuzhiyun else
1363*4882a593Smuzhiyun state->powered = false;
1364*4882a593Smuzhiyun state->input = 0;
1365*4882a593Smuzhiyun sd = &state->sd;
1366*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &adv7180_ops);
1367*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE | V4L2_SUBDEV_FL_HAS_EVENTS;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun ret = adv7180_init_controls(state);
1370*4882a593Smuzhiyun if (ret)
1371*4882a593Smuzhiyun goto err_unregister_vpp_client;
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun state->pad.flags = MEDIA_PAD_FL_SOURCE;
1374*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_ATV_DECODER;
1375*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &state->pad);
1376*4882a593Smuzhiyun if (ret)
1377*4882a593Smuzhiyun goto err_free_ctrl;
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun ret = init_device(state);
1380*4882a593Smuzhiyun if (ret)
1381*4882a593Smuzhiyun goto err_media_entity_cleanup;
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun if (state->irq) {
1384*4882a593Smuzhiyun ret = request_threaded_irq(client->irq, NULL, adv7180_irq,
1385*4882a593Smuzhiyun IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
1386*4882a593Smuzhiyun KBUILD_MODNAME, state);
1387*4882a593Smuzhiyun if (ret)
1388*4882a593Smuzhiyun goto err_media_entity_cleanup;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun ret = v4l2_async_register_subdev(sd);
1392*4882a593Smuzhiyun if (ret)
1393*4882a593Smuzhiyun goto err_free_irq;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun v4l_info(client, "chip found @ 0x%02x (%s)\n",
1396*4882a593Smuzhiyun client->addr, client->adapter->name);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun return 0;
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun err_free_irq:
1401*4882a593Smuzhiyun if (state->irq > 0)
1402*4882a593Smuzhiyun free_irq(client->irq, state);
1403*4882a593Smuzhiyun err_media_entity_cleanup:
1404*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1405*4882a593Smuzhiyun err_free_ctrl:
1406*4882a593Smuzhiyun adv7180_exit_controls(state);
1407*4882a593Smuzhiyun err_unregister_vpp_client:
1408*4882a593Smuzhiyun i2c_unregister_device(state->vpp_client);
1409*4882a593Smuzhiyun err_unregister_csi_client:
1410*4882a593Smuzhiyun i2c_unregister_device(state->csi_client);
1411*4882a593Smuzhiyun mutex_destroy(&state->mutex);
1412*4882a593Smuzhiyun return ret;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
adv7180_remove(struct i2c_client * client)1415*4882a593Smuzhiyun static int adv7180_remove(struct i2c_client *client)
1416*4882a593Smuzhiyun {
1417*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1418*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun if (state->irq > 0)
1423*4882a593Smuzhiyun free_irq(client->irq, state);
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1426*4882a593Smuzhiyun adv7180_exit_controls(state);
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun i2c_unregister_device(state->vpp_client);
1429*4882a593Smuzhiyun i2c_unregister_device(state->csi_client);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun adv7180_set_power_pin(state, false);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun mutex_destroy(&state->mutex);
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun return 0;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun static const struct i2c_device_id adv7180_id[] = {
1439*4882a593Smuzhiyun { "adv7180", (kernel_ulong_t)&adv7180_info },
1440*4882a593Smuzhiyun { "adv7180cp", (kernel_ulong_t)&adv7180_info },
1441*4882a593Smuzhiyun { "adv7180st", (kernel_ulong_t)&adv7180_info },
1442*4882a593Smuzhiyun { "adv7182", (kernel_ulong_t)&adv7182_info },
1443*4882a593Smuzhiyun { "adv7280", (kernel_ulong_t)&adv7280_info },
1444*4882a593Smuzhiyun { "adv7280-m", (kernel_ulong_t)&adv7280_m_info },
1445*4882a593Smuzhiyun { "adv7281", (kernel_ulong_t)&adv7281_info },
1446*4882a593Smuzhiyun { "adv7281-m", (kernel_ulong_t)&adv7281_m_info },
1447*4882a593Smuzhiyun { "adv7281-ma", (kernel_ulong_t)&adv7281_ma_info },
1448*4882a593Smuzhiyun { "adv7282", (kernel_ulong_t)&adv7282_info },
1449*4882a593Smuzhiyun { "adv7282-m", (kernel_ulong_t)&adv7282_m_info },
1450*4882a593Smuzhiyun {},
1451*4882a593Smuzhiyun };
1452*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, adv7180_id);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
adv7180_suspend(struct device * dev)1455*4882a593Smuzhiyun static int adv7180_suspend(struct device *dev)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1458*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1459*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun return adv7180_set_power(state, false);
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun
adv7180_resume(struct device * dev)1464*4882a593Smuzhiyun static int adv7180_resume(struct device *dev)
1465*4882a593Smuzhiyun {
1466*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1467*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1468*4882a593Smuzhiyun struct adv7180_state *state = to_state(sd);
1469*4882a593Smuzhiyun int ret;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun ret = init_device(state);
1472*4882a593Smuzhiyun if (ret < 0)
1473*4882a593Smuzhiyun return ret;
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun ret = adv7180_set_power(state, state->powered);
1476*4882a593Smuzhiyun if (ret)
1477*4882a593Smuzhiyun return ret;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun return 0;
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(adv7180_pm_ops, adv7180_suspend, adv7180_resume);
1483*4882a593Smuzhiyun #define ADV7180_PM_OPS (&adv7180_pm_ops)
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun #else
1486*4882a593Smuzhiyun #define ADV7180_PM_OPS NULL
1487*4882a593Smuzhiyun #endif
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun #ifdef CONFIG_OF
1490*4882a593Smuzhiyun static const struct of_device_id adv7180_of_id[] = {
1491*4882a593Smuzhiyun { .compatible = "adi,adv7180", },
1492*4882a593Smuzhiyun { .compatible = "adi,adv7180cp", },
1493*4882a593Smuzhiyun { .compatible = "adi,adv7180st", },
1494*4882a593Smuzhiyun { .compatible = "adi,adv7182", },
1495*4882a593Smuzhiyun { .compatible = "adi,adv7280", },
1496*4882a593Smuzhiyun { .compatible = "adi,adv7280-m", },
1497*4882a593Smuzhiyun { .compatible = "adi,adv7281", },
1498*4882a593Smuzhiyun { .compatible = "adi,adv7281-m", },
1499*4882a593Smuzhiyun { .compatible = "adi,adv7281-ma", },
1500*4882a593Smuzhiyun { .compatible = "adi,adv7282", },
1501*4882a593Smuzhiyun { .compatible = "adi,adv7282-m", },
1502*4882a593Smuzhiyun { },
1503*4882a593Smuzhiyun };
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, adv7180_of_id);
1506*4882a593Smuzhiyun #endif
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun static struct i2c_driver adv7180_driver = {
1509*4882a593Smuzhiyun .driver = {
1510*4882a593Smuzhiyun .name = KBUILD_MODNAME,
1511*4882a593Smuzhiyun .pm = ADV7180_PM_OPS,
1512*4882a593Smuzhiyun .of_match_table = of_match_ptr(adv7180_of_id),
1513*4882a593Smuzhiyun },
1514*4882a593Smuzhiyun .probe = adv7180_probe,
1515*4882a593Smuzhiyun .remove = adv7180_remove,
1516*4882a593Smuzhiyun .id_table = adv7180_id,
1517*4882a593Smuzhiyun };
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun module_i2c_driver(adv7180_driver);
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun MODULE_DESCRIPTION("Analog Devices ADV7180 video decoder driver");
1522*4882a593Smuzhiyun MODULE_AUTHOR("Mocean Laboratories");
1523*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1524