1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Zarlink zl10036 DVB-S silicon tuner
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2006 Tino Reichardt
6*4882a593Smuzhiyun * Copyright (C) 2007-2009 Matthias Schwarzott <zzam@gentoo.de>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun **
9*4882a593Smuzhiyun * The data sheet for this tuner can be found at:
10*4882a593Smuzhiyun * http://www.mcmilk.de/projects/dvb-card/datasheets/ZL10036.pdf
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * This one is working: (at my Avermedia DVB-S Pro)
13*4882a593Smuzhiyun * - zl10036 (40pin, FTA)
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * A driver for zl10038 should be very similar.
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/dvb/frontend.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/types.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "zl10036.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun static int zl10036_debug;
26*4882a593Smuzhiyun #define dprintk(level, args...) \
27*4882a593Smuzhiyun do { if (zl10036_debug & level) printk(KERN_DEBUG "zl10036: " args); \
28*4882a593Smuzhiyun } while (0)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define deb_info(args...) dprintk(0x01, args)
31*4882a593Smuzhiyun #define deb_i2c(args...) dprintk(0x02, args)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct zl10036_state {
34*4882a593Smuzhiyun struct i2c_adapter *i2c;
35*4882a593Smuzhiyun const struct zl10036_config *config;
36*4882a593Smuzhiyun u32 frequency;
37*4882a593Smuzhiyun u8 br, bf;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* This driver assumes the tuner is driven by a 10.111MHz Cristal */
42*4882a593Smuzhiyun #define _XTAL 10111
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Some of the possible dividers:
45*4882a593Smuzhiyun * 64, (write 0x05 to reg), freq step size 158kHz
46*4882a593Smuzhiyun * 10, (write 0x0a to reg), freq step size 1.011kHz (used here)
47*4882a593Smuzhiyun * 5, (write 0x09 to reg), freq step size 2.022kHz
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define _RDIV 10
51*4882a593Smuzhiyun #define _RDIV_REG 0x0a
52*4882a593Smuzhiyun #define _FR (_XTAL/_RDIV)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define STATUS_POR 0x80 /* Power on Reset */
55*4882a593Smuzhiyun #define STATUS_FL 0x40 /* Frequency & Phase Lock */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* read/write for zl10036 and zl10038 */
58*4882a593Smuzhiyun
zl10036_read_status_reg(struct zl10036_state * state)59*4882a593Smuzhiyun static int zl10036_read_status_reg(struct zl10036_state *state)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun u8 status;
62*4882a593Smuzhiyun struct i2c_msg msg[1] = {
63*4882a593Smuzhiyun { .addr = state->config->tuner_address, .flags = I2C_M_RD,
64*4882a593Smuzhiyun .buf = &status, .len = sizeof(status) },
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (i2c_transfer(state->i2c, msg, 1) != 1) {
68*4882a593Smuzhiyun printk(KERN_ERR "%s: i2c read failed at addr=%02x\n",
69*4882a593Smuzhiyun __func__, state->config->tuner_address);
70*4882a593Smuzhiyun return -EIO;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun deb_i2c("R(status): %02x [FL=%d]\n", status,
74*4882a593Smuzhiyun (status & STATUS_FL) ? 1 : 0);
75*4882a593Smuzhiyun if (status & STATUS_POR)
76*4882a593Smuzhiyun deb_info("%s: Power-On-Reset bit enabled - need to initialize the tuner\n",
77*4882a593Smuzhiyun __func__);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun return status;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
zl10036_write(struct zl10036_state * state,u8 buf[],u8 count)82*4882a593Smuzhiyun static int zl10036_write(struct zl10036_state *state, u8 buf[], u8 count)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct i2c_msg msg[1] = {
85*4882a593Smuzhiyun { .addr = state->config->tuner_address, .flags = 0,
86*4882a593Smuzhiyun .buf = buf, .len = count },
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun u8 reg = 0;
89*4882a593Smuzhiyun int ret;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (zl10036_debug & 0x02) {
92*4882a593Smuzhiyun /* every 8bit-value satisifes this!
93*4882a593Smuzhiyun * so only check for debug log */
94*4882a593Smuzhiyun if ((buf[0] & 0x80) == 0x00)
95*4882a593Smuzhiyun reg = 2;
96*4882a593Smuzhiyun else if ((buf[0] & 0xc0) == 0x80)
97*4882a593Smuzhiyun reg = 4;
98*4882a593Smuzhiyun else if ((buf[0] & 0xf0) == 0xc0)
99*4882a593Smuzhiyun reg = 6;
100*4882a593Smuzhiyun else if ((buf[0] & 0xf0) == 0xd0)
101*4882a593Smuzhiyun reg = 8;
102*4882a593Smuzhiyun else if ((buf[0] & 0xf0) == 0xe0)
103*4882a593Smuzhiyun reg = 10;
104*4882a593Smuzhiyun else if ((buf[0] & 0xf0) == 0xf0)
105*4882a593Smuzhiyun reg = 12;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun deb_i2c("W(%d):", reg);
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun int i;
110*4882a593Smuzhiyun for (i = 0; i < count; i++)
111*4882a593Smuzhiyun printk(KERN_CONT " %02x", buf[i]);
112*4882a593Smuzhiyun printk(KERN_CONT "\n");
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun ret = i2c_transfer(state->i2c, msg, 1);
117*4882a593Smuzhiyun if (ret != 1) {
118*4882a593Smuzhiyun printk(KERN_ERR "%s: i2c error, ret=%d\n", __func__, ret);
119*4882a593Smuzhiyun return -EIO;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
zl10036_release(struct dvb_frontend * fe)125*4882a593Smuzhiyun static void zl10036_release(struct dvb_frontend *fe)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct zl10036_state *state = fe->tuner_priv;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun fe->tuner_priv = NULL;
130*4882a593Smuzhiyun kfree(state);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
zl10036_sleep(struct dvb_frontend * fe)133*4882a593Smuzhiyun static int zl10036_sleep(struct dvb_frontend *fe)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct zl10036_state *state = fe->tuner_priv;
136*4882a593Smuzhiyun u8 buf[] = { 0xf0, 0x80 }; /* regs 12/13 */
137*4882a593Smuzhiyun int ret;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun deb_info("%s\n", __func__);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
142*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun ret = zl10036_write(state, buf, sizeof(buf));
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
147*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return ret;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun * register map of the ZL10036/ZL10038
154*4882a593Smuzhiyun *
155*4882a593Smuzhiyun * reg[default] content
156*4882a593Smuzhiyun * 2[0x00]: 0 | N14 | N13 | N12 | N11 | N10 | N9 | N8
157*4882a593Smuzhiyun * 3[0x00]: N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0
158*4882a593Smuzhiyun * 4[0x80]: 1 | 0 | RFG | BA1 | BA0 | BG1 | BG0 | LEN
159*4882a593Smuzhiyun * 5[0x00]: P0 | C1 | C0 | R4 | R3 | R2 | R1 | R0
160*4882a593Smuzhiyun * 6[0xc0]: 1 | 1 | 0 | 0 | RSD | 0 | 0 | 0
161*4882a593Smuzhiyun * 7[0x20]: P1 | BF6 | BF5 | BF4 | BF3 | BF2 | BF1 | 0
162*4882a593Smuzhiyun * 8[0xdb]: 1 | 1 | 0 | 1 | 0 | CC | 1 | 1
163*4882a593Smuzhiyun * 9[0x30]: VSD | V2 | V1 | V0 | S3 | S2 | S1 | S0
164*4882a593Smuzhiyun * 10[0xe1]: 1 | 1 | 1 | 0 | 0 | LS2 | LS1 | LS0
165*4882a593Smuzhiyun * 11[0xf5]: WS | WH2 | WH1 | WH0 | WL2 | WL1 | WL0 | WRE
166*4882a593Smuzhiyun * 12[0xf0]: 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0
167*4882a593Smuzhiyun * 13[0x28]: PD | BR4 | BR3 | BR2 | BR1 | BR0 | CLR | TL
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun
zl10036_set_frequency(struct zl10036_state * state,u32 frequency)170*4882a593Smuzhiyun static int zl10036_set_frequency(struct zl10036_state *state, u32 frequency)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun u8 buf[2];
173*4882a593Smuzhiyun u32 div, foffset;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun div = (frequency + _FR/2) / _FR;
176*4882a593Smuzhiyun state->frequency = div * _FR;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun foffset = frequency - state->frequency;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun buf[0] = (div >> 8) & 0x7f;
181*4882a593Smuzhiyun buf[1] = (div >> 0) & 0xff;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun deb_info("%s: ftodo=%u fpriv=%u ferr=%d div=%u\n", __func__,
184*4882a593Smuzhiyun frequency, state->frequency, foffset, div);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return zl10036_write(state, buf, sizeof(buf));
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
zl10036_set_bandwidth(struct zl10036_state * state,u32 fbw)189*4882a593Smuzhiyun static int zl10036_set_bandwidth(struct zl10036_state *state, u32 fbw)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun /* fbw is measured in kHz */
192*4882a593Smuzhiyun u8 br, bf;
193*4882a593Smuzhiyun int ret;
194*4882a593Smuzhiyun u8 buf_bf[] = {
195*4882a593Smuzhiyun 0xc0, 0x00, /* 6/7: rsd=0 bf=0 */
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun u8 buf_br[] = {
198*4882a593Smuzhiyun 0xf0, 0x00, /* 12/13: br=0xa clr=0 tl=0*/
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun u8 zl10036_rsd_off[] = { 0xc8 }; /* set RSD=1 */
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* ensure correct values */
203*4882a593Smuzhiyun if (fbw > 35000)
204*4882a593Smuzhiyun fbw = 35000;
205*4882a593Smuzhiyun if (fbw < 8000)
206*4882a593Smuzhiyun fbw = 8000;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun #define _BR_MAXIMUM (_XTAL/575) /* _XTAL / 575kHz = 17 */
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* <= 28,82 MHz */
211*4882a593Smuzhiyun if (fbw <= 28820) {
212*4882a593Smuzhiyun br = _BR_MAXIMUM;
213*4882a593Smuzhiyun } else {
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * f(bw)=34,6MHz f(xtal)=10.111MHz
216*4882a593Smuzhiyun * br = (10111/34600) * 63 * 1/K = 14;
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun br = ((_XTAL * 21 * 1000) / (fbw * 419));
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* ensure correct values */
222*4882a593Smuzhiyun if (br < 4)
223*4882a593Smuzhiyun br = 4;
224*4882a593Smuzhiyun if (br > _BR_MAXIMUM)
225*4882a593Smuzhiyun br = _BR_MAXIMUM;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun * k = 1.257
229*4882a593Smuzhiyun * bf = fbw/_XTAL * br * k - 1 */
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun bf = (fbw * br * 1257) / (_XTAL * 1000) - 1;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* ensure correct values */
234*4882a593Smuzhiyun if (bf > 62)
235*4882a593Smuzhiyun bf = 62;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun buf_bf[1] = (bf << 1) & 0x7e;
238*4882a593Smuzhiyun buf_br[1] = (br << 2) & 0x7c;
239*4882a593Smuzhiyun deb_info("%s: BW=%d br=%u bf=%u\n", __func__, fbw, br, bf);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if (br != state->br) {
242*4882a593Smuzhiyun ret = zl10036_write(state, buf_br, sizeof(buf_br));
243*4882a593Smuzhiyun if (ret < 0)
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (bf != state->bf) {
248*4882a593Smuzhiyun ret = zl10036_write(state, buf_bf, sizeof(buf_bf));
249*4882a593Smuzhiyun if (ret < 0)
250*4882a593Smuzhiyun return ret;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* time = br/(32* fxtal) */
253*4882a593Smuzhiyun /* minimal sleep time to be calculated
254*4882a593Smuzhiyun * maximum br is 63 -> max time = 2 /10 MHz = 2e-7 */
255*4882a593Smuzhiyun msleep(1);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun ret = zl10036_write(state, zl10036_rsd_off,
258*4882a593Smuzhiyun sizeof(zl10036_rsd_off));
259*4882a593Smuzhiyun if (ret < 0)
260*4882a593Smuzhiyun return ret;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun state->br = br;
264*4882a593Smuzhiyun state->bf = bf;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
zl10036_set_gain_params(struct zl10036_state * state,int c)269*4882a593Smuzhiyun static int zl10036_set_gain_params(struct zl10036_state *state,
270*4882a593Smuzhiyun int c)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun u8 buf[2];
273*4882a593Smuzhiyun u8 rfg, ba, bg;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* default values */
276*4882a593Smuzhiyun rfg = 0; /* enable when using an lna */
277*4882a593Smuzhiyun ba = 1;
278*4882a593Smuzhiyun bg = 1;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* reg 4 */
281*4882a593Smuzhiyun buf[0] = 0x80 | ((rfg << 5) & 0x20)
282*4882a593Smuzhiyun | ((ba << 3) & 0x18) | ((bg << 1) & 0x06);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (!state->config->rf_loop_enable)
285*4882a593Smuzhiyun buf[0] |= 0x01;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* P0=0 */
288*4882a593Smuzhiyun buf[1] = _RDIV_REG | ((c << 5) & 0x60);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun deb_info("%s: c=%u rfg=%u ba=%u bg=%u\n", __func__, c, rfg, ba, bg);
291*4882a593Smuzhiyun return zl10036_write(state, buf, sizeof(buf));
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
zl10036_set_params(struct dvb_frontend * fe)294*4882a593Smuzhiyun static int zl10036_set_params(struct dvb_frontend *fe)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
297*4882a593Smuzhiyun struct zl10036_state *state = fe->tuner_priv;
298*4882a593Smuzhiyun int ret = 0;
299*4882a593Smuzhiyun u32 frequency = p->frequency;
300*4882a593Smuzhiyun u32 fbw;
301*4882a593Smuzhiyun int i;
302*4882a593Smuzhiyun u8 c;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* ensure correct values
305*4882a593Smuzhiyun * maybe redundant as core already checks this */
306*4882a593Smuzhiyun if ((frequency < fe->ops.info.frequency_min_hz / kHz)
307*4882a593Smuzhiyun || (frequency > fe->ops.info.frequency_max_hz / kHz))
308*4882a593Smuzhiyun return -EINVAL;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun * alpha = 1.35 for dvb-s
312*4882a593Smuzhiyun * fBW = (alpha*symbolrate)/(2*0.8)
313*4882a593Smuzhiyun * 1.35 / (2*0.8) = 27 / 32
314*4882a593Smuzhiyun */
315*4882a593Smuzhiyun fbw = (27 * p->symbol_rate) / 32;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* scale to kHz */
318*4882a593Smuzhiyun fbw /= 1000;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* Add safe margin of 3MHz */
321*4882a593Smuzhiyun fbw += 3000;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* setting the charge pump - guessed values */
324*4882a593Smuzhiyun if (frequency < 950000)
325*4882a593Smuzhiyun return -EINVAL;
326*4882a593Smuzhiyun else if (frequency < 1250000)
327*4882a593Smuzhiyun c = 0;
328*4882a593Smuzhiyun else if (frequency < 1750000)
329*4882a593Smuzhiyun c = 1;
330*4882a593Smuzhiyun else if (frequency < 2175000)
331*4882a593Smuzhiyun c = 2;
332*4882a593Smuzhiyun else
333*4882a593Smuzhiyun return -EINVAL;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
336*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ret = zl10036_set_gain_params(state, c);
339*4882a593Smuzhiyun if (ret < 0)
340*4882a593Smuzhiyun goto error;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun ret = zl10036_set_frequency(state, p->frequency);
343*4882a593Smuzhiyun if (ret < 0)
344*4882a593Smuzhiyun goto error;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun ret = zl10036_set_bandwidth(state, fbw);
347*4882a593Smuzhiyun if (ret < 0)
348*4882a593Smuzhiyun goto error;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* wait for tuner lock - no idea if this is really needed */
351*4882a593Smuzhiyun for (i = 0; i < 20; i++) {
352*4882a593Smuzhiyun ret = zl10036_read_status_reg(state);
353*4882a593Smuzhiyun if (ret < 0)
354*4882a593Smuzhiyun goto error;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* check Frequency & Phase Lock Bit */
357*4882a593Smuzhiyun if (ret & STATUS_FL)
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun msleep(10);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun error:
364*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
365*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return ret;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
zl10036_get_frequency(struct dvb_frontend * fe,u32 * frequency)370*4882a593Smuzhiyun static int zl10036_get_frequency(struct dvb_frontend *fe, u32 *frequency)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun struct zl10036_state *state = fe->tuner_priv;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun *frequency = state->frequency;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
zl10036_init_regs(struct zl10036_state * state)379*4882a593Smuzhiyun static int zl10036_init_regs(struct zl10036_state *state)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun int ret;
382*4882a593Smuzhiyun int i;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* could also be one block from reg 2 to 13 and additional 10/11 */
385*4882a593Smuzhiyun u8 zl10036_init_tab[][2] = {
386*4882a593Smuzhiyun { 0x04, 0x00 }, /* 2/3: div=0x400 - arbitrary value */
387*4882a593Smuzhiyun { 0x8b, _RDIV_REG }, /* 4/5: rfg=0 ba=1 bg=1 len=? */
388*4882a593Smuzhiyun /* p0=0 c=0 r=_RDIV_REG */
389*4882a593Smuzhiyun { 0xc0, 0x20 }, /* 6/7: rsd=0 bf=0x10 */
390*4882a593Smuzhiyun { 0xd3, 0x40 }, /* 8/9: from datasheet */
391*4882a593Smuzhiyun { 0xe3, 0x5b }, /* 10/11: lock window level */
392*4882a593Smuzhiyun { 0xf0, 0x28 }, /* 12/13: br=0xa clr=0 tl=0*/
393*4882a593Smuzhiyun { 0xe3, 0xf9 }, /* 10/11: unlock window level */
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* invalid values to trigger writing */
397*4882a593Smuzhiyun state->br = 0xff;
398*4882a593Smuzhiyun state->bf = 0xff;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (!state->config->rf_loop_enable)
401*4882a593Smuzhiyun zl10036_init_tab[1][0] |= 0x01;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun deb_info("%s\n", __func__);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(zl10036_init_tab); i++) {
406*4882a593Smuzhiyun ret = zl10036_write(state, zl10036_init_tab[i], 2);
407*4882a593Smuzhiyun if (ret < 0)
408*4882a593Smuzhiyun return ret;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun return 0;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
zl10036_init(struct dvb_frontend * fe)414*4882a593Smuzhiyun static int zl10036_init(struct dvb_frontend *fe)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun struct zl10036_state *state = fe->tuner_priv;
417*4882a593Smuzhiyun int ret = 0;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
420*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun ret = zl10036_read_status_reg(state);
423*4882a593Smuzhiyun if (ret < 0)
424*4882a593Smuzhiyun return ret;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* Only init if Power-on-Reset bit is set? */
427*4882a593Smuzhiyun ret = zl10036_init_regs(state);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
430*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return ret;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun static const struct dvb_tuner_ops zl10036_tuner_ops = {
436*4882a593Smuzhiyun .info = {
437*4882a593Smuzhiyun .name = "Zarlink ZL10036",
438*4882a593Smuzhiyun .frequency_min_hz = 950 * MHz,
439*4882a593Smuzhiyun .frequency_max_hz = 2175 * MHz
440*4882a593Smuzhiyun },
441*4882a593Smuzhiyun .init = zl10036_init,
442*4882a593Smuzhiyun .release = zl10036_release,
443*4882a593Smuzhiyun .sleep = zl10036_sleep,
444*4882a593Smuzhiyun .set_params = zl10036_set_params,
445*4882a593Smuzhiyun .get_frequency = zl10036_get_frequency,
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun
zl10036_attach(struct dvb_frontend * fe,const struct zl10036_config * config,struct i2c_adapter * i2c)448*4882a593Smuzhiyun struct dvb_frontend *zl10036_attach(struct dvb_frontend *fe,
449*4882a593Smuzhiyun const struct zl10036_config *config,
450*4882a593Smuzhiyun struct i2c_adapter *i2c)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun struct zl10036_state *state;
453*4882a593Smuzhiyun int ret;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (!config) {
456*4882a593Smuzhiyun printk(KERN_ERR "%s: no config specified", __func__);
457*4882a593Smuzhiyun return NULL;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun state = kzalloc(sizeof(struct zl10036_state), GFP_KERNEL);
461*4882a593Smuzhiyun if (!state)
462*4882a593Smuzhiyun return NULL;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun state->config = config;
465*4882a593Smuzhiyun state->i2c = i2c;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
468*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun ret = zl10036_read_status_reg(state);
471*4882a593Smuzhiyun if (ret < 0) {
472*4882a593Smuzhiyun printk(KERN_ERR "%s: No zl10036 found\n", __func__);
473*4882a593Smuzhiyun goto error;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun ret = zl10036_init_regs(state);
477*4882a593Smuzhiyun if (ret < 0) {
478*4882a593Smuzhiyun printk(KERN_ERR "%s: tuner initialization failed\n",
479*4882a593Smuzhiyun __func__);
480*4882a593Smuzhiyun goto error;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
484*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun fe->tuner_priv = state;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun memcpy(&fe->ops.tuner_ops, &zl10036_tuner_ops,
489*4882a593Smuzhiyun sizeof(struct dvb_tuner_ops));
490*4882a593Smuzhiyun printk(KERN_INFO "%s: tuner initialization (%s addr=0x%02x) ok\n",
491*4882a593Smuzhiyun __func__, fe->ops.tuner_ops.info.name, config->tuner_address);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun return fe;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun error:
496*4882a593Smuzhiyun kfree(state);
497*4882a593Smuzhiyun return NULL;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun EXPORT_SYMBOL(zl10036_attach);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun module_param_named(debug, zl10036_debug, int, 0644);
502*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
503*4882a593Smuzhiyun MODULE_DESCRIPTION("DVB ZL10036 driver");
504*4882a593Smuzhiyun MODULE_AUTHOR("Tino Reichardt");
505*4882a593Smuzhiyun MODULE_AUTHOR("Matthias Schwarzott");
506*4882a593Smuzhiyun MODULE_LICENSE("GPL");
507