1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun VES1820 - Single Chip Cable Channel Receiver driver module
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun Copyright (C) 1999 Convergence Integrated Media GmbH <ralph@convergence.de>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/string.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <asm/div64.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <media/dvb_frontend.h>
19*4882a593Smuzhiyun #include "ves1820.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun struct ves1820_state {
24*4882a593Smuzhiyun struct i2c_adapter* i2c;
25*4882a593Smuzhiyun /* configuration settings */
26*4882a593Smuzhiyun const struct ves1820_config* config;
27*4882a593Smuzhiyun struct dvb_frontend frontend;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* private demodulator data */
30*4882a593Smuzhiyun u8 reg0;
31*4882a593Smuzhiyun u8 pwm;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static int verbose;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static u8 ves1820_inittab[] = {
38*4882a593Smuzhiyun 0x69, 0x6A, 0x93, 0x1A, 0x12, 0x46, 0x26, 0x1A,
39*4882a593Smuzhiyun 0x43, 0x6A, 0xAA, 0xAA, 0x1E, 0x85, 0x43, 0x20,
40*4882a593Smuzhiyun 0xE0, 0x00, 0xA1, 0x00, 0x00, 0x00, 0x00, 0x00,
41*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x01, 0x00, 0x00, 0x00, 0x00,
42*4882a593Smuzhiyun 0x02, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
43*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
44*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x40
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
ves1820_writereg(struct ves1820_state * state,u8 reg,u8 data)47*4882a593Smuzhiyun static int ves1820_writereg(struct ves1820_state *state, u8 reg, u8 data)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun u8 buf[] = { 0x00, reg, data };
50*4882a593Smuzhiyun struct i2c_msg msg = {.addr = state->config->demod_address,.flags = 0,.buf = buf,.len = 3 };
51*4882a593Smuzhiyun int ret;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun ret = i2c_transfer(state->i2c, &msg, 1);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun if (ret != 1)
56*4882a593Smuzhiyun printk("ves1820: %s(): writereg error (reg == 0x%02x, val == 0x%02x, ret == %i)\n",
57*4882a593Smuzhiyun __func__, reg, data, ret);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun return (ret != 1) ? -EREMOTEIO : 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
ves1820_readreg(struct ves1820_state * state,u8 reg)62*4882a593Smuzhiyun static u8 ves1820_readreg(struct ves1820_state *state, u8 reg)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun u8 b0[] = { 0x00, reg };
65*4882a593Smuzhiyun u8 b1[] = { 0 };
66*4882a593Smuzhiyun struct i2c_msg msg[] = {
67*4882a593Smuzhiyun {.addr = state->config->demod_address,.flags = 0,.buf = b0,.len = 2},
68*4882a593Smuzhiyun {.addr = state->config->demod_address,.flags = I2C_M_RD,.buf = b1,.len = 1}
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun int ret;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun ret = i2c_transfer(state->i2c, msg, 2);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun if (ret != 2)
75*4882a593Smuzhiyun printk("ves1820: %s(): readreg error (reg == 0x%02x, ret == %i)\n",
76*4882a593Smuzhiyun __func__, reg, ret);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun return b1[0];
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
ves1820_setup_reg0(struct ves1820_state * state,u8 reg0,enum fe_spectral_inversion inversion)81*4882a593Smuzhiyun static int ves1820_setup_reg0(struct ves1820_state *state,
82*4882a593Smuzhiyun u8 reg0, enum fe_spectral_inversion inversion)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun reg0 |= state->reg0 & 0x62;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun if (INVERSION_ON == inversion) {
87*4882a593Smuzhiyun if (!state->config->invert) reg0 |= 0x20;
88*4882a593Smuzhiyun else reg0 &= ~0x20;
89*4882a593Smuzhiyun } else if (INVERSION_OFF == inversion) {
90*4882a593Smuzhiyun if (!state->config->invert) reg0 &= ~0x20;
91*4882a593Smuzhiyun else reg0 |= 0x20;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun ves1820_writereg(state, 0x00, reg0 & 0xfe);
95*4882a593Smuzhiyun ves1820_writereg(state, 0x00, reg0 | 0x01);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun state->reg0 = reg0;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
ves1820_set_symbolrate(struct ves1820_state * state,u32 symbolrate)102*4882a593Smuzhiyun static int ves1820_set_symbolrate(struct ves1820_state *state, u32 symbolrate)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun s32 BDR;
105*4882a593Smuzhiyun s32 BDRI;
106*4882a593Smuzhiyun s16 SFIL = 0;
107*4882a593Smuzhiyun u16 NDEC = 0;
108*4882a593Smuzhiyun u32 ratio;
109*4882a593Smuzhiyun u32 fin;
110*4882a593Smuzhiyun u32 tmp;
111*4882a593Smuzhiyun u64 fptmp;
112*4882a593Smuzhiyun u64 fpxin;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (symbolrate > state->config->xin / 2)
115*4882a593Smuzhiyun symbolrate = state->config->xin / 2;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (symbolrate < 500000)
118*4882a593Smuzhiyun symbolrate = 500000;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun if (symbolrate < state->config->xin / 16)
121*4882a593Smuzhiyun NDEC = 1;
122*4882a593Smuzhiyun if (symbolrate < state->config->xin / 32)
123*4882a593Smuzhiyun NDEC = 2;
124*4882a593Smuzhiyun if (symbolrate < state->config->xin / 64)
125*4882a593Smuzhiyun NDEC = 3;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* yeuch! */
128*4882a593Smuzhiyun fpxin = state->config->xin * 10ULL;
129*4882a593Smuzhiyun fptmp = fpxin; do_div(fptmp, 123);
130*4882a593Smuzhiyun if (symbolrate < fptmp)
131*4882a593Smuzhiyun SFIL = 1;
132*4882a593Smuzhiyun fptmp = fpxin; do_div(fptmp, 160);
133*4882a593Smuzhiyun if (symbolrate < fptmp)
134*4882a593Smuzhiyun SFIL = 0;
135*4882a593Smuzhiyun fptmp = fpxin; do_div(fptmp, 246);
136*4882a593Smuzhiyun if (symbolrate < fptmp)
137*4882a593Smuzhiyun SFIL = 1;
138*4882a593Smuzhiyun fptmp = fpxin; do_div(fptmp, 320);
139*4882a593Smuzhiyun if (symbolrate < fptmp)
140*4882a593Smuzhiyun SFIL = 0;
141*4882a593Smuzhiyun fptmp = fpxin; do_div(fptmp, 492);
142*4882a593Smuzhiyun if (symbolrate < fptmp)
143*4882a593Smuzhiyun SFIL = 1;
144*4882a593Smuzhiyun fptmp = fpxin; do_div(fptmp, 640);
145*4882a593Smuzhiyun if (symbolrate < fptmp)
146*4882a593Smuzhiyun SFIL = 0;
147*4882a593Smuzhiyun fptmp = fpxin; do_div(fptmp, 984);
148*4882a593Smuzhiyun if (symbolrate < fptmp)
149*4882a593Smuzhiyun SFIL = 1;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun fin = state->config->xin >> 4;
152*4882a593Smuzhiyun symbolrate <<= NDEC;
153*4882a593Smuzhiyun ratio = (symbolrate << 4) / fin;
154*4882a593Smuzhiyun tmp = ((symbolrate << 4) % fin) << 8;
155*4882a593Smuzhiyun ratio = (ratio << 8) + tmp / fin;
156*4882a593Smuzhiyun tmp = (tmp % fin) << 8;
157*4882a593Smuzhiyun ratio = (ratio << 8) + DIV_ROUND_CLOSEST(tmp, fin);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun BDR = ratio;
160*4882a593Smuzhiyun BDRI = (((state->config->xin << 5) / symbolrate) + 1) / 2;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (BDRI > 0xFF)
163*4882a593Smuzhiyun BDRI = 0xFF;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun SFIL = (SFIL << 4) | ves1820_inittab[0x0E];
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun NDEC = (NDEC << 6) | ves1820_inittab[0x03];
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun ves1820_writereg(state, 0x03, NDEC);
170*4882a593Smuzhiyun ves1820_writereg(state, 0x0a, BDR & 0xff);
171*4882a593Smuzhiyun ves1820_writereg(state, 0x0b, (BDR >> 8) & 0xff);
172*4882a593Smuzhiyun ves1820_writereg(state, 0x0c, (BDR >> 16) & 0x3f);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun ves1820_writereg(state, 0x0d, BDRI);
175*4882a593Smuzhiyun ves1820_writereg(state, 0x0e, SFIL);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
ves1820_init(struct dvb_frontend * fe)180*4882a593Smuzhiyun static int ves1820_init(struct dvb_frontend* fe)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct ves1820_state* state = fe->demodulator_priv;
183*4882a593Smuzhiyun int i;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun ves1820_writereg(state, 0, 0);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun for (i = 0; i < sizeof(ves1820_inittab); i++)
188*4882a593Smuzhiyun ves1820_writereg(state, i, ves1820_inittab[i]);
189*4882a593Smuzhiyun if (state->config->selagc)
190*4882a593Smuzhiyun ves1820_writereg(state, 2, ves1820_inittab[2] | 0x08);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun ves1820_writereg(state, 0x34, state->pwm);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
ves1820_set_parameters(struct dvb_frontend * fe)197*4882a593Smuzhiyun static int ves1820_set_parameters(struct dvb_frontend *fe)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
200*4882a593Smuzhiyun struct ves1820_state* state = fe->demodulator_priv;
201*4882a593Smuzhiyun static const u8 reg0x00[] = { 0x00, 0x04, 0x08, 0x0c, 0x10 };
202*4882a593Smuzhiyun static const u8 reg0x01[] = { 140, 140, 106, 100, 92 };
203*4882a593Smuzhiyun static const u8 reg0x05[] = { 135, 100, 70, 54, 38 };
204*4882a593Smuzhiyun static const u8 reg0x08[] = { 162, 116, 67, 52, 35 };
205*4882a593Smuzhiyun static const u8 reg0x09[] = { 145, 150, 106, 126, 107 };
206*4882a593Smuzhiyun int real_qam = p->modulation - QAM_16;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (real_qam < 0 || real_qam > 4)
209*4882a593Smuzhiyun return -EINVAL;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (fe->ops.tuner_ops.set_params) {
212*4882a593Smuzhiyun fe->ops.tuner_ops.set_params(fe);
213*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun ves1820_set_symbolrate(state, p->symbol_rate);
217*4882a593Smuzhiyun ves1820_writereg(state, 0x34, state->pwm);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ves1820_writereg(state, 0x01, reg0x01[real_qam]);
220*4882a593Smuzhiyun ves1820_writereg(state, 0x05, reg0x05[real_qam]);
221*4882a593Smuzhiyun ves1820_writereg(state, 0x08, reg0x08[real_qam]);
222*4882a593Smuzhiyun ves1820_writereg(state, 0x09, reg0x09[real_qam]);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun ves1820_setup_reg0(state, reg0x00[real_qam], p->inversion);
225*4882a593Smuzhiyun ves1820_writereg(state, 2, ves1820_inittab[2] | (state->config->selagc ? 0x08 : 0));
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
ves1820_read_status(struct dvb_frontend * fe,enum fe_status * status)229*4882a593Smuzhiyun static int ves1820_read_status(struct dvb_frontend *fe,
230*4882a593Smuzhiyun enum fe_status *status)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct ves1820_state* state = fe->demodulator_priv;
233*4882a593Smuzhiyun int sync;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun *status = 0;
236*4882a593Smuzhiyun sync = ves1820_readreg(state, 0x11);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (sync & 1)
239*4882a593Smuzhiyun *status |= FE_HAS_SIGNAL;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if (sync & 2)
242*4882a593Smuzhiyun *status |= FE_HAS_CARRIER;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (sync & 2) /* XXX FIXME! */
245*4882a593Smuzhiyun *status |= FE_HAS_VITERBI;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (sync & 4)
248*4882a593Smuzhiyun *status |= FE_HAS_SYNC;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (sync & 8)
251*4882a593Smuzhiyun *status |= FE_HAS_LOCK;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
ves1820_read_ber(struct dvb_frontend * fe,u32 * ber)256*4882a593Smuzhiyun static int ves1820_read_ber(struct dvb_frontend* fe, u32* ber)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun struct ves1820_state* state = fe->demodulator_priv;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun u32 _ber = ves1820_readreg(state, 0x14) |
261*4882a593Smuzhiyun (ves1820_readreg(state, 0x15) << 8) |
262*4882a593Smuzhiyun ((ves1820_readreg(state, 0x16) & 0x0f) << 16);
263*4882a593Smuzhiyun *ber = 10 * _ber;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
ves1820_read_signal_strength(struct dvb_frontend * fe,u16 * strength)268*4882a593Smuzhiyun static int ves1820_read_signal_strength(struct dvb_frontend* fe, u16* strength)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun struct ves1820_state* state = fe->demodulator_priv;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun u8 gain = ves1820_readreg(state, 0x17);
273*4882a593Smuzhiyun *strength = (gain << 8) | gain;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
ves1820_read_snr(struct dvb_frontend * fe,u16 * snr)278*4882a593Smuzhiyun static int ves1820_read_snr(struct dvb_frontend* fe, u16* snr)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun struct ves1820_state* state = fe->demodulator_priv;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun u8 quality = ~ves1820_readreg(state, 0x18);
283*4882a593Smuzhiyun *snr = (quality << 8) | quality;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
ves1820_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)288*4882a593Smuzhiyun static int ves1820_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun struct ves1820_state* state = fe->demodulator_priv;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun *ucblocks = ves1820_readreg(state, 0x13) & 0x7f;
293*4882a593Smuzhiyun if (*ucblocks == 0x7f)
294*4882a593Smuzhiyun *ucblocks = 0xffffffff;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* reset uncorrected block counter */
297*4882a593Smuzhiyun ves1820_writereg(state, 0x10, ves1820_inittab[0x10] & 0xdf);
298*4882a593Smuzhiyun ves1820_writereg(state, 0x10, ves1820_inittab[0x10]);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
ves1820_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * p)303*4882a593Smuzhiyun static int ves1820_get_frontend(struct dvb_frontend *fe,
304*4882a593Smuzhiyun struct dtv_frontend_properties *p)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct ves1820_state* state = fe->demodulator_priv;
307*4882a593Smuzhiyun int sync;
308*4882a593Smuzhiyun s8 afc = 0;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun sync = ves1820_readreg(state, 0x11);
311*4882a593Smuzhiyun afc = ves1820_readreg(state, 0x19);
312*4882a593Smuzhiyun if (verbose) {
313*4882a593Smuzhiyun /* AFC only valid when carrier has been recovered */
314*4882a593Smuzhiyun printk(sync & 2 ? "ves1820: AFC (%d) %dHz\n" :
315*4882a593Smuzhiyun "ves1820: [AFC (%d) %dHz]\n", afc, -((s32) p->symbol_rate * afc) >> 10);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun if (!state->config->invert) {
319*4882a593Smuzhiyun p->inversion = (state->reg0 & 0x20) ? INVERSION_ON : INVERSION_OFF;
320*4882a593Smuzhiyun } else {
321*4882a593Smuzhiyun p->inversion = (!(state->reg0 & 0x20)) ? INVERSION_ON : INVERSION_OFF;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun p->modulation = ((state->reg0 >> 2) & 7) + QAM_16;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun p->fec_inner = FEC_NONE;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun p->frequency = ((p->frequency + 31250) / 62500) * 62500;
329*4882a593Smuzhiyun if (sync & 2)
330*4882a593Smuzhiyun p->frequency -= ((s32) p->symbol_rate * afc) >> 10;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
ves1820_sleep(struct dvb_frontend * fe)335*4882a593Smuzhiyun static int ves1820_sleep(struct dvb_frontend* fe)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun struct ves1820_state* state = fe->demodulator_priv;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun ves1820_writereg(state, 0x1b, 0x02); /* pdown ADC */
340*4882a593Smuzhiyun ves1820_writereg(state, 0x00, 0x80); /* standby */
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return 0;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
ves1820_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * fesettings)345*4882a593Smuzhiyun static int ves1820_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings* fesettings)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun fesettings->min_delay_ms = 200;
349*4882a593Smuzhiyun fesettings->step_size = 0;
350*4882a593Smuzhiyun fesettings->max_drift = 0;
351*4882a593Smuzhiyun return 0;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
ves1820_release(struct dvb_frontend * fe)354*4882a593Smuzhiyun static void ves1820_release(struct dvb_frontend* fe)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun struct ves1820_state* state = fe->demodulator_priv;
357*4882a593Smuzhiyun kfree(state);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun static const struct dvb_frontend_ops ves1820_ops;
361*4882a593Smuzhiyun
ves1820_attach(const struct ves1820_config * config,struct i2c_adapter * i2c,u8 pwm)362*4882a593Smuzhiyun struct dvb_frontend* ves1820_attach(const struct ves1820_config* config,
363*4882a593Smuzhiyun struct i2c_adapter* i2c,
364*4882a593Smuzhiyun u8 pwm)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun struct ves1820_state* state = NULL;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* allocate memory for the internal state */
369*4882a593Smuzhiyun state = kzalloc(sizeof(struct ves1820_state), GFP_KERNEL);
370*4882a593Smuzhiyun if (state == NULL)
371*4882a593Smuzhiyun goto error;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* setup the state */
374*4882a593Smuzhiyun state->reg0 = ves1820_inittab[0];
375*4882a593Smuzhiyun state->config = config;
376*4882a593Smuzhiyun state->i2c = i2c;
377*4882a593Smuzhiyun state->pwm = pwm;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun /* check if the demod is there */
380*4882a593Smuzhiyun if ((ves1820_readreg(state, 0x1a) & 0xf0) != 0x70)
381*4882a593Smuzhiyun goto error;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if (verbose)
384*4882a593Smuzhiyun printk("ves1820: pwm=0x%02x\n", state->pwm);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* create dvb_frontend */
387*4882a593Smuzhiyun memcpy(&state->frontend.ops, &ves1820_ops, sizeof(struct dvb_frontend_ops));
388*4882a593Smuzhiyun state->frontend.ops.info.symbol_rate_min = (state->config->xin / 2) / 64; /* SACLK/64 == (XIN/2)/64 */
389*4882a593Smuzhiyun state->frontend.ops.info.symbol_rate_max = (state->config->xin / 2) / 4; /* SACLK/4 */
390*4882a593Smuzhiyun state->frontend.demodulator_priv = state;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun return &state->frontend;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun error:
395*4882a593Smuzhiyun kfree(state);
396*4882a593Smuzhiyun return NULL;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static const struct dvb_frontend_ops ves1820_ops = {
400*4882a593Smuzhiyun .delsys = { SYS_DVBC_ANNEX_A },
401*4882a593Smuzhiyun .info = {
402*4882a593Smuzhiyun .name = "VLSI VES1820 DVB-C",
403*4882a593Smuzhiyun .frequency_min_hz = 47 * MHz,
404*4882a593Smuzhiyun .frequency_max_hz = 862 * MHz,
405*4882a593Smuzhiyun .frequency_stepsize_hz = 62500,
406*4882a593Smuzhiyun .caps = FE_CAN_QAM_16 |
407*4882a593Smuzhiyun FE_CAN_QAM_32 |
408*4882a593Smuzhiyun FE_CAN_QAM_64 |
409*4882a593Smuzhiyun FE_CAN_QAM_128 |
410*4882a593Smuzhiyun FE_CAN_QAM_256 |
411*4882a593Smuzhiyun FE_CAN_FEC_AUTO
412*4882a593Smuzhiyun },
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun .release = ves1820_release,
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun .init = ves1820_init,
417*4882a593Smuzhiyun .sleep = ves1820_sleep,
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun .set_frontend = ves1820_set_parameters,
420*4882a593Smuzhiyun .get_frontend = ves1820_get_frontend,
421*4882a593Smuzhiyun .get_tune_settings = ves1820_get_tune_settings,
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun .read_status = ves1820_read_status,
424*4882a593Smuzhiyun .read_ber = ves1820_read_ber,
425*4882a593Smuzhiyun .read_signal_strength = ves1820_read_signal_strength,
426*4882a593Smuzhiyun .read_snr = ves1820_read_snr,
427*4882a593Smuzhiyun .read_ucblocks = ves1820_read_ucblocks,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun module_param(verbose, int, 0644);
431*4882a593Smuzhiyun MODULE_PARM_DESC(verbose, "print AFC offset after tuning for debugging the PWM setting");
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun MODULE_DESCRIPTION("VLSI VES1820 DVB-C Demodulator driver");
434*4882a593Smuzhiyun MODULE_AUTHOR("Ralph Metzler, Holger Waechtler");
435*4882a593Smuzhiyun MODULE_LICENSE("GPL");
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun EXPORT_SYMBOL(ves1820_attach);
438