xref: /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/stv0910.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for the ST STV0910 DVB-S/S2 demodulator.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014-2015 Ralph Metzler <rjkm@metzlerbros.de>
6*4882a593Smuzhiyun  *                         Marcus Metzler <mocm@metzlerbros.de>
7*4882a593Smuzhiyun  *                         developed for Digital Devices GmbH
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
10*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License
11*4882a593Smuzhiyun  * version 2 only, as published by the Free Software Foundation.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful,
14*4882a593Smuzhiyun  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*4882a593Smuzhiyun  * GNU General Public License for more details.
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/moduleparam.h>
22*4882a593Smuzhiyun #include <linux/init.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/firmware.h>
25*4882a593Smuzhiyun #include <linux/i2c.h>
26*4882a593Smuzhiyun #include <asm/div64.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <media/dvb_frontend.h>
29*4882a593Smuzhiyun #include "stv0910.h"
30*4882a593Smuzhiyun #include "stv0910_regs.h"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define EXT_CLOCK    30000000
33*4882a593Smuzhiyun #define TUNING_DELAY 200
34*4882a593Smuzhiyun #define BER_SRC_S    0x20
35*4882a593Smuzhiyun #define BER_SRC_S2   0x20
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static LIST_HEAD(stvlist);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun enum receive_mode { RCVMODE_NONE, RCVMODE_DVBS, RCVMODE_DVBS2, RCVMODE_AUTO };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun enum dvbs2_fectype { DVBS2_64K, DVBS2_16K };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun enum dvbs2_mod_cod {
44*4882a593Smuzhiyun 	DVBS2_DUMMY_PLF, DVBS2_QPSK_1_4, DVBS2_QPSK_1_3, DVBS2_QPSK_2_5,
45*4882a593Smuzhiyun 	DVBS2_QPSK_1_2, DVBS2_QPSK_3_5, DVBS2_QPSK_2_3,	DVBS2_QPSK_3_4,
46*4882a593Smuzhiyun 	DVBS2_QPSK_4_5,	DVBS2_QPSK_5_6,	DVBS2_QPSK_8_9,	DVBS2_QPSK_9_10,
47*4882a593Smuzhiyun 	DVBS2_8PSK_3_5,	DVBS2_8PSK_2_3,	DVBS2_8PSK_3_4,	DVBS2_8PSK_5_6,
48*4882a593Smuzhiyun 	DVBS2_8PSK_8_9,	DVBS2_8PSK_9_10, DVBS2_16APSK_2_3, DVBS2_16APSK_3_4,
49*4882a593Smuzhiyun 	DVBS2_16APSK_4_5, DVBS2_16APSK_5_6, DVBS2_16APSK_8_9, DVBS2_16APSK_9_10,
50*4882a593Smuzhiyun 	DVBS2_32APSK_3_4, DVBS2_32APSK_4_5, DVBS2_32APSK_5_6, DVBS2_32APSK_8_9,
51*4882a593Smuzhiyun 	DVBS2_32APSK_9_10
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun enum fe_stv0910_mod_cod {
55*4882a593Smuzhiyun 	FE_DUMMY_PLF, FE_QPSK_14, FE_QPSK_13, FE_QPSK_25,
56*4882a593Smuzhiyun 	FE_QPSK_12, FE_QPSK_35, FE_QPSK_23, FE_QPSK_34,
57*4882a593Smuzhiyun 	FE_QPSK_45, FE_QPSK_56, FE_QPSK_89, FE_QPSK_910,
58*4882a593Smuzhiyun 	FE_8PSK_35, FE_8PSK_23, FE_8PSK_34, FE_8PSK_56,
59*4882a593Smuzhiyun 	FE_8PSK_89, FE_8PSK_910, FE_16APSK_23, FE_16APSK_34,
60*4882a593Smuzhiyun 	FE_16APSK_45, FE_16APSK_56, FE_16APSK_89, FE_16APSK_910,
61*4882a593Smuzhiyun 	FE_32APSK_34, FE_32APSK_45, FE_32APSK_56, FE_32APSK_89,
62*4882a593Smuzhiyun 	FE_32APSK_910
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun enum fe_stv0910_roll_off { FE_SAT_35, FE_SAT_25, FE_SAT_20, FE_SAT_15 };
66*4882a593Smuzhiyun 
muldiv32(u32 a,u32 b,u32 c)67*4882a593Smuzhiyun static inline u32 muldiv32(u32 a, u32 b, u32 c)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	u64 tmp64;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	tmp64 = (u64)a * (u64)b;
72*4882a593Smuzhiyun 	do_div(tmp64, c);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	return (u32)tmp64;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun struct stv_base {
78*4882a593Smuzhiyun 	struct list_head     stvlist;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	u8                   adr;
81*4882a593Smuzhiyun 	struct i2c_adapter  *i2c;
82*4882a593Smuzhiyun 	struct mutex         i2c_lock; /* shared I2C access protect */
83*4882a593Smuzhiyun 	struct mutex         reg_lock; /* shared register write protect */
84*4882a593Smuzhiyun 	int                  count;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	u32                  extclk;
87*4882a593Smuzhiyun 	u32                  mclk;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun struct stv {
91*4882a593Smuzhiyun 	struct stv_base     *base;
92*4882a593Smuzhiyun 	struct dvb_frontend  fe;
93*4882a593Smuzhiyun 	int                  nr;
94*4882a593Smuzhiyun 	u16                  regoff;
95*4882a593Smuzhiyun 	u8                   i2crpt;
96*4882a593Smuzhiyun 	u8                   tscfgh;
97*4882a593Smuzhiyun 	u8                   tsgeneral;
98*4882a593Smuzhiyun 	u8                   tsspeed;
99*4882a593Smuzhiyun 	u8                   single;
100*4882a593Smuzhiyun 	unsigned long        tune_time;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	s32                  search_range;
103*4882a593Smuzhiyun 	u32                  started;
104*4882a593Smuzhiyun 	u32                  demod_lock_time;
105*4882a593Smuzhiyun 	enum receive_mode    receive_mode;
106*4882a593Smuzhiyun 	u32                  demod_timeout;
107*4882a593Smuzhiyun 	u32                  fec_timeout;
108*4882a593Smuzhiyun 	u32                  first_time_lock;
109*4882a593Smuzhiyun 	u8                   demod_bits;
110*4882a593Smuzhiyun 	u32                  symbol_rate;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	u8                       last_viterbi_rate;
113*4882a593Smuzhiyun 	enum fe_code_rate        puncture_rate;
114*4882a593Smuzhiyun 	enum fe_stv0910_mod_cod  mod_cod;
115*4882a593Smuzhiyun 	enum dvbs2_fectype       fectype;
116*4882a593Smuzhiyun 	u32                      pilots;
117*4882a593Smuzhiyun 	enum fe_stv0910_roll_off feroll_off;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	int   is_standard_broadcast;
120*4882a593Smuzhiyun 	int   is_vcm;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	u32   cur_scrambling_code;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	u32   last_bernumerator;
125*4882a593Smuzhiyun 	u32   last_berdenominator;
126*4882a593Smuzhiyun 	u8    berscale;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	u8    vth[6];
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun struct sinit_table {
132*4882a593Smuzhiyun 	u16  address;
133*4882a593Smuzhiyun 	u8   data;
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun struct slookup {
137*4882a593Smuzhiyun 	s16  value;
138*4882a593Smuzhiyun 	u32  reg_value;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
write_reg(struct stv * state,u16 reg,u8 val)141*4882a593Smuzhiyun static int write_reg(struct stv *state, u16 reg, u8 val)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	struct i2c_adapter *adap = state->base->i2c;
144*4882a593Smuzhiyun 	u8 data[3] = {reg >> 8, reg & 0xff, val};
145*4882a593Smuzhiyun 	struct i2c_msg msg = {.addr = state->base->adr, .flags = 0,
146*4882a593Smuzhiyun 			      .buf = data, .len = 3};
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	if (i2c_transfer(adap, &msg, 1) != 1) {
149*4882a593Smuzhiyun 		dev_warn(&adap->dev, "i2c write error ([%02x] %04x: %02x)\n",
150*4882a593Smuzhiyun 			 state->base->adr, reg, val);
151*4882a593Smuzhiyun 		return -EIO;
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 	return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
i2c_read_regs16(struct i2c_adapter * adapter,u8 adr,u16 reg,u8 * val,int count)156*4882a593Smuzhiyun static inline int i2c_read_regs16(struct i2c_adapter *adapter, u8 adr,
157*4882a593Smuzhiyun 				  u16 reg, u8 *val, int count)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	u8 msg[2] = {reg >> 8, reg & 0xff};
160*4882a593Smuzhiyun 	struct i2c_msg msgs[2] = {{.addr = adr, .flags = 0,
161*4882a593Smuzhiyun 				   .buf  = msg, .len   = 2},
162*4882a593Smuzhiyun 				  {.addr = adr, .flags = I2C_M_RD,
163*4882a593Smuzhiyun 				   .buf  = val, .len   = count } };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (i2c_transfer(adapter, msgs, 2) != 2) {
166*4882a593Smuzhiyun 		dev_warn(&adapter->dev, "i2c read error ([%02x] %04x)\n",
167*4882a593Smuzhiyun 			 adr, reg);
168*4882a593Smuzhiyun 		return -EIO;
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 	return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
read_reg(struct stv * state,u16 reg,u8 * val)173*4882a593Smuzhiyun static int read_reg(struct stv *state, u16 reg, u8 *val)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	return i2c_read_regs16(state->base->i2c, state->base->adr,
176*4882a593Smuzhiyun 			       reg, val, 1);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
read_regs(struct stv * state,u16 reg,u8 * val,int len)179*4882a593Smuzhiyun static int read_regs(struct stv *state, u16 reg, u8 *val, int len)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	return i2c_read_regs16(state->base->i2c, state->base->adr,
182*4882a593Smuzhiyun 			       reg, val, len);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
write_shared_reg(struct stv * state,u16 reg,u8 mask,u8 val)185*4882a593Smuzhiyun static int write_shared_reg(struct stv *state, u16 reg, u8 mask, u8 val)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	int status;
188*4882a593Smuzhiyun 	u8 tmp;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	mutex_lock(&state->base->reg_lock);
191*4882a593Smuzhiyun 	status = read_reg(state, reg, &tmp);
192*4882a593Smuzhiyun 	if (!status)
193*4882a593Smuzhiyun 		status = write_reg(state, reg, (tmp & ~mask) | (val & mask));
194*4882a593Smuzhiyun 	mutex_unlock(&state->base->reg_lock);
195*4882a593Smuzhiyun 	return status;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
write_field(struct stv * state,u32 field,u8 val)198*4882a593Smuzhiyun static int write_field(struct stv *state, u32 field, u8 val)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	int status;
201*4882a593Smuzhiyun 	u8 shift, mask, old, new;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	status = read_reg(state, field >> 16, &old);
204*4882a593Smuzhiyun 	if (status)
205*4882a593Smuzhiyun 		return status;
206*4882a593Smuzhiyun 	mask = field & 0xff;
207*4882a593Smuzhiyun 	shift = (field >> 12) & 0xf;
208*4882a593Smuzhiyun 	new = ((val << shift) & mask) | (old & ~mask);
209*4882a593Smuzhiyun 	if (new == old)
210*4882a593Smuzhiyun 		return 0;
211*4882a593Smuzhiyun 	return write_reg(state, field >> 16, new);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define SET_FIELD(_reg, _val)					\
215*4882a593Smuzhiyun 	write_field(state, state->nr ? FSTV0910_P2_##_reg :	\
216*4882a593Smuzhiyun 		    FSTV0910_P1_##_reg, _val)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #define SET_REG(_reg, _val)					\
219*4882a593Smuzhiyun 	write_reg(state, state->nr ? RSTV0910_P2_##_reg :	\
220*4882a593Smuzhiyun 		  RSTV0910_P1_##_reg, _val)
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #define GET_REG(_reg, _val)					\
223*4882a593Smuzhiyun 	read_reg(state, state->nr ? RSTV0910_P2_##_reg :	\
224*4882a593Smuzhiyun 		 RSTV0910_P1_##_reg, _val)
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static const struct slookup s1_sn_lookup[] = {
227*4882a593Smuzhiyun 	{   0,    9242  }, /* C/N=   0dB */
228*4882a593Smuzhiyun 	{   5,    9105  }, /* C/N= 0.5dB */
229*4882a593Smuzhiyun 	{  10,    8950  }, /* C/N= 1.0dB */
230*4882a593Smuzhiyun 	{  15,    8780  }, /* C/N= 1.5dB */
231*4882a593Smuzhiyun 	{  20,    8566  }, /* C/N= 2.0dB */
232*4882a593Smuzhiyun 	{  25,    8366  }, /* C/N= 2.5dB */
233*4882a593Smuzhiyun 	{  30,    8146  }, /* C/N= 3.0dB */
234*4882a593Smuzhiyun 	{  35,    7908  }, /* C/N= 3.5dB */
235*4882a593Smuzhiyun 	{  40,    7666  }, /* C/N= 4.0dB */
236*4882a593Smuzhiyun 	{  45,    7405  }, /* C/N= 4.5dB */
237*4882a593Smuzhiyun 	{  50,    7136  }, /* C/N= 5.0dB */
238*4882a593Smuzhiyun 	{  55,    6861  }, /* C/N= 5.5dB */
239*4882a593Smuzhiyun 	{  60,    6576  }, /* C/N= 6.0dB */
240*4882a593Smuzhiyun 	{  65,    6330  }, /* C/N= 6.5dB */
241*4882a593Smuzhiyun 	{  70,    6048  }, /* C/N= 7.0dB */
242*4882a593Smuzhiyun 	{  75,    5768  }, /* C/N= 7.5dB */
243*4882a593Smuzhiyun 	{  80,    5492  }, /* C/N= 8.0dB */
244*4882a593Smuzhiyun 	{  85,    5224  }, /* C/N= 8.5dB */
245*4882a593Smuzhiyun 	{  90,    4959  }, /* C/N= 9.0dB */
246*4882a593Smuzhiyun 	{  95,    4709  }, /* C/N= 9.5dB */
247*4882a593Smuzhiyun 	{  100,   4467  }, /* C/N=10.0dB */
248*4882a593Smuzhiyun 	{  105,   4236  }, /* C/N=10.5dB */
249*4882a593Smuzhiyun 	{  110,   4013  }, /* C/N=11.0dB */
250*4882a593Smuzhiyun 	{  115,   3800  }, /* C/N=11.5dB */
251*4882a593Smuzhiyun 	{  120,   3598  }, /* C/N=12.0dB */
252*4882a593Smuzhiyun 	{  125,   3406  }, /* C/N=12.5dB */
253*4882a593Smuzhiyun 	{  130,   3225  }, /* C/N=13.0dB */
254*4882a593Smuzhiyun 	{  135,   3052  }, /* C/N=13.5dB */
255*4882a593Smuzhiyun 	{  140,   2889  }, /* C/N=14.0dB */
256*4882a593Smuzhiyun 	{  145,   2733  }, /* C/N=14.5dB */
257*4882a593Smuzhiyun 	{  150,   2587  }, /* C/N=15.0dB */
258*4882a593Smuzhiyun 	{  160,   2318  }, /* C/N=16.0dB */
259*4882a593Smuzhiyun 	{  170,   2077  }, /* C/N=17.0dB */
260*4882a593Smuzhiyun 	{  180,   1862  }, /* C/N=18.0dB */
261*4882a593Smuzhiyun 	{  190,   1670  }, /* C/N=19.0dB */
262*4882a593Smuzhiyun 	{  200,   1499  }, /* C/N=20.0dB */
263*4882a593Smuzhiyun 	{  210,   1347  }, /* C/N=21.0dB */
264*4882a593Smuzhiyun 	{  220,   1213  }, /* C/N=22.0dB */
265*4882a593Smuzhiyun 	{  230,   1095  }, /* C/N=23.0dB */
266*4882a593Smuzhiyun 	{  240,    992  }, /* C/N=24.0dB */
267*4882a593Smuzhiyun 	{  250,    900  }, /* C/N=25.0dB */
268*4882a593Smuzhiyun 	{  260,    826  }, /* C/N=26.0dB */
269*4882a593Smuzhiyun 	{  270,    758  }, /* C/N=27.0dB */
270*4882a593Smuzhiyun 	{  280,    702  }, /* C/N=28.0dB */
271*4882a593Smuzhiyun 	{  290,    653  }, /* C/N=29.0dB */
272*4882a593Smuzhiyun 	{  300,    613  }, /* C/N=30.0dB */
273*4882a593Smuzhiyun 	{  310,    579  }, /* C/N=31.0dB */
274*4882a593Smuzhiyun 	{  320,    550  }, /* C/N=32.0dB */
275*4882a593Smuzhiyun 	{  330,    526  }, /* C/N=33.0dB */
276*4882a593Smuzhiyun 	{  350,    490  }, /* C/N=33.0dB */
277*4882a593Smuzhiyun 	{  400,    445  }, /* C/N=40.0dB */
278*4882a593Smuzhiyun 	{  450,    430  }, /* C/N=45.0dB */
279*4882a593Smuzhiyun 	{  500,    426  }, /* C/N=50.0dB */
280*4882a593Smuzhiyun 	{  510,    425  }  /* C/N=51.0dB */
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static const struct slookup s2_sn_lookup[] = {
284*4882a593Smuzhiyun 	{  -30,  13950  }, /* C/N=-2.5dB */
285*4882a593Smuzhiyun 	{  -25,  13580  }, /* C/N=-2.5dB */
286*4882a593Smuzhiyun 	{  -20,  13150  }, /* C/N=-2.0dB */
287*4882a593Smuzhiyun 	{  -15,  12760  }, /* C/N=-1.5dB */
288*4882a593Smuzhiyun 	{  -10,  12345  }, /* C/N=-1.0dB */
289*4882a593Smuzhiyun 	{   -5,  11900  }, /* C/N=-0.5dB */
290*4882a593Smuzhiyun 	{    0,  11520  }, /* C/N=   0dB */
291*4882a593Smuzhiyun 	{    5,  11080  }, /* C/N= 0.5dB */
292*4882a593Smuzhiyun 	{   10,  10630  }, /* C/N= 1.0dB */
293*4882a593Smuzhiyun 	{   15,  10210  }, /* C/N= 1.5dB */
294*4882a593Smuzhiyun 	{   20,   9790  }, /* C/N= 2.0dB */
295*4882a593Smuzhiyun 	{   25,   9390  }, /* C/N= 2.5dB */
296*4882a593Smuzhiyun 	{   30,   8970  }, /* C/N= 3.0dB */
297*4882a593Smuzhiyun 	{   35,   8575  }, /* C/N= 3.5dB */
298*4882a593Smuzhiyun 	{   40,   8180  }, /* C/N= 4.0dB */
299*4882a593Smuzhiyun 	{   45,   7800  }, /* C/N= 4.5dB */
300*4882a593Smuzhiyun 	{   50,   7430  }, /* C/N= 5.0dB */
301*4882a593Smuzhiyun 	{   55,   7080  }, /* C/N= 5.5dB */
302*4882a593Smuzhiyun 	{   60,   6720  }, /* C/N= 6.0dB */
303*4882a593Smuzhiyun 	{   65,   6320  }, /* C/N= 6.5dB */
304*4882a593Smuzhiyun 	{   70,   6060  }, /* C/N= 7.0dB */
305*4882a593Smuzhiyun 	{   75,   5760  }, /* C/N= 7.5dB */
306*4882a593Smuzhiyun 	{   80,   5480  }, /* C/N= 8.0dB */
307*4882a593Smuzhiyun 	{   85,   5200  }, /* C/N= 8.5dB */
308*4882a593Smuzhiyun 	{   90,   4930  }, /* C/N= 9.0dB */
309*4882a593Smuzhiyun 	{   95,   4680  }, /* C/N= 9.5dB */
310*4882a593Smuzhiyun 	{  100,   4425  }, /* C/N=10.0dB */
311*4882a593Smuzhiyun 	{  105,   4210  }, /* C/N=10.5dB */
312*4882a593Smuzhiyun 	{  110,   3980  }, /* C/N=11.0dB */
313*4882a593Smuzhiyun 	{  115,   3765  }, /* C/N=11.5dB */
314*4882a593Smuzhiyun 	{  120,   3570  }, /* C/N=12.0dB */
315*4882a593Smuzhiyun 	{  125,   3315  }, /* C/N=12.5dB */
316*4882a593Smuzhiyun 	{  130,   3140  }, /* C/N=13.0dB */
317*4882a593Smuzhiyun 	{  135,   2980  }, /* C/N=13.5dB */
318*4882a593Smuzhiyun 	{  140,   2820  }, /* C/N=14.0dB */
319*4882a593Smuzhiyun 	{  145,   2670  }, /* C/N=14.5dB */
320*4882a593Smuzhiyun 	{  150,   2535  }, /* C/N=15.0dB */
321*4882a593Smuzhiyun 	{  160,   2270  }, /* C/N=16.0dB */
322*4882a593Smuzhiyun 	{  170,   2035  }, /* C/N=17.0dB */
323*4882a593Smuzhiyun 	{  180,   1825  }, /* C/N=18.0dB */
324*4882a593Smuzhiyun 	{  190,   1650  }, /* C/N=19.0dB */
325*4882a593Smuzhiyun 	{  200,   1485  }, /* C/N=20.0dB */
326*4882a593Smuzhiyun 	{  210,   1340  }, /* C/N=21.0dB */
327*4882a593Smuzhiyun 	{  220,   1212  }, /* C/N=22.0dB */
328*4882a593Smuzhiyun 	{  230,   1100  }, /* C/N=23.0dB */
329*4882a593Smuzhiyun 	{  240,   1000  }, /* C/N=24.0dB */
330*4882a593Smuzhiyun 	{  250,    910  }, /* C/N=25.0dB */
331*4882a593Smuzhiyun 	{  260,    836  }, /* C/N=26.0dB */
332*4882a593Smuzhiyun 	{  270,    772  }, /* C/N=27.0dB */
333*4882a593Smuzhiyun 	{  280,    718  }, /* C/N=28.0dB */
334*4882a593Smuzhiyun 	{  290,    671  }, /* C/N=29.0dB */
335*4882a593Smuzhiyun 	{  300,    635  }, /* C/N=30.0dB */
336*4882a593Smuzhiyun 	{  310,    602  }, /* C/N=31.0dB */
337*4882a593Smuzhiyun 	{  320,    575  }, /* C/N=32.0dB */
338*4882a593Smuzhiyun 	{  330,    550  }, /* C/N=33.0dB */
339*4882a593Smuzhiyun 	{  350,    517  }, /* C/N=35.0dB */
340*4882a593Smuzhiyun 	{  400,    480  }, /* C/N=40.0dB */
341*4882a593Smuzhiyun 	{  450,    466  }, /* C/N=45.0dB */
342*4882a593Smuzhiyun 	{  500,    464  }, /* C/N=50.0dB */
343*4882a593Smuzhiyun 	{  510,    463  }, /* C/N=51.0dB */
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static const struct slookup padc_lookup[] = {
347*4882a593Smuzhiyun 	{    0,  118000 }, /* PADC= +0dBm */
348*4882a593Smuzhiyun 	{ -100,  93600  }, /* PADC= -1dBm */
349*4882a593Smuzhiyun 	{ -200,  74500  }, /* PADC= -2dBm */
350*4882a593Smuzhiyun 	{ -300,  59100  }, /* PADC= -3dBm */
351*4882a593Smuzhiyun 	{ -400,  47000  }, /* PADC= -4dBm */
352*4882a593Smuzhiyun 	{ -500,  37300  }, /* PADC= -5dBm */
353*4882a593Smuzhiyun 	{ -600,  29650  }, /* PADC= -6dBm */
354*4882a593Smuzhiyun 	{ -700,  23520  }, /* PADC= -7dBm */
355*4882a593Smuzhiyun 	{ -900,  14850  }, /* PADC= -9dBm */
356*4882a593Smuzhiyun 	{ -1100, 9380   }, /* PADC=-11dBm */
357*4882a593Smuzhiyun 	{ -1300, 5910   }, /* PADC=-13dBm */
358*4882a593Smuzhiyun 	{ -1500, 3730   }, /* PADC=-15dBm */
359*4882a593Smuzhiyun 	{ -1700, 2354   }, /* PADC=-17dBm */
360*4882a593Smuzhiyun 	{ -1900, 1485   }, /* PADC=-19dBm */
361*4882a593Smuzhiyun 	{ -2000, 1179   }, /* PADC=-20dBm */
362*4882a593Smuzhiyun 	{ -2100, 1000   }, /* PADC=-21dBm */
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /*********************************************************************
366*4882a593Smuzhiyun  * Tracking carrier loop carrier QPSK 1/4 to 8PSK 9/10 long Frame
367*4882a593Smuzhiyun  *********************************************************************/
368*4882a593Smuzhiyun static const u8 s2car_loop[] =	{
369*4882a593Smuzhiyun 	/*
370*4882a593Smuzhiyun 	 * Modcod  2MPon 2MPoff 5MPon 5MPoff 10MPon 10MPoff
371*4882a593Smuzhiyun 	 * 20MPon 20MPoff 30MPon 30MPoff
372*4882a593Smuzhiyun 	 */
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	/* FE_QPSK_14  */
375*4882a593Smuzhiyun 	0x0C,  0x3C,  0x0B,  0x3C,  0x2A,  0x2C,  0x2A,  0x1C,  0x3A,  0x3B,
376*4882a593Smuzhiyun 	/* FE_QPSK_13  */
377*4882a593Smuzhiyun 	0x0C,  0x3C,  0x0B,  0x3C,  0x2A,  0x2C,  0x3A,  0x0C,  0x3A,  0x2B,
378*4882a593Smuzhiyun 	/* FE_QPSK_25  */
379*4882a593Smuzhiyun 	0x1C,  0x3C,  0x1B,  0x3C,  0x3A,  0x1C,  0x3A,  0x3B,  0x3A,  0x2B,
380*4882a593Smuzhiyun 	/* FE_QPSK_12  */
381*4882a593Smuzhiyun 	0x0C,  0x1C,  0x2B,  0x1C,  0x0B,  0x2C,  0x0B,  0x0C,  0x2A,  0x2B,
382*4882a593Smuzhiyun 	/* FE_QPSK_35  */
383*4882a593Smuzhiyun 	0x1C,  0x1C,  0x2B,  0x1C,  0x0B,  0x2C,  0x0B,  0x0C,  0x2A,  0x2B,
384*4882a593Smuzhiyun 	/* FE_QPSK_23  */
385*4882a593Smuzhiyun 	0x2C,  0x2C,  0x2B,  0x1C,  0x0B,  0x2C,  0x0B,  0x0C,  0x2A,  0x2B,
386*4882a593Smuzhiyun 	/* FE_QPSK_34  */
387*4882a593Smuzhiyun 	0x3C,  0x2C,  0x3B,  0x2C,  0x1B,  0x1C,  0x1B,  0x3B,  0x3A,  0x1B,
388*4882a593Smuzhiyun 	/* FE_QPSK_45  */
389*4882a593Smuzhiyun 	0x0D,  0x3C,  0x3B,  0x2C,  0x1B,  0x1C,  0x1B,  0x3B,  0x3A,  0x1B,
390*4882a593Smuzhiyun 	/* FE_QPSK_56  */
391*4882a593Smuzhiyun 	0x1D,  0x3C,  0x0C,  0x2C,  0x2B,  0x1C,  0x1B,  0x3B,  0x0B,  0x1B,
392*4882a593Smuzhiyun 	/* FE_QPSK_89  */
393*4882a593Smuzhiyun 	0x3D,  0x0D,  0x0C,  0x2C,  0x2B,  0x0C,  0x2B,  0x2B,  0x0B,  0x0B,
394*4882a593Smuzhiyun 	/* FE_QPSK_910 */
395*4882a593Smuzhiyun 	0x1E,  0x0D,  0x1C,  0x2C,  0x3B,  0x0C,  0x2B,  0x2B,  0x1B,  0x0B,
396*4882a593Smuzhiyun 	/* FE_8PSK_35  */
397*4882a593Smuzhiyun 	0x28,  0x09,  0x28,  0x09,  0x28,  0x09,  0x28,  0x08,  0x28,  0x27,
398*4882a593Smuzhiyun 	/* FE_8PSK_23  */
399*4882a593Smuzhiyun 	0x19,  0x29,  0x19,  0x29,  0x19,  0x29,  0x38,  0x19,  0x28,  0x09,
400*4882a593Smuzhiyun 	/* FE_8PSK_34  */
401*4882a593Smuzhiyun 	0x1A,  0x0B,  0x1A,  0x3A,  0x0A,  0x2A,  0x39,  0x2A,  0x39,  0x1A,
402*4882a593Smuzhiyun 	/* FE_8PSK_56  */
403*4882a593Smuzhiyun 	0x2B,  0x2B,  0x1B,  0x1B,  0x0B,  0x1B,  0x1A,  0x0B,  0x1A,  0x1A,
404*4882a593Smuzhiyun 	/* FE_8PSK_89  */
405*4882a593Smuzhiyun 	0x0C,  0x0C,  0x3B,  0x3B,  0x1B,  0x1B,  0x2A,  0x0B,  0x2A,  0x2A,
406*4882a593Smuzhiyun 	/* FE_8PSK_910 */
407*4882a593Smuzhiyun 	0x0C,  0x1C,  0x0C,  0x3B,  0x2B,  0x1B,  0x3A,  0x0B,  0x2A,  0x2A,
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/**********************************************************************
410*4882a593Smuzhiyun 	 * Tracking carrier loop carrier 16APSK 2/3 to 32APSK 9/10 long Frame
411*4882a593Smuzhiyun 	 **********************************************************************/
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/*
414*4882a593Smuzhiyun 	 * Modcod 2MPon  2MPoff 5MPon 5MPoff 10MPon 10MPoff 20MPon
415*4882a593Smuzhiyun 	 * 20MPoff 30MPon 30MPoff
416*4882a593Smuzhiyun 	 */
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* FE_16APSK_23  */
419*4882a593Smuzhiyun 	0x0A,  0x0A,  0x0A,  0x0A,  0x1A,  0x0A,  0x39,  0x0A,  0x29,  0x0A,
420*4882a593Smuzhiyun 	/* FE_16APSK_34  */
421*4882a593Smuzhiyun 	0x0A,  0x0A,  0x0A,  0x0A,  0x0B,  0x0A,  0x2A,  0x0A,  0x1A,  0x0A,
422*4882a593Smuzhiyun 	/* FE_16APSK_45  */
423*4882a593Smuzhiyun 	0x0A,  0x0A,  0x0A,  0x0A,  0x1B,  0x0A,  0x3A,  0x0A,  0x2A,  0x0A,
424*4882a593Smuzhiyun 	/* FE_16APSK_56  */
425*4882a593Smuzhiyun 	0x0A,  0x0A,  0x0A,  0x0A,  0x1B,  0x0A,  0x3A,  0x0A,  0x2A,  0x0A,
426*4882a593Smuzhiyun 	/* FE_16APSK_89  */
427*4882a593Smuzhiyun 	0x0A,  0x0A,  0x0A,  0x0A,  0x2B,  0x0A,  0x0B,  0x0A,  0x3A,  0x0A,
428*4882a593Smuzhiyun 	/* FE_16APSK_910 */
429*4882a593Smuzhiyun 	0x0A,  0x0A,  0x0A,  0x0A,  0x2B,  0x0A,  0x0B,  0x0A,  0x3A,  0x0A,
430*4882a593Smuzhiyun 	/* FE_32APSK_34  */
431*4882a593Smuzhiyun 	0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,
432*4882a593Smuzhiyun 	/* FE_32APSK_45  */
433*4882a593Smuzhiyun 	0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,
434*4882a593Smuzhiyun 	/* FE_32APSK_56  */
435*4882a593Smuzhiyun 	0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,
436*4882a593Smuzhiyun 	/* FE_32APSK_89  */
437*4882a593Smuzhiyun 	0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,
438*4882a593Smuzhiyun 	/* FE_32APSK_910 */
439*4882a593Smuzhiyun 	0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,  0x09,
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun 
get_optim_cloop(struct stv * state,enum fe_stv0910_mod_cod mod_cod,u32 pilots)442*4882a593Smuzhiyun static u8 get_optim_cloop(struct stv *state,
443*4882a593Smuzhiyun 			  enum fe_stv0910_mod_cod mod_cod, u32 pilots)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	int i = 0;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	if (mod_cod >= FE_32APSK_910)
448*4882a593Smuzhiyun 		i = ((int)FE_32APSK_910 - (int)FE_QPSK_14) * 10;
449*4882a593Smuzhiyun 	else if (mod_cod >= FE_QPSK_14)
450*4882a593Smuzhiyun 		i = ((int)mod_cod - (int)FE_QPSK_14) * 10;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	if (state->symbol_rate <= 3000000)
453*4882a593Smuzhiyun 		i += 0;
454*4882a593Smuzhiyun 	else if (state->symbol_rate <=  7000000)
455*4882a593Smuzhiyun 		i += 2;
456*4882a593Smuzhiyun 	else if (state->symbol_rate <= 15000000)
457*4882a593Smuzhiyun 		i += 4;
458*4882a593Smuzhiyun 	else if (state->symbol_rate <= 25000000)
459*4882a593Smuzhiyun 		i += 6;
460*4882a593Smuzhiyun 	else
461*4882a593Smuzhiyun 		i += 8;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (!pilots)
464*4882a593Smuzhiyun 		i += 1;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	return s2car_loop[i];
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
get_cur_symbol_rate(struct stv * state,u32 * p_symbol_rate)469*4882a593Smuzhiyun static int get_cur_symbol_rate(struct stv *state, u32 *p_symbol_rate)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	int status = 0;
472*4882a593Smuzhiyun 	u8 symb_freq0;
473*4882a593Smuzhiyun 	u8 symb_freq1;
474*4882a593Smuzhiyun 	u8 symb_freq2;
475*4882a593Smuzhiyun 	u8 symb_freq3;
476*4882a593Smuzhiyun 	u8 tim_offs0;
477*4882a593Smuzhiyun 	u8 tim_offs1;
478*4882a593Smuzhiyun 	u8 tim_offs2;
479*4882a593Smuzhiyun 	u32 symbol_rate;
480*4882a593Smuzhiyun 	s32 timing_offset;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	*p_symbol_rate = 0;
483*4882a593Smuzhiyun 	if (!state->started)
484*4882a593Smuzhiyun 		return status;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	read_reg(state, RSTV0910_P2_SFR3 + state->regoff, &symb_freq3);
487*4882a593Smuzhiyun 	read_reg(state, RSTV0910_P2_SFR2 + state->regoff, &symb_freq2);
488*4882a593Smuzhiyun 	read_reg(state, RSTV0910_P2_SFR1 + state->regoff, &symb_freq1);
489*4882a593Smuzhiyun 	read_reg(state, RSTV0910_P2_SFR0 + state->regoff, &symb_freq0);
490*4882a593Smuzhiyun 	read_reg(state, RSTV0910_P2_TMGREG2 + state->regoff, &tim_offs2);
491*4882a593Smuzhiyun 	read_reg(state, RSTV0910_P2_TMGREG1 + state->regoff, &tim_offs1);
492*4882a593Smuzhiyun 	read_reg(state, RSTV0910_P2_TMGREG0 + state->regoff, &tim_offs0);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	symbol_rate = ((u32)symb_freq3 << 24) | ((u32)symb_freq2 << 16) |
495*4882a593Smuzhiyun 		((u32)symb_freq1 << 8) | (u32)symb_freq0;
496*4882a593Smuzhiyun 	timing_offset = ((u32)tim_offs2 << 16) | ((u32)tim_offs1 << 8) |
497*4882a593Smuzhiyun 		(u32)tim_offs0;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if ((timing_offset & (1 << 23)) != 0)
500*4882a593Smuzhiyun 		timing_offset |= 0xFF000000; /* Sign extent */
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	symbol_rate = (u32)(((u64)symbol_rate * state->base->mclk) >> 32);
503*4882a593Smuzhiyun 	timing_offset = (s32)(((s64)symbol_rate * (s64)timing_offset) >> 29);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	*p_symbol_rate = symbol_rate + timing_offset;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	return 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
get_signal_parameters(struct stv * state)510*4882a593Smuzhiyun static int get_signal_parameters(struct stv *state)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	u8 tmp;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if (!state->started)
515*4882a593Smuzhiyun 		return -EINVAL;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	if (state->receive_mode == RCVMODE_DVBS2) {
518*4882a593Smuzhiyun 		read_reg(state, RSTV0910_P2_DMDMODCOD + state->regoff, &tmp);
519*4882a593Smuzhiyun 		state->mod_cod = (enum fe_stv0910_mod_cod)((tmp & 0x7c) >> 2);
520*4882a593Smuzhiyun 		state->pilots = (tmp & 0x01) != 0;
521*4882a593Smuzhiyun 		state->fectype = (enum dvbs2_fectype)((tmp & 0x02) >> 1);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	} else if (state->receive_mode == RCVMODE_DVBS) {
524*4882a593Smuzhiyun 		read_reg(state, RSTV0910_P2_VITCURPUN + state->regoff, &tmp);
525*4882a593Smuzhiyun 		state->puncture_rate = FEC_NONE;
526*4882a593Smuzhiyun 		switch (tmp & 0x1F) {
527*4882a593Smuzhiyun 		case 0x0d:
528*4882a593Smuzhiyun 			state->puncture_rate = FEC_1_2;
529*4882a593Smuzhiyun 			break;
530*4882a593Smuzhiyun 		case 0x12:
531*4882a593Smuzhiyun 			state->puncture_rate = FEC_2_3;
532*4882a593Smuzhiyun 			break;
533*4882a593Smuzhiyun 		case 0x15:
534*4882a593Smuzhiyun 			state->puncture_rate = FEC_3_4;
535*4882a593Smuzhiyun 			break;
536*4882a593Smuzhiyun 		case 0x18:
537*4882a593Smuzhiyun 			state->puncture_rate = FEC_5_6;
538*4882a593Smuzhiyun 			break;
539*4882a593Smuzhiyun 		case 0x1a:
540*4882a593Smuzhiyun 			state->puncture_rate = FEC_7_8;
541*4882a593Smuzhiyun 			break;
542*4882a593Smuzhiyun 		}
543*4882a593Smuzhiyun 		state->is_vcm = 0;
544*4882a593Smuzhiyun 		state->is_standard_broadcast = 1;
545*4882a593Smuzhiyun 		state->feroll_off = FE_SAT_35;
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun 	return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
tracking_optimization(struct stv * state)550*4882a593Smuzhiyun static int tracking_optimization(struct stv *state)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	u8 tmp;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	read_reg(state, RSTV0910_P2_DMDCFGMD + state->regoff, &tmp);
555*4882a593Smuzhiyun 	tmp &= ~0xC0;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	switch (state->receive_mode) {
558*4882a593Smuzhiyun 	case RCVMODE_DVBS:
559*4882a593Smuzhiyun 		tmp |= 0x40;
560*4882a593Smuzhiyun 		break;
561*4882a593Smuzhiyun 	case RCVMODE_DVBS2:
562*4882a593Smuzhiyun 		tmp |= 0x80;
563*4882a593Smuzhiyun 		break;
564*4882a593Smuzhiyun 	default:
565*4882a593Smuzhiyun 		tmp |= 0xC0;
566*4882a593Smuzhiyun 		break;
567*4882a593Smuzhiyun 	}
568*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_DMDCFGMD + state->regoff, tmp);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	if (state->receive_mode == RCVMODE_DVBS2) {
571*4882a593Smuzhiyun 		/* Disable Reed-Solomon */
572*4882a593Smuzhiyun 		write_shared_reg(state,
573*4882a593Smuzhiyun 				 RSTV0910_TSTTSRS, state->nr ? 0x02 : 0x01,
574*4882a593Smuzhiyun 				 0x03);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 		if (state->fectype == DVBS2_64K) {
577*4882a593Smuzhiyun 			u8 aclc = get_optim_cloop(state, state->mod_cod,
578*4882a593Smuzhiyun 						  state->pilots);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 			if (state->mod_cod <= FE_QPSK_910) {
581*4882a593Smuzhiyun 				write_reg(state, RSTV0910_P2_ACLC2S2Q +
582*4882a593Smuzhiyun 					  state->regoff, aclc);
583*4882a593Smuzhiyun 			} else if (state->mod_cod <= FE_8PSK_910) {
584*4882a593Smuzhiyun 				write_reg(state, RSTV0910_P2_ACLC2S2Q +
585*4882a593Smuzhiyun 					  state->regoff, 0x2a);
586*4882a593Smuzhiyun 				write_reg(state, RSTV0910_P2_ACLC2S28 +
587*4882a593Smuzhiyun 					  state->regoff, aclc);
588*4882a593Smuzhiyun 			} else if (state->mod_cod <= FE_16APSK_910) {
589*4882a593Smuzhiyun 				write_reg(state, RSTV0910_P2_ACLC2S2Q +
590*4882a593Smuzhiyun 					  state->regoff, 0x2a);
591*4882a593Smuzhiyun 				write_reg(state, RSTV0910_P2_ACLC2S216A +
592*4882a593Smuzhiyun 					  state->regoff, aclc);
593*4882a593Smuzhiyun 			} else if (state->mod_cod <= FE_32APSK_910) {
594*4882a593Smuzhiyun 				write_reg(state, RSTV0910_P2_ACLC2S2Q +
595*4882a593Smuzhiyun 					  state->regoff, 0x2a);
596*4882a593Smuzhiyun 				write_reg(state, RSTV0910_P2_ACLC2S232A +
597*4882a593Smuzhiyun 					  state->regoff, aclc);
598*4882a593Smuzhiyun 			}
599*4882a593Smuzhiyun 		}
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun 	return 0;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
table_lookup(const struct slookup * table,int table_size,u32 reg_value)604*4882a593Smuzhiyun static s32 table_lookup(const struct slookup *table,
605*4882a593Smuzhiyun 			int table_size, u32 reg_value)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	s32 value;
608*4882a593Smuzhiyun 	int imin = 0;
609*4882a593Smuzhiyun 	int imax = table_size - 1;
610*4882a593Smuzhiyun 	int i;
611*4882a593Smuzhiyun 	s32 reg_diff;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	/* Assumes Table[0].RegValue > Table[imax].RegValue */
614*4882a593Smuzhiyun 	if (reg_value >= table[0].reg_value) {
615*4882a593Smuzhiyun 		value = table[0].value;
616*4882a593Smuzhiyun 	} else if (reg_value <= table[imax].reg_value) {
617*4882a593Smuzhiyun 		value = table[imax].value;
618*4882a593Smuzhiyun 	} else {
619*4882a593Smuzhiyun 		while ((imax - imin) > 1) {
620*4882a593Smuzhiyun 			i = (imax + imin) / 2;
621*4882a593Smuzhiyun 			if ((table[imin].reg_value >= reg_value) &&
622*4882a593Smuzhiyun 			    (reg_value >= table[i].reg_value))
623*4882a593Smuzhiyun 				imax = i;
624*4882a593Smuzhiyun 			else
625*4882a593Smuzhiyun 				imin = i;
626*4882a593Smuzhiyun 		}
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 		reg_diff = table[imax].reg_value - table[imin].reg_value;
629*4882a593Smuzhiyun 		value = table[imin].value;
630*4882a593Smuzhiyun 		if (reg_diff != 0)
631*4882a593Smuzhiyun 			value += ((s32)(reg_value - table[imin].reg_value) *
632*4882a593Smuzhiyun 				  (s32)(table[imax].value
633*4882a593Smuzhiyun 					- table[imin].value))
634*4882a593Smuzhiyun 					/ (reg_diff);
635*4882a593Smuzhiyun 	}
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	return value;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
get_signal_to_noise(struct stv * state,s32 * signal_to_noise)640*4882a593Smuzhiyun static int get_signal_to_noise(struct stv *state, s32 *signal_to_noise)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	u8 data0;
643*4882a593Smuzhiyun 	u8 data1;
644*4882a593Smuzhiyun 	u16 data;
645*4882a593Smuzhiyun 	int n_lookup;
646*4882a593Smuzhiyun 	const struct slookup *lookup;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	*signal_to_noise = 0;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	if (!state->started)
651*4882a593Smuzhiyun 		return -EINVAL;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	if (state->receive_mode == RCVMODE_DVBS2) {
654*4882a593Smuzhiyun 		read_reg(state, RSTV0910_P2_NNOSPLHT1 + state->regoff,
655*4882a593Smuzhiyun 			 &data1);
656*4882a593Smuzhiyun 		read_reg(state, RSTV0910_P2_NNOSPLHT0 + state->regoff,
657*4882a593Smuzhiyun 			 &data0);
658*4882a593Smuzhiyun 		n_lookup = ARRAY_SIZE(s2_sn_lookup);
659*4882a593Smuzhiyun 		lookup = s2_sn_lookup;
660*4882a593Smuzhiyun 	} else {
661*4882a593Smuzhiyun 		read_reg(state, RSTV0910_P2_NNOSDATAT1 + state->regoff,
662*4882a593Smuzhiyun 			 &data1);
663*4882a593Smuzhiyun 		read_reg(state, RSTV0910_P2_NNOSDATAT0 + state->regoff,
664*4882a593Smuzhiyun 			 &data0);
665*4882a593Smuzhiyun 		n_lookup = ARRAY_SIZE(s1_sn_lookup);
666*4882a593Smuzhiyun 		lookup = s1_sn_lookup;
667*4882a593Smuzhiyun 	}
668*4882a593Smuzhiyun 	data = (((u16)data1) << 8) | (u16)data0;
669*4882a593Smuzhiyun 	*signal_to_noise = table_lookup(lookup, n_lookup, data);
670*4882a593Smuzhiyun 	return 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
get_bit_error_rate_s(struct stv * state,u32 * bernumerator,u32 * berdenominator)673*4882a593Smuzhiyun static int get_bit_error_rate_s(struct stv *state, u32 *bernumerator,
674*4882a593Smuzhiyun 				u32 *berdenominator)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun 	u8 regs[3];
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	int status = read_regs(state,
679*4882a593Smuzhiyun 			       RSTV0910_P2_ERRCNT12 + state->regoff,
680*4882a593Smuzhiyun 			       regs, 3);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	if (status)
683*4882a593Smuzhiyun 		return -EINVAL;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	if ((regs[0] & 0x80) == 0) {
686*4882a593Smuzhiyun 		state->last_berdenominator = 1ULL << ((state->berscale * 2) +
687*4882a593Smuzhiyun 						     10 + 3);
688*4882a593Smuzhiyun 		state->last_bernumerator = ((u32)(regs[0] & 0x7F) << 16) |
689*4882a593Smuzhiyun 			((u32)regs[1] << 8) | regs[2];
690*4882a593Smuzhiyun 		if (state->last_bernumerator < 256 && state->berscale < 6) {
691*4882a593Smuzhiyun 			state->berscale += 1;
692*4882a593Smuzhiyun 			status = write_reg(state, RSTV0910_P2_ERRCTRL1 +
693*4882a593Smuzhiyun 					   state->regoff,
694*4882a593Smuzhiyun 					   0x20 | state->berscale);
695*4882a593Smuzhiyun 		} else if (state->last_bernumerator > 1024 &&
696*4882a593Smuzhiyun 			   state->berscale > 2) {
697*4882a593Smuzhiyun 			state->berscale -= 1;
698*4882a593Smuzhiyun 			status = write_reg(state, RSTV0910_P2_ERRCTRL1 +
699*4882a593Smuzhiyun 					   state->regoff, 0x20 |
700*4882a593Smuzhiyun 					   state->berscale);
701*4882a593Smuzhiyun 		}
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun 	*bernumerator = state->last_bernumerator;
704*4882a593Smuzhiyun 	*berdenominator = state->last_berdenominator;
705*4882a593Smuzhiyun 	return 0;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun 
dvbs2_nbch(enum dvbs2_mod_cod mod_cod,enum dvbs2_fectype fectype)708*4882a593Smuzhiyun static u32 dvbs2_nbch(enum dvbs2_mod_cod mod_cod, enum dvbs2_fectype fectype)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	static const u32 nbch[][2] = {
711*4882a593Smuzhiyun 		{    0,     0}, /* DUMMY_PLF   */
712*4882a593Smuzhiyun 		{16200,  3240}, /* QPSK_1_4,   */
713*4882a593Smuzhiyun 		{21600,  5400}, /* QPSK_1_3,   */
714*4882a593Smuzhiyun 		{25920,  6480}, /* QPSK_2_5,   */
715*4882a593Smuzhiyun 		{32400,  7200}, /* QPSK_1_2,   */
716*4882a593Smuzhiyun 		{38880,  9720}, /* QPSK_3_5,   */
717*4882a593Smuzhiyun 		{43200, 10800}, /* QPSK_2_3,   */
718*4882a593Smuzhiyun 		{48600, 11880}, /* QPSK_3_4,   */
719*4882a593Smuzhiyun 		{51840, 12600}, /* QPSK_4_5,   */
720*4882a593Smuzhiyun 		{54000, 13320}, /* QPSK_5_6,   */
721*4882a593Smuzhiyun 		{57600, 14400}, /* QPSK_8_9,   */
722*4882a593Smuzhiyun 		{58320, 16000}, /* QPSK_9_10,  */
723*4882a593Smuzhiyun 		{43200,  9720}, /* 8PSK_3_5,   */
724*4882a593Smuzhiyun 		{48600, 10800}, /* 8PSK_2_3,   */
725*4882a593Smuzhiyun 		{51840, 11880}, /* 8PSK_3_4,   */
726*4882a593Smuzhiyun 		{54000, 13320}, /* 8PSK_5_6,   */
727*4882a593Smuzhiyun 		{57600, 14400}, /* 8PSK_8_9,   */
728*4882a593Smuzhiyun 		{58320, 16000}, /* 8PSK_9_10,  */
729*4882a593Smuzhiyun 		{43200, 10800}, /* 16APSK_2_3, */
730*4882a593Smuzhiyun 		{48600, 11880}, /* 16APSK_3_4, */
731*4882a593Smuzhiyun 		{51840, 12600}, /* 16APSK_4_5, */
732*4882a593Smuzhiyun 		{54000, 13320}, /* 16APSK_5_6, */
733*4882a593Smuzhiyun 		{57600, 14400}, /* 16APSK_8_9, */
734*4882a593Smuzhiyun 		{58320, 16000}, /* 16APSK_9_10 */
735*4882a593Smuzhiyun 		{48600, 11880}, /* 32APSK_3_4, */
736*4882a593Smuzhiyun 		{51840, 12600}, /* 32APSK_4_5, */
737*4882a593Smuzhiyun 		{54000, 13320}, /* 32APSK_5_6, */
738*4882a593Smuzhiyun 		{57600, 14400}, /* 32APSK_8_9, */
739*4882a593Smuzhiyun 		{58320, 16000}, /* 32APSK_9_10 */
740*4882a593Smuzhiyun 	};
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	if (mod_cod >= DVBS2_QPSK_1_4 &&
743*4882a593Smuzhiyun 	    mod_cod <= DVBS2_32APSK_9_10 && fectype <= DVBS2_16K)
744*4882a593Smuzhiyun 		return nbch[mod_cod][fectype];
745*4882a593Smuzhiyun 	return 64800;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
get_bit_error_rate_s2(struct stv * state,u32 * bernumerator,u32 * berdenominator)748*4882a593Smuzhiyun static int get_bit_error_rate_s2(struct stv *state, u32 *bernumerator,
749*4882a593Smuzhiyun 				 u32 *berdenominator)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun 	u8 regs[3];
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	int status = read_regs(state, RSTV0910_P2_ERRCNT12 + state->regoff,
754*4882a593Smuzhiyun 			       regs, 3);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	if (status)
757*4882a593Smuzhiyun 		return -EINVAL;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	if ((regs[0] & 0x80) == 0) {
760*4882a593Smuzhiyun 		state->last_berdenominator =
761*4882a593Smuzhiyun 			dvbs2_nbch((enum dvbs2_mod_cod)state->mod_cod,
762*4882a593Smuzhiyun 				   state->fectype) <<
763*4882a593Smuzhiyun 			(state->berscale * 2);
764*4882a593Smuzhiyun 		state->last_bernumerator = (((u32)regs[0] & 0x7F) << 16) |
765*4882a593Smuzhiyun 			((u32)regs[1] << 8) | regs[2];
766*4882a593Smuzhiyun 		if (state->last_bernumerator < 256 && state->berscale < 6) {
767*4882a593Smuzhiyun 			state->berscale += 1;
768*4882a593Smuzhiyun 			write_reg(state, RSTV0910_P2_ERRCTRL1 + state->regoff,
769*4882a593Smuzhiyun 				  0x20 | state->berscale);
770*4882a593Smuzhiyun 		} else if (state->last_bernumerator > 1024 &&
771*4882a593Smuzhiyun 			   state->berscale > 2) {
772*4882a593Smuzhiyun 			state->berscale -= 1;
773*4882a593Smuzhiyun 			write_reg(state, RSTV0910_P2_ERRCTRL1 + state->regoff,
774*4882a593Smuzhiyun 				  0x20 | state->berscale);
775*4882a593Smuzhiyun 		}
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 	*bernumerator = state->last_bernumerator;
778*4882a593Smuzhiyun 	*berdenominator = state->last_berdenominator;
779*4882a593Smuzhiyun 	return status;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
get_bit_error_rate(struct stv * state,u32 * bernumerator,u32 * berdenominator)782*4882a593Smuzhiyun static int get_bit_error_rate(struct stv *state, u32 *bernumerator,
783*4882a593Smuzhiyun 			      u32 *berdenominator)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	*bernumerator = 0;
786*4882a593Smuzhiyun 	*berdenominator = 1;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	switch (state->receive_mode) {
789*4882a593Smuzhiyun 	case RCVMODE_DVBS:
790*4882a593Smuzhiyun 		return get_bit_error_rate_s(state,
791*4882a593Smuzhiyun 					    bernumerator, berdenominator);
792*4882a593Smuzhiyun 	case RCVMODE_DVBS2:
793*4882a593Smuzhiyun 		return get_bit_error_rate_s2(state,
794*4882a593Smuzhiyun 					     bernumerator, berdenominator);
795*4882a593Smuzhiyun 	default:
796*4882a593Smuzhiyun 		break;
797*4882a593Smuzhiyun 	}
798*4882a593Smuzhiyun 	return 0;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun 
set_mclock(struct stv * state,u32 master_clock)801*4882a593Smuzhiyun static int set_mclock(struct stv *state, u32 master_clock)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun 	u32 idf = 1;
804*4882a593Smuzhiyun 	u32 odf = 4;
805*4882a593Smuzhiyun 	u32 quartz = state->base->extclk / 1000000;
806*4882a593Smuzhiyun 	u32 fphi = master_clock / 1000000;
807*4882a593Smuzhiyun 	u32 ndiv = (fphi * odf * idf) / quartz;
808*4882a593Smuzhiyun 	u32 cp = 7;
809*4882a593Smuzhiyun 	u32 fvco;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	if (ndiv >= 7 && ndiv <= 71)
812*4882a593Smuzhiyun 		cp = 7;
813*4882a593Smuzhiyun 	else if (ndiv >=  72 && ndiv <=  79)
814*4882a593Smuzhiyun 		cp = 8;
815*4882a593Smuzhiyun 	else if (ndiv >=  80 && ndiv <=  87)
816*4882a593Smuzhiyun 		cp = 9;
817*4882a593Smuzhiyun 	else if (ndiv >=  88 && ndiv <=  95)
818*4882a593Smuzhiyun 		cp = 10;
819*4882a593Smuzhiyun 	else if (ndiv >=  96 && ndiv <= 103)
820*4882a593Smuzhiyun 		cp = 11;
821*4882a593Smuzhiyun 	else if (ndiv >= 104 && ndiv <= 111)
822*4882a593Smuzhiyun 		cp = 12;
823*4882a593Smuzhiyun 	else if (ndiv >= 112 && ndiv <= 119)
824*4882a593Smuzhiyun 		cp = 13;
825*4882a593Smuzhiyun 	else if (ndiv >= 120 && ndiv <= 127)
826*4882a593Smuzhiyun 		cp = 14;
827*4882a593Smuzhiyun 	else if (ndiv >= 128 && ndiv <= 135)
828*4882a593Smuzhiyun 		cp = 15;
829*4882a593Smuzhiyun 	else if (ndiv >= 136 && ndiv <= 143)
830*4882a593Smuzhiyun 		cp = 16;
831*4882a593Smuzhiyun 	else if (ndiv >= 144 && ndiv <= 151)
832*4882a593Smuzhiyun 		cp = 17;
833*4882a593Smuzhiyun 	else if (ndiv >= 152 && ndiv <= 159)
834*4882a593Smuzhiyun 		cp = 18;
835*4882a593Smuzhiyun 	else if (ndiv >= 160 && ndiv <= 167)
836*4882a593Smuzhiyun 		cp = 19;
837*4882a593Smuzhiyun 	else if (ndiv >= 168 && ndiv <= 175)
838*4882a593Smuzhiyun 		cp = 20;
839*4882a593Smuzhiyun 	else if (ndiv >= 176 && ndiv <= 183)
840*4882a593Smuzhiyun 		cp = 21;
841*4882a593Smuzhiyun 	else if (ndiv >= 184 && ndiv <= 191)
842*4882a593Smuzhiyun 		cp = 22;
843*4882a593Smuzhiyun 	else if (ndiv >= 192 && ndiv <= 199)
844*4882a593Smuzhiyun 		cp = 23;
845*4882a593Smuzhiyun 	else if (ndiv >= 200 && ndiv <= 207)
846*4882a593Smuzhiyun 		cp = 24;
847*4882a593Smuzhiyun 	else if (ndiv >= 208 && ndiv <= 215)
848*4882a593Smuzhiyun 		cp = 25;
849*4882a593Smuzhiyun 	else if (ndiv >= 216 && ndiv <= 223)
850*4882a593Smuzhiyun 		cp = 26;
851*4882a593Smuzhiyun 	else if (ndiv >= 224 && ndiv <= 225)
852*4882a593Smuzhiyun 		cp = 27;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	write_reg(state, RSTV0910_NCOARSE, (cp << 3) | idf);
855*4882a593Smuzhiyun 	write_reg(state, RSTV0910_NCOARSE2, odf);
856*4882a593Smuzhiyun 	write_reg(state, RSTV0910_NCOARSE1, ndiv);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	fvco = (quartz * 2 * ndiv) / idf;
859*4882a593Smuzhiyun 	state->base->mclk = fvco / (2 * odf) * 1000000;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	return 0;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
stop(struct stv * state)864*4882a593Smuzhiyun static int stop(struct stv *state)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	if (state->started) {
867*4882a593Smuzhiyun 		u8 tmp;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 		write_reg(state, RSTV0910_P2_TSCFGH + state->regoff,
870*4882a593Smuzhiyun 			  state->tscfgh | 0x01);
871*4882a593Smuzhiyun 		read_reg(state, RSTV0910_P2_PDELCTRL1 + state->regoff, &tmp);
872*4882a593Smuzhiyun 		tmp &= ~0x01; /* release reset DVBS2 packet delin */
873*4882a593Smuzhiyun 		write_reg(state, RSTV0910_P2_PDELCTRL1 + state->regoff, tmp);
874*4882a593Smuzhiyun 		/* Blind optim*/
875*4882a593Smuzhiyun 		write_reg(state, RSTV0910_P2_AGC2O + state->regoff, 0x5B);
876*4882a593Smuzhiyun 		/* Stop the demod */
877*4882a593Smuzhiyun 		write_reg(state, RSTV0910_P2_DMDISTATE + state->regoff, 0x5c);
878*4882a593Smuzhiyun 		state->started = 0;
879*4882a593Smuzhiyun 	}
880*4882a593Smuzhiyun 	state->receive_mode = RCVMODE_NONE;
881*4882a593Smuzhiyun 	return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
set_pls(struct stv * state,u32 pls_code)884*4882a593Smuzhiyun static void set_pls(struct stv *state, u32 pls_code)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	if (pls_code == state->cur_scrambling_code)
887*4882a593Smuzhiyun 		return;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/* PLROOT2 bit 2 = gold code */
890*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_PLROOT0 + state->regoff,
891*4882a593Smuzhiyun 		  pls_code & 0xff);
892*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_PLROOT1 + state->regoff,
893*4882a593Smuzhiyun 		  (pls_code >> 8) & 0xff);
894*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_PLROOT2 + state->regoff,
895*4882a593Smuzhiyun 		  0x04 | ((pls_code >> 16) & 0x03));
896*4882a593Smuzhiyun 	state->cur_scrambling_code = pls_code;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
set_isi(struct stv * state,u32 isi)899*4882a593Smuzhiyun static void set_isi(struct stv *state, u32 isi)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun 	if (isi == NO_STREAM_ID_FILTER)
902*4882a593Smuzhiyun 		return;
903*4882a593Smuzhiyun 	if (isi == 0x80000000) {
904*4882a593Smuzhiyun 		SET_FIELD(FORCE_CONTINUOUS, 1);
905*4882a593Smuzhiyun 		SET_FIELD(TSOUT_NOSYNC, 1);
906*4882a593Smuzhiyun 	} else {
907*4882a593Smuzhiyun 		SET_FIELD(FILTER_EN, 1);
908*4882a593Smuzhiyun 		write_reg(state, RSTV0910_P2_ISIENTRY + state->regoff,
909*4882a593Smuzhiyun 			  isi & 0xff);
910*4882a593Smuzhiyun 		write_reg(state, RSTV0910_P2_ISIBITENA + state->regoff, 0xff);
911*4882a593Smuzhiyun 	}
912*4882a593Smuzhiyun 	SET_FIELD(ALGOSWRST, 1);
913*4882a593Smuzhiyun 	SET_FIELD(ALGOSWRST, 0);
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun 
set_stream_modes(struct stv * state,struct dtv_frontend_properties * p)916*4882a593Smuzhiyun static void set_stream_modes(struct stv *state,
917*4882a593Smuzhiyun 			     struct dtv_frontend_properties *p)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	set_isi(state, p->stream_id);
920*4882a593Smuzhiyun 	set_pls(state, p->scrambling_sequence_index);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun 
init_search_param(struct stv * state,struct dtv_frontend_properties * p)923*4882a593Smuzhiyun static int init_search_param(struct stv *state,
924*4882a593Smuzhiyun 			     struct dtv_frontend_properties *p)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun 	SET_FIELD(FORCE_CONTINUOUS, 0);
927*4882a593Smuzhiyun 	SET_FIELD(FRAME_MODE, 0);
928*4882a593Smuzhiyun 	SET_FIELD(FILTER_EN, 0);
929*4882a593Smuzhiyun 	SET_FIELD(TSOUT_NOSYNC, 0);
930*4882a593Smuzhiyun 	SET_FIELD(TSFIFO_EMBINDVB, 0);
931*4882a593Smuzhiyun 	SET_FIELD(TSDEL_SYNCBYTE, 0);
932*4882a593Smuzhiyun 	SET_REG(UPLCCST0, 0xe0);
933*4882a593Smuzhiyun 	SET_FIELD(TSINS_TOKEN, 0);
934*4882a593Smuzhiyun 	SET_FIELD(HYSTERESIS_THRESHOLD, 0);
935*4882a593Smuzhiyun 	SET_FIELD(ISIOBS_MODE, 1);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	set_stream_modes(state, p);
938*4882a593Smuzhiyun 	return 0;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
enable_puncture_rate(struct stv * state,enum fe_code_rate rate)941*4882a593Smuzhiyun static int enable_puncture_rate(struct stv *state, enum fe_code_rate rate)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun 	u8 val;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	switch (rate) {
946*4882a593Smuzhiyun 	case FEC_1_2:
947*4882a593Smuzhiyun 		val = 0x01;
948*4882a593Smuzhiyun 		break;
949*4882a593Smuzhiyun 	case FEC_2_3:
950*4882a593Smuzhiyun 		val = 0x02;
951*4882a593Smuzhiyun 		break;
952*4882a593Smuzhiyun 	case FEC_3_4:
953*4882a593Smuzhiyun 		val = 0x04;
954*4882a593Smuzhiyun 		break;
955*4882a593Smuzhiyun 	case FEC_5_6:
956*4882a593Smuzhiyun 		val = 0x08;
957*4882a593Smuzhiyun 		break;
958*4882a593Smuzhiyun 	case FEC_7_8:
959*4882a593Smuzhiyun 		val = 0x20;
960*4882a593Smuzhiyun 		break;
961*4882a593Smuzhiyun 	case FEC_NONE:
962*4882a593Smuzhiyun 	default:
963*4882a593Smuzhiyun 		val = 0x2f;
964*4882a593Smuzhiyun 		break;
965*4882a593Smuzhiyun 	}
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	return write_reg(state, RSTV0910_P2_PRVIT + state->regoff, val);
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun 
set_vth_default(struct stv * state)970*4882a593Smuzhiyun static int set_vth_default(struct stv *state)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun 	state->vth[0] = 0xd7;
973*4882a593Smuzhiyun 	state->vth[1] = 0x85;
974*4882a593Smuzhiyun 	state->vth[2] = 0x58;
975*4882a593Smuzhiyun 	state->vth[3] = 0x3a;
976*4882a593Smuzhiyun 	state->vth[4] = 0x34;
977*4882a593Smuzhiyun 	state->vth[5] = 0x28;
978*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_VTH12 + state->regoff + 0, state->vth[0]);
979*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_VTH12 + state->regoff + 1, state->vth[1]);
980*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_VTH12 + state->regoff + 2, state->vth[2]);
981*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_VTH12 + state->regoff + 3, state->vth[3]);
982*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_VTH12 + state->regoff + 4, state->vth[4]);
983*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_VTH12 + state->regoff + 5, state->vth[5]);
984*4882a593Smuzhiyun 	return 0;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
set_vth(struct stv * state)987*4882a593Smuzhiyun static int set_vth(struct stv *state)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	static const struct slookup vthlookup_table[] = {
990*4882a593Smuzhiyun 		{250,	8780}, /* C/N= 1.5dB */
991*4882a593Smuzhiyun 		{100,	7405}, /* C/N= 4.5dB */
992*4882a593Smuzhiyun 		{40,	6330}, /* C/N= 6.5dB */
993*4882a593Smuzhiyun 		{12,	5224}, /* C/N= 8.5dB */
994*4882a593Smuzhiyun 		{5,	4236}  /* C/N=10.5dB */
995*4882a593Smuzhiyun 	};
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	int i;
998*4882a593Smuzhiyun 	u8 tmp[2];
999*4882a593Smuzhiyun 	int status = read_regs(state,
1000*4882a593Smuzhiyun 			       RSTV0910_P2_NNOSDATAT1 + state->regoff,
1001*4882a593Smuzhiyun 			       tmp, 2);
1002*4882a593Smuzhiyun 	u16 reg_value = (tmp[0] << 8) | tmp[1];
1003*4882a593Smuzhiyun 	s32 vth = table_lookup(vthlookup_table, ARRAY_SIZE(vthlookup_table),
1004*4882a593Smuzhiyun 			      reg_value);
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	for (i = 0; i < 6; i += 1)
1007*4882a593Smuzhiyun 		if (state->vth[i] > vth)
1008*4882a593Smuzhiyun 			state->vth[i] = vth;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_VTH12 + state->regoff + 0, state->vth[0]);
1011*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_VTH12 + state->regoff + 1, state->vth[1]);
1012*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_VTH12 + state->regoff + 2, state->vth[2]);
1013*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_VTH12 + state->regoff + 3, state->vth[3]);
1014*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_VTH12 + state->regoff + 4, state->vth[4]);
1015*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_VTH12 + state->regoff + 5, state->vth[5]);
1016*4882a593Smuzhiyun 	return status;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun 
start(struct stv * state,struct dtv_frontend_properties * p)1019*4882a593Smuzhiyun static int start(struct stv *state, struct dtv_frontend_properties *p)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun 	s32 freq;
1022*4882a593Smuzhiyun 	u8  reg_dmdcfgmd;
1023*4882a593Smuzhiyun 	u16 symb;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	if (p->symbol_rate < 100000 || p->symbol_rate > 70000000)
1026*4882a593Smuzhiyun 		return -EINVAL;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	state->receive_mode = RCVMODE_NONE;
1029*4882a593Smuzhiyun 	state->demod_lock_time = 0;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	/* Demod Stop */
1032*4882a593Smuzhiyun 	if (state->started)
1033*4882a593Smuzhiyun 		write_reg(state, RSTV0910_P2_DMDISTATE + state->regoff, 0x5C);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	init_search_param(state, p);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	if (p->symbol_rate <= 1000000) { /* SR <=1Msps */
1038*4882a593Smuzhiyun 		state->demod_timeout = 3000;
1039*4882a593Smuzhiyun 		state->fec_timeout = 2000;
1040*4882a593Smuzhiyun 	} else if (p->symbol_rate <= 2000000) { /* 1Msps < SR <=2Msps */
1041*4882a593Smuzhiyun 		state->demod_timeout = 2500;
1042*4882a593Smuzhiyun 		state->fec_timeout = 1300;
1043*4882a593Smuzhiyun 	} else if (p->symbol_rate <= 5000000) { /* 2Msps< SR <=5Msps */
1044*4882a593Smuzhiyun 		state->demod_timeout = 1000;
1045*4882a593Smuzhiyun 		state->fec_timeout = 650;
1046*4882a593Smuzhiyun 	} else if (p->symbol_rate <= 10000000) { /* 5Msps< SR <=10Msps */
1047*4882a593Smuzhiyun 		state->demod_timeout = 700;
1048*4882a593Smuzhiyun 		state->fec_timeout = 350;
1049*4882a593Smuzhiyun 	} else if (p->symbol_rate < 20000000) { /* 10Msps< SR <=20Msps */
1050*4882a593Smuzhiyun 		state->demod_timeout = 400;
1051*4882a593Smuzhiyun 		state->fec_timeout = 200;
1052*4882a593Smuzhiyun 	} else { /* SR >=20Msps */
1053*4882a593Smuzhiyun 		state->demod_timeout = 300;
1054*4882a593Smuzhiyun 		state->fec_timeout = 200;
1055*4882a593Smuzhiyun 	}
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	/* Set the Init Symbol rate */
1058*4882a593Smuzhiyun 	symb = muldiv32(p->symbol_rate, 65536, state->base->mclk);
1059*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_SFRINIT1 + state->regoff,
1060*4882a593Smuzhiyun 		  ((symb >> 8) & 0x7F));
1061*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_SFRINIT0 + state->regoff, (symb & 0xFF));
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	state->demod_bits |= 0x80;
1064*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_DEMOD + state->regoff, state->demod_bits);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	/* FE_STV0910_SetSearchStandard */
1067*4882a593Smuzhiyun 	read_reg(state, RSTV0910_P2_DMDCFGMD + state->regoff, &reg_dmdcfgmd);
1068*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_DMDCFGMD + state->regoff,
1069*4882a593Smuzhiyun 		  reg_dmdcfgmd |= 0xC0);
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	write_shared_reg(state,
1072*4882a593Smuzhiyun 			 RSTV0910_TSTTSRS, state->nr ? 0x02 : 0x01, 0x00);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	/* Disable DSS */
1075*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_FECM  + state->regoff, 0x00);
1076*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_PRVIT + state->regoff, 0x2F);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	enable_puncture_rate(state, FEC_NONE);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	/* 8PSK 3/5, 8PSK 2/3 Poff tracking optimization WA */
1081*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_ACLC2S2Q + state->regoff, 0x0B);
1082*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_ACLC2S28 + state->regoff, 0x0A);
1083*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_BCLC2S2Q + state->regoff, 0x84);
1084*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_BCLC2S28 + state->regoff, 0x84);
1085*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_CARHDR + state->regoff, 0x1C);
1086*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_CARFREQ + state->regoff, 0x79);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_ACLC2S216A + state->regoff, 0x29);
1089*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_ACLC2S232A + state->regoff, 0x09);
1090*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_BCLC2S216A + state->regoff, 0x84);
1091*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_BCLC2S232A + state->regoff, 0x84);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	/*
1094*4882a593Smuzhiyun 	 * Reset CAR3, bug DVBS2->DVBS1 lock
1095*4882a593Smuzhiyun 	 * Note: The bit is only pulsed -> no lock on shared register needed
1096*4882a593Smuzhiyun 	 */
1097*4882a593Smuzhiyun 	write_reg(state, RSTV0910_TSTRES0, state->nr ? 0x04 : 0x08);
1098*4882a593Smuzhiyun 	write_reg(state, RSTV0910_TSTRES0, 0);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	set_vth_default(state);
1101*4882a593Smuzhiyun 	/* Reset demod */
1102*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_DMDISTATE + state->regoff, 0x1F);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_CARCFG + state->regoff, 0x46);
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	if (p->symbol_rate <= 5000000)
1107*4882a593Smuzhiyun 		freq = (state->search_range / 2000) + 80;
1108*4882a593Smuzhiyun 	else
1109*4882a593Smuzhiyun 		freq = (state->search_range / 2000) + 1600;
1110*4882a593Smuzhiyun 	freq = (freq << 16) / (state->base->mclk / 1000);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_CFRUP1 + state->regoff,
1113*4882a593Smuzhiyun 		  (freq >> 8) & 0xff);
1114*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_CFRUP0 + state->regoff, (freq & 0xff));
1115*4882a593Smuzhiyun 	/* CFR Low Setting */
1116*4882a593Smuzhiyun 	freq = -freq;
1117*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_CFRLOW1 + state->regoff,
1118*4882a593Smuzhiyun 		  (freq >> 8) & 0xff);
1119*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_CFRLOW0 + state->regoff, (freq & 0xff));
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	/* init the demod frequency offset to 0 */
1122*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_CFRINIT1 + state->regoff, 0);
1123*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_CFRINIT0 + state->regoff, 0);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_DMDISTATE + state->regoff, 0x1F);
1126*4882a593Smuzhiyun 	/* Trigger acq */
1127*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_DMDISTATE + state->regoff, 0x15);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	state->demod_lock_time += TUNING_DELAY;
1130*4882a593Smuzhiyun 	state->started = 1;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	return 0;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun 
init_diseqc(struct stv * state)1135*4882a593Smuzhiyun static int init_diseqc(struct stv *state)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun 	u16 offs = state->nr ? 0x40 : 0; /* Address offset */
1138*4882a593Smuzhiyun 	u8 freq = ((state->base->mclk + 11000 * 32) / (22000 * 32));
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	/* Disable receiver */
1141*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_DISRXCFG + offs, 0x00);
1142*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_DISTXCFG + offs, 0xBA); /* Reset = 1 */
1143*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_DISTXCFG + offs, 0x3A); /* Reset = 0 */
1144*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_DISTXF22 + offs, freq);
1145*4882a593Smuzhiyun 	return 0;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun 
probe(struct stv * state)1148*4882a593Smuzhiyun static int probe(struct stv *state)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun 	u8 id;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	state->receive_mode = RCVMODE_NONE;
1153*4882a593Smuzhiyun 	state->started = 0;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	if (read_reg(state, RSTV0910_MID, &id) < 0)
1156*4882a593Smuzhiyun 		return -ENODEV;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	if (id != 0x51)
1159*4882a593Smuzhiyun 		return -EINVAL;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	/* Configure the I2C repeater to off */
1162*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_I2CRPT, 0x24);
1163*4882a593Smuzhiyun 	/* Configure the I2C repeater to off */
1164*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_I2CRPT, 0x24);
1165*4882a593Smuzhiyun 	/* Set the I2C to oversampling ratio */
1166*4882a593Smuzhiyun 	write_reg(state, RSTV0910_I2CCFG, 0x88); /* state->i2ccfg */
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	write_reg(state, RSTV0910_OUTCFG,    0x00); /* OUTCFG */
1169*4882a593Smuzhiyun 	write_reg(state, RSTV0910_PADCFG,    0x05); /* RFAGC Pads Dev = 05 */
1170*4882a593Smuzhiyun 	write_reg(state, RSTV0910_SYNTCTRL,  0x02); /* SYNTCTRL */
1171*4882a593Smuzhiyun 	write_reg(state, RSTV0910_TSGENERAL, state->tsgeneral); /* TSGENERAL */
1172*4882a593Smuzhiyun 	write_reg(state, RSTV0910_CFGEXT,    0x02); /* CFGEXT */
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	if (state->single)
1175*4882a593Smuzhiyun 		write_reg(state, RSTV0910_GENCFG, 0x14); /* GENCFG */
1176*4882a593Smuzhiyun 	else
1177*4882a593Smuzhiyun 		write_reg(state, RSTV0910_GENCFG, 0x15); /* GENCFG */
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_TNRCFG2, 0x02); /* IQSWAP = 0 */
1180*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_TNRCFG2, 0x82); /* IQSWAP = 1 */
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_CAR3CFG, 0x02);
1183*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_CAR3CFG, 0x02);
1184*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_DMDCFG4, 0x04);
1185*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_DMDCFG4, 0x04);
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	write_reg(state, RSTV0910_TSTRES0, 0x80); /* LDPC Reset */
1188*4882a593Smuzhiyun 	write_reg(state, RSTV0910_TSTRES0, 0x00);
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_TSPIDFLT1, 0x00);
1191*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_TSPIDFLT1, 0x00);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_TMGCFG2, 0x80);
1194*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_TMGCFG2, 0x80);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	set_mclock(state, 135000000);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	/* TS output */
1199*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_TSCFGH, state->tscfgh | 0x01);
1200*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_TSCFGH, state->tscfgh);
1201*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_TSCFGM, 0xC0); /* Manual speed */
1202*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_TSCFGL, 0x20);
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_TSSPEED, state->tsspeed);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_TSCFGH, state->tscfgh | 0x01);
1207*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_TSCFGH, state->tscfgh);
1208*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_TSCFGM, 0xC0); /* Manual speed */
1209*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_TSCFGL, 0x20);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_TSSPEED, state->tsspeed);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	/* Reset stream merger */
1214*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_TSCFGH, state->tscfgh | 0x01);
1215*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_TSCFGH, state->tscfgh | 0x01);
1216*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_TSCFGH, state->tscfgh);
1217*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_TSCFGH, state->tscfgh);
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_I2CRPT, state->i2crpt);
1220*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_I2CRPT, state->i2crpt);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_TSINSDELM, 0x17);
1223*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P1_TSINSDELL, 0xff);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_TSINSDELM, 0x17);
1226*4882a593Smuzhiyun 	write_reg(state, RSTV0910_P2_TSINSDELL, 0xff);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	init_diseqc(state);
1229*4882a593Smuzhiyun 	return 0;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun 
gate_ctrl(struct dvb_frontend * fe,int enable)1232*4882a593Smuzhiyun static int gate_ctrl(struct dvb_frontend *fe, int enable)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	struct stv *state = fe->demodulator_priv;
1235*4882a593Smuzhiyun 	u8 i2crpt = state->i2crpt & ~0x86;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	/*
1238*4882a593Smuzhiyun 	 * mutex_lock note: Concurrent I2C gate bus accesses must be
1239*4882a593Smuzhiyun 	 * prevented (STV0910 = dual demod on a single IC with a single I2C
1240*4882a593Smuzhiyun 	 * gate/bus, and two tuners attached), similar to most (if not all)
1241*4882a593Smuzhiyun 	 * other I2C host interfaces/buses.
1242*4882a593Smuzhiyun 	 *
1243*4882a593Smuzhiyun 	 * enable=1 (open I2C gate) will grab the lock
1244*4882a593Smuzhiyun 	 * enable=0 (close I2C gate) releases the lock
1245*4882a593Smuzhiyun 	 */
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	if (enable) {
1248*4882a593Smuzhiyun 		mutex_lock(&state->base->i2c_lock);
1249*4882a593Smuzhiyun 		i2crpt |= 0x80;
1250*4882a593Smuzhiyun 	} else {
1251*4882a593Smuzhiyun 		i2crpt |= 0x02;
1252*4882a593Smuzhiyun 	}
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	if (write_reg(state, state->nr ? RSTV0910_P2_I2CRPT :
1255*4882a593Smuzhiyun 		      RSTV0910_P1_I2CRPT, i2crpt) < 0) {
1256*4882a593Smuzhiyun 		/* don't hold the I2C bus lock on failure */
1257*4882a593Smuzhiyun 		if (!WARN_ON(!mutex_is_locked(&state->base->i2c_lock)))
1258*4882a593Smuzhiyun 			mutex_unlock(&state->base->i2c_lock);
1259*4882a593Smuzhiyun 		dev_err(&state->base->i2c->dev,
1260*4882a593Smuzhiyun 			"%s() write_reg failure (enable=%d)\n",
1261*4882a593Smuzhiyun 			__func__, enable);
1262*4882a593Smuzhiyun 		return -EIO;
1263*4882a593Smuzhiyun 	}
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	state->i2crpt = i2crpt;
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	if (!enable)
1268*4882a593Smuzhiyun 		if (!WARN_ON(!mutex_is_locked(&state->base->i2c_lock)))
1269*4882a593Smuzhiyun 			mutex_unlock(&state->base->i2c_lock);
1270*4882a593Smuzhiyun 	return 0;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun 
release(struct dvb_frontend * fe)1273*4882a593Smuzhiyun static void release(struct dvb_frontend *fe)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun 	struct stv *state = fe->demodulator_priv;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	state->base->count--;
1278*4882a593Smuzhiyun 	if (state->base->count == 0) {
1279*4882a593Smuzhiyun 		list_del(&state->base->stvlist);
1280*4882a593Smuzhiyun 		kfree(state->base);
1281*4882a593Smuzhiyun 	}
1282*4882a593Smuzhiyun 	kfree(state);
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun 
set_parameters(struct dvb_frontend * fe)1285*4882a593Smuzhiyun static int set_parameters(struct dvb_frontend *fe)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun 	int stat = 0;
1288*4882a593Smuzhiyun 	struct stv *state = fe->demodulator_priv;
1289*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	stop(state);
1292*4882a593Smuzhiyun 	if (fe->ops.tuner_ops.set_params)
1293*4882a593Smuzhiyun 		fe->ops.tuner_ops.set_params(fe);
1294*4882a593Smuzhiyun 	state->symbol_rate = p->symbol_rate;
1295*4882a593Smuzhiyun 	stat = start(state, p);
1296*4882a593Smuzhiyun 	return stat;
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun 
manage_matype_info(struct stv * state)1299*4882a593Smuzhiyun static int manage_matype_info(struct stv *state)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun 	if (!state->started)
1302*4882a593Smuzhiyun 		return -EINVAL;
1303*4882a593Smuzhiyun 	if (state->receive_mode == RCVMODE_DVBS2) {
1304*4882a593Smuzhiyun 		u8 bbheader[2];
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 		read_regs(state, RSTV0910_P2_MATSTR1 + state->regoff,
1307*4882a593Smuzhiyun 			  bbheader, 2);
1308*4882a593Smuzhiyun 		state->feroll_off =
1309*4882a593Smuzhiyun 			(enum fe_stv0910_roll_off)(bbheader[0] & 0x03);
1310*4882a593Smuzhiyun 		state->is_vcm = (bbheader[0] & 0x10) == 0;
1311*4882a593Smuzhiyun 		state->is_standard_broadcast = (bbheader[0] & 0xFC) == 0xF0;
1312*4882a593Smuzhiyun 	} else if (state->receive_mode == RCVMODE_DVBS) {
1313*4882a593Smuzhiyun 		state->is_vcm = 0;
1314*4882a593Smuzhiyun 		state->is_standard_broadcast = 1;
1315*4882a593Smuzhiyun 		state->feroll_off = FE_SAT_35;
1316*4882a593Smuzhiyun 	}
1317*4882a593Smuzhiyun 	return 0;
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun 
read_snr(struct dvb_frontend * fe)1320*4882a593Smuzhiyun static int read_snr(struct dvb_frontend *fe)
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun 	struct stv *state = fe->demodulator_priv;
1323*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
1324*4882a593Smuzhiyun 	s32 snrval;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	if (!get_signal_to_noise(state, &snrval)) {
1327*4882a593Smuzhiyun 		p->cnr.stat[0].scale = FE_SCALE_DECIBEL;
1328*4882a593Smuzhiyun 		p->cnr.stat[0].svalue = 100 * snrval; /* fix scale */
1329*4882a593Smuzhiyun 	} else {
1330*4882a593Smuzhiyun 		p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	return 0;
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun 
read_ber(struct dvb_frontend * fe)1336*4882a593Smuzhiyun static int read_ber(struct dvb_frontend *fe)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun 	struct stv *state = fe->demodulator_priv;
1339*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
1340*4882a593Smuzhiyun 	u32 n, d;
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	get_bit_error_rate(state, &n, &d);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	p->pre_bit_error.stat[0].scale = FE_SCALE_COUNTER;
1345*4882a593Smuzhiyun 	p->pre_bit_error.stat[0].uvalue = n;
1346*4882a593Smuzhiyun 	p->pre_bit_count.stat[0].scale = FE_SCALE_COUNTER;
1347*4882a593Smuzhiyun 	p->pre_bit_count.stat[0].uvalue = d;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	return 0;
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun 
read_signal_strength(struct dvb_frontend * fe)1352*4882a593Smuzhiyun static void read_signal_strength(struct dvb_frontend *fe)
1353*4882a593Smuzhiyun {
1354*4882a593Smuzhiyun 	struct stv *state = fe->demodulator_priv;
1355*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &state->fe.dtv_property_cache;
1356*4882a593Smuzhiyun 	u8 reg[2];
1357*4882a593Smuzhiyun 	u16 agc;
1358*4882a593Smuzhiyun 	s32 padc, power = 0;
1359*4882a593Smuzhiyun 	int i;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	read_regs(state, RSTV0910_P2_AGCIQIN1 + state->regoff, reg, 2);
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	agc = (((u32)reg[0]) << 8) | reg[1];
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	for (i = 0; i < 5; i += 1) {
1366*4882a593Smuzhiyun 		read_regs(state, RSTV0910_P2_POWERI + state->regoff, reg, 2);
1367*4882a593Smuzhiyun 		power += (u32)reg[0] * (u32)reg[0]
1368*4882a593Smuzhiyun 			+ (u32)reg[1] * (u32)reg[1];
1369*4882a593Smuzhiyun 		usleep_range(3000, 4000);
1370*4882a593Smuzhiyun 	}
1371*4882a593Smuzhiyun 	power /= 5;
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	padc = table_lookup(padc_lookup, ARRAY_SIZE(padc_lookup), power) + 352;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	p->strength.stat[0].scale = FE_SCALE_DECIBEL;
1376*4882a593Smuzhiyun 	p->strength.stat[0].svalue = (padc - agc);
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun 
read_status(struct dvb_frontend * fe,enum fe_status * status)1379*4882a593Smuzhiyun static int read_status(struct dvb_frontend *fe, enum fe_status *status)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun 	struct stv *state = fe->demodulator_priv;
1382*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
1383*4882a593Smuzhiyun 	u8 dmd_state = 0;
1384*4882a593Smuzhiyun 	u8 dstatus  = 0;
1385*4882a593Smuzhiyun 	enum receive_mode cur_receive_mode = RCVMODE_NONE;
1386*4882a593Smuzhiyun 	u32 feclock = 0;
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	*status = 0;
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	read_reg(state, RSTV0910_P2_DMDSTATE + state->regoff, &dmd_state);
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	if (dmd_state & 0x40) {
1393*4882a593Smuzhiyun 		read_reg(state, RSTV0910_P2_DSTATUS + state->regoff, &dstatus);
1394*4882a593Smuzhiyun 		if (dstatus & 0x08)
1395*4882a593Smuzhiyun 			cur_receive_mode = (dmd_state & 0x20) ?
1396*4882a593Smuzhiyun 				RCVMODE_DVBS : RCVMODE_DVBS2;
1397*4882a593Smuzhiyun 	}
1398*4882a593Smuzhiyun 	if (cur_receive_mode == RCVMODE_NONE) {
1399*4882a593Smuzhiyun 		set_vth(state);
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 		/* reset signal statistics */
1402*4882a593Smuzhiyun 		p->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1403*4882a593Smuzhiyun 		p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1404*4882a593Smuzhiyun 		p->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1405*4882a593Smuzhiyun 		p->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 		return 0;
1408*4882a593Smuzhiyun 	}
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	*status |= (FE_HAS_SIGNAL
1411*4882a593Smuzhiyun 		| FE_HAS_CARRIER
1412*4882a593Smuzhiyun 		| FE_HAS_VITERBI
1413*4882a593Smuzhiyun 		| FE_HAS_SYNC);
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	if (state->receive_mode == RCVMODE_NONE) {
1416*4882a593Smuzhiyun 		state->receive_mode = cur_receive_mode;
1417*4882a593Smuzhiyun 		state->demod_lock_time = jiffies;
1418*4882a593Smuzhiyun 		state->first_time_lock = 1;
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 		get_signal_parameters(state);
1421*4882a593Smuzhiyun 		tracking_optimization(state);
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 		write_reg(state, RSTV0910_P2_TSCFGH + state->regoff,
1424*4882a593Smuzhiyun 			  state->tscfgh);
1425*4882a593Smuzhiyun 		usleep_range(3000, 4000);
1426*4882a593Smuzhiyun 		write_reg(state, RSTV0910_P2_TSCFGH + state->regoff,
1427*4882a593Smuzhiyun 			  state->tscfgh | 0x01);
1428*4882a593Smuzhiyun 		write_reg(state, RSTV0910_P2_TSCFGH + state->regoff,
1429*4882a593Smuzhiyun 			  state->tscfgh);
1430*4882a593Smuzhiyun 	}
1431*4882a593Smuzhiyun 	if (dmd_state & 0x40) {
1432*4882a593Smuzhiyun 		if (state->receive_mode == RCVMODE_DVBS2) {
1433*4882a593Smuzhiyun 			u8 pdelstatus;
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 			read_reg(state,
1436*4882a593Smuzhiyun 				 RSTV0910_P2_PDELSTATUS1 + state->regoff,
1437*4882a593Smuzhiyun 				 &pdelstatus);
1438*4882a593Smuzhiyun 			feclock = (pdelstatus & 0x02) != 0;
1439*4882a593Smuzhiyun 		} else {
1440*4882a593Smuzhiyun 			u8 vstatus;
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 			read_reg(state,
1443*4882a593Smuzhiyun 				 RSTV0910_P2_VSTATUSVIT + state->regoff,
1444*4882a593Smuzhiyun 				 &vstatus);
1445*4882a593Smuzhiyun 			feclock = (vstatus & 0x08) != 0;
1446*4882a593Smuzhiyun 		}
1447*4882a593Smuzhiyun 	}
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	if (feclock) {
1450*4882a593Smuzhiyun 		*status |= FE_HAS_LOCK;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 		if (state->first_time_lock) {
1453*4882a593Smuzhiyun 			u8 tmp;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 			state->first_time_lock = 0;
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 			manage_matype_info(state);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 			if (state->receive_mode == RCVMODE_DVBS2) {
1460*4882a593Smuzhiyun 				/*
1461*4882a593Smuzhiyun 				 * FSTV0910_P2_MANUALSX_ROLLOFF,
1462*4882a593Smuzhiyun 				 * FSTV0910_P2_MANUALS2_ROLLOFF = 0
1463*4882a593Smuzhiyun 				 */
1464*4882a593Smuzhiyun 				state->demod_bits &= ~0x84;
1465*4882a593Smuzhiyun 				write_reg(state,
1466*4882a593Smuzhiyun 					  RSTV0910_P2_DEMOD + state->regoff,
1467*4882a593Smuzhiyun 					  state->demod_bits);
1468*4882a593Smuzhiyun 				read_reg(state,
1469*4882a593Smuzhiyun 					 RSTV0910_P2_PDELCTRL2 + state->regoff,
1470*4882a593Smuzhiyun 					 &tmp);
1471*4882a593Smuzhiyun 				/* reset DVBS2 packet delinator error counter */
1472*4882a593Smuzhiyun 				tmp |= 0x40;
1473*4882a593Smuzhiyun 				write_reg(state,
1474*4882a593Smuzhiyun 					  RSTV0910_P2_PDELCTRL2 + state->regoff,
1475*4882a593Smuzhiyun 					  tmp);
1476*4882a593Smuzhiyun 				/* reset DVBS2 packet delinator error counter */
1477*4882a593Smuzhiyun 				tmp &= ~0x40;
1478*4882a593Smuzhiyun 				write_reg(state,
1479*4882a593Smuzhiyun 					  RSTV0910_P2_PDELCTRL2 + state->regoff,
1480*4882a593Smuzhiyun 					  tmp);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 				state->berscale = 2;
1483*4882a593Smuzhiyun 				state->last_bernumerator = 0;
1484*4882a593Smuzhiyun 				state->last_berdenominator = 1;
1485*4882a593Smuzhiyun 				/* force to PRE BCH Rate */
1486*4882a593Smuzhiyun 				write_reg(state,
1487*4882a593Smuzhiyun 					  RSTV0910_P2_ERRCTRL1 + state->regoff,
1488*4882a593Smuzhiyun 					  BER_SRC_S2 | state->berscale);
1489*4882a593Smuzhiyun 			} else {
1490*4882a593Smuzhiyun 				state->berscale = 2;
1491*4882a593Smuzhiyun 				state->last_bernumerator = 0;
1492*4882a593Smuzhiyun 				state->last_berdenominator = 1;
1493*4882a593Smuzhiyun 				/* force to PRE RS Rate */
1494*4882a593Smuzhiyun 				write_reg(state,
1495*4882a593Smuzhiyun 					  RSTV0910_P2_ERRCTRL1 + state->regoff,
1496*4882a593Smuzhiyun 					  BER_SRC_S | state->berscale);
1497*4882a593Smuzhiyun 			}
1498*4882a593Smuzhiyun 			/* Reset the Total packet counter */
1499*4882a593Smuzhiyun 			write_reg(state,
1500*4882a593Smuzhiyun 				  RSTV0910_P2_FBERCPT4 + state->regoff, 0x00);
1501*4882a593Smuzhiyun 			/*
1502*4882a593Smuzhiyun 			 * Reset the packet Error counter2 (and Set it to
1503*4882a593Smuzhiyun 			 * infinite error count mode)
1504*4882a593Smuzhiyun 			 */
1505*4882a593Smuzhiyun 			write_reg(state,
1506*4882a593Smuzhiyun 				  RSTV0910_P2_ERRCTRL2 + state->regoff, 0xc1);
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 			set_vth_default(state);
1509*4882a593Smuzhiyun 			if (state->receive_mode == RCVMODE_DVBS)
1510*4882a593Smuzhiyun 				enable_puncture_rate(state,
1511*4882a593Smuzhiyun 						     state->puncture_rate);
1512*4882a593Smuzhiyun 		}
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 		/* Use highest signaled ModCod for quality */
1515*4882a593Smuzhiyun 		if (state->is_vcm) {
1516*4882a593Smuzhiyun 			u8 tmp;
1517*4882a593Smuzhiyun 			enum fe_stv0910_mod_cod mod_cod;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 			read_reg(state, RSTV0910_P2_DMDMODCOD + state->regoff,
1520*4882a593Smuzhiyun 				 &tmp);
1521*4882a593Smuzhiyun 			mod_cod = (enum fe_stv0910_mod_cod)((tmp & 0x7c) >> 2);
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 			if (mod_cod > state->mod_cod)
1524*4882a593Smuzhiyun 				state->mod_cod = mod_cod;
1525*4882a593Smuzhiyun 		}
1526*4882a593Smuzhiyun 	}
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	/* read signal statistics */
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	/* read signal strength */
1531*4882a593Smuzhiyun 	read_signal_strength(fe);
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	/* read carrier/noise on FE_HAS_CARRIER */
1534*4882a593Smuzhiyun 	if (*status & FE_HAS_CARRIER)
1535*4882a593Smuzhiyun 		read_snr(fe);
1536*4882a593Smuzhiyun 	else
1537*4882a593Smuzhiyun 		p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	/* read ber */
1540*4882a593Smuzhiyun 	if (*status & FE_HAS_VITERBI) {
1541*4882a593Smuzhiyun 		read_ber(fe);
1542*4882a593Smuzhiyun 	} else {
1543*4882a593Smuzhiyun 		p->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1544*4882a593Smuzhiyun 		p->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1545*4882a593Smuzhiyun 	}
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	return 0;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun 
get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * p)1550*4882a593Smuzhiyun static int get_frontend(struct dvb_frontend *fe,
1551*4882a593Smuzhiyun 			struct dtv_frontend_properties *p)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun 	struct stv *state = fe->demodulator_priv;
1554*4882a593Smuzhiyun 	u8 tmp;
1555*4882a593Smuzhiyun 	u32 symbolrate;
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	if (state->receive_mode == RCVMODE_DVBS2) {
1558*4882a593Smuzhiyun 		u32 mc;
1559*4882a593Smuzhiyun 		const enum fe_modulation modcod2mod[0x20] = {
1560*4882a593Smuzhiyun 			QPSK, QPSK, QPSK, QPSK,
1561*4882a593Smuzhiyun 			QPSK, QPSK, QPSK, QPSK,
1562*4882a593Smuzhiyun 			QPSK, QPSK, QPSK, QPSK,
1563*4882a593Smuzhiyun 			PSK_8, PSK_8, PSK_8, PSK_8,
1564*4882a593Smuzhiyun 			PSK_8, PSK_8, APSK_16, APSK_16,
1565*4882a593Smuzhiyun 			APSK_16, APSK_16, APSK_16, APSK_16,
1566*4882a593Smuzhiyun 			APSK_32, APSK_32, APSK_32, APSK_32,
1567*4882a593Smuzhiyun 			APSK_32,
1568*4882a593Smuzhiyun 		};
1569*4882a593Smuzhiyun 		const enum fe_code_rate modcod2fec[0x20] = {
1570*4882a593Smuzhiyun 			FEC_NONE, FEC_NONE, FEC_NONE, FEC_2_5,
1571*4882a593Smuzhiyun 			FEC_1_2, FEC_3_5, FEC_2_3, FEC_3_4,
1572*4882a593Smuzhiyun 			FEC_4_5, FEC_5_6, FEC_8_9, FEC_9_10,
1573*4882a593Smuzhiyun 			FEC_3_5, FEC_2_3, FEC_3_4, FEC_5_6,
1574*4882a593Smuzhiyun 			FEC_8_9, FEC_9_10, FEC_2_3, FEC_3_4,
1575*4882a593Smuzhiyun 			FEC_4_5, FEC_5_6, FEC_8_9, FEC_9_10,
1576*4882a593Smuzhiyun 			FEC_3_4, FEC_4_5, FEC_5_6, FEC_8_9,
1577*4882a593Smuzhiyun 			FEC_9_10
1578*4882a593Smuzhiyun 		};
1579*4882a593Smuzhiyun 		read_reg(state, RSTV0910_P2_DMDMODCOD + state->regoff, &tmp);
1580*4882a593Smuzhiyun 		mc = ((tmp & 0x7c) >> 2);
1581*4882a593Smuzhiyun 		p->pilot = (tmp & 0x01) ? PILOT_ON : PILOT_OFF;
1582*4882a593Smuzhiyun 		p->modulation = modcod2mod[mc];
1583*4882a593Smuzhiyun 		p->fec_inner = modcod2fec[mc];
1584*4882a593Smuzhiyun 	} else if (state->receive_mode == RCVMODE_DVBS) {
1585*4882a593Smuzhiyun 		read_reg(state, RSTV0910_P2_VITCURPUN + state->regoff, &tmp);
1586*4882a593Smuzhiyun 		switch (tmp & 0x1F) {
1587*4882a593Smuzhiyun 		case 0x0d:
1588*4882a593Smuzhiyun 			p->fec_inner = FEC_1_2;
1589*4882a593Smuzhiyun 			break;
1590*4882a593Smuzhiyun 		case 0x12:
1591*4882a593Smuzhiyun 			p->fec_inner = FEC_2_3;
1592*4882a593Smuzhiyun 			break;
1593*4882a593Smuzhiyun 		case 0x15:
1594*4882a593Smuzhiyun 			p->fec_inner = FEC_3_4;
1595*4882a593Smuzhiyun 			break;
1596*4882a593Smuzhiyun 		case 0x18:
1597*4882a593Smuzhiyun 			p->fec_inner = FEC_5_6;
1598*4882a593Smuzhiyun 			break;
1599*4882a593Smuzhiyun 		case 0x1a:
1600*4882a593Smuzhiyun 			p->fec_inner = FEC_7_8;
1601*4882a593Smuzhiyun 			break;
1602*4882a593Smuzhiyun 		default:
1603*4882a593Smuzhiyun 			p->fec_inner = FEC_NONE;
1604*4882a593Smuzhiyun 			break;
1605*4882a593Smuzhiyun 		}
1606*4882a593Smuzhiyun 		p->rolloff = ROLLOFF_35;
1607*4882a593Smuzhiyun 	}
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	if (state->receive_mode != RCVMODE_NONE) {
1610*4882a593Smuzhiyun 		get_cur_symbol_rate(state, &symbolrate);
1611*4882a593Smuzhiyun 		p->symbol_rate = symbolrate;
1612*4882a593Smuzhiyun 	}
1613*4882a593Smuzhiyun 	return 0;
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun 
tune(struct dvb_frontend * fe,bool re_tune,unsigned int mode_flags,unsigned int * delay,enum fe_status * status)1616*4882a593Smuzhiyun static int tune(struct dvb_frontend *fe, bool re_tune,
1617*4882a593Smuzhiyun 		unsigned int mode_flags,
1618*4882a593Smuzhiyun 		unsigned int *delay, enum fe_status *status)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun 	struct stv *state = fe->demodulator_priv;
1621*4882a593Smuzhiyun 	int r;
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	if (re_tune) {
1624*4882a593Smuzhiyun 		r = set_parameters(fe);
1625*4882a593Smuzhiyun 		if (r)
1626*4882a593Smuzhiyun 			return r;
1627*4882a593Smuzhiyun 		state->tune_time = jiffies;
1628*4882a593Smuzhiyun 	}
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	r = read_status(fe, status);
1631*4882a593Smuzhiyun 	if (r)
1632*4882a593Smuzhiyun 		return r;
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	if (*status & FE_HAS_LOCK)
1635*4882a593Smuzhiyun 		return 0;
1636*4882a593Smuzhiyun 	*delay = HZ;
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	return 0;
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun 
get_algo(struct dvb_frontend * fe)1641*4882a593Smuzhiyun static enum dvbfe_algo get_algo(struct dvb_frontend *fe)
1642*4882a593Smuzhiyun {
1643*4882a593Smuzhiyun 	return DVBFE_ALGO_HW;
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun 
set_tone(struct dvb_frontend * fe,enum fe_sec_tone_mode tone)1646*4882a593Smuzhiyun static int set_tone(struct dvb_frontend *fe, enum fe_sec_tone_mode tone)
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun 	struct stv *state = fe->demodulator_priv;
1649*4882a593Smuzhiyun 	u16 offs = state->nr ? 0x40 : 0;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	switch (tone) {
1652*4882a593Smuzhiyun 	case SEC_TONE_ON:
1653*4882a593Smuzhiyun 		return write_reg(state, RSTV0910_P1_DISTXCFG + offs, 0x38);
1654*4882a593Smuzhiyun 	case SEC_TONE_OFF:
1655*4882a593Smuzhiyun 		return write_reg(state, RSTV0910_P1_DISTXCFG + offs, 0x3a);
1656*4882a593Smuzhiyun 	default:
1657*4882a593Smuzhiyun 		break;
1658*4882a593Smuzhiyun 	}
1659*4882a593Smuzhiyun 	return -EINVAL;
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun 
wait_dis(struct stv * state,u8 flag,u8 val)1662*4882a593Smuzhiyun static int wait_dis(struct stv *state, u8 flag, u8 val)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun 	int i;
1665*4882a593Smuzhiyun 	u8 stat;
1666*4882a593Smuzhiyun 	u16 offs = state->nr ? 0x40 : 0;
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
1669*4882a593Smuzhiyun 		read_reg(state, RSTV0910_P1_DISTXSTATUS + offs, &stat);
1670*4882a593Smuzhiyun 		if ((stat & flag) == val)
1671*4882a593Smuzhiyun 			return 0;
1672*4882a593Smuzhiyun 		usleep_range(10000, 11000);
1673*4882a593Smuzhiyun 	}
1674*4882a593Smuzhiyun 	return -ETIMEDOUT;
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun 
send_master_cmd(struct dvb_frontend * fe,struct dvb_diseqc_master_cmd * cmd)1677*4882a593Smuzhiyun static int send_master_cmd(struct dvb_frontend *fe,
1678*4882a593Smuzhiyun 			   struct dvb_diseqc_master_cmd *cmd)
1679*4882a593Smuzhiyun {
1680*4882a593Smuzhiyun 	struct stv *state = fe->demodulator_priv;
1681*4882a593Smuzhiyun 	int i;
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	SET_FIELD(DISEQC_MODE, 2);
1684*4882a593Smuzhiyun 	SET_FIELD(DIS_PRECHARGE, 1);
1685*4882a593Smuzhiyun 	for (i = 0; i < cmd->msg_len; i++) {
1686*4882a593Smuzhiyun 		wait_dis(state, 0x40, 0x00);
1687*4882a593Smuzhiyun 		SET_REG(DISTXFIFO, cmd->msg[i]);
1688*4882a593Smuzhiyun 	}
1689*4882a593Smuzhiyun 	SET_FIELD(DIS_PRECHARGE, 0);
1690*4882a593Smuzhiyun 	wait_dis(state, 0x20, 0x20);
1691*4882a593Smuzhiyun 	return 0;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun 
send_burst(struct dvb_frontend * fe,enum fe_sec_mini_cmd burst)1694*4882a593Smuzhiyun static int send_burst(struct dvb_frontend *fe, enum fe_sec_mini_cmd burst)
1695*4882a593Smuzhiyun {
1696*4882a593Smuzhiyun 	struct stv *state = fe->demodulator_priv;
1697*4882a593Smuzhiyun 	u8 value;
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	if (burst == SEC_MINI_A) {
1700*4882a593Smuzhiyun 		SET_FIELD(DISEQC_MODE, 3);
1701*4882a593Smuzhiyun 		value = 0x00;
1702*4882a593Smuzhiyun 	} else {
1703*4882a593Smuzhiyun 		SET_FIELD(DISEQC_MODE, 2);
1704*4882a593Smuzhiyun 		value = 0xFF;
1705*4882a593Smuzhiyun 	}
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	SET_FIELD(DIS_PRECHARGE, 1);
1708*4882a593Smuzhiyun 	wait_dis(state, 0x40, 0x00);
1709*4882a593Smuzhiyun 	SET_REG(DISTXFIFO, value);
1710*4882a593Smuzhiyun 	SET_FIELD(DIS_PRECHARGE, 0);
1711*4882a593Smuzhiyun 	wait_dis(state, 0x20, 0x20);
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	return 0;
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun 
sleep(struct dvb_frontend * fe)1716*4882a593Smuzhiyun static int sleep(struct dvb_frontend *fe)
1717*4882a593Smuzhiyun {
1718*4882a593Smuzhiyun 	struct stv *state = fe->demodulator_priv;
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	stop(state);
1721*4882a593Smuzhiyun 	return 0;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun static const struct dvb_frontend_ops stv0910_ops = {
1725*4882a593Smuzhiyun 	.delsys = { SYS_DVBS, SYS_DVBS2, SYS_DSS },
1726*4882a593Smuzhiyun 	.info = {
1727*4882a593Smuzhiyun 		.name			= "ST STV0910",
1728*4882a593Smuzhiyun 		.frequency_min_hz	=  950 * MHz,
1729*4882a593Smuzhiyun 		.frequency_max_hz	= 2150 * MHz,
1730*4882a593Smuzhiyun 		.symbol_rate_min	= 100000,
1731*4882a593Smuzhiyun 		.symbol_rate_max	= 70000000,
1732*4882a593Smuzhiyun 		.caps			= FE_CAN_INVERSION_AUTO |
1733*4882a593Smuzhiyun 					  FE_CAN_FEC_AUTO       |
1734*4882a593Smuzhiyun 					  FE_CAN_QPSK           |
1735*4882a593Smuzhiyun 					  FE_CAN_2G_MODULATION  |
1736*4882a593Smuzhiyun 					  FE_CAN_MULTISTREAM
1737*4882a593Smuzhiyun 	},
1738*4882a593Smuzhiyun 	.sleep				= sleep,
1739*4882a593Smuzhiyun 	.release			= release,
1740*4882a593Smuzhiyun 	.i2c_gate_ctrl			= gate_ctrl,
1741*4882a593Smuzhiyun 	.set_frontend			= set_parameters,
1742*4882a593Smuzhiyun 	.get_frontend_algo		= get_algo,
1743*4882a593Smuzhiyun 	.get_frontend			= get_frontend,
1744*4882a593Smuzhiyun 	.tune				= tune,
1745*4882a593Smuzhiyun 	.read_status			= read_status,
1746*4882a593Smuzhiyun 	.set_tone			= set_tone,
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 	.diseqc_send_master_cmd		= send_master_cmd,
1749*4882a593Smuzhiyun 	.diseqc_send_burst		= send_burst,
1750*4882a593Smuzhiyun };
1751*4882a593Smuzhiyun 
match_base(struct i2c_adapter * i2c,u8 adr)1752*4882a593Smuzhiyun static struct stv_base *match_base(struct i2c_adapter *i2c, u8 adr)
1753*4882a593Smuzhiyun {
1754*4882a593Smuzhiyun 	struct stv_base *p;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	list_for_each_entry(p, &stvlist, stvlist)
1757*4882a593Smuzhiyun 		if (p->i2c == i2c && p->adr == adr)
1758*4882a593Smuzhiyun 			return p;
1759*4882a593Smuzhiyun 	return NULL;
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun 
stv0910_init_stats(struct stv * state)1762*4882a593Smuzhiyun static void stv0910_init_stats(struct stv *state)
1763*4882a593Smuzhiyun {
1764*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &state->fe.dtv_property_cache;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	p->strength.len = 1;
1767*4882a593Smuzhiyun 	p->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1768*4882a593Smuzhiyun 	p->cnr.len = 1;
1769*4882a593Smuzhiyun 	p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1770*4882a593Smuzhiyun 	p->pre_bit_error.len = 1;
1771*4882a593Smuzhiyun 	p->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1772*4882a593Smuzhiyun 	p->pre_bit_count.len = 1;
1773*4882a593Smuzhiyun 	p->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1774*4882a593Smuzhiyun }
1775*4882a593Smuzhiyun 
stv0910_attach(struct i2c_adapter * i2c,struct stv0910_cfg * cfg,int nr)1776*4882a593Smuzhiyun struct dvb_frontend *stv0910_attach(struct i2c_adapter *i2c,
1777*4882a593Smuzhiyun 				    struct stv0910_cfg *cfg,
1778*4882a593Smuzhiyun 				    int nr)
1779*4882a593Smuzhiyun {
1780*4882a593Smuzhiyun 	struct stv *state;
1781*4882a593Smuzhiyun 	struct stv_base *base;
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	state = kzalloc(sizeof(*state), GFP_KERNEL);
1784*4882a593Smuzhiyun 	if (!state)
1785*4882a593Smuzhiyun 		return NULL;
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	state->tscfgh = 0x20 | (cfg->parallel ? 0 : 0x40);
1788*4882a593Smuzhiyun 	state->tsgeneral = (cfg->parallel == 2) ? 0x02 : 0x00;
1789*4882a593Smuzhiyun 	state->i2crpt = 0x0A | ((cfg->rptlvl & 0x07) << 4);
1790*4882a593Smuzhiyun 	/* use safe tsspeed value if unspecified through stv0910_cfg */
1791*4882a593Smuzhiyun 	state->tsspeed = (cfg->tsspeed ? cfg->tsspeed : 0x28);
1792*4882a593Smuzhiyun 	state->nr = nr;
1793*4882a593Smuzhiyun 	state->regoff = state->nr ? 0 : 0x200;
1794*4882a593Smuzhiyun 	state->search_range = 16000000;
1795*4882a593Smuzhiyun 	state->demod_bits = 0x10; /* Inversion : Auto with reset to 0 */
1796*4882a593Smuzhiyun 	state->receive_mode = RCVMODE_NONE;
1797*4882a593Smuzhiyun 	state->cur_scrambling_code = (~0U);
1798*4882a593Smuzhiyun 	state->single = cfg->single ? 1 : 0;
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	base = match_base(i2c, cfg->adr);
1801*4882a593Smuzhiyun 	if (base) {
1802*4882a593Smuzhiyun 		base->count++;
1803*4882a593Smuzhiyun 		state->base = base;
1804*4882a593Smuzhiyun 	} else {
1805*4882a593Smuzhiyun 		base = kzalloc(sizeof(*base), GFP_KERNEL);
1806*4882a593Smuzhiyun 		if (!base)
1807*4882a593Smuzhiyun 			goto fail;
1808*4882a593Smuzhiyun 		base->i2c = i2c;
1809*4882a593Smuzhiyun 		base->adr = cfg->adr;
1810*4882a593Smuzhiyun 		base->count = 1;
1811*4882a593Smuzhiyun 		base->extclk = cfg->clk ? cfg->clk : 30000000;
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 		mutex_init(&base->i2c_lock);
1814*4882a593Smuzhiyun 		mutex_init(&base->reg_lock);
1815*4882a593Smuzhiyun 		state->base = base;
1816*4882a593Smuzhiyun 		if (probe(state) < 0) {
1817*4882a593Smuzhiyun 			dev_info(&i2c->dev, "No demod found at adr %02X on %s\n",
1818*4882a593Smuzhiyun 				 cfg->adr, dev_name(&i2c->dev));
1819*4882a593Smuzhiyun 			kfree(base);
1820*4882a593Smuzhiyun 			goto fail;
1821*4882a593Smuzhiyun 		}
1822*4882a593Smuzhiyun 		list_add(&base->stvlist, &stvlist);
1823*4882a593Smuzhiyun 	}
1824*4882a593Smuzhiyun 	state->fe.ops = stv0910_ops;
1825*4882a593Smuzhiyun 	state->fe.demodulator_priv = state;
1826*4882a593Smuzhiyun 	state->nr = nr;
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	dev_info(&i2c->dev, "%s demod found at adr %02X on %s\n",
1829*4882a593Smuzhiyun 		 state->fe.ops.info.name, cfg->adr, dev_name(&i2c->dev));
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	stv0910_init_stats(state);
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	return &state->fe;
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun fail:
1836*4882a593Smuzhiyun 	kfree(state);
1837*4882a593Smuzhiyun 	return NULL;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(stv0910_attach);
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun MODULE_DESCRIPTION("ST STV0910 multistandard frontend driver");
1842*4882a593Smuzhiyun MODULE_AUTHOR("Ralph and Marcus Metzler, Manfred Voelkel");
1843*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1844