1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * stv0367.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Driver for ST STV0367 DVB-T & DVB-C demodulator IC.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) ST Microelectronics.
8*4882a593Smuzhiyun * Copyright (C) 2010,2011 NetUP Inc.
9*4882a593Smuzhiyun * Copyright (C) 2010,2011 Igor M. Liplianin <liplianin@netup.ru>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/string.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <media/dvb_math.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "stv0367.h"
21*4882a593Smuzhiyun #include "stv0367_defs.h"
22*4882a593Smuzhiyun #include "stv0367_regs.h"
23*4882a593Smuzhiyun #include "stv0367_priv.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* Max transfer size done by I2C transfer functions */
26*4882a593Smuzhiyun #define MAX_XFER_SIZE 64
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static int stvdebug;
29*4882a593Smuzhiyun module_param_named(debug, stvdebug, int, 0644);
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static int i2cdebug;
32*4882a593Smuzhiyun module_param_named(i2c_debug, i2cdebug, int, 0644);
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define dprintk(args...) \
35*4882a593Smuzhiyun do { \
36*4882a593Smuzhiyun if (stvdebug) \
37*4882a593Smuzhiyun printk(KERN_DEBUG args); \
38*4882a593Smuzhiyun } while (0)
39*4882a593Smuzhiyun /* DVB-C */
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun enum active_demod_state { demod_none, demod_ter, demod_cab };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct stv0367cab_state {
44*4882a593Smuzhiyun enum stv0367_cab_signal_type state;
45*4882a593Smuzhiyun u32 mclk;
46*4882a593Smuzhiyun u32 adc_clk;
47*4882a593Smuzhiyun s32 search_range;
48*4882a593Smuzhiyun s32 derot_offset;
49*4882a593Smuzhiyun /* results */
50*4882a593Smuzhiyun int locked; /* channel found */
51*4882a593Smuzhiyun u32 freq_khz; /* found frequency (in kHz) */
52*4882a593Smuzhiyun u32 symbol_rate; /* found symbol rate (in Bds) */
53*4882a593Smuzhiyun enum fe_spectral_inversion spect_inv; /* Spectrum Inversion */
54*4882a593Smuzhiyun u32 qamfec_status_reg; /* status reg to poll for FEC Lock */
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun struct stv0367ter_state {
58*4882a593Smuzhiyun /* DVB-T */
59*4882a593Smuzhiyun enum stv0367_ter_signal_type state;
60*4882a593Smuzhiyun enum stv0367_ter_if_iq_mode if_iq_mode;
61*4882a593Smuzhiyun enum stv0367_ter_mode mode;/* mode 2K or 8K */
62*4882a593Smuzhiyun enum fe_guard_interval guard;
63*4882a593Smuzhiyun enum stv0367_ter_hierarchy hierarchy;
64*4882a593Smuzhiyun u32 frequency;
65*4882a593Smuzhiyun enum fe_spectral_inversion sense; /* current search spectrum */
66*4882a593Smuzhiyun u8 force; /* force mode/guard */
67*4882a593Smuzhiyun u8 bw; /* channel width 6, 7 or 8 in MHz */
68*4882a593Smuzhiyun u8 pBW; /* channel width used during previous lock */
69*4882a593Smuzhiyun u32 pBER;
70*4882a593Smuzhiyun u32 pPER;
71*4882a593Smuzhiyun u32 ucblocks;
72*4882a593Smuzhiyun s8 echo_pos; /* echo position */
73*4882a593Smuzhiyun u8 first_lock;
74*4882a593Smuzhiyun u8 unlock_counter;
75*4882a593Smuzhiyun u32 agc_val;
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun struct stv0367_state {
79*4882a593Smuzhiyun struct dvb_frontend fe;
80*4882a593Smuzhiyun struct i2c_adapter *i2c;
81*4882a593Smuzhiyun /* config settings */
82*4882a593Smuzhiyun const struct stv0367_config *config;
83*4882a593Smuzhiyun u8 chip_id;
84*4882a593Smuzhiyun /* DVB-C */
85*4882a593Smuzhiyun struct stv0367cab_state *cab_state;
86*4882a593Smuzhiyun /* DVB-T */
87*4882a593Smuzhiyun struct stv0367ter_state *ter_state;
88*4882a593Smuzhiyun /* flags for operation control */
89*4882a593Smuzhiyun u8 use_i2c_gatectrl;
90*4882a593Smuzhiyun u8 deftabs;
91*4882a593Smuzhiyun u8 reinit_on_setfrontend;
92*4882a593Smuzhiyun u8 auto_if_khz;
93*4882a593Smuzhiyun enum active_demod_state activedemod;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define RF_LOOKUP_TABLE_SIZE 31
97*4882a593Smuzhiyun #define RF_LOOKUP_TABLE2_SIZE 16
98*4882a593Smuzhiyun /* RF Level (for RF AGC->AGC1) Lookup Table, depends on the board and tuner.*/
99*4882a593Smuzhiyun static const s32 stv0367cab_RF_LookUp1[RF_LOOKUP_TABLE_SIZE][RF_LOOKUP_TABLE_SIZE] = {
100*4882a593Smuzhiyun {/*AGC1*/
101*4882a593Smuzhiyun 48, 50, 51, 53, 54, 56, 57, 58, 60, 61, 62, 63,
102*4882a593Smuzhiyun 64, 65, 66, 67, 68, 69, 70, 71, 72, 73, 74, 75,
103*4882a593Smuzhiyun 76, 77, 78, 80, 83, 85, 88,
104*4882a593Smuzhiyun }, {/*RF(dbm)*/
105*4882a593Smuzhiyun 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, 33,
106*4882a593Smuzhiyun 34, 35, 36, 37, 38, 39, 41, 42, 43, 44, 46, 47,
107*4882a593Smuzhiyun 49, 50, 52, 53, 54, 55, 56,
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun /* RF Level (for IF AGC->AGC2) Lookup Table, depends on the board and tuner.*/
111*4882a593Smuzhiyun static const s32 stv0367cab_RF_LookUp2[RF_LOOKUP_TABLE2_SIZE][RF_LOOKUP_TABLE2_SIZE] = {
112*4882a593Smuzhiyun {/*AGC2*/
113*4882a593Smuzhiyun 28, 29, 31, 32, 34, 35, 36, 37,
114*4882a593Smuzhiyun 38, 39, 40, 41, 42, 43, 44, 45,
115*4882a593Smuzhiyun }, {/*RF(dbm)*/
116*4882a593Smuzhiyun 57, 58, 59, 60, 61, 62, 63, 64,
117*4882a593Smuzhiyun 65, 66, 67, 68, 69, 70, 71, 72,
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static
stv0367_writeregs(struct stv0367_state * state,u16 reg,u8 * data,int len)122*4882a593Smuzhiyun int stv0367_writeregs(struct stv0367_state *state, u16 reg, u8 *data, int len)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun u8 buf[MAX_XFER_SIZE];
125*4882a593Smuzhiyun struct i2c_msg msg = {
126*4882a593Smuzhiyun .addr = state->config->demod_address,
127*4882a593Smuzhiyun .flags = 0,
128*4882a593Smuzhiyun .buf = buf,
129*4882a593Smuzhiyun .len = len + 2
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun int ret;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (2 + len > sizeof(buf)) {
134*4882a593Smuzhiyun printk(KERN_WARNING
135*4882a593Smuzhiyun "%s: i2c wr reg=%04x: len=%d is too big!\n",
136*4882a593Smuzhiyun KBUILD_MODNAME, reg, len);
137*4882a593Smuzhiyun return -EINVAL;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun buf[0] = MSB(reg);
142*4882a593Smuzhiyun buf[1] = LSB(reg);
143*4882a593Smuzhiyun memcpy(buf + 2, data, len);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (i2cdebug)
146*4882a593Smuzhiyun printk(KERN_DEBUG "%s: [%02x] %02x: %02x\n", __func__,
147*4882a593Smuzhiyun state->config->demod_address, reg, buf[2]);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun ret = i2c_transfer(state->i2c, &msg, 1);
150*4882a593Smuzhiyun if (ret != 1)
151*4882a593Smuzhiyun printk(KERN_ERR "%s: i2c write error! ([%02x] %02x: %02x)\n",
152*4882a593Smuzhiyun __func__, state->config->demod_address, reg, buf[2]);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return (ret != 1) ? -EREMOTEIO : 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
stv0367_writereg(struct stv0367_state * state,u16 reg,u8 data)157*4882a593Smuzhiyun static int stv0367_writereg(struct stv0367_state *state, u16 reg, u8 data)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun u8 tmp = data; /* see gcc.gnu.org/bugzilla/show_bug.cgi?id=81715 */
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return stv0367_writeregs(state, reg, &tmp, 1);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
stv0367_readreg(struct stv0367_state * state,u16 reg)164*4882a593Smuzhiyun static u8 stv0367_readreg(struct stv0367_state *state, u16 reg)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun u8 b0[] = { 0, 0 };
167*4882a593Smuzhiyun u8 b1[] = { 0 };
168*4882a593Smuzhiyun struct i2c_msg msg[] = {
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun .addr = state->config->demod_address,
171*4882a593Smuzhiyun .flags = 0,
172*4882a593Smuzhiyun .buf = b0,
173*4882a593Smuzhiyun .len = 2
174*4882a593Smuzhiyun }, {
175*4882a593Smuzhiyun .addr = state->config->demod_address,
176*4882a593Smuzhiyun .flags = I2C_M_RD,
177*4882a593Smuzhiyun .buf = b1,
178*4882a593Smuzhiyun .len = 1
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun int ret;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun b0[0] = MSB(reg);
184*4882a593Smuzhiyun b0[1] = LSB(reg);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun ret = i2c_transfer(state->i2c, msg, 2);
187*4882a593Smuzhiyun if (ret != 2)
188*4882a593Smuzhiyun printk(KERN_ERR "%s: i2c read error ([%02x] %02x: %02x)\n",
189*4882a593Smuzhiyun __func__, state->config->demod_address, reg, b1[0]);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (i2cdebug)
192*4882a593Smuzhiyun printk(KERN_DEBUG "%s: [%02x] %02x: %02x\n", __func__,
193*4882a593Smuzhiyun state->config->demod_address, reg, b1[0]);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return b1[0];
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
extract_mask_pos(u32 label,u8 * mask,u8 * pos)198*4882a593Smuzhiyun static void extract_mask_pos(u32 label, u8 *mask, u8 *pos)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun u8 position = 0, i = 0;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun (*mask) = label & 0xff;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun while ((position == 0) && (i < 8)) {
205*4882a593Smuzhiyun position = ((*mask) >> i) & 0x01;
206*4882a593Smuzhiyun i++;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun (*pos) = (i - 1);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
stv0367_writebits(struct stv0367_state * state,u32 label,u8 val)212*4882a593Smuzhiyun static void stv0367_writebits(struct stv0367_state *state, u32 label, u8 val)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun u8 reg, mask, pos;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun reg = stv0367_readreg(state, (label >> 16) & 0xffff);
217*4882a593Smuzhiyun extract_mask_pos(label, &mask, &pos);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun val = mask & (val << pos);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun reg = (reg & (~mask)) | val;
222*4882a593Smuzhiyun stv0367_writereg(state, (label >> 16) & 0xffff, reg);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
stv0367_setbits(u8 * reg,u32 label,u8 val)226*4882a593Smuzhiyun static void stv0367_setbits(u8 *reg, u32 label, u8 val)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun u8 mask, pos;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun extract_mask_pos(label, &mask, &pos);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun val = mask & (val << pos);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun (*reg) = ((*reg) & (~mask)) | val;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
stv0367_readbits(struct stv0367_state * state,u32 label)237*4882a593Smuzhiyun static u8 stv0367_readbits(struct stv0367_state *state, u32 label)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun u8 val = 0xff;
240*4882a593Smuzhiyun u8 mask, pos;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun extract_mask_pos(label, &mask, &pos);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun val = stv0367_readreg(state, label >> 16);
245*4882a593Smuzhiyun val = (val & mask) >> pos;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return val;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun #if 0 /* Currently, unused */
251*4882a593Smuzhiyun static u8 stv0367_getbits(u8 reg, u32 label)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun u8 mask, pos;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun extract_mask_pos(label, &mask, &pos);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return (reg & mask) >> pos;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun #endif
260*4882a593Smuzhiyun
stv0367_write_table(struct stv0367_state * state,const struct st_register * deftab)261*4882a593Smuzhiyun static void stv0367_write_table(struct stv0367_state *state,
262*4882a593Smuzhiyun const struct st_register *deftab)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun int i = 0;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun while (1) {
267*4882a593Smuzhiyun if (!deftab[i].addr)
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun stv0367_writereg(state, deftab[i].addr, deftab[i].value);
270*4882a593Smuzhiyun i++;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
stv0367_pll_setup(struct stv0367_state * state,u32 icspeed,u32 xtal)274*4882a593Smuzhiyun static void stv0367_pll_setup(struct stv0367_state *state,
275*4882a593Smuzhiyun u32 icspeed, u32 xtal)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun /* note on regs: R367TER_* and R367CAB_* defines each point to
278*4882a593Smuzhiyun * 0xf0d8, so just use R367TER_ for both cases
279*4882a593Smuzhiyun */
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun switch (icspeed) {
282*4882a593Smuzhiyun case STV0367_ICSPEED_58000:
283*4882a593Smuzhiyun switch (xtal) {
284*4882a593Smuzhiyun default:
285*4882a593Smuzhiyun case 27000000:
286*4882a593Smuzhiyun dprintk("STV0367 SetCLKgen for 58MHz IC and 27Mhz crystal\n");
287*4882a593Smuzhiyun /* PLLMDIV: 27, PLLNDIV: 232 */
288*4882a593Smuzhiyun stv0367_writereg(state, R367TER_PLLMDIV, 0x1b);
289*4882a593Smuzhiyun stv0367_writereg(state, R367TER_PLLNDIV, 0xe8);
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun break;
293*4882a593Smuzhiyun default:
294*4882a593Smuzhiyun case STV0367_ICSPEED_53125:
295*4882a593Smuzhiyun switch (xtal) {
296*4882a593Smuzhiyun /* set internal freq to 53.125MHz */
297*4882a593Smuzhiyun case 16000000:
298*4882a593Smuzhiyun stv0367_writereg(state, R367TER_PLLMDIV, 0x2);
299*4882a593Smuzhiyun stv0367_writereg(state, R367TER_PLLNDIV, 0x1b);
300*4882a593Smuzhiyun break;
301*4882a593Smuzhiyun case 25000000:
302*4882a593Smuzhiyun stv0367_writereg(state, R367TER_PLLMDIV, 0xa);
303*4882a593Smuzhiyun stv0367_writereg(state, R367TER_PLLNDIV, 0x55);
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun default:
306*4882a593Smuzhiyun case 27000000:
307*4882a593Smuzhiyun dprintk("FE_STV0367TER_SetCLKgen for 27Mhz\n");
308*4882a593Smuzhiyun stv0367_writereg(state, R367TER_PLLMDIV, 0x1);
309*4882a593Smuzhiyun stv0367_writereg(state, R367TER_PLLNDIV, 0x8);
310*4882a593Smuzhiyun break;
311*4882a593Smuzhiyun case 30000000:
312*4882a593Smuzhiyun stv0367_writereg(state, R367TER_PLLMDIV, 0xc);
313*4882a593Smuzhiyun stv0367_writereg(state, R367TER_PLLNDIV, 0x55);
314*4882a593Smuzhiyun break;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun stv0367_writereg(state, R367TER_PLLSETUP, 0x18);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
stv0367_get_if_khz(struct stv0367_state * state,u32 * ifkhz)321*4882a593Smuzhiyun static int stv0367_get_if_khz(struct stv0367_state *state, u32 *ifkhz)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun if (state->auto_if_khz && state->fe.ops.tuner_ops.get_if_frequency) {
324*4882a593Smuzhiyun state->fe.ops.tuner_ops.get_if_frequency(&state->fe, ifkhz);
325*4882a593Smuzhiyun *ifkhz = *ifkhz / 1000; /* hz -> khz */
326*4882a593Smuzhiyun } else
327*4882a593Smuzhiyun *ifkhz = state->config->if_khz;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun return 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
stv0367ter_gate_ctrl(struct dvb_frontend * fe,int enable)332*4882a593Smuzhiyun static int stv0367ter_gate_ctrl(struct dvb_frontend *fe, int enable)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
335*4882a593Smuzhiyun u8 tmp = stv0367_readreg(state, R367TER_I2CRPT);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun dprintk("%s:\n", __func__);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (enable) {
340*4882a593Smuzhiyun stv0367_setbits(&tmp, F367TER_STOP_ENABLE, 0);
341*4882a593Smuzhiyun stv0367_setbits(&tmp, F367TER_I2CT_ON, 1);
342*4882a593Smuzhiyun } else {
343*4882a593Smuzhiyun stv0367_setbits(&tmp, F367TER_STOP_ENABLE, 1);
344*4882a593Smuzhiyun stv0367_setbits(&tmp, F367TER_I2CT_ON, 0);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun stv0367_writereg(state, R367TER_I2CRPT, tmp);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
stv0367_get_tuner_freq(struct dvb_frontend * fe)352*4882a593Smuzhiyun static u32 stv0367_get_tuner_freq(struct dvb_frontend *fe)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun struct dvb_frontend_ops *frontend_ops = &fe->ops;
355*4882a593Smuzhiyun struct dvb_tuner_ops *tuner_ops = &frontend_ops->tuner_ops;
356*4882a593Smuzhiyun u32 freq = 0;
357*4882a593Smuzhiyun int err = 0;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun dprintk("%s:\n", __func__);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (tuner_ops->get_frequency) {
362*4882a593Smuzhiyun err = tuner_ops->get_frequency(fe, &freq);
363*4882a593Smuzhiyun if (err < 0) {
364*4882a593Smuzhiyun printk(KERN_ERR "%s: Invalid parameter\n", __func__);
365*4882a593Smuzhiyun return err;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun dprintk("%s: frequency=%d\n", __func__, freq);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun } else
371*4882a593Smuzhiyun return -1;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun return freq;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun static u16 CellsCoeffs_8MHz_367cofdm[3][6][5] = {
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun {0x10EF, 0xE205, 0x10EF, 0xCE49, 0x6DA7}, /* CELL 1 COEFFS 27M*/
379*4882a593Smuzhiyun {0x2151, 0xc557, 0x2151, 0xc705, 0x6f93}, /* CELL 2 COEFFS */
380*4882a593Smuzhiyun {0x2503, 0xc000, 0x2503, 0xc375, 0x7194}, /* CELL 3 COEFFS */
381*4882a593Smuzhiyun {0x20E9, 0xca94, 0x20e9, 0xc153, 0x7194}, /* CELL 4 COEFFS */
382*4882a593Smuzhiyun {0x06EF, 0xF852, 0x06EF, 0xC057, 0x7207}, /* CELL 5 COEFFS */
383*4882a593Smuzhiyun {0x0000, 0x0ECC, 0x0ECC, 0x0000, 0x3647} /* CELL 6 COEFFS */
384*4882a593Smuzhiyun }, {
385*4882a593Smuzhiyun {0x10A0, 0xE2AF, 0x10A1, 0xCE76, 0x6D6D}, /* CELL 1 COEFFS 25M*/
386*4882a593Smuzhiyun {0x20DC, 0xC676, 0x20D9, 0xC80A, 0x6F29},
387*4882a593Smuzhiyun {0x2532, 0xC000, 0x251D, 0xC391, 0x706F},
388*4882a593Smuzhiyun {0x1F7A, 0xCD2B, 0x2032, 0xC15E, 0x711F},
389*4882a593Smuzhiyun {0x0698, 0xFA5E, 0x0568, 0xC059, 0x7193},
390*4882a593Smuzhiyun {0x0000, 0x0918, 0x149C, 0x0000, 0x3642} /* CELL 6 COEFFS */
391*4882a593Smuzhiyun }, {
392*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000}, /* 30M */
393*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000},
394*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000},
395*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000},
396*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000},
397*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000}
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun static u16 CellsCoeffs_7MHz_367cofdm[3][6][5] = {
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun {0x12CA, 0xDDAF, 0x12CA, 0xCCEB, 0x6FB1}, /* CELL 1 COEFFS 27M*/
404*4882a593Smuzhiyun {0x2329, 0xC000, 0x2329, 0xC6B0, 0x725F}, /* CELL 2 COEFFS */
405*4882a593Smuzhiyun {0x2394, 0xC000, 0x2394, 0xC2C7, 0x7410}, /* CELL 3 COEFFS */
406*4882a593Smuzhiyun {0x251C, 0xC000, 0x251C, 0xC103, 0x74D9}, /* CELL 4 COEFFS */
407*4882a593Smuzhiyun {0x0804, 0xF546, 0x0804, 0xC040, 0x7544}, /* CELL 5 COEFFS */
408*4882a593Smuzhiyun {0x0000, 0x0CD9, 0x0CD9, 0x0000, 0x370A} /* CELL 6 COEFFS */
409*4882a593Smuzhiyun }, {
410*4882a593Smuzhiyun {0x1285, 0xDE47, 0x1285, 0xCD17, 0x6F76}, /*25M*/
411*4882a593Smuzhiyun {0x234C, 0xC000, 0x2348, 0xC6DA, 0x7206},
412*4882a593Smuzhiyun {0x23B4, 0xC000, 0x23AC, 0xC2DB, 0x73B3},
413*4882a593Smuzhiyun {0x253D, 0xC000, 0x25B6, 0xC10B, 0x747F},
414*4882a593Smuzhiyun {0x0721, 0xF79C, 0x065F, 0xC041, 0x74EB},
415*4882a593Smuzhiyun {0x0000, 0x08FA, 0x1162, 0x0000, 0x36FF}
416*4882a593Smuzhiyun }, {
417*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000}, /* 30M */
418*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000},
419*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000},
420*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000},
421*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000},
422*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000}
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun static u16 CellsCoeffs_6MHz_367cofdm[3][6][5] = {
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun {0x1699, 0xD5B8, 0x1699, 0xCBC3, 0x713B}, /* CELL 1 COEFFS 27M*/
429*4882a593Smuzhiyun {0x2245, 0xC000, 0x2245, 0xC568, 0x74D5}, /* CELL 2 COEFFS */
430*4882a593Smuzhiyun {0x227F, 0xC000, 0x227F, 0xC1FC, 0x76C6}, /* CELL 3 COEFFS */
431*4882a593Smuzhiyun {0x235E, 0xC000, 0x235E, 0xC0A7, 0x778A}, /* CELL 4 COEFFS */
432*4882a593Smuzhiyun {0x0ECB, 0xEA0B, 0x0ECB, 0xC027, 0x77DD}, /* CELL 5 COEFFS */
433*4882a593Smuzhiyun {0x0000, 0x0B68, 0x0B68, 0x0000, 0xC89A}, /* CELL 6 COEFFS */
434*4882a593Smuzhiyun }, {
435*4882a593Smuzhiyun {0x1655, 0xD64E, 0x1658, 0xCBEF, 0x70FE}, /*25M*/
436*4882a593Smuzhiyun {0x225E, 0xC000, 0x2256, 0xC589, 0x7489},
437*4882a593Smuzhiyun {0x2293, 0xC000, 0x2295, 0xC209, 0x767E},
438*4882a593Smuzhiyun {0x2377, 0xC000, 0x23AA, 0xC0AB, 0x7746},
439*4882a593Smuzhiyun {0x0DC7, 0xEBC8, 0x0D07, 0xC027, 0x7799},
440*4882a593Smuzhiyun {0x0000, 0x0888, 0x0E9C, 0x0000, 0x3757}
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun }, {
443*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000}, /* 30M */
444*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000},
445*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000},
446*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000},
447*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000},
448*4882a593Smuzhiyun {0x0000, 0x0000, 0x0000, 0x0000, 0x0000}
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun
stv0367ter_get_mclk(struct stv0367_state * state,u32 ExtClk_Hz)452*4882a593Smuzhiyun static u32 stv0367ter_get_mclk(struct stv0367_state *state, u32 ExtClk_Hz)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun u32 mclk_Hz = 0; /* master clock frequency (Hz) */
455*4882a593Smuzhiyun u32 m, n, p;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun dprintk("%s:\n", __func__);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if (stv0367_readbits(state, F367TER_BYPASS_PLLXN) == 0) {
460*4882a593Smuzhiyun n = (u32)stv0367_readbits(state, F367TER_PLL_NDIV);
461*4882a593Smuzhiyun if (n == 0)
462*4882a593Smuzhiyun n = n + 1;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun m = (u32)stv0367_readbits(state, F367TER_PLL_MDIV);
465*4882a593Smuzhiyun if (m == 0)
466*4882a593Smuzhiyun m = m + 1;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun p = (u32)stv0367_readbits(state, F367TER_PLL_PDIV);
469*4882a593Smuzhiyun if (p > 5)
470*4882a593Smuzhiyun p = 5;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun mclk_Hz = ((ExtClk_Hz / 2) * n) / (m * (1 << p));
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun dprintk("N=%d M=%d P=%d mclk_Hz=%d ExtClk_Hz=%d\n",
475*4882a593Smuzhiyun n, m, p, mclk_Hz, ExtClk_Hz);
476*4882a593Smuzhiyun } else
477*4882a593Smuzhiyun mclk_Hz = ExtClk_Hz;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun dprintk("%s: mclk_Hz=%d\n", __func__, mclk_Hz);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return mclk_Hz;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
stv0367ter_filt_coeff_init(struct stv0367_state * state,u16 CellsCoeffs[3][6][5],u32 DemodXtal)484*4882a593Smuzhiyun static int stv0367ter_filt_coeff_init(struct stv0367_state *state,
485*4882a593Smuzhiyun u16 CellsCoeffs[3][6][5], u32 DemodXtal)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun int i, j, k, freq;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun dprintk("%s:\n", __func__);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun freq = stv0367ter_get_mclk(state, DemodXtal);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (freq == 53125000)
494*4882a593Smuzhiyun k = 1; /* equivalent to Xtal 25M on 362*/
495*4882a593Smuzhiyun else if (freq == 54000000)
496*4882a593Smuzhiyun k = 0; /* equivalent to Xtal 27M on 362*/
497*4882a593Smuzhiyun else if (freq == 52500000)
498*4882a593Smuzhiyun k = 2; /* equivalent to Xtal 30M on 362*/
499*4882a593Smuzhiyun else
500*4882a593Smuzhiyun return 0;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun for (i = 1; i <= 6; i++) {
503*4882a593Smuzhiyun stv0367_writebits(state, F367TER_IIR_CELL_NB, i - 1);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun for (j = 1; j <= 5; j++) {
506*4882a593Smuzhiyun stv0367_writereg(state,
507*4882a593Smuzhiyun (R367TER_IIRCX_COEFF1_MSB + 2 * (j - 1)),
508*4882a593Smuzhiyun MSB(CellsCoeffs[k][i-1][j-1]));
509*4882a593Smuzhiyun stv0367_writereg(state,
510*4882a593Smuzhiyun (R367TER_IIRCX_COEFF1_LSB + 2 * (j - 1)),
511*4882a593Smuzhiyun LSB(CellsCoeffs[k][i-1][j-1]));
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun return 1;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
stv0367ter_agc_iir_lock_detect_set(struct stv0367_state * state)519*4882a593Smuzhiyun static void stv0367ter_agc_iir_lock_detect_set(struct stv0367_state *state)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun dprintk("%s:\n", __func__);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun stv0367_writebits(state, F367TER_LOCK_DETECT_LSB, 0x00);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* Lock detect 1 */
526*4882a593Smuzhiyun stv0367_writebits(state, F367TER_LOCK_DETECT_CHOICE, 0x00);
527*4882a593Smuzhiyun stv0367_writebits(state, F367TER_LOCK_DETECT_MSB, 0x06);
528*4882a593Smuzhiyun stv0367_writebits(state, F367TER_AUT_AGC_TARGET_LSB, 0x04);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* Lock detect 2 */
531*4882a593Smuzhiyun stv0367_writebits(state, F367TER_LOCK_DETECT_CHOICE, 0x01);
532*4882a593Smuzhiyun stv0367_writebits(state, F367TER_LOCK_DETECT_MSB, 0x06);
533*4882a593Smuzhiyun stv0367_writebits(state, F367TER_AUT_AGC_TARGET_LSB, 0x04);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* Lock detect 3 */
536*4882a593Smuzhiyun stv0367_writebits(state, F367TER_LOCK_DETECT_CHOICE, 0x02);
537*4882a593Smuzhiyun stv0367_writebits(state, F367TER_LOCK_DETECT_MSB, 0x01);
538*4882a593Smuzhiyun stv0367_writebits(state, F367TER_AUT_AGC_TARGET_LSB, 0x00);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* Lock detect 4 */
541*4882a593Smuzhiyun stv0367_writebits(state, F367TER_LOCK_DETECT_CHOICE, 0x03);
542*4882a593Smuzhiyun stv0367_writebits(state, F367TER_LOCK_DETECT_MSB, 0x01);
543*4882a593Smuzhiyun stv0367_writebits(state, F367TER_AUT_AGC_TARGET_LSB, 0x00);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
stv0367_iir_filt_init(struct stv0367_state * state,u8 Bandwidth,u32 DemodXtalValue)547*4882a593Smuzhiyun static int stv0367_iir_filt_init(struct stv0367_state *state, u8 Bandwidth,
548*4882a593Smuzhiyun u32 DemodXtalValue)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun dprintk("%s:\n", __func__);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun stv0367_writebits(state, F367TER_NRST_IIR, 0);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun switch (Bandwidth) {
555*4882a593Smuzhiyun case 6:
556*4882a593Smuzhiyun if (!stv0367ter_filt_coeff_init(state,
557*4882a593Smuzhiyun CellsCoeffs_6MHz_367cofdm,
558*4882a593Smuzhiyun DemodXtalValue))
559*4882a593Smuzhiyun return 0;
560*4882a593Smuzhiyun break;
561*4882a593Smuzhiyun case 7:
562*4882a593Smuzhiyun if (!stv0367ter_filt_coeff_init(state,
563*4882a593Smuzhiyun CellsCoeffs_7MHz_367cofdm,
564*4882a593Smuzhiyun DemodXtalValue))
565*4882a593Smuzhiyun return 0;
566*4882a593Smuzhiyun break;
567*4882a593Smuzhiyun case 8:
568*4882a593Smuzhiyun if (!stv0367ter_filt_coeff_init(state,
569*4882a593Smuzhiyun CellsCoeffs_8MHz_367cofdm,
570*4882a593Smuzhiyun DemodXtalValue))
571*4882a593Smuzhiyun return 0;
572*4882a593Smuzhiyun break;
573*4882a593Smuzhiyun default:
574*4882a593Smuzhiyun return 0;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun stv0367_writebits(state, F367TER_NRST_IIR, 1);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun return 1;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
stv0367ter_agc_iir_rst(struct stv0367_state * state)582*4882a593Smuzhiyun static void stv0367ter_agc_iir_rst(struct stv0367_state *state)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun u8 com_n;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun dprintk("%s:\n", __func__);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun com_n = stv0367_readbits(state, F367TER_COM_N);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun stv0367_writebits(state, F367TER_COM_N, 0x07);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun stv0367_writebits(state, F367TER_COM_SOFT_RSTN, 0x00);
594*4882a593Smuzhiyun stv0367_writebits(state, F367TER_COM_AGC_ON, 0x00);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun stv0367_writebits(state, F367TER_COM_SOFT_RSTN, 0x01);
597*4882a593Smuzhiyun stv0367_writebits(state, F367TER_COM_AGC_ON, 0x01);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun stv0367_writebits(state, F367TER_COM_N, com_n);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
stv0367ter_duration(s32 mode,int tempo1,int tempo2,int tempo3)603*4882a593Smuzhiyun static int stv0367ter_duration(s32 mode, int tempo1, int tempo2, int tempo3)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun int local_tempo = 0;
606*4882a593Smuzhiyun switch (mode) {
607*4882a593Smuzhiyun case 0:
608*4882a593Smuzhiyun local_tempo = tempo1;
609*4882a593Smuzhiyun break;
610*4882a593Smuzhiyun case 1:
611*4882a593Smuzhiyun local_tempo = tempo2;
612*4882a593Smuzhiyun break ;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun case 2:
615*4882a593Smuzhiyun local_tempo = tempo3;
616*4882a593Smuzhiyun break;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun default:
619*4882a593Smuzhiyun break;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun /* msleep(local_tempo); */
622*4882a593Smuzhiyun return local_tempo;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun static enum
stv0367ter_check_syr(struct stv0367_state * state)626*4882a593Smuzhiyun stv0367_ter_signal_type stv0367ter_check_syr(struct stv0367_state *state)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun int wd = 100;
629*4882a593Smuzhiyun unsigned short int SYR_var;
630*4882a593Smuzhiyun s32 SYRStatus;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun dprintk("%s:\n", __func__);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun SYR_var = stv0367_readbits(state, F367TER_SYR_LOCK);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun while ((!SYR_var) && (wd > 0)) {
637*4882a593Smuzhiyun usleep_range(2000, 3000);
638*4882a593Smuzhiyun wd -= 2;
639*4882a593Smuzhiyun SYR_var = stv0367_readbits(state, F367TER_SYR_LOCK);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun if (!SYR_var)
643*4882a593Smuzhiyun SYRStatus = FE_TER_NOSYMBOL;
644*4882a593Smuzhiyun else
645*4882a593Smuzhiyun SYRStatus = FE_TER_SYMBOLOK;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun dprintk("stv0367ter_check_syr SYRStatus %s\n",
648*4882a593Smuzhiyun SYR_var == 0 ? "No Symbol" : "OK");
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun return SYRStatus;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun static enum
stv0367ter_check_cpamp(struct stv0367_state * state,s32 FFTmode)654*4882a593Smuzhiyun stv0367_ter_signal_type stv0367ter_check_cpamp(struct stv0367_state *state,
655*4882a593Smuzhiyun s32 FFTmode)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun s32 CPAMPvalue = 0, CPAMPStatus, CPAMPMin;
659*4882a593Smuzhiyun int wd = 0;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun dprintk("%s:\n", __func__);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun switch (FFTmode) {
664*4882a593Smuzhiyun case 0: /*2k mode*/
665*4882a593Smuzhiyun CPAMPMin = 20;
666*4882a593Smuzhiyun wd = 10;
667*4882a593Smuzhiyun break;
668*4882a593Smuzhiyun case 1: /*8k mode*/
669*4882a593Smuzhiyun CPAMPMin = 80;
670*4882a593Smuzhiyun wd = 55;
671*4882a593Smuzhiyun break;
672*4882a593Smuzhiyun case 2: /*4k mode*/
673*4882a593Smuzhiyun CPAMPMin = 40;
674*4882a593Smuzhiyun wd = 30;
675*4882a593Smuzhiyun break;
676*4882a593Smuzhiyun default:
677*4882a593Smuzhiyun CPAMPMin = 0xffff; /*drives to NOCPAMP */
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun dprintk("%s: CPAMPMin=%d wd=%d\n", __func__, CPAMPMin, wd);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun CPAMPvalue = stv0367_readbits(state, F367TER_PPM_CPAMP_DIRECT);
684*4882a593Smuzhiyun while ((CPAMPvalue < CPAMPMin) && (wd > 0)) {
685*4882a593Smuzhiyun usleep_range(1000, 2000);
686*4882a593Smuzhiyun wd -= 1;
687*4882a593Smuzhiyun CPAMPvalue = stv0367_readbits(state, F367TER_PPM_CPAMP_DIRECT);
688*4882a593Smuzhiyun /*dprintk("CPAMPvalue= %d at wd=%d\n",CPAMPvalue,wd); */
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun dprintk("******last CPAMPvalue= %d at wd=%d\n", CPAMPvalue, wd);
691*4882a593Smuzhiyun if (CPAMPvalue < CPAMPMin) {
692*4882a593Smuzhiyun CPAMPStatus = FE_TER_NOCPAMP;
693*4882a593Smuzhiyun dprintk("%s: CPAMP failed\n", __func__);
694*4882a593Smuzhiyun } else {
695*4882a593Smuzhiyun dprintk("%s: CPAMP OK !\n", __func__);
696*4882a593Smuzhiyun CPAMPStatus = FE_TER_CPAMPOK;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun return CPAMPStatus;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static enum stv0367_ter_signal_type
stv0367ter_lock_algo(struct stv0367_state * state)703*4882a593Smuzhiyun stv0367ter_lock_algo(struct stv0367_state *state)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun enum stv0367_ter_signal_type ret_flag;
706*4882a593Smuzhiyun short int wd, tempo;
707*4882a593Smuzhiyun u8 try, u_var1 = 0, u_var2 = 0, u_var3 = 0, u_var4 = 0, mode, guard;
708*4882a593Smuzhiyun u8 tmp, tmp2;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun dprintk("%s:\n", __func__);
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun if (state == NULL)
713*4882a593Smuzhiyun return FE_TER_SWNOK;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun try = 0;
716*4882a593Smuzhiyun do {
717*4882a593Smuzhiyun ret_flag = FE_TER_LOCKOK;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun stv0367_writebits(state, F367TER_CORE_ACTIVE, 0);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun if (state->config->if_iq_mode != 0)
722*4882a593Smuzhiyun stv0367_writebits(state, F367TER_COM_N, 0x07);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun stv0367_writebits(state, F367TER_GUARD, 3);/* suggest 2k 1/4 */
725*4882a593Smuzhiyun stv0367_writebits(state, F367TER_MODE, 0);
726*4882a593Smuzhiyun stv0367_writebits(state, F367TER_SYR_TR_DIS, 0);
727*4882a593Smuzhiyun usleep_range(5000, 10000);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun stv0367_writebits(state, F367TER_CORE_ACTIVE, 1);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun if (stv0367ter_check_syr(state) == FE_TER_NOSYMBOL)
733*4882a593Smuzhiyun return FE_TER_NOSYMBOL;
734*4882a593Smuzhiyun else { /*
735*4882a593Smuzhiyun if chip locked on wrong mode first try,
736*4882a593Smuzhiyun it must lock correctly second try */
737*4882a593Smuzhiyun mode = stv0367_readbits(state, F367TER_SYR_MODE);
738*4882a593Smuzhiyun if (stv0367ter_check_cpamp(state, mode) ==
739*4882a593Smuzhiyun FE_TER_NOCPAMP) {
740*4882a593Smuzhiyun if (try == 0)
741*4882a593Smuzhiyun ret_flag = FE_TER_NOCPAMP;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun try++;
747*4882a593Smuzhiyun } while ((try < 10) && (ret_flag != FE_TER_LOCKOK));
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun tmp = stv0367_readreg(state, R367TER_SYR_STAT);
750*4882a593Smuzhiyun tmp2 = stv0367_readreg(state, R367TER_STATUS);
751*4882a593Smuzhiyun dprintk("state=%p\n", state);
752*4882a593Smuzhiyun dprintk("LOCK OK! mode=%d SYR_STAT=0x%x R367TER_STATUS=0x%x\n",
753*4882a593Smuzhiyun mode, tmp, tmp2);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun tmp = stv0367_readreg(state, R367TER_PRVIT);
756*4882a593Smuzhiyun tmp2 = stv0367_readreg(state, R367TER_I2CRPT);
757*4882a593Smuzhiyun dprintk("PRVIT=0x%x I2CRPT=0x%x\n", tmp, tmp2);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun tmp = stv0367_readreg(state, R367TER_GAIN_SRC1);
760*4882a593Smuzhiyun dprintk("GAIN_SRC1=0x%x\n", tmp);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun if ((mode != 0) && (mode != 1) && (mode != 2))
763*4882a593Smuzhiyun return FE_TER_SWNOK;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /*guard=stv0367_readbits(state,F367TER_SYR_GUARD); */
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun /*suppress EPQ auto for SYR_GARD 1/16 or 1/32
768*4882a593Smuzhiyun and set channel predictor in automatic */
769*4882a593Smuzhiyun #if 0
770*4882a593Smuzhiyun switch (guard) {
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun case 0:
773*4882a593Smuzhiyun case 1:
774*4882a593Smuzhiyun stv0367_writebits(state, F367TER_AUTO_LE_EN, 0);
775*4882a593Smuzhiyun stv0367_writereg(state, R367TER_CHC_CTL, 0x01);
776*4882a593Smuzhiyun break;
777*4882a593Smuzhiyun case 2:
778*4882a593Smuzhiyun case 3:
779*4882a593Smuzhiyun stv0367_writebits(state, F367TER_AUTO_LE_EN, 1);
780*4882a593Smuzhiyun stv0367_writereg(state, R367TER_CHC_CTL, 0x11);
781*4882a593Smuzhiyun break;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun default:
784*4882a593Smuzhiyun return FE_TER_SWNOK;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun #endif
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /*reset fec an reedsolo FOR 367 only*/
789*4882a593Smuzhiyun stv0367_writebits(state, F367TER_RST_SFEC, 1);
790*4882a593Smuzhiyun stv0367_writebits(state, F367TER_RST_REEDSOLO, 1);
791*4882a593Smuzhiyun usleep_range(1000, 2000);
792*4882a593Smuzhiyun stv0367_writebits(state, F367TER_RST_SFEC, 0);
793*4882a593Smuzhiyun stv0367_writebits(state, F367TER_RST_REEDSOLO, 0);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun u_var1 = stv0367_readbits(state, F367TER_LK);
796*4882a593Smuzhiyun u_var2 = stv0367_readbits(state, F367TER_PRF);
797*4882a593Smuzhiyun u_var3 = stv0367_readbits(state, F367TER_TPS_LOCK);
798*4882a593Smuzhiyun /* u_var4=stv0367_readbits(state,F367TER_TSFIFO_LINEOK); */
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun wd = stv0367ter_duration(mode, 125, 500, 250);
801*4882a593Smuzhiyun tempo = stv0367ter_duration(mode, 4, 16, 8);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /*while ( ((!u_var1)||(!u_var2)||(!u_var3)||(!u_var4)) && (wd>=0)) */
804*4882a593Smuzhiyun while (((!u_var1) || (!u_var2) || (!u_var3)) && (wd >= 0)) {
805*4882a593Smuzhiyun usleep_range(1000 * tempo, 1000 * (tempo + 1));
806*4882a593Smuzhiyun wd -= tempo;
807*4882a593Smuzhiyun u_var1 = stv0367_readbits(state, F367TER_LK);
808*4882a593Smuzhiyun u_var2 = stv0367_readbits(state, F367TER_PRF);
809*4882a593Smuzhiyun u_var3 = stv0367_readbits(state, F367TER_TPS_LOCK);
810*4882a593Smuzhiyun /*u_var4=stv0367_readbits(state, F367TER_TSFIFO_LINEOK); */
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun if (!u_var1)
814*4882a593Smuzhiyun return FE_TER_NOLOCK;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun if (!u_var2)
818*4882a593Smuzhiyun return FE_TER_NOPRFOUND;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun if (!u_var3)
821*4882a593Smuzhiyun return FE_TER_NOTPS;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun guard = stv0367_readbits(state, F367TER_SYR_GUARD);
824*4882a593Smuzhiyun stv0367_writereg(state, R367TER_CHC_CTL, 0x11);
825*4882a593Smuzhiyun switch (guard) {
826*4882a593Smuzhiyun case 0:
827*4882a593Smuzhiyun case 1:
828*4882a593Smuzhiyun stv0367_writebits(state, F367TER_AUTO_LE_EN, 0);
829*4882a593Smuzhiyun /*stv0367_writereg(state,R367TER_CHC_CTL, 0x1);*/
830*4882a593Smuzhiyun stv0367_writebits(state, F367TER_SYR_FILTER, 0);
831*4882a593Smuzhiyun break;
832*4882a593Smuzhiyun case 2:
833*4882a593Smuzhiyun case 3:
834*4882a593Smuzhiyun stv0367_writebits(state, F367TER_AUTO_LE_EN, 1);
835*4882a593Smuzhiyun /*stv0367_writereg(state,R367TER_CHC_CTL, 0x11);*/
836*4882a593Smuzhiyun stv0367_writebits(state, F367TER_SYR_FILTER, 1);
837*4882a593Smuzhiyun break;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun default:
840*4882a593Smuzhiyun return FE_TER_SWNOK;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* apply Sfec workaround if 8K 64QAM CR!=1/2*/
844*4882a593Smuzhiyun if ((stv0367_readbits(state, F367TER_TPS_CONST) == 2) &&
845*4882a593Smuzhiyun (mode == 1) &&
846*4882a593Smuzhiyun (stv0367_readbits(state, F367TER_TPS_HPCODE) != 0)) {
847*4882a593Smuzhiyun stv0367_writereg(state, R367TER_SFDLYSETH, 0xc0);
848*4882a593Smuzhiyun stv0367_writereg(state, R367TER_SFDLYSETM, 0x60);
849*4882a593Smuzhiyun stv0367_writereg(state, R367TER_SFDLYSETL, 0x0);
850*4882a593Smuzhiyun } else
851*4882a593Smuzhiyun stv0367_writereg(state, R367TER_SFDLYSETH, 0x0);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun wd = stv0367ter_duration(mode, 125, 500, 250);
854*4882a593Smuzhiyun u_var4 = stv0367_readbits(state, F367TER_TSFIFO_LINEOK);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun while ((!u_var4) && (wd >= 0)) {
857*4882a593Smuzhiyun usleep_range(1000 * tempo, 1000 * (tempo + 1));
858*4882a593Smuzhiyun wd -= tempo;
859*4882a593Smuzhiyun u_var4 = stv0367_readbits(state, F367TER_TSFIFO_LINEOK);
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun if (!u_var4)
863*4882a593Smuzhiyun return FE_TER_NOLOCK;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /* for 367 leave COM_N at 0x7 for IQ_mode*/
866*4882a593Smuzhiyun /*if(ter_state->if_iq_mode!=FE_TER_NORMAL_IF_TUNER) {
867*4882a593Smuzhiyun tempo=0;
868*4882a593Smuzhiyun while ((stv0367_readbits(state,F367TER_COM_USEGAINTRK)!=1) &&
869*4882a593Smuzhiyun (stv0367_readbits(state,F367TER_COM_AGCLOCK)!=1)&&(tempo<100)) {
870*4882a593Smuzhiyun ChipWaitOrAbort(state,1);
871*4882a593Smuzhiyun tempo+=1;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun stv0367_writebits(state,F367TER_COM_N,0x17);
875*4882a593Smuzhiyun } */
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun stv0367_writebits(state, F367TER_SYR_TR_DIS, 1);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun dprintk("FE_TER_LOCKOK !!!\n");
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun return FE_TER_LOCKOK;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
stv0367ter_set_ts_mode(struct stv0367_state * state,enum stv0367_ts_mode PathTS)885*4882a593Smuzhiyun static void stv0367ter_set_ts_mode(struct stv0367_state *state,
886*4882a593Smuzhiyun enum stv0367_ts_mode PathTS)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun dprintk("%s:\n", __func__);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun if (state == NULL)
892*4882a593Smuzhiyun return;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TS_DIS, 0);
895*4882a593Smuzhiyun switch (PathTS) {
896*4882a593Smuzhiyun default:
897*4882a593Smuzhiyun /*for removing warning :default we can assume in parallel mode*/
898*4882a593Smuzhiyun case STV0367_PARALLEL_PUNCT_CLOCK:
899*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TSFIFO_SERIAL, 0);
900*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TSFIFO_DVBCI, 0);
901*4882a593Smuzhiyun break;
902*4882a593Smuzhiyun case STV0367_SERIAL_PUNCT_CLOCK:
903*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TSFIFO_SERIAL, 1);
904*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TSFIFO_DVBCI, 1);
905*4882a593Smuzhiyun break;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
stv0367ter_set_clk_pol(struct stv0367_state * state,enum stv0367_clk_pol clock)909*4882a593Smuzhiyun static void stv0367ter_set_clk_pol(struct stv0367_state *state,
910*4882a593Smuzhiyun enum stv0367_clk_pol clock)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun dprintk("%s:\n", __func__);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun if (state == NULL)
916*4882a593Smuzhiyun return;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun switch (clock) {
919*4882a593Smuzhiyun case STV0367_RISINGEDGE_CLOCK:
920*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TS_BYTE_CLK_INV, 1);
921*4882a593Smuzhiyun break;
922*4882a593Smuzhiyun case STV0367_FALLINGEDGE_CLOCK:
923*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TS_BYTE_CLK_INV, 0);
924*4882a593Smuzhiyun break;
925*4882a593Smuzhiyun /*case FE_TER_CLOCK_POLARITY_DEFAULT:*/
926*4882a593Smuzhiyun default:
927*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TS_BYTE_CLK_INV, 0);
928*4882a593Smuzhiyun break;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun #if 0
933*4882a593Smuzhiyun static void stv0367ter_core_sw(struct stv0367_state *state)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun dprintk("%s:\n", __func__);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun stv0367_writebits(state, F367TER_CORE_ACTIVE, 0);
939*4882a593Smuzhiyun stv0367_writebits(state, F367TER_CORE_ACTIVE, 1);
940*4882a593Smuzhiyun msleep(350);
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun #endif
stv0367ter_standby(struct dvb_frontend * fe,u8 standby_on)943*4882a593Smuzhiyun static int stv0367ter_standby(struct dvb_frontend *fe, u8 standby_on)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun dprintk("%s:\n", __func__);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun if (standby_on) {
950*4882a593Smuzhiyun stv0367_writebits(state, F367TER_STDBY, 1);
951*4882a593Smuzhiyun stv0367_writebits(state, F367TER_STDBY_FEC, 1);
952*4882a593Smuzhiyun stv0367_writebits(state, F367TER_STDBY_CORE, 1);
953*4882a593Smuzhiyun } else {
954*4882a593Smuzhiyun stv0367_writebits(state, F367TER_STDBY, 0);
955*4882a593Smuzhiyun stv0367_writebits(state, F367TER_STDBY_FEC, 0);
956*4882a593Smuzhiyun stv0367_writebits(state, F367TER_STDBY_CORE, 0);
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun return 0;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
stv0367ter_sleep(struct dvb_frontend * fe)962*4882a593Smuzhiyun static int stv0367ter_sleep(struct dvb_frontend *fe)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun return stv0367ter_standby(fe, 1);
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
stv0367ter_init(struct dvb_frontend * fe)967*4882a593Smuzhiyun static int stv0367ter_init(struct dvb_frontend *fe)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
970*4882a593Smuzhiyun struct stv0367ter_state *ter_state = state->ter_state;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun dprintk("%s:\n", __func__);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun ter_state->pBER = 0;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun stv0367_write_table(state,
977*4882a593Smuzhiyun stv0367_deftabs[state->deftabs][STV0367_TAB_TER]);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun stv0367_pll_setup(state, STV0367_ICSPEED_53125, state->config->xtal);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun stv0367_writereg(state, R367TER_I2CRPT, 0xa0);
982*4882a593Smuzhiyun stv0367_writereg(state, R367TER_ANACTRL, 0x00);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /*Set TS1 and TS2 to serial or parallel mode */
985*4882a593Smuzhiyun stv0367ter_set_ts_mode(state, state->config->ts_mode);
986*4882a593Smuzhiyun stv0367ter_set_clk_pol(state, state->config->clk_pol);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun state->chip_id = stv0367_readreg(state, R367TER_ID);
989*4882a593Smuzhiyun ter_state->first_lock = 0;
990*4882a593Smuzhiyun ter_state->unlock_counter = 2;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun return 0;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
stv0367ter_algo(struct dvb_frontend * fe)995*4882a593Smuzhiyun static int stv0367ter_algo(struct dvb_frontend *fe)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
998*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
999*4882a593Smuzhiyun struct stv0367ter_state *ter_state = state->ter_state;
1000*4882a593Smuzhiyun int offset = 0, tempo = 0;
1001*4882a593Smuzhiyun u8 u_var;
1002*4882a593Smuzhiyun u8 /*constell,*/ counter;
1003*4882a593Smuzhiyun s8 step;
1004*4882a593Smuzhiyun s32 timing_offset = 0;
1005*4882a593Smuzhiyun u32 trl_nomrate = 0, InternalFreq = 0, temp = 0, ifkhz = 0;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun dprintk("%s:\n", __func__);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun stv0367_get_if_khz(state, &ifkhz);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun ter_state->frequency = p->frequency;
1012*4882a593Smuzhiyun ter_state->force = FE_TER_FORCENONE
1013*4882a593Smuzhiyun + stv0367_readbits(state, F367TER_FORCE) * 2;
1014*4882a593Smuzhiyun ter_state->if_iq_mode = state->config->if_iq_mode;
1015*4882a593Smuzhiyun switch (state->config->if_iq_mode) {
1016*4882a593Smuzhiyun case FE_TER_NORMAL_IF_TUNER: /* Normal IF mode */
1017*4882a593Smuzhiyun dprintk("ALGO: FE_TER_NORMAL_IF_TUNER selected\n");
1018*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TUNER_BB, 0);
1019*4882a593Smuzhiyun stv0367_writebits(state, F367TER_LONGPATH_IF, 0);
1020*4882a593Smuzhiyun stv0367_writebits(state, F367TER_DEMUX_SWAP, 0);
1021*4882a593Smuzhiyun break;
1022*4882a593Smuzhiyun case FE_TER_LONGPATH_IF_TUNER: /* Long IF mode */
1023*4882a593Smuzhiyun dprintk("ALGO: FE_TER_LONGPATH_IF_TUNER selected\n");
1024*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TUNER_BB, 0);
1025*4882a593Smuzhiyun stv0367_writebits(state, F367TER_LONGPATH_IF, 1);
1026*4882a593Smuzhiyun stv0367_writebits(state, F367TER_DEMUX_SWAP, 1);
1027*4882a593Smuzhiyun break;
1028*4882a593Smuzhiyun case FE_TER_IQ_TUNER: /* IQ mode */
1029*4882a593Smuzhiyun dprintk("ALGO: FE_TER_IQ_TUNER selected\n");
1030*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TUNER_BB, 1);
1031*4882a593Smuzhiyun stv0367_writebits(state, F367TER_PPM_INVSEL, 0);
1032*4882a593Smuzhiyun break;
1033*4882a593Smuzhiyun default:
1034*4882a593Smuzhiyun printk(KERN_ERR "ALGO: wrong TUNER type selected\n");
1035*4882a593Smuzhiyun return -EINVAL;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun usleep_range(5000, 7000);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun switch (p->inversion) {
1041*4882a593Smuzhiyun case INVERSION_AUTO:
1042*4882a593Smuzhiyun default:
1043*4882a593Smuzhiyun dprintk("%s: inversion AUTO\n", __func__);
1044*4882a593Smuzhiyun if (ter_state->if_iq_mode == FE_TER_IQ_TUNER)
1045*4882a593Smuzhiyun stv0367_writebits(state, F367TER_IQ_INVERT,
1046*4882a593Smuzhiyun ter_state->sense);
1047*4882a593Smuzhiyun else
1048*4882a593Smuzhiyun stv0367_writebits(state, F367TER_INV_SPECTR,
1049*4882a593Smuzhiyun ter_state->sense);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun break;
1052*4882a593Smuzhiyun case INVERSION_ON:
1053*4882a593Smuzhiyun case INVERSION_OFF:
1054*4882a593Smuzhiyun if (ter_state->if_iq_mode == FE_TER_IQ_TUNER)
1055*4882a593Smuzhiyun stv0367_writebits(state, F367TER_IQ_INVERT,
1056*4882a593Smuzhiyun p->inversion);
1057*4882a593Smuzhiyun else
1058*4882a593Smuzhiyun stv0367_writebits(state, F367TER_INV_SPECTR,
1059*4882a593Smuzhiyun p->inversion);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun break;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun if ((ter_state->if_iq_mode != FE_TER_NORMAL_IF_TUNER) &&
1065*4882a593Smuzhiyun (ter_state->pBW != ter_state->bw)) {
1066*4882a593Smuzhiyun stv0367ter_agc_iir_lock_detect_set(state);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun /*set fine agc target to 180 for LPIF or IQ mode*/
1069*4882a593Smuzhiyun /* set Q_AGCTarget */
1070*4882a593Smuzhiyun stv0367_writebits(state, F367TER_SEL_IQNTAR, 1);
1071*4882a593Smuzhiyun stv0367_writebits(state, F367TER_AUT_AGC_TARGET_MSB, 0xB);
1072*4882a593Smuzhiyun /*stv0367_writebits(state,AUT_AGC_TARGET_LSB,0x04); */
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun /* set Q_AGCTarget */
1075*4882a593Smuzhiyun stv0367_writebits(state, F367TER_SEL_IQNTAR, 0);
1076*4882a593Smuzhiyun stv0367_writebits(state, F367TER_AUT_AGC_TARGET_MSB, 0xB);
1077*4882a593Smuzhiyun /*stv0367_writebits(state,AUT_AGC_TARGET_LSB,0x04); */
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if (!stv0367_iir_filt_init(state, ter_state->bw,
1080*4882a593Smuzhiyun state->config->xtal))
1081*4882a593Smuzhiyun return -EINVAL;
1082*4882a593Smuzhiyun /*set IIR filter once for 6,7 or 8MHz BW*/
1083*4882a593Smuzhiyun ter_state->pBW = ter_state->bw;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun stv0367ter_agc_iir_rst(state);
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun if (ter_state->hierarchy == FE_TER_HIER_LOW_PRIO)
1089*4882a593Smuzhiyun stv0367_writebits(state, F367TER_BDI_LPSEL, 0x01);
1090*4882a593Smuzhiyun else
1091*4882a593Smuzhiyun stv0367_writebits(state, F367TER_BDI_LPSEL, 0x00);
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun InternalFreq = stv0367ter_get_mclk(state, state->config->xtal) / 1000;
1094*4882a593Smuzhiyun temp = (int)
1095*4882a593Smuzhiyun ((((ter_state->bw * 64 * (1 << 15) * 100)
1096*4882a593Smuzhiyun / (InternalFreq)) * 10) / 7);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TRL_NOMRATE_LSB, temp % 2);
1099*4882a593Smuzhiyun temp = temp / 2;
1100*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TRL_NOMRATE_HI, temp / 256);
1101*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TRL_NOMRATE_LO, temp % 256);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun temp = stv0367_readbits(state, F367TER_TRL_NOMRATE_HI) * 512 +
1104*4882a593Smuzhiyun stv0367_readbits(state, F367TER_TRL_NOMRATE_LO) * 2 +
1105*4882a593Smuzhiyun stv0367_readbits(state, F367TER_TRL_NOMRATE_LSB);
1106*4882a593Smuzhiyun temp = (int)(((1 << 17) * ter_state->bw * 1000) / (7 * (InternalFreq)));
1107*4882a593Smuzhiyun stv0367_writebits(state, F367TER_GAIN_SRC_HI, temp / 256);
1108*4882a593Smuzhiyun stv0367_writebits(state, F367TER_GAIN_SRC_LO, temp % 256);
1109*4882a593Smuzhiyun temp = stv0367_readbits(state, F367TER_GAIN_SRC_HI) * 256 +
1110*4882a593Smuzhiyun stv0367_readbits(state, F367TER_GAIN_SRC_LO);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun temp = (int)
1113*4882a593Smuzhiyun ((InternalFreq - ifkhz) * (1 << 16) / (InternalFreq));
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun dprintk("DEROT temp=0x%x\n", temp);
1116*4882a593Smuzhiyun stv0367_writebits(state, F367TER_INC_DEROT_HI, temp / 256);
1117*4882a593Smuzhiyun stv0367_writebits(state, F367TER_INC_DEROT_LO, temp % 256);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun ter_state->echo_pos = 0;
1120*4882a593Smuzhiyun ter_state->ucblocks = 0; /* liplianin */
1121*4882a593Smuzhiyun ter_state->pBER = 0; /* liplianin */
1122*4882a593Smuzhiyun stv0367_writebits(state, F367TER_LONG_ECHO, ter_state->echo_pos);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun if (stv0367ter_lock_algo(state) != FE_TER_LOCKOK)
1125*4882a593Smuzhiyun return 0;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun ter_state->state = FE_TER_LOCKOK;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun ter_state->mode = stv0367_readbits(state, F367TER_SYR_MODE);
1130*4882a593Smuzhiyun ter_state->guard = stv0367_readbits(state, F367TER_SYR_GUARD);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun ter_state->first_lock = 1; /* we know sense now :) */
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun ter_state->agc_val =
1135*4882a593Smuzhiyun (stv0367_readbits(state, F367TER_AGC1_VAL_LO) << 16) +
1136*4882a593Smuzhiyun (stv0367_readbits(state, F367TER_AGC1_VAL_HI) << 24) +
1137*4882a593Smuzhiyun stv0367_readbits(state, F367TER_AGC2_VAL_LO) +
1138*4882a593Smuzhiyun (stv0367_readbits(state, F367TER_AGC2_VAL_HI) << 8);
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun /* Carrier offset calculation */
1141*4882a593Smuzhiyun stv0367_writebits(state, F367TER_FREEZE, 1);
1142*4882a593Smuzhiyun offset = (stv0367_readbits(state, F367TER_CRL_FOFFSET_VHI) << 16) ;
1143*4882a593Smuzhiyun offset += (stv0367_readbits(state, F367TER_CRL_FOFFSET_HI) << 8);
1144*4882a593Smuzhiyun offset += (stv0367_readbits(state, F367TER_CRL_FOFFSET_LO));
1145*4882a593Smuzhiyun stv0367_writebits(state, F367TER_FREEZE, 0);
1146*4882a593Smuzhiyun if (offset > 8388607)
1147*4882a593Smuzhiyun offset -= 16777216;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun offset = offset * 2 / 16384;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun if (ter_state->mode == FE_TER_MODE_2K)
1152*4882a593Smuzhiyun offset = (offset * 4464) / 1000;/*** 1 FFT BIN=4.464khz***/
1153*4882a593Smuzhiyun else if (ter_state->mode == FE_TER_MODE_4K)
1154*4882a593Smuzhiyun offset = (offset * 223) / 100;/*** 1 FFT BIN=2.23khz***/
1155*4882a593Smuzhiyun else if (ter_state->mode == FE_TER_MODE_8K)
1156*4882a593Smuzhiyun offset = (offset * 111) / 100;/*** 1 FFT BIN=1.1khz***/
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun if (stv0367_readbits(state, F367TER_PPM_INVSEL) == 1) {
1159*4882a593Smuzhiyun if ((stv0367_readbits(state, F367TER_INV_SPECTR) ==
1160*4882a593Smuzhiyun (stv0367_readbits(state,
1161*4882a593Smuzhiyun F367TER_STATUS_INV_SPECRUM) == 1)))
1162*4882a593Smuzhiyun offset = offset * -1;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun if (ter_state->bw == 6)
1166*4882a593Smuzhiyun offset = (offset * 6) / 8;
1167*4882a593Smuzhiyun else if (ter_state->bw == 7)
1168*4882a593Smuzhiyun offset = (offset * 7) / 8;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun ter_state->frequency += offset;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun tempo = 10; /* exit even if timing_offset stays null */
1173*4882a593Smuzhiyun while ((timing_offset == 0) && (tempo > 0)) {
1174*4882a593Smuzhiyun usleep_range(10000, 20000); /*was 20ms */
1175*4882a593Smuzhiyun /* fine tuning of timing offset if required */
1176*4882a593Smuzhiyun timing_offset = stv0367_readbits(state, F367TER_TRL_TOFFSET_LO)
1177*4882a593Smuzhiyun + 256 * stv0367_readbits(state,
1178*4882a593Smuzhiyun F367TER_TRL_TOFFSET_HI);
1179*4882a593Smuzhiyun if (timing_offset >= 32768)
1180*4882a593Smuzhiyun timing_offset -= 65536;
1181*4882a593Smuzhiyun trl_nomrate = (512 * stv0367_readbits(state,
1182*4882a593Smuzhiyun F367TER_TRL_NOMRATE_HI)
1183*4882a593Smuzhiyun + stv0367_readbits(state, F367TER_TRL_NOMRATE_LO) * 2
1184*4882a593Smuzhiyun + stv0367_readbits(state, F367TER_TRL_NOMRATE_LSB));
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun timing_offset = ((signed)(1000000 / trl_nomrate) *
1187*4882a593Smuzhiyun timing_offset) / 2048;
1188*4882a593Smuzhiyun tempo--;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun if (timing_offset <= 0) {
1192*4882a593Smuzhiyun timing_offset = (timing_offset - 11) / 22;
1193*4882a593Smuzhiyun step = -1;
1194*4882a593Smuzhiyun } else {
1195*4882a593Smuzhiyun timing_offset = (timing_offset + 11) / 22;
1196*4882a593Smuzhiyun step = 1;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun for (counter = 0; counter < abs(timing_offset); counter++) {
1200*4882a593Smuzhiyun trl_nomrate += step;
1201*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TRL_NOMRATE_LSB,
1202*4882a593Smuzhiyun trl_nomrate % 2);
1203*4882a593Smuzhiyun stv0367_writebits(state, F367TER_TRL_NOMRATE_LO,
1204*4882a593Smuzhiyun trl_nomrate / 2);
1205*4882a593Smuzhiyun usleep_range(1000, 2000);
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun usleep_range(5000, 6000);
1209*4882a593Smuzhiyun /* unlocks could happen in case of trl centring big step,
1210*4882a593Smuzhiyun then a core off/on restarts demod */
1211*4882a593Smuzhiyun u_var = stv0367_readbits(state, F367TER_LK);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun if (!u_var) {
1214*4882a593Smuzhiyun stv0367_writebits(state, F367TER_CORE_ACTIVE, 0);
1215*4882a593Smuzhiyun msleep(20);
1216*4882a593Smuzhiyun stv0367_writebits(state, F367TER_CORE_ACTIVE, 1);
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun return 0;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun
stv0367ter_set_frontend(struct dvb_frontend * fe)1222*4882a593Smuzhiyun static int stv0367ter_set_frontend(struct dvb_frontend *fe)
1223*4882a593Smuzhiyun {
1224*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
1225*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
1226*4882a593Smuzhiyun struct stv0367ter_state *ter_state = state->ter_state;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /*u8 trials[2]; */
1229*4882a593Smuzhiyun s8 num_trials, index;
1230*4882a593Smuzhiyun u8 SenseTrials[] = { INVERSION_ON, INVERSION_OFF };
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun if (state->reinit_on_setfrontend)
1233*4882a593Smuzhiyun stv0367ter_init(fe);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun if (fe->ops.tuner_ops.set_params) {
1236*4882a593Smuzhiyun if (state->use_i2c_gatectrl && fe->ops.i2c_gate_ctrl)
1237*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
1238*4882a593Smuzhiyun fe->ops.tuner_ops.set_params(fe);
1239*4882a593Smuzhiyun if (state->use_i2c_gatectrl && fe->ops.i2c_gate_ctrl)
1240*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 0);
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun switch (p->transmission_mode) {
1244*4882a593Smuzhiyun default:
1245*4882a593Smuzhiyun case TRANSMISSION_MODE_AUTO:
1246*4882a593Smuzhiyun case TRANSMISSION_MODE_2K:
1247*4882a593Smuzhiyun ter_state->mode = FE_TER_MODE_2K;
1248*4882a593Smuzhiyun break;
1249*4882a593Smuzhiyun /* case TRANSMISSION_MODE_4K:
1250*4882a593Smuzhiyun pLook.mode = FE_TER_MODE_4K;
1251*4882a593Smuzhiyun break;*/
1252*4882a593Smuzhiyun case TRANSMISSION_MODE_8K:
1253*4882a593Smuzhiyun ter_state->mode = FE_TER_MODE_8K;
1254*4882a593Smuzhiyun break;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun switch (p->guard_interval) {
1258*4882a593Smuzhiyun default:
1259*4882a593Smuzhiyun case GUARD_INTERVAL_1_32:
1260*4882a593Smuzhiyun case GUARD_INTERVAL_1_16:
1261*4882a593Smuzhiyun case GUARD_INTERVAL_1_8:
1262*4882a593Smuzhiyun case GUARD_INTERVAL_1_4:
1263*4882a593Smuzhiyun ter_state->guard = p->guard_interval;
1264*4882a593Smuzhiyun break;
1265*4882a593Smuzhiyun case GUARD_INTERVAL_AUTO:
1266*4882a593Smuzhiyun ter_state->guard = GUARD_INTERVAL_1_32;
1267*4882a593Smuzhiyun break;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun switch (p->bandwidth_hz) {
1271*4882a593Smuzhiyun case 6000000:
1272*4882a593Smuzhiyun ter_state->bw = FE_TER_CHAN_BW_6M;
1273*4882a593Smuzhiyun break;
1274*4882a593Smuzhiyun case 7000000:
1275*4882a593Smuzhiyun ter_state->bw = FE_TER_CHAN_BW_7M;
1276*4882a593Smuzhiyun break;
1277*4882a593Smuzhiyun case 8000000:
1278*4882a593Smuzhiyun default:
1279*4882a593Smuzhiyun ter_state->bw = FE_TER_CHAN_BW_8M;
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun ter_state->hierarchy = FE_TER_HIER_NONE;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun switch (p->inversion) {
1285*4882a593Smuzhiyun case INVERSION_OFF:
1286*4882a593Smuzhiyun case INVERSION_ON:
1287*4882a593Smuzhiyun num_trials = 1;
1288*4882a593Smuzhiyun break;
1289*4882a593Smuzhiyun default:
1290*4882a593Smuzhiyun num_trials = 2;
1291*4882a593Smuzhiyun if (ter_state->first_lock)
1292*4882a593Smuzhiyun num_trials = 1;
1293*4882a593Smuzhiyun break;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun ter_state->state = FE_TER_NOLOCK;
1297*4882a593Smuzhiyun index = 0;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun while (((index) < num_trials) && (ter_state->state != FE_TER_LOCKOK)) {
1300*4882a593Smuzhiyun if (!ter_state->first_lock) {
1301*4882a593Smuzhiyun if (p->inversion == INVERSION_AUTO)
1302*4882a593Smuzhiyun ter_state->sense = SenseTrials[index];
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun stv0367ter_algo(fe);
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun if ((ter_state->state == FE_TER_LOCKOK) &&
1308*4882a593Smuzhiyun (p->inversion == INVERSION_AUTO) &&
1309*4882a593Smuzhiyun (index == 1)) {
1310*4882a593Smuzhiyun /* invert spectrum sense */
1311*4882a593Smuzhiyun SenseTrials[index] = SenseTrials[0];
1312*4882a593Smuzhiyun SenseTrials[(index + 1) % 2] = (SenseTrials[1] + 1) % 2;
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun index++;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun return 0;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun
stv0367ter_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)1321*4882a593Smuzhiyun static int stv0367ter_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
1324*4882a593Smuzhiyun struct stv0367ter_state *ter_state = state->ter_state;
1325*4882a593Smuzhiyun u32 errs = 0;
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun /*wait for counting completion*/
1328*4882a593Smuzhiyun if (stv0367_readbits(state, F367TER_SFERRC_OLDVALUE) == 0) {
1329*4882a593Smuzhiyun errs =
1330*4882a593Smuzhiyun ((u32)stv0367_readbits(state, F367TER_ERR_CNT1)
1331*4882a593Smuzhiyun * (1 << 16))
1332*4882a593Smuzhiyun + ((u32)stv0367_readbits(state, F367TER_ERR_CNT1_HI)
1333*4882a593Smuzhiyun * (1 << 8))
1334*4882a593Smuzhiyun + ((u32)stv0367_readbits(state, F367TER_ERR_CNT1_LO));
1335*4882a593Smuzhiyun ter_state->ucblocks = errs;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun (*ucblocks) = ter_state->ucblocks;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun return 0;
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun
stv0367ter_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * p)1343*4882a593Smuzhiyun static int stv0367ter_get_frontend(struct dvb_frontend *fe,
1344*4882a593Smuzhiyun struct dtv_frontend_properties *p)
1345*4882a593Smuzhiyun {
1346*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
1347*4882a593Smuzhiyun struct stv0367ter_state *ter_state = state->ter_state;
1348*4882a593Smuzhiyun enum stv0367_ter_mode mode;
1349*4882a593Smuzhiyun int constell = 0,/* snr = 0,*/ Data = 0;
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun p->frequency = stv0367_get_tuner_freq(fe);
1352*4882a593Smuzhiyun if ((int)p->frequency < 0)
1353*4882a593Smuzhiyun p->frequency = -p->frequency;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun constell = stv0367_readbits(state, F367TER_TPS_CONST);
1356*4882a593Smuzhiyun if (constell == 0)
1357*4882a593Smuzhiyun p->modulation = QPSK;
1358*4882a593Smuzhiyun else if (constell == 1)
1359*4882a593Smuzhiyun p->modulation = QAM_16;
1360*4882a593Smuzhiyun else
1361*4882a593Smuzhiyun p->modulation = QAM_64;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun p->inversion = stv0367_readbits(state, F367TER_INV_SPECTR);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /* Get the Hierarchical mode */
1366*4882a593Smuzhiyun Data = stv0367_readbits(state, F367TER_TPS_HIERMODE);
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun switch (Data) {
1369*4882a593Smuzhiyun case 0:
1370*4882a593Smuzhiyun p->hierarchy = HIERARCHY_NONE;
1371*4882a593Smuzhiyun break;
1372*4882a593Smuzhiyun case 1:
1373*4882a593Smuzhiyun p->hierarchy = HIERARCHY_1;
1374*4882a593Smuzhiyun break;
1375*4882a593Smuzhiyun case 2:
1376*4882a593Smuzhiyun p->hierarchy = HIERARCHY_2;
1377*4882a593Smuzhiyun break;
1378*4882a593Smuzhiyun case 3:
1379*4882a593Smuzhiyun p->hierarchy = HIERARCHY_4;
1380*4882a593Smuzhiyun break;
1381*4882a593Smuzhiyun default:
1382*4882a593Smuzhiyun p->hierarchy = HIERARCHY_AUTO;
1383*4882a593Smuzhiyun break; /* error */
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun /* Get the FEC Rate */
1387*4882a593Smuzhiyun if (ter_state->hierarchy == FE_TER_HIER_LOW_PRIO)
1388*4882a593Smuzhiyun Data = stv0367_readbits(state, F367TER_TPS_LPCODE);
1389*4882a593Smuzhiyun else
1390*4882a593Smuzhiyun Data = stv0367_readbits(state, F367TER_TPS_HPCODE);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun switch (Data) {
1393*4882a593Smuzhiyun case 0:
1394*4882a593Smuzhiyun p->code_rate_HP = FEC_1_2;
1395*4882a593Smuzhiyun break;
1396*4882a593Smuzhiyun case 1:
1397*4882a593Smuzhiyun p->code_rate_HP = FEC_2_3;
1398*4882a593Smuzhiyun break;
1399*4882a593Smuzhiyun case 2:
1400*4882a593Smuzhiyun p->code_rate_HP = FEC_3_4;
1401*4882a593Smuzhiyun break;
1402*4882a593Smuzhiyun case 3:
1403*4882a593Smuzhiyun p->code_rate_HP = FEC_5_6;
1404*4882a593Smuzhiyun break;
1405*4882a593Smuzhiyun case 4:
1406*4882a593Smuzhiyun p->code_rate_HP = FEC_7_8;
1407*4882a593Smuzhiyun break;
1408*4882a593Smuzhiyun default:
1409*4882a593Smuzhiyun p->code_rate_HP = FEC_AUTO;
1410*4882a593Smuzhiyun break; /* error */
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun mode = stv0367_readbits(state, F367TER_SYR_MODE);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun switch (mode) {
1416*4882a593Smuzhiyun case FE_TER_MODE_2K:
1417*4882a593Smuzhiyun p->transmission_mode = TRANSMISSION_MODE_2K;
1418*4882a593Smuzhiyun break;
1419*4882a593Smuzhiyun /* case FE_TER_MODE_4K:
1420*4882a593Smuzhiyun p->transmission_mode = TRANSMISSION_MODE_4K;
1421*4882a593Smuzhiyun break;*/
1422*4882a593Smuzhiyun case FE_TER_MODE_8K:
1423*4882a593Smuzhiyun p->transmission_mode = TRANSMISSION_MODE_8K;
1424*4882a593Smuzhiyun break;
1425*4882a593Smuzhiyun default:
1426*4882a593Smuzhiyun p->transmission_mode = TRANSMISSION_MODE_AUTO;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun p->guard_interval = stv0367_readbits(state, F367TER_SYR_GUARD);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun return 0;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
stv0367ter_snr_readreg(struct dvb_frontend * fe)1434*4882a593Smuzhiyun static u32 stv0367ter_snr_readreg(struct dvb_frontend *fe)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
1437*4882a593Smuzhiyun u32 snru32 = 0;
1438*4882a593Smuzhiyun int cpt = 0;
1439*4882a593Smuzhiyun u8 cut = stv0367_readbits(state, F367TER_IDENTIFICATIONREG);
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun while (cpt < 10) {
1442*4882a593Smuzhiyun usleep_range(2000, 3000);
1443*4882a593Smuzhiyun if (cut == 0x50) /*cut 1.0 cut 1.1*/
1444*4882a593Smuzhiyun snru32 += stv0367_readbits(state, F367TER_CHCSNR) / 4;
1445*4882a593Smuzhiyun else /*cu2.0*/
1446*4882a593Smuzhiyun snru32 += 125 * stv0367_readbits(state, F367TER_CHCSNR);
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun cpt++;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun snru32 /= 10;/*average on 10 values*/
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun return snru32;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun
stv0367ter_read_snr(struct dvb_frontend * fe,u16 * snr)1455*4882a593Smuzhiyun static int stv0367ter_read_snr(struct dvb_frontend *fe, u16 *snr)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun u32 snrval = stv0367ter_snr_readreg(fe);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun *snr = snrval / 1000;
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun return 0;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun #if 0
1465*4882a593Smuzhiyun static int stv0367ter_status(struct dvb_frontend *fe)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
1469*4882a593Smuzhiyun struct stv0367ter_state *ter_state = state->ter_state;
1470*4882a593Smuzhiyun int locked = FALSE;
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun locked = (stv0367_readbits(state, F367TER_LK));
1473*4882a593Smuzhiyun if (!locked)
1474*4882a593Smuzhiyun ter_state->unlock_counter += 1;
1475*4882a593Smuzhiyun else
1476*4882a593Smuzhiyun ter_state->unlock_counter = 0;
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun if (ter_state->unlock_counter > 2) {
1479*4882a593Smuzhiyun if (!stv0367_readbits(state, F367TER_TPS_LOCK) ||
1480*4882a593Smuzhiyun (!stv0367_readbits(state, F367TER_LK))) {
1481*4882a593Smuzhiyun stv0367_writebits(state, F367TER_CORE_ACTIVE, 0);
1482*4882a593Smuzhiyun usleep_range(2000, 3000);
1483*4882a593Smuzhiyun stv0367_writebits(state, F367TER_CORE_ACTIVE, 1);
1484*4882a593Smuzhiyun msleep(350);
1485*4882a593Smuzhiyun locked = (stv0367_readbits(state, F367TER_TPS_LOCK)) &&
1486*4882a593Smuzhiyun (stv0367_readbits(state, F367TER_LK));
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun return locked;
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun #endif
stv0367ter_read_status(struct dvb_frontend * fe,enum fe_status * status)1494*4882a593Smuzhiyun static int stv0367ter_read_status(struct dvb_frontend *fe,
1495*4882a593Smuzhiyun enum fe_status *status)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun dprintk("%s:\n", __func__);
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun *status = 0;
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun if (stv0367_readbits(state, F367TER_LK)) {
1504*4882a593Smuzhiyun *status = FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI
1505*4882a593Smuzhiyun | FE_HAS_SYNC | FE_HAS_LOCK;
1506*4882a593Smuzhiyun dprintk("%s: stv0367 has locked\n", __func__);
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun return 0;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
stv0367ter_read_ber(struct dvb_frontend * fe,u32 * ber)1512*4882a593Smuzhiyun static int stv0367ter_read_ber(struct dvb_frontend *fe, u32 *ber)
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
1515*4882a593Smuzhiyun struct stv0367ter_state *ter_state = state->ter_state;
1516*4882a593Smuzhiyun u32 Errors = 0, tber = 0, temporary = 0;
1517*4882a593Smuzhiyun int abc = 0, def = 0;
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun /*wait for counting completion*/
1521*4882a593Smuzhiyun if (stv0367_readbits(state, F367TER_SFERRC_OLDVALUE) == 0)
1522*4882a593Smuzhiyun Errors = ((u32)stv0367_readbits(state, F367TER_SFEC_ERR_CNT)
1523*4882a593Smuzhiyun * (1 << 16))
1524*4882a593Smuzhiyun + ((u32)stv0367_readbits(state, F367TER_SFEC_ERR_CNT_HI)
1525*4882a593Smuzhiyun * (1 << 8))
1526*4882a593Smuzhiyun + ((u32)stv0367_readbits(state,
1527*4882a593Smuzhiyun F367TER_SFEC_ERR_CNT_LO));
1528*4882a593Smuzhiyun /*measurement not completed, load previous value*/
1529*4882a593Smuzhiyun else {
1530*4882a593Smuzhiyun tber = ter_state->pBER;
1531*4882a593Smuzhiyun return 0;
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun abc = stv0367_readbits(state, F367TER_SFEC_ERR_SOURCE);
1535*4882a593Smuzhiyun def = stv0367_readbits(state, F367TER_SFEC_NUM_EVENT);
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun if (Errors == 0) {
1538*4882a593Smuzhiyun tber = 0;
1539*4882a593Smuzhiyun } else if (abc == 0x7) {
1540*4882a593Smuzhiyun if (Errors <= 4) {
1541*4882a593Smuzhiyun temporary = (Errors * 1000000000) / (8 * (1 << 14));
1542*4882a593Smuzhiyun } else if (Errors <= 42) {
1543*4882a593Smuzhiyun temporary = (Errors * 100000000) / (8 * (1 << 14));
1544*4882a593Smuzhiyun temporary = temporary * 10;
1545*4882a593Smuzhiyun } else if (Errors <= 429) {
1546*4882a593Smuzhiyun temporary = (Errors * 10000000) / (8 * (1 << 14));
1547*4882a593Smuzhiyun temporary = temporary * 100;
1548*4882a593Smuzhiyun } else if (Errors <= 4294) {
1549*4882a593Smuzhiyun temporary = (Errors * 1000000) / (8 * (1 << 14));
1550*4882a593Smuzhiyun temporary = temporary * 1000;
1551*4882a593Smuzhiyun } else if (Errors <= 42949) {
1552*4882a593Smuzhiyun temporary = (Errors * 100000) / (8 * (1 << 14));
1553*4882a593Smuzhiyun temporary = temporary * 10000;
1554*4882a593Smuzhiyun } else if (Errors <= 429496) {
1555*4882a593Smuzhiyun temporary = (Errors * 10000) / (8 * (1 << 14));
1556*4882a593Smuzhiyun temporary = temporary * 100000;
1557*4882a593Smuzhiyun } else { /*if (Errors<4294967) 2^22 max error*/
1558*4882a593Smuzhiyun temporary = (Errors * 1000) / (8 * (1 << 14));
1559*4882a593Smuzhiyun temporary = temporary * 100000; /* still to *10 */
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun /* Byte error*/
1563*4882a593Smuzhiyun if (def == 2)
1564*4882a593Smuzhiyun /*tber=Errors/(8*(1 <<14));*/
1565*4882a593Smuzhiyun tber = temporary;
1566*4882a593Smuzhiyun else if (def == 3)
1567*4882a593Smuzhiyun /*tber=Errors/(8*(1 <<16));*/
1568*4882a593Smuzhiyun tber = temporary / 4;
1569*4882a593Smuzhiyun else if (def == 4)
1570*4882a593Smuzhiyun /*tber=Errors/(8*(1 <<18));*/
1571*4882a593Smuzhiyun tber = temporary / 16;
1572*4882a593Smuzhiyun else if (def == 5)
1573*4882a593Smuzhiyun /*tber=Errors/(8*(1 <<20));*/
1574*4882a593Smuzhiyun tber = temporary / 64;
1575*4882a593Smuzhiyun else if (def == 6)
1576*4882a593Smuzhiyun /*tber=Errors/(8*(1 <<22));*/
1577*4882a593Smuzhiyun tber = temporary / 256;
1578*4882a593Smuzhiyun else
1579*4882a593Smuzhiyun /* should not pass here*/
1580*4882a593Smuzhiyun tber = 0;
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun if ((Errors < 4294967) && (Errors > 429496))
1583*4882a593Smuzhiyun tber *= 10;
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun /* save actual value */
1588*4882a593Smuzhiyun ter_state->pBER = tber;
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun (*ber) = tber;
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun return 0;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun #if 0
1595*4882a593Smuzhiyun static u32 stv0367ter_get_per(struct stv0367_state *state)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun struct stv0367ter_state *ter_state = state->ter_state;
1598*4882a593Smuzhiyun u32 Errors = 0, Per = 0, temporary = 0;
1599*4882a593Smuzhiyun int abc = 0, def = 0, cpt = 0;
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun while (((stv0367_readbits(state, F367TER_SFERRC_OLDVALUE) == 1) &&
1602*4882a593Smuzhiyun (cpt < 400)) || ((Errors == 0) && (cpt < 400))) {
1603*4882a593Smuzhiyun usleep_range(1000, 2000);
1604*4882a593Smuzhiyun Errors = ((u32)stv0367_readbits(state, F367TER_ERR_CNT1)
1605*4882a593Smuzhiyun * (1 << 16))
1606*4882a593Smuzhiyun + ((u32)stv0367_readbits(state, F367TER_ERR_CNT1_HI)
1607*4882a593Smuzhiyun * (1 << 8))
1608*4882a593Smuzhiyun + ((u32)stv0367_readbits(state, F367TER_ERR_CNT1_LO));
1609*4882a593Smuzhiyun cpt++;
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun abc = stv0367_readbits(state, F367TER_ERR_SRC1);
1612*4882a593Smuzhiyun def = stv0367_readbits(state, F367TER_NUM_EVT1);
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun if (Errors == 0)
1615*4882a593Smuzhiyun Per = 0;
1616*4882a593Smuzhiyun else if (abc == 0x9) {
1617*4882a593Smuzhiyun if (Errors <= 4) {
1618*4882a593Smuzhiyun temporary = (Errors * 1000000000) / (8 * (1 << 8));
1619*4882a593Smuzhiyun } else if (Errors <= 42) {
1620*4882a593Smuzhiyun temporary = (Errors * 100000000) / (8 * (1 << 8));
1621*4882a593Smuzhiyun temporary = temporary * 10;
1622*4882a593Smuzhiyun } else if (Errors <= 429) {
1623*4882a593Smuzhiyun temporary = (Errors * 10000000) / (8 * (1 << 8));
1624*4882a593Smuzhiyun temporary = temporary * 100;
1625*4882a593Smuzhiyun } else if (Errors <= 4294) {
1626*4882a593Smuzhiyun temporary = (Errors * 1000000) / (8 * (1 << 8));
1627*4882a593Smuzhiyun temporary = temporary * 1000;
1628*4882a593Smuzhiyun } else if (Errors <= 42949) {
1629*4882a593Smuzhiyun temporary = (Errors * 100000) / (8 * (1 << 8));
1630*4882a593Smuzhiyun temporary = temporary * 10000;
1631*4882a593Smuzhiyun } else { /*if(Errors<=429496) 2^16 errors max*/
1632*4882a593Smuzhiyun temporary = (Errors * 10000) / (8 * (1 << 8));
1633*4882a593Smuzhiyun temporary = temporary * 100000;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun /* pkt error*/
1637*4882a593Smuzhiyun if (def == 2)
1638*4882a593Smuzhiyun /*Per=Errors/(1 << 8);*/
1639*4882a593Smuzhiyun Per = temporary;
1640*4882a593Smuzhiyun else if (def == 3)
1641*4882a593Smuzhiyun /*Per=Errors/(1 << 10);*/
1642*4882a593Smuzhiyun Per = temporary / 4;
1643*4882a593Smuzhiyun else if (def == 4)
1644*4882a593Smuzhiyun /*Per=Errors/(1 << 12);*/
1645*4882a593Smuzhiyun Per = temporary / 16;
1646*4882a593Smuzhiyun else if (def == 5)
1647*4882a593Smuzhiyun /*Per=Errors/(1 << 14);*/
1648*4882a593Smuzhiyun Per = temporary / 64;
1649*4882a593Smuzhiyun else if (def == 6)
1650*4882a593Smuzhiyun /*Per=Errors/(1 << 16);*/
1651*4882a593Smuzhiyun Per = temporary / 256;
1652*4882a593Smuzhiyun else
1653*4882a593Smuzhiyun Per = 0;
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun /* save actual value */
1657*4882a593Smuzhiyun ter_state->pPER = Per;
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun return Per;
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun #endif
stv0367_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * fe_tune_settings)1662*4882a593Smuzhiyun static int stv0367_get_tune_settings(struct dvb_frontend *fe,
1663*4882a593Smuzhiyun struct dvb_frontend_tune_settings
1664*4882a593Smuzhiyun *fe_tune_settings)
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun fe_tune_settings->min_delay_ms = 1000;
1667*4882a593Smuzhiyun fe_tune_settings->step_size = 0;
1668*4882a593Smuzhiyun fe_tune_settings->max_drift = 0;
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun return 0;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
stv0367_release(struct dvb_frontend * fe)1673*4882a593Smuzhiyun static void stv0367_release(struct dvb_frontend *fe)
1674*4882a593Smuzhiyun {
1675*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun kfree(state->ter_state);
1678*4882a593Smuzhiyun kfree(state->cab_state);
1679*4882a593Smuzhiyun kfree(state);
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun static const struct dvb_frontend_ops stv0367ter_ops = {
1683*4882a593Smuzhiyun .delsys = { SYS_DVBT },
1684*4882a593Smuzhiyun .info = {
1685*4882a593Smuzhiyun .name = "ST STV0367 DVB-T",
1686*4882a593Smuzhiyun .frequency_min_hz = 47 * MHz,
1687*4882a593Smuzhiyun .frequency_max_hz = 862 * MHz,
1688*4882a593Smuzhiyun .frequency_stepsize_hz = 15625,
1689*4882a593Smuzhiyun .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 |
1690*4882a593Smuzhiyun FE_CAN_FEC_3_4 | FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 |
1691*4882a593Smuzhiyun FE_CAN_FEC_AUTO |
1692*4882a593Smuzhiyun FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 |
1693*4882a593Smuzhiyun FE_CAN_QAM_128 | FE_CAN_QAM_256 | FE_CAN_QAM_AUTO |
1694*4882a593Smuzhiyun FE_CAN_TRANSMISSION_MODE_AUTO | FE_CAN_RECOVER |
1695*4882a593Smuzhiyun FE_CAN_INVERSION_AUTO |
1696*4882a593Smuzhiyun FE_CAN_MUTE_TS
1697*4882a593Smuzhiyun },
1698*4882a593Smuzhiyun .release = stv0367_release,
1699*4882a593Smuzhiyun .init = stv0367ter_init,
1700*4882a593Smuzhiyun .sleep = stv0367ter_sleep,
1701*4882a593Smuzhiyun .i2c_gate_ctrl = stv0367ter_gate_ctrl,
1702*4882a593Smuzhiyun .set_frontend = stv0367ter_set_frontend,
1703*4882a593Smuzhiyun .get_frontend = stv0367ter_get_frontend,
1704*4882a593Smuzhiyun .get_tune_settings = stv0367_get_tune_settings,
1705*4882a593Smuzhiyun .read_status = stv0367ter_read_status,
1706*4882a593Smuzhiyun .read_ber = stv0367ter_read_ber,/* too slow */
1707*4882a593Smuzhiyun /* .read_signal_strength = stv0367_read_signal_strength,*/
1708*4882a593Smuzhiyun .read_snr = stv0367ter_read_snr,
1709*4882a593Smuzhiyun .read_ucblocks = stv0367ter_read_ucblocks,
1710*4882a593Smuzhiyun };
1711*4882a593Smuzhiyun
stv0367ter_attach(const struct stv0367_config * config,struct i2c_adapter * i2c)1712*4882a593Smuzhiyun struct dvb_frontend *stv0367ter_attach(const struct stv0367_config *config,
1713*4882a593Smuzhiyun struct i2c_adapter *i2c)
1714*4882a593Smuzhiyun {
1715*4882a593Smuzhiyun struct stv0367_state *state = NULL;
1716*4882a593Smuzhiyun struct stv0367ter_state *ter_state = NULL;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun /* allocate memory for the internal state */
1719*4882a593Smuzhiyun state = kzalloc(sizeof(struct stv0367_state), GFP_KERNEL);
1720*4882a593Smuzhiyun if (state == NULL)
1721*4882a593Smuzhiyun goto error;
1722*4882a593Smuzhiyun ter_state = kzalloc(sizeof(struct stv0367ter_state), GFP_KERNEL);
1723*4882a593Smuzhiyun if (ter_state == NULL)
1724*4882a593Smuzhiyun goto error;
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun /* setup the state */
1727*4882a593Smuzhiyun state->i2c = i2c;
1728*4882a593Smuzhiyun state->config = config;
1729*4882a593Smuzhiyun state->ter_state = ter_state;
1730*4882a593Smuzhiyun state->fe.ops = stv0367ter_ops;
1731*4882a593Smuzhiyun state->fe.demodulator_priv = state;
1732*4882a593Smuzhiyun state->chip_id = stv0367_readreg(state, 0xf000);
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun /* demod operation options */
1735*4882a593Smuzhiyun state->use_i2c_gatectrl = 1;
1736*4882a593Smuzhiyun state->deftabs = STV0367_DEFTAB_GENERIC;
1737*4882a593Smuzhiyun state->reinit_on_setfrontend = 1;
1738*4882a593Smuzhiyun state->auto_if_khz = 0;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun dprintk("%s: chip_id = 0x%x\n", __func__, state->chip_id);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun /* check if the demod is there */
1743*4882a593Smuzhiyun if ((state->chip_id != 0x50) && (state->chip_id != 0x60))
1744*4882a593Smuzhiyun goto error;
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun return &state->fe;
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun error:
1749*4882a593Smuzhiyun kfree(ter_state);
1750*4882a593Smuzhiyun kfree(state);
1751*4882a593Smuzhiyun return NULL;
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun EXPORT_SYMBOL(stv0367ter_attach);
1754*4882a593Smuzhiyun
stv0367cab_gate_ctrl(struct dvb_frontend * fe,int enable)1755*4882a593Smuzhiyun static int stv0367cab_gate_ctrl(struct dvb_frontend *fe, int enable)
1756*4882a593Smuzhiyun {
1757*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun dprintk("%s:\n", __func__);
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_I2CT_ON, (enable > 0) ? 1 : 0);
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun return 0;
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun
stv0367cab_get_mclk(struct dvb_frontend * fe,u32 ExtClk_Hz)1766*4882a593Smuzhiyun static u32 stv0367cab_get_mclk(struct dvb_frontend *fe, u32 ExtClk_Hz)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
1769*4882a593Smuzhiyun u32 mclk_Hz = 0;/* master clock frequency (Hz) */
1770*4882a593Smuzhiyun u32 M, N, P;
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun if (stv0367_readbits(state, F367CAB_BYPASS_PLLXN) == 0) {
1774*4882a593Smuzhiyun N = (u32)stv0367_readbits(state, F367CAB_PLL_NDIV);
1775*4882a593Smuzhiyun if (N == 0)
1776*4882a593Smuzhiyun N = N + 1;
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun M = (u32)stv0367_readbits(state, F367CAB_PLL_MDIV);
1779*4882a593Smuzhiyun if (M == 0)
1780*4882a593Smuzhiyun M = M + 1;
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun P = (u32)stv0367_readbits(state, F367CAB_PLL_PDIV);
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun if (P > 5)
1785*4882a593Smuzhiyun P = 5;
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun mclk_Hz = ((ExtClk_Hz / 2) * N) / (M * (1 << P));
1788*4882a593Smuzhiyun dprintk("stv0367cab_get_mclk BYPASS_PLLXN mclk_Hz=%d\n",
1789*4882a593Smuzhiyun mclk_Hz);
1790*4882a593Smuzhiyun } else
1791*4882a593Smuzhiyun mclk_Hz = ExtClk_Hz;
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun dprintk("stv0367cab_get_mclk final mclk_Hz=%d\n", mclk_Hz);
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun return mclk_Hz;
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun
stv0367cab_get_adc_freq(struct dvb_frontend * fe,u32 ExtClk_Hz)1798*4882a593Smuzhiyun static u32 stv0367cab_get_adc_freq(struct dvb_frontend *fe, u32 ExtClk_Hz)
1799*4882a593Smuzhiyun {
1800*4882a593Smuzhiyun u32 ADCClk_Hz = ExtClk_Hz;
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun ADCClk_Hz = stv0367cab_get_mclk(fe, ExtClk_Hz);
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun return ADCClk_Hz;
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun
stv0367cab_SetQamSize(struct stv0367_state * state,u32 SymbolRate,enum stv0367cab_mod QAMSize)1807*4882a593Smuzhiyun static enum stv0367cab_mod stv0367cab_SetQamSize(struct stv0367_state *state,
1808*4882a593Smuzhiyun u32 SymbolRate,
1809*4882a593Smuzhiyun enum stv0367cab_mod QAMSize)
1810*4882a593Smuzhiyun {
1811*4882a593Smuzhiyun /* Set QAM size */
1812*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_QAM_MODE, QAMSize);
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun /* Set Registers settings specific to the QAM size */
1815*4882a593Smuzhiyun switch (QAMSize) {
1816*4882a593Smuzhiyun case FE_CAB_MOD_QAM4:
1817*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_IQDEM_ADJ_AGC_REF, 0x00);
1818*4882a593Smuzhiyun break;
1819*4882a593Smuzhiyun case FE_CAB_MOD_QAM16:
1820*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_AGC_PWR_REF_L, 0x64);
1821*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_IQDEM_ADJ_AGC_REF, 0x00);
1822*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_FSM_STATE, 0x90);
1823*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CTR_LPF_GAIN, 0xc1);
1824*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LPF_GAIN, 0xa7);
1825*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LD_SEN, 0x95);
1826*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LIMITER, 0x40);
1827*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_PNT_GAIN, 0x8a);
1828*4882a593Smuzhiyun break;
1829*4882a593Smuzhiyun case FE_CAB_MOD_QAM32:
1830*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_IQDEM_ADJ_AGC_REF, 0x00);
1831*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_AGC_PWR_REF_L, 0x6e);
1832*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_FSM_STATE, 0xb0);
1833*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CTR_LPF_GAIN, 0xc1);
1834*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LPF_GAIN, 0xb7);
1835*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LD_SEN, 0x9d);
1836*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LIMITER, 0x7f);
1837*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_PNT_GAIN, 0xa7);
1838*4882a593Smuzhiyun break;
1839*4882a593Smuzhiyun case FE_CAB_MOD_QAM64:
1840*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_IQDEM_ADJ_AGC_REF, 0x82);
1841*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_AGC_PWR_REF_L, 0x5a);
1842*4882a593Smuzhiyun if (SymbolRate > 4500000) {
1843*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_FSM_STATE, 0xb0);
1844*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CTR_LPF_GAIN, 0xc1);
1845*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LPF_GAIN, 0xa5);
1846*4882a593Smuzhiyun } else if (SymbolRate > 2500000) {
1847*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_FSM_STATE, 0xa0);
1848*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CTR_LPF_GAIN, 0xc1);
1849*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LPF_GAIN, 0xa6);
1850*4882a593Smuzhiyun } else {
1851*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_FSM_STATE, 0xa0);
1852*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CTR_LPF_GAIN, 0xd1);
1853*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LPF_GAIN, 0xa7);
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LD_SEN, 0x95);
1856*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LIMITER, 0x40);
1857*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_PNT_GAIN, 0x99);
1858*4882a593Smuzhiyun break;
1859*4882a593Smuzhiyun case FE_CAB_MOD_QAM128:
1860*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_IQDEM_ADJ_AGC_REF, 0x00);
1861*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_AGC_PWR_REF_L, 0x76);
1862*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_FSM_STATE, 0x90);
1863*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CTR_LPF_GAIN, 0xb1);
1864*4882a593Smuzhiyun if (SymbolRate > 4500000)
1865*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LPF_GAIN, 0xa7);
1866*4882a593Smuzhiyun else if (SymbolRate > 2500000)
1867*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LPF_GAIN, 0xa6);
1868*4882a593Smuzhiyun else
1869*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LPF_GAIN, 0x97);
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LD_SEN, 0x8e);
1872*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LIMITER, 0x7f);
1873*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_PNT_GAIN, 0xa7);
1874*4882a593Smuzhiyun break;
1875*4882a593Smuzhiyun case FE_CAB_MOD_QAM256:
1876*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_IQDEM_ADJ_AGC_REF, 0x94);
1877*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_AGC_PWR_REF_L, 0x5a);
1878*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_FSM_STATE, 0xa0);
1879*4882a593Smuzhiyun if (SymbolRate > 4500000)
1880*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CTR_LPF_GAIN, 0xc1);
1881*4882a593Smuzhiyun else if (SymbolRate > 2500000)
1882*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CTR_LPF_GAIN, 0xc1);
1883*4882a593Smuzhiyun else
1884*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CTR_LPF_GAIN, 0xd1);
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LPF_GAIN, 0xa7);
1887*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LD_SEN, 0x85);
1888*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_LIMITER, 0x40);
1889*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_PNT_GAIN, 0xa7);
1890*4882a593Smuzhiyun break;
1891*4882a593Smuzhiyun case FE_CAB_MOD_QAM512:
1892*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_IQDEM_ADJ_AGC_REF, 0x00);
1893*4882a593Smuzhiyun break;
1894*4882a593Smuzhiyun case FE_CAB_MOD_QAM1024:
1895*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_IQDEM_ADJ_AGC_REF, 0x00);
1896*4882a593Smuzhiyun break;
1897*4882a593Smuzhiyun default:
1898*4882a593Smuzhiyun break;
1899*4882a593Smuzhiyun }
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun return QAMSize;
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun
stv0367cab_set_derot_freq(struct stv0367_state * state,u32 adc_hz,s32 derot_hz)1904*4882a593Smuzhiyun static u32 stv0367cab_set_derot_freq(struct stv0367_state *state,
1905*4882a593Smuzhiyun u32 adc_hz, s32 derot_hz)
1906*4882a593Smuzhiyun {
1907*4882a593Smuzhiyun u32 sampled_if = 0;
1908*4882a593Smuzhiyun u32 adc_khz;
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun adc_khz = adc_hz / 1000;
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun dprintk("%s: adc_hz=%d derot_hz=%d\n", __func__, adc_hz, derot_hz);
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun if (adc_khz != 0) {
1915*4882a593Smuzhiyun if (derot_hz < 1000000)
1916*4882a593Smuzhiyun derot_hz = adc_hz / 4; /* ZIF operation */
1917*4882a593Smuzhiyun if (derot_hz > adc_hz)
1918*4882a593Smuzhiyun derot_hz = derot_hz - adc_hz;
1919*4882a593Smuzhiyun sampled_if = (u32)derot_hz / 1000;
1920*4882a593Smuzhiyun sampled_if *= 32768;
1921*4882a593Smuzhiyun sampled_if /= adc_khz;
1922*4882a593Smuzhiyun sampled_if *= 256;
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun if (sampled_if > 8388607)
1926*4882a593Smuzhiyun sampled_if = 8388607;
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun dprintk("%s: sampled_if=0x%x\n", __func__, sampled_if);
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_MIX_NCO_LL, sampled_if);
1931*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_MIX_NCO_HL, (sampled_if >> 8));
1932*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_MIX_NCO_INC_HH, (sampled_if >> 16));
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun return derot_hz;
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun
stv0367cab_get_derot_freq(struct stv0367_state * state,u32 adc_hz)1937*4882a593Smuzhiyun static u32 stv0367cab_get_derot_freq(struct stv0367_state *state, u32 adc_hz)
1938*4882a593Smuzhiyun {
1939*4882a593Smuzhiyun u32 sampled_if;
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun sampled_if = stv0367_readbits(state, F367CAB_MIX_NCO_INC_LL) +
1942*4882a593Smuzhiyun (stv0367_readbits(state, F367CAB_MIX_NCO_INC_HL) << 8) +
1943*4882a593Smuzhiyun (stv0367_readbits(state, F367CAB_MIX_NCO_INC_HH) << 16);
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun sampled_if /= 256;
1946*4882a593Smuzhiyun sampled_if *= (adc_hz / 1000);
1947*4882a593Smuzhiyun sampled_if += 1;
1948*4882a593Smuzhiyun sampled_if /= 32768;
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun return sampled_if;
1951*4882a593Smuzhiyun }
1952*4882a593Smuzhiyun
stv0367cab_set_srate(struct stv0367_state * state,u32 adc_hz,u32 mclk_hz,u32 SymbolRate,enum stv0367cab_mod QAMSize)1953*4882a593Smuzhiyun static u32 stv0367cab_set_srate(struct stv0367_state *state, u32 adc_hz,
1954*4882a593Smuzhiyun u32 mclk_hz, u32 SymbolRate,
1955*4882a593Smuzhiyun enum stv0367cab_mod QAMSize)
1956*4882a593Smuzhiyun {
1957*4882a593Smuzhiyun u32 QamSizeCorr = 0;
1958*4882a593Smuzhiyun u32 u32_tmp = 0, u32_tmp1 = 0;
1959*4882a593Smuzhiyun u32 adp_khz;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun dprintk("%s:\n", __func__);
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun /* Set Correction factor of SRC gain */
1964*4882a593Smuzhiyun switch (QAMSize) {
1965*4882a593Smuzhiyun case FE_CAB_MOD_QAM4:
1966*4882a593Smuzhiyun QamSizeCorr = 1110;
1967*4882a593Smuzhiyun break;
1968*4882a593Smuzhiyun case FE_CAB_MOD_QAM16:
1969*4882a593Smuzhiyun QamSizeCorr = 1032;
1970*4882a593Smuzhiyun break;
1971*4882a593Smuzhiyun case FE_CAB_MOD_QAM32:
1972*4882a593Smuzhiyun QamSizeCorr = 954;
1973*4882a593Smuzhiyun break;
1974*4882a593Smuzhiyun case FE_CAB_MOD_QAM64:
1975*4882a593Smuzhiyun QamSizeCorr = 983;
1976*4882a593Smuzhiyun break;
1977*4882a593Smuzhiyun case FE_CAB_MOD_QAM128:
1978*4882a593Smuzhiyun QamSizeCorr = 957;
1979*4882a593Smuzhiyun break;
1980*4882a593Smuzhiyun case FE_CAB_MOD_QAM256:
1981*4882a593Smuzhiyun QamSizeCorr = 948;
1982*4882a593Smuzhiyun break;
1983*4882a593Smuzhiyun case FE_CAB_MOD_QAM512:
1984*4882a593Smuzhiyun QamSizeCorr = 0;
1985*4882a593Smuzhiyun break;
1986*4882a593Smuzhiyun case FE_CAB_MOD_QAM1024:
1987*4882a593Smuzhiyun QamSizeCorr = 944;
1988*4882a593Smuzhiyun break;
1989*4882a593Smuzhiyun default:
1990*4882a593Smuzhiyun break;
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun /* Transfer ratio calculation */
1994*4882a593Smuzhiyun if (adc_hz != 0) {
1995*4882a593Smuzhiyun u32_tmp = 256 * SymbolRate;
1996*4882a593Smuzhiyun u32_tmp = u32_tmp / adc_hz;
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_CRL_TFR, (u8)u32_tmp);
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun /* Symbol rate and SRC gain calculation */
2001*4882a593Smuzhiyun adp_khz = (mclk_hz >> 1) / 1000;/* TRL works at half the system clock */
2002*4882a593Smuzhiyun if (adp_khz != 0) {
2003*4882a593Smuzhiyun u32_tmp = SymbolRate;
2004*4882a593Smuzhiyun u32_tmp1 = SymbolRate;
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun if (u32_tmp < 2097152) { /* 2097152 = 2^21 */
2007*4882a593Smuzhiyun /* Symbol rate calculation */
2008*4882a593Smuzhiyun u32_tmp *= 2048; /* 2048 = 2^11 */
2009*4882a593Smuzhiyun u32_tmp = u32_tmp / adp_khz;
2010*4882a593Smuzhiyun u32_tmp = u32_tmp * 16384; /* 16384 = 2^14 */
2011*4882a593Smuzhiyun u32_tmp /= 125 ; /* 125 = 1000/2^3 */
2012*4882a593Smuzhiyun u32_tmp = u32_tmp * 8; /* 8 = 2^3 */
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun /* SRC Gain Calculation */
2015*4882a593Smuzhiyun u32_tmp1 *= 2048; /* *2*2^10 */
2016*4882a593Smuzhiyun u32_tmp1 /= 439; /* *2/878 */
2017*4882a593Smuzhiyun u32_tmp1 *= 256; /* *2^8 */
2018*4882a593Smuzhiyun u32_tmp1 = u32_tmp1 / adp_khz; /* /(AdpClk in kHz) */
2019*4882a593Smuzhiyun u32_tmp1 *= QamSizeCorr * 9; /* *1000*corr factor */
2020*4882a593Smuzhiyun u32_tmp1 = u32_tmp1 / 10000000;
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun } else if (u32_tmp < 4194304) { /* 4194304 = 2**22 */
2023*4882a593Smuzhiyun /* Symbol rate calculation */
2024*4882a593Smuzhiyun u32_tmp *= 1024 ; /* 1024 = 2**10 */
2025*4882a593Smuzhiyun u32_tmp = u32_tmp / adp_khz;
2026*4882a593Smuzhiyun u32_tmp = u32_tmp * 16384; /* 16384 = 2**14 */
2027*4882a593Smuzhiyun u32_tmp /= 125 ; /* 125 = 1000/2**3 */
2028*4882a593Smuzhiyun u32_tmp = u32_tmp * 16; /* 16 = 2**4 */
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun /* SRC Gain Calculation */
2031*4882a593Smuzhiyun u32_tmp1 *= 1024; /* *2*2^9 */
2032*4882a593Smuzhiyun u32_tmp1 /= 439; /* *2/878 */
2033*4882a593Smuzhiyun u32_tmp1 *= 256; /* *2^8 */
2034*4882a593Smuzhiyun u32_tmp1 = u32_tmp1 / adp_khz; /* /(AdpClk in kHz)*/
2035*4882a593Smuzhiyun u32_tmp1 *= QamSizeCorr * 9; /* *1000*corr factor */
2036*4882a593Smuzhiyun u32_tmp1 = u32_tmp1 / 5000000;
2037*4882a593Smuzhiyun } else if (u32_tmp < 8388607) { /* 8388607 = 2**23 */
2038*4882a593Smuzhiyun /* Symbol rate calculation */
2039*4882a593Smuzhiyun u32_tmp *= 512 ; /* 512 = 2**9 */
2040*4882a593Smuzhiyun u32_tmp = u32_tmp / adp_khz;
2041*4882a593Smuzhiyun u32_tmp = u32_tmp * 16384; /* 16384 = 2**14 */
2042*4882a593Smuzhiyun u32_tmp /= 125 ; /* 125 = 1000/2**3 */
2043*4882a593Smuzhiyun u32_tmp = u32_tmp * 32; /* 32 = 2**5 */
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun /* SRC Gain Calculation */
2046*4882a593Smuzhiyun u32_tmp1 *= 512; /* *2*2^8 */
2047*4882a593Smuzhiyun u32_tmp1 /= 439; /* *2/878 */
2048*4882a593Smuzhiyun u32_tmp1 *= 256; /* *2^8 */
2049*4882a593Smuzhiyun u32_tmp1 = u32_tmp1 / adp_khz; /* /(AdpClk in kHz) */
2050*4882a593Smuzhiyun u32_tmp1 *= QamSizeCorr * 9; /* *1000*corr factor */
2051*4882a593Smuzhiyun u32_tmp1 = u32_tmp1 / 2500000;
2052*4882a593Smuzhiyun } else {
2053*4882a593Smuzhiyun /* Symbol rate calculation */
2054*4882a593Smuzhiyun u32_tmp *= 256 ; /* 256 = 2**8 */
2055*4882a593Smuzhiyun u32_tmp = u32_tmp / adp_khz;
2056*4882a593Smuzhiyun u32_tmp = u32_tmp * 16384; /* 16384 = 2**13 */
2057*4882a593Smuzhiyun u32_tmp /= 125 ; /* 125 = 1000/2**3 */
2058*4882a593Smuzhiyun u32_tmp = u32_tmp * 64; /* 64 = 2**6 */
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun /* SRC Gain Calculation */
2061*4882a593Smuzhiyun u32_tmp1 *= 256; /* 2*2^7 */
2062*4882a593Smuzhiyun u32_tmp1 /= 439; /* *2/878 */
2063*4882a593Smuzhiyun u32_tmp1 *= 256; /* *2^8 */
2064*4882a593Smuzhiyun u32_tmp1 = u32_tmp1 / adp_khz; /* /(AdpClk in kHz) */
2065*4882a593Smuzhiyun u32_tmp1 *= QamSizeCorr * 9; /* *1000*corr factor */
2066*4882a593Smuzhiyun u32_tmp1 = u32_tmp1 / 1250000;
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun #if 0
2070*4882a593Smuzhiyun /* Filters' coefficients are calculated and written
2071*4882a593Smuzhiyun into registers only if the filters are enabled */
2072*4882a593Smuzhiyun if (stv0367_readbits(state, F367CAB_ADJ_EN)) {
2073*4882a593Smuzhiyun stv0367cab_SetIirAdjacentcoefficient(state, mclk_hz,
2074*4882a593Smuzhiyun SymbolRate);
2075*4882a593Smuzhiyun /* AllPass filter must be enabled
2076*4882a593Smuzhiyun when the adjacents filter is used */
2077*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_ALLPASSFILT_EN, 1);
2078*4882a593Smuzhiyun stv0367cab_SetAllPasscoefficient(state, mclk_hz, SymbolRate);
2079*4882a593Smuzhiyun } else
2080*4882a593Smuzhiyun /* AllPass filter must be disabled
2081*4882a593Smuzhiyun when the adjacents filter is not used */
2082*4882a593Smuzhiyun #endif
2083*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_ALLPASSFILT_EN, 0);
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_SRC_NCO_LL, u32_tmp);
2086*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_SRC_NCO_LH, (u32_tmp >> 8));
2087*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_SRC_NCO_HL, (u32_tmp >> 16));
2088*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_SRC_NCO_HH, (u32_tmp >> 24));
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_IQDEM_GAIN_SRC_L, u32_tmp1 & 0x00ff);
2091*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_GAIN_SRC_HI, (u32_tmp1 >> 8) & 0x00ff);
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun return SymbolRate ;
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun
stv0367cab_GetSymbolRate(struct stv0367_state * state,u32 mclk_hz)2096*4882a593Smuzhiyun static u32 stv0367cab_GetSymbolRate(struct stv0367_state *state, u32 mclk_hz)
2097*4882a593Smuzhiyun {
2098*4882a593Smuzhiyun u32 regsym;
2099*4882a593Smuzhiyun u32 adp_khz;
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun regsym = stv0367_readreg(state, R367CAB_SRC_NCO_LL) +
2102*4882a593Smuzhiyun (stv0367_readreg(state, R367CAB_SRC_NCO_LH) << 8) +
2103*4882a593Smuzhiyun (stv0367_readreg(state, R367CAB_SRC_NCO_HL) << 16) +
2104*4882a593Smuzhiyun (stv0367_readreg(state, R367CAB_SRC_NCO_HH) << 24);
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun adp_khz = (mclk_hz >> 1) / 1000;/* TRL works at half the system clock */
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun if (regsym < 134217728) { /* 134217728L = 2**27*/
2109*4882a593Smuzhiyun regsym = regsym * 32; /* 32 = 2**5 */
2110*4882a593Smuzhiyun regsym = regsym / 32768; /* 32768L = 2**15 */
2111*4882a593Smuzhiyun regsym = adp_khz * regsym; /* AdpClk in kHz */
2112*4882a593Smuzhiyun regsym = regsym / 128; /* 128 = 2**7 */
2113*4882a593Smuzhiyun regsym *= 125 ; /* 125 = 1000/2**3 */
2114*4882a593Smuzhiyun regsym /= 2048 ; /* 2048 = 2**11 */
2115*4882a593Smuzhiyun } else if (regsym < 268435456) { /* 268435456L = 2**28 */
2116*4882a593Smuzhiyun regsym = regsym * 16; /* 16 = 2**4 */
2117*4882a593Smuzhiyun regsym = regsym / 32768; /* 32768L = 2**15 */
2118*4882a593Smuzhiyun regsym = adp_khz * regsym; /* AdpClk in kHz */
2119*4882a593Smuzhiyun regsym = regsym / 128; /* 128 = 2**7 */
2120*4882a593Smuzhiyun regsym *= 125 ; /* 125 = 1000/2**3*/
2121*4882a593Smuzhiyun regsym /= 1024 ; /* 256 = 2**10*/
2122*4882a593Smuzhiyun } else if (regsym < 536870912) { /* 536870912L = 2**29*/
2123*4882a593Smuzhiyun regsym = regsym * 8; /* 8 = 2**3 */
2124*4882a593Smuzhiyun regsym = regsym / 32768; /* 32768L = 2**15 */
2125*4882a593Smuzhiyun regsym = adp_khz * regsym; /* AdpClk in kHz */
2126*4882a593Smuzhiyun regsym = regsym / 128; /* 128 = 2**7 */
2127*4882a593Smuzhiyun regsym *= 125 ; /* 125 = 1000/2**3 */
2128*4882a593Smuzhiyun regsym /= 512 ; /* 128 = 2**9 */
2129*4882a593Smuzhiyun } else {
2130*4882a593Smuzhiyun regsym = regsym * 4; /* 4 = 2**2 */
2131*4882a593Smuzhiyun regsym = regsym / 32768; /* 32768L = 2**15 */
2132*4882a593Smuzhiyun regsym = adp_khz * regsym; /* AdpClk in kHz */
2133*4882a593Smuzhiyun regsym = regsym / 128; /* 128 = 2**7 */
2134*4882a593Smuzhiyun regsym *= 125 ; /* 125 = 1000/2**3 */
2135*4882a593Smuzhiyun regsym /= 256 ; /* 64 = 2**8 */
2136*4882a593Smuzhiyun }
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun return regsym;
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun
stv0367cab_fsm_status(struct stv0367_state * state)2141*4882a593Smuzhiyun static u32 stv0367cab_fsm_status(struct stv0367_state *state)
2142*4882a593Smuzhiyun {
2143*4882a593Smuzhiyun return stv0367_readbits(state, F367CAB_FSM_STATUS);
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun
stv0367cab_qamfec_lock(struct stv0367_state * state)2146*4882a593Smuzhiyun static u32 stv0367cab_qamfec_lock(struct stv0367_state *state)
2147*4882a593Smuzhiyun {
2148*4882a593Smuzhiyun return stv0367_readbits(state,
2149*4882a593Smuzhiyun (state->cab_state->qamfec_status_reg ?
2150*4882a593Smuzhiyun state->cab_state->qamfec_status_reg :
2151*4882a593Smuzhiyun F367CAB_QAMFEC_LOCK));
2152*4882a593Smuzhiyun }
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun static
stv0367cab_fsm_signaltype(u32 qam_fsm_status)2155*4882a593Smuzhiyun enum stv0367_cab_signal_type stv0367cab_fsm_signaltype(u32 qam_fsm_status)
2156*4882a593Smuzhiyun {
2157*4882a593Smuzhiyun enum stv0367_cab_signal_type signaltype = FE_CAB_NOAGC;
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun switch (qam_fsm_status) {
2160*4882a593Smuzhiyun case 1:
2161*4882a593Smuzhiyun signaltype = FE_CAB_NOAGC;
2162*4882a593Smuzhiyun break;
2163*4882a593Smuzhiyun case 2:
2164*4882a593Smuzhiyun signaltype = FE_CAB_NOTIMING;
2165*4882a593Smuzhiyun break;
2166*4882a593Smuzhiyun case 3:
2167*4882a593Smuzhiyun signaltype = FE_CAB_TIMINGOK;
2168*4882a593Smuzhiyun break;
2169*4882a593Smuzhiyun case 4:
2170*4882a593Smuzhiyun signaltype = FE_CAB_NOCARRIER;
2171*4882a593Smuzhiyun break;
2172*4882a593Smuzhiyun case 5:
2173*4882a593Smuzhiyun signaltype = FE_CAB_CARRIEROK;
2174*4882a593Smuzhiyun break;
2175*4882a593Smuzhiyun case 7:
2176*4882a593Smuzhiyun signaltype = FE_CAB_NOBLIND;
2177*4882a593Smuzhiyun break;
2178*4882a593Smuzhiyun case 8:
2179*4882a593Smuzhiyun signaltype = FE_CAB_BLINDOK;
2180*4882a593Smuzhiyun break;
2181*4882a593Smuzhiyun case 10:
2182*4882a593Smuzhiyun signaltype = FE_CAB_NODEMOD;
2183*4882a593Smuzhiyun break;
2184*4882a593Smuzhiyun case 11:
2185*4882a593Smuzhiyun signaltype = FE_CAB_DEMODOK;
2186*4882a593Smuzhiyun break;
2187*4882a593Smuzhiyun case 12:
2188*4882a593Smuzhiyun signaltype = FE_CAB_DEMODOK;
2189*4882a593Smuzhiyun break;
2190*4882a593Smuzhiyun case 13:
2191*4882a593Smuzhiyun signaltype = FE_CAB_NODEMOD;
2192*4882a593Smuzhiyun break;
2193*4882a593Smuzhiyun case 14:
2194*4882a593Smuzhiyun signaltype = FE_CAB_NOBLIND;
2195*4882a593Smuzhiyun break;
2196*4882a593Smuzhiyun case 15:
2197*4882a593Smuzhiyun signaltype = FE_CAB_NOSIGNAL;
2198*4882a593Smuzhiyun break;
2199*4882a593Smuzhiyun default:
2200*4882a593Smuzhiyun break;
2201*4882a593Smuzhiyun }
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun return signaltype;
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun
stv0367cab_read_status(struct dvb_frontend * fe,enum fe_status * status)2206*4882a593Smuzhiyun static int stv0367cab_read_status(struct dvb_frontend *fe,
2207*4882a593Smuzhiyun enum fe_status *status)
2208*4882a593Smuzhiyun {
2209*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun dprintk("%s:\n", __func__);
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun *status = 0;
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun /* update cab_state->state from QAM_FSM_STATUS */
2216*4882a593Smuzhiyun state->cab_state->state = stv0367cab_fsm_signaltype(
2217*4882a593Smuzhiyun stv0367cab_fsm_status(state));
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun if (stv0367cab_qamfec_lock(state)) {
2220*4882a593Smuzhiyun *status = FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI
2221*4882a593Smuzhiyun | FE_HAS_SYNC | FE_HAS_LOCK;
2222*4882a593Smuzhiyun dprintk("%s: stv0367 has locked\n", __func__);
2223*4882a593Smuzhiyun } else {
2224*4882a593Smuzhiyun if (state->cab_state->state > FE_CAB_NOSIGNAL)
2225*4882a593Smuzhiyun *status |= FE_HAS_SIGNAL;
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun if (state->cab_state->state > FE_CAB_NOCARRIER)
2228*4882a593Smuzhiyun *status |= FE_HAS_CARRIER;
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun if (state->cab_state->state >= FE_CAB_DEMODOK)
2231*4882a593Smuzhiyun *status |= FE_HAS_VITERBI;
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun if (state->cab_state->state >= FE_CAB_DATAOK)
2234*4882a593Smuzhiyun *status |= FE_HAS_SYNC;
2235*4882a593Smuzhiyun }
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun return 0;
2238*4882a593Smuzhiyun }
2239*4882a593Smuzhiyun
stv0367cab_standby(struct dvb_frontend * fe,u8 standby_on)2240*4882a593Smuzhiyun static int stv0367cab_standby(struct dvb_frontend *fe, u8 standby_on)
2241*4882a593Smuzhiyun {
2242*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun dprintk("%s:\n", __func__);
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun if (standby_on) {
2247*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_BYPASS_PLLXN, 0x03);
2248*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_STDBY_PLLXN, 0x01);
2249*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_STDBY, 1);
2250*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_STDBY_CORE, 1);
2251*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_EN_BUFFER_I, 0);
2252*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_EN_BUFFER_Q, 0);
2253*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_POFFQ, 1);
2254*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_POFFI, 1);
2255*4882a593Smuzhiyun } else {
2256*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_STDBY_PLLXN, 0x00);
2257*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_BYPASS_PLLXN, 0x00);
2258*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_STDBY, 0);
2259*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_STDBY_CORE, 0);
2260*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_EN_BUFFER_I, 1);
2261*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_EN_BUFFER_Q, 1);
2262*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_POFFQ, 0);
2263*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_POFFI, 0);
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun return 0;
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun
stv0367cab_sleep(struct dvb_frontend * fe)2269*4882a593Smuzhiyun static int stv0367cab_sleep(struct dvb_frontend *fe)
2270*4882a593Smuzhiyun {
2271*4882a593Smuzhiyun return stv0367cab_standby(fe, 1);
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun
stv0367cab_init(struct dvb_frontend * fe)2274*4882a593Smuzhiyun static int stv0367cab_init(struct dvb_frontend *fe)
2275*4882a593Smuzhiyun {
2276*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
2277*4882a593Smuzhiyun struct stv0367cab_state *cab_state = state->cab_state;
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun dprintk("%s:\n", __func__);
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun stv0367_write_table(state,
2282*4882a593Smuzhiyun stv0367_deftabs[state->deftabs][STV0367_TAB_CAB]);
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun switch (state->config->ts_mode) {
2285*4882a593Smuzhiyun case STV0367_DVBCI_CLOCK:
2286*4882a593Smuzhiyun dprintk("Setting TSMode = STV0367_DVBCI_CLOCK\n");
2287*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_OUTFORMAT, 0x03);
2288*4882a593Smuzhiyun break;
2289*4882a593Smuzhiyun case STV0367_SERIAL_PUNCT_CLOCK:
2290*4882a593Smuzhiyun case STV0367_SERIAL_CONT_CLOCK:
2291*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_OUTFORMAT, 0x01);
2292*4882a593Smuzhiyun break;
2293*4882a593Smuzhiyun case STV0367_PARALLEL_PUNCT_CLOCK:
2294*4882a593Smuzhiyun case STV0367_OUTPUTMODE_DEFAULT:
2295*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_OUTFORMAT, 0x00);
2296*4882a593Smuzhiyun break;
2297*4882a593Smuzhiyun }
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun switch (state->config->clk_pol) {
2300*4882a593Smuzhiyun case STV0367_RISINGEDGE_CLOCK:
2301*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_CLK_POLARITY, 0x00);
2302*4882a593Smuzhiyun break;
2303*4882a593Smuzhiyun case STV0367_FALLINGEDGE_CLOCK:
2304*4882a593Smuzhiyun case STV0367_CLOCKPOLARITY_DEFAULT:
2305*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_CLK_POLARITY, 0x01);
2306*4882a593Smuzhiyun break;
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_SYNC_STRIP, 0x00);
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_CT_NBST, 0x01);
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_TS_SWAP, 0x01);
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_FIFO_BYPASS, 0x00);
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_ANACTRL, 0x00);/*PLL enabled and used */
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun cab_state->mclk = stv0367cab_get_mclk(fe, state->config->xtal);
2320*4882a593Smuzhiyun cab_state->adc_clk = stv0367cab_get_adc_freq(fe, state->config->xtal);
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun return 0;
2323*4882a593Smuzhiyun }
2324*4882a593Smuzhiyun static
stv0367cab_algo(struct stv0367_state * state,struct dtv_frontend_properties * p)2325*4882a593Smuzhiyun enum stv0367_cab_signal_type stv0367cab_algo(struct stv0367_state *state,
2326*4882a593Smuzhiyun struct dtv_frontend_properties *p)
2327*4882a593Smuzhiyun {
2328*4882a593Smuzhiyun struct stv0367cab_state *cab_state = state->cab_state;
2329*4882a593Smuzhiyun enum stv0367_cab_signal_type signalType = FE_CAB_NOAGC;
2330*4882a593Smuzhiyun u32 QAMFEC_Lock, QAM_Lock, u32_tmp, ifkhz,
2331*4882a593Smuzhiyun LockTime, TRLTimeOut, AGCTimeOut, CRLSymbols,
2332*4882a593Smuzhiyun CRLTimeOut, EQLTimeOut, DemodTimeOut, FECTimeOut;
2333*4882a593Smuzhiyun u8 TrackAGCAccum;
2334*4882a593Smuzhiyun s32 tmp;
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun dprintk("%s:\n", __func__);
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun stv0367_get_if_khz(state, &ifkhz);
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun /* Timeouts calculation */
2341*4882a593Smuzhiyun /* A max lock time of 25 ms is allowed for delayed AGC */
2342*4882a593Smuzhiyun AGCTimeOut = 25;
2343*4882a593Smuzhiyun /* 100000 symbols needed by the TRL as a maximum value */
2344*4882a593Smuzhiyun TRLTimeOut = 100000000 / p->symbol_rate;
2345*4882a593Smuzhiyun /* CRLSymbols is the needed number of symbols to achieve a lock
2346*4882a593Smuzhiyun within [-4%, +4%] of the symbol rate.
2347*4882a593Smuzhiyun CRL timeout is calculated
2348*4882a593Smuzhiyun for a lock within [-search_range, +search_range].
2349*4882a593Smuzhiyun EQL timeout can be changed depending on
2350*4882a593Smuzhiyun the micro-reflections we want to handle.
2351*4882a593Smuzhiyun A characterization must be performed
2352*4882a593Smuzhiyun with these echoes to get new timeout values.
2353*4882a593Smuzhiyun */
2354*4882a593Smuzhiyun switch (p->modulation) {
2355*4882a593Smuzhiyun case QAM_16:
2356*4882a593Smuzhiyun CRLSymbols = 150000;
2357*4882a593Smuzhiyun EQLTimeOut = 100;
2358*4882a593Smuzhiyun break;
2359*4882a593Smuzhiyun case QAM_32:
2360*4882a593Smuzhiyun CRLSymbols = 250000;
2361*4882a593Smuzhiyun EQLTimeOut = 100;
2362*4882a593Smuzhiyun break;
2363*4882a593Smuzhiyun case QAM_64:
2364*4882a593Smuzhiyun CRLSymbols = 200000;
2365*4882a593Smuzhiyun EQLTimeOut = 100;
2366*4882a593Smuzhiyun break;
2367*4882a593Smuzhiyun case QAM_128:
2368*4882a593Smuzhiyun CRLSymbols = 250000;
2369*4882a593Smuzhiyun EQLTimeOut = 100;
2370*4882a593Smuzhiyun break;
2371*4882a593Smuzhiyun case QAM_256:
2372*4882a593Smuzhiyun CRLSymbols = 250000;
2373*4882a593Smuzhiyun EQLTimeOut = 100;
2374*4882a593Smuzhiyun break;
2375*4882a593Smuzhiyun default:
2376*4882a593Smuzhiyun CRLSymbols = 200000;
2377*4882a593Smuzhiyun EQLTimeOut = 100;
2378*4882a593Smuzhiyun break;
2379*4882a593Smuzhiyun }
2380*4882a593Smuzhiyun #if 0
2381*4882a593Smuzhiyun if (pIntParams->search_range < 0) {
2382*4882a593Smuzhiyun CRLTimeOut = (25 * CRLSymbols *
2383*4882a593Smuzhiyun (-pIntParams->search_range / 1000)) /
2384*4882a593Smuzhiyun (pIntParams->symbol_rate / 1000);
2385*4882a593Smuzhiyun } else
2386*4882a593Smuzhiyun #endif
2387*4882a593Smuzhiyun CRLTimeOut = (25 * CRLSymbols * (cab_state->search_range / 1000)) /
2388*4882a593Smuzhiyun (p->symbol_rate / 1000);
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun CRLTimeOut = (1000 * CRLTimeOut) / p->symbol_rate;
2391*4882a593Smuzhiyun /* Timeouts below 50ms are coerced */
2392*4882a593Smuzhiyun if (CRLTimeOut < 50)
2393*4882a593Smuzhiyun CRLTimeOut = 50;
2394*4882a593Smuzhiyun /* A maximum of 100 TS packets is needed to get FEC lock even in case
2395*4882a593Smuzhiyun the spectrum inversion needs to be changed.
2396*4882a593Smuzhiyun This is equal to 20 ms in case of the lowest symbol rate of 0.87Msps
2397*4882a593Smuzhiyun */
2398*4882a593Smuzhiyun FECTimeOut = 20;
2399*4882a593Smuzhiyun DemodTimeOut = AGCTimeOut + TRLTimeOut + CRLTimeOut + EQLTimeOut;
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun dprintk("%s: DemodTimeOut=%d\n", __func__, DemodTimeOut);
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun /* Reset the TRL to ensure nothing starts until the
2404*4882a593Smuzhiyun AGC is stable which ensures a better lock time
2405*4882a593Smuzhiyun */
2406*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_CTRL_1, 0x04);
2407*4882a593Smuzhiyun /* Set AGC accumulation time to minimum and lock threshold to maximum
2408*4882a593Smuzhiyun in order to speed up the AGC lock */
2409*4882a593Smuzhiyun TrackAGCAccum = stv0367_readbits(state, F367CAB_AGC_ACCUMRSTSEL);
2410*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_AGC_ACCUMRSTSEL, 0x0);
2411*4882a593Smuzhiyun /* Modulus Mapper is disabled */
2412*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_MODULUSMAP_EN, 0);
2413*4882a593Smuzhiyun /* Disable the sweep function */
2414*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_SWEEP_EN, 0);
2415*4882a593Smuzhiyun /* The sweep function is never used, Sweep rate must be set to 0 */
2416*4882a593Smuzhiyun /* Set the derotator frequency in Hz */
2417*4882a593Smuzhiyun stv0367cab_set_derot_freq(state, cab_state->adc_clk,
2418*4882a593Smuzhiyun (1000 * (s32)ifkhz + cab_state->derot_offset));
2419*4882a593Smuzhiyun /* Disable the Allpass Filter when the symbol rate is out of range */
2420*4882a593Smuzhiyun if ((p->symbol_rate > 10800000) | (p->symbol_rate < 1800000)) {
2421*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_ADJ_EN, 0);
2422*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_ALLPASSFILT_EN, 0);
2423*4882a593Smuzhiyun }
2424*4882a593Smuzhiyun #if 0
2425*4882a593Smuzhiyun /* Check if the tuner is locked */
2426*4882a593Smuzhiyun tuner_lock = stv0367cab_tuner_get_status(fe);
2427*4882a593Smuzhiyun if (tuner_lock == 0)
2428*4882a593Smuzhiyun return FE_367CAB_NOTUNER;
2429*4882a593Smuzhiyun #endif
2430*4882a593Smuzhiyun /* Release the TRL to start demodulator acquisition */
2431*4882a593Smuzhiyun /* Wait for QAM lock */
2432*4882a593Smuzhiyun LockTime = 0;
2433*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_CTRL_1, 0x00);
2434*4882a593Smuzhiyun do {
2435*4882a593Smuzhiyun QAM_Lock = stv0367cab_fsm_status(state);
2436*4882a593Smuzhiyun if ((LockTime >= (DemodTimeOut - EQLTimeOut)) &&
2437*4882a593Smuzhiyun (QAM_Lock == 0x04))
2438*4882a593Smuzhiyun /*
2439*4882a593Smuzhiyun * We don't wait longer, the frequency/phase offset
2440*4882a593Smuzhiyun * must be too big
2441*4882a593Smuzhiyun */
2442*4882a593Smuzhiyun LockTime = DemodTimeOut;
2443*4882a593Smuzhiyun else if ((LockTime >= (AGCTimeOut + TRLTimeOut)) &&
2444*4882a593Smuzhiyun (QAM_Lock == 0x02))
2445*4882a593Smuzhiyun /*
2446*4882a593Smuzhiyun * We don't wait longer, either there is no signal or
2447*4882a593Smuzhiyun * it is not the right symbol rate or it is an analog
2448*4882a593Smuzhiyun * carrier
2449*4882a593Smuzhiyun */
2450*4882a593Smuzhiyun {
2451*4882a593Smuzhiyun LockTime = DemodTimeOut;
2452*4882a593Smuzhiyun u32_tmp = stv0367_readbits(state,
2453*4882a593Smuzhiyun F367CAB_AGC_PWR_WORD_LO) +
2454*4882a593Smuzhiyun (stv0367_readbits(state,
2455*4882a593Smuzhiyun F367CAB_AGC_PWR_WORD_ME) << 8) +
2456*4882a593Smuzhiyun (stv0367_readbits(state,
2457*4882a593Smuzhiyun F367CAB_AGC_PWR_WORD_HI) << 16);
2458*4882a593Smuzhiyun if (u32_tmp >= 131072)
2459*4882a593Smuzhiyun u32_tmp = 262144 - u32_tmp;
2460*4882a593Smuzhiyun u32_tmp = u32_tmp / (1 << (11 - stv0367_readbits(state,
2461*4882a593Smuzhiyun F367CAB_AGC_IF_BWSEL)));
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun if (u32_tmp < stv0367_readbits(state,
2464*4882a593Smuzhiyun F367CAB_AGC_PWRREF_LO) +
2465*4882a593Smuzhiyun 256 * stv0367_readbits(state,
2466*4882a593Smuzhiyun F367CAB_AGC_PWRREF_HI) - 10)
2467*4882a593Smuzhiyun QAM_Lock = 0x0f;
2468*4882a593Smuzhiyun } else {
2469*4882a593Smuzhiyun usleep_range(10000, 20000);
2470*4882a593Smuzhiyun LockTime += 10;
2471*4882a593Smuzhiyun }
2472*4882a593Smuzhiyun dprintk("QAM_Lock=0x%x LockTime=%d\n", QAM_Lock, LockTime);
2473*4882a593Smuzhiyun tmp = stv0367_readreg(state, R367CAB_IT_STATUS1);
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun dprintk("R367CAB_IT_STATUS1=0x%x\n", tmp);
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun } while (((QAM_Lock != 0x0c) && (QAM_Lock != 0x0b)) &&
2478*4882a593Smuzhiyun (LockTime < DemodTimeOut));
2479*4882a593Smuzhiyun
2480*4882a593Smuzhiyun dprintk("QAM_Lock=0x%x\n", QAM_Lock);
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun tmp = stv0367_readreg(state, R367CAB_IT_STATUS1);
2483*4882a593Smuzhiyun dprintk("R367CAB_IT_STATUS1=0x%x\n", tmp);
2484*4882a593Smuzhiyun tmp = stv0367_readreg(state, R367CAB_IT_STATUS2);
2485*4882a593Smuzhiyun dprintk("R367CAB_IT_STATUS2=0x%x\n", tmp);
2486*4882a593Smuzhiyun
2487*4882a593Smuzhiyun tmp = stv0367cab_get_derot_freq(state, cab_state->adc_clk);
2488*4882a593Smuzhiyun dprintk("stv0367cab_get_derot_freq=0x%x\n", tmp);
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun if ((QAM_Lock == 0x0c) || (QAM_Lock == 0x0b)) {
2491*4882a593Smuzhiyun /* Wait for FEC lock */
2492*4882a593Smuzhiyun LockTime = 0;
2493*4882a593Smuzhiyun do {
2494*4882a593Smuzhiyun usleep_range(5000, 7000);
2495*4882a593Smuzhiyun LockTime += 5;
2496*4882a593Smuzhiyun QAMFEC_Lock = stv0367cab_qamfec_lock(state);
2497*4882a593Smuzhiyun } while (!QAMFEC_Lock && (LockTime < FECTimeOut));
2498*4882a593Smuzhiyun } else
2499*4882a593Smuzhiyun QAMFEC_Lock = 0;
2500*4882a593Smuzhiyun
2501*4882a593Smuzhiyun if (QAMFEC_Lock) {
2502*4882a593Smuzhiyun signalType = FE_CAB_DATAOK;
2503*4882a593Smuzhiyun cab_state->spect_inv = stv0367_readbits(state,
2504*4882a593Smuzhiyun F367CAB_QUAD_INV);
2505*4882a593Smuzhiyun #if 0
2506*4882a593Smuzhiyun /* not clear for me */
2507*4882a593Smuzhiyun if (ifkhz != 0) {
2508*4882a593Smuzhiyun if (ifkhz > cab_state->adc_clk / 1000) {
2509*4882a593Smuzhiyun cab_state->freq_khz =
2510*4882a593Smuzhiyun FE_Cab_TunerGetFrequency(pIntParams->hTuner)
2511*4882a593Smuzhiyun - stv0367cab_get_derot_freq(state, cab_state->adc_clk)
2512*4882a593Smuzhiyun - cab_state->adc_clk / 1000 + ifkhz;
2513*4882a593Smuzhiyun } else {
2514*4882a593Smuzhiyun cab_state->freq_khz =
2515*4882a593Smuzhiyun FE_Cab_TunerGetFrequency(pIntParams->hTuner)
2516*4882a593Smuzhiyun - stv0367cab_get_derot_freq(state, cab_state->adc_clk)
2517*4882a593Smuzhiyun + ifkhz;
2518*4882a593Smuzhiyun }
2519*4882a593Smuzhiyun } else {
2520*4882a593Smuzhiyun cab_state->freq_khz =
2521*4882a593Smuzhiyun FE_Cab_TunerGetFrequency(pIntParams->hTuner) +
2522*4882a593Smuzhiyun stv0367cab_get_derot_freq(state,
2523*4882a593Smuzhiyun cab_state->adc_clk) -
2524*4882a593Smuzhiyun cab_state->adc_clk / 4000;
2525*4882a593Smuzhiyun }
2526*4882a593Smuzhiyun #endif
2527*4882a593Smuzhiyun cab_state->symbol_rate = stv0367cab_GetSymbolRate(state,
2528*4882a593Smuzhiyun cab_state->mclk);
2529*4882a593Smuzhiyun cab_state->locked = 1;
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun /* stv0367_setbits(state, F367CAB_AGC_ACCUMRSTSEL,7);*/
2532*4882a593Smuzhiyun } else
2533*4882a593Smuzhiyun signalType = stv0367cab_fsm_signaltype(QAM_Lock);
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun /* Set the AGC control values to tracking values */
2536*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_AGC_ACCUMRSTSEL, TrackAGCAccum);
2537*4882a593Smuzhiyun return signalType;
2538*4882a593Smuzhiyun }
2539*4882a593Smuzhiyun
stv0367cab_set_frontend(struct dvb_frontend * fe)2540*4882a593Smuzhiyun static int stv0367cab_set_frontend(struct dvb_frontend *fe)
2541*4882a593Smuzhiyun {
2542*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
2543*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
2544*4882a593Smuzhiyun struct stv0367cab_state *cab_state = state->cab_state;
2545*4882a593Smuzhiyun enum stv0367cab_mod QAMSize = 0;
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun dprintk("%s: freq = %d, srate = %d\n", __func__,
2548*4882a593Smuzhiyun p->frequency, p->symbol_rate);
2549*4882a593Smuzhiyun
2550*4882a593Smuzhiyun cab_state->derot_offset = 0;
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun switch (p->modulation) {
2553*4882a593Smuzhiyun case QAM_16:
2554*4882a593Smuzhiyun QAMSize = FE_CAB_MOD_QAM16;
2555*4882a593Smuzhiyun break;
2556*4882a593Smuzhiyun case QAM_32:
2557*4882a593Smuzhiyun QAMSize = FE_CAB_MOD_QAM32;
2558*4882a593Smuzhiyun break;
2559*4882a593Smuzhiyun case QAM_64:
2560*4882a593Smuzhiyun QAMSize = FE_CAB_MOD_QAM64;
2561*4882a593Smuzhiyun break;
2562*4882a593Smuzhiyun case QAM_128:
2563*4882a593Smuzhiyun QAMSize = FE_CAB_MOD_QAM128;
2564*4882a593Smuzhiyun break;
2565*4882a593Smuzhiyun case QAM_256:
2566*4882a593Smuzhiyun QAMSize = FE_CAB_MOD_QAM256;
2567*4882a593Smuzhiyun break;
2568*4882a593Smuzhiyun default:
2569*4882a593Smuzhiyun break;
2570*4882a593Smuzhiyun }
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun if (state->reinit_on_setfrontend)
2573*4882a593Smuzhiyun stv0367cab_init(fe);
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun /* Tuner Frequency Setting */
2576*4882a593Smuzhiyun if (fe->ops.tuner_ops.set_params) {
2577*4882a593Smuzhiyun if (state->use_i2c_gatectrl && fe->ops.i2c_gate_ctrl)
2578*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 1);
2579*4882a593Smuzhiyun fe->ops.tuner_ops.set_params(fe);
2580*4882a593Smuzhiyun if (state->use_i2c_gatectrl && fe->ops.i2c_gate_ctrl)
2581*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 0);
2582*4882a593Smuzhiyun }
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun stv0367cab_SetQamSize(
2585*4882a593Smuzhiyun state,
2586*4882a593Smuzhiyun p->symbol_rate,
2587*4882a593Smuzhiyun QAMSize);
2588*4882a593Smuzhiyun
2589*4882a593Smuzhiyun stv0367cab_set_srate(state,
2590*4882a593Smuzhiyun cab_state->adc_clk,
2591*4882a593Smuzhiyun cab_state->mclk,
2592*4882a593Smuzhiyun p->symbol_rate,
2593*4882a593Smuzhiyun QAMSize);
2594*4882a593Smuzhiyun /* Search algorithm launch, [-1.1*RangeOffset, +1.1*RangeOffset] scan */
2595*4882a593Smuzhiyun cab_state->state = stv0367cab_algo(state, p);
2596*4882a593Smuzhiyun return 0;
2597*4882a593Smuzhiyun }
2598*4882a593Smuzhiyun
stv0367cab_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * p)2599*4882a593Smuzhiyun static int stv0367cab_get_frontend(struct dvb_frontend *fe,
2600*4882a593Smuzhiyun struct dtv_frontend_properties *p)
2601*4882a593Smuzhiyun {
2602*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
2603*4882a593Smuzhiyun struct stv0367cab_state *cab_state = state->cab_state;
2604*4882a593Smuzhiyun u32 ifkhz = 0;
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun enum stv0367cab_mod QAMSize;
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun dprintk("%s:\n", __func__);
2609*4882a593Smuzhiyun
2610*4882a593Smuzhiyun stv0367_get_if_khz(state, &ifkhz);
2611*4882a593Smuzhiyun p->symbol_rate = stv0367cab_GetSymbolRate(state, cab_state->mclk);
2612*4882a593Smuzhiyun
2613*4882a593Smuzhiyun QAMSize = stv0367_readbits(state, F367CAB_QAM_MODE);
2614*4882a593Smuzhiyun switch (QAMSize) {
2615*4882a593Smuzhiyun case FE_CAB_MOD_QAM16:
2616*4882a593Smuzhiyun p->modulation = QAM_16;
2617*4882a593Smuzhiyun break;
2618*4882a593Smuzhiyun case FE_CAB_MOD_QAM32:
2619*4882a593Smuzhiyun p->modulation = QAM_32;
2620*4882a593Smuzhiyun break;
2621*4882a593Smuzhiyun case FE_CAB_MOD_QAM64:
2622*4882a593Smuzhiyun p->modulation = QAM_64;
2623*4882a593Smuzhiyun break;
2624*4882a593Smuzhiyun case FE_CAB_MOD_QAM128:
2625*4882a593Smuzhiyun p->modulation = QAM_128;
2626*4882a593Smuzhiyun break;
2627*4882a593Smuzhiyun case FE_CAB_MOD_QAM256:
2628*4882a593Smuzhiyun p->modulation = QAM_256;
2629*4882a593Smuzhiyun break;
2630*4882a593Smuzhiyun default:
2631*4882a593Smuzhiyun break;
2632*4882a593Smuzhiyun }
2633*4882a593Smuzhiyun
2634*4882a593Smuzhiyun p->frequency = stv0367_get_tuner_freq(fe);
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun dprintk("%s: tuner frequency = %d\n", __func__, p->frequency);
2637*4882a593Smuzhiyun
2638*4882a593Smuzhiyun if (ifkhz == 0) {
2639*4882a593Smuzhiyun p->frequency +=
2640*4882a593Smuzhiyun (stv0367cab_get_derot_freq(state, cab_state->adc_clk) -
2641*4882a593Smuzhiyun cab_state->adc_clk / 4000);
2642*4882a593Smuzhiyun return 0;
2643*4882a593Smuzhiyun }
2644*4882a593Smuzhiyun
2645*4882a593Smuzhiyun if (ifkhz > cab_state->adc_clk / 1000)
2646*4882a593Smuzhiyun p->frequency += (ifkhz
2647*4882a593Smuzhiyun - stv0367cab_get_derot_freq(state, cab_state->adc_clk)
2648*4882a593Smuzhiyun - cab_state->adc_clk / 1000);
2649*4882a593Smuzhiyun else
2650*4882a593Smuzhiyun p->frequency += (ifkhz
2651*4882a593Smuzhiyun - stv0367cab_get_derot_freq(state, cab_state->adc_clk));
2652*4882a593Smuzhiyun
2653*4882a593Smuzhiyun return 0;
2654*4882a593Smuzhiyun }
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun #if 0
2657*4882a593Smuzhiyun void stv0367cab_GetErrorCount(state, enum stv0367cab_mod QAMSize,
2658*4882a593Smuzhiyun u32 symbol_rate, FE_367qam_Monitor *Monitor_results)
2659*4882a593Smuzhiyun {
2660*4882a593Smuzhiyun stv0367cab_OptimiseNByteAndGetBER(state, QAMSize, symbol_rate, Monitor_results);
2661*4882a593Smuzhiyun stv0367cab_GetPacketsCount(state, Monitor_results);
2662*4882a593Smuzhiyun
2663*4882a593Smuzhiyun return;
2664*4882a593Smuzhiyun }
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun static int stv0367cab_read_ber(struct dvb_frontend *fe, u32 *ber)
2667*4882a593Smuzhiyun {
2668*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun return 0;
2671*4882a593Smuzhiyun }
2672*4882a593Smuzhiyun #endif
stv0367cab_get_rf_lvl(struct stv0367_state * state)2673*4882a593Smuzhiyun static s32 stv0367cab_get_rf_lvl(struct stv0367_state *state)
2674*4882a593Smuzhiyun {
2675*4882a593Smuzhiyun s32 rfLevel = 0;
2676*4882a593Smuzhiyun s32 RfAgcPwm = 0, IfAgcPwm = 0;
2677*4882a593Smuzhiyun u8 i;
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun stv0367_writebits(state, F367CAB_STDBY_ADCGP, 0x0);
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun RfAgcPwm =
2682*4882a593Smuzhiyun (stv0367_readbits(state, F367CAB_RF_AGC1_LEVEL_LO) & 0x03) +
2683*4882a593Smuzhiyun (stv0367_readbits(state, F367CAB_RF_AGC1_LEVEL_HI) << 2);
2684*4882a593Smuzhiyun RfAgcPwm = 100 * RfAgcPwm / 1023;
2685*4882a593Smuzhiyun
2686*4882a593Smuzhiyun IfAgcPwm =
2687*4882a593Smuzhiyun stv0367_readbits(state, F367CAB_AGC_IF_PWMCMD_LO) +
2688*4882a593Smuzhiyun (stv0367_readbits(state, F367CAB_AGC_IF_PWMCMD_HI) << 8);
2689*4882a593Smuzhiyun if (IfAgcPwm >= 2048)
2690*4882a593Smuzhiyun IfAgcPwm -= 2048;
2691*4882a593Smuzhiyun else
2692*4882a593Smuzhiyun IfAgcPwm += 2048;
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun IfAgcPwm = 100 * IfAgcPwm / 4095;
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun /* For DTT75467 on NIM */
2697*4882a593Smuzhiyun if (RfAgcPwm < 90 && IfAgcPwm < 28) {
2698*4882a593Smuzhiyun for (i = 0; i < RF_LOOKUP_TABLE_SIZE; i++) {
2699*4882a593Smuzhiyun if (RfAgcPwm <= stv0367cab_RF_LookUp1[0][i]) {
2700*4882a593Smuzhiyun rfLevel = (-1) * stv0367cab_RF_LookUp1[1][i];
2701*4882a593Smuzhiyun break;
2702*4882a593Smuzhiyun }
2703*4882a593Smuzhiyun }
2704*4882a593Smuzhiyun if (i == RF_LOOKUP_TABLE_SIZE)
2705*4882a593Smuzhiyun rfLevel = -56;
2706*4882a593Smuzhiyun } else { /*if IF AGC>10*/
2707*4882a593Smuzhiyun for (i = 0; i < RF_LOOKUP_TABLE2_SIZE; i++) {
2708*4882a593Smuzhiyun if (IfAgcPwm <= stv0367cab_RF_LookUp2[0][i]) {
2709*4882a593Smuzhiyun rfLevel = (-1) * stv0367cab_RF_LookUp2[1][i];
2710*4882a593Smuzhiyun break;
2711*4882a593Smuzhiyun }
2712*4882a593Smuzhiyun }
2713*4882a593Smuzhiyun if (i == RF_LOOKUP_TABLE2_SIZE)
2714*4882a593Smuzhiyun rfLevel = -72;
2715*4882a593Smuzhiyun }
2716*4882a593Smuzhiyun return rfLevel;
2717*4882a593Smuzhiyun }
2718*4882a593Smuzhiyun
stv0367cab_read_strength(struct dvb_frontend * fe,u16 * strength)2719*4882a593Smuzhiyun static int stv0367cab_read_strength(struct dvb_frontend *fe, u16 *strength)
2720*4882a593Smuzhiyun {
2721*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun s32 signal = stv0367cab_get_rf_lvl(state);
2724*4882a593Smuzhiyun
2725*4882a593Smuzhiyun dprintk("%s: signal=%d dBm\n", __func__, signal);
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun if (signal <= -72)
2728*4882a593Smuzhiyun *strength = 65535;
2729*4882a593Smuzhiyun else
2730*4882a593Smuzhiyun *strength = (22 + signal) * (-1311);
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun dprintk("%s: strength=%d\n", __func__, (*strength));
2733*4882a593Smuzhiyun
2734*4882a593Smuzhiyun return 0;
2735*4882a593Smuzhiyun }
2736*4882a593Smuzhiyun
stv0367cab_snr_power(struct dvb_frontend * fe)2737*4882a593Smuzhiyun static int stv0367cab_snr_power(struct dvb_frontend *fe)
2738*4882a593Smuzhiyun {
2739*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
2740*4882a593Smuzhiyun enum stv0367cab_mod QAMSize;
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun QAMSize = stv0367_readbits(state, F367CAB_QAM_MODE);
2743*4882a593Smuzhiyun switch (QAMSize) {
2744*4882a593Smuzhiyun case FE_CAB_MOD_QAM4:
2745*4882a593Smuzhiyun return 21904;
2746*4882a593Smuzhiyun case FE_CAB_MOD_QAM16:
2747*4882a593Smuzhiyun return 20480;
2748*4882a593Smuzhiyun case FE_CAB_MOD_QAM32:
2749*4882a593Smuzhiyun return 23040;
2750*4882a593Smuzhiyun case FE_CAB_MOD_QAM64:
2751*4882a593Smuzhiyun return 21504;
2752*4882a593Smuzhiyun case FE_CAB_MOD_QAM128:
2753*4882a593Smuzhiyun return 23616;
2754*4882a593Smuzhiyun case FE_CAB_MOD_QAM256:
2755*4882a593Smuzhiyun return 21760;
2756*4882a593Smuzhiyun case FE_CAB_MOD_QAM1024:
2757*4882a593Smuzhiyun return 21280;
2758*4882a593Smuzhiyun default:
2759*4882a593Smuzhiyun break;
2760*4882a593Smuzhiyun }
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun return 1;
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun
stv0367cab_snr_readreg(struct dvb_frontend * fe,int avgdiv)2765*4882a593Smuzhiyun static int stv0367cab_snr_readreg(struct dvb_frontend *fe, int avgdiv)
2766*4882a593Smuzhiyun {
2767*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
2768*4882a593Smuzhiyun u32 regval = 0;
2769*4882a593Smuzhiyun int i;
2770*4882a593Smuzhiyun
2771*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
2772*4882a593Smuzhiyun regval += (stv0367_readbits(state, F367CAB_SNR_LO)
2773*4882a593Smuzhiyun + 256 * stv0367_readbits(state, F367CAB_SNR_HI));
2774*4882a593Smuzhiyun }
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun if (avgdiv)
2777*4882a593Smuzhiyun regval /= 10;
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun return regval;
2780*4882a593Smuzhiyun }
2781*4882a593Smuzhiyun
stv0367cab_read_snr(struct dvb_frontend * fe,u16 * snr)2782*4882a593Smuzhiyun static int stv0367cab_read_snr(struct dvb_frontend *fe, u16 *snr)
2783*4882a593Smuzhiyun {
2784*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
2785*4882a593Smuzhiyun u32 noisepercentage;
2786*4882a593Smuzhiyun u32 regval = 0, temp = 0;
2787*4882a593Smuzhiyun int power;
2788*4882a593Smuzhiyun
2789*4882a593Smuzhiyun power = stv0367cab_snr_power(fe);
2790*4882a593Smuzhiyun regval = stv0367cab_snr_readreg(fe, 1);
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun if (regval != 0) {
2793*4882a593Smuzhiyun temp = power
2794*4882a593Smuzhiyun * (1 << (3 + stv0367_readbits(state, F367CAB_SNR_PER)));
2795*4882a593Smuzhiyun temp /= regval;
2796*4882a593Smuzhiyun }
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun /* table values, not needed to calculate logarithms */
2799*4882a593Smuzhiyun if (temp >= 5012)
2800*4882a593Smuzhiyun noisepercentage = 100;
2801*4882a593Smuzhiyun else if (temp >= 3981)
2802*4882a593Smuzhiyun noisepercentage = 93;
2803*4882a593Smuzhiyun else if (temp >= 3162)
2804*4882a593Smuzhiyun noisepercentage = 86;
2805*4882a593Smuzhiyun else if (temp >= 2512)
2806*4882a593Smuzhiyun noisepercentage = 79;
2807*4882a593Smuzhiyun else if (temp >= 1995)
2808*4882a593Smuzhiyun noisepercentage = 72;
2809*4882a593Smuzhiyun else if (temp >= 1585)
2810*4882a593Smuzhiyun noisepercentage = 65;
2811*4882a593Smuzhiyun else if (temp >= 1259)
2812*4882a593Smuzhiyun noisepercentage = 58;
2813*4882a593Smuzhiyun else if (temp >= 1000)
2814*4882a593Smuzhiyun noisepercentage = 50;
2815*4882a593Smuzhiyun else if (temp >= 794)
2816*4882a593Smuzhiyun noisepercentage = 43;
2817*4882a593Smuzhiyun else if (temp >= 501)
2818*4882a593Smuzhiyun noisepercentage = 36;
2819*4882a593Smuzhiyun else if (temp >= 316)
2820*4882a593Smuzhiyun noisepercentage = 29;
2821*4882a593Smuzhiyun else if (temp >= 200)
2822*4882a593Smuzhiyun noisepercentage = 22;
2823*4882a593Smuzhiyun else if (temp >= 158)
2824*4882a593Smuzhiyun noisepercentage = 14;
2825*4882a593Smuzhiyun else if (temp >= 126)
2826*4882a593Smuzhiyun noisepercentage = 7;
2827*4882a593Smuzhiyun else
2828*4882a593Smuzhiyun noisepercentage = 0;
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun dprintk("%s: noisepercentage=%d\n", __func__, noisepercentage);
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun *snr = (noisepercentage * 65535) / 100;
2833*4882a593Smuzhiyun
2834*4882a593Smuzhiyun return 0;
2835*4882a593Smuzhiyun }
2836*4882a593Smuzhiyun
stv0367cab_read_ucblcks(struct dvb_frontend * fe,u32 * ucblocks)2837*4882a593Smuzhiyun static int stv0367cab_read_ucblcks(struct dvb_frontend *fe, u32 *ucblocks)
2838*4882a593Smuzhiyun {
2839*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
2840*4882a593Smuzhiyun int corrected, tscount;
2841*4882a593Smuzhiyun
2842*4882a593Smuzhiyun *ucblocks = (stv0367_readreg(state, R367CAB_RS_COUNTER_5) << 8)
2843*4882a593Smuzhiyun | stv0367_readreg(state, R367CAB_RS_COUNTER_4);
2844*4882a593Smuzhiyun corrected = (stv0367_readreg(state, R367CAB_RS_COUNTER_3) << 8)
2845*4882a593Smuzhiyun | stv0367_readreg(state, R367CAB_RS_COUNTER_2);
2846*4882a593Smuzhiyun tscount = (stv0367_readreg(state, R367CAB_RS_COUNTER_2) << 8)
2847*4882a593Smuzhiyun | stv0367_readreg(state, R367CAB_RS_COUNTER_1);
2848*4882a593Smuzhiyun
2849*4882a593Smuzhiyun dprintk("%s: uncorrected blocks=%d corrected blocks=%d tscount=%d\n",
2850*4882a593Smuzhiyun __func__, *ucblocks, corrected, tscount);
2851*4882a593Smuzhiyun
2852*4882a593Smuzhiyun return 0;
2853*4882a593Smuzhiyun };
2854*4882a593Smuzhiyun
2855*4882a593Smuzhiyun static const struct dvb_frontend_ops stv0367cab_ops = {
2856*4882a593Smuzhiyun .delsys = { SYS_DVBC_ANNEX_A },
2857*4882a593Smuzhiyun .info = {
2858*4882a593Smuzhiyun .name = "ST STV0367 DVB-C",
2859*4882a593Smuzhiyun .frequency_min_hz = 47 * MHz,
2860*4882a593Smuzhiyun .frequency_max_hz = 862 * MHz,
2861*4882a593Smuzhiyun .frequency_stepsize_hz = 62500,
2862*4882a593Smuzhiyun .symbol_rate_min = 870000,
2863*4882a593Smuzhiyun .symbol_rate_max = 11700000,
2864*4882a593Smuzhiyun .caps = 0x400 |/* FE_CAN_QAM_4 */
2865*4882a593Smuzhiyun FE_CAN_QAM_16 | FE_CAN_QAM_32 |
2866*4882a593Smuzhiyun FE_CAN_QAM_64 | FE_CAN_QAM_128 |
2867*4882a593Smuzhiyun FE_CAN_QAM_256 | FE_CAN_FEC_AUTO
2868*4882a593Smuzhiyun },
2869*4882a593Smuzhiyun .release = stv0367_release,
2870*4882a593Smuzhiyun .init = stv0367cab_init,
2871*4882a593Smuzhiyun .sleep = stv0367cab_sleep,
2872*4882a593Smuzhiyun .i2c_gate_ctrl = stv0367cab_gate_ctrl,
2873*4882a593Smuzhiyun .set_frontend = stv0367cab_set_frontend,
2874*4882a593Smuzhiyun .get_frontend = stv0367cab_get_frontend,
2875*4882a593Smuzhiyun .read_status = stv0367cab_read_status,
2876*4882a593Smuzhiyun /* .read_ber = stv0367cab_read_ber, */
2877*4882a593Smuzhiyun .read_signal_strength = stv0367cab_read_strength,
2878*4882a593Smuzhiyun .read_snr = stv0367cab_read_snr,
2879*4882a593Smuzhiyun .read_ucblocks = stv0367cab_read_ucblcks,
2880*4882a593Smuzhiyun .get_tune_settings = stv0367_get_tune_settings,
2881*4882a593Smuzhiyun };
2882*4882a593Smuzhiyun
stv0367cab_attach(const struct stv0367_config * config,struct i2c_adapter * i2c)2883*4882a593Smuzhiyun struct dvb_frontend *stv0367cab_attach(const struct stv0367_config *config,
2884*4882a593Smuzhiyun struct i2c_adapter *i2c)
2885*4882a593Smuzhiyun {
2886*4882a593Smuzhiyun struct stv0367_state *state = NULL;
2887*4882a593Smuzhiyun struct stv0367cab_state *cab_state = NULL;
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun /* allocate memory for the internal state */
2890*4882a593Smuzhiyun state = kzalloc(sizeof(struct stv0367_state), GFP_KERNEL);
2891*4882a593Smuzhiyun if (state == NULL)
2892*4882a593Smuzhiyun goto error;
2893*4882a593Smuzhiyun cab_state = kzalloc(sizeof(struct stv0367cab_state), GFP_KERNEL);
2894*4882a593Smuzhiyun if (cab_state == NULL)
2895*4882a593Smuzhiyun goto error;
2896*4882a593Smuzhiyun
2897*4882a593Smuzhiyun /* setup the state */
2898*4882a593Smuzhiyun state->i2c = i2c;
2899*4882a593Smuzhiyun state->config = config;
2900*4882a593Smuzhiyun cab_state->search_range = 280000;
2901*4882a593Smuzhiyun cab_state->qamfec_status_reg = F367CAB_QAMFEC_LOCK;
2902*4882a593Smuzhiyun state->cab_state = cab_state;
2903*4882a593Smuzhiyun state->fe.ops = stv0367cab_ops;
2904*4882a593Smuzhiyun state->fe.demodulator_priv = state;
2905*4882a593Smuzhiyun state->chip_id = stv0367_readreg(state, 0xf000);
2906*4882a593Smuzhiyun
2907*4882a593Smuzhiyun /* demod operation options */
2908*4882a593Smuzhiyun state->use_i2c_gatectrl = 1;
2909*4882a593Smuzhiyun state->deftabs = STV0367_DEFTAB_GENERIC;
2910*4882a593Smuzhiyun state->reinit_on_setfrontend = 1;
2911*4882a593Smuzhiyun state->auto_if_khz = 0;
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun dprintk("%s: chip_id = 0x%x\n", __func__, state->chip_id);
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun /* check if the demod is there */
2916*4882a593Smuzhiyun if ((state->chip_id != 0x50) && (state->chip_id != 0x60))
2917*4882a593Smuzhiyun goto error;
2918*4882a593Smuzhiyun
2919*4882a593Smuzhiyun return &state->fe;
2920*4882a593Smuzhiyun
2921*4882a593Smuzhiyun error:
2922*4882a593Smuzhiyun kfree(cab_state);
2923*4882a593Smuzhiyun kfree(state);
2924*4882a593Smuzhiyun return NULL;
2925*4882a593Smuzhiyun }
2926*4882a593Smuzhiyun EXPORT_SYMBOL(stv0367cab_attach);
2927*4882a593Smuzhiyun
2928*4882a593Smuzhiyun /*
2929*4882a593Smuzhiyun * Functions for operation on Digital Devices hardware
2930*4882a593Smuzhiyun */
2931*4882a593Smuzhiyun
stv0367ddb_setup_ter(struct stv0367_state * state)2932*4882a593Smuzhiyun static void stv0367ddb_setup_ter(struct stv0367_state *state)
2933*4882a593Smuzhiyun {
2934*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DEBUG_LT4, 0x00);
2935*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DEBUG_LT5, 0x00);
2936*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DEBUG_LT6, 0x00); /* R367CAB_CTRL_1 */
2937*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DEBUG_LT7, 0x00); /* R367CAB_CTRL_2 */
2938*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DEBUG_LT8, 0x00);
2939*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DEBUG_LT9, 0x00);
2940*4882a593Smuzhiyun
2941*4882a593Smuzhiyun /* Tuner Setup */
2942*4882a593Smuzhiyun /* Buffer Q disabled, I Enabled, unsigned ADC */
2943*4882a593Smuzhiyun stv0367_writereg(state, R367TER_ANADIGCTRL, 0x89);
2944*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DUAL_AD12, 0x04); /* ADCQ disabled */
2945*4882a593Smuzhiyun
2946*4882a593Smuzhiyun /* Clock setup */
2947*4882a593Smuzhiyun /* PLL bypassed and disabled */
2948*4882a593Smuzhiyun stv0367_writereg(state, R367TER_ANACTRL, 0x0D);
2949*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TOPCTRL, 0x00); /* Set OFDM */
2950*4882a593Smuzhiyun
2951*4882a593Smuzhiyun /* IC runs at 54 MHz with a 27 MHz crystal */
2952*4882a593Smuzhiyun stv0367_pll_setup(state, STV0367_ICSPEED_53125, state->config->xtal);
2953*4882a593Smuzhiyun
2954*4882a593Smuzhiyun msleep(50);
2955*4882a593Smuzhiyun /* PLL enabled and used */
2956*4882a593Smuzhiyun stv0367_writereg(state, R367TER_ANACTRL, 0x00);
2957*4882a593Smuzhiyun
2958*4882a593Smuzhiyun state->activedemod = demod_ter;
2959*4882a593Smuzhiyun }
2960*4882a593Smuzhiyun
stv0367ddb_setup_cab(struct stv0367_state * state)2961*4882a593Smuzhiyun static void stv0367ddb_setup_cab(struct stv0367_state *state)
2962*4882a593Smuzhiyun {
2963*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DEBUG_LT4, 0x00);
2964*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DEBUG_LT5, 0x01);
2965*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DEBUG_LT6, 0x06); /* R367CAB_CTRL_1 */
2966*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DEBUG_LT7, 0x03); /* R367CAB_CTRL_2 */
2967*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DEBUG_LT8, 0x00);
2968*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DEBUG_LT9, 0x00);
2969*4882a593Smuzhiyun
2970*4882a593Smuzhiyun /* Tuner Setup */
2971*4882a593Smuzhiyun /* Buffer Q disabled, I Enabled, signed ADC */
2972*4882a593Smuzhiyun stv0367_writereg(state, R367TER_ANADIGCTRL, 0x8B);
2973*4882a593Smuzhiyun /* ADCQ disabled */
2974*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DUAL_AD12, 0x04);
2975*4882a593Smuzhiyun
2976*4882a593Smuzhiyun /* Clock setup */
2977*4882a593Smuzhiyun /* PLL bypassed and disabled */
2978*4882a593Smuzhiyun stv0367_writereg(state, R367TER_ANACTRL, 0x0D);
2979*4882a593Smuzhiyun /* Set QAM */
2980*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TOPCTRL, 0x10);
2981*4882a593Smuzhiyun
2982*4882a593Smuzhiyun /* IC runs at 58 MHz with a 27 MHz crystal */
2983*4882a593Smuzhiyun stv0367_pll_setup(state, STV0367_ICSPEED_58000, state->config->xtal);
2984*4882a593Smuzhiyun
2985*4882a593Smuzhiyun msleep(50);
2986*4882a593Smuzhiyun /* PLL enabled and used */
2987*4882a593Smuzhiyun stv0367_writereg(state, R367TER_ANACTRL, 0x00);
2988*4882a593Smuzhiyun
2989*4882a593Smuzhiyun state->cab_state->mclk = stv0367cab_get_mclk(&state->fe,
2990*4882a593Smuzhiyun state->config->xtal);
2991*4882a593Smuzhiyun state->cab_state->adc_clk = stv0367cab_get_adc_freq(&state->fe,
2992*4882a593Smuzhiyun state->config->xtal);
2993*4882a593Smuzhiyun
2994*4882a593Smuzhiyun state->activedemod = demod_cab;
2995*4882a593Smuzhiyun }
2996*4882a593Smuzhiyun
stv0367ddb_set_frontend(struct dvb_frontend * fe)2997*4882a593Smuzhiyun static int stv0367ddb_set_frontend(struct dvb_frontend *fe)
2998*4882a593Smuzhiyun {
2999*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
3000*4882a593Smuzhiyun
3001*4882a593Smuzhiyun switch (fe->dtv_property_cache.delivery_system) {
3002*4882a593Smuzhiyun case SYS_DVBT:
3003*4882a593Smuzhiyun if (state->activedemod != demod_ter)
3004*4882a593Smuzhiyun stv0367ddb_setup_ter(state);
3005*4882a593Smuzhiyun
3006*4882a593Smuzhiyun return stv0367ter_set_frontend(fe);
3007*4882a593Smuzhiyun case SYS_DVBC_ANNEX_A:
3008*4882a593Smuzhiyun if (state->activedemod != demod_cab)
3009*4882a593Smuzhiyun stv0367ddb_setup_cab(state);
3010*4882a593Smuzhiyun
3011*4882a593Smuzhiyun /* protect against division error oopses */
3012*4882a593Smuzhiyun if (fe->dtv_property_cache.symbol_rate == 0) {
3013*4882a593Smuzhiyun printk(KERN_ERR "Invalid symbol rate\n");
3014*4882a593Smuzhiyun return -EINVAL;
3015*4882a593Smuzhiyun }
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun return stv0367cab_set_frontend(fe);
3018*4882a593Smuzhiyun default:
3019*4882a593Smuzhiyun break;
3020*4882a593Smuzhiyun }
3021*4882a593Smuzhiyun
3022*4882a593Smuzhiyun return -EINVAL;
3023*4882a593Smuzhiyun }
3024*4882a593Smuzhiyun
stv0367ddb_read_signal_strength(struct dvb_frontend * fe)3025*4882a593Smuzhiyun static void stv0367ddb_read_signal_strength(struct dvb_frontend *fe)
3026*4882a593Smuzhiyun {
3027*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
3028*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
3029*4882a593Smuzhiyun s32 signalstrength;
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun switch (state->activedemod) {
3032*4882a593Smuzhiyun case demod_cab:
3033*4882a593Smuzhiyun signalstrength = stv0367cab_get_rf_lvl(state) * 1000;
3034*4882a593Smuzhiyun break;
3035*4882a593Smuzhiyun default:
3036*4882a593Smuzhiyun p->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
3037*4882a593Smuzhiyun return;
3038*4882a593Smuzhiyun }
3039*4882a593Smuzhiyun
3040*4882a593Smuzhiyun p->strength.stat[0].scale = FE_SCALE_DECIBEL;
3041*4882a593Smuzhiyun p->strength.stat[0].uvalue = signalstrength;
3042*4882a593Smuzhiyun }
3043*4882a593Smuzhiyun
stv0367ddb_read_snr(struct dvb_frontend * fe)3044*4882a593Smuzhiyun static void stv0367ddb_read_snr(struct dvb_frontend *fe)
3045*4882a593Smuzhiyun {
3046*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
3047*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
3048*4882a593Smuzhiyun int cab_pwr;
3049*4882a593Smuzhiyun u32 regval, tmpval, snrval = 0;
3050*4882a593Smuzhiyun
3051*4882a593Smuzhiyun switch (state->activedemod) {
3052*4882a593Smuzhiyun case demod_ter:
3053*4882a593Smuzhiyun snrval = stv0367ter_snr_readreg(fe);
3054*4882a593Smuzhiyun break;
3055*4882a593Smuzhiyun case demod_cab:
3056*4882a593Smuzhiyun cab_pwr = stv0367cab_snr_power(fe);
3057*4882a593Smuzhiyun regval = stv0367cab_snr_readreg(fe, 0);
3058*4882a593Smuzhiyun
3059*4882a593Smuzhiyun /* prevent division by zero */
3060*4882a593Smuzhiyun if (!regval) {
3061*4882a593Smuzhiyun snrval = 0;
3062*4882a593Smuzhiyun break;
3063*4882a593Smuzhiyun }
3064*4882a593Smuzhiyun
3065*4882a593Smuzhiyun tmpval = (cab_pwr * 320) / regval;
3066*4882a593Smuzhiyun snrval = ((tmpval != 0) ? (intlog2(tmpval) / 5581) : 0);
3067*4882a593Smuzhiyun break;
3068*4882a593Smuzhiyun default:
3069*4882a593Smuzhiyun p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
3070*4882a593Smuzhiyun return;
3071*4882a593Smuzhiyun }
3072*4882a593Smuzhiyun
3073*4882a593Smuzhiyun p->cnr.stat[0].scale = FE_SCALE_DECIBEL;
3074*4882a593Smuzhiyun p->cnr.stat[0].uvalue = snrval;
3075*4882a593Smuzhiyun }
3076*4882a593Smuzhiyun
stv0367ddb_read_ucblocks(struct dvb_frontend * fe)3077*4882a593Smuzhiyun static void stv0367ddb_read_ucblocks(struct dvb_frontend *fe)
3078*4882a593Smuzhiyun {
3079*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
3080*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
3081*4882a593Smuzhiyun u32 ucblocks = 0;
3082*4882a593Smuzhiyun
3083*4882a593Smuzhiyun switch (state->activedemod) {
3084*4882a593Smuzhiyun case demod_ter:
3085*4882a593Smuzhiyun stv0367ter_read_ucblocks(fe, &ucblocks);
3086*4882a593Smuzhiyun break;
3087*4882a593Smuzhiyun case demod_cab:
3088*4882a593Smuzhiyun stv0367cab_read_ucblcks(fe, &ucblocks);
3089*4882a593Smuzhiyun break;
3090*4882a593Smuzhiyun default:
3091*4882a593Smuzhiyun p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
3092*4882a593Smuzhiyun return;
3093*4882a593Smuzhiyun }
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun p->block_error.stat[0].scale = FE_SCALE_COUNTER;
3096*4882a593Smuzhiyun p->block_error.stat[0].uvalue = ucblocks;
3097*4882a593Smuzhiyun }
3098*4882a593Smuzhiyun
stv0367ddb_read_status(struct dvb_frontend * fe,enum fe_status * status)3099*4882a593Smuzhiyun static int stv0367ddb_read_status(struct dvb_frontend *fe,
3100*4882a593Smuzhiyun enum fe_status *status)
3101*4882a593Smuzhiyun {
3102*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
3103*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
3104*4882a593Smuzhiyun int ret = 0;
3105*4882a593Smuzhiyun
3106*4882a593Smuzhiyun switch (state->activedemod) {
3107*4882a593Smuzhiyun case demod_ter:
3108*4882a593Smuzhiyun ret = stv0367ter_read_status(fe, status);
3109*4882a593Smuzhiyun break;
3110*4882a593Smuzhiyun case demod_cab:
3111*4882a593Smuzhiyun ret = stv0367cab_read_status(fe, status);
3112*4882a593Smuzhiyun break;
3113*4882a593Smuzhiyun default:
3114*4882a593Smuzhiyun break;
3115*4882a593Smuzhiyun }
3116*4882a593Smuzhiyun
3117*4882a593Smuzhiyun /* stop and report on *_read_status failure */
3118*4882a593Smuzhiyun if (ret)
3119*4882a593Smuzhiyun return ret;
3120*4882a593Smuzhiyun
3121*4882a593Smuzhiyun stv0367ddb_read_signal_strength(fe);
3122*4882a593Smuzhiyun
3123*4882a593Smuzhiyun /* read carrier/noise when a carrier is detected */
3124*4882a593Smuzhiyun if (*status & FE_HAS_CARRIER)
3125*4882a593Smuzhiyun stv0367ddb_read_snr(fe);
3126*4882a593Smuzhiyun else
3127*4882a593Smuzhiyun p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
3128*4882a593Smuzhiyun
3129*4882a593Smuzhiyun /* read uncorrected blocks on FE_HAS_LOCK */
3130*4882a593Smuzhiyun if (*status & FE_HAS_LOCK)
3131*4882a593Smuzhiyun stv0367ddb_read_ucblocks(fe);
3132*4882a593Smuzhiyun else
3133*4882a593Smuzhiyun p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
3134*4882a593Smuzhiyun
3135*4882a593Smuzhiyun return 0;
3136*4882a593Smuzhiyun }
3137*4882a593Smuzhiyun
stv0367ddb_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * p)3138*4882a593Smuzhiyun static int stv0367ddb_get_frontend(struct dvb_frontend *fe,
3139*4882a593Smuzhiyun struct dtv_frontend_properties *p)
3140*4882a593Smuzhiyun {
3141*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
3142*4882a593Smuzhiyun
3143*4882a593Smuzhiyun switch (state->activedemod) {
3144*4882a593Smuzhiyun case demod_ter:
3145*4882a593Smuzhiyun return stv0367ter_get_frontend(fe, p);
3146*4882a593Smuzhiyun case demod_cab:
3147*4882a593Smuzhiyun return stv0367cab_get_frontend(fe, p);
3148*4882a593Smuzhiyun default:
3149*4882a593Smuzhiyun break;
3150*4882a593Smuzhiyun }
3151*4882a593Smuzhiyun
3152*4882a593Smuzhiyun return 0;
3153*4882a593Smuzhiyun }
3154*4882a593Smuzhiyun
stv0367ddb_sleep(struct dvb_frontend * fe)3155*4882a593Smuzhiyun static int stv0367ddb_sleep(struct dvb_frontend *fe)
3156*4882a593Smuzhiyun {
3157*4882a593Smuzhiyun struct stv0367_state *state = fe->demodulator_priv;
3158*4882a593Smuzhiyun
3159*4882a593Smuzhiyun switch (state->activedemod) {
3160*4882a593Smuzhiyun case demod_ter:
3161*4882a593Smuzhiyun state->activedemod = demod_none;
3162*4882a593Smuzhiyun return stv0367ter_sleep(fe);
3163*4882a593Smuzhiyun case demod_cab:
3164*4882a593Smuzhiyun state->activedemod = demod_none;
3165*4882a593Smuzhiyun return stv0367cab_sleep(fe);
3166*4882a593Smuzhiyun default:
3167*4882a593Smuzhiyun break;
3168*4882a593Smuzhiyun }
3169*4882a593Smuzhiyun
3170*4882a593Smuzhiyun return -EINVAL;
3171*4882a593Smuzhiyun }
3172*4882a593Smuzhiyun
stv0367ddb_init(struct stv0367_state * state)3173*4882a593Smuzhiyun static int stv0367ddb_init(struct stv0367_state *state)
3174*4882a593Smuzhiyun {
3175*4882a593Smuzhiyun struct stv0367ter_state *ter_state = state->ter_state;
3176*4882a593Smuzhiyun struct dtv_frontend_properties *p = &state->fe.dtv_property_cache;
3177*4882a593Smuzhiyun
3178*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TOPCTRL, 0x10);
3179*4882a593Smuzhiyun
3180*4882a593Smuzhiyun if (stv0367_deftabs[state->deftabs][STV0367_TAB_BASE])
3181*4882a593Smuzhiyun stv0367_write_table(state,
3182*4882a593Smuzhiyun stv0367_deftabs[state->deftabs][STV0367_TAB_BASE]);
3183*4882a593Smuzhiyun
3184*4882a593Smuzhiyun stv0367_write_table(state,
3185*4882a593Smuzhiyun stv0367_deftabs[state->deftabs][STV0367_TAB_CAB]);
3186*4882a593Smuzhiyun
3187*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TOPCTRL, 0x00);
3188*4882a593Smuzhiyun stv0367_write_table(state,
3189*4882a593Smuzhiyun stv0367_deftabs[state->deftabs][STV0367_TAB_TER]);
3190*4882a593Smuzhiyun
3191*4882a593Smuzhiyun stv0367_writereg(state, R367TER_GAIN_SRC1, 0x2A);
3192*4882a593Smuzhiyun stv0367_writereg(state, R367TER_GAIN_SRC2, 0xD6);
3193*4882a593Smuzhiyun stv0367_writereg(state, R367TER_INC_DEROT1, 0x55);
3194*4882a593Smuzhiyun stv0367_writereg(state, R367TER_INC_DEROT2, 0x55);
3195*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TRL_CTL, 0x14);
3196*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TRL_NOMRATE1, 0xAE);
3197*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TRL_NOMRATE2, 0x56);
3198*4882a593Smuzhiyun stv0367_writereg(state, R367TER_FEPATH_CFG, 0x0);
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun /* OFDM TS Setup */
3201*4882a593Smuzhiyun
3202*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TSCFGH, 0x70);
3203*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TSCFGM, 0xC0);
3204*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TSCFGL, 0x20);
3205*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TSSPEED, 0x40); /* Fixed at 54 MHz */
3206*4882a593Smuzhiyun
3207*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TSCFGH, 0x71);
3208*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TSCFGH, 0x70);
3209*4882a593Smuzhiyun
3210*4882a593Smuzhiyun stv0367_writereg(state, R367TER_TOPCTRL, 0x10);
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun /* Also needed for QAM */
3213*4882a593Smuzhiyun stv0367_writereg(state, R367TER_AGC12C, 0x01); /* AGC Pin setup */
3214*4882a593Smuzhiyun
3215*4882a593Smuzhiyun stv0367_writereg(state, R367TER_AGCCTRL1, 0x8A);
3216*4882a593Smuzhiyun
3217*4882a593Smuzhiyun /* QAM TS setup, note exact format also depends on descrambler */
3218*4882a593Smuzhiyun /* settings */
3219*4882a593Smuzhiyun /* Inverted Clock, Swap, serial */
3220*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_OUTFORMAT_0, 0x85);
3221*4882a593Smuzhiyun
3222*4882a593Smuzhiyun /* Clock setup (PLL bypassed and disabled) */
3223*4882a593Smuzhiyun stv0367_writereg(state, R367TER_ANACTRL, 0x0D);
3224*4882a593Smuzhiyun
3225*4882a593Smuzhiyun /* IC runs at 58 MHz with a 27 MHz crystal */
3226*4882a593Smuzhiyun stv0367_pll_setup(state, STV0367_ICSPEED_58000, state->config->xtal);
3227*4882a593Smuzhiyun
3228*4882a593Smuzhiyun /* Tuner setup */
3229*4882a593Smuzhiyun /* Buffer Q disabled, I Enabled, signed ADC */
3230*4882a593Smuzhiyun stv0367_writereg(state, R367TER_ANADIGCTRL, 0x8b);
3231*4882a593Smuzhiyun stv0367_writereg(state, R367TER_DUAL_AD12, 0x04); /* ADCQ disabled */
3232*4882a593Smuzhiyun
3233*4882a593Smuzhiyun /* Improves the C/N lock limit */
3234*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_FSM_SNR2_HTH, 0x23);
3235*4882a593Smuzhiyun /* ZIF/IF Automatic mode */
3236*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_IQ_QAM, 0x01);
3237*4882a593Smuzhiyun /* Improving burst noise performances */
3238*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_EQU_FFE_LEAKAGE, 0x83);
3239*4882a593Smuzhiyun /* Improving ACI performances */
3240*4882a593Smuzhiyun stv0367_writereg(state, R367CAB_IQDEM_ADJ_EN, 0x05);
3241*4882a593Smuzhiyun
3242*4882a593Smuzhiyun /* PLL enabled and used */
3243*4882a593Smuzhiyun stv0367_writereg(state, R367TER_ANACTRL, 0x00);
3244*4882a593Smuzhiyun
3245*4882a593Smuzhiyun stv0367_writereg(state, R367TER_I2CRPT, (0x08 | ((5 & 0x07) << 4)));
3246*4882a593Smuzhiyun
3247*4882a593Smuzhiyun ter_state->pBER = 0;
3248*4882a593Smuzhiyun ter_state->first_lock = 0;
3249*4882a593Smuzhiyun ter_state->unlock_counter = 2;
3250*4882a593Smuzhiyun
3251*4882a593Smuzhiyun p->strength.len = 1;
3252*4882a593Smuzhiyun p->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
3253*4882a593Smuzhiyun p->cnr.len = 1;
3254*4882a593Smuzhiyun p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
3255*4882a593Smuzhiyun p->block_error.len = 1;
3256*4882a593Smuzhiyun p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
3257*4882a593Smuzhiyun
3258*4882a593Smuzhiyun return 0;
3259*4882a593Smuzhiyun }
3260*4882a593Smuzhiyun
3261*4882a593Smuzhiyun static const struct dvb_frontend_ops stv0367ddb_ops = {
3262*4882a593Smuzhiyun .delsys = { SYS_DVBC_ANNEX_A, SYS_DVBT },
3263*4882a593Smuzhiyun .info = {
3264*4882a593Smuzhiyun .name = "ST STV0367 DDB DVB-C/T",
3265*4882a593Smuzhiyun .frequency_min_hz = 47 * MHz,
3266*4882a593Smuzhiyun .frequency_max_hz = 865 * MHz,
3267*4882a593Smuzhiyun .frequency_stepsize_hz = 166667,
3268*4882a593Smuzhiyun .symbol_rate_min = 870000,
3269*4882a593Smuzhiyun .symbol_rate_max = 11700000,
3270*4882a593Smuzhiyun .caps = /* DVB-C */
3271*4882a593Smuzhiyun 0x400 |/* FE_CAN_QAM_4 */
3272*4882a593Smuzhiyun FE_CAN_QAM_16 | FE_CAN_QAM_32 |
3273*4882a593Smuzhiyun FE_CAN_QAM_64 | FE_CAN_QAM_128 |
3274*4882a593Smuzhiyun FE_CAN_QAM_256 |
3275*4882a593Smuzhiyun /* DVB-T */
3276*4882a593Smuzhiyun FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
3277*4882a593Smuzhiyun FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
3278*4882a593Smuzhiyun FE_CAN_QPSK | FE_CAN_TRANSMISSION_MODE_AUTO |
3279*4882a593Smuzhiyun FE_CAN_RECOVER | FE_CAN_INVERSION_AUTO |
3280*4882a593Smuzhiyun FE_CAN_MUTE_TS
3281*4882a593Smuzhiyun },
3282*4882a593Smuzhiyun .release = stv0367_release,
3283*4882a593Smuzhiyun .sleep = stv0367ddb_sleep,
3284*4882a593Smuzhiyun .i2c_gate_ctrl = stv0367cab_gate_ctrl, /* valid for TER and CAB */
3285*4882a593Smuzhiyun .set_frontend = stv0367ddb_set_frontend,
3286*4882a593Smuzhiyun .get_frontend = stv0367ddb_get_frontend,
3287*4882a593Smuzhiyun .get_tune_settings = stv0367_get_tune_settings,
3288*4882a593Smuzhiyun .read_status = stv0367ddb_read_status,
3289*4882a593Smuzhiyun };
3290*4882a593Smuzhiyun
stv0367ddb_attach(const struct stv0367_config * config,struct i2c_adapter * i2c)3291*4882a593Smuzhiyun struct dvb_frontend *stv0367ddb_attach(const struct stv0367_config *config,
3292*4882a593Smuzhiyun struct i2c_adapter *i2c)
3293*4882a593Smuzhiyun {
3294*4882a593Smuzhiyun struct stv0367_state *state = NULL;
3295*4882a593Smuzhiyun struct stv0367ter_state *ter_state = NULL;
3296*4882a593Smuzhiyun struct stv0367cab_state *cab_state = NULL;
3297*4882a593Smuzhiyun
3298*4882a593Smuzhiyun /* allocate memory for the internal state */
3299*4882a593Smuzhiyun state = kzalloc(sizeof(struct stv0367_state), GFP_KERNEL);
3300*4882a593Smuzhiyun if (state == NULL)
3301*4882a593Smuzhiyun goto error;
3302*4882a593Smuzhiyun ter_state = kzalloc(sizeof(struct stv0367ter_state), GFP_KERNEL);
3303*4882a593Smuzhiyun if (ter_state == NULL)
3304*4882a593Smuzhiyun goto error;
3305*4882a593Smuzhiyun cab_state = kzalloc(sizeof(struct stv0367cab_state), GFP_KERNEL);
3306*4882a593Smuzhiyun if (cab_state == NULL)
3307*4882a593Smuzhiyun goto error;
3308*4882a593Smuzhiyun
3309*4882a593Smuzhiyun /* setup the state */
3310*4882a593Smuzhiyun state->i2c = i2c;
3311*4882a593Smuzhiyun state->config = config;
3312*4882a593Smuzhiyun state->ter_state = ter_state;
3313*4882a593Smuzhiyun cab_state->search_range = 280000;
3314*4882a593Smuzhiyun cab_state->qamfec_status_reg = F367CAB_DESCR_SYNCSTATE;
3315*4882a593Smuzhiyun state->cab_state = cab_state;
3316*4882a593Smuzhiyun state->fe.ops = stv0367ddb_ops;
3317*4882a593Smuzhiyun state->fe.demodulator_priv = state;
3318*4882a593Smuzhiyun state->chip_id = stv0367_readreg(state, R367TER_ID);
3319*4882a593Smuzhiyun
3320*4882a593Smuzhiyun /* demod operation options */
3321*4882a593Smuzhiyun state->use_i2c_gatectrl = 0;
3322*4882a593Smuzhiyun state->deftabs = STV0367_DEFTAB_DDB;
3323*4882a593Smuzhiyun state->reinit_on_setfrontend = 0;
3324*4882a593Smuzhiyun state->auto_if_khz = 1;
3325*4882a593Smuzhiyun state->activedemod = demod_none;
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun dprintk("%s: chip_id = 0x%x\n", __func__, state->chip_id);
3328*4882a593Smuzhiyun
3329*4882a593Smuzhiyun /* check if the demod is there */
3330*4882a593Smuzhiyun if ((state->chip_id != 0x50) && (state->chip_id != 0x60))
3331*4882a593Smuzhiyun goto error;
3332*4882a593Smuzhiyun
3333*4882a593Smuzhiyun dev_info(&i2c->dev, "Found %s with ChipID %02X at adr %02X\n",
3334*4882a593Smuzhiyun state->fe.ops.info.name, state->chip_id,
3335*4882a593Smuzhiyun config->demod_address);
3336*4882a593Smuzhiyun
3337*4882a593Smuzhiyun stv0367ddb_init(state);
3338*4882a593Smuzhiyun
3339*4882a593Smuzhiyun return &state->fe;
3340*4882a593Smuzhiyun
3341*4882a593Smuzhiyun error:
3342*4882a593Smuzhiyun kfree(cab_state);
3343*4882a593Smuzhiyun kfree(ter_state);
3344*4882a593Smuzhiyun kfree(state);
3345*4882a593Smuzhiyun return NULL;
3346*4882a593Smuzhiyun }
3347*4882a593Smuzhiyun EXPORT_SYMBOL(stv0367ddb_attach);
3348*4882a593Smuzhiyun
3349*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Set debug");
3350*4882a593Smuzhiyun MODULE_PARM_DESC(i2c_debug, "Set i2c debug");
3351*4882a593Smuzhiyun
3352*4882a593Smuzhiyun MODULE_AUTHOR("Igor M. Liplianin");
3353*4882a593Smuzhiyun MODULE_DESCRIPTION("ST STV0367 DVB-C/T demodulator driver");
3354*4882a593Smuzhiyun MODULE_LICENSE("GPL");
3355