xref: /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/stv0297.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun     Driver for STV0297 demodulator
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun     Copyright (C) 2004 Andrew de Quincey <adq_dvb@lidskialf.net>
6*4882a593Smuzhiyun     Copyright (C) 2003-2004 Dennis Noermann <dennis.noermann@noernet.de>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/string.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/jiffies.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <media/dvb_frontend.h>
19*4882a593Smuzhiyun #include "stv0297.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun struct stv0297_state {
22*4882a593Smuzhiyun 	struct i2c_adapter *i2c;
23*4882a593Smuzhiyun 	const struct stv0297_config *config;
24*4882a593Smuzhiyun 	struct dvb_frontend frontend;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	unsigned long last_ber;
27*4882a593Smuzhiyun 	unsigned long base_freq;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #if 1
31*4882a593Smuzhiyun #define dprintk(x...) printk(x)
32*4882a593Smuzhiyun #else
33*4882a593Smuzhiyun #define dprintk(x...)
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define STV0297_CLOCK_KHZ   28900
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 
stv0297_writereg(struct stv0297_state * state,u8 reg,u8 data)39*4882a593Smuzhiyun static int stv0297_writereg(struct stv0297_state *state, u8 reg, u8 data)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	int ret;
42*4882a593Smuzhiyun 	u8 buf[] = { reg, data };
43*4882a593Smuzhiyun 	struct i2c_msg msg = {.addr = state->config->demod_address,.flags = 0,.buf = buf,.len = 2 };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	ret = i2c_transfer(state->i2c, &msg, 1);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	if (ret != 1)
48*4882a593Smuzhiyun 		dprintk("%s: writereg error (reg == 0x%02x, val == 0x%02x, ret == %i)\n",
49*4882a593Smuzhiyun 			__func__, reg, data, ret);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	return (ret != 1) ? -1 : 0;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
stv0297_readreg(struct stv0297_state * state,u8 reg)54*4882a593Smuzhiyun static int stv0297_readreg(struct stv0297_state *state, u8 reg)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	int ret;
57*4882a593Smuzhiyun 	u8 b0[] = { reg };
58*4882a593Smuzhiyun 	u8 b1[] = { 0 };
59*4882a593Smuzhiyun 	struct i2c_msg msg[] = { {.addr = state->config->demod_address,.flags = 0,.buf = b0,.len = 1},
60*4882a593Smuzhiyun 				 {.addr = state->config->demod_address,.flags = I2C_M_RD,.buf = b1,.len = 1}
61*4882a593Smuzhiyun 			       };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	// this device needs a STOP between the register and data
64*4882a593Smuzhiyun 	if (state->config->stop_during_read) {
65*4882a593Smuzhiyun 		if ((ret = i2c_transfer(state->i2c, &msg[0], 1)) != 1) {
66*4882a593Smuzhiyun 			dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __func__, reg, ret);
67*4882a593Smuzhiyun 			return -1;
68*4882a593Smuzhiyun 		}
69*4882a593Smuzhiyun 		if ((ret = i2c_transfer(state->i2c, &msg[1], 1)) != 1) {
70*4882a593Smuzhiyun 			dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __func__, reg, ret);
71*4882a593Smuzhiyun 			return -1;
72*4882a593Smuzhiyun 		}
73*4882a593Smuzhiyun 	} else {
74*4882a593Smuzhiyun 		if ((ret = i2c_transfer(state->i2c, msg, 2)) != 2) {
75*4882a593Smuzhiyun 			dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __func__, reg, ret);
76*4882a593Smuzhiyun 			return -1;
77*4882a593Smuzhiyun 		}
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	return b1[0];
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
stv0297_writereg_mask(struct stv0297_state * state,u8 reg,u8 mask,u8 data)83*4882a593Smuzhiyun static int stv0297_writereg_mask(struct stv0297_state *state, u8 reg, u8 mask, u8 data)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	int val;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	val = stv0297_readreg(state, reg);
88*4882a593Smuzhiyun 	val &= ~mask;
89*4882a593Smuzhiyun 	val |= (data & mask);
90*4882a593Smuzhiyun 	stv0297_writereg(state, reg, val);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
stv0297_readregs(struct stv0297_state * state,u8 reg1,u8 * b,u8 len)95*4882a593Smuzhiyun static int stv0297_readregs(struct stv0297_state *state, u8 reg1, u8 * b, u8 len)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	int ret;
98*4882a593Smuzhiyun 	struct i2c_msg msg[] = { {.addr = state->config->demod_address,.flags = 0,.buf =
99*4882a593Smuzhiyun 				  &reg1,.len = 1},
100*4882a593Smuzhiyun 	{.addr = state->config->demod_address,.flags = I2C_M_RD,.buf = b,.len = len}
101*4882a593Smuzhiyun 	};
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	// this device needs a STOP between the register and data
104*4882a593Smuzhiyun 	if (state->config->stop_during_read) {
105*4882a593Smuzhiyun 		if ((ret = i2c_transfer(state->i2c, &msg[0], 1)) != 1) {
106*4882a593Smuzhiyun 			dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __func__, reg1, ret);
107*4882a593Smuzhiyun 			return -1;
108*4882a593Smuzhiyun 		}
109*4882a593Smuzhiyun 		if ((ret = i2c_transfer(state->i2c, &msg[1], 1)) != 1) {
110*4882a593Smuzhiyun 			dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __func__, reg1, ret);
111*4882a593Smuzhiyun 			return -1;
112*4882a593Smuzhiyun 		}
113*4882a593Smuzhiyun 	} else {
114*4882a593Smuzhiyun 		if ((ret = i2c_transfer(state->i2c, msg, 2)) != 2) {
115*4882a593Smuzhiyun 			dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __func__, reg1, ret);
116*4882a593Smuzhiyun 			return -1;
117*4882a593Smuzhiyun 		}
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
stv0297_get_symbolrate(struct stv0297_state * state)123*4882a593Smuzhiyun static u32 stv0297_get_symbolrate(struct stv0297_state *state)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	u64 tmp;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	tmp = (u64)(stv0297_readreg(state, 0x55)
128*4882a593Smuzhiyun 		    | (stv0297_readreg(state, 0x56) << 8)
129*4882a593Smuzhiyun 		    | (stv0297_readreg(state, 0x57) << 16)
130*4882a593Smuzhiyun 		    | (stv0297_readreg(state, 0x58) << 24));
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	tmp *= STV0297_CLOCK_KHZ;
133*4882a593Smuzhiyun 	tmp >>= 32;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	return (u32) tmp;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
stv0297_set_symbolrate(struct stv0297_state * state,u32 srate)138*4882a593Smuzhiyun static void stv0297_set_symbolrate(struct stv0297_state *state, u32 srate)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	long tmp;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	tmp = 131072L * srate;	/* 131072 = 2^17  */
143*4882a593Smuzhiyun 	tmp = tmp / (STV0297_CLOCK_KHZ / 4);	/* 1/4 = 2^-2 */
144*4882a593Smuzhiyun 	tmp = tmp * 8192L;	/* 8192 = 2^13 */
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	stv0297_writereg(state, 0x55, (unsigned char) (tmp & 0xFF));
147*4882a593Smuzhiyun 	stv0297_writereg(state, 0x56, (unsigned char) (tmp >> 8));
148*4882a593Smuzhiyun 	stv0297_writereg(state, 0x57, (unsigned char) (tmp >> 16));
149*4882a593Smuzhiyun 	stv0297_writereg(state, 0x58, (unsigned char) (tmp >> 24));
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
stv0297_set_sweeprate(struct stv0297_state * state,short fshift,long symrate)152*4882a593Smuzhiyun static void stv0297_set_sweeprate(struct stv0297_state *state, short fshift, long symrate)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	long tmp;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	tmp = (long) fshift *262144L;	/* 262144 = 2*18 */
157*4882a593Smuzhiyun 	tmp /= symrate;
158*4882a593Smuzhiyun 	tmp *= 1024;		/* 1024 = 2*10   */
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	// adjust
161*4882a593Smuzhiyun 	if (tmp >= 0) {
162*4882a593Smuzhiyun 		tmp += 500000;
163*4882a593Smuzhiyun 	} else {
164*4882a593Smuzhiyun 		tmp -= 500000;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 	tmp /= 1000000;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	stv0297_writereg(state, 0x60, tmp & 0xFF);
169*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x69, 0xF0, (tmp >> 4) & 0xf0);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
stv0297_set_carrieroffset(struct stv0297_state * state,long offset)172*4882a593Smuzhiyun static void stv0297_set_carrieroffset(struct stv0297_state *state, long offset)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	long tmp;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* symrate is hardcoded to 10000 */
177*4882a593Smuzhiyun 	tmp = offset * 26844L;	/* (2**28)/10000 */
178*4882a593Smuzhiyun 	if (tmp < 0)
179*4882a593Smuzhiyun 		tmp += 0x10000000;
180*4882a593Smuzhiyun 	tmp &= 0x0FFFFFFF;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	stv0297_writereg(state, 0x66, (unsigned char) (tmp & 0xFF));
183*4882a593Smuzhiyun 	stv0297_writereg(state, 0x67, (unsigned char) (tmp >> 8));
184*4882a593Smuzhiyun 	stv0297_writereg(state, 0x68, (unsigned char) (tmp >> 16));
185*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x69, 0x0F, (tmp >> 24) & 0x0f);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun static long stv0297_get_carrieroffset(struct stv0297_state *state)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	s64 tmp;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	stv0297_writereg(state, 0x6B, 0x00);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	tmp = stv0297_readreg(state, 0x66);
196*4882a593Smuzhiyun 	tmp |= (stv0297_readreg(state, 0x67) << 8);
197*4882a593Smuzhiyun 	tmp |= (stv0297_readreg(state, 0x68) << 16);
198*4882a593Smuzhiyun 	tmp |= (stv0297_readreg(state, 0x69) & 0x0F) << 24;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	tmp *= stv0297_get_symbolrate(state);
201*4882a593Smuzhiyun 	tmp >>= 28;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return (s32) tmp;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun */
206*4882a593Smuzhiyun 
stv0297_set_initialdemodfreq(struct stv0297_state * state,long freq)207*4882a593Smuzhiyun static void stv0297_set_initialdemodfreq(struct stv0297_state *state, long freq)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	s32 tmp;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (freq > 10000)
212*4882a593Smuzhiyun 		freq -= STV0297_CLOCK_KHZ;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	tmp = (STV0297_CLOCK_KHZ * 1000) / (1 << 16);
215*4882a593Smuzhiyun 	tmp = (freq * 1000) / tmp;
216*4882a593Smuzhiyun 	if (tmp > 0xffff)
217*4882a593Smuzhiyun 		tmp = 0xffff;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x25, 0x80, 0x80);
220*4882a593Smuzhiyun 	stv0297_writereg(state, 0x21, tmp >> 8);
221*4882a593Smuzhiyun 	stv0297_writereg(state, 0x20, tmp);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
stv0297_set_qam(struct stv0297_state * state,enum fe_modulation modulation)224*4882a593Smuzhiyun static int stv0297_set_qam(struct stv0297_state *state,
225*4882a593Smuzhiyun 			   enum fe_modulation modulation)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	int val = 0;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	switch (modulation) {
230*4882a593Smuzhiyun 	case QAM_16:
231*4882a593Smuzhiyun 		val = 0;
232*4882a593Smuzhiyun 		break;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	case QAM_32:
235*4882a593Smuzhiyun 		val = 1;
236*4882a593Smuzhiyun 		break;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	case QAM_64:
239*4882a593Smuzhiyun 		val = 4;
240*4882a593Smuzhiyun 		break;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	case QAM_128:
243*4882a593Smuzhiyun 		val = 2;
244*4882a593Smuzhiyun 		break;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	case QAM_256:
247*4882a593Smuzhiyun 		val = 3;
248*4882a593Smuzhiyun 		break;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	default:
251*4882a593Smuzhiyun 		return -EINVAL;
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x00, 0x70, val << 4);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	return 0;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
stv0297_set_inversion(struct stv0297_state * state,enum fe_spectral_inversion inversion)259*4882a593Smuzhiyun static int stv0297_set_inversion(struct stv0297_state *state,
260*4882a593Smuzhiyun 				 enum fe_spectral_inversion inversion)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	int val = 0;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	switch (inversion) {
265*4882a593Smuzhiyun 	case INVERSION_OFF:
266*4882a593Smuzhiyun 		val = 0;
267*4882a593Smuzhiyun 		break;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	case INVERSION_ON:
270*4882a593Smuzhiyun 		val = 1;
271*4882a593Smuzhiyun 		break;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	default:
274*4882a593Smuzhiyun 		return -EINVAL;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x83, 0x08, val << 3);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
stv0297_i2c_gate_ctrl(struct dvb_frontend * fe,int enable)282*4882a593Smuzhiyun static int stv0297_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	struct stv0297_state *state = fe->demodulator_priv;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (enable) {
287*4882a593Smuzhiyun 		stv0297_writereg(state, 0x87, 0x78);
288*4882a593Smuzhiyun 		stv0297_writereg(state, 0x86, 0xc8);
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
stv0297_init(struct dvb_frontend * fe)294*4882a593Smuzhiyun static int stv0297_init(struct dvb_frontend *fe)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	struct stv0297_state *state = fe->demodulator_priv;
297*4882a593Smuzhiyun 	int i;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* load init table */
300*4882a593Smuzhiyun 	for (i=0; !(state->config->inittab[i] == 0xff && state->config->inittab[i+1] == 0xff); i+=2)
301*4882a593Smuzhiyun 		stv0297_writereg(state, state->config->inittab[i], state->config->inittab[i+1]);
302*4882a593Smuzhiyun 	msleep(200);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	state->last_ber = 0;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
stv0297_sleep(struct dvb_frontend * fe)309*4882a593Smuzhiyun static int stv0297_sleep(struct dvb_frontend *fe)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	struct stv0297_state *state = fe->demodulator_priv;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x80, 1, 1);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	return 0;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
stv0297_read_status(struct dvb_frontend * fe,enum fe_status * status)318*4882a593Smuzhiyun static int stv0297_read_status(struct dvb_frontend *fe,
319*4882a593Smuzhiyun 			       enum fe_status *status)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	struct stv0297_state *state = fe->demodulator_priv;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	u8 sync = stv0297_readreg(state, 0xDF);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	*status = 0;
326*4882a593Smuzhiyun 	if (sync & 0x80)
327*4882a593Smuzhiyun 		*status |=
328*4882a593Smuzhiyun 			FE_HAS_SYNC | FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_LOCK;
329*4882a593Smuzhiyun 	return 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
stv0297_read_ber(struct dvb_frontend * fe,u32 * ber)332*4882a593Smuzhiyun static int stv0297_read_ber(struct dvb_frontend *fe, u32 * ber)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	struct stv0297_state *state = fe->demodulator_priv;
335*4882a593Smuzhiyun 	u8 BER[3];
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	stv0297_readregs(state, 0xA0, BER, 3);
338*4882a593Smuzhiyun 	if (!(BER[0] & 0x80)) {
339*4882a593Smuzhiyun 		state->last_ber = BER[2] << 8 | BER[1];
340*4882a593Smuzhiyun 		stv0297_writereg_mask(state, 0xA0, 0x80, 0x80);
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	*ber = state->last_ber;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 
stv0297_read_signal_strength(struct dvb_frontend * fe,u16 * strength)349*4882a593Smuzhiyun static int stv0297_read_signal_strength(struct dvb_frontend *fe, u16 * strength)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	struct stv0297_state *state = fe->demodulator_priv;
352*4882a593Smuzhiyun 	u8 STRENGTH[3];
353*4882a593Smuzhiyun 	u16 tmp;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	stv0297_readregs(state, 0x41, STRENGTH, 3);
356*4882a593Smuzhiyun 	tmp = (STRENGTH[1] & 0x03) << 8 | STRENGTH[0];
357*4882a593Smuzhiyun 	if (STRENGTH[2] & 0x20) {
358*4882a593Smuzhiyun 		if (tmp < 0x200)
359*4882a593Smuzhiyun 			tmp = 0;
360*4882a593Smuzhiyun 		else
361*4882a593Smuzhiyun 			tmp = tmp - 0x200;
362*4882a593Smuzhiyun 	} else {
363*4882a593Smuzhiyun 		if (tmp > 0x1ff)
364*4882a593Smuzhiyun 			tmp = 0;
365*4882a593Smuzhiyun 		else
366*4882a593Smuzhiyun 			tmp = 0x1ff - tmp;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 	*strength = (tmp << 7) | (tmp >> 2);
369*4882a593Smuzhiyun 	return 0;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
stv0297_read_snr(struct dvb_frontend * fe,u16 * snr)372*4882a593Smuzhiyun static int stv0297_read_snr(struct dvb_frontend *fe, u16 * snr)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	struct stv0297_state *state = fe->demodulator_priv;
375*4882a593Smuzhiyun 	u8 SNR[2];
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	stv0297_readregs(state, 0x07, SNR, 2);
378*4882a593Smuzhiyun 	*snr = SNR[1] << 8 | SNR[0];
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return 0;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
stv0297_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)383*4882a593Smuzhiyun static int stv0297_read_ucblocks(struct dvb_frontend *fe, u32 * ucblocks)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	struct stv0297_state *state = fe->demodulator_priv;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0xDF, 0x03, 0x03); /* freeze the counters */
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	*ucblocks = (stv0297_readreg(state, 0xD5) << 8)
390*4882a593Smuzhiyun 		| stv0297_readreg(state, 0xD4);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0xDF, 0x03, 0x02); /* clear the counters */
393*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0xDF, 0x03, 0x01); /* re-enable the counters */
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
stv0297_set_frontend(struct dvb_frontend * fe)398*4882a593Smuzhiyun static int stv0297_set_frontend(struct dvb_frontend *fe)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
401*4882a593Smuzhiyun 	struct stv0297_state *state = fe->demodulator_priv;
402*4882a593Smuzhiyun 	int u_threshold;
403*4882a593Smuzhiyun 	int initial_u;
404*4882a593Smuzhiyun 	int blind_u;
405*4882a593Smuzhiyun 	int delay;
406*4882a593Smuzhiyun 	int sweeprate;
407*4882a593Smuzhiyun 	int carrieroffset;
408*4882a593Smuzhiyun 	unsigned long timeout;
409*4882a593Smuzhiyun 	enum fe_spectral_inversion inversion;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	switch (p->modulation) {
412*4882a593Smuzhiyun 	case QAM_16:
413*4882a593Smuzhiyun 	case QAM_32:
414*4882a593Smuzhiyun 	case QAM_64:
415*4882a593Smuzhiyun 		delay = 100;
416*4882a593Smuzhiyun 		sweeprate = 1000;
417*4882a593Smuzhiyun 		break;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	case QAM_128:
420*4882a593Smuzhiyun 	case QAM_256:
421*4882a593Smuzhiyun 		delay = 200;
422*4882a593Smuzhiyun 		sweeprate = 500;
423*4882a593Smuzhiyun 		break;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	default:
426*4882a593Smuzhiyun 		return -EINVAL;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	// determine inversion dependent parameters
430*4882a593Smuzhiyun 	inversion = p->inversion;
431*4882a593Smuzhiyun 	if (state->config->invert)
432*4882a593Smuzhiyun 		inversion = (inversion == INVERSION_ON) ? INVERSION_OFF : INVERSION_ON;
433*4882a593Smuzhiyun 	carrieroffset = -330;
434*4882a593Smuzhiyun 	switch (inversion) {
435*4882a593Smuzhiyun 	case INVERSION_OFF:
436*4882a593Smuzhiyun 		break;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	case INVERSION_ON:
439*4882a593Smuzhiyun 		sweeprate = -sweeprate;
440*4882a593Smuzhiyun 		carrieroffset = -carrieroffset;
441*4882a593Smuzhiyun 		break;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	default:
444*4882a593Smuzhiyun 		return -EINVAL;
445*4882a593Smuzhiyun 	}
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	stv0297_init(fe);
448*4882a593Smuzhiyun 	if (fe->ops.tuner_ops.set_params) {
449*4882a593Smuzhiyun 		fe->ops.tuner_ops.set_params(fe);
450*4882a593Smuzhiyun 		if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/* clear software interrupts */
454*4882a593Smuzhiyun 	stv0297_writereg(state, 0x82, 0x0);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	/* set initial demodulation frequency */
457*4882a593Smuzhiyun 	stv0297_set_initialdemodfreq(state, 7250);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	/* setup AGC */
460*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x43, 0x10, 0x00);
461*4882a593Smuzhiyun 	stv0297_writereg(state, 0x41, 0x00);
462*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x42, 0x03, 0x01);
463*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x36, 0x60, 0x00);
464*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x36, 0x18, 0x00);
465*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x71, 0x80, 0x80);
466*4882a593Smuzhiyun 	stv0297_writereg(state, 0x72, 0x00);
467*4882a593Smuzhiyun 	stv0297_writereg(state, 0x73, 0x00);
468*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x74, 0x0F, 0x00);
469*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x43, 0x08, 0x00);
470*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x71, 0x80, 0x00);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* setup STL */
473*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x5a, 0x20, 0x20);
474*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x5b, 0x02, 0x02);
475*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x5b, 0x02, 0x00);
476*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x5b, 0x01, 0x00);
477*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x5a, 0x40, 0x40);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* disable frequency sweep */
480*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x6a, 0x01, 0x00);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	/* reset deinterleaver */
483*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x81, 0x01, 0x01);
484*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x81, 0x01, 0x00);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* ??? */
487*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x83, 0x20, 0x20);
488*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x83, 0x20, 0x00);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	/* reset equaliser */
491*4882a593Smuzhiyun 	u_threshold = stv0297_readreg(state, 0x00) & 0xf;
492*4882a593Smuzhiyun 	initial_u = stv0297_readreg(state, 0x01) >> 4;
493*4882a593Smuzhiyun 	blind_u = stv0297_readreg(state, 0x01) & 0xf;
494*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x84, 0x01, 0x01);
495*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x84, 0x01, 0x00);
496*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x00, 0x0f, u_threshold);
497*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x01, 0xf0, initial_u << 4);
498*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x01, 0x0f, blind_u);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* data comes from internal A/D */
501*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x87, 0x80, 0x00);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* clear phase registers */
504*4882a593Smuzhiyun 	stv0297_writereg(state, 0x63, 0x00);
505*4882a593Smuzhiyun 	stv0297_writereg(state, 0x64, 0x00);
506*4882a593Smuzhiyun 	stv0297_writereg(state, 0x65, 0x00);
507*4882a593Smuzhiyun 	stv0297_writereg(state, 0x66, 0x00);
508*4882a593Smuzhiyun 	stv0297_writereg(state, 0x67, 0x00);
509*4882a593Smuzhiyun 	stv0297_writereg(state, 0x68, 0x00);
510*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x69, 0x0f, 0x00);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	/* set parameters */
513*4882a593Smuzhiyun 	stv0297_set_qam(state, p->modulation);
514*4882a593Smuzhiyun 	stv0297_set_symbolrate(state, p->symbol_rate / 1000);
515*4882a593Smuzhiyun 	stv0297_set_sweeprate(state, sweeprate, p->symbol_rate / 1000);
516*4882a593Smuzhiyun 	stv0297_set_carrieroffset(state, carrieroffset);
517*4882a593Smuzhiyun 	stv0297_set_inversion(state, inversion);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/* kick off lock */
520*4882a593Smuzhiyun 	/* Disable corner detection for higher QAMs */
521*4882a593Smuzhiyun 	if (p->modulation == QAM_128 ||
522*4882a593Smuzhiyun 		p->modulation == QAM_256)
523*4882a593Smuzhiyun 		stv0297_writereg_mask(state, 0x88, 0x08, 0x00);
524*4882a593Smuzhiyun 	else
525*4882a593Smuzhiyun 		stv0297_writereg_mask(state, 0x88, 0x08, 0x08);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x5a, 0x20, 0x00);
528*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x6a, 0x01, 0x01);
529*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x43, 0x40, 0x40);
530*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x5b, 0x30, 0x00);
531*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x03, 0x0c, 0x0c);
532*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x03, 0x03, 0x03);
533*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x43, 0x10, 0x10);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	/* wait for WGAGC lock */
536*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(2000);
537*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
538*4882a593Smuzhiyun 		msleep(10);
539*4882a593Smuzhiyun 		if (stv0297_readreg(state, 0x43) & 0x08)
540*4882a593Smuzhiyun 			break;
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 	if (time_after(jiffies, timeout)) {
543*4882a593Smuzhiyun 		goto timeout;
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 	msleep(20);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	/* wait for equaliser partial convergence */
548*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(500);
549*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
550*4882a593Smuzhiyun 		msleep(10);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 		if (stv0297_readreg(state, 0x82) & 0x04) {
553*4882a593Smuzhiyun 			break;
554*4882a593Smuzhiyun 		}
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 	if (time_after(jiffies, timeout)) {
557*4882a593Smuzhiyun 		goto timeout;
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	/* wait for equaliser full convergence */
561*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(delay);
562*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
563*4882a593Smuzhiyun 		msleep(10);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 		if (stv0297_readreg(state, 0x82) & 0x08) {
566*4882a593Smuzhiyun 			break;
567*4882a593Smuzhiyun 		}
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 	if (time_after(jiffies, timeout)) {
570*4882a593Smuzhiyun 		goto timeout;
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	/* disable sweep */
574*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x6a, 1, 0);
575*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x88, 8, 0);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/* wait for main lock */
578*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(20);
579*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
580*4882a593Smuzhiyun 		msleep(10);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 		if (stv0297_readreg(state, 0xDF) & 0x80) {
583*4882a593Smuzhiyun 			break;
584*4882a593Smuzhiyun 		}
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun 	if (time_after(jiffies, timeout)) {
587*4882a593Smuzhiyun 		goto timeout;
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 	msleep(100);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* is it still locked after that delay? */
592*4882a593Smuzhiyun 	if (!(stv0297_readreg(state, 0xDF) & 0x80)) {
593*4882a593Smuzhiyun 		goto timeout;
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/* success!! */
597*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x5a, 0x40, 0x00);
598*4882a593Smuzhiyun 	state->base_freq = p->frequency;
599*4882a593Smuzhiyun 	return 0;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun timeout:
602*4882a593Smuzhiyun 	stv0297_writereg_mask(state, 0x6a, 0x01, 0x00);
603*4882a593Smuzhiyun 	return 0;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
stv0297_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * p)606*4882a593Smuzhiyun static int stv0297_get_frontend(struct dvb_frontend *fe,
607*4882a593Smuzhiyun 				struct dtv_frontend_properties *p)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	struct stv0297_state *state = fe->demodulator_priv;
610*4882a593Smuzhiyun 	int reg_00, reg_83;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	reg_00 = stv0297_readreg(state, 0x00);
613*4882a593Smuzhiyun 	reg_83 = stv0297_readreg(state, 0x83);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	p->frequency = state->base_freq;
616*4882a593Smuzhiyun 	p->inversion = (reg_83 & 0x08) ? INVERSION_ON : INVERSION_OFF;
617*4882a593Smuzhiyun 	if (state->config->invert)
618*4882a593Smuzhiyun 		p->inversion = (p->inversion == INVERSION_ON) ? INVERSION_OFF : INVERSION_ON;
619*4882a593Smuzhiyun 	p->symbol_rate = stv0297_get_symbolrate(state) * 1000;
620*4882a593Smuzhiyun 	p->fec_inner = FEC_NONE;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	switch ((reg_00 >> 4) & 0x7) {
623*4882a593Smuzhiyun 	case 0:
624*4882a593Smuzhiyun 		p->modulation = QAM_16;
625*4882a593Smuzhiyun 		break;
626*4882a593Smuzhiyun 	case 1:
627*4882a593Smuzhiyun 		p->modulation = QAM_32;
628*4882a593Smuzhiyun 		break;
629*4882a593Smuzhiyun 	case 2:
630*4882a593Smuzhiyun 		p->modulation = QAM_128;
631*4882a593Smuzhiyun 		break;
632*4882a593Smuzhiyun 	case 3:
633*4882a593Smuzhiyun 		p->modulation = QAM_256;
634*4882a593Smuzhiyun 		break;
635*4882a593Smuzhiyun 	case 4:
636*4882a593Smuzhiyun 		p->modulation = QAM_64;
637*4882a593Smuzhiyun 		break;
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	return 0;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
stv0297_release(struct dvb_frontend * fe)643*4882a593Smuzhiyun static void stv0297_release(struct dvb_frontend *fe)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun 	struct stv0297_state *state = fe->demodulator_priv;
646*4882a593Smuzhiyun 	kfree(state);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun static const struct dvb_frontend_ops stv0297_ops;
650*4882a593Smuzhiyun 
stv0297_attach(const struct stv0297_config * config,struct i2c_adapter * i2c)651*4882a593Smuzhiyun struct dvb_frontend *stv0297_attach(const struct stv0297_config *config,
652*4882a593Smuzhiyun 				    struct i2c_adapter *i2c)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun 	struct stv0297_state *state = NULL;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	/* allocate memory for the internal state */
657*4882a593Smuzhiyun 	state = kzalloc(sizeof(struct stv0297_state), GFP_KERNEL);
658*4882a593Smuzhiyun 	if (state == NULL)
659*4882a593Smuzhiyun 		goto error;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	/* setup the state */
662*4882a593Smuzhiyun 	state->config = config;
663*4882a593Smuzhiyun 	state->i2c = i2c;
664*4882a593Smuzhiyun 	state->last_ber = 0;
665*4882a593Smuzhiyun 	state->base_freq = 0;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	/* check if the demod is there */
668*4882a593Smuzhiyun 	if ((stv0297_readreg(state, 0x80) & 0x70) != 0x20)
669*4882a593Smuzhiyun 		goto error;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	/* create dvb_frontend */
672*4882a593Smuzhiyun 	memcpy(&state->frontend.ops, &stv0297_ops, sizeof(struct dvb_frontend_ops));
673*4882a593Smuzhiyun 	state->frontend.demodulator_priv = state;
674*4882a593Smuzhiyun 	return &state->frontend;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun error:
677*4882a593Smuzhiyun 	kfree(state);
678*4882a593Smuzhiyun 	return NULL;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun static const struct dvb_frontend_ops stv0297_ops = {
682*4882a593Smuzhiyun 	.delsys = { SYS_DVBC_ANNEX_A },
683*4882a593Smuzhiyun 	.info = {
684*4882a593Smuzhiyun 		 .name = "ST STV0297 DVB-C",
685*4882a593Smuzhiyun 		 .frequency_min_hz = 47 * MHz,
686*4882a593Smuzhiyun 		 .frequency_max_hz = 862 * MHz,
687*4882a593Smuzhiyun 		 .frequency_stepsize_hz = 62500,
688*4882a593Smuzhiyun 		 .symbol_rate_min = 870000,
689*4882a593Smuzhiyun 		 .symbol_rate_max = 11700000,
690*4882a593Smuzhiyun 		 .caps = FE_CAN_QAM_16 | FE_CAN_QAM_32 | FE_CAN_QAM_64 |
691*4882a593Smuzhiyun 		 FE_CAN_QAM_128 | FE_CAN_QAM_256 | FE_CAN_FEC_AUTO},
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	.release = stv0297_release,
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	.init = stv0297_init,
696*4882a593Smuzhiyun 	.sleep = stv0297_sleep,
697*4882a593Smuzhiyun 	.i2c_gate_ctrl = stv0297_i2c_gate_ctrl,
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	.set_frontend = stv0297_set_frontend,
700*4882a593Smuzhiyun 	.get_frontend = stv0297_get_frontend,
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	.read_status = stv0297_read_status,
703*4882a593Smuzhiyun 	.read_ber = stv0297_read_ber,
704*4882a593Smuzhiyun 	.read_signal_strength = stv0297_read_signal_strength,
705*4882a593Smuzhiyun 	.read_snr = stv0297_read_snr,
706*4882a593Smuzhiyun 	.read_ucblocks = stv0297_read_ucblocks,
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun MODULE_DESCRIPTION("ST STV0297 DVB-C Demodulator driver");
710*4882a593Smuzhiyun MODULE_AUTHOR("Dennis Noermann and Andrew de Quincey");
711*4882a593Smuzhiyun MODULE_LICENSE("GPL");
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun EXPORT_SYMBOL(stv0297_attach);
714