1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun STB0899 Multistandard Frontend driver
4*4882a593Smuzhiyun Copyright (C) Manu Abraham (abraham.manu@gmail.com)
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun Copyright (C) ST Microelectronics
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include "stb0899_drv.h"
12*4882a593Smuzhiyun #include "stb0899_priv.h"
13*4882a593Smuzhiyun #include "stb0899_reg.h"
14*4882a593Smuzhiyun
stb0899_do_div(u64 n,u32 d)15*4882a593Smuzhiyun static inline u32 stb0899_do_div(u64 n, u32 d)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun /* wrap do_div() for ease of use */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun do_div(n, d);
20*4882a593Smuzhiyun return n;
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #if 0
24*4882a593Smuzhiyun /* These functions are currently unused */
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun * stb0899_calc_srate
27*4882a593Smuzhiyun * Compute symbol rate
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun static u32 stb0899_calc_srate(u32 master_clk, u8 *sfr)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun u64 tmp;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* srate = (SFR * master_clk) >> 20 */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* sfr is of size 20 bit, stored with an offset of 4 bit */
36*4882a593Smuzhiyun tmp = (((u32)sfr[0]) << 16) | (((u32)sfr[1]) << 8) | sfr[2];
37*4882a593Smuzhiyun tmp &= ~0xf;
38*4882a593Smuzhiyun tmp *= master_clk;
39*4882a593Smuzhiyun tmp >>= 24;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun return tmp;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun * stb0899_get_srate
46*4882a593Smuzhiyun * Get the current symbol rate
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun static u32 stb0899_get_srate(struct stb0899_state *state)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
51*4882a593Smuzhiyun u8 sfr[3];
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun stb0899_read_regs(state, STB0899_SFRH, sfr, 3);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun return stb0899_calc_srate(internal->master_clk, sfr);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun #endif
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun * stb0899_set_srate
61*4882a593Smuzhiyun * Set symbol frequency
62*4882a593Smuzhiyun * MasterClock: master clock frequency (hz)
63*4882a593Smuzhiyun * SymbolRate: symbol rate (bauds)
64*4882a593Smuzhiyun * return symbol frequency
65*4882a593Smuzhiyun */
stb0899_set_srate(struct stb0899_state * state,u32 master_clk,u32 srate)66*4882a593Smuzhiyun static u32 stb0899_set_srate(struct stb0899_state *state, u32 master_clk, u32 srate)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun u32 tmp;
69*4882a593Smuzhiyun u8 sfr[3];
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "-->");
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun * in order to have the maximum precision, the symbol rate entered into
74*4882a593Smuzhiyun * the chip is computed as the closest value of the "true value".
75*4882a593Smuzhiyun * In this purpose, the symbol rate value is rounded (1 is added on the bit
76*4882a593Smuzhiyun * below the LSB )
77*4882a593Smuzhiyun *
78*4882a593Smuzhiyun * srate = (SFR * master_clk) >> 20
79*4882a593Smuzhiyun * <=>
80*4882a593Smuzhiyun * SFR = srate << 20 / master_clk
81*4882a593Smuzhiyun *
82*4882a593Smuzhiyun * rounded:
83*4882a593Smuzhiyun * SFR = (srate << 21 + master_clk) / (2 * master_clk)
84*4882a593Smuzhiyun *
85*4882a593Smuzhiyun * stored as 20 bit number with an offset of 4 bit:
86*4882a593Smuzhiyun * sfr = SFR << 4;
87*4882a593Smuzhiyun */
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun tmp = stb0899_do_div((((u64)srate) << 21) + master_clk, 2 * master_clk);
90*4882a593Smuzhiyun tmp <<= 4;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun sfr[0] = tmp >> 16;
93*4882a593Smuzhiyun sfr[1] = tmp >> 8;
94*4882a593Smuzhiyun sfr[2] = tmp;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun stb0899_write_regs(state, STB0899_SFRH, sfr, 3);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun return srate;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun * stb0899_calc_derot_time
103*4882a593Smuzhiyun * Compute the amount of time needed by the derotator to lock
104*4882a593Smuzhiyun * SymbolRate: Symbol rate
105*4882a593Smuzhiyun * return: derotator time constant (ms)
106*4882a593Smuzhiyun */
stb0899_calc_derot_time(long srate)107*4882a593Smuzhiyun static long stb0899_calc_derot_time(long srate)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun if (srate > 0)
110*4882a593Smuzhiyun return (100000 / (srate / 1000));
111*4882a593Smuzhiyun else
112*4882a593Smuzhiyun return 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun * stb0899_carr_width
117*4882a593Smuzhiyun * Compute the width of the carrier
118*4882a593Smuzhiyun * return: width of carrier (kHz or Mhz)
119*4882a593Smuzhiyun */
stb0899_carr_width(struct stb0899_state * state)120*4882a593Smuzhiyun long stb0899_carr_width(struct stb0899_state *state)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return (internal->srate + (internal->srate * internal->rolloff) / 100);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * stb0899_first_subrange
129*4882a593Smuzhiyun * Compute the first subrange of the search
130*4882a593Smuzhiyun */
stb0899_first_subrange(struct stb0899_state * state)131*4882a593Smuzhiyun static void stb0899_first_subrange(struct stb0899_state *state)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
134*4882a593Smuzhiyun struct stb0899_params *params = &state->params;
135*4882a593Smuzhiyun struct stb0899_config *config = state->config;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun int range = 0;
138*4882a593Smuzhiyun u32 bandwidth = 0;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (config->tuner_get_bandwidth) {
141*4882a593Smuzhiyun stb0899_i2c_gate_ctrl(&state->frontend, 1);
142*4882a593Smuzhiyun config->tuner_get_bandwidth(&state->frontend, &bandwidth);
143*4882a593Smuzhiyun stb0899_i2c_gate_ctrl(&state->frontend, 0);
144*4882a593Smuzhiyun range = bandwidth - stb0899_carr_width(state) / 2;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (range > 0)
148*4882a593Smuzhiyun internal->sub_range = min(internal->srch_range, range);
149*4882a593Smuzhiyun else
150*4882a593Smuzhiyun internal->sub_range = 0;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun internal->freq = params->freq;
153*4882a593Smuzhiyun internal->tuner_offst = 0L;
154*4882a593Smuzhiyun internal->sub_dir = 1;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * stb0899_check_tmg
159*4882a593Smuzhiyun * check for timing lock
160*4882a593Smuzhiyun * internal.Ttiming: time to wait for loop lock
161*4882a593Smuzhiyun */
stb0899_check_tmg(struct stb0899_state * state)162*4882a593Smuzhiyun static enum stb0899_status stb0899_check_tmg(struct stb0899_state *state)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
165*4882a593Smuzhiyun int lock;
166*4882a593Smuzhiyun u8 reg;
167*4882a593Smuzhiyun s8 timing;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun msleep(internal->t_derot);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_RTF, 0xf2);
172*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_TLIR);
173*4882a593Smuzhiyun lock = STB0899_GETFIELD(TLIR_TMG_LOCK_IND, reg);
174*4882a593Smuzhiyun timing = stb0899_read_reg(state, STB0899_RTF);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (lock >= 42) {
177*4882a593Smuzhiyun if ((lock > 48) && (abs(timing) >= 110)) {
178*4882a593Smuzhiyun internal->status = ANALOGCARRIER;
179*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "-->ANALOG Carrier !");
180*4882a593Smuzhiyun } else {
181*4882a593Smuzhiyun internal->status = TIMINGOK;
182*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "------->TIMING OK !");
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun } else {
185*4882a593Smuzhiyun internal->status = NOTIMING;
186*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "-->NO TIMING !");
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun return internal->status;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun * stb0899_search_tmg
193*4882a593Smuzhiyun * perform a fs/2 zig-zag to find timing
194*4882a593Smuzhiyun */
stb0899_search_tmg(struct stb0899_state * state)195*4882a593Smuzhiyun static enum stb0899_status stb0899_search_tmg(struct stb0899_state *state)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
198*4882a593Smuzhiyun struct stb0899_params *params = &state->params;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun short int derot_step, derot_freq = 0, derot_limit, next_loop = 3;
201*4882a593Smuzhiyun int index = 0;
202*4882a593Smuzhiyun u8 cfr[2];
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun internal->status = NOTIMING;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* timing loop computation & symbol rate optimisation */
207*4882a593Smuzhiyun derot_limit = (internal->sub_range / 2L) / internal->mclk;
208*4882a593Smuzhiyun derot_step = (params->srate / 2L) / internal->mclk;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun while ((stb0899_check_tmg(state) != TIMINGOK) && next_loop) {
211*4882a593Smuzhiyun index++;
212*4882a593Smuzhiyun derot_freq += index * internal->direction * derot_step; /* next derot zig zag position */
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (abs(derot_freq) > derot_limit)
215*4882a593Smuzhiyun next_loop--;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun if (next_loop) {
218*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CFRM, cfr[0], MSB(internal->inversion * derot_freq));
219*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CFRL, cfr[1], LSB(internal->inversion * derot_freq));
220*4882a593Smuzhiyun stb0899_write_regs(state, STB0899_CFRM, cfr, 2); /* derotator frequency */
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun internal->direction = -internal->direction; /* Change zigzag direction */
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (internal->status == TIMINGOK) {
226*4882a593Smuzhiyun stb0899_read_regs(state, STB0899_CFRM, cfr, 2); /* get derotator frequency */
227*4882a593Smuzhiyun internal->derot_freq = internal->inversion * MAKEWORD16(cfr[0], cfr[1]);
228*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "------->TIMING OK ! Derot Freq = %d", internal->derot_freq);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return internal->status;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun * stb0899_check_carrier
236*4882a593Smuzhiyun * Check for carrier found
237*4882a593Smuzhiyun */
stb0899_check_carrier(struct stb0899_state * state)238*4882a593Smuzhiyun static enum stb0899_status stb0899_check_carrier(struct stb0899_state *state)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
241*4882a593Smuzhiyun u8 reg;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun msleep(internal->t_derot); /* wait for derotator ok */
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_CFD);
246*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CFD_ON, reg, 1);
247*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_CFD, reg);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_DSTATUS);
250*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "--------------------> STB0899_DSTATUS=[0x%02x]", reg);
251*4882a593Smuzhiyun if (STB0899_GETFIELD(CARRIER_FOUND, reg)) {
252*4882a593Smuzhiyun internal->status = CARRIEROK;
253*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "-------------> CARRIEROK !");
254*4882a593Smuzhiyun } else {
255*4882a593Smuzhiyun internal->status = NOCARRIER;
256*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "-------------> NOCARRIER !");
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return internal->status;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun * stb0899_search_carrier
264*4882a593Smuzhiyun * Search for a QPSK carrier with the derotator
265*4882a593Smuzhiyun */
stb0899_search_carrier(struct stb0899_state * state)266*4882a593Smuzhiyun static enum stb0899_status stb0899_search_carrier(struct stb0899_state *state)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun short int derot_freq = 0, last_derot_freq = 0, derot_limit, next_loop = 3;
271*4882a593Smuzhiyun int index = 0;
272*4882a593Smuzhiyun u8 cfr[2];
273*4882a593Smuzhiyun u8 reg;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun internal->status = NOCARRIER;
276*4882a593Smuzhiyun derot_limit = (internal->sub_range / 2L) / internal->mclk;
277*4882a593Smuzhiyun derot_freq = internal->derot_freq;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_CFD);
280*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CFD_ON, reg, 1);
281*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_CFD, reg);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun do {
284*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "Derot Freq=%d, mclk=%d", derot_freq, internal->mclk);
285*4882a593Smuzhiyun if (stb0899_check_carrier(state) == NOCARRIER) {
286*4882a593Smuzhiyun index++;
287*4882a593Smuzhiyun last_derot_freq = derot_freq;
288*4882a593Smuzhiyun derot_freq += index * internal->direction * internal->derot_step; /* next zig zag derotator position */
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if(abs(derot_freq) > derot_limit)
291*4882a593Smuzhiyun next_loop--;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (next_loop) {
294*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_CFD);
295*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CFD_ON, reg, 1);
296*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_CFD, reg);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CFRM, cfr[0], MSB(internal->inversion * derot_freq));
299*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CFRL, cfr[1], LSB(internal->inversion * derot_freq));
300*4882a593Smuzhiyun stb0899_write_regs(state, STB0899_CFRM, cfr, 2); /* derotator frequency */
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun internal->direction = -internal->direction; /* Change zigzag direction */
305*4882a593Smuzhiyun } while ((internal->status != CARRIEROK) && next_loop);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (internal->status == CARRIEROK) {
308*4882a593Smuzhiyun stb0899_read_regs(state, STB0899_CFRM, cfr, 2); /* get derotator frequency */
309*4882a593Smuzhiyun internal->derot_freq = internal->inversion * MAKEWORD16(cfr[0], cfr[1]);
310*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "----> CARRIER OK !, Derot Freq=%d", internal->derot_freq);
311*4882a593Smuzhiyun } else {
312*4882a593Smuzhiyun internal->derot_freq = last_derot_freq;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun return internal->status;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun * stb0899_check_data
320*4882a593Smuzhiyun * Check for data found
321*4882a593Smuzhiyun */
stb0899_check_data(struct stb0899_state * state)322*4882a593Smuzhiyun static enum stb0899_status stb0899_check_data(struct stb0899_state *state)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
325*4882a593Smuzhiyun struct stb0899_params *params = &state->params;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun int lock = 0, index = 0, dataTime = 500, loop;
328*4882a593Smuzhiyun u8 reg;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun internal->status = NODATA;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* RESET FEC */
333*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_TSTRES);
334*4882a593Smuzhiyun STB0899_SETFIELD_VAL(FRESACS, reg, 1);
335*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_TSTRES, reg);
336*4882a593Smuzhiyun msleep(1);
337*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_TSTRES);
338*4882a593Smuzhiyun STB0899_SETFIELD_VAL(FRESACS, reg, 0);
339*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_TSTRES, reg);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (params->srate <= 2000000)
342*4882a593Smuzhiyun dataTime = 2000;
343*4882a593Smuzhiyun else if (params->srate <= 5000000)
344*4882a593Smuzhiyun dataTime = 1500;
345*4882a593Smuzhiyun else if (params->srate <= 15000000)
346*4882a593Smuzhiyun dataTime = 1000;
347*4882a593Smuzhiyun else
348*4882a593Smuzhiyun dataTime = 500;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* clear previous failed END_LOOPVIT */
351*4882a593Smuzhiyun stb0899_read_reg(state, STB0899_VSTATUS);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_DSTATUS2, 0x00); /* force search loop */
354*4882a593Smuzhiyun while (1) {
355*4882a593Smuzhiyun /* WARNING! VIT LOCKED has to be tested before VIT_END_LOOOP */
356*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_VSTATUS);
357*4882a593Smuzhiyun lock = STB0899_GETFIELD(VSTATUS_LOCKEDVIT, reg);
358*4882a593Smuzhiyun loop = STB0899_GETFIELD(VSTATUS_END_LOOPVIT, reg);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (lock || loop || (index > dataTime))
361*4882a593Smuzhiyun break;
362*4882a593Smuzhiyun index++;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (lock) { /* DATA LOCK indicator */
366*4882a593Smuzhiyun internal->status = DATAOK;
367*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "-----------------> DATA OK !");
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return internal->status;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /*
374*4882a593Smuzhiyun * stb0899_search_data
375*4882a593Smuzhiyun * Search for a QPSK carrier with the derotator
376*4882a593Smuzhiyun */
stb0899_search_data(struct stb0899_state * state)377*4882a593Smuzhiyun static enum stb0899_status stb0899_search_data(struct stb0899_state *state)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun short int derot_freq, derot_step, derot_limit, next_loop = 3;
380*4882a593Smuzhiyun u8 cfr[2];
381*4882a593Smuzhiyun u8 reg;
382*4882a593Smuzhiyun int index = 1;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
385*4882a593Smuzhiyun struct stb0899_params *params = &state->params;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun derot_step = (params->srate / 4L) / internal->mclk;
388*4882a593Smuzhiyun derot_limit = (internal->sub_range / 2L) / internal->mclk;
389*4882a593Smuzhiyun derot_freq = internal->derot_freq;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun do {
392*4882a593Smuzhiyun if ((internal->status != CARRIEROK) || (stb0899_check_data(state) != DATAOK)) {
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun derot_freq += index * internal->direction * derot_step; /* next zig zag derotator position */
395*4882a593Smuzhiyun if (abs(derot_freq) > derot_limit)
396*4882a593Smuzhiyun next_loop--;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (next_loop) {
399*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "Derot freq=%d, mclk=%d", derot_freq, internal->mclk);
400*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_CFD);
401*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CFD_ON, reg, 1);
402*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_CFD, reg);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CFRM, cfr[0], MSB(internal->inversion * derot_freq));
405*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CFRL, cfr[1], LSB(internal->inversion * derot_freq));
406*4882a593Smuzhiyun stb0899_write_regs(state, STB0899_CFRM, cfr, 2); /* derotator frequency */
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun stb0899_check_carrier(state);
409*4882a593Smuzhiyun index++;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun internal->direction = -internal->direction; /* change zig zag direction */
413*4882a593Smuzhiyun } while ((internal->status != DATAOK) && next_loop);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (internal->status == DATAOK) {
416*4882a593Smuzhiyun stb0899_read_regs(state, STB0899_CFRM, cfr, 2); /* get derotator frequency */
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* store autodetected IQ swapping as default for DVB-S2 tuning */
419*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_IQSWAP);
420*4882a593Smuzhiyun if (STB0899_GETFIELD(SYM, reg))
421*4882a593Smuzhiyun internal->inversion = IQ_SWAP_ON;
422*4882a593Smuzhiyun else
423*4882a593Smuzhiyun internal->inversion = IQ_SWAP_OFF;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun internal->derot_freq = internal->inversion * MAKEWORD16(cfr[0], cfr[1]);
426*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "------> DATAOK ! Derot Freq=%d", internal->derot_freq);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun return internal->status;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /*
433*4882a593Smuzhiyun * stb0899_check_range
434*4882a593Smuzhiyun * check if the found frequency is in the correct range
435*4882a593Smuzhiyun */
stb0899_check_range(struct stb0899_state * state)436*4882a593Smuzhiyun static enum stb0899_status stb0899_check_range(struct stb0899_state *state)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
439*4882a593Smuzhiyun struct stb0899_params *params = &state->params;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun int range_offst, tp_freq;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun range_offst = internal->srch_range / 2000;
444*4882a593Smuzhiyun tp_freq = internal->freq - (internal->derot_freq * internal->mclk) / 1000;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if ((tp_freq >= params->freq - range_offst) && (tp_freq <= params->freq + range_offst)) {
447*4882a593Smuzhiyun internal->status = RANGEOK;
448*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "----> RANGEOK !");
449*4882a593Smuzhiyun } else {
450*4882a593Smuzhiyun internal->status = OUTOFRANGE;
451*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "----> OUT OF RANGE !");
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun return internal->status;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /*
458*4882a593Smuzhiyun * NextSubRange
459*4882a593Smuzhiyun * Compute the next subrange of the search
460*4882a593Smuzhiyun */
next_sub_range(struct stb0899_state * state)461*4882a593Smuzhiyun static void next_sub_range(struct stb0899_state *state)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
464*4882a593Smuzhiyun struct stb0899_params *params = &state->params;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun long old_sub_range;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (internal->sub_dir > 0) {
469*4882a593Smuzhiyun old_sub_range = internal->sub_range;
470*4882a593Smuzhiyun internal->sub_range = min((internal->srch_range / 2) -
471*4882a593Smuzhiyun (internal->tuner_offst + internal->sub_range / 2),
472*4882a593Smuzhiyun internal->sub_range);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (internal->sub_range < 0)
475*4882a593Smuzhiyun internal->sub_range = 0;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun internal->tuner_offst += (old_sub_range + internal->sub_range) / 2;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun internal->freq = params->freq + (internal->sub_dir * internal->tuner_offst) / 1000;
481*4882a593Smuzhiyun internal->sub_dir = -internal->sub_dir;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /*
485*4882a593Smuzhiyun * stb0899_dvbs_algo
486*4882a593Smuzhiyun * Search for a signal, timing, carrier and data for a
487*4882a593Smuzhiyun * given frequency in a given range
488*4882a593Smuzhiyun */
stb0899_dvbs_algo(struct stb0899_state * state)489*4882a593Smuzhiyun enum stb0899_status stb0899_dvbs_algo(struct stb0899_state *state)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun struct stb0899_params *params = &state->params;
492*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
493*4882a593Smuzhiyun struct stb0899_config *config = state->config;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun u8 bclc, reg;
496*4882a593Smuzhiyun u8 cfr[2];
497*4882a593Smuzhiyun u8 eq_const[10];
498*4882a593Smuzhiyun s32 clnI = 3;
499*4882a593Smuzhiyun u32 bandwidth = 0;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* BETA values rated @ 99MHz */
502*4882a593Smuzhiyun s32 betaTab[5][4] = {
503*4882a593Smuzhiyun /* 5 10 20 30MBps */
504*4882a593Smuzhiyun { 37, 34, 32, 31 }, /* QPSK 1/2 */
505*4882a593Smuzhiyun { 37, 35, 33, 31 }, /* QPSK 2/3 */
506*4882a593Smuzhiyun { 37, 35, 33, 31 }, /* QPSK 3/4 */
507*4882a593Smuzhiyun { 37, 36, 33, 32 }, /* QPSK 5/6 */
508*4882a593Smuzhiyun { 37, 36, 33, 32 } /* QPSK 7/8 */
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun internal->direction = 1;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun stb0899_set_srate(state, internal->master_clk, params->srate);
514*4882a593Smuzhiyun /* Carrier loop optimization versus symbol rate for acquisition*/
515*4882a593Smuzhiyun if (params->srate <= 5000000) {
516*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_ACLC, 0x89);
517*4882a593Smuzhiyun bclc = stb0899_read_reg(state, STB0899_BCLC);
518*4882a593Smuzhiyun STB0899_SETFIELD_VAL(BETA, bclc, 0x1c);
519*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_BCLC, bclc);
520*4882a593Smuzhiyun clnI = 0;
521*4882a593Smuzhiyun } else if (params->srate <= 15000000) {
522*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_ACLC, 0xc9);
523*4882a593Smuzhiyun bclc = stb0899_read_reg(state, STB0899_BCLC);
524*4882a593Smuzhiyun STB0899_SETFIELD_VAL(BETA, bclc, 0x22);
525*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_BCLC, bclc);
526*4882a593Smuzhiyun clnI = 1;
527*4882a593Smuzhiyun } else if(params->srate <= 25000000) {
528*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_ACLC, 0x89);
529*4882a593Smuzhiyun bclc = stb0899_read_reg(state, STB0899_BCLC);
530*4882a593Smuzhiyun STB0899_SETFIELD_VAL(BETA, bclc, 0x27);
531*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_BCLC, bclc);
532*4882a593Smuzhiyun clnI = 2;
533*4882a593Smuzhiyun } else {
534*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_ACLC, 0xc8);
535*4882a593Smuzhiyun bclc = stb0899_read_reg(state, STB0899_BCLC);
536*4882a593Smuzhiyun STB0899_SETFIELD_VAL(BETA, bclc, 0x29);
537*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_BCLC, bclc);
538*4882a593Smuzhiyun clnI = 3;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "Set the timing loop to acquisition");
542*4882a593Smuzhiyun /* Set the timing loop to acquisition */
543*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_RTC, 0x46);
544*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_CFD, 0xee);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* !! WARNING !!
547*4882a593Smuzhiyun * Do not read any status variables while acquisition,
548*4882a593Smuzhiyun * If any needed, read before the acquisition starts
549*4882a593Smuzhiyun * querying status while acquiring causes the
550*4882a593Smuzhiyun * acquisition to go bad and hence no locks.
551*4882a593Smuzhiyun */
552*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "Derot Percent=%d Srate=%d mclk=%d",
553*4882a593Smuzhiyun internal->derot_percent, params->srate, internal->mclk);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* Initial calculations */
556*4882a593Smuzhiyun internal->derot_step = internal->derot_percent * (params->srate / 1000L) / internal->mclk; /* DerotStep/1000 * Fsymbol */
557*4882a593Smuzhiyun internal->t_derot = stb0899_calc_derot_time(params->srate);
558*4882a593Smuzhiyun internal->t_data = 500;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "RESET stream merger");
561*4882a593Smuzhiyun /* RESET Stream merger */
562*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_TSTRES);
563*4882a593Smuzhiyun STB0899_SETFIELD_VAL(FRESRS, reg, 1);
564*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_TSTRES, reg);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /*
567*4882a593Smuzhiyun * Set KDIVIDER to an intermediate value between
568*4882a593Smuzhiyun * 1/2 and 7/8 for acquisition
569*4882a593Smuzhiyun */
570*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_DEMAPVIT);
571*4882a593Smuzhiyun STB0899_SETFIELD_VAL(DEMAPVIT_KDIVIDER, reg, 60);
572*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_DEMAPVIT, reg);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_EQON, 0x01); /* Equalizer OFF while acquiring */
575*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_VITSYNC, 0x19);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun stb0899_first_subrange(state);
578*4882a593Smuzhiyun do {
579*4882a593Smuzhiyun /* Initialisations */
580*4882a593Smuzhiyun cfr[0] = cfr[1] = 0;
581*4882a593Smuzhiyun stb0899_write_regs(state, STB0899_CFRM, cfr, 2); /* RESET derotator frequency */
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_RTF, 0);
584*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_CFD);
585*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CFD_ON, reg, 1);
586*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_CFD, reg);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun internal->derot_freq = 0;
589*4882a593Smuzhiyun internal->status = NOAGC1;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* enable tuner I/O */
592*4882a593Smuzhiyun stb0899_i2c_gate_ctrl(&state->frontend, 1);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* Move tuner to frequency */
595*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "Tuner set frequency");
596*4882a593Smuzhiyun if (state->config->tuner_set_frequency)
597*4882a593Smuzhiyun state->config->tuner_set_frequency(&state->frontend, internal->freq);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (state->config->tuner_get_frequency)
600*4882a593Smuzhiyun state->config->tuner_get_frequency(&state->frontend, &internal->freq);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun msleep(internal->t_agc1 + internal->t_agc2 + internal->t_derot); /* AGC1, AGC2 and timing loop */
603*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "current derot freq=%d", internal->derot_freq);
604*4882a593Smuzhiyun internal->status = AGC1OK;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* There is signal in the band */
607*4882a593Smuzhiyun if (config->tuner_get_bandwidth)
608*4882a593Smuzhiyun config->tuner_get_bandwidth(&state->frontend, &bandwidth);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* disable tuner I/O */
611*4882a593Smuzhiyun stb0899_i2c_gate_ctrl(&state->frontend, 0);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun if (params->srate <= bandwidth / 2)
614*4882a593Smuzhiyun stb0899_search_tmg(state); /* For low rates (SCPC) */
615*4882a593Smuzhiyun else
616*4882a593Smuzhiyun stb0899_check_tmg(state); /* For high rates (MCPC) */
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (internal->status == TIMINGOK) {
619*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1,
620*4882a593Smuzhiyun "TIMING OK ! Derot freq=%d, mclk=%d",
621*4882a593Smuzhiyun internal->derot_freq, internal->mclk);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun if (stb0899_search_carrier(state) == CARRIEROK) { /* Search for carrier */
624*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1,
625*4882a593Smuzhiyun "CARRIER OK ! Derot freq=%d, mclk=%d",
626*4882a593Smuzhiyun internal->derot_freq, internal->mclk);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun if (stb0899_search_data(state) == DATAOK) { /* Check for data */
629*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1,
630*4882a593Smuzhiyun "DATA OK ! Derot freq=%d, mclk=%d",
631*4882a593Smuzhiyun internal->derot_freq, internal->mclk);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun if (stb0899_check_range(state) == RANGEOK) {
634*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1,
635*4882a593Smuzhiyun "RANGE OK ! derot freq=%d, mclk=%d",
636*4882a593Smuzhiyun internal->derot_freq, internal->mclk);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun internal->freq = params->freq - ((internal->derot_freq * internal->mclk) / 1000);
639*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_PLPARM);
640*4882a593Smuzhiyun internal->fecrate = STB0899_GETFIELD(VITCURPUN, reg);
641*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1,
642*4882a593Smuzhiyun "freq=%d, internal resultant freq=%d",
643*4882a593Smuzhiyun params->freq, internal->freq);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1,
646*4882a593Smuzhiyun "internal puncture rate=%d",
647*4882a593Smuzhiyun internal->fecrate);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun if (internal->status != RANGEOK)
653*4882a593Smuzhiyun next_sub_range(state);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun } while (internal->sub_range && internal->status != RANGEOK);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /* Set the timing loop to tracking */
658*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_RTC, 0x33);
659*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_CFD, 0xf7);
660*4882a593Smuzhiyun /* if locked and range ok, set Kdiv */
661*4882a593Smuzhiyun if (internal->status == RANGEOK) {
662*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "Locked & Range OK !");
663*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_EQON, 0x41); /* Equalizer OFF while acquiring */
664*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_VITSYNC, 0x39); /* SN to b'11 for acquisition */
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /*
667*4882a593Smuzhiyun * Carrier loop optimization versus
668*4882a593Smuzhiyun * symbol Rate/Puncture Rate for Tracking
669*4882a593Smuzhiyun */
670*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_BCLC);
671*4882a593Smuzhiyun switch (internal->fecrate) {
672*4882a593Smuzhiyun case STB0899_FEC_1_2: /* 13 */
673*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_DEMAPVIT, 0x1a);
674*4882a593Smuzhiyun STB0899_SETFIELD_VAL(BETA, reg, betaTab[0][clnI]);
675*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_BCLC, reg);
676*4882a593Smuzhiyun break;
677*4882a593Smuzhiyun case STB0899_FEC_2_3: /* 18 */
678*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_DEMAPVIT, 44);
679*4882a593Smuzhiyun STB0899_SETFIELD_VAL(BETA, reg, betaTab[1][clnI]);
680*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_BCLC, reg);
681*4882a593Smuzhiyun break;
682*4882a593Smuzhiyun case STB0899_FEC_3_4: /* 21 */
683*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_DEMAPVIT, 60);
684*4882a593Smuzhiyun STB0899_SETFIELD_VAL(BETA, reg, betaTab[2][clnI]);
685*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_BCLC, reg);
686*4882a593Smuzhiyun break;
687*4882a593Smuzhiyun case STB0899_FEC_5_6: /* 24 */
688*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_DEMAPVIT, 75);
689*4882a593Smuzhiyun STB0899_SETFIELD_VAL(BETA, reg, betaTab[3][clnI]);
690*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_BCLC, reg);
691*4882a593Smuzhiyun break;
692*4882a593Smuzhiyun case STB0899_FEC_6_7: /* 25 */
693*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_DEMAPVIT, 88);
694*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_ACLC, 0x88);
695*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_BCLC, 0x9a);
696*4882a593Smuzhiyun break;
697*4882a593Smuzhiyun case STB0899_FEC_7_8: /* 26 */
698*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_DEMAPVIT, 94);
699*4882a593Smuzhiyun STB0899_SETFIELD_VAL(BETA, reg, betaTab[4][clnI]);
700*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_BCLC, reg);
701*4882a593Smuzhiyun break;
702*4882a593Smuzhiyun default:
703*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "Unsupported Puncture Rate");
704*4882a593Smuzhiyun break;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun /* release stream merger RESET */
707*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_TSTRES);
708*4882a593Smuzhiyun STB0899_SETFIELD_VAL(FRESRS, reg, 0);
709*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_TSTRES, reg);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* disable carrier detector */
712*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_CFD);
713*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CFD_ON, reg, 0);
714*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_CFD, reg);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun stb0899_read_regs(state, STB0899_EQUAI1, eq_const, 10);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun return internal->status;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /*
723*4882a593Smuzhiyun * stb0899_dvbs2_config_uwp
724*4882a593Smuzhiyun * Configure UWP state machine
725*4882a593Smuzhiyun */
stb0899_dvbs2_config_uwp(struct stb0899_state * state)726*4882a593Smuzhiyun static void stb0899_dvbs2_config_uwp(struct stb0899_state *state)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
729*4882a593Smuzhiyun struct stb0899_config *config = state->config;
730*4882a593Smuzhiyun u32 uwp1, uwp2, uwp3, reg;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun uwp1 = STB0899_READ_S2REG(STB0899_S2DEMOD, UWP_CNTRL1);
733*4882a593Smuzhiyun uwp2 = STB0899_READ_S2REG(STB0899_S2DEMOD, UWP_CNTRL2);
734*4882a593Smuzhiyun uwp3 = STB0899_READ_S2REG(STB0899_S2DEMOD, UWP_CNTRL3);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun STB0899_SETFIELD_VAL(UWP_ESN0_AVE, uwp1, config->esno_ave);
737*4882a593Smuzhiyun STB0899_SETFIELD_VAL(UWP_ESN0_QUANT, uwp1, config->esno_quant);
738*4882a593Smuzhiyun STB0899_SETFIELD_VAL(UWP_TH_SOF, uwp1, config->uwp_threshold_sof);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun STB0899_SETFIELD_VAL(FE_COARSE_TRK, uwp2, internal->av_frame_coarse);
741*4882a593Smuzhiyun STB0899_SETFIELD_VAL(FE_FINE_TRK, uwp2, internal->av_frame_fine);
742*4882a593Smuzhiyun STB0899_SETFIELD_VAL(UWP_MISS_TH, uwp2, config->miss_threshold);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun STB0899_SETFIELD_VAL(UWP_TH_ACQ, uwp3, config->uwp_threshold_acq);
745*4882a593Smuzhiyun STB0899_SETFIELD_VAL(UWP_TH_TRACK, uwp3, config->uwp_threshold_track);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_UWP_CNTRL1, STB0899_OFF0_UWP_CNTRL1, uwp1);
748*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_UWP_CNTRL2, STB0899_OFF0_UWP_CNTRL2, uwp2);
749*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_UWP_CNTRL3, STB0899_OFF0_UWP_CNTRL3, uwp3);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, SOF_SRCH_TO);
752*4882a593Smuzhiyun STB0899_SETFIELD_VAL(SOF_SEARCH_TIMEOUT, reg, config->sof_search_timeout);
753*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_SOF_SRCH_TO, STB0899_OFF0_SOF_SRCH_TO, reg);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /*
757*4882a593Smuzhiyun * stb0899_dvbs2_config_csm_auto
758*4882a593Smuzhiyun * Set CSM to AUTO mode
759*4882a593Smuzhiyun */
stb0899_dvbs2_config_csm_auto(struct stb0899_state * state)760*4882a593Smuzhiyun static void stb0899_dvbs2_config_csm_auto(struct stb0899_state *state)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun u32 reg;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, CSM_CNTRL1);
765*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_AUTO_PARAM, reg, 1);
766*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CSM_CNTRL1, STB0899_OFF0_CSM_CNTRL1, reg);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
Log2Int(int number)769*4882a593Smuzhiyun static long Log2Int(int number)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun int i;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun i = 0;
774*4882a593Smuzhiyun while ((1 << i) <= abs(number))
775*4882a593Smuzhiyun i++;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (number == 0)
778*4882a593Smuzhiyun i = 1;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun return i - 1;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /*
784*4882a593Smuzhiyun * stb0899_dvbs2_calc_srate
785*4882a593Smuzhiyun * compute BTR_NOM_FREQ for the symbol rate
786*4882a593Smuzhiyun */
stb0899_dvbs2_calc_srate(struct stb0899_state * state)787*4882a593Smuzhiyun static u32 stb0899_dvbs2_calc_srate(struct stb0899_state *state)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
790*4882a593Smuzhiyun struct stb0899_config *config = state->config;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun u32 dec_ratio, dec_rate, decim, remain, intval, btr_nom_freq;
793*4882a593Smuzhiyun u32 master_clk, srate;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun dec_ratio = (internal->master_clk * 2) / (5 * internal->srate);
796*4882a593Smuzhiyun dec_ratio = (dec_ratio == 0) ? 1 : dec_ratio;
797*4882a593Smuzhiyun dec_rate = Log2Int(dec_ratio);
798*4882a593Smuzhiyun decim = 1 << dec_rate;
799*4882a593Smuzhiyun master_clk = internal->master_clk / 1000;
800*4882a593Smuzhiyun srate = internal->srate / 1000;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun if (decim <= 4) {
803*4882a593Smuzhiyun intval = (decim * (1 << (config->btr_nco_bits - 1))) / master_clk;
804*4882a593Smuzhiyun remain = (decim * (1 << (config->btr_nco_bits - 1))) % master_clk;
805*4882a593Smuzhiyun } else {
806*4882a593Smuzhiyun intval = (1 << (config->btr_nco_bits - 1)) / (master_clk / 100) * decim / 100;
807*4882a593Smuzhiyun remain = (decim * (1 << (config->btr_nco_bits - 1))) % master_clk;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun btr_nom_freq = (intval * srate) + ((remain * srate) / master_clk);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun return btr_nom_freq;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /*
815*4882a593Smuzhiyun * stb0899_dvbs2_calc_dev
816*4882a593Smuzhiyun * compute the correction to be applied to symbol rate
817*4882a593Smuzhiyun */
stb0899_dvbs2_calc_dev(struct stb0899_state * state)818*4882a593Smuzhiyun static u32 stb0899_dvbs2_calc_dev(struct stb0899_state *state)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
821*4882a593Smuzhiyun u32 dec_ratio, correction, master_clk, srate;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun dec_ratio = (internal->master_clk * 2) / (5 * internal->srate);
824*4882a593Smuzhiyun dec_ratio = (dec_ratio == 0) ? 1 : dec_ratio;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun master_clk = internal->master_clk / 1000; /* for integer Calculation*/
827*4882a593Smuzhiyun srate = internal->srate / 1000; /* for integer Calculation*/
828*4882a593Smuzhiyun correction = (512 * master_clk) / (2 * dec_ratio * srate);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun return correction;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /*
834*4882a593Smuzhiyun * stb0899_dvbs2_set_srate
835*4882a593Smuzhiyun * Set DVBS2 symbol rate
836*4882a593Smuzhiyun */
stb0899_dvbs2_set_srate(struct stb0899_state * state)837*4882a593Smuzhiyun static void stb0899_dvbs2_set_srate(struct stb0899_state *state)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun u32 dec_ratio, dec_rate, win_sel, decim, f_sym, btr_nom_freq;
842*4882a593Smuzhiyun u32 correction, freq_adj, band_lim, decim_cntrl, reg;
843*4882a593Smuzhiyun u8 anti_alias;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /*set decimation to 1*/
846*4882a593Smuzhiyun dec_ratio = (internal->master_clk * 2) / (5 * internal->srate);
847*4882a593Smuzhiyun dec_ratio = (dec_ratio == 0) ? 1 : dec_ratio;
848*4882a593Smuzhiyun dec_rate = Log2Int(dec_ratio);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun win_sel = 0;
851*4882a593Smuzhiyun if (dec_rate >= 5)
852*4882a593Smuzhiyun win_sel = dec_rate - 4;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun decim = (1 << dec_rate);
855*4882a593Smuzhiyun /* (FSamp/Fsymbol *100) for integer Calculation */
856*4882a593Smuzhiyun f_sym = internal->master_clk / ((decim * internal->srate) / 1000);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (f_sym <= 2250) /* don't band limit signal going into btr block*/
859*4882a593Smuzhiyun band_lim = 1;
860*4882a593Smuzhiyun else
861*4882a593Smuzhiyun band_lim = 0; /* band limit signal going into btr block*/
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun decim_cntrl = ((win_sel << 3) & 0x18) + ((band_lim << 5) & 0x20) + (dec_rate & 0x7);
864*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_DECIM_CNTRL, STB0899_OFF0_DECIM_CNTRL, decim_cntrl);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun if (f_sym <= 3450)
867*4882a593Smuzhiyun anti_alias = 0;
868*4882a593Smuzhiyun else if (f_sym <= 4250)
869*4882a593Smuzhiyun anti_alias = 1;
870*4882a593Smuzhiyun else
871*4882a593Smuzhiyun anti_alias = 2;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_ANTI_ALIAS_SEL, STB0899_OFF0_ANTI_ALIAS_SEL, anti_alias);
874*4882a593Smuzhiyun btr_nom_freq = stb0899_dvbs2_calc_srate(state);
875*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_BTR_NOM_FREQ, STB0899_OFF0_BTR_NOM_FREQ, btr_nom_freq);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun correction = stb0899_dvbs2_calc_dev(state);
878*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, BTR_CNTRL);
879*4882a593Smuzhiyun STB0899_SETFIELD_VAL(BTR_FREQ_CORR, reg, correction);
880*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_BTR_CNTRL, STB0899_OFF0_BTR_CNTRL, reg);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /* scale UWP+CSM frequency to sample rate*/
883*4882a593Smuzhiyun freq_adj = internal->srate / (internal->master_clk / 4096);
884*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_FREQ_ADJ_SCALE, STB0899_OFF0_FREQ_ADJ_SCALE, freq_adj);
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun /*
888*4882a593Smuzhiyun * stb0899_dvbs2_set_btr_loopbw
889*4882a593Smuzhiyun * set bit timing loop bandwidth as a percentage of the symbol rate
890*4882a593Smuzhiyun */
stb0899_dvbs2_set_btr_loopbw(struct stb0899_state * state)891*4882a593Smuzhiyun static void stb0899_dvbs2_set_btr_loopbw(struct stb0899_state *state)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
894*4882a593Smuzhiyun struct stb0899_config *config = state->config;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun u32 sym_peak = 23, zeta = 707, loopbw_percent = 60;
897*4882a593Smuzhiyun s32 dec_ratio, dec_rate, k_btr1_rshft, k_btr1, k_btr0_rshft;
898*4882a593Smuzhiyun s32 k_btr0, k_btr2_rshft, k_direct_shift, k_indirect_shift;
899*4882a593Smuzhiyun u32 decim, K, wn, k_direct, k_indirect;
900*4882a593Smuzhiyun u32 reg;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun dec_ratio = (internal->master_clk * 2) / (5 * internal->srate);
903*4882a593Smuzhiyun dec_ratio = (dec_ratio == 0) ? 1 : dec_ratio;
904*4882a593Smuzhiyun dec_rate = Log2Int(dec_ratio);
905*4882a593Smuzhiyun decim = (1 << dec_rate);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun sym_peak *= 576000;
908*4882a593Smuzhiyun K = (1 << config->btr_nco_bits) / (internal->master_clk / 1000);
909*4882a593Smuzhiyun K *= (internal->srate / 1000000) * decim; /*k=k 10^-8*/
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun if (K != 0) {
912*4882a593Smuzhiyun K = sym_peak / K;
913*4882a593Smuzhiyun wn = (4 * zeta * zeta) + 1000000;
914*4882a593Smuzhiyun wn = (2 * (loopbw_percent * 1000) * 40 * zeta) /wn; /*wn =wn 10^-8*/
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun k_indirect = (wn * wn) / K; /*kindirect = kindirect 10^-6*/
917*4882a593Smuzhiyun k_direct = (2 * wn * zeta) / K; /*kDirect = kDirect 10^-2*/
918*4882a593Smuzhiyun k_direct *= 100;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun k_direct_shift = Log2Int(k_direct) - Log2Int(10000) - 2;
921*4882a593Smuzhiyun k_btr1_rshft = (-1 * k_direct_shift) + config->btr_gain_shift_offset;
922*4882a593Smuzhiyun k_btr1 = k_direct / (1 << k_direct_shift);
923*4882a593Smuzhiyun k_btr1 /= 10000;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun k_indirect_shift = Log2Int(k_indirect + 15) - 20 /*- 2*/;
926*4882a593Smuzhiyun k_btr0_rshft = (-1 * k_indirect_shift) + config->btr_gain_shift_offset;
927*4882a593Smuzhiyun k_btr0 = k_indirect * (1 << (-k_indirect_shift));
928*4882a593Smuzhiyun k_btr0 /= 1000000;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun k_btr2_rshft = 0;
931*4882a593Smuzhiyun if (k_btr0_rshft > 15) {
932*4882a593Smuzhiyun k_btr2_rshft = k_btr0_rshft - 15;
933*4882a593Smuzhiyun k_btr0_rshft = 15;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, BTR_LOOP_GAIN);
936*4882a593Smuzhiyun STB0899_SETFIELD_VAL(KBTR0_RSHFT, reg, k_btr0_rshft);
937*4882a593Smuzhiyun STB0899_SETFIELD_VAL(KBTR0, reg, k_btr0);
938*4882a593Smuzhiyun STB0899_SETFIELD_VAL(KBTR1_RSHFT, reg, k_btr1_rshft);
939*4882a593Smuzhiyun STB0899_SETFIELD_VAL(KBTR1, reg, k_btr1);
940*4882a593Smuzhiyun STB0899_SETFIELD_VAL(KBTR2_RSHFT, reg, k_btr2_rshft);
941*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_BTR_LOOP_GAIN, STB0899_OFF0_BTR_LOOP_GAIN, reg);
942*4882a593Smuzhiyun } else
943*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_BTR_LOOP_GAIN, STB0899_OFF0_BTR_LOOP_GAIN, 0xc4c4f);
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /*
947*4882a593Smuzhiyun * stb0899_dvbs2_set_carr_freq
948*4882a593Smuzhiyun * set nominal frequency for carrier search
949*4882a593Smuzhiyun */
stb0899_dvbs2_set_carr_freq(struct stb0899_state * state,s32 carr_freq,u32 master_clk)950*4882a593Smuzhiyun static void stb0899_dvbs2_set_carr_freq(struct stb0899_state *state, s32 carr_freq, u32 master_clk)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun struct stb0899_config *config = state->config;
953*4882a593Smuzhiyun s32 crl_nom_freq;
954*4882a593Smuzhiyun u32 reg;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun crl_nom_freq = (1 << config->crl_nco_bits) / master_clk;
957*4882a593Smuzhiyun crl_nom_freq *= carr_freq;
958*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, CRL_NOM_FREQ);
959*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CRL_NOM_FREQ, reg, crl_nom_freq);
960*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CRL_NOM_FREQ, STB0899_OFF0_CRL_NOM_FREQ, reg);
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /*
964*4882a593Smuzhiyun * stb0899_dvbs2_init_calc
965*4882a593Smuzhiyun * Initialize DVBS2 UWP, CSM, carrier and timing loops
966*4882a593Smuzhiyun */
stb0899_dvbs2_init_calc(struct stb0899_state * state)967*4882a593Smuzhiyun static void stb0899_dvbs2_init_calc(struct stb0899_state *state)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
970*4882a593Smuzhiyun s32 steps, step_size;
971*4882a593Smuzhiyun u32 range, reg;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun /* config uwp and csm */
974*4882a593Smuzhiyun stb0899_dvbs2_config_uwp(state);
975*4882a593Smuzhiyun stb0899_dvbs2_config_csm_auto(state);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun /* initialize BTR */
978*4882a593Smuzhiyun stb0899_dvbs2_set_srate(state);
979*4882a593Smuzhiyun stb0899_dvbs2_set_btr_loopbw(state);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun if (internal->srate / 1000000 >= 15)
982*4882a593Smuzhiyun step_size = (1 << 17) / 5;
983*4882a593Smuzhiyun else if (internal->srate / 1000000 >= 10)
984*4882a593Smuzhiyun step_size = (1 << 17) / 7;
985*4882a593Smuzhiyun else if (internal->srate / 1000000 >= 5)
986*4882a593Smuzhiyun step_size = (1 << 17) / 10;
987*4882a593Smuzhiyun else
988*4882a593Smuzhiyun step_size = (1 << 17) / 4;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun range = internal->srch_range / 1000000;
991*4882a593Smuzhiyun steps = (10 * range * (1 << 17)) / (step_size * (internal->srate / 1000000));
992*4882a593Smuzhiyun steps = (steps + 6) / 10;
993*4882a593Smuzhiyun steps = (steps == 0) ? 1 : steps;
994*4882a593Smuzhiyun if (steps % 2 == 0)
995*4882a593Smuzhiyun stb0899_dvbs2_set_carr_freq(state, internal->center_freq -
996*4882a593Smuzhiyun (internal->step_size * (internal->srate / 20000000)),
997*4882a593Smuzhiyun (internal->master_clk) / 1000000);
998*4882a593Smuzhiyun else
999*4882a593Smuzhiyun stb0899_dvbs2_set_carr_freq(state, internal->center_freq, (internal->master_clk) / 1000000);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun /*Set Carrier Search params (zigzag, num steps and freq step size*/
1002*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, ACQ_CNTRL2);
1003*4882a593Smuzhiyun STB0899_SETFIELD_VAL(ZIGZAG, reg, 1);
1004*4882a593Smuzhiyun STB0899_SETFIELD_VAL(NUM_STEPS, reg, steps);
1005*4882a593Smuzhiyun STB0899_SETFIELD_VAL(FREQ_STEPSIZE, reg, step_size);
1006*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_ACQ_CNTRL2, STB0899_OFF0_ACQ_CNTRL2, reg);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun /*
1010*4882a593Smuzhiyun * stb0899_dvbs2_btr_init
1011*4882a593Smuzhiyun * initialize the timing loop
1012*4882a593Smuzhiyun */
stb0899_dvbs2_btr_init(struct stb0899_state * state)1013*4882a593Smuzhiyun static void stb0899_dvbs2_btr_init(struct stb0899_state *state)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun u32 reg;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun /* set enable BTR loopback */
1018*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, BTR_CNTRL);
1019*4882a593Smuzhiyun STB0899_SETFIELD_VAL(INTRP_PHS_SENSE, reg, 1);
1020*4882a593Smuzhiyun STB0899_SETFIELD_VAL(BTR_ERR_ENA, reg, 1);
1021*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_BTR_CNTRL, STB0899_OFF0_BTR_CNTRL, reg);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun /* fix btr freq accum at 0 */
1024*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_BTR_FREQ_INIT, STB0899_OFF0_BTR_FREQ_INIT, 0x10000000);
1025*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_BTR_FREQ_INIT, STB0899_OFF0_BTR_FREQ_INIT, 0x00000000);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun /* fix btr freq accum at 0 */
1028*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_BTR_PHS_INIT, STB0899_OFF0_BTR_PHS_INIT, 0x10000000);
1029*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_BTR_PHS_INIT, STB0899_OFF0_BTR_PHS_INIT, 0x00000000);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /*
1033*4882a593Smuzhiyun * stb0899_dvbs2_reacquire
1034*4882a593Smuzhiyun * trigger a DVB-S2 acquisition
1035*4882a593Smuzhiyun */
stb0899_dvbs2_reacquire(struct stb0899_state * state)1036*4882a593Smuzhiyun static void stb0899_dvbs2_reacquire(struct stb0899_state *state)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun u32 reg = 0;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /* demod soft reset */
1041*4882a593Smuzhiyun STB0899_SETFIELD_VAL(DVBS2_RESET, reg, 1);
1042*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_RESET_CNTRL, STB0899_OFF0_RESET_CNTRL, reg);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /*Reset Timing Loop */
1045*4882a593Smuzhiyun stb0899_dvbs2_btr_init(state);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /* reset Carrier loop */
1048*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CRL_FREQ_INIT, STB0899_OFF0_CRL_FREQ_INIT, (1 << 30));
1049*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CRL_FREQ_INIT, STB0899_OFF0_CRL_FREQ_INIT, 0);
1050*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CRL_LOOP_GAIN, STB0899_OFF0_CRL_LOOP_GAIN, 0);
1051*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CRL_PHS_INIT, STB0899_OFF0_CRL_PHS_INIT, (1 << 30));
1052*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CRL_PHS_INIT, STB0899_OFF0_CRL_PHS_INIT, 0);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun /*release demod soft reset */
1055*4882a593Smuzhiyun reg = 0;
1056*4882a593Smuzhiyun STB0899_SETFIELD_VAL(DVBS2_RESET, reg, 0);
1057*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_RESET_CNTRL, STB0899_OFF0_RESET_CNTRL, reg);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* start acquisition process */
1060*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_ACQUIRE_TRIG, STB0899_OFF0_ACQUIRE_TRIG, 1);
1061*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_LOCK_LOST, STB0899_OFF0_LOCK_LOST, 0);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun /* equalizer Init */
1064*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_EQUALIZER_INIT, STB0899_OFF0_EQUALIZER_INIT, 1);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun /*Start equilizer */
1067*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_EQUALIZER_INIT, STB0899_OFF0_EQUALIZER_INIT, 0);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, EQ_CNTRL);
1070*4882a593Smuzhiyun STB0899_SETFIELD_VAL(EQ_SHIFT, reg, 0);
1071*4882a593Smuzhiyun STB0899_SETFIELD_VAL(EQ_DISABLE_UPDATE, reg, 0);
1072*4882a593Smuzhiyun STB0899_SETFIELD_VAL(EQ_DELAY, reg, 0x05);
1073*4882a593Smuzhiyun STB0899_SETFIELD_VAL(EQ_ADAPT_MODE, reg, 0x01);
1074*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_EQ_CNTRL, STB0899_OFF0_EQ_CNTRL, reg);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /* RESET Packet delineator */
1077*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_PDELCTRL, 0x4a);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun /*
1081*4882a593Smuzhiyun * stb0899_dvbs2_get_dmd_status
1082*4882a593Smuzhiyun * get DVB-S2 Demod LOCK status
1083*4882a593Smuzhiyun */
stb0899_dvbs2_get_dmd_status(struct stb0899_state * state,int timeout)1084*4882a593Smuzhiyun static enum stb0899_status stb0899_dvbs2_get_dmd_status(struct stb0899_state *state, int timeout)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun int time = -10, lock = 0, uwp, csm;
1087*4882a593Smuzhiyun u32 reg;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun do {
1090*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, DMD_STATUS);
1091*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "DMD_STATUS=[0x%02x]", reg);
1092*4882a593Smuzhiyun if (STB0899_GETFIELD(IF_AGC_LOCK, reg))
1093*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "------------->IF AGC LOCKED !");
1094*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, DMD_STAT2);
1095*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "----------->DMD STAT2=[0x%02x]", reg);
1096*4882a593Smuzhiyun uwp = STB0899_GETFIELD(UWP_LOCK, reg);
1097*4882a593Smuzhiyun csm = STB0899_GETFIELD(CSM_LOCK, reg);
1098*4882a593Smuzhiyun if (uwp && csm)
1099*4882a593Smuzhiyun lock = 1;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun time += 10;
1102*4882a593Smuzhiyun msleep(10);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun } while ((!lock) && (time <= timeout));
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun if (lock) {
1107*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "----------------> DVB-S2 LOCK !");
1108*4882a593Smuzhiyun return DVBS2_DEMOD_LOCK;
1109*4882a593Smuzhiyun } else {
1110*4882a593Smuzhiyun return DVBS2_DEMOD_NOLOCK;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun /*
1115*4882a593Smuzhiyun * stb0899_dvbs2_get_data_lock
1116*4882a593Smuzhiyun * get FEC status
1117*4882a593Smuzhiyun */
stb0899_dvbs2_get_data_lock(struct stb0899_state * state,int timeout)1118*4882a593Smuzhiyun static int stb0899_dvbs2_get_data_lock(struct stb0899_state *state, int timeout)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun int time = 0, lock = 0;
1121*4882a593Smuzhiyun u8 reg;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun while ((!lock) && (time < timeout)) {
1124*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_CFGPDELSTATUS1);
1125*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "---------> CFGPDELSTATUS=[0x%02x]", reg);
1126*4882a593Smuzhiyun lock = STB0899_GETFIELD(CFGPDELSTATUS_LOCK, reg);
1127*4882a593Smuzhiyun time++;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun return lock;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun /*
1134*4882a593Smuzhiyun * stb0899_dvbs2_get_fec_status
1135*4882a593Smuzhiyun * get DVB-S2 FEC LOCK status
1136*4882a593Smuzhiyun */
stb0899_dvbs2_get_fec_status(struct stb0899_state * state,int timeout)1137*4882a593Smuzhiyun static enum stb0899_status stb0899_dvbs2_get_fec_status(struct stb0899_state *state, int timeout)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun int time = 0, Locked;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun do {
1142*4882a593Smuzhiyun Locked = stb0899_dvbs2_get_data_lock(state, 1);
1143*4882a593Smuzhiyun time++;
1144*4882a593Smuzhiyun msleep(1);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun } while ((!Locked) && (time < timeout));
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun if (Locked) {
1149*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "---------->DVB-S2 FEC LOCK !");
1150*4882a593Smuzhiyun return DVBS2_FEC_LOCK;
1151*4882a593Smuzhiyun } else {
1152*4882a593Smuzhiyun return DVBS2_FEC_NOLOCK;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /*
1158*4882a593Smuzhiyun * stb0899_dvbs2_init_csm
1159*4882a593Smuzhiyun * set parameters for manual mode
1160*4882a593Smuzhiyun */
stb0899_dvbs2_init_csm(struct stb0899_state * state,int pilots,enum stb0899_modcod modcod)1161*4882a593Smuzhiyun static void stb0899_dvbs2_init_csm(struct stb0899_state *state, int pilots, enum stb0899_modcod modcod)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun s32 dvt_tbl = 1, two_pass = 0, agc_gain = 6, agc_shift = 0, loop_shift = 0, phs_diff_thr = 0x80;
1166*4882a593Smuzhiyun s32 gamma_acq, gamma_rho_acq, gamma_trk, gamma_rho_trk, lock_count_thr;
1167*4882a593Smuzhiyun u32 csm1, csm2, csm3, csm4;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun if (((internal->master_clk / internal->srate) <= 4) && (modcod <= 11) && (pilots == 1)) {
1170*4882a593Smuzhiyun switch (modcod) {
1171*4882a593Smuzhiyun case STB0899_QPSK_12:
1172*4882a593Smuzhiyun gamma_acq = 25;
1173*4882a593Smuzhiyun gamma_rho_acq = 2700;
1174*4882a593Smuzhiyun gamma_trk = 12;
1175*4882a593Smuzhiyun gamma_rho_trk = 180;
1176*4882a593Smuzhiyun lock_count_thr = 8;
1177*4882a593Smuzhiyun break;
1178*4882a593Smuzhiyun case STB0899_QPSK_35:
1179*4882a593Smuzhiyun gamma_acq = 38;
1180*4882a593Smuzhiyun gamma_rho_acq = 7182;
1181*4882a593Smuzhiyun gamma_trk = 14;
1182*4882a593Smuzhiyun gamma_rho_trk = 308;
1183*4882a593Smuzhiyun lock_count_thr = 8;
1184*4882a593Smuzhiyun break;
1185*4882a593Smuzhiyun case STB0899_QPSK_23:
1186*4882a593Smuzhiyun gamma_acq = 42;
1187*4882a593Smuzhiyun gamma_rho_acq = 9408;
1188*4882a593Smuzhiyun gamma_trk = 17;
1189*4882a593Smuzhiyun gamma_rho_trk = 476;
1190*4882a593Smuzhiyun lock_count_thr = 8;
1191*4882a593Smuzhiyun break;
1192*4882a593Smuzhiyun case STB0899_QPSK_34:
1193*4882a593Smuzhiyun gamma_acq = 53;
1194*4882a593Smuzhiyun gamma_rho_acq = 16642;
1195*4882a593Smuzhiyun gamma_trk = 19;
1196*4882a593Smuzhiyun gamma_rho_trk = 646;
1197*4882a593Smuzhiyun lock_count_thr = 8;
1198*4882a593Smuzhiyun break;
1199*4882a593Smuzhiyun case STB0899_QPSK_45:
1200*4882a593Smuzhiyun gamma_acq = 53;
1201*4882a593Smuzhiyun gamma_rho_acq = 17119;
1202*4882a593Smuzhiyun gamma_trk = 22;
1203*4882a593Smuzhiyun gamma_rho_trk = 880;
1204*4882a593Smuzhiyun lock_count_thr = 8;
1205*4882a593Smuzhiyun break;
1206*4882a593Smuzhiyun case STB0899_QPSK_56:
1207*4882a593Smuzhiyun gamma_acq = 55;
1208*4882a593Smuzhiyun gamma_rho_acq = 19250;
1209*4882a593Smuzhiyun gamma_trk = 23;
1210*4882a593Smuzhiyun gamma_rho_trk = 989;
1211*4882a593Smuzhiyun lock_count_thr = 8;
1212*4882a593Smuzhiyun break;
1213*4882a593Smuzhiyun case STB0899_QPSK_89:
1214*4882a593Smuzhiyun gamma_acq = 60;
1215*4882a593Smuzhiyun gamma_rho_acq = 24240;
1216*4882a593Smuzhiyun gamma_trk = 24;
1217*4882a593Smuzhiyun gamma_rho_trk = 1176;
1218*4882a593Smuzhiyun lock_count_thr = 8;
1219*4882a593Smuzhiyun break;
1220*4882a593Smuzhiyun case STB0899_QPSK_910:
1221*4882a593Smuzhiyun gamma_acq = 66;
1222*4882a593Smuzhiyun gamma_rho_acq = 29634;
1223*4882a593Smuzhiyun gamma_trk = 24;
1224*4882a593Smuzhiyun gamma_rho_trk = 1176;
1225*4882a593Smuzhiyun lock_count_thr = 8;
1226*4882a593Smuzhiyun break;
1227*4882a593Smuzhiyun default:
1228*4882a593Smuzhiyun gamma_acq = 66;
1229*4882a593Smuzhiyun gamma_rho_acq = 29634;
1230*4882a593Smuzhiyun gamma_trk = 24;
1231*4882a593Smuzhiyun gamma_rho_trk = 1176;
1232*4882a593Smuzhiyun lock_count_thr = 8;
1233*4882a593Smuzhiyun break;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun csm1 = STB0899_READ_S2REG(STB0899_S2DEMOD, CSM_CNTRL1);
1237*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_AUTO_PARAM, csm1, 0);
1238*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CSM_CNTRL1, STB0899_OFF0_CSM_CNTRL1, csm1);
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun csm1 = STB0899_READ_S2REG(STB0899_S2DEMOD, CSM_CNTRL1);
1241*4882a593Smuzhiyun csm2 = STB0899_READ_S2REG(STB0899_S2DEMOD, CSM_CNTRL2);
1242*4882a593Smuzhiyun csm3 = STB0899_READ_S2REG(STB0899_S2DEMOD, CSM_CNTRL3);
1243*4882a593Smuzhiyun csm4 = STB0899_READ_S2REG(STB0899_S2DEMOD, CSM_CNTRL4);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_DVT_TABLE, csm1, dvt_tbl);
1246*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_TWO_PASS, csm1, two_pass);
1247*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_AGC_GAIN, csm1, agc_gain);
1248*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_AGC_SHIFT, csm1, agc_shift);
1249*4882a593Smuzhiyun STB0899_SETFIELD_VAL(FE_LOOP_SHIFT, csm1, loop_shift);
1250*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_GAMMA_ACQ, csm2, gamma_acq);
1251*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_GAMMA_RHOACQ, csm2, gamma_rho_acq);
1252*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_GAMMA_TRACK, csm3, gamma_trk);
1253*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_GAMMA_RHOTRACK, csm3, gamma_rho_trk);
1254*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_LOCKCOUNT_THRESH, csm4, lock_count_thr);
1255*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_PHASEDIFF_THRESH, csm4, phs_diff_thr);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CSM_CNTRL1, STB0899_OFF0_CSM_CNTRL1, csm1);
1258*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CSM_CNTRL2, STB0899_OFF0_CSM_CNTRL2, csm2);
1259*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CSM_CNTRL3, STB0899_OFF0_CSM_CNTRL3, csm3);
1260*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CSM_CNTRL4, STB0899_OFF0_CSM_CNTRL4, csm4);
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun /*
1265*4882a593Smuzhiyun * stb0899_dvbs2_get_srate
1266*4882a593Smuzhiyun * get DVB-S2 Symbol Rate
1267*4882a593Smuzhiyun */
stb0899_dvbs2_get_srate(struct stb0899_state * state)1268*4882a593Smuzhiyun static u32 stb0899_dvbs2_get_srate(struct stb0899_state *state)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
1271*4882a593Smuzhiyun struct stb0899_config *config = state->config;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun u32 bTrNomFreq, srate, decimRate, intval1, intval2, reg;
1274*4882a593Smuzhiyun int div1, div2, rem1, rem2;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun div1 = config->btr_nco_bits / 2;
1277*4882a593Smuzhiyun div2 = config->btr_nco_bits - div1 - 1;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun bTrNomFreq = STB0899_READ_S2REG(STB0899_S2DEMOD, BTR_NOM_FREQ);
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, DECIM_CNTRL);
1282*4882a593Smuzhiyun decimRate = STB0899_GETFIELD(DECIM_RATE, reg);
1283*4882a593Smuzhiyun decimRate = (1 << decimRate);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun intval1 = internal->master_clk / (1 << div1);
1286*4882a593Smuzhiyun intval2 = bTrNomFreq / (1 << div2);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun rem1 = internal->master_clk % (1 << div1);
1289*4882a593Smuzhiyun rem2 = bTrNomFreq % (1 << div2);
1290*4882a593Smuzhiyun /* only for integer calculation */
1291*4882a593Smuzhiyun srate = (intval1 * intval2) + ((intval1 * rem2) / (1 << div2)) + ((intval2 * rem1) / (1 << div1));
1292*4882a593Smuzhiyun srate /= decimRate; /*symbrate = (btrnomfreq_register_val*MasterClock)/2^(27+decim_rate_field) */
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun return srate;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun /*
1298*4882a593Smuzhiyun * stb0899_dvbs2_algo
1299*4882a593Smuzhiyun * Search for signal, timing, carrier and data for a given
1300*4882a593Smuzhiyun * frequency in a given range
1301*4882a593Smuzhiyun */
stb0899_dvbs2_algo(struct stb0899_state * state)1302*4882a593Smuzhiyun enum stb0899_status stb0899_dvbs2_algo(struct stb0899_state *state)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun struct stb0899_internal *internal = &state->internal;
1305*4882a593Smuzhiyun enum stb0899_modcod modcod;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun s32 offsetfreq, searchTime, FecLockTime, pilots, iqSpectrum;
1308*4882a593Smuzhiyun int i = 0;
1309*4882a593Smuzhiyun u32 reg, csm1;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun if (internal->srate <= 2000000) {
1312*4882a593Smuzhiyun searchTime = 5000; /* 5000 ms max time to lock UWP and CSM, SYMB <= 2Mbs */
1313*4882a593Smuzhiyun FecLockTime = 350; /* 350 ms max time to lock FEC, SYMB <= 2Mbs */
1314*4882a593Smuzhiyun } else if (internal->srate <= 5000000) {
1315*4882a593Smuzhiyun searchTime = 2500; /* 2500 ms max time to lock UWP and CSM, 2Mbs < SYMB <= 5Mbs */
1316*4882a593Smuzhiyun FecLockTime = 170; /* 170 ms max time to lock FEC, 2Mbs< SYMB <= 5Mbs */
1317*4882a593Smuzhiyun } else if (internal->srate <= 10000000) {
1318*4882a593Smuzhiyun searchTime = 1500; /* 1500 ms max time to lock UWP and CSM, 5Mbs <SYMB <= 10Mbs */
1319*4882a593Smuzhiyun FecLockTime = 80; /* 80 ms max time to lock FEC, 5Mbs< SYMB <= 10Mbs */
1320*4882a593Smuzhiyun } else if (internal->srate <= 15000000) {
1321*4882a593Smuzhiyun searchTime = 500; /* 500 ms max time to lock UWP and CSM, 10Mbs <SYMB <= 15Mbs */
1322*4882a593Smuzhiyun FecLockTime = 50; /* 50 ms max time to lock FEC, 10Mbs< SYMB <= 15Mbs */
1323*4882a593Smuzhiyun } else if (internal->srate <= 20000000) {
1324*4882a593Smuzhiyun searchTime = 300; /* 300 ms max time to lock UWP and CSM, 15Mbs < SYMB <= 20Mbs */
1325*4882a593Smuzhiyun FecLockTime = 30; /* 50 ms max time to lock FEC, 15Mbs< SYMB <= 20Mbs */
1326*4882a593Smuzhiyun } else if (internal->srate <= 25000000) {
1327*4882a593Smuzhiyun searchTime = 250; /* 250 ms max time to lock UWP and CSM, 20 Mbs < SYMB <= 25Mbs */
1328*4882a593Smuzhiyun FecLockTime = 25; /* 25 ms max time to lock FEC, 20Mbs< SYMB <= 25Mbs */
1329*4882a593Smuzhiyun } else {
1330*4882a593Smuzhiyun searchTime = 150; /* 150 ms max time to lock UWP and CSM, SYMB > 25Mbs */
1331*4882a593Smuzhiyun FecLockTime = 20; /* 20 ms max time to lock FEC, 20Mbs< SYMB <= 25Mbs */
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun /* Maintain Stream Merger in reset during acquisition */
1335*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_TSTRES);
1336*4882a593Smuzhiyun STB0899_SETFIELD_VAL(FRESRS, reg, 1);
1337*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_TSTRES, reg);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun /* enable tuner I/O */
1340*4882a593Smuzhiyun stb0899_i2c_gate_ctrl(&state->frontend, 1);
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun /* Move tuner to frequency */
1343*4882a593Smuzhiyun if (state->config->tuner_set_frequency)
1344*4882a593Smuzhiyun state->config->tuner_set_frequency(&state->frontend, internal->freq);
1345*4882a593Smuzhiyun if (state->config->tuner_get_frequency)
1346*4882a593Smuzhiyun state->config->tuner_get_frequency(&state->frontend, &internal->freq);
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun /* disable tuner I/O */
1349*4882a593Smuzhiyun stb0899_i2c_gate_ctrl(&state->frontend, 0);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun /* Set IF AGC to acquisition */
1352*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, IF_AGC_CNTRL);
1353*4882a593Smuzhiyun STB0899_SETFIELD_VAL(IF_LOOP_GAIN, reg, 4);
1354*4882a593Smuzhiyun STB0899_SETFIELD_VAL(IF_AGC_REF, reg, 32);
1355*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_IF_AGC_CNTRL, STB0899_OFF0_IF_AGC_CNTRL, reg);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, IF_AGC_CNTRL2);
1358*4882a593Smuzhiyun STB0899_SETFIELD_VAL(IF_AGC_DUMP_PER, reg, 0);
1359*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_IF_AGC_CNTRL2, STB0899_OFF0_IF_AGC_CNTRL2, reg);
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun /* Initialisation */
1362*4882a593Smuzhiyun stb0899_dvbs2_init_calc(state);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, DMD_CNTRL2);
1365*4882a593Smuzhiyun switch (internal->inversion) {
1366*4882a593Smuzhiyun case IQ_SWAP_OFF:
1367*4882a593Smuzhiyun STB0899_SETFIELD_VAL(SPECTRUM_INVERT, reg, 0);
1368*4882a593Smuzhiyun break;
1369*4882a593Smuzhiyun case IQ_SWAP_ON:
1370*4882a593Smuzhiyun STB0899_SETFIELD_VAL(SPECTRUM_INVERT, reg, 1);
1371*4882a593Smuzhiyun break;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_DMD_CNTRL2, STB0899_OFF0_DMD_CNTRL2, reg);
1374*4882a593Smuzhiyun stb0899_dvbs2_reacquire(state);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun /* Wait for demod lock (UWP and CSM) */
1377*4882a593Smuzhiyun internal->status = stb0899_dvbs2_get_dmd_status(state, searchTime);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun if (internal->status == DVBS2_DEMOD_LOCK) {
1380*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "------------> DVB-S2 DEMOD LOCK !");
1381*4882a593Smuzhiyun i = 0;
1382*4882a593Smuzhiyun /* Demod Locked, check FEC status */
1383*4882a593Smuzhiyun internal->status = stb0899_dvbs2_get_fec_status(state, FecLockTime);
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun /*If false lock (UWP and CSM Locked but no FEC) try 3 time max*/
1386*4882a593Smuzhiyun while ((internal->status != DVBS2_FEC_LOCK) && (i < 3)) {
1387*4882a593Smuzhiyun /* Read the frequency offset*/
1388*4882a593Smuzhiyun offsetfreq = STB0899_READ_S2REG(STB0899_S2DEMOD, CRL_FREQ);
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun /* Set the Nominal frequency to the found frequency offset for the next reacquire*/
1391*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, CRL_NOM_FREQ);
1392*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CRL_NOM_FREQ, reg, offsetfreq);
1393*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CRL_NOM_FREQ, STB0899_OFF0_CRL_NOM_FREQ, reg);
1394*4882a593Smuzhiyun stb0899_dvbs2_reacquire(state);
1395*4882a593Smuzhiyun internal->status = stb0899_dvbs2_get_fec_status(state, searchTime);
1396*4882a593Smuzhiyun i++;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun if (internal->status != DVBS2_FEC_LOCK) {
1401*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, DMD_CNTRL2);
1402*4882a593Smuzhiyun iqSpectrum = STB0899_GETFIELD(SPECTRUM_INVERT, reg);
1403*4882a593Smuzhiyun /* IQ Spectrum Inversion */
1404*4882a593Smuzhiyun STB0899_SETFIELD_VAL(SPECTRUM_INVERT, reg, !iqSpectrum);
1405*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_DMD_CNTRL2, STB0899_OFF0_DMD_CNTRL2, reg);
1406*4882a593Smuzhiyun /* start acquistion process */
1407*4882a593Smuzhiyun stb0899_dvbs2_reacquire(state);
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun /* Wait for demod lock (UWP and CSM) */
1410*4882a593Smuzhiyun internal->status = stb0899_dvbs2_get_dmd_status(state, searchTime);
1411*4882a593Smuzhiyun if (internal->status == DVBS2_DEMOD_LOCK) {
1412*4882a593Smuzhiyun i = 0;
1413*4882a593Smuzhiyun /* Demod Locked, check FEC */
1414*4882a593Smuzhiyun internal->status = stb0899_dvbs2_get_fec_status(state, FecLockTime);
1415*4882a593Smuzhiyun /*try thrice for false locks, (UWP and CSM Locked but no FEC) */
1416*4882a593Smuzhiyun while ((internal->status != DVBS2_FEC_LOCK) && (i < 3)) {
1417*4882a593Smuzhiyun /* Read the frequency offset*/
1418*4882a593Smuzhiyun offsetfreq = STB0899_READ_S2REG(STB0899_S2DEMOD, CRL_FREQ);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun /* Set the Nominal frequency to the found frequency offset for the next reacquire*/
1421*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, CRL_NOM_FREQ);
1422*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CRL_NOM_FREQ, reg, offsetfreq);
1423*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CRL_NOM_FREQ, STB0899_OFF0_CRL_NOM_FREQ, reg);
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun stb0899_dvbs2_reacquire(state);
1426*4882a593Smuzhiyun internal->status = stb0899_dvbs2_get_fec_status(state, searchTime);
1427*4882a593Smuzhiyun i++;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun /*
1431*4882a593Smuzhiyun if (pParams->DVBS2State == FE_DVBS2_FEC_LOCKED)
1432*4882a593Smuzhiyun pParams->IQLocked = !iqSpectrum;
1433*4882a593Smuzhiyun */
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun if (internal->status == DVBS2_FEC_LOCK) {
1436*4882a593Smuzhiyun dprintk(state->verbose, FE_DEBUG, 1, "----------------> DVB-S2 FEC Lock !");
1437*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, UWP_STAT2);
1438*4882a593Smuzhiyun modcod = STB0899_GETFIELD(UWP_DECODE_MOD, reg) >> 2;
1439*4882a593Smuzhiyun pilots = STB0899_GETFIELD(UWP_DECODE_MOD, reg) & 0x01;
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun if ((((10 * internal->master_clk) / (internal->srate / 10)) <= 410) &&
1442*4882a593Smuzhiyun (INRANGE(STB0899_QPSK_23, modcod, STB0899_QPSK_910)) &&
1443*4882a593Smuzhiyun (pilots == 1)) {
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun stb0899_dvbs2_init_csm(state, pilots, modcod);
1446*4882a593Smuzhiyun /* Wait for UWP,CSM and data LOCK 20ms max */
1447*4882a593Smuzhiyun internal->status = stb0899_dvbs2_get_fec_status(state, FecLockTime);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun i = 0;
1450*4882a593Smuzhiyun while ((internal->status != DVBS2_FEC_LOCK) && (i < 3)) {
1451*4882a593Smuzhiyun csm1 = STB0899_READ_S2REG(STB0899_S2DEMOD, CSM_CNTRL1);
1452*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_TWO_PASS, csm1, 1);
1453*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CSM_CNTRL1, STB0899_OFF0_CSM_CNTRL1, csm1);
1454*4882a593Smuzhiyun csm1 = STB0899_READ_S2REG(STB0899_S2DEMOD, CSM_CNTRL1);
1455*4882a593Smuzhiyun STB0899_SETFIELD_VAL(CSM_TWO_PASS, csm1, 0);
1456*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_CSM_CNTRL1, STB0899_OFF0_CSM_CNTRL1, csm1);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun internal->status = stb0899_dvbs2_get_fec_status(state, FecLockTime);
1459*4882a593Smuzhiyun i++;
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun if ((((10 * internal->master_clk) / (internal->srate / 10)) <= 410) &&
1464*4882a593Smuzhiyun (INRANGE(STB0899_QPSK_12, modcod, STB0899_QPSK_35)) &&
1465*4882a593Smuzhiyun (pilots == 1)) {
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun /* Equalizer Disable update */
1468*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, EQ_CNTRL);
1469*4882a593Smuzhiyun STB0899_SETFIELD_VAL(EQ_DISABLE_UPDATE, reg, 1);
1470*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_EQ_CNTRL, STB0899_OFF0_EQ_CNTRL, reg);
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun /* slow down the Equalizer once locked */
1474*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, EQ_CNTRL);
1475*4882a593Smuzhiyun STB0899_SETFIELD_VAL(EQ_SHIFT, reg, 0x02);
1476*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_EQ_CNTRL, STB0899_OFF0_EQ_CNTRL, reg);
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun /* Store signal parameters */
1479*4882a593Smuzhiyun offsetfreq = STB0899_READ_S2REG(STB0899_S2DEMOD, CRL_FREQ);
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun offsetfreq = sign_extend32(offsetfreq, 29);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun offsetfreq = offsetfreq / ((1 << 30) / 1000);
1484*4882a593Smuzhiyun offsetfreq *= (internal->master_clk / 1000000);
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun /* store current inversion for next run */
1487*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, DMD_CNTRL2);
1488*4882a593Smuzhiyun if (STB0899_GETFIELD(SPECTRUM_INVERT, reg))
1489*4882a593Smuzhiyun internal->inversion = IQ_SWAP_ON;
1490*4882a593Smuzhiyun else
1491*4882a593Smuzhiyun internal->inversion = IQ_SWAP_OFF;
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun internal->freq = internal->freq + offsetfreq;
1494*4882a593Smuzhiyun internal->srate = stb0899_dvbs2_get_srate(state);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, UWP_STAT2);
1497*4882a593Smuzhiyun internal->modcod = STB0899_GETFIELD(UWP_DECODE_MOD, reg) >> 2;
1498*4882a593Smuzhiyun internal->pilots = STB0899_GETFIELD(UWP_DECODE_MOD, reg) & 0x01;
1499*4882a593Smuzhiyun internal->frame_length = (STB0899_GETFIELD(UWP_DECODE_MOD, reg) >> 1) & 0x01;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun /* Set IF AGC to tracking */
1502*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, IF_AGC_CNTRL);
1503*4882a593Smuzhiyun STB0899_SETFIELD_VAL(IF_LOOP_GAIN, reg, 3);
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun /* if QPSK 1/2,QPSK 3/5 or QPSK 2/3 set IF AGC reference to 16 otherwise 32*/
1506*4882a593Smuzhiyun if (INRANGE(STB0899_QPSK_12, internal->modcod, STB0899_QPSK_23))
1507*4882a593Smuzhiyun STB0899_SETFIELD_VAL(IF_AGC_REF, reg, 16);
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_IF_AGC_CNTRL, STB0899_OFF0_IF_AGC_CNTRL, reg);
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun reg = STB0899_READ_S2REG(STB0899_S2DEMOD, IF_AGC_CNTRL2);
1512*4882a593Smuzhiyun STB0899_SETFIELD_VAL(IF_AGC_DUMP_PER, reg, 7);
1513*4882a593Smuzhiyun stb0899_write_s2reg(state, STB0899_S2DEMOD, STB0899_BASE_IF_AGC_CNTRL2, STB0899_OFF0_IF_AGC_CNTRL2, reg);
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun /* Release Stream Merger Reset */
1517*4882a593Smuzhiyun reg = stb0899_read_reg(state, STB0899_TSTRES);
1518*4882a593Smuzhiyun STB0899_SETFIELD_VAL(FRESRS, reg, 0);
1519*4882a593Smuzhiyun stb0899_write_reg(state, STB0899_TSTRES, reg);
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun return internal->status;
1522*4882a593Smuzhiyun }
1523