1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Silicon Labs Si2161 DVB-T and Si2165 DVB-C/-T Demodulator
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013-2017 Matthias Schwarzott <zzam@gentoo.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * References:
8*4882a593Smuzhiyun * http://www.silabs.com/Support%20Documents/TechnicalDocs/Si2165-short.pdf
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/string.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/firmware.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <media/dvb_frontend.h>
22*4882a593Smuzhiyun #include <media/dvb_math.h>
23*4882a593Smuzhiyun #include "si2165_priv.h"
24*4882a593Smuzhiyun #include "si2165.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * Hauppauge WinTV-HVR-930C-HD B130 / PCTV QuatroStick 521e 1113xx
28*4882a593Smuzhiyun * uses 16 MHz xtal
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * Hauppauge WinTV-HVR-930C-HD B131 / PCTV QuatroStick 522e 1114xx
31*4882a593Smuzhiyun * uses 24 MHz clock provided by tuner
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct si2165_state {
35*4882a593Smuzhiyun struct i2c_client *client;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct regmap *regmap;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun struct dvb_frontend fe;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct si2165_config config;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun u8 chip_revcode;
44*4882a593Smuzhiyun u8 chip_type;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* calculated by xtal and div settings */
47*4882a593Smuzhiyun u32 fvco_hz;
48*4882a593Smuzhiyun u32 sys_clk;
49*4882a593Smuzhiyun u32 adc_clk;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* DVBv3 stats */
52*4882a593Smuzhiyun u64 ber_prev;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun bool has_dvbc;
55*4882a593Smuzhiyun bool has_dvbt;
56*4882a593Smuzhiyun bool firmware_loaded;
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
si2165_write(struct si2165_state * state,const u16 reg,const u8 * src,const int count)59*4882a593Smuzhiyun static int si2165_write(struct si2165_state *state, const u16 reg,
60*4882a593Smuzhiyun const u8 *src, const int count)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun int ret;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun dev_dbg(&state->client->dev, "i2c write: reg: 0x%04x, data: %*ph\n",
65*4882a593Smuzhiyun reg, count, src);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun ret = regmap_bulk_write(state->regmap, reg, src, count);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (ret)
70*4882a593Smuzhiyun dev_err(&state->client->dev, "%s: ret == %d\n", __func__, ret);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun return ret;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
si2165_read(struct si2165_state * state,const u16 reg,u8 * val,const int count)75*4882a593Smuzhiyun static int si2165_read(struct si2165_state *state,
76*4882a593Smuzhiyun const u16 reg, u8 *val, const int count)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun int ret = regmap_bulk_read(state->regmap, reg, val, count);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun if (ret) {
81*4882a593Smuzhiyun dev_err(&state->client->dev, "%s: error (addr %02x reg %04x error (ret == %i)\n",
82*4882a593Smuzhiyun __func__, state->config.i2c_addr, reg, ret);
83*4882a593Smuzhiyun return ret;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun dev_dbg(&state->client->dev, "i2c read: reg: 0x%04x, data: %*ph\n",
87*4882a593Smuzhiyun reg, count, val);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
si2165_readreg8(struct si2165_state * state,const u16 reg,u8 * val)92*4882a593Smuzhiyun static int si2165_readreg8(struct si2165_state *state,
93*4882a593Smuzhiyun const u16 reg, u8 *val)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun unsigned int val_tmp;
96*4882a593Smuzhiyun int ret = regmap_read(state->regmap, reg, &val_tmp);
97*4882a593Smuzhiyun *val = (u8)val_tmp;
98*4882a593Smuzhiyun dev_dbg(&state->client->dev, "reg read: R(0x%04x)=0x%02x\n", reg, *val);
99*4882a593Smuzhiyun return ret;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
si2165_readreg16(struct si2165_state * state,const u16 reg,u16 * val)102*4882a593Smuzhiyun static int si2165_readreg16(struct si2165_state *state,
103*4882a593Smuzhiyun const u16 reg, u16 *val)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun u8 buf[2];
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun int ret = si2165_read(state, reg, buf, 2);
108*4882a593Smuzhiyun *val = buf[0] | buf[1] << 8;
109*4882a593Smuzhiyun dev_dbg(&state->client->dev, "reg read: R(0x%04x)=0x%04x\n", reg, *val);
110*4882a593Smuzhiyun return ret;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
si2165_readreg24(struct si2165_state * state,const u16 reg,u32 * val)113*4882a593Smuzhiyun static int si2165_readreg24(struct si2165_state *state,
114*4882a593Smuzhiyun const u16 reg, u32 *val)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun u8 buf[3];
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun int ret = si2165_read(state, reg, buf, 3);
119*4882a593Smuzhiyun *val = buf[0] | buf[1] << 8 | buf[2] << 16;
120*4882a593Smuzhiyun dev_dbg(&state->client->dev, "reg read: R(0x%04x)=0x%06x\n", reg, *val);
121*4882a593Smuzhiyun return ret;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
si2165_writereg8(struct si2165_state * state,const u16 reg,u8 val)124*4882a593Smuzhiyun static int si2165_writereg8(struct si2165_state *state, const u16 reg, u8 val)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun return regmap_write(state->regmap, reg, val);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
si2165_writereg16(struct si2165_state * state,const u16 reg,u16 val)129*4882a593Smuzhiyun static int si2165_writereg16(struct si2165_state *state, const u16 reg, u16 val)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun u8 buf[2] = { val & 0xff, (val >> 8) & 0xff };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return si2165_write(state, reg, buf, 2);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
si2165_writereg24(struct si2165_state * state,const u16 reg,u32 val)136*4882a593Smuzhiyun static int si2165_writereg24(struct si2165_state *state, const u16 reg, u32 val)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun u8 buf[3] = { val & 0xff, (val >> 8) & 0xff, (val >> 16) & 0xff };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return si2165_write(state, reg, buf, 3);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
si2165_writereg32(struct si2165_state * state,const u16 reg,u32 val)143*4882a593Smuzhiyun static int si2165_writereg32(struct si2165_state *state, const u16 reg, u32 val)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun u8 buf[4] = {
146*4882a593Smuzhiyun val & 0xff,
147*4882a593Smuzhiyun (val >> 8) & 0xff,
148*4882a593Smuzhiyun (val >> 16) & 0xff,
149*4882a593Smuzhiyun (val >> 24) & 0xff
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun return si2165_write(state, reg, buf, 4);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
si2165_writereg_mask8(struct si2165_state * state,const u16 reg,u8 val,u8 mask)154*4882a593Smuzhiyun static int si2165_writereg_mask8(struct si2165_state *state, const u16 reg,
155*4882a593Smuzhiyun u8 val, u8 mask)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun if (mask != 0xff) {
158*4882a593Smuzhiyun u8 tmp;
159*4882a593Smuzhiyun int ret = si2165_readreg8(state, reg, &tmp);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (ret < 0)
162*4882a593Smuzhiyun return ret;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun val &= mask;
165*4882a593Smuzhiyun tmp &= ~mask;
166*4882a593Smuzhiyun val |= tmp;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun return si2165_writereg8(state, reg, val);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define REG16(reg, val) \
172*4882a593Smuzhiyun { (reg), (val) & 0xff }, \
173*4882a593Smuzhiyun { (reg) + 1, (val) >> 8 & 0xff }
174*4882a593Smuzhiyun struct si2165_reg_value_pair {
175*4882a593Smuzhiyun u16 reg;
176*4882a593Smuzhiyun u8 val;
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
si2165_write_reg_list(struct si2165_state * state,const struct si2165_reg_value_pair * regs,int count)179*4882a593Smuzhiyun static int si2165_write_reg_list(struct si2165_state *state,
180*4882a593Smuzhiyun const struct si2165_reg_value_pair *regs,
181*4882a593Smuzhiyun int count)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun int i;
184*4882a593Smuzhiyun int ret;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun for (i = 0; i < count; i++) {
187*4882a593Smuzhiyun ret = si2165_writereg8(state, regs[i].reg, regs[i].val);
188*4882a593Smuzhiyun if (ret < 0)
189*4882a593Smuzhiyun return ret;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
si2165_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * s)194*4882a593Smuzhiyun static int si2165_get_tune_settings(struct dvb_frontend *fe,
195*4882a593Smuzhiyun struct dvb_frontend_tune_settings *s)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun s->min_delay_ms = 1000;
198*4882a593Smuzhiyun return 0;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
si2165_init_pll(struct si2165_state * state)201*4882a593Smuzhiyun static int si2165_init_pll(struct si2165_state *state)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun u32 ref_freq_hz = state->config.ref_freq_hz;
204*4882a593Smuzhiyun u8 divr = 1; /* 1..7 */
205*4882a593Smuzhiyun u8 divp = 1; /* only 1 or 4 */
206*4882a593Smuzhiyun u8 divn = 56; /* 1..63 */
207*4882a593Smuzhiyun u8 divm = 8;
208*4882a593Smuzhiyun u8 divl = 12;
209*4882a593Smuzhiyun u8 buf[4];
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * hardcoded values can be deleted if calculation is verified
213*4882a593Smuzhiyun * or it yields the same values as the windows driver
214*4882a593Smuzhiyun */
215*4882a593Smuzhiyun switch (ref_freq_hz) {
216*4882a593Smuzhiyun case 16000000u:
217*4882a593Smuzhiyun divn = 56;
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun case 24000000u:
220*4882a593Smuzhiyun divr = 2;
221*4882a593Smuzhiyun divp = 4;
222*4882a593Smuzhiyun divn = 19;
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun default:
225*4882a593Smuzhiyun /* ref_freq / divr must be between 4 and 16 MHz */
226*4882a593Smuzhiyun if (ref_freq_hz > 16000000u)
227*4882a593Smuzhiyun divr = 2;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun * now select divn and divp such that
231*4882a593Smuzhiyun * fvco is in 1624..1824 MHz
232*4882a593Smuzhiyun */
233*4882a593Smuzhiyun if (1624000000u * divr > ref_freq_hz * 2u * 63u)
234*4882a593Smuzhiyun divp = 4;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* is this already correct regarding rounding? */
237*4882a593Smuzhiyun divn = 1624000000u * divr / (ref_freq_hz * 2u * divp);
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* adc_clk and sys_clk depend on xtal and pll settings */
242*4882a593Smuzhiyun state->fvco_hz = ref_freq_hz / divr
243*4882a593Smuzhiyun * 2u * divn * divp;
244*4882a593Smuzhiyun state->adc_clk = state->fvco_hz / (divm * 4u);
245*4882a593Smuzhiyun state->sys_clk = state->fvco_hz / (divl * 2u);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* write all 4 pll registers 0x00a0..0x00a3 at once */
248*4882a593Smuzhiyun buf[0] = divl;
249*4882a593Smuzhiyun buf[1] = divm;
250*4882a593Smuzhiyun buf[2] = (divn & 0x3f) | ((divp == 1) ? 0x40 : 0x00) | 0x80;
251*4882a593Smuzhiyun buf[3] = divr;
252*4882a593Smuzhiyun return si2165_write(state, REG_PLL_DIVL, buf, 4);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
si2165_adjust_pll_divl(struct si2165_state * state,u8 divl)255*4882a593Smuzhiyun static int si2165_adjust_pll_divl(struct si2165_state *state, u8 divl)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun state->sys_clk = state->fvco_hz / (divl * 2u);
258*4882a593Smuzhiyun return si2165_writereg8(state, REG_PLL_DIVL, divl);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
si2165_get_fe_clk(struct si2165_state * state)261*4882a593Smuzhiyun static u32 si2165_get_fe_clk(struct si2165_state *state)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun /* assume Oversampling mode Ovr4 is used */
264*4882a593Smuzhiyun return state->adc_clk;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
si2165_wait_init_done(struct si2165_state * state)267*4882a593Smuzhiyun static int si2165_wait_init_done(struct si2165_state *state)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun int ret;
270*4882a593Smuzhiyun u8 val = 0;
271*4882a593Smuzhiyun int i;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun for (i = 0; i < 3; ++i) {
274*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_INIT_DONE, &val);
275*4882a593Smuzhiyun if (ret < 0)
276*4882a593Smuzhiyun return ret;
277*4882a593Smuzhiyun if (val == 0x01)
278*4882a593Smuzhiyun return 0;
279*4882a593Smuzhiyun usleep_range(1000, 50000);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun dev_err(&state->client->dev, "init_done was not set\n");
282*4882a593Smuzhiyun return -EINVAL;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
si2165_upload_firmware_block(struct si2165_state * state,const u8 * data,u32 len,u32 * poffset,u32 block_count)285*4882a593Smuzhiyun static int si2165_upload_firmware_block(struct si2165_state *state,
286*4882a593Smuzhiyun const u8 *data, u32 len, u32 *poffset,
287*4882a593Smuzhiyun u32 block_count)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun int ret;
290*4882a593Smuzhiyun u8 buf_ctrl[4] = { 0x00, 0x00, 0x00, 0xc0 };
291*4882a593Smuzhiyun u8 wordcount;
292*4882a593Smuzhiyun u32 cur_block = 0;
293*4882a593Smuzhiyun u32 offset = poffset ? *poffset : 0;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (len < 4)
296*4882a593Smuzhiyun return -EINVAL;
297*4882a593Smuzhiyun if (len % 4 != 0)
298*4882a593Smuzhiyun return -EINVAL;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun dev_dbg(&state->client->dev,
301*4882a593Smuzhiyun "fw load: %s: called with len=0x%x offset=0x%x blockcount=0x%x\n",
302*4882a593Smuzhiyun __func__, len, offset, block_count);
303*4882a593Smuzhiyun while (offset + 12 <= len && cur_block < block_count) {
304*4882a593Smuzhiyun dev_dbg(&state->client->dev,
305*4882a593Smuzhiyun "fw load: %s: in while len=0x%x offset=0x%x cur_block=0x%x blockcount=0x%x\n",
306*4882a593Smuzhiyun __func__, len, offset, cur_block, block_count);
307*4882a593Smuzhiyun wordcount = data[offset];
308*4882a593Smuzhiyun if (wordcount < 1 || data[offset + 1] ||
309*4882a593Smuzhiyun data[offset + 2] || data[offset + 3]) {
310*4882a593Smuzhiyun dev_warn(&state->client->dev,
311*4882a593Smuzhiyun "bad fw data[0..3] = %*ph\n",
312*4882a593Smuzhiyun 4, data);
313*4882a593Smuzhiyun return -EINVAL;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (offset + 8 + wordcount * 4 > len) {
317*4882a593Smuzhiyun dev_warn(&state->client->dev,
318*4882a593Smuzhiyun "len is too small for block len=%d, wordcount=%d\n",
319*4882a593Smuzhiyun len, wordcount);
320*4882a593Smuzhiyun return -EINVAL;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun buf_ctrl[0] = wordcount - 1;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun ret = si2165_write(state, REG_DCOM_CONTROL_BYTE, buf_ctrl, 4);
326*4882a593Smuzhiyun if (ret < 0)
327*4882a593Smuzhiyun goto error;
328*4882a593Smuzhiyun ret = si2165_write(state, REG_DCOM_ADDR, data + offset + 4, 4);
329*4882a593Smuzhiyun if (ret < 0)
330*4882a593Smuzhiyun goto error;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun offset += 8;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun while (wordcount > 0) {
335*4882a593Smuzhiyun ret = si2165_write(state, REG_DCOM_DATA,
336*4882a593Smuzhiyun data + offset, 4);
337*4882a593Smuzhiyun if (ret < 0)
338*4882a593Smuzhiyun goto error;
339*4882a593Smuzhiyun wordcount--;
340*4882a593Smuzhiyun offset += 4;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun cur_block++;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun dev_dbg(&state->client->dev,
346*4882a593Smuzhiyun "fw load: %s: after while len=0x%x offset=0x%x cur_block=0x%x blockcount=0x%x\n",
347*4882a593Smuzhiyun __func__, len, offset, cur_block, block_count);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (poffset)
350*4882a593Smuzhiyun *poffset = offset;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun dev_dbg(&state->client->dev,
353*4882a593Smuzhiyun "fw load: %s: returned offset=0x%x\n",
354*4882a593Smuzhiyun __func__, offset);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun error:
358*4882a593Smuzhiyun return ret;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
si2165_upload_firmware(struct si2165_state * state)361*4882a593Smuzhiyun static int si2165_upload_firmware(struct si2165_state *state)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun /* int ret; */
364*4882a593Smuzhiyun u8 val[3];
365*4882a593Smuzhiyun u16 val16;
366*4882a593Smuzhiyun int ret;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun const struct firmware *fw = NULL;
369*4882a593Smuzhiyun u8 *fw_file;
370*4882a593Smuzhiyun const u8 *data;
371*4882a593Smuzhiyun u32 len;
372*4882a593Smuzhiyun u32 offset;
373*4882a593Smuzhiyun u8 patch_version;
374*4882a593Smuzhiyun u8 block_count;
375*4882a593Smuzhiyun u16 crc_expected;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun switch (state->chip_revcode) {
378*4882a593Smuzhiyun case 0x03: /* revision D */
379*4882a593Smuzhiyun fw_file = SI2165_FIRMWARE_REV_D;
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun default:
382*4882a593Smuzhiyun dev_info(&state->client->dev, "no firmware file for revision=%d\n",
383*4882a593Smuzhiyun state->chip_revcode);
384*4882a593Smuzhiyun return 0;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* request the firmware, this will block and timeout */
388*4882a593Smuzhiyun ret = request_firmware(&fw, fw_file, &state->client->dev);
389*4882a593Smuzhiyun if (ret) {
390*4882a593Smuzhiyun dev_warn(&state->client->dev, "firmware file '%s' not found\n",
391*4882a593Smuzhiyun fw_file);
392*4882a593Smuzhiyun goto error;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun data = fw->data;
396*4882a593Smuzhiyun len = fw->size;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun dev_info(&state->client->dev, "downloading firmware from file '%s' size=%d\n",
399*4882a593Smuzhiyun fw_file, len);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (len % 4 != 0) {
402*4882a593Smuzhiyun dev_warn(&state->client->dev, "firmware size is not multiple of 4\n");
403*4882a593Smuzhiyun ret = -EINVAL;
404*4882a593Smuzhiyun goto error;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* check header (8 bytes) */
408*4882a593Smuzhiyun if (len < 8) {
409*4882a593Smuzhiyun dev_warn(&state->client->dev, "firmware header is missing\n");
410*4882a593Smuzhiyun ret = -EINVAL;
411*4882a593Smuzhiyun goto error;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (data[0] != 1 || data[1] != 0) {
415*4882a593Smuzhiyun dev_warn(&state->client->dev, "firmware file version is wrong\n");
416*4882a593Smuzhiyun ret = -EINVAL;
417*4882a593Smuzhiyun goto error;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun patch_version = data[2];
421*4882a593Smuzhiyun block_count = data[4];
422*4882a593Smuzhiyun crc_expected = data[7] << 8 | data[6];
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* start uploading fw */
425*4882a593Smuzhiyun /* boot/wdog status */
426*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_WDOG_AND_BOOT, 0x00);
427*4882a593Smuzhiyun if (ret < 0)
428*4882a593Smuzhiyun goto error;
429*4882a593Smuzhiyun /* reset */
430*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_RST_ALL, 0x00);
431*4882a593Smuzhiyun if (ret < 0)
432*4882a593Smuzhiyun goto error;
433*4882a593Smuzhiyun /* boot/wdog status */
434*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_WDOG_AND_BOOT, val);
435*4882a593Smuzhiyun if (ret < 0)
436*4882a593Smuzhiyun goto error;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* enable reset on error */
439*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_EN_RST_ERROR, val);
440*4882a593Smuzhiyun if (ret < 0)
441*4882a593Smuzhiyun goto error;
442*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_EN_RST_ERROR, val);
443*4882a593Smuzhiyun if (ret < 0)
444*4882a593Smuzhiyun goto error;
445*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_EN_RST_ERROR, 0x02);
446*4882a593Smuzhiyun if (ret < 0)
447*4882a593Smuzhiyun goto error;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /* start right after the header */
450*4882a593Smuzhiyun offset = 8;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun dev_info(&state->client->dev, "%s: extracted patch_version=0x%02x, block_count=0x%02x, crc_expected=0x%04x\n",
453*4882a593Smuzhiyun __func__, patch_version, block_count, crc_expected);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun ret = si2165_upload_firmware_block(state, data, len, &offset, 1);
456*4882a593Smuzhiyun if (ret < 0)
457*4882a593Smuzhiyun goto error;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_PATCH_VERSION, patch_version);
460*4882a593Smuzhiyun if (ret < 0)
461*4882a593Smuzhiyun goto error;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* reset crc */
464*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_RST_CRC, 0x01);
465*4882a593Smuzhiyun if (ret)
466*4882a593Smuzhiyun goto error;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun ret = si2165_upload_firmware_block(state, data, len,
469*4882a593Smuzhiyun &offset, block_count);
470*4882a593Smuzhiyun if (ret < 0) {
471*4882a593Smuzhiyun dev_err(&state->client->dev,
472*4882a593Smuzhiyun "firmware could not be uploaded\n");
473*4882a593Smuzhiyun goto error;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* read crc */
477*4882a593Smuzhiyun ret = si2165_readreg16(state, REG_CRC, &val16);
478*4882a593Smuzhiyun if (ret)
479*4882a593Smuzhiyun goto error;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (val16 != crc_expected) {
482*4882a593Smuzhiyun dev_err(&state->client->dev,
483*4882a593Smuzhiyun "firmware crc mismatch %04x != %04x\n",
484*4882a593Smuzhiyun val16, crc_expected);
485*4882a593Smuzhiyun ret = -EINVAL;
486*4882a593Smuzhiyun goto error;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun ret = si2165_upload_firmware_block(state, data, len, &offset, 5);
490*4882a593Smuzhiyun if (ret)
491*4882a593Smuzhiyun goto error;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (len != offset) {
494*4882a593Smuzhiyun dev_err(&state->client->dev,
495*4882a593Smuzhiyun "firmware len mismatch %04x != %04x\n",
496*4882a593Smuzhiyun len, offset);
497*4882a593Smuzhiyun ret = -EINVAL;
498*4882a593Smuzhiyun goto error;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* reset watchdog error register */
502*4882a593Smuzhiyun ret = si2165_writereg_mask8(state, REG_WDOG_AND_BOOT, 0x02, 0x02);
503*4882a593Smuzhiyun if (ret < 0)
504*4882a593Smuzhiyun goto error;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun /* enable reset on error */
507*4882a593Smuzhiyun ret = si2165_writereg_mask8(state, REG_EN_RST_ERROR, 0x01, 0x01);
508*4882a593Smuzhiyun if (ret < 0)
509*4882a593Smuzhiyun goto error;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun dev_info(&state->client->dev, "fw load finished\n");
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun ret = 0;
514*4882a593Smuzhiyun state->firmware_loaded = true;
515*4882a593Smuzhiyun error:
516*4882a593Smuzhiyun if (fw) {
517*4882a593Smuzhiyun release_firmware(fw);
518*4882a593Smuzhiyun fw = NULL;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun return ret;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
si2165_init(struct dvb_frontend * fe)524*4882a593Smuzhiyun static int si2165_init(struct dvb_frontend *fe)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun int ret = 0;
527*4882a593Smuzhiyun struct si2165_state *state = fe->demodulator_priv;
528*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
529*4882a593Smuzhiyun u8 val;
530*4882a593Smuzhiyun u8 patch_version = 0x00;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun dev_dbg(&state->client->dev, "%s: called\n", __func__);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* powerup */
535*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_CHIP_MODE, state->config.chip_mode);
536*4882a593Smuzhiyun if (ret < 0)
537*4882a593Smuzhiyun goto error;
538*4882a593Smuzhiyun /* dsp_clock_enable */
539*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_DSP_CLOCK, 0x01);
540*4882a593Smuzhiyun if (ret < 0)
541*4882a593Smuzhiyun goto error;
542*4882a593Smuzhiyun /* verify chip_mode */
543*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_CHIP_MODE, &val);
544*4882a593Smuzhiyun if (ret < 0)
545*4882a593Smuzhiyun goto error;
546*4882a593Smuzhiyun if (val != state->config.chip_mode) {
547*4882a593Smuzhiyun dev_err(&state->client->dev, "could not set chip_mode\n");
548*4882a593Smuzhiyun return -EINVAL;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* agc */
552*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_AGC_IF_TRI, 0x00);
553*4882a593Smuzhiyun if (ret < 0)
554*4882a593Smuzhiyun goto error;
555*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_AGC_IF_SLR, 0x01);
556*4882a593Smuzhiyun if (ret < 0)
557*4882a593Smuzhiyun goto error;
558*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_AGC2_OUTPUT, 0x00);
559*4882a593Smuzhiyun if (ret < 0)
560*4882a593Smuzhiyun goto error;
561*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_AGC2_CLKDIV, 0x07);
562*4882a593Smuzhiyun if (ret < 0)
563*4882a593Smuzhiyun goto error;
564*4882a593Smuzhiyun /* rssi pad */
565*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_RSSI_PAD_CTRL, 0x00);
566*4882a593Smuzhiyun if (ret < 0)
567*4882a593Smuzhiyun goto error;
568*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_RSSI_ENABLE, 0x00);
569*4882a593Smuzhiyun if (ret < 0)
570*4882a593Smuzhiyun goto error;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun ret = si2165_init_pll(state);
573*4882a593Smuzhiyun if (ret < 0)
574*4882a593Smuzhiyun goto error;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* enable chip_init */
577*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_CHIP_INIT, 0x01);
578*4882a593Smuzhiyun if (ret < 0)
579*4882a593Smuzhiyun goto error;
580*4882a593Smuzhiyun /* set start_init */
581*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_START_INIT, 0x01);
582*4882a593Smuzhiyun if (ret < 0)
583*4882a593Smuzhiyun goto error;
584*4882a593Smuzhiyun ret = si2165_wait_init_done(state);
585*4882a593Smuzhiyun if (ret < 0)
586*4882a593Smuzhiyun goto error;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* disable chip_init */
589*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_CHIP_INIT, 0x00);
590*4882a593Smuzhiyun if (ret < 0)
591*4882a593Smuzhiyun goto error;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* ber_pkt - default 65535 */
594*4882a593Smuzhiyun ret = si2165_writereg16(state, REG_BER_PKT,
595*4882a593Smuzhiyun STATISTICS_PERIOD_PKT_COUNT);
596*4882a593Smuzhiyun if (ret < 0)
597*4882a593Smuzhiyun goto error;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_PATCH_VERSION, &patch_version);
600*4882a593Smuzhiyun if (ret < 0)
601*4882a593Smuzhiyun goto error;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_AUTO_RESET, 0x00);
604*4882a593Smuzhiyun if (ret < 0)
605*4882a593Smuzhiyun goto error;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* dsp_addr_jump */
608*4882a593Smuzhiyun ret = si2165_writereg32(state, REG_ADDR_JUMP, 0xf4000000);
609*4882a593Smuzhiyun if (ret < 0)
610*4882a593Smuzhiyun goto error;
611*4882a593Smuzhiyun /* boot/wdog status */
612*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_WDOG_AND_BOOT, &val);
613*4882a593Smuzhiyun if (ret < 0)
614*4882a593Smuzhiyun goto error;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun if (patch_version == 0x00) {
617*4882a593Smuzhiyun ret = si2165_upload_firmware(state);
618*4882a593Smuzhiyun if (ret < 0)
619*4882a593Smuzhiyun goto error;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun /* ts output config */
623*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_TS_DATA_MODE, 0x20);
624*4882a593Smuzhiyun if (ret < 0)
625*4882a593Smuzhiyun return ret;
626*4882a593Smuzhiyun ret = si2165_writereg16(state, REG_TS_TRI, 0x00fe);
627*4882a593Smuzhiyun if (ret < 0)
628*4882a593Smuzhiyun return ret;
629*4882a593Smuzhiyun ret = si2165_writereg24(state, REG_TS_SLR, 0x555555);
630*4882a593Smuzhiyun if (ret < 0)
631*4882a593Smuzhiyun return ret;
632*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_TS_CLK_MODE, 0x01);
633*4882a593Smuzhiyun if (ret < 0)
634*4882a593Smuzhiyun return ret;
635*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_TS_PARALLEL_MODE, 0x00);
636*4882a593Smuzhiyun if (ret < 0)
637*4882a593Smuzhiyun return ret;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun c = &state->fe.dtv_property_cache;
640*4882a593Smuzhiyun c->cnr.len = 1;
641*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
642*4882a593Smuzhiyun c->post_bit_error.len = 1;
643*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
644*4882a593Smuzhiyun c->post_bit_count.len = 1;
645*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return 0;
648*4882a593Smuzhiyun error:
649*4882a593Smuzhiyun return ret;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
si2165_sleep(struct dvb_frontend * fe)652*4882a593Smuzhiyun static int si2165_sleep(struct dvb_frontend *fe)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun int ret;
655*4882a593Smuzhiyun struct si2165_state *state = fe->demodulator_priv;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /* dsp clock disable */
658*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_DSP_CLOCK, 0x00);
659*4882a593Smuzhiyun if (ret < 0)
660*4882a593Smuzhiyun return ret;
661*4882a593Smuzhiyun /* chip mode */
662*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_CHIP_MODE, SI2165_MODE_OFF);
663*4882a593Smuzhiyun if (ret < 0)
664*4882a593Smuzhiyun return ret;
665*4882a593Smuzhiyun return 0;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
si2165_read_status(struct dvb_frontend * fe,enum fe_status * status)668*4882a593Smuzhiyun static int si2165_read_status(struct dvb_frontend *fe, enum fe_status *status)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun int ret;
671*4882a593Smuzhiyun u8 u8tmp;
672*4882a593Smuzhiyun u32 u32tmp;
673*4882a593Smuzhiyun struct si2165_state *state = fe->demodulator_priv;
674*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
675*4882a593Smuzhiyun u32 delsys = c->delivery_system;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun *status = 0;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun switch (delsys) {
680*4882a593Smuzhiyun case SYS_DVBT:
681*4882a593Smuzhiyun /* check fast signal type */
682*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_CHECK_SIGNAL, &u8tmp);
683*4882a593Smuzhiyun if (ret < 0)
684*4882a593Smuzhiyun return ret;
685*4882a593Smuzhiyun switch (u8tmp & 0x3) {
686*4882a593Smuzhiyun case 0: /* searching */
687*4882a593Smuzhiyun case 1: /* nothing */
688*4882a593Smuzhiyun break;
689*4882a593Smuzhiyun case 2: /* digital signal */
690*4882a593Smuzhiyun *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER;
691*4882a593Smuzhiyun break;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun break;
694*4882a593Smuzhiyun case SYS_DVBC_ANNEX_A:
695*4882a593Smuzhiyun /* check packet sync lock */
696*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_PS_LOCK, &u8tmp);
697*4882a593Smuzhiyun if (ret < 0)
698*4882a593Smuzhiyun return ret;
699*4882a593Smuzhiyun if (u8tmp & 0x01) {
700*4882a593Smuzhiyun *status |= FE_HAS_SIGNAL;
701*4882a593Smuzhiyun *status |= FE_HAS_CARRIER;
702*4882a593Smuzhiyun *status |= FE_HAS_VITERBI;
703*4882a593Smuzhiyun *status |= FE_HAS_SYNC;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun break;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /* check fec_lock */
709*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_FEC_LOCK, &u8tmp);
710*4882a593Smuzhiyun if (ret < 0)
711*4882a593Smuzhiyun return ret;
712*4882a593Smuzhiyun if (u8tmp & 0x01) {
713*4882a593Smuzhiyun *status |= FE_HAS_SIGNAL;
714*4882a593Smuzhiyun *status |= FE_HAS_CARRIER;
715*4882a593Smuzhiyun *status |= FE_HAS_VITERBI;
716*4882a593Smuzhiyun *status |= FE_HAS_SYNC;
717*4882a593Smuzhiyun *status |= FE_HAS_LOCK;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /* CNR */
721*4882a593Smuzhiyun if (delsys == SYS_DVBC_ANNEX_A && *status & FE_HAS_VITERBI) {
722*4882a593Smuzhiyun ret = si2165_readreg24(state, REG_C_N, &u32tmp);
723*4882a593Smuzhiyun if (ret < 0)
724*4882a593Smuzhiyun return ret;
725*4882a593Smuzhiyun /*
726*4882a593Smuzhiyun * svalue =
727*4882a593Smuzhiyun * 1000 * c_n/dB =
728*4882a593Smuzhiyun * 1000 * 10 * log10(2^24 / regval) =
729*4882a593Smuzhiyun * 1000 * 10 * (log10(2^24) - log10(regval)) =
730*4882a593Smuzhiyun * 1000 * 10 * (intlog10(2^24) - intlog10(regval)) / 2^24
731*4882a593Smuzhiyun *
732*4882a593Smuzhiyun * intlog10(x) = log10(x) * 2^24
733*4882a593Smuzhiyun * intlog10(2^24) = log10(2^24) * 2^24 = 121210686
734*4882a593Smuzhiyun */
735*4882a593Smuzhiyun u32tmp = (1000 * 10 * (121210686 - (u64)intlog10(u32tmp)))
736*4882a593Smuzhiyun >> 24;
737*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
738*4882a593Smuzhiyun c->cnr.stat[0].svalue = u32tmp;
739*4882a593Smuzhiyun } else
740*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun /* BER */
743*4882a593Smuzhiyun if (*status & FE_HAS_VITERBI) {
744*4882a593Smuzhiyun if (c->post_bit_error.stat[0].scale == FE_SCALE_NOT_AVAILABLE) {
745*4882a593Smuzhiyun /* start new sampling period to get rid of old data*/
746*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_BER_RST, 0x01);
747*4882a593Smuzhiyun if (ret < 0)
748*4882a593Smuzhiyun return ret;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /* set scale to enter read code on next call */
751*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
752*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
753*4882a593Smuzhiyun c->post_bit_error.stat[0].uvalue = 0;
754*4882a593Smuzhiyun c->post_bit_count.stat[0].uvalue = 0;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /*
757*4882a593Smuzhiyun * reset DVBv3 value to deliver a good result
758*4882a593Smuzhiyun * for the first call
759*4882a593Smuzhiyun */
760*4882a593Smuzhiyun state->ber_prev = 0;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun } else {
763*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_BER_AVAIL, &u8tmp);
764*4882a593Smuzhiyun if (ret < 0)
765*4882a593Smuzhiyun return ret;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun if (u8tmp & 1) {
768*4882a593Smuzhiyun u32 biterrcnt;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun ret = si2165_readreg24(state, REG_BER_BIT,
771*4882a593Smuzhiyun &biterrcnt);
772*4882a593Smuzhiyun if (ret < 0)
773*4882a593Smuzhiyun return ret;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun c->post_bit_error.stat[0].uvalue +=
776*4882a593Smuzhiyun biterrcnt;
777*4882a593Smuzhiyun c->post_bit_count.stat[0].uvalue +=
778*4882a593Smuzhiyun STATISTICS_PERIOD_BIT_COUNT;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* start new sampling period */
781*4882a593Smuzhiyun ret = si2165_writereg8(state,
782*4882a593Smuzhiyun REG_BER_RST, 0x01);
783*4882a593Smuzhiyun if (ret < 0)
784*4882a593Smuzhiyun return ret;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun dev_dbg(&state->client->dev,
787*4882a593Smuzhiyun "post_bit_error=%u post_bit_count=%u\n",
788*4882a593Smuzhiyun biterrcnt, STATISTICS_PERIOD_BIT_COUNT);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun } else {
792*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
793*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun return 0;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
si2165_read_snr(struct dvb_frontend * fe,u16 * snr)799*4882a593Smuzhiyun static int si2165_read_snr(struct dvb_frontend *fe, u16 *snr)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL)
804*4882a593Smuzhiyun *snr = div_s64(c->cnr.stat[0].svalue, 100);
805*4882a593Smuzhiyun else
806*4882a593Smuzhiyun *snr = 0;
807*4882a593Smuzhiyun return 0;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
si2165_read_ber(struct dvb_frontend * fe,u32 * ber)810*4882a593Smuzhiyun static int si2165_read_ber(struct dvb_frontend *fe, u32 *ber)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct si2165_state *state = fe->demodulator_priv;
813*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun if (c->post_bit_error.stat[0].scale != FE_SCALE_COUNTER) {
816*4882a593Smuzhiyun *ber = 0;
817*4882a593Smuzhiyun return 0;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun *ber = c->post_bit_error.stat[0].uvalue - state->ber_prev;
821*4882a593Smuzhiyun state->ber_prev = c->post_bit_error.stat[0].uvalue;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun return 0;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
si2165_set_oversamp(struct si2165_state * state,u32 dvb_rate)826*4882a593Smuzhiyun static int si2165_set_oversamp(struct si2165_state *state, u32 dvb_rate)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun u64 oversamp;
829*4882a593Smuzhiyun u32 reg_value;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun if (!dvb_rate)
832*4882a593Smuzhiyun return -EINVAL;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun oversamp = si2165_get_fe_clk(state);
835*4882a593Smuzhiyun oversamp <<= 23;
836*4882a593Smuzhiyun do_div(oversamp, dvb_rate);
837*4882a593Smuzhiyun reg_value = oversamp & 0x3fffffff;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun dev_dbg(&state->client->dev, "Write oversamp=%#x\n", reg_value);
840*4882a593Smuzhiyun return si2165_writereg32(state, REG_OVERSAMP, reg_value);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
si2165_set_if_freq_shift(struct si2165_state * state)843*4882a593Smuzhiyun static int si2165_set_if_freq_shift(struct si2165_state *state)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun struct dvb_frontend *fe = &state->fe;
846*4882a593Smuzhiyun u64 if_freq_shift;
847*4882a593Smuzhiyun s32 reg_value = 0;
848*4882a593Smuzhiyun u32 fe_clk = si2165_get_fe_clk(state);
849*4882a593Smuzhiyun u32 IF = 0;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (!fe->ops.tuner_ops.get_if_frequency) {
852*4882a593Smuzhiyun dev_err(&state->client->dev,
853*4882a593Smuzhiyun "Error: get_if_frequency() not defined at tuner. Can't work without it!\n");
854*4882a593Smuzhiyun return -EINVAL;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun if (!fe_clk)
858*4882a593Smuzhiyun return -EINVAL;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun fe->ops.tuner_ops.get_if_frequency(fe, &IF);
861*4882a593Smuzhiyun if_freq_shift = IF;
862*4882a593Smuzhiyun if_freq_shift <<= 29;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun do_div(if_freq_shift, fe_clk);
865*4882a593Smuzhiyun reg_value = (s32)if_freq_shift;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun if (state->config.inversion)
868*4882a593Smuzhiyun reg_value = -reg_value;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun reg_value = reg_value & 0x1fffffff;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun /* if_freq_shift, usbdump contained 0x023ee08f; */
873*4882a593Smuzhiyun return si2165_writereg32(state, REG_IF_FREQ_SHIFT, reg_value);
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun static const struct si2165_reg_value_pair dvbt_regs[] = {
877*4882a593Smuzhiyun /* standard = DVB-T */
878*4882a593Smuzhiyun { REG_DVB_STANDARD, 0x01 },
879*4882a593Smuzhiyun /* impulsive_noise_remover */
880*4882a593Smuzhiyun { REG_IMPULSIVE_NOISE_REM, 0x01 },
881*4882a593Smuzhiyun { REG_AUTO_RESET, 0x00 },
882*4882a593Smuzhiyun /* agc2 */
883*4882a593Smuzhiyun { REG_AGC2_MIN, 0x41 },
884*4882a593Smuzhiyun { REG_AGC2_KACQ, 0x0e },
885*4882a593Smuzhiyun { REG_AGC2_KLOC, 0x10 },
886*4882a593Smuzhiyun /* agc */
887*4882a593Smuzhiyun { REG_AGC_UNFREEZE_THR, 0x03 },
888*4882a593Smuzhiyun { REG_AGC_CRESTF_DBX8, 0x78 },
889*4882a593Smuzhiyun /* agc */
890*4882a593Smuzhiyun { REG_AAF_CRESTF_DBX8, 0x78 },
891*4882a593Smuzhiyun { REG_ACI_CRESTF_DBX8, 0x68 },
892*4882a593Smuzhiyun /* freq_sync_range */
893*4882a593Smuzhiyun REG16(REG_FREQ_SYNC_RANGE, 0x0064),
894*4882a593Smuzhiyun /* gp_reg0 */
895*4882a593Smuzhiyun { REG_GP_REG0_MSB, 0x00 }
896*4882a593Smuzhiyun };
897*4882a593Smuzhiyun
si2165_set_frontend_dvbt(struct dvb_frontend * fe)898*4882a593Smuzhiyun static int si2165_set_frontend_dvbt(struct dvb_frontend *fe)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun int ret;
901*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
902*4882a593Smuzhiyun struct si2165_state *state = fe->demodulator_priv;
903*4882a593Smuzhiyun u32 dvb_rate = 0;
904*4882a593Smuzhiyun u16 bw10k;
905*4882a593Smuzhiyun u32 bw_hz = p->bandwidth_hz;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun dev_dbg(&state->client->dev, "%s: called\n", __func__);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun if (!state->has_dvbt)
910*4882a593Smuzhiyun return -EINVAL;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun /* no bandwidth auto-detection */
913*4882a593Smuzhiyun if (bw_hz == 0)
914*4882a593Smuzhiyun return -EINVAL;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun dvb_rate = bw_hz * 8 / 7;
917*4882a593Smuzhiyun bw10k = bw_hz / 10000;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun ret = si2165_adjust_pll_divl(state, 12);
920*4882a593Smuzhiyun if (ret < 0)
921*4882a593Smuzhiyun return ret;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /* bandwidth in 10KHz steps */
924*4882a593Smuzhiyun ret = si2165_writereg16(state, REG_T_BANDWIDTH, bw10k);
925*4882a593Smuzhiyun if (ret < 0)
926*4882a593Smuzhiyun return ret;
927*4882a593Smuzhiyun ret = si2165_set_oversamp(state, dvb_rate);
928*4882a593Smuzhiyun if (ret < 0)
929*4882a593Smuzhiyun return ret;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun ret = si2165_write_reg_list(state, dvbt_regs, ARRAY_SIZE(dvbt_regs));
932*4882a593Smuzhiyun if (ret < 0)
933*4882a593Smuzhiyun return ret;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun return 0;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun static const struct si2165_reg_value_pair dvbc_regs[] = {
939*4882a593Smuzhiyun /* standard = DVB-C */
940*4882a593Smuzhiyun { REG_DVB_STANDARD, 0x05 },
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /* agc2 */
943*4882a593Smuzhiyun { REG_AGC2_MIN, 0x50 },
944*4882a593Smuzhiyun { REG_AGC2_KACQ, 0x0e },
945*4882a593Smuzhiyun { REG_AGC2_KLOC, 0x10 },
946*4882a593Smuzhiyun /* agc */
947*4882a593Smuzhiyun { REG_AGC_UNFREEZE_THR, 0x03 },
948*4882a593Smuzhiyun { REG_AGC_CRESTF_DBX8, 0x68 },
949*4882a593Smuzhiyun /* agc */
950*4882a593Smuzhiyun { REG_AAF_CRESTF_DBX8, 0x68 },
951*4882a593Smuzhiyun { REG_ACI_CRESTF_DBX8, 0x50 },
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun { REG_EQ_AUTO_CONTROL, 0x0d },
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun { REG_KP_LOCK, 0x05 },
956*4882a593Smuzhiyun { REG_CENTRAL_TAP, 0x09 },
957*4882a593Smuzhiyun REG16(REG_UNKNOWN_350, 0x3e80),
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun { REG_AUTO_RESET, 0x01 },
960*4882a593Smuzhiyun REG16(REG_UNKNOWN_24C, 0x0000),
961*4882a593Smuzhiyun REG16(REG_UNKNOWN_27C, 0x0000),
962*4882a593Smuzhiyun { REG_SWEEP_STEP, 0x03 },
963*4882a593Smuzhiyun { REG_AGC_IF_TRI, 0x00 },
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun
si2165_set_frontend_dvbc(struct dvb_frontend * fe)966*4882a593Smuzhiyun static int si2165_set_frontend_dvbc(struct dvb_frontend *fe)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun struct si2165_state *state = fe->demodulator_priv;
969*4882a593Smuzhiyun int ret;
970*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
971*4882a593Smuzhiyun const u32 dvb_rate = p->symbol_rate;
972*4882a593Smuzhiyun u8 u8tmp;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun if (!state->has_dvbc)
975*4882a593Smuzhiyun return -EINVAL;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun if (dvb_rate == 0)
978*4882a593Smuzhiyun return -EINVAL;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun ret = si2165_adjust_pll_divl(state, 14);
981*4882a593Smuzhiyun if (ret < 0)
982*4882a593Smuzhiyun return ret;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /* Oversampling */
985*4882a593Smuzhiyun ret = si2165_set_oversamp(state, dvb_rate);
986*4882a593Smuzhiyun if (ret < 0)
987*4882a593Smuzhiyun return ret;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun switch (p->modulation) {
990*4882a593Smuzhiyun case QPSK:
991*4882a593Smuzhiyun u8tmp = 0x3;
992*4882a593Smuzhiyun break;
993*4882a593Smuzhiyun case QAM_16:
994*4882a593Smuzhiyun u8tmp = 0x7;
995*4882a593Smuzhiyun break;
996*4882a593Smuzhiyun case QAM_32:
997*4882a593Smuzhiyun u8tmp = 0x8;
998*4882a593Smuzhiyun break;
999*4882a593Smuzhiyun case QAM_64:
1000*4882a593Smuzhiyun u8tmp = 0x9;
1001*4882a593Smuzhiyun break;
1002*4882a593Smuzhiyun case QAM_128:
1003*4882a593Smuzhiyun u8tmp = 0xa;
1004*4882a593Smuzhiyun break;
1005*4882a593Smuzhiyun case QAM_256:
1006*4882a593Smuzhiyun default:
1007*4882a593Smuzhiyun u8tmp = 0xb;
1008*4882a593Smuzhiyun break;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_REQ_CONSTELLATION, u8tmp);
1011*4882a593Smuzhiyun if (ret < 0)
1012*4882a593Smuzhiyun return ret;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun ret = si2165_writereg32(state, REG_LOCK_TIMEOUT, 0x007a1200);
1015*4882a593Smuzhiyun if (ret < 0)
1016*4882a593Smuzhiyun return ret;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun ret = si2165_write_reg_list(state, dvbc_regs, ARRAY_SIZE(dvbc_regs));
1019*4882a593Smuzhiyun if (ret < 0)
1020*4882a593Smuzhiyun return ret;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun return 0;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun static const struct si2165_reg_value_pair adc_rewrite[] = {
1026*4882a593Smuzhiyun { REG_ADC_RI1, 0x46 },
1027*4882a593Smuzhiyun { REG_ADC_RI3, 0x00 },
1028*4882a593Smuzhiyun { REG_ADC_RI5, 0x0a },
1029*4882a593Smuzhiyun { REG_ADC_RI6, 0xff },
1030*4882a593Smuzhiyun { REG_ADC_RI8, 0x70 }
1031*4882a593Smuzhiyun };
1032*4882a593Smuzhiyun
si2165_set_frontend(struct dvb_frontend * fe)1033*4882a593Smuzhiyun static int si2165_set_frontend(struct dvb_frontend *fe)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun struct si2165_state *state = fe->demodulator_priv;
1036*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
1037*4882a593Smuzhiyun u32 delsys = p->delivery_system;
1038*4882a593Smuzhiyun int ret;
1039*4882a593Smuzhiyun u8 val[3];
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* initial setting of if freq shift */
1042*4882a593Smuzhiyun ret = si2165_set_if_freq_shift(state);
1043*4882a593Smuzhiyun if (ret < 0)
1044*4882a593Smuzhiyun return ret;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun switch (delsys) {
1047*4882a593Smuzhiyun case SYS_DVBT:
1048*4882a593Smuzhiyun ret = si2165_set_frontend_dvbt(fe);
1049*4882a593Smuzhiyun if (ret < 0)
1050*4882a593Smuzhiyun return ret;
1051*4882a593Smuzhiyun break;
1052*4882a593Smuzhiyun case SYS_DVBC_ANNEX_A:
1053*4882a593Smuzhiyun ret = si2165_set_frontend_dvbc(fe);
1054*4882a593Smuzhiyun if (ret < 0)
1055*4882a593Smuzhiyun return ret;
1056*4882a593Smuzhiyun break;
1057*4882a593Smuzhiyun default:
1058*4882a593Smuzhiyun return -EINVAL;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /* dsp_addr_jump */
1062*4882a593Smuzhiyun ret = si2165_writereg32(state, REG_ADDR_JUMP, 0xf4000000);
1063*4882a593Smuzhiyun if (ret < 0)
1064*4882a593Smuzhiyun return ret;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun if (fe->ops.tuner_ops.set_params)
1067*4882a593Smuzhiyun fe->ops.tuner_ops.set_params(fe);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun /* recalc if_freq_shift if IF might has changed */
1070*4882a593Smuzhiyun ret = si2165_set_if_freq_shift(state);
1071*4882a593Smuzhiyun if (ret < 0)
1072*4882a593Smuzhiyun return ret;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun /* boot/wdog status */
1075*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_WDOG_AND_BOOT, val);
1076*4882a593Smuzhiyun if (ret < 0)
1077*4882a593Smuzhiyun return ret;
1078*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_WDOG_AND_BOOT, 0x00);
1079*4882a593Smuzhiyun if (ret < 0)
1080*4882a593Smuzhiyun return ret;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun /* reset all */
1083*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_RST_ALL, 0x00);
1084*4882a593Smuzhiyun if (ret < 0)
1085*4882a593Smuzhiyun return ret;
1086*4882a593Smuzhiyun /* gp_reg0 */
1087*4882a593Smuzhiyun ret = si2165_writereg32(state, REG_GP_REG0_LSB, 0x00000000);
1088*4882a593Smuzhiyun if (ret < 0)
1089*4882a593Smuzhiyun return ret;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun /* write adc values after each reset*/
1092*4882a593Smuzhiyun ret = si2165_write_reg_list(state, adc_rewrite,
1093*4882a593Smuzhiyun ARRAY_SIZE(adc_rewrite));
1094*4882a593Smuzhiyun if (ret < 0)
1095*4882a593Smuzhiyun return ret;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /* start_synchro */
1098*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_START_SYNCHRO, 0x01);
1099*4882a593Smuzhiyun if (ret < 0)
1100*4882a593Smuzhiyun return ret;
1101*4882a593Smuzhiyun /* boot/wdog status */
1102*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_WDOG_AND_BOOT, val);
1103*4882a593Smuzhiyun if (ret < 0)
1104*4882a593Smuzhiyun return ret;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun return 0;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun static const struct dvb_frontend_ops si2165_ops = {
1110*4882a593Smuzhiyun .info = {
1111*4882a593Smuzhiyun .name = "Silicon Labs ",
1112*4882a593Smuzhiyun /* For DVB-C */
1113*4882a593Smuzhiyun .symbol_rate_min = 1000000,
1114*4882a593Smuzhiyun .symbol_rate_max = 7200000,
1115*4882a593Smuzhiyun /* For DVB-T */
1116*4882a593Smuzhiyun .frequency_stepsize_hz = 166667,
1117*4882a593Smuzhiyun .caps = FE_CAN_FEC_1_2 |
1118*4882a593Smuzhiyun FE_CAN_FEC_2_3 |
1119*4882a593Smuzhiyun FE_CAN_FEC_3_4 |
1120*4882a593Smuzhiyun FE_CAN_FEC_5_6 |
1121*4882a593Smuzhiyun FE_CAN_FEC_7_8 |
1122*4882a593Smuzhiyun FE_CAN_FEC_AUTO |
1123*4882a593Smuzhiyun FE_CAN_QPSK |
1124*4882a593Smuzhiyun FE_CAN_QAM_16 |
1125*4882a593Smuzhiyun FE_CAN_QAM_32 |
1126*4882a593Smuzhiyun FE_CAN_QAM_64 |
1127*4882a593Smuzhiyun FE_CAN_QAM_128 |
1128*4882a593Smuzhiyun FE_CAN_QAM_256 |
1129*4882a593Smuzhiyun FE_CAN_GUARD_INTERVAL_AUTO |
1130*4882a593Smuzhiyun FE_CAN_HIERARCHY_AUTO |
1131*4882a593Smuzhiyun FE_CAN_MUTE_TS |
1132*4882a593Smuzhiyun FE_CAN_TRANSMISSION_MODE_AUTO |
1133*4882a593Smuzhiyun FE_CAN_RECOVER
1134*4882a593Smuzhiyun },
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun .get_tune_settings = si2165_get_tune_settings,
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun .init = si2165_init,
1139*4882a593Smuzhiyun .sleep = si2165_sleep,
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun .set_frontend = si2165_set_frontend,
1142*4882a593Smuzhiyun .read_status = si2165_read_status,
1143*4882a593Smuzhiyun .read_snr = si2165_read_snr,
1144*4882a593Smuzhiyun .read_ber = si2165_read_ber,
1145*4882a593Smuzhiyun };
1146*4882a593Smuzhiyun
si2165_probe(struct i2c_client * client,const struct i2c_device_id * id)1147*4882a593Smuzhiyun static int si2165_probe(struct i2c_client *client,
1148*4882a593Smuzhiyun const struct i2c_device_id *id)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun struct si2165_state *state = NULL;
1151*4882a593Smuzhiyun struct si2165_platform_data *pdata = client->dev.platform_data;
1152*4882a593Smuzhiyun int n;
1153*4882a593Smuzhiyun int ret = 0;
1154*4882a593Smuzhiyun u8 val;
1155*4882a593Smuzhiyun char rev_char;
1156*4882a593Smuzhiyun const char *chip_name;
1157*4882a593Smuzhiyun static const struct regmap_config regmap_config = {
1158*4882a593Smuzhiyun .reg_bits = 16,
1159*4882a593Smuzhiyun .val_bits = 8,
1160*4882a593Smuzhiyun .max_register = 0x08ff,
1161*4882a593Smuzhiyun };
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun /* allocate memory for the internal state */
1164*4882a593Smuzhiyun state = kzalloc(sizeof(*state), GFP_KERNEL);
1165*4882a593Smuzhiyun if (!state) {
1166*4882a593Smuzhiyun ret = -ENOMEM;
1167*4882a593Smuzhiyun goto error;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* create regmap */
1171*4882a593Smuzhiyun state->regmap = devm_regmap_init_i2c(client, ®map_config);
1172*4882a593Smuzhiyun if (IS_ERR(state->regmap)) {
1173*4882a593Smuzhiyun ret = PTR_ERR(state->regmap);
1174*4882a593Smuzhiyun goto error;
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun /* setup the state */
1178*4882a593Smuzhiyun state->client = client;
1179*4882a593Smuzhiyun state->config.i2c_addr = client->addr;
1180*4882a593Smuzhiyun state->config.chip_mode = pdata->chip_mode;
1181*4882a593Smuzhiyun state->config.ref_freq_hz = pdata->ref_freq_hz;
1182*4882a593Smuzhiyun state->config.inversion = pdata->inversion;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun if (state->config.ref_freq_hz < 4000000 ||
1185*4882a593Smuzhiyun state->config.ref_freq_hz > 27000000) {
1186*4882a593Smuzhiyun dev_err(&state->client->dev, "ref_freq of %d Hz not supported by this driver\n",
1187*4882a593Smuzhiyun state->config.ref_freq_hz);
1188*4882a593Smuzhiyun ret = -EINVAL;
1189*4882a593Smuzhiyun goto error;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun /* create dvb_frontend */
1193*4882a593Smuzhiyun memcpy(&state->fe.ops, &si2165_ops,
1194*4882a593Smuzhiyun sizeof(struct dvb_frontend_ops));
1195*4882a593Smuzhiyun state->fe.ops.release = NULL;
1196*4882a593Smuzhiyun state->fe.demodulator_priv = state;
1197*4882a593Smuzhiyun i2c_set_clientdata(client, state);
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun /* powerup */
1200*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_CHIP_MODE, state->config.chip_mode);
1201*4882a593Smuzhiyun if (ret < 0)
1202*4882a593Smuzhiyun goto nodev_error;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_CHIP_MODE, &val);
1205*4882a593Smuzhiyun if (ret < 0)
1206*4882a593Smuzhiyun goto nodev_error;
1207*4882a593Smuzhiyun if (val != state->config.chip_mode)
1208*4882a593Smuzhiyun goto nodev_error;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun ret = si2165_readreg8(state, REG_CHIP_REVCODE, &state->chip_revcode);
1211*4882a593Smuzhiyun if (ret < 0)
1212*4882a593Smuzhiyun goto nodev_error;
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun ret = si2165_readreg8(state, REV_CHIP_TYPE, &state->chip_type);
1215*4882a593Smuzhiyun if (ret < 0)
1216*4882a593Smuzhiyun goto nodev_error;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /* powerdown */
1219*4882a593Smuzhiyun ret = si2165_writereg8(state, REG_CHIP_MODE, SI2165_MODE_OFF);
1220*4882a593Smuzhiyun if (ret < 0)
1221*4882a593Smuzhiyun goto nodev_error;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun if (state->chip_revcode < 26)
1224*4882a593Smuzhiyun rev_char = 'A' + state->chip_revcode;
1225*4882a593Smuzhiyun else
1226*4882a593Smuzhiyun rev_char = '?';
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun switch (state->chip_type) {
1229*4882a593Smuzhiyun case 0x06:
1230*4882a593Smuzhiyun chip_name = "Si2161";
1231*4882a593Smuzhiyun state->has_dvbt = true;
1232*4882a593Smuzhiyun break;
1233*4882a593Smuzhiyun case 0x07:
1234*4882a593Smuzhiyun chip_name = "Si2165";
1235*4882a593Smuzhiyun state->has_dvbt = true;
1236*4882a593Smuzhiyun state->has_dvbc = true;
1237*4882a593Smuzhiyun break;
1238*4882a593Smuzhiyun default:
1239*4882a593Smuzhiyun dev_err(&state->client->dev, "Unsupported Silicon Labs chip (type %d, rev %d)\n",
1240*4882a593Smuzhiyun state->chip_type, state->chip_revcode);
1241*4882a593Smuzhiyun goto nodev_error;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun dev_info(&state->client->dev,
1245*4882a593Smuzhiyun "Detected Silicon Labs %s-%c (type %d, rev %d)\n",
1246*4882a593Smuzhiyun chip_name, rev_char, state->chip_type,
1247*4882a593Smuzhiyun state->chip_revcode);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun strlcat(state->fe.ops.info.name, chip_name,
1250*4882a593Smuzhiyun sizeof(state->fe.ops.info.name));
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun n = 0;
1253*4882a593Smuzhiyun if (state->has_dvbt) {
1254*4882a593Smuzhiyun state->fe.ops.delsys[n++] = SYS_DVBT;
1255*4882a593Smuzhiyun strlcat(state->fe.ops.info.name, " DVB-T",
1256*4882a593Smuzhiyun sizeof(state->fe.ops.info.name));
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun if (state->has_dvbc) {
1259*4882a593Smuzhiyun state->fe.ops.delsys[n++] = SYS_DVBC_ANNEX_A;
1260*4882a593Smuzhiyun strlcat(state->fe.ops.info.name, " DVB-C",
1261*4882a593Smuzhiyun sizeof(state->fe.ops.info.name));
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun /* return fe pointer */
1265*4882a593Smuzhiyun *pdata->fe = &state->fe;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun return 0;
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun nodev_error:
1270*4882a593Smuzhiyun ret = -ENODEV;
1271*4882a593Smuzhiyun error:
1272*4882a593Smuzhiyun kfree(state);
1273*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1274*4882a593Smuzhiyun return ret;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
si2165_remove(struct i2c_client * client)1277*4882a593Smuzhiyun static int si2165_remove(struct i2c_client *client)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun struct si2165_state *state = i2c_get_clientdata(client);
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun kfree(state);
1284*4882a593Smuzhiyun return 0;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun static const struct i2c_device_id si2165_id_table[] = {
1288*4882a593Smuzhiyun {"si2165", 0},
1289*4882a593Smuzhiyun {}
1290*4882a593Smuzhiyun };
1291*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, si2165_id_table);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun static struct i2c_driver si2165_driver = {
1294*4882a593Smuzhiyun .driver = {
1295*4882a593Smuzhiyun .name = "si2165",
1296*4882a593Smuzhiyun },
1297*4882a593Smuzhiyun .probe = si2165_probe,
1298*4882a593Smuzhiyun .remove = si2165_remove,
1299*4882a593Smuzhiyun .id_table = si2165_id_table,
1300*4882a593Smuzhiyun };
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun module_i2c_driver(si2165_driver);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun MODULE_DESCRIPTION("Silicon Labs Si2165 DVB-C/-T Demodulator driver");
1305*4882a593Smuzhiyun MODULE_AUTHOR("Matthias Schwarzott <zzam@gentoo.org>");
1306*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1307*4882a593Smuzhiyun MODULE_FIRMWARE(SI2165_FIRMWARE_REV_D);
1308