xref: /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/s5h1432.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Samsung s5h1432 DVB-T demodulator driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2009 Bill Liu <Bill.Liu@Conexant.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/string.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <media/dvb_frontend.h>
15*4882a593Smuzhiyun #include "s5h1432.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun struct s5h1432_state {
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun 	struct i2c_adapter *i2c;
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun 	/* configuration settings */
22*4882a593Smuzhiyun 	const struct s5h1432_config *config;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	struct dvb_frontend frontend;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	enum fe_modulation current_modulation;
27*4882a593Smuzhiyun 	unsigned int first_tune:1;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	u32 current_frequency;
30*4882a593Smuzhiyun 	int if_freq;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	u8 inversion;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static int debug;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define dprintk(arg...) do {	\
38*4882a593Smuzhiyun 	if (debug)		\
39*4882a593Smuzhiyun 		printk(arg);	\
40*4882a593Smuzhiyun 	} while (0)
41*4882a593Smuzhiyun 
s5h1432_writereg(struct s5h1432_state * state,u8 addr,u8 reg,u8 data)42*4882a593Smuzhiyun static int s5h1432_writereg(struct s5h1432_state *state,
43*4882a593Smuzhiyun 			    u8 addr, u8 reg, u8 data)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	int ret;
46*4882a593Smuzhiyun 	u8 buf[] = { reg, data };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	struct i2c_msg msg = {.addr = addr, .flags = 0, .buf = buf, .len = 2 };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	ret = i2c_transfer(state->i2c, &msg, 1);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	if (ret != 1)
53*4882a593Smuzhiyun 		printk(KERN_ERR "%s: writereg error 0x%02x 0x%02x 0x%04x, ret == %i)\n",
54*4882a593Smuzhiyun 		       __func__, addr, reg, data, ret);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	return (ret != 1) ? -1 : 0;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
s5h1432_readreg(struct s5h1432_state * state,u8 addr,u8 reg)59*4882a593Smuzhiyun static u8 s5h1432_readreg(struct s5h1432_state *state, u8 addr, u8 reg)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	int ret;
62*4882a593Smuzhiyun 	u8 b0[] = { reg };
63*4882a593Smuzhiyun 	u8 b1[] = { 0 };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	struct i2c_msg msg[] = {
66*4882a593Smuzhiyun 		{.addr = addr, .flags = 0, .buf = b0, .len = 1},
67*4882a593Smuzhiyun 		{.addr = addr, .flags = I2C_M_RD, .buf = b1, .len = 1}
68*4882a593Smuzhiyun 	};
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	ret = i2c_transfer(state->i2c, msg, 2);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if (ret != 2)
73*4882a593Smuzhiyun 		printk(KERN_ERR "%s: readreg error (ret == %i)\n",
74*4882a593Smuzhiyun 		       __func__, ret);
75*4882a593Smuzhiyun 	return b1[0];
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
s5h1432_sleep(struct dvb_frontend * fe)78*4882a593Smuzhiyun static int s5h1432_sleep(struct dvb_frontend *fe)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
s5h1432_set_channel_bandwidth(struct dvb_frontend * fe,u32 bandwidth)83*4882a593Smuzhiyun static int s5h1432_set_channel_bandwidth(struct dvb_frontend *fe,
84*4882a593Smuzhiyun 					 u32 bandwidth)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	struct s5h1432_state *state = fe->demodulator_priv;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	u8 reg = 0;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* Register [0x2E] bit 3:2 : 8MHz = 0; 7MHz = 1; 6MHz = 2 */
91*4882a593Smuzhiyun 	reg = s5h1432_readreg(state, S5H1432_I2C_TOP_ADDR, 0x2E);
92*4882a593Smuzhiyun 	reg &= ~(0x0C);
93*4882a593Smuzhiyun 	switch (bandwidth) {
94*4882a593Smuzhiyun 	case 6:
95*4882a593Smuzhiyun 		reg |= 0x08;
96*4882a593Smuzhiyun 		break;
97*4882a593Smuzhiyun 	case 7:
98*4882a593Smuzhiyun 		reg |= 0x04;
99*4882a593Smuzhiyun 		break;
100*4882a593Smuzhiyun 	case 8:
101*4882a593Smuzhiyun 		reg |= 0x00;
102*4882a593Smuzhiyun 		break;
103*4882a593Smuzhiyun 	default:
104*4882a593Smuzhiyun 		return 0;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x2E, reg);
107*4882a593Smuzhiyun 	return 1;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
s5h1432_set_IF(struct dvb_frontend * fe,u32 ifFreqHz)110*4882a593Smuzhiyun static int s5h1432_set_IF(struct dvb_frontend *fe, u32 ifFreqHz)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct s5h1432_state *state = fe->demodulator_priv;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	switch (ifFreqHz) {
115*4882a593Smuzhiyun 	case TAIWAN_HI_IF_FREQ_44_MHZ:
116*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x55);
117*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x55);
118*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0x15);
119*4882a593Smuzhiyun 		break;
120*4882a593Smuzhiyun 	case EUROPE_HI_IF_FREQ_36_MHZ:
121*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x00);
122*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x00);
123*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0x40);
124*4882a593Smuzhiyun 		break;
125*4882a593Smuzhiyun 	case IF_FREQ_6_MHZ:
126*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x00);
127*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x00);
128*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xe0);
129*4882a593Smuzhiyun 		break;
130*4882a593Smuzhiyun 	case IF_FREQ_3point3_MHZ:
131*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x66);
132*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x66);
133*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xEE);
134*4882a593Smuzhiyun 		break;
135*4882a593Smuzhiyun 	case IF_FREQ_3point5_MHZ:
136*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x55);
137*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x55);
138*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xED);
139*4882a593Smuzhiyun 		break;
140*4882a593Smuzhiyun 	case IF_FREQ_4_MHZ:
141*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0xAA);
142*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0xAA);
143*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xEA);
144*4882a593Smuzhiyun 		break;
145*4882a593Smuzhiyun 	default:
146*4882a593Smuzhiyun 		{
147*4882a593Smuzhiyun 			u32 value = 0;
148*4882a593Smuzhiyun 			value = (u32) (((48000 - (ifFreqHz / 1000)) * 512 *
149*4882a593Smuzhiyun 					(u32) 32768) / (48 * 1000));
150*4882a593Smuzhiyun 			printk(KERN_INFO
151*4882a593Smuzhiyun 			       "Default IFFreq %d :reg value = 0x%x\n",
152*4882a593Smuzhiyun 			       ifFreqHz, value);
153*4882a593Smuzhiyun 			s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4,
154*4882a593Smuzhiyun 					 (u8) value & 0xFF);
155*4882a593Smuzhiyun 			s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5,
156*4882a593Smuzhiyun 					 (u8) (value >> 8) & 0xFF);
157*4882a593Smuzhiyun 			s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7,
158*4882a593Smuzhiyun 					 (u8) (value >> 16) & 0xFF);
159*4882a593Smuzhiyun 			break;
160*4882a593Smuzhiyun 		}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return 1;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* Talk to the demod, set the FEC, GUARD, QAM settings etc */
s5h1432_set_frontend(struct dvb_frontend * fe)168*4882a593Smuzhiyun static int s5h1432_set_frontend(struct dvb_frontend *fe)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
171*4882a593Smuzhiyun 	u32 dvb_bandwidth = 8;
172*4882a593Smuzhiyun 	struct s5h1432_state *state = fe->demodulator_priv;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (p->frequency == state->current_frequency) {
175*4882a593Smuzhiyun 		/*current_frequency = p->frequency; */
176*4882a593Smuzhiyun 		/*state->current_frequency = p->frequency; */
177*4882a593Smuzhiyun 	} else {
178*4882a593Smuzhiyun 		fe->ops.tuner_ops.set_params(fe);
179*4882a593Smuzhiyun 		msleep(300);
180*4882a593Smuzhiyun 		s5h1432_set_channel_bandwidth(fe, dvb_bandwidth);
181*4882a593Smuzhiyun 		switch (p->bandwidth_hz) {
182*4882a593Smuzhiyun 		case 6000000:
183*4882a593Smuzhiyun 			dvb_bandwidth = 6;
184*4882a593Smuzhiyun 			s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
185*4882a593Smuzhiyun 			break;
186*4882a593Smuzhiyun 		case 7000000:
187*4882a593Smuzhiyun 			dvb_bandwidth = 7;
188*4882a593Smuzhiyun 			s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
189*4882a593Smuzhiyun 			break;
190*4882a593Smuzhiyun 		case 8000000:
191*4882a593Smuzhiyun 			dvb_bandwidth = 8;
192*4882a593Smuzhiyun 			s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
193*4882a593Smuzhiyun 			break;
194*4882a593Smuzhiyun 		default:
195*4882a593Smuzhiyun 			return 0;
196*4882a593Smuzhiyun 		}
197*4882a593Smuzhiyun 		/*fe->ops.tuner_ops.set_params(fe); */
198*4882a593Smuzhiyun /*Soft Reset chip*/
199*4882a593Smuzhiyun 		msleep(30);
200*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1a);
201*4882a593Smuzhiyun 		msleep(30);
202*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1b);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 		s5h1432_set_channel_bandwidth(fe, dvb_bandwidth);
205*4882a593Smuzhiyun 		switch (p->bandwidth_hz) {
206*4882a593Smuzhiyun 		case 6000000:
207*4882a593Smuzhiyun 			dvb_bandwidth = 6;
208*4882a593Smuzhiyun 			s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
209*4882a593Smuzhiyun 			break;
210*4882a593Smuzhiyun 		case 7000000:
211*4882a593Smuzhiyun 			dvb_bandwidth = 7;
212*4882a593Smuzhiyun 			s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
213*4882a593Smuzhiyun 			break;
214*4882a593Smuzhiyun 		case 8000000:
215*4882a593Smuzhiyun 			dvb_bandwidth = 8;
216*4882a593Smuzhiyun 			s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
217*4882a593Smuzhiyun 			break;
218*4882a593Smuzhiyun 		default:
219*4882a593Smuzhiyun 			return 0;
220*4882a593Smuzhiyun 		}
221*4882a593Smuzhiyun 		/*fe->ops.tuner_ops.set_params(fe); */
222*4882a593Smuzhiyun 		/*Soft Reset chip*/
223*4882a593Smuzhiyun 		msleep(30);
224*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1a);
225*4882a593Smuzhiyun 		msleep(30);
226*4882a593Smuzhiyun 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1b);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	state->current_frequency = p->frequency;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
s5h1432_init(struct dvb_frontend * fe)235*4882a593Smuzhiyun static int s5h1432_init(struct dvb_frontend *fe)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct s5h1432_state *state = fe->demodulator_priv;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	u8 reg = 0;
240*4882a593Smuzhiyun 	state->current_frequency = 0;
241*4882a593Smuzhiyun 	printk(KERN_INFO " s5h1432_init().\n");
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/*Set VSB mode as default, this also does a soft reset */
244*4882a593Smuzhiyun 	/*Initialize registers */
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x04, 0xa8);
247*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x05, 0x01);
248*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x07, 0x70);
249*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x19, 0x80);
250*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1b, 0x9D);
251*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1c, 0x30);
252*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1d, 0x20);
253*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1e, 0x1B);
254*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x2e, 0x40);
255*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x42, 0x84);
256*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x50, 0x5a);
257*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x5a, 0xd3);
258*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x68, 0x50);
259*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xb8, 0x3c);
260*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xc4, 0x10);
261*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xcc, 0x9c);
262*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xDA, 0x00);
263*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe1, 0x94);
264*4882a593Smuzhiyun 	/* s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xf4, 0xa1); */
265*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xf9, 0x00);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/*For NXP tuner*/
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/*Set 3.3MHz as default IF frequency */
270*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x66);
271*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x66);
272*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xEE);
273*4882a593Smuzhiyun 	/* Set reg 0x1E to get the full dynamic range */
274*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1e, 0x31);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* Mode setting in demod */
277*4882a593Smuzhiyun 	reg = s5h1432_readreg(state, S5H1432_I2C_TOP_ADDR, 0x42);
278*4882a593Smuzhiyun 	reg |= 0x80;
279*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x42, reg);
280*4882a593Smuzhiyun 	/* Serial mode */
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* Soft Reset chip */
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1a);
285*4882a593Smuzhiyun 	msleep(30);
286*4882a593Smuzhiyun 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1b);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
s5h1432_read_status(struct dvb_frontend * fe,enum fe_status * status)292*4882a593Smuzhiyun static int s5h1432_read_status(struct dvb_frontend *fe, enum fe_status *status)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
s5h1432_read_signal_strength(struct dvb_frontend * fe,u16 * signal_strength)297*4882a593Smuzhiyun static int s5h1432_read_signal_strength(struct dvb_frontend *fe,
298*4882a593Smuzhiyun 					u16 *signal_strength)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
s5h1432_read_snr(struct dvb_frontend * fe,u16 * snr)303*4882a593Smuzhiyun static int s5h1432_read_snr(struct dvb_frontend *fe, u16 *snr)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
s5h1432_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)308*4882a593Smuzhiyun static int s5h1432_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	return 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
s5h1432_read_ber(struct dvb_frontend * fe,u32 * ber)314*4882a593Smuzhiyun static int s5h1432_read_ber(struct dvb_frontend *fe, u32 *ber)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
s5h1432_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * tune)319*4882a593Smuzhiyun static int s5h1432_get_tune_settings(struct dvb_frontend *fe,
320*4882a593Smuzhiyun 				     struct dvb_frontend_tune_settings *tune)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
s5h1432_release(struct dvb_frontend * fe)325*4882a593Smuzhiyun static void s5h1432_release(struct dvb_frontend *fe)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	struct s5h1432_state *state = fe->demodulator_priv;
328*4882a593Smuzhiyun 	kfree(state);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun static const struct dvb_frontend_ops s5h1432_ops;
332*4882a593Smuzhiyun 
s5h1432_attach(const struct s5h1432_config * config,struct i2c_adapter * i2c)333*4882a593Smuzhiyun struct dvb_frontend *s5h1432_attach(const struct s5h1432_config *config,
334*4882a593Smuzhiyun 				    struct i2c_adapter *i2c)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	struct s5h1432_state *state = NULL;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	printk(KERN_INFO " Enter s5h1432_attach(). attach success!\n");
339*4882a593Smuzhiyun 	/* allocate memory for the internal state */
340*4882a593Smuzhiyun 	state = kmalloc(sizeof(struct s5h1432_state), GFP_KERNEL);
341*4882a593Smuzhiyun 	if (!state)
342*4882a593Smuzhiyun 		return NULL;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* setup the state */
345*4882a593Smuzhiyun 	state->config = config;
346*4882a593Smuzhiyun 	state->i2c = i2c;
347*4882a593Smuzhiyun 	state->current_modulation = QAM_16;
348*4882a593Smuzhiyun 	state->inversion = state->config->inversion;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* create dvb_frontend */
351*4882a593Smuzhiyun 	memcpy(&state->frontend.ops, &s5h1432_ops,
352*4882a593Smuzhiyun 	       sizeof(struct dvb_frontend_ops));
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	state->frontend.demodulator_priv = state;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	return &state->frontend;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun EXPORT_SYMBOL(s5h1432_attach);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun static const struct dvb_frontend_ops s5h1432_ops = {
361*4882a593Smuzhiyun 	.delsys = { SYS_DVBT },
362*4882a593Smuzhiyun 	.info = {
363*4882a593Smuzhiyun 		 .name = "Samsung s5h1432 DVB-T Frontend",
364*4882a593Smuzhiyun 		 .frequency_min_hz = 177 * MHz,
365*4882a593Smuzhiyun 		 .frequency_max_hz = 858 * MHz,
366*4882a593Smuzhiyun 		 .frequency_stepsize_hz = 166666,
367*4882a593Smuzhiyun 		 .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
368*4882a593Smuzhiyun 		 FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
369*4882a593Smuzhiyun 		 FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
370*4882a593Smuzhiyun 		 FE_CAN_HIERARCHY_AUTO | FE_CAN_GUARD_INTERVAL_AUTO |
371*4882a593Smuzhiyun 		 FE_CAN_TRANSMISSION_MODE_AUTO | FE_CAN_RECOVER},
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	.init = s5h1432_init,
374*4882a593Smuzhiyun 	.sleep = s5h1432_sleep,
375*4882a593Smuzhiyun 	.set_frontend = s5h1432_set_frontend,
376*4882a593Smuzhiyun 	.get_tune_settings = s5h1432_get_tune_settings,
377*4882a593Smuzhiyun 	.read_status = s5h1432_read_status,
378*4882a593Smuzhiyun 	.read_ber = s5h1432_read_ber,
379*4882a593Smuzhiyun 	.read_signal_strength = s5h1432_read_signal_strength,
380*4882a593Smuzhiyun 	.read_snr = s5h1432_read_snr,
381*4882a593Smuzhiyun 	.read_ucblocks = s5h1432_read_ucblocks,
382*4882a593Smuzhiyun 	.release = s5h1432_release,
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun module_param(debug, int, 0644);
386*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Enable verbose debug messages");
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung s5h1432 DVB-T Demodulator driver");
389*4882a593Smuzhiyun MODULE_AUTHOR("Bill Liu");
390*4882a593Smuzhiyun MODULE_LICENSE("GPL");
391