xref: /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/s5h1420.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for
4*4882a593Smuzhiyun  *    Samsung S5H1420 and
5*4882a593Smuzhiyun  *    PnpNetwork PN1010 QPSK Demodulator
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2005 Andrew de Quincey <adq_dvb@lidskialf.net>
8*4882a593Smuzhiyun  * Copyright (C) 2005-8 Patrick Boettcher <pb@linuxtv.org>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/string.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/jiffies.h>
18*4882a593Smuzhiyun #include <asm/div64.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <linux/i2c.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <media/dvb_frontend.h>
24*4882a593Smuzhiyun #include "s5h1420.h"
25*4882a593Smuzhiyun #include "s5h1420_priv.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define TONE_FREQ 22000
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct s5h1420_state {
30*4882a593Smuzhiyun 	struct i2c_adapter* i2c;
31*4882a593Smuzhiyun 	const struct s5h1420_config* config;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	struct dvb_frontend frontend;
34*4882a593Smuzhiyun 	struct i2c_adapter tuner_i2c_adapter;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	u8 CON_1_val;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	u8 postlocked:1;
39*4882a593Smuzhiyun 	u32 fclk;
40*4882a593Smuzhiyun 	u32 tunedfreq;
41*4882a593Smuzhiyun 	enum fe_code_rate fec_inner;
42*4882a593Smuzhiyun 	u32 symbol_rate;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	/* FIXME: ugly workaround for flexcop's incapable i2c-controller
45*4882a593Smuzhiyun 	 * it does not support repeated-start, workaround: write addr-1
46*4882a593Smuzhiyun 	 * and then read
47*4882a593Smuzhiyun 	 */
48*4882a593Smuzhiyun 	u8 shadow[256];
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static u32 s5h1420_getsymbolrate(struct s5h1420_state* state);
52*4882a593Smuzhiyun static int s5h1420_get_tune_settings(struct dvb_frontend* fe,
53*4882a593Smuzhiyun 				     struct dvb_frontend_tune_settings* fesettings);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static int debug;
57*4882a593Smuzhiyun module_param(debug, int, 0644);
58*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "enable debugging");
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define dprintk(x...) do { \
61*4882a593Smuzhiyun 	if (debug) \
62*4882a593Smuzhiyun 		printk(KERN_DEBUG "S5H1420: " x); \
63*4882a593Smuzhiyun } while (0)
64*4882a593Smuzhiyun 
s5h1420_readreg(struct s5h1420_state * state,u8 reg)65*4882a593Smuzhiyun static u8 s5h1420_readreg(struct s5h1420_state *state, u8 reg)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	int ret;
68*4882a593Smuzhiyun 	u8 b[2];
69*4882a593Smuzhiyun 	struct i2c_msg msg[] = {
70*4882a593Smuzhiyun 		{ .addr = state->config->demod_address, .flags = 0, .buf = b, .len = 2 },
71*4882a593Smuzhiyun 		{ .addr = state->config->demod_address, .flags = 0, .buf = &reg, .len = 1 },
72*4882a593Smuzhiyun 		{ .addr = state->config->demod_address, .flags = I2C_M_RD, .buf = b, .len = 1 },
73*4882a593Smuzhiyun 	};
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	b[0] = (reg - 1) & 0xff;
76*4882a593Smuzhiyun 	b[1] = state->shadow[(reg - 1) & 0xff];
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	if (state->config->repeated_start_workaround) {
79*4882a593Smuzhiyun 		ret = i2c_transfer(state->i2c, msg, 3);
80*4882a593Smuzhiyun 		if (ret != 3)
81*4882a593Smuzhiyun 			return ret;
82*4882a593Smuzhiyun 	} else {
83*4882a593Smuzhiyun 		ret = i2c_transfer(state->i2c, &msg[1], 1);
84*4882a593Smuzhiyun 		if (ret != 1)
85*4882a593Smuzhiyun 			return ret;
86*4882a593Smuzhiyun 		ret = i2c_transfer(state->i2c, &msg[2], 1);
87*4882a593Smuzhiyun 		if (ret != 1)
88*4882a593Smuzhiyun 			return ret;
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* dprintk("rd(%02x): %02x %02x\n", state->config->demod_address, reg, b[0]); */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	return b[0];
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
s5h1420_writereg(struct s5h1420_state * state,u8 reg,u8 data)96*4882a593Smuzhiyun static int s5h1420_writereg (struct s5h1420_state* state, u8 reg, u8 data)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	u8 buf[] = { reg, data };
99*4882a593Smuzhiyun 	struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = buf, .len = 2 };
100*4882a593Smuzhiyun 	int err;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* dprintk("wr(%02x): %02x %02x\n", state->config->demod_address, reg, data); */
103*4882a593Smuzhiyun 	err = i2c_transfer(state->i2c, &msg, 1);
104*4882a593Smuzhiyun 	if (err != 1) {
105*4882a593Smuzhiyun 		dprintk("%s: writereg error (err == %i, reg == 0x%02x, data == 0x%02x)\n", __func__, err, reg, data);
106*4882a593Smuzhiyun 		return -EREMOTEIO;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 	state->shadow[reg] = data;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	return 0;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
s5h1420_set_voltage(struct dvb_frontend * fe,enum fe_sec_voltage voltage)113*4882a593Smuzhiyun static int s5h1420_set_voltage(struct dvb_frontend *fe,
114*4882a593Smuzhiyun 			       enum fe_sec_voltage voltage)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	dprintk("enter %s\n", __func__);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	switch(voltage) {
121*4882a593Smuzhiyun 	case SEC_VOLTAGE_13:
122*4882a593Smuzhiyun 		s5h1420_writereg(state, 0x3c,
123*4882a593Smuzhiyun 				 (s5h1420_readreg(state, 0x3c) & 0xfe) | 0x02);
124*4882a593Smuzhiyun 		break;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	case SEC_VOLTAGE_18:
127*4882a593Smuzhiyun 		s5h1420_writereg(state, 0x3c, s5h1420_readreg(state, 0x3c) | 0x03);
128*4882a593Smuzhiyun 		break;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	case SEC_VOLTAGE_OFF:
131*4882a593Smuzhiyun 		s5h1420_writereg(state, 0x3c, s5h1420_readreg(state, 0x3c) & 0xfd);
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	dprintk("leave %s\n", __func__);
136*4882a593Smuzhiyun 	return 0;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
s5h1420_set_tone(struct dvb_frontend * fe,enum fe_sec_tone_mode tone)139*4882a593Smuzhiyun static int s5h1420_set_tone(struct dvb_frontend *fe,
140*4882a593Smuzhiyun 			    enum fe_sec_tone_mode tone)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	dprintk("enter %s\n", __func__);
145*4882a593Smuzhiyun 	switch(tone) {
146*4882a593Smuzhiyun 	case SEC_TONE_ON:
147*4882a593Smuzhiyun 		s5h1420_writereg(state, 0x3b,
148*4882a593Smuzhiyun 				 (s5h1420_readreg(state, 0x3b) & 0x74) | 0x08);
149*4882a593Smuzhiyun 		break;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	case SEC_TONE_OFF:
152*4882a593Smuzhiyun 		s5h1420_writereg(state, 0x3b,
153*4882a593Smuzhiyun 				 (s5h1420_readreg(state, 0x3b) & 0x74) | 0x01);
154*4882a593Smuzhiyun 		break;
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun 	dprintk("leave %s\n", __func__);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
s5h1420_send_master_cmd(struct dvb_frontend * fe,struct dvb_diseqc_master_cmd * cmd)161*4882a593Smuzhiyun static int s5h1420_send_master_cmd (struct dvb_frontend* fe,
162*4882a593Smuzhiyun 				    struct dvb_diseqc_master_cmd* cmd)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
165*4882a593Smuzhiyun 	u8 val;
166*4882a593Smuzhiyun 	int i;
167*4882a593Smuzhiyun 	unsigned long timeout;
168*4882a593Smuzhiyun 	int result = 0;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	dprintk("enter %s\n", __func__);
171*4882a593Smuzhiyun 	if (cmd->msg_len > sizeof(cmd->msg))
172*4882a593Smuzhiyun 		return -EINVAL;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* setup for DISEQC */
175*4882a593Smuzhiyun 	val = s5h1420_readreg(state, 0x3b);
176*4882a593Smuzhiyun 	s5h1420_writereg(state, 0x3b, 0x02);
177*4882a593Smuzhiyun 	msleep(15);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* write the DISEQC command bytes */
180*4882a593Smuzhiyun 	for(i=0; i< cmd->msg_len; i++) {
181*4882a593Smuzhiyun 		s5h1420_writereg(state, 0x3d + i, cmd->msg[i]);
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* kick off transmission */
185*4882a593Smuzhiyun 	s5h1420_writereg(state, 0x3b, s5h1420_readreg(state, 0x3b) |
186*4882a593Smuzhiyun 				      ((cmd->msg_len-1) << 4) | 0x08);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* wait for transmission to complete */
189*4882a593Smuzhiyun 	timeout = jiffies + ((100*HZ) / 1000);
190*4882a593Smuzhiyun 	while(time_before(jiffies, timeout)) {
191*4882a593Smuzhiyun 		if (!(s5h1420_readreg(state, 0x3b) & 0x08))
192*4882a593Smuzhiyun 			break;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 		msleep(5);
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 	if (time_after(jiffies, timeout))
197*4882a593Smuzhiyun 		result = -ETIMEDOUT;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* restore original settings */
200*4882a593Smuzhiyun 	s5h1420_writereg(state, 0x3b, val);
201*4882a593Smuzhiyun 	msleep(15);
202*4882a593Smuzhiyun 	dprintk("leave %s\n", __func__);
203*4882a593Smuzhiyun 	return result;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
s5h1420_recv_slave_reply(struct dvb_frontend * fe,struct dvb_diseqc_slave_reply * reply)206*4882a593Smuzhiyun static int s5h1420_recv_slave_reply (struct dvb_frontend* fe,
207*4882a593Smuzhiyun 				     struct dvb_diseqc_slave_reply* reply)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
210*4882a593Smuzhiyun 	u8 val;
211*4882a593Smuzhiyun 	int i;
212*4882a593Smuzhiyun 	int length;
213*4882a593Smuzhiyun 	unsigned long timeout;
214*4882a593Smuzhiyun 	int result = 0;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* setup for DISEQC receive */
217*4882a593Smuzhiyun 	val = s5h1420_readreg(state, 0x3b);
218*4882a593Smuzhiyun 	s5h1420_writereg(state, 0x3b, 0x82); /* FIXME: guess - do we need to set DIS_RDY(0x08) in receive mode? */
219*4882a593Smuzhiyun 	msleep(15);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* wait for reception to complete */
222*4882a593Smuzhiyun 	timeout = jiffies + ((reply->timeout*HZ) / 1000);
223*4882a593Smuzhiyun 	while(time_before(jiffies, timeout)) {
224*4882a593Smuzhiyun 		if (!(s5h1420_readreg(state, 0x3b) & 0x80)) /* FIXME: do we test DIS_RDY(0x08) or RCV_EN(0x80)? */
225*4882a593Smuzhiyun 			break;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		msleep(5);
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 	if (time_after(jiffies, timeout)) {
230*4882a593Smuzhiyun 		result = -ETIMEDOUT;
231*4882a593Smuzhiyun 		goto exit;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* check error flag - FIXME: not sure what this does - docs do not describe
235*4882a593Smuzhiyun 	 * beyond "error flag for diseqc receive data :( */
236*4882a593Smuzhiyun 	if (s5h1420_readreg(state, 0x49)) {
237*4882a593Smuzhiyun 		result = -EIO;
238*4882a593Smuzhiyun 		goto exit;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* check length */
242*4882a593Smuzhiyun 	length = (s5h1420_readreg(state, 0x3b) & 0x70) >> 4;
243*4882a593Smuzhiyun 	if (length > sizeof(reply->msg)) {
244*4882a593Smuzhiyun 		result = -EOVERFLOW;
245*4882a593Smuzhiyun 		goto exit;
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 	reply->msg_len = length;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* extract data */
250*4882a593Smuzhiyun 	for(i=0; i< length; i++) {
251*4882a593Smuzhiyun 		reply->msg[i] = s5h1420_readreg(state, 0x3d + i);
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun exit:
255*4882a593Smuzhiyun 	/* restore original settings */
256*4882a593Smuzhiyun 	s5h1420_writereg(state, 0x3b, val);
257*4882a593Smuzhiyun 	msleep(15);
258*4882a593Smuzhiyun 	return result;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
s5h1420_send_burst(struct dvb_frontend * fe,enum fe_sec_mini_cmd minicmd)261*4882a593Smuzhiyun static int s5h1420_send_burst(struct dvb_frontend *fe,
262*4882a593Smuzhiyun 			      enum fe_sec_mini_cmd minicmd)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
265*4882a593Smuzhiyun 	u8 val;
266*4882a593Smuzhiyun 	int result = 0;
267*4882a593Smuzhiyun 	unsigned long timeout;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* setup for tone burst */
270*4882a593Smuzhiyun 	val = s5h1420_readreg(state, 0x3b);
271*4882a593Smuzhiyun 	s5h1420_writereg(state, 0x3b, (s5h1420_readreg(state, 0x3b) & 0x70) | 0x01);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/* set value for B position if requested */
274*4882a593Smuzhiyun 	if (minicmd == SEC_MINI_B) {
275*4882a593Smuzhiyun 		s5h1420_writereg(state, 0x3b, s5h1420_readreg(state, 0x3b) | 0x04);
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun 	msleep(15);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* start transmission */
280*4882a593Smuzhiyun 	s5h1420_writereg(state, 0x3b, s5h1420_readreg(state, 0x3b) | 0x08);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* wait for transmission to complete */
283*4882a593Smuzhiyun 	timeout = jiffies + ((100*HZ) / 1000);
284*4882a593Smuzhiyun 	while(time_before(jiffies, timeout)) {
285*4882a593Smuzhiyun 		if (!(s5h1420_readreg(state, 0x3b) & 0x08))
286*4882a593Smuzhiyun 			break;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 		msleep(5);
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 	if (time_after(jiffies, timeout))
291*4882a593Smuzhiyun 		result = -ETIMEDOUT;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* restore original settings */
294*4882a593Smuzhiyun 	s5h1420_writereg(state, 0x3b, val);
295*4882a593Smuzhiyun 	msleep(15);
296*4882a593Smuzhiyun 	return result;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
s5h1420_get_status_bits(struct s5h1420_state * state)299*4882a593Smuzhiyun static enum fe_status s5h1420_get_status_bits(struct s5h1420_state *state)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	u8 val;
302*4882a593Smuzhiyun 	enum fe_status status = 0;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	val = s5h1420_readreg(state, 0x14);
305*4882a593Smuzhiyun 	if (val & 0x02)
306*4882a593Smuzhiyun 		status |=  FE_HAS_SIGNAL;
307*4882a593Smuzhiyun 	if (val & 0x01)
308*4882a593Smuzhiyun 		status |=  FE_HAS_CARRIER;
309*4882a593Smuzhiyun 	val = s5h1420_readreg(state, 0x36);
310*4882a593Smuzhiyun 	if (val & 0x01)
311*4882a593Smuzhiyun 		status |=  FE_HAS_VITERBI;
312*4882a593Smuzhiyun 	if (val & 0x20)
313*4882a593Smuzhiyun 		status |=  FE_HAS_SYNC;
314*4882a593Smuzhiyun 	if (status == (FE_HAS_SIGNAL|FE_HAS_CARRIER|FE_HAS_VITERBI|FE_HAS_SYNC))
315*4882a593Smuzhiyun 		status |=  FE_HAS_LOCK;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return status;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
s5h1420_read_status(struct dvb_frontend * fe,enum fe_status * status)320*4882a593Smuzhiyun static int s5h1420_read_status(struct dvb_frontend *fe,
321*4882a593Smuzhiyun 			       enum fe_status *status)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
324*4882a593Smuzhiyun 	u8 val;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	dprintk("enter %s\n", __func__);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	if (status == NULL)
329*4882a593Smuzhiyun 		return -EINVAL;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* determine lock state */
332*4882a593Smuzhiyun 	*status = s5h1420_get_status_bits(state);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* fix for FEC 5/6 inversion issue - if it doesn't quite lock, invert
335*4882a593Smuzhiyun 	the inversion, wait a bit and check again */
336*4882a593Smuzhiyun 	if (*status == (FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI)) {
337*4882a593Smuzhiyun 		val = s5h1420_readreg(state, Vit10);
338*4882a593Smuzhiyun 		if ((val & 0x07) == 0x03) {
339*4882a593Smuzhiyun 			if (val & 0x08)
340*4882a593Smuzhiyun 				s5h1420_writereg(state, Vit09, 0x13);
341*4882a593Smuzhiyun 			else
342*4882a593Smuzhiyun 				s5h1420_writereg(state, Vit09, 0x1b);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 			/* wait a bit then update lock status */
345*4882a593Smuzhiyun 			mdelay(200);
346*4882a593Smuzhiyun 			*status = s5h1420_get_status_bits(state);
347*4882a593Smuzhiyun 		}
348*4882a593Smuzhiyun 	}
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* perform post lock setup */
351*4882a593Smuzhiyun 	if ((*status & FE_HAS_LOCK) && !state->postlocked) {
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 		/* calculate the data rate */
354*4882a593Smuzhiyun 		u32 tmp = s5h1420_getsymbolrate(state);
355*4882a593Smuzhiyun 		switch (s5h1420_readreg(state, Vit10) & 0x07) {
356*4882a593Smuzhiyun 		case 0: tmp = (tmp * 2 * 1) / 2; break;
357*4882a593Smuzhiyun 		case 1: tmp = (tmp * 2 * 2) / 3; break;
358*4882a593Smuzhiyun 		case 2: tmp = (tmp * 2 * 3) / 4; break;
359*4882a593Smuzhiyun 		case 3: tmp = (tmp * 2 * 5) / 6; break;
360*4882a593Smuzhiyun 		case 4: tmp = (tmp * 2 * 6) / 7; break;
361*4882a593Smuzhiyun 		case 5: tmp = (tmp * 2 * 7) / 8; break;
362*4882a593Smuzhiyun 		}
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 		if (tmp == 0) {
365*4882a593Smuzhiyun 			printk(KERN_ERR "s5h1420: avoided division by 0\n");
366*4882a593Smuzhiyun 			tmp = 1;
367*4882a593Smuzhiyun 		}
368*4882a593Smuzhiyun 		tmp = state->fclk / tmp;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 		/* set the MPEG_CLK_INTL for the calculated data rate */
372*4882a593Smuzhiyun 		if (tmp < 2)
373*4882a593Smuzhiyun 			val = 0x00;
374*4882a593Smuzhiyun 		else if (tmp < 5)
375*4882a593Smuzhiyun 			val = 0x01;
376*4882a593Smuzhiyun 		else if (tmp < 9)
377*4882a593Smuzhiyun 			val = 0x02;
378*4882a593Smuzhiyun 		else if (tmp < 13)
379*4882a593Smuzhiyun 			val = 0x03;
380*4882a593Smuzhiyun 		else if (tmp < 17)
381*4882a593Smuzhiyun 			val = 0x04;
382*4882a593Smuzhiyun 		else if (tmp < 25)
383*4882a593Smuzhiyun 			val = 0x05;
384*4882a593Smuzhiyun 		else if (tmp < 33)
385*4882a593Smuzhiyun 			val = 0x06;
386*4882a593Smuzhiyun 		else
387*4882a593Smuzhiyun 			val = 0x07;
388*4882a593Smuzhiyun 		dprintk("for MPEG_CLK_INTL %d %x\n", tmp, val);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 		s5h1420_writereg(state, FEC01, 0x18);
391*4882a593Smuzhiyun 		s5h1420_writereg(state, FEC01, 0x10);
392*4882a593Smuzhiyun 		s5h1420_writereg(state, FEC01, val);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 		/* Enable "MPEG_Out" */
395*4882a593Smuzhiyun 		val = s5h1420_readreg(state, Mpeg02);
396*4882a593Smuzhiyun 		s5h1420_writereg(state, Mpeg02, val | (1 << 6));
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 		/* kicker disable */
399*4882a593Smuzhiyun 		val = s5h1420_readreg(state, QPSK01) & 0x7f;
400*4882a593Smuzhiyun 		s5h1420_writereg(state, QPSK01, val);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 		/* DC freeze TODO it was never activated by default or it can stay activated */
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 		if (s5h1420_getsymbolrate(state) >= 20000000) {
405*4882a593Smuzhiyun 			s5h1420_writereg(state, Loop04, 0x8a);
406*4882a593Smuzhiyun 			s5h1420_writereg(state, Loop05, 0x6a);
407*4882a593Smuzhiyun 		} else {
408*4882a593Smuzhiyun 			s5h1420_writereg(state, Loop04, 0x58);
409*4882a593Smuzhiyun 			s5h1420_writereg(state, Loop05, 0x27);
410*4882a593Smuzhiyun 		}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 		/* post-lock processing has been done! */
413*4882a593Smuzhiyun 		state->postlocked = 1;
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	dprintk("leave %s\n", __func__);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
s5h1420_read_ber(struct dvb_frontend * fe,u32 * ber)421*4882a593Smuzhiyun static int s5h1420_read_ber(struct dvb_frontend* fe, u32* ber)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	s5h1420_writereg(state, 0x46, 0x1d);
426*4882a593Smuzhiyun 	mdelay(25);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	*ber = (s5h1420_readreg(state, 0x48) << 8) | s5h1420_readreg(state, 0x47);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
s5h1420_read_signal_strength(struct dvb_frontend * fe,u16 * strength)433*4882a593Smuzhiyun static int s5h1420_read_signal_strength(struct dvb_frontend* fe, u16* strength)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	u8 val = s5h1420_readreg(state, 0x15);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	*strength =  (u16) ((val << 8) | val);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	return 0;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
s5h1420_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)444*4882a593Smuzhiyun static int s5h1420_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	s5h1420_writereg(state, 0x46, 0x1f);
449*4882a593Smuzhiyun 	mdelay(25);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	*ucblocks = (s5h1420_readreg(state, 0x48) << 8) | s5h1420_readreg(state, 0x47);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	return 0;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
s5h1420_reset(struct s5h1420_state * state)456*4882a593Smuzhiyun static void s5h1420_reset(struct s5h1420_state* state)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	dprintk("%s\n", __func__);
459*4882a593Smuzhiyun 	s5h1420_writereg (state, 0x01, 0x08);
460*4882a593Smuzhiyun 	s5h1420_writereg (state, 0x01, 0x00);
461*4882a593Smuzhiyun 	udelay(10);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
s5h1420_setsymbolrate(struct s5h1420_state * state,struct dtv_frontend_properties * p)464*4882a593Smuzhiyun static void s5h1420_setsymbolrate(struct s5h1420_state* state,
465*4882a593Smuzhiyun 				  struct dtv_frontend_properties *p)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun 	u8 v;
468*4882a593Smuzhiyun 	u64 val;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	dprintk("enter %s\n", __func__);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	val = ((u64) p->symbol_rate / 1000ULL) * (1ULL<<24);
473*4882a593Smuzhiyun 	if (p->symbol_rate < 29000000)
474*4882a593Smuzhiyun 		val *= 2;
475*4882a593Smuzhiyun 	do_div(val, (state->fclk / 1000));
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	dprintk("symbol rate register: %06llx\n", (unsigned long long)val);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	v = s5h1420_readreg(state, Loop01);
480*4882a593Smuzhiyun 	s5h1420_writereg(state, Loop01, v & 0x7f);
481*4882a593Smuzhiyun 	s5h1420_writereg(state, Tnco01, val >> 16);
482*4882a593Smuzhiyun 	s5h1420_writereg(state, Tnco02, val >> 8);
483*4882a593Smuzhiyun 	s5h1420_writereg(state, Tnco03, val & 0xff);
484*4882a593Smuzhiyun 	s5h1420_writereg(state, Loop01,  v | 0x80);
485*4882a593Smuzhiyun 	dprintk("leave %s\n", __func__);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
s5h1420_getsymbolrate(struct s5h1420_state * state)488*4882a593Smuzhiyun static u32 s5h1420_getsymbolrate(struct s5h1420_state* state)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	return state->symbol_rate;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
s5h1420_setfreqoffset(struct s5h1420_state * state,int freqoffset)493*4882a593Smuzhiyun static void s5h1420_setfreqoffset(struct s5h1420_state* state, int freqoffset)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	int val;
496*4882a593Smuzhiyun 	u8 v;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	dprintk("enter %s\n", __func__);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* remember freqoffset is in kHz, but the chip wants the offset in Hz, so
501*4882a593Smuzhiyun 	 * divide fclk by 1000000 to get the correct value. */
502*4882a593Smuzhiyun 	val = -(int) ((freqoffset * (1<<24)) / (state->fclk / 1000000));
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	dprintk("phase rotator/freqoffset: %d %06x\n", freqoffset, val);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	v = s5h1420_readreg(state, Loop01);
507*4882a593Smuzhiyun 	s5h1420_writereg(state, Loop01, v & 0xbf);
508*4882a593Smuzhiyun 	s5h1420_writereg(state, Pnco01, val >> 16);
509*4882a593Smuzhiyun 	s5h1420_writereg(state, Pnco02, val >> 8);
510*4882a593Smuzhiyun 	s5h1420_writereg(state, Pnco03, val & 0xff);
511*4882a593Smuzhiyun 	s5h1420_writereg(state, Loop01, v | 0x40);
512*4882a593Smuzhiyun 	dprintk("leave %s\n", __func__);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
s5h1420_getfreqoffset(struct s5h1420_state * state)515*4882a593Smuzhiyun static int s5h1420_getfreqoffset(struct s5h1420_state* state)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	int val;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) | 0x08);
520*4882a593Smuzhiyun 	val  = s5h1420_readreg(state, 0x0e) << 16;
521*4882a593Smuzhiyun 	val |= s5h1420_readreg(state, 0x0f) << 8;
522*4882a593Smuzhiyun 	val |= s5h1420_readreg(state, 0x10);
523*4882a593Smuzhiyun 	s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) & 0xf7);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	if (val & 0x800000)
526*4882a593Smuzhiyun 		val |= 0xff000000;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	/* remember freqoffset is in kHz, but the chip wants the offset in Hz, so
529*4882a593Smuzhiyun 	 * divide fclk by 1000000 to get the correct value. */
530*4882a593Smuzhiyun 	val = (((-val) * (state->fclk/1000000)) / (1<<24));
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	return val;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
s5h1420_setfec_inversion(struct s5h1420_state * state,struct dtv_frontend_properties * p)535*4882a593Smuzhiyun static void s5h1420_setfec_inversion(struct s5h1420_state* state,
536*4882a593Smuzhiyun 				     struct dtv_frontend_properties *p)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	u8 inversion = 0;
539*4882a593Smuzhiyun 	u8 vit08, vit09;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	dprintk("enter %s\n", __func__);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	if (p->inversion == INVERSION_OFF)
544*4882a593Smuzhiyun 		inversion = state->config->invert ? 0x08 : 0;
545*4882a593Smuzhiyun 	else if (p->inversion == INVERSION_ON)
546*4882a593Smuzhiyun 		inversion = state->config->invert ? 0 : 0x08;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	if ((p->fec_inner == FEC_AUTO) || (p->inversion == INVERSION_AUTO)) {
549*4882a593Smuzhiyun 		vit08 = 0x3f;
550*4882a593Smuzhiyun 		vit09 = 0;
551*4882a593Smuzhiyun 	} else {
552*4882a593Smuzhiyun 		switch (p->fec_inner) {
553*4882a593Smuzhiyun 		case FEC_1_2:
554*4882a593Smuzhiyun 			vit08 = 0x01;
555*4882a593Smuzhiyun 			vit09 = 0x10;
556*4882a593Smuzhiyun 			break;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 		case FEC_2_3:
559*4882a593Smuzhiyun 			vit08 = 0x02;
560*4882a593Smuzhiyun 			vit09 = 0x11;
561*4882a593Smuzhiyun 			break;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 		case FEC_3_4:
564*4882a593Smuzhiyun 			vit08 = 0x04;
565*4882a593Smuzhiyun 			vit09 = 0x12;
566*4882a593Smuzhiyun 			break;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 		case FEC_5_6:
569*4882a593Smuzhiyun 			vit08 = 0x08;
570*4882a593Smuzhiyun 			vit09 = 0x13;
571*4882a593Smuzhiyun 			break;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 		case FEC_6_7:
574*4882a593Smuzhiyun 			vit08 = 0x10;
575*4882a593Smuzhiyun 			vit09 = 0x14;
576*4882a593Smuzhiyun 			break;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 		case FEC_7_8:
579*4882a593Smuzhiyun 			vit08 = 0x20;
580*4882a593Smuzhiyun 			vit09 = 0x15;
581*4882a593Smuzhiyun 			break;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 		default:
584*4882a593Smuzhiyun 			return;
585*4882a593Smuzhiyun 		}
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 	vit09 |= inversion;
588*4882a593Smuzhiyun 	dprintk("fec: %02x %02x\n", vit08, vit09);
589*4882a593Smuzhiyun 	s5h1420_writereg(state, Vit08, vit08);
590*4882a593Smuzhiyun 	s5h1420_writereg(state, Vit09, vit09);
591*4882a593Smuzhiyun 	dprintk("leave %s\n", __func__);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun 
s5h1420_getfec(struct s5h1420_state * state)594*4882a593Smuzhiyun static enum fe_code_rate s5h1420_getfec(struct s5h1420_state *state)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	switch(s5h1420_readreg(state, 0x32) & 0x07) {
597*4882a593Smuzhiyun 	case 0:
598*4882a593Smuzhiyun 		return FEC_1_2;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	case 1:
601*4882a593Smuzhiyun 		return FEC_2_3;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	case 2:
604*4882a593Smuzhiyun 		return FEC_3_4;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	case 3:
607*4882a593Smuzhiyun 		return FEC_5_6;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	case 4:
610*4882a593Smuzhiyun 		return FEC_6_7;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	case 5:
613*4882a593Smuzhiyun 		return FEC_7_8;
614*4882a593Smuzhiyun 	}
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	return FEC_NONE;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun static enum fe_spectral_inversion
s5h1420_getinversion(struct s5h1420_state * state)620*4882a593Smuzhiyun s5h1420_getinversion(struct s5h1420_state *state)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	if (s5h1420_readreg(state, 0x32) & 0x08)
623*4882a593Smuzhiyun 		return INVERSION_ON;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	return INVERSION_OFF;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
s5h1420_set_frontend(struct dvb_frontend * fe)628*4882a593Smuzhiyun static int s5h1420_set_frontend(struct dvb_frontend *fe)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
631*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
632*4882a593Smuzhiyun 	int frequency_delta;
633*4882a593Smuzhiyun 	struct dvb_frontend_tune_settings fesettings;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	dprintk("enter %s\n", __func__);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* check if we should do a fast-tune */
638*4882a593Smuzhiyun 	s5h1420_get_tune_settings(fe, &fesettings);
639*4882a593Smuzhiyun 	frequency_delta = p->frequency - state->tunedfreq;
640*4882a593Smuzhiyun 	if ((frequency_delta > -fesettings.max_drift) &&
641*4882a593Smuzhiyun 			(frequency_delta < fesettings.max_drift) &&
642*4882a593Smuzhiyun 			(frequency_delta != 0) &&
643*4882a593Smuzhiyun 			(state->fec_inner == p->fec_inner) &&
644*4882a593Smuzhiyun 			(state->symbol_rate == p->symbol_rate)) {
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 		if (fe->ops.tuner_ops.set_params) {
647*4882a593Smuzhiyun 			fe->ops.tuner_ops.set_params(fe);
648*4882a593Smuzhiyun 			if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
649*4882a593Smuzhiyun 		}
650*4882a593Smuzhiyun 		if (fe->ops.tuner_ops.get_frequency) {
651*4882a593Smuzhiyun 			u32 tmp;
652*4882a593Smuzhiyun 			fe->ops.tuner_ops.get_frequency(fe, &tmp);
653*4882a593Smuzhiyun 			if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
654*4882a593Smuzhiyun 			s5h1420_setfreqoffset(state, p->frequency - tmp);
655*4882a593Smuzhiyun 		} else {
656*4882a593Smuzhiyun 			s5h1420_setfreqoffset(state, 0);
657*4882a593Smuzhiyun 		}
658*4882a593Smuzhiyun 		dprintk("simple tune\n");
659*4882a593Smuzhiyun 		return 0;
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 	dprintk("tuning demod\n");
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* first of all, software reset */
664*4882a593Smuzhiyun 	s5h1420_reset(state);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	/* set s5h1420 fclk PLL according to desired symbol rate */
667*4882a593Smuzhiyun 	if (p->symbol_rate > 33000000)
668*4882a593Smuzhiyun 		state->fclk = 80000000;
669*4882a593Smuzhiyun 	else if (p->symbol_rate > 28500000)
670*4882a593Smuzhiyun 		state->fclk = 59000000;
671*4882a593Smuzhiyun 	else if (p->symbol_rate > 25000000)
672*4882a593Smuzhiyun 		state->fclk = 86000000;
673*4882a593Smuzhiyun 	else if (p->symbol_rate > 1900000)
674*4882a593Smuzhiyun 		state->fclk = 88000000;
675*4882a593Smuzhiyun 	else
676*4882a593Smuzhiyun 		state->fclk = 44000000;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	dprintk("pll01: %d, ToneFreq: %d\n", state->fclk/1000000 - 8, (state->fclk + (TONE_FREQ * 32) - 1) / (TONE_FREQ * 32));
679*4882a593Smuzhiyun 	s5h1420_writereg(state, PLL01, state->fclk/1000000 - 8);
680*4882a593Smuzhiyun 	s5h1420_writereg(state, PLL02, 0x40);
681*4882a593Smuzhiyun 	s5h1420_writereg(state, DiS01, (state->fclk + (TONE_FREQ * 32) - 1) / (TONE_FREQ * 32));
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	/* TODO DC offset removal, config parameter ? */
684*4882a593Smuzhiyun 	if (p->symbol_rate > 29000000)
685*4882a593Smuzhiyun 		s5h1420_writereg(state, QPSK01, 0xae | 0x10);
686*4882a593Smuzhiyun 	else
687*4882a593Smuzhiyun 		s5h1420_writereg(state, QPSK01, 0xac | 0x10);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/* set misc registers */
690*4882a593Smuzhiyun 	s5h1420_writereg(state, CON_1, 0x00);
691*4882a593Smuzhiyun 	s5h1420_writereg(state, QPSK02, 0x00);
692*4882a593Smuzhiyun 	s5h1420_writereg(state, Pre01, 0xb0);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	s5h1420_writereg(state, Loop01, 0xF0);
695*4882a593Smuzhiyun 	s5h1420_writereg(state, Loop02, 0x2a); /* e7 for s5h1420 */
696*4882a593Smuzhiyun 	s5h1420_writereg(state, Loop03, 0x79); /* 78 for s5h1420 */
697*4882a593Smuzhiyun 	if (p->symbol_rate > 20000000)
698*4882a593Smuzhiyun 		s5h1420_writereg(state, Loop04, 0x79);
699*4882a593Smuzhiyun 	else
700*4882a593Smuzhiyun 		s5h1420_writereg(state, Loop04, 0x58);
701*4882a593Smuzhiyun 	s5h1420_writereg(state, Loop05, 0x6b);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	if (p->symbol_rate >= 8000000)
704*4882a593Smuzhiyun 		s5h1420_writereg(state, Post01, (0 << 6) | 0x10);
705*4882a593Smuzhiyun 	else if (p->symbol_rate >= 4000000)
706*4882a593Smuzhiyun 		s5h1420_writereg(state, Post01, (1 << 6) | 0x10);
707*4882a593Smuzhiyun 	else
708*4882a593Smuzhiyun 		s5h1420_writereg(state, Post01, (3 << 6) | 0x10);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	s5h1420_writereg(state, Monitor12, 0x00); /* unfreeze DC compensation */
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	s5h1420_writereg(state, Sync01, 0x33);
713*4882a593Smuzhiyun 	s5h1420_writereg(state, Mpeg01, state->config->cdclk_polarity);
714*4882a593Smuzhiyun 	s5h1420_writereg(state, Mpeg02, 0x3d); /* Parallel output more, disabled -> enabled later */
715*4882a593Smuzhiyun 	s5h1420_writereg(state, Err01, 0x03); /* 0x1d for s5h1420 */
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	s5h1420_writereg(state, Vit06, 0x6e); /* 0x8e for s5h1420 */
718*4882a593Smuzhiyun 	s5h1420_writereg(state, DiS03, 0x00);
719*4882a593Smuzhiyun 	s5h1420_writereg(state, Rf01, 0x61); /* Tuner i2c address - for the gate controller */
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	/* set tuner PLL */
722*4882a593Smuzhiyun 	if (fe->ops.tuner_ops.set_params) {
723*4882a593Smuzhiyun 		fe->ops.tuner_ops.set_params(fe);
724*4882a593Smuzhiyun 		if (fe->ops.i2c_gate_ctrl)
725*4882a593Smuzhiyun 			fe->ops.i2c_gate_ctrl(fe, 0);
726*4882a593Smuzhiyun 		s5h1420_setfreqoffset(state, 0);
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	/* set the reset of the parameters */
730*4882a593Smuzhiyun 	s5h1420_setsymbolrate(state, p);
731*4882a593Smuzhiyun 	s5h1420_setfec_inversion(state, p);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	/* start QPSK */
734*4882a593Smuzhiyun 	s5h1420_writereg(state, QPSK01, s5h1420_readreg(state, QPSK01) | 1);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	state->fec_inner = p->fec_inner;
737*4882a593Smuzhiyun 	state->symbol_rate = p->symbol_rate;
738*4882a593Smuzhiyun 	state->postlocked = 0;
739*4882a593Smuzhiyun 	state->tunedfreq = p->frequency;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	dprintk("leave %s\n", __func__);
742*4882a593Smuzhiyun 	return 0;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun 
s5h1420_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * p)745*4882a593Smuzhiyun static int s5h1420_get_frontend(struct dvb_frontend* fe,
746*4882a593Smuzhiyun 				struct dtv_frontend_properties *p)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	p->frequency = state->tunedfreq + s5h1420_getfreqoffset(state);
751*4882a593Smuzhiyun 	p->inversion = s5h1420_getinversion(state);
752*4882a593Smuzhiyun 	p->symbol_rate = s5h1420_getsymbolrate(state);
753*4882a593Smuzhiyun 	p->fec_inner = s5h1420_getfec(state);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	return 0;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
s5h1420_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * fesettings)758*4882a593Smuzhiyun static int s5h1420_get_tune_settings(struct dvb_frontend* fe,
759*4882a593Smuzhiyun 				     struct dvb_frontend_tune_settings* fesettings)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
762*4882a593Smuzhiyun 	if (p->symbol_rate > 20000000) {
763*4882a593Smuzhiyun 		fesettings->min_delay_ms = 50;
764*4882a593Smuzhiyun 		fesettings->step_size = 2000;
765*4882a593Smuzhiyun 		fesettings->max_drift = 8000;
766*4882a593Smuzhiyun 	} else if (p->symbol_rate > 12000000) {
767*4882a593Smuzhiyun 		fesettings->min_delay_ms = 100;
768*4882a593Smuzhiyun 		fesettings->step_size = 1500;
769*4882a593Smuzhiyun 		fesettings->max_drift = 9000;
770*4882a593Smuzhiyun 	} else if (p->symbol_rate > 8000000) {
771*4882a593Smuzhiyun 		fesettings->min_delay_ms = 100;
772*4882a593Smuzhiyun 		fesettings->step_size = 1000;
773*4882a593Smuzhiyun 		fesettings->max_drift = 8000;
774*4882a593Smuzhiyun 	} else if (p->symbol_rate > 4000000) {
775*4882a593Smuzhiyun 		fesettings->min_delay_ms = 100;
776*4882a593Smuzhiyun 		fesettings->step_size = 500;
777*4882a593Smuzhiyun 		fesettings->max_drift = 7000;
778*4882a593Smuzhiyun 	} else if (p->symbol_rate > 2000000) {
779*4882a593Smuzhiyun 		fesettings->min_delay_ms = 200;
780*4882a593Smuzhiyun 		fesettings->step_size = (p->symbol_rate / 8000);
781*4882a593Smuzhiyun 		fesettings->max_drift = 14 * fesettings->step_size;
782*4882a593Smuzhiyun 	} else {
783*4882a593Smuzhiyun 		fesettings->min_delay_ms = 200;
784*4882a593Smuzhiyun 		fesettings->step_size = (p->symbol_rate / 8000);
785*4882a593Smuzhiyun 		fesettings->max_drift = 18 * fesettings->step_size;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	return 0;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
s5h1420_i2c_gate_ctrl(struct dvb_frontend * fe,int enable)791*4882a593Smuzhiyun static int s5h1420_i2c_gate_ctrl(struct dvb_frontend* fe, int enable)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	if (enable)
796*4882a593Smuzhiyun 		return s5h1420_writereg(state, 0x02, state->CON_1_val | 1);
797*4882a593Smuzhiyun 	else
798*4882a593Smuzhiyun 		return s5h1420_writereg(state, 0x02, state->CON_1_val & 0xfe);
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun 
s5h1420_init(struct dvb_frontend * fe)801*4882a593Smuzhiyun static int s5h1420_init (struct dvb_frontend* fe)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	/* disable power down and do reset */
806*4882a593Smuzhiyun 	state->CON_1_val = state->config->serial_mpeg << 4;
807*4882a593Smuzhiyun 	s5h1420_writereg(state, 0x02, state->CON_1_val);
808*4882a593Smuzhiyun 	msleep(10);
809*4882a593Smuzhiyun 	s5h1420_reset(state);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	return 0;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
s5h1420_sleep(struct dvb_frontend * fe)814*4882a593Smuzhiyun static int s5h1420_sleep(struct dvb_frontend* fe)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
817*4882a593Smuzhiyun 	state->CON_1_val = 0x12;
818*4882a593Smuzhiyun 	return s5h1420_writereg(state, 0x02, state->CON_1_val);
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun 
s5h1420_release(struct dvb_frontend * fe)821*4882a593Smuzhiyun static void s5h1420_release(struct dvb_frontend* fe)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	struct s5h1420_state* state = fe->demodulator_priv;
824*4882a593Smuzhiyun 	i2c_del_adapter(&state->tuner_i2c_adapter);
825*4882a593Smuzhiyun 	kfree(state);
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
s5h1420_tuner_i2c_func(struct i2c_adapter * adapter)828*4882a593Smuzhiyun static u32 s5h1420_tuner_i2c_func(struct i2c_adapter *adapter)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	return I2C_FUNC_I2C;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
s5h1420_tuner_i2c_tuner_xfer(struct i2c_adapter * i2c_adap,struct i2c_msg msg[],int num)833*4882a593Smuzhiyun static int s5h1420_tuner_i2c_tuner_xfer(struct i2c_adapter *i2c_adap, struct i2c_msg msg[], int num)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	struct s5h1420_state *state = i2c_get_adapdata(i2c_adap);
836*4882a593Smuzhiyun 	struct i2c_msg m[3];
837*4882a593Smuzhiyun 	u8 tx_open[2] = { CON_1, state->CON_1_val | 1 }; /* repeater stops once there was a stop condition */
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	if (1 + num > ARRAY_SIZE(m)) {
840*4882a593Smuzhiyun 		printk(KERN_WARNING
841*4882a593Smuzhiyun 		       "%s: i2c xfer: num=%d is too big!\n",
842*4882a593Smuzhiyun 		       KBUILD_MODNAME, num);
843*4882a593Smuzhiyun 		return  -EOPNOTSUPP;
844*4882a593Smuzhiyun 	}
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	memset(m, 0, sizeof(struct i2c_msg) * (1 + num));
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	m[0].addr = state->config->demod_address;
849*4882a593Smuzhiyun 	m[0].buf  = tx_open;
850*4882a593Smuzhiyun 	m[0].len  = 2;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	memcpy(&m[1], msg, sizeof(struct i2c_msg) * num);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	return i2c_transfer(state->i2c, m, 1 + num) == 1 + num ? num : -EIO;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun static const struct i2c_algorithm s5h1420_tuner_i2c_algo = {
858*4882a593Smuzhiyun 	.master_xfer   = s5h1420_tuner_i2c_tuner_xfer,
859*4882a593Smuzhiyun 	.functionality = s5h1420_tuner_i2c_func,
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun 
s5h1420_get_tuner_i2c_adapter(struct dvb_frontend * fe)862*4882a593Smuzhiyun struct i2c_adapter *s5h1420_get_tuner_i2c_adapter(struct dvb_frontend *fe)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	struct s5h1420_state *state = fe->demodulator_priv;
865*4882a593Smuzhiyun 	return &state->tuner_i2c_adapter;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun EXPORT_SYMBOL(s5h1420_get_tuner_i2c_adapter);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun static const struct dvb_frontend_ops s5h1420_ops;
870*4882a593Smuzhiyun 
s5h1420_attach(const struct s5h1420_config * config,struct i2c_adapter * i2c)871*4882a593Smuzhiyun struct dvb_frontend *s5h1420_attach(const struct s5h1420_config *config,
872*4882a593Smuzhiyun 				    struct i2c_adapter *i2c)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	/* allocate memory for the internal state */
875*4882a593Smuzhiyun 	struct s5h1420_state *state = kzalloc(sizeof(struct s5h1420_state), GFP_KERNEL);
876*4882a593Smuzhiyun 	u8 i;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	if (state == NULL)
879*4882a593Smuzhiyun 		goto error;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	/* setup the state */
882*4882a593Smuzhiyun 	state->config = config;
883*4882a593Smuzhiyun 	state->i2c = i2c;
884*4882a593Smuzhiyun 	state->postlocked = 0;
885*4882a593Smuzhiyun 	state->fclk = 88000000;
886*4882a593Smuzhiyun 	state->tunedfreq = 0;
887*4882a593Smuzhiyun 	state->fec_inner = FEC_NONE;
888*4882a593Smuzhiyun 	state->symbol_rate = 0;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	/* check if the demod is there + identify it */
891*4882a593Smuzhiyun 	i = s5h1420_readreg(state, ID01);
892*4882a593Smuzhiyun 	if (i != 0x03)
893*4882a593Smuzhiyun 		goto error;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	memset(state->shadow, 0xff, sizeof(state->shadow));
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	for (i = 0; i < 0x50; i++)
898*4882a593Smuzhiyun 		state->shadow[i] = s5h1420_readreg(state, i);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/* create dvb_frontend */
901*4882a593Smuzhiyun 	memcpy(&state->frontend.ops, &s5h1420_ops, sizeof(struct dvb_frontend_ops));
902*4882a593Smuzhiyun 	state->frontend.demodulator_priv = state;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	/* create tuner i2c adapter */
905*4882a593Smuzhiyun 	strscpy(state->tuner_i2c_adapter.name, "S5H1420-PN1010 tuner I2C bus",
906*4882a593Smuzhiyun 		sizeof(state->tuner_i2c_adapter.name));
907*4882a593Smuzhiyun 	state->tuner_i2c_adapter.algo      = &s5h1420_tuner_i2c_algo;
908*4882a593Smuzhiyun 	state->tuner_i2c_adapter.algo_data = NULL;
909*4882a593Smuzhiyun 	i2c_set_adapdata(&state->tuner_i2c_adapter, state);
910*4882a593Smuzhiyun 	if (i2c_add_adapter(&state->tuner_i2c_adapter) < 0) {
911*4882a593Smuzhiyun 		printk(KERN_ERR "S5H1420/PN1010: tuner i2c bus could not be initialized\n");
912*4882a593Smuzhiyun 		goto error;
913*4882a593Smuzhiyun 	}
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	return &state->frontend;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun error:
918*4882a593Smuzhiyun 	kfree(state);
919*4882a593Smuzhiyun 	return NULL;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun EXPORT_SYMBOL(s5h1420_attach);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun static const struct dvb_frontend_ops s5h1420_ops = {
924*4882a593Smuzhiyun 	.delsys = { SYS_DVBS },
925*4882a593Smuzhiyun 	.info = {
926*4882a593Smuzhiyun 		.name     = "Samsung S5H1420/PnpNetwork PN1010 DVB-S",
927*4882a593Smuzhiyun 		.frequency_min_hz    =  950 * MHz,
928*4882a593Smuzhiyun 		.frequency_max_hz    = 2150 * MHz,
929*4882a593Smuzhiyun 		.frequency_stepsize_hz = 125 * kHz,
930*4882a593Smuzhiyun 		.frequency_tolerance_hz  = 29500 * kHz,
931*4882a593Smuzhiyun 		.symbol_rate_min  = 1000000,
932*4882a593Smuzhiyun 		.symbol_rate_max  = 45000000,
933*4882a593Smuzhiyun 		/*  .symbol_rate_tolerance  = ???,*/
934*4882a593Smuzhiyun 		.caps = FE_CAN_INVERSION_AUTO |
935*4882a593Smuzhiyun 		FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
936*4882a593Smuzhiyun 		FE_CAN_FEC_5_6 | FE_CAN_FEC_6_7 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
937*4882a593Smuzhiyun 		FE_CAN_QPSK
938*4882a593Smuzhiyun 	},
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	.release = s5h1420_release,
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	.init = s5h1420_init,
943*4882a593Smuzhiyun 	.sleep = s5h1420_sleep,
944*4882a593Smuzhiyun 	.i2c_gate_ctrl = s5h1420_i2c_gate_ctrl,
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	.set_frontend = s5h1420_set_frontend,
947*4882a593Smuzhiyun 	.get_frontend = s5h1420_get_frontend,
948*4882a593Smuzhiyun 	.get_tune_settings = s5h1420_get_tune_settings,
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	.read_status = s5h1420_read_status,
951*4882a593Smuzhiyun 	.read_ber = s5h1420_read_ber,
952*4882a593Smuzhiyun 	.read_signal_strength = s5h1420_read_signal_strength,
953*4882a593Smuzhiyun 	.read_ucblocks = s5h1420_read_ucblocks,
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	.diseqc_send_master_cmd = s5h1420_send_master_cmd,
956*4882a593Smuzhiyun 	.diseqc_recv_slave_reply = s5h1420_recv_slave_reply,
957*4882a593Smuzhiyun 	.diseqc_send_burst = s5h1420_send_burst,
958*4882a593Smuzhiyun 	.set_tone = s5h1420_set_tone,
959*4882a593Smuzhiyun 	.set_voltage = s5h1420_set_voltage,
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung S5H1420/PnpNetwork PN1010 DVB-S Demodulator driver");
963*4882a593Smuzhiyun MODULE_AUTHOR("Andrew de Quincey, Patrick Boettcher");
964*4882a593Smuzhiyun MODULE_LICENSE("GPL");
965