1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Realtek RTL2832 DVB-T demodulator driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Thomas Mair <thomas.mair86@gmail.com>
6*4882a593Smuzhiyun * Copyright (C) 2012-2014 Antti Palosaari <crope@iki.fi>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "rtl2832_priv.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define REG_MASK(b) (BIT(b + 1) - 1)
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun static const struct rtl2832_reg_entry registers[] = {
14*4882a593Smuzhiyun [DVBT_SOFT_RST] = {0x101, 2, 2},
15*4882a593Smuzhiyun [DVBT_IIC_REPEAT] = {0x101, 3, 3},
16*4882a593Smuzhiyun [DVBT_TR_WAIT_MIN_8K] = {0x188, 11, 2},
17*4882a593Smuzhiyun [DVBT_RSD_BER_FAIL_VAL] = {0x18f, 15, 0},
18*4882a593Smuzhiyun [DVBT_EN_BK_TRK] = {0x1a6, 7, 7},
19*4882a593Smuzhiyun [DVBT_AD_EN_REG] = {0x008, 7, 7},
20*4882a593Smuzhiyun [DVBT_AD_EN_REG1] = {0x008, 6, 6},
21*4882a593Smuzhiyun [DVBT_EN_BBIN] = {0x1b1, 0, 0},
22*4882a593Smuzhiyun [DVBT_MGD_THD0] = {0x195, 7, 0},
23*4882a593Smuzhiyun [DVBT_MGD_THD1] = {0x196, 7, 0},
24*4882a593Smuzhiyun [DVBT_MGD_THD2] = {0x197, 7, 0},
25*4882a593Smuzhiyun [DVBT_MGD_THD3] = {0x198, 7, 0},
26*4882a593Smuzhiyun [DVBT_MGD_THD4] = {0x199, 7, 0},
27*4882a593Smuzhiyun [DVBT_MGD_THD5] = {0x19a, 7, 0},
28*4882a593Smuzhiyun [DVBT_MGD_THD6] = {0x19b, 7, 0},
29*4882a593Smuzhiyun [DVBT_MGD_THD7] = {0x19c, 7, 0},
30*4882a593Smuzhiyun [DVBT_EN_CACQ_NOTCH] = {0x161, 4, 4},
31*4882a593Smuzhiyun [DVBT_AD_AV_REF] = {0x009, 6, 0},
32*4882a593Smuzhiyun [DVBT_REG_PI] = {0x00a, 2, 0},
33*4882a593Smuzhiyun [DVBT_PIP_ON] = {0x021, 3, 3},
34*4882a593Smuzhiyun [DVBT_SCALE1_B92] = {0x292, 7, 0},
35*4882a593Smuzhiyun [DVBT_SCALE1_B93] = {0x293, 7, 0},
36*4882a593Smuzhiyun [DVBT_SCALE1_BA7] = {0x2a7, 7, 0},
37*4882a593Smuzhiyun [DVBT_SCALE1_BA9] = {0x2a9, 7, 0},
38*4882a593Smuzhiyun [DVBT_SCALE1_BAA] = {0x2aa, 7, 0},
39*4882a593Smuzhiyun [DVBT_SCALE1_BAB] = {0x2ab, 7, 0},
40*4882a593Smuzhiyun [DVBT_SCALE1_BAC] = {0x2ac, 7, 0},
41*4882a593Smuzhiyun [DVBT_SCALE1_BB0] = {0x2b0, 7, 0},
42*4882a593Smuzhiyun [DVBT_SCALE1_BB1] = {0x2b1, 7, 0},
43*4882a593Smuzhiyun [DVBT_KB_P1] = {0x164, 3, 1},
44*4882a593Smuzhiyun [DVBT_KB_P2] = {0x164, 6, 4},
45*4882a593Smuzhiyun [DVBT_KB_P3] = {0x165, 2, 0},
46*4882a593Smuzhiyun [DVBT_OPT_ADC_IQ] = {0x006, 5, 4},
47*4882a593Smuzhiyun [DVBT_AD_AVI] = {0x009, 1, 0},
48*4882a593Smuzhiyun [DVBT_AD_AVQ] = {0x009, 3, 2},
49*4882a593Smuzhiyun [DVBT_K1_CR_STEP12] = {0x2ad, 9, 4},
50*4882a593Smuzhiyun [DVBT_TRK_KS_P2] = {0x16f, 2, 0},
51*4882a593Smuzhiyun [DVBT_TRK_KS_I2] = {0x170, 5, 3},
52*4882a593Smuzhiyun [DVBT_TR_THD_SET2] = {0x172, 3, 0},
53*4882a593Smuzhiyun [DVBT_TRK_KC_P2] = {0x173, 5, 3},
54*4882a593Smuzhiyun [DVBT_TRK_KC_I2] = {0x175, 2, 0},
55*4882a593Smuzhiyun [DVBT_CR_THD_SET2] = {0x176, 7, 6},
56*4882a593Smuzhiyun [DVBT_PSET_IFFREQ] = {0x119, 21, 0},
57*4882a593Smuzhiyun [DVBT_SPEC_INV] = {0x115, 0, 0},
58*4882a593Smuzhiyun [DVBT_RSAMP_RATIO] = {0x19f, 27, 2},
59*4882a593Smuzhiyun [DVBT_CFREQ_OFF_RATIO] = {0x19d, 23, 4},
60*4882a593Smuzhiyun [DVBT_FSM_STAGE] = {0x351, 6, 3},
61*4882a593Smuzhiyun [DVBT_RX_CONSTEL] = {0x33c, 3, 2},
62*4882a593Smuzhiyun [DVBT_RX_HIER] = {0x33c, 6, 4},
63*4882a593Smuzhiyun [DVBT_RX_C_RATE_LP] = {0x33d, 2, 0},
64*4882a593Smuzhiyun [DVBT_RX_C_RATE_HP] = {0x33d, 5, 3},
65*4882a593Smuzhiyun [DVBT_GI_IDX] = {0x351, 1, 0},
66*4882a593Smuzhiyun [DVBT_FFT_MODE_IDX] = {0x351, 2, 2},
67*4882a593Smuzhiyun [DVBT_RSD_BER_EST] = {0x34e, 15, 0},
68*4882a593Smuzhiyun [DVBT_CE_EST_EVM] = {0x40c, 15, 0},
69*4882a593Smuzhiyun [DVBT_RF_AGC_VAL] = {0x35b, 13, 0},
70*4882a593Smuzhiyun [DVBT_IF_AGC_VAL] = {0x359, 13, 0},
71*4882a593Smuzhiyun [DVBT_DAGC_VAL] = {0x305, 7, 0},
72*4882a593Smuzhiyun [DVBT_SFREQ_OFF] = {0x318, 13, 0},
73*4882a593Smuzhiyun [DVBT_CFREQ_OFF] = {0x35f, 17, 0},
74*4882a593Smuzhiyun [DVBT_POLAR_RF_AGC] = {0x00e, 1, 1},
75*4882a593Smuzhiyun [DVBT_POLAR_IF_AGC] = {0x00e, 0, 0},
76*4882a593Smuzhiyun [DVBT_AAGC_HOLD] = {0x104, 5, 5},
77*4882a593Smuzhiyun [DVBT_EN_RF_AGC] = {0x104, 6, 6},
78*4882a593Smuzhiyun [DVBT_EN_IF_AGC] = {0x104, 7, 7},
79*4882a593Smuzhiyun [DVBT_IF_AGC_MIN] = {0x108, 7, 0},
80*4882a593Smuzhiyun [DVBT_IF_AGC_MAX] = {0x109, 7, 0},
81*4882a593Smuzhiyun [DVBT_RF_AGC_MIN] = {0x10a, 7, 0},
82*4882a593Smuzhiyun [DVBT_RF_AGC_MAX] = {0x10b, 7, 0},
83*4882a593Smuzhiyun [DVBT_IF_AGC_MAN] = {0x10c, 6, 6},
84*4882a593Smuzhiyun [DVBT_IF_AGC_MAN_VAL] = {0x10c, 13, 0},
85*4882a593Smuzhiyun [DVBT_RF_AGC_MAN] = {0x10e, 6, 6},
86*4882a593Smuzhiyun [DVBT_RF_AGC_MAN_VAL] = {0x10e, 13, 0},
87*4882a593Smuzhiyun [DVBT_DAGC_TRG_VAL] = {0x112, 7, 0},
88*4882a593Smuzhiyun [DVBT_AGC_TARG_VAL_0] = {0x102, 0, 0},
89*4882a593Smuzhiyun [DVBT_AGC_TARG_VAL_8_1] = {0x103, 7, 0},
90*4882a593Smuzhiyun [DVBT_AAGC_LOOP_GAIN] = {0x1c7, 5, 1},
91*4882a593Smuzhiyun [DVBT_LOOP_GAIN2_3_0] = {0x104, 4, 1},
92*4882a593Smuzhiyun [DVBT_LOOP_GAIN2_4] = {0x105, 7, 7},
93*4882a593Smuzhiyun [DVBT_LOOP_GAIN3] = {0x1c8, 4, 0},
94*4882a593Smuzhiyun [DVBT_VTOP1] = {0x106, 5, 0},
95*4882a593Smuzhiyun [DVBT_VTOP2] = {0x1c9, 5, 0},
96*4882a593Smuzhiyun [DVBT_VTOP3] = {0x1ca, 5, 0},
97*4882a593Smuzhiyun [DVBT_KRF1] = {0x1cb, 7, 0},
98*4882a593Smuzhiyun [DVBT_KRF2] = {0x107, 7, 0},
99*4882a593Smuzhiyun [DVBT_KRF3] = {0x1cd, 7, 0},
100*4882a593Smuzhiyun [DVBT_KRF4] = {0x1ce, 7, 0},
101*4882a593Smuzhiyun [DVBT_EN_GI_PGA] = {0x1e5, 0, 0},
102*4882a593Smuzhiyun [DVBT_THD_LOCK_UP] = {0x1d9, 8, 0},
103*4882a593Smuzhiyun [DVBT_THD_LOCK_DW] = {0x1db, 8, 0},
104*4882a593Smuzhiyun [DVBT_THD_UP1] = {0x1dd, 7, 0},
105*4882a593Smuzhiyun [DVBT_THD_DW1] = {0x1de, 7, 0},
106*4882a593Smuzhiyun [DVBT_INTER_CNT_LEN] = {0x1d8, 3, 0},
107*4882a593Smuzhiyun [DVBT_GI_PGA_STATE] = {0x1e6, 3, 3},
108*4882a593Smuzhiyun [DVBT_EN_AGC_PGA] = {0x1d7, 0, 0},
109*4882a593Smuzhiyun [DVBT_CKOUTPAR] = {0x17b, 5, 5},
110*4882a593Smuzhiyun [DVBT_CKOUT_PWR] = {0x17b, 6, 6},
111*4882a593Smuzhiyun [DVBT_SYNC_DUR] = {0x17b, 7, 7},
112*4882a593Smuzhiyun [DVBT_ERR_DUR] = {0x17c, 0, 0},
113*4882a593Smuzhiyun [DVBT_SYNC_LVL] = {0x17c, 1, 1},
114*4882a593Smuzhiyun [DVBT_ERR_LVL] = {0x17c, 2, 2},
115*4882a593Smuzhiyun [DVBT_VAL_LVL] = {0x17c, 3, 3},
116*4882a593Smuzhiyun [DVBT_SERIAL] = {0x17c, 4, 4},
117*4882a593Smuzhiyun [DVBT_SER_LSB] = {0x17c, 5, 5},
118*4882a593Smuzhiyun [DVBT_CDIV_PH0] = {0x17d, 3, 0},
119*4882a593Smuzhiyun [DVBT_CDIV_PH1] = {0x17d, 7, 4},
120*4882a593Smuzhiyun [DVBT_MPEG_IO_OPT_2_2] = {0x006, 7, 7},
121*4882a593Smuzhiyun [DVBT_MPEG_IO_OPT_1_0] = {0x007, 7, 6},
122*4882a593Smuzhiyun [DVBT_CKOUTPAR_PIP] = {0x0b7, 4, 4},
123*4882a593Smuzhiyun [DVBT_CKOUT_PWR_PIP] = {0x0b7, 3, 3},
124*4882a593Smuzhiyun [DVBT_SYNC_LVL_PIP] = {0x0b7, 2, 2},
125*4882a593Smuzhiyun [DVBT_ERR_LVL_PIP] = {0x0b7, 1, 1},
126*4882a593Smuzhiyun [DVBT_VAL_LVL_PIP] = {0x0b7, 0, 0},
127*4882a593Smuzhiyun [DVBT_CKOUTPAR_PID] = {0x0b9, 4, 4},
128*4882a593Smuzhiyun [DVBT_CKOUT_PWR_PID] = {0x0b9, 3, 3},
129*4882a593Smuzhiyun [DVBT_SYNC_LVL_PID] = {0x0b9, 2, 2},
130*4882a593Smuzhiyun [DVBT_ERR_LVL_PID] = {0x0b9, 1, 1},
131*4882a593Smuzhiyun [DVBT_VAL_LVL_PID] = {0x0b9, 0, 0},
132*4882a593Smuzhiyun [DVBT_SM_PASS] = {0x193, 11, 0},
133*4882a593Smuzhiyun [DVBT_AD7_SETTING] = {0x011, 15, 0},
134*4882a593Smuzhiyun [DVBT_RSSI_R] = {0x301, 6, 0},
135*4882a593Smuzhiyun [DVBT_ACI_DET_IND] = {0x312, 0, 0},
136*4882a593Smuzhiyun [DVBT_REG_MON] = {0x00d, 1, 0},
137*4882a593Smuzhiyun [DVBT_REG_MONSEL] = {0x00d, 2, 2},
138*4882a593Smuzhiyun [DVBT_REG_GPE] = {0x00d, 7, 7},
139*4882a593Smuzhiyun [DVBT_REG_GPO] = {0x010, 0, 0},
140*4882a593Smuzhiyun [DVBT_REG_4MSEL] = {0x013, 0, 0},
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
rtl2832_rd_demod_reg(struct rtl2832_dev * dev,int reg,u32 * val)143*4882a593Smuzhiyun static int rtl2832_rd_demod_reg(struct rtl2832_dev *dev, int reg, u32 *val)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct i2c_client *client = dev->client;
146*4882a593Smuzhiyun int ret, i;
147*4882a593Smuzhiyun u16 reg_start_addr;
148*4882a593Smuzhiyun u8 msb, lsb, reading[4], len;
149*4882a593Smuzhiyun u32 reading_tmp, mask;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun reg_start_addr = registers[reg].start_address;
152*4882a593Smuzhiyun msb = registers[reg].msb;
153*4882a593Smuzhiyun lsb = registers[reg].lsb;
154*4882a593Smuzhiyun len = (msb >> 3) + 1;
155*4882a593Smuzhiyun mask = REG_MASK(msb - lsb);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, reg_start_addr, reading, len);
158*4882a593Smuzhiyun if (ret)
159*4882a593Smuzhiyun goto err;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun reading_tmp = 0;
162*4882a593Smuzhiyun for (i = 0; i < len; i++)
163*4882a593Smuzhiyun reading_tmp |= reading[i] << ((len - 1 - i) * 8);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun *val = (reading_tmp >> lsb) & mask;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return 0;
168*4882a593Smuzhiyun err:
169*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
170*4882a593Smuzhiyun return ret;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
rtl2832_wr_demod_reg(struct rtl2832_dev * dev,int reg,u32 val)173*4882a593Smuzhiyun static int rtl2832_wr_demod_reg(struct rtl2832_dev *dev, int reg, u32 val)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun struct i2c_client *client = dev->client;
176*4882a593Smuzhiyun int ret, i;
177*4882a593Smuzhiyun u16 reg_start_addr;
178*4882a593Smuzhiyun u8 msb, lsb, reading[4], writing[4], len;
179*4882a593Smuzhiyun u32 reading_tmp, writing_tmp, mask;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun reg_start_addr = registers[reg].start_address;
182*4882a593Smuzhiyun msb = registers[reg].msb;
183*4882a593Smuzhiyun lsb = registers[reg].lsb;
184*4882a593Smuzhiyun len = (msb >> 3) + 1;
185*4882a593Smuzhiyun mask = REG_MASK(msb - lsb);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, reg_start_addr, reading, len);
188*4882a593Smuzhiyun if (ret)
189*4882a593Smuzhiyun goto err;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun reading_tmp = 0;
192*4882a593Smuzhiyun for (i = 0; i < len; i++)
193*4882a593Smuzhiyun reading_tmp |= reading[i] << ((len - 1 - i) * 8);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun writing_tmp = reading_tmp & ~(mask << lsb);
196*4882a593Smuzhiyun writing_tmp |= ((val & mask) << lsb);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun for (i = 0; i < len; i++)
199*4882a593Smuzhiyun writing[i] = (writing_tmp >> ((len - 1 - i) * 8)) & 0xff;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, reg_start_addr, writing, len);
202*4882a593Smuzhiyun if (ret)
203*4882a593Smuzhiyun goto err;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun err:
207*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
208*4882a593Smuzhiyun return ret;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
rtl2832_set_if(struct dvb_frontend * fe,u32 if_freq)211*4882a593Smuzhiyun static int rtl2832_set_if(struct dvb_frontend *fe, u32 if_freq)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct rtl2832_dev *dev = fe->demodulator_priv;
214*4882a593Smuzhiyun struct i2c_client *client = dev->client;
215*4882a593Smuzhiyun int ret;
216*4882a593Smuzhiyun u64 pset_iffreq;
217*4882a593Smuzhiyun u8 en_bbin = (if_freq == 0 ? 0x1 : 0x0);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /*
220*4882a593Smuzhiyun * PSET_IFFREQ = - floor((IfFreqHz % CrystalFreqHz) * pow(2, 22)
221*4882a593Smuzhiyun * / CrystalFreqHz)
222*4882a593Smuzhiyun */
223*4882a593Smuzhiyun pset_iffreq = if_freq % dev->pdata->clk;
224*4882a593Smuzhiyun pset_iffreq *= 0x400000;
225*4882a593Smuzhiyun pset_iffreq = div_u64(pset_iffreq, dev->pdata->clk);
226*4882a593Smuzhiyun pset_iffreq = -pset_iffreq;
227*4882a593Smuzhiyun pset_iffreq = pset_iffreq & 0x3fffff;
228*4882a593Smuzhiyun dev_dbg(&client->dev, "if_frequency=%d pset_iffreq=%08x\n",
229*4882a593Smuzhiyun if_freq, (unsigned)pset_iffreq);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, DVBT_EN_BBIN, en_bbin);
232*4882a593Smuzhiyun if (ret)
233*4882a593Smuzhiyun goto err;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, DVBT_PSET_IFFREQ, pset_iffreq);
236*4882a593Smuzhiyun if (ret)
237*4882a593Smuzhiyun goto err;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun return 0;
240*4882a593Smuzhiyun err:
241*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
242*4882a593Smuzhiyun return ret;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
rtl2832_init(struct dvb_frontend * fe)245*4882a593Smuzhiyun static int rtl2832_init(struct dvb_frontend *fe)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct rtl2832_dev *dev = fe->demodulator_priv;
248*4882a593Smuzhiyun struct i2c_client *client = dev->client;
249*4882a593Smuzhiyun struct dtv_frontend_properties *c = &dev->fe.dtv_property_cache;
250*4882a593Smuzhiyun const struct rtl2832_reg_value *init;
251*4882a593Smuzhiyun int i, ret, len;
252*4882a593Smuzhiyun /* initialization values for the demodulator registers */
253*4882a593Smuzhiyun struct rtl2832_reg_value rtl2832_initial_regs[] = {
254*4882a593Smuzhiyun {DVBT_AD_EN_REG, 0x1},
255*4882a593Smuzhiyun {DVBT_AD_EN_REG1, 0x1},
256*4882a593Smuzhiyun {DVBT_RSD_BER_FAIL_VAL, 0x2800},
257*4882a593Smuzhiyun {DVBT_MGD_THD0, 0x10},
258*4882a593Smuzhiyun {DVBT_MGD_THD1, 0x20},
259*4882a593Smuzhiyun {DVBT_MGD_THD2, 0x20},
260*4882a593Smuzhiyun {DVBT_MGD_THD3, 0x40},
261*4882a593Smuzhiyun {DVBT_MGD_THD4, 0x22},
262*4882a593Smuzhiyun {DVBT_MGD_THD5, 0x32},
263*4882a593Smuzhiyun {DVBT_MGD_THD6, 0x37},
264*4882a593Smuzhiyun {DVBT_MGD_THD7, 0x39},
265*4882a593Smuzhiyun {DVBT_EN_BK_TRK, 0x0},
266*4882a593Smuzhiyun {DVBT_EN_CACQ_NOTCH, 0x0},
267*4882a593Smuzhiyun {DVBT_AD_AV_REF, 0x2a},
268*4882a593Smuzhiyun {DVBT_REG_PI, 0x6},
269*4882a593Smuzhiyun {DVBT_PIP_ON, 0x0},
270*4882a593Smuzhiyun {DVBT_CDIV_PH0, 0x8},
271*4882a593Smuzhiyun {DVBT_CDIV_PH1, 0x8},
272*4882a593Smuzhiyun {DVBT_SCALE1_B92, 0x4},
273*4882a593Smuzhiyun {DVBT_SCALE1_B93, 0xb0},
274*4882a593Smuzhiyun {DVBT_SCALE1_BA7, 0x78},
275*4882a593Smuzhiyun {DVBT_SCALE1_BA9, 0x28},
276*4882a593Smuzhiyun {DVBT_SCALE1_BAA, 0x59},
277*4882a593Smuzhiyun {DVBT_SCALE1_BAB, 0x83},
278*4882a593Smuzhiyun {DVBT_SCALE1_BAC, 0xd4},
279*4882a593Smuzhiyun {DVBT_SCALE1_BB0, 0x65},
280*4882a593Smuzhiyun {DVBT_SCALE1_BB1, 0x43},
281*4882a593Smuzhiyun {DVBT_KB_P1, 0x1},
282*4882a593Smuzhiyun {DVBT_KB_P2, 0x4},
283*4882a593Smuzhiyun {DVBT_KB_P3, 0x7},
284*4882a593Smuzhiyun {DVBT_K1_CR_STEP12, 0xa},
285*4882a593Smuzhiyun {DVBT_REG_GPE, 0x1},
286*4882a593Smuzhiyun {DVBT_SERIAL, 0x0},
287*4882a593Smuzhiyun {DVBT_CDIV_PH0, 0x9},
288*4882a593Smuzhiyun {DVBT_CDIV_PH1, 0x9},
289*4882a593Smuzhiyun {DVBT_MPEG_IO_OPT_2_2, 0x0},
290*4882a593Smuzhiyun {DVBT_MPEG_IO_OPT_1_0, 0x0},
291*4882a593Smuzhiyun {DVBT_TRK_KS_P2, 0x4},
292*4882a593Smuzhiyun {DVBT_TRK_KS_I2, 0x7},
293*4882a593Smuzhiyun {DVBT_TR_THD_SET2, 0x6},
294*4882a593Smuzhiyun {DVBT_TRK_KC_I2, 0x5},
295*4882a593Smuzhiyun {DVBT_CR_THD_SET2, 0x1},
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x0);
301*4882a593Smuzhiyun if (ret)
302*4882a593Smuzhiyun goto err;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rtl2832_initial_regs); i++) {
305*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, rtl2832_initial_regs[i].reg,
306*4882a593Smuzhiyun rtl2832_initial_regs[i].value);
307*4882a593Smuzhiyun if (ret)
308*4882a593Smuzhiyun goto err;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* load tuner specific settings */
312*4882a593Smuzhiyun dev_dbg(&client->dev, "load settings for tuner=%02x\n",
313*4882a593Smuzhiyun dev->pdata->tuner);
314*4882a593Smuzhiyun switch (dev->pdata->tuner) {
315*4882a593Smuzhiyun case RTL2832_TUNER_FC2580:
316*4882a593Smuzhiyun len = ARRAY_SIZE(rtl2832_tuner_init_fc2580);
317*4882a593Smuzhiyun init = rtl2832_tuner_init_fc2580;
318*4882a593Smuzhiyun break;
319*4882a593Smuzhiyun case RTL2832_TUNER_FC0012:
320*4882a593Smuzhiyun case RTL2832_TUNER_FC0013:
321*4882a593Smuzhiyun len = ARRAY_SIZE(rtl2832_tuner_init_fc0012);
322*4882a593Smuzhiyun init = rtl2832_tuner_init_fc0012;
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun case RTL2832_TUNER_TUA9001:
325*4882a593Smuzhiyun len = ARRAY_SIZE(rtl2832_tuner_init_tua9001);
326*4882a593Smuzhiyun init = rtl2832_tuner_init_tua9001;
327*4882a593Smuzhiyun break;
328*4882a593Smuzhiyun case RTL2832_TUNER_E4000:
329*4882a593Smuzhiyun len = ARRAY_SIZE(rtl2832_tuner_init_e4000);
330*4882a593Smuzhiyun init = rtl2832_tuner_init_e4000;
331*4882a593Smuzhiyun break;
332*4882a593Smuzhiyun case RTL2832_TUNER_R820T:
333*4882a593Smuzhiyun case RTL2832_TUNER_R828D:
334*4882a593Smuzhiyun len = ARRAY_SIZE(rtl2832_tuner_init_r820t);
335*4882a593Smuzhiyun init = rtl2832_tuner_init_r820t;
336*4882a593Smuzhiyun break;
337*4882a593Smuzhiyun case RTL2832_TUNER_SI2157:
338*4882a593Smuzhiyun len = ARRAY_SIZE(rtl2832_tuner_init_si2157);
339*4882a593Smuzhiyun init = rtl2832_tuner_init_si2157;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun default:
342*4882a593Smuzhiyun ret = -EINVAL;
343*4882a593Smuzhiyun goto err;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun for (i = 0; i < len; i++) {
347*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, init[i].reg, init[i].value);
348*4882a593Smuzhiyun if (ret)
349*4882a593Smuzhiyun goto err;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* init stats here in order signal app which stats are supported */
353*4882a593Smuzhiyun c->strength.len = 1;
354*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
355*4882a593Smuzhiyun c->cnr.len = 1;
356*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
357*4882a593Smuzhiyun c->post_bit_error.len = 1;
358*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
359*4882a593Smuzhiyun c->post_bit_count.len = 1;
360*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
361*4882a593Smuzhiyun dev->sleeping = false;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return 0;
364*4882a593Smuzhiyun err:
365*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
366*4882a593Smuzhiyun return ret;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
rtl2832_sleep(struct dvb_frontend * fe)369*4882a593Smuzhiyun static int rtl2832_sleep(struct dvb_frontend *fe)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct rtl2832_dev *dev = fe->demodulator_priv;
372*4882a593Smuzhiyun struct i2c_client *client = dev->client;
373*4882a593Smuzhiyun int ret;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun dev->sleeping = true;
378*4882a593Smuzhiyun dev->fe_status = 0;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x1);
381*4882a593Smuzhiyun if (ret)
382*4882a593Smuzhiyun goto err;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun return 0;
385*4882a593Smuzhiyun err:
386*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
387*4882a593Smuzhiyun return ret;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
rtl2832_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * s)390*4882a593Smuzhiyun static int rtl2832_get_tune_settings(struct dvb_frontend *fe,
391*4882a593Smuzhiyun struct dvb_frontend_tune_settings *s)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun struct rtl2832_dev *dev = fe->demodulator_priv;
394*4882a593Smuzhiyun struct i2c_client *client = dev->client;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
397*4882a593Smuzhiyun s->min_delay_ms = 1000;
398*4882a593Smuzhiyun s->step_size = fe->ops.info.frequency_stepsize_hz * 2;
399*4882a593Smuzhiyun s->max_drift = (fe->ops.info.frequency_stepsize_hz * 2) + 1;
400*4882a593Smuzhiyun return 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
rtl2832_set_frontend(struct dvb_frontend * fe)403*4882a593Smuzhiyun static int rtl2832_set_frontend(struct dvb_frontend *fe)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct rtl2832_dev *dev = fe->demodulator_priv;
406*4882a593Smuzhiyun struct i2c_client *client = dev->client;
407*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
408*4882a593Smuzhiyun int ret, i, j;
409*4882a593Smuzhiyun u64 bw_mode, num, num2;
410*4882a593Smuzhiyun u32 resamp_ratio, cfreq_off_ratio;
411*4882a593Smuzhiyun static u8 bw_params[3][32] = {
412*4882a593Smuzhiyun /* 6 MHz bandwidth */
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 0xf5, 0xff, 0x15, 0x38, 0x5d, 0x6d, 0x52, 0x07, 0xfa, 0x2f,
415*4882a593Smuzhiyun 0x53, 0xf5, 0x3f, 0xca, 0x0b, 0x91, 0xea, 0x30, 0x63, 0xb2,
416*4882a593Smuzhiyun 0x13, 0xda, 0x0b, 0xc4, 0x18, 0x7e, 0x16, 0x66, 0x08, 0x67,
417*4882a593Smuzhiyun 0x19, 0xe0,
418*4882a593Smuzhiyun },
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* 7 MHz bandwidth */
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 0xe7, 0xcc, 0xb5, 0xba, 0xe8, 0x2f, 0x67, 0x61, 0x00, 0xaf,
423*4882a593Smuzhiyun 0x86, 0xf2, 0xbf, 0x59, 0x04, 0x11, 0xb6, 0x33, 0xa4, 0x30,
424*4882a593Smuzhiyun 0x15, 0x10, 0x0a, 0x42, 0x18, 0xf8, 0x17, 0xd9, 0x07, 0x22,
425*4882a593Smuzhiyun 0x19, 0x10,
426*4882a593Smuzhiyun },
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* 8 MHz bandwidth */
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 0x09, 0xf6, 0xd2, 0xa7, 0x9a, 0xc9, 0x27, 0x77, 0x06, 0xbf,
431*4882a593Smuzhiyun 0xec, 0xf4, 0x4f, 0x0b, 0xfc, 0x01, 0x63, 0x35, 0x54, 0xa7,
432*4882a593Smuzhiyun 0x16, 0x66, 0x08, 0xb4, 0x19, 0x6e, 0x19, 0x65, 0x05, 0xc8,
433*4882a593Smuzhiyun 0x19, 0xe0,
434*4882a593Smuzhiyun },
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun dev_dbg(&client->dev, "frequency=%u bandwidth_hz=%u inversion=%u\n",
438*4882a593Smuzhiyun c->frequency, c->bandwidth_hz, c->inversion);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* program tuner */
441*4882a593Smuzhiyun if (fe->ops.tuner_ops.set_params)
442*4882a593Smuzhiyun fe->ops.tuner_ops.set_params(fe);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* If the frontend has get_if_frequency(), use it */
445*4882a593Smuzhiyun if (fe->ops.tuner_ops.get_if_frequency) {
446*4882a593Smuzhiyun u32 if_freq;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun ret = fe->ops.tuner_ops.get_if_frequency(fe, &if_freq);
449*4882a593Smuzhiyun if (ret)
450*4882a593Smuzhiyun goto err;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun ret = rtl2832_set_if(fe, if_freq);
453*4882a593Smuzhiyun if (ret)
454*4882a593Smuzhiyun goto err;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun switch (c->bandwidth_hz) {
458*4882a593Smuzhiyun case 6000000:
459*4882a593Smuzhiyun i = 0;
460*4882a593Smuzhiyun bw_mode = 48000000;
461*4882a593Smuzhiyun break;
462*4882a593Smuzhiyun case 7000000:
463*4882a593Smuzhiyun i = 1;
464*4882a593Smuzhiyun bw_mode = 56000000;
465*4882a593Smuzhiyun break;
466*4882a593Smuzhiyun case 8000000:
467*4882a593Smuzhiyun i = 2;
468*4882a593Smuzhiyun bw_mode = 64000000;
469*4882a593Smuzhiyun break;
470*4882a593Smuzhiyun default:
471*4882a593Smuzhiyun dev_err(&client->dev, "invalid bandwidth_hz %u\n",
472*4882a593Smuzhiyun c->bandwidth_hz);
473*4882a593Smuzhiyun ret = -EINVAL;
474*4882a593Smuzhiyun goto err;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun for (j = 0; j < sizeof(bw_params[0]); j++) {
478*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap,
479*4882a593Smuzhiyun 0x11c + j, &bw_params[i][j], 1);
480*4882a593Smuzhiyun if (ret)
481*4882a593Smuzhiyun goto err;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /* calculate and set resample ratio
485*4882a593Smuzhiyun * RSAMP_RATIO = floor(CrystalFreqHz * 7 * pow(2, 22)
486*4882a593Smuzhiyun * / ConstWithBandwidthMode)
487*4882a593Smuzhiyun */
488*4882a593Smuzhiyun num = dev->pdata->clk * 7ULL;
489*4882a593Smuzhiyun num *= 0x400000;
490*4882a593Smuzhiyun num = div_u64(num, bw_mode);
491*4882a593Smuzhiyun resamp_ratio = num & 0x3ffffff;
492*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, DVBT_RSAMP_RATIO, resamp_ratio);
493*4882a593Smuzhiyun if (ret)
494*4882a593Smuzhiyun goto err;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /* calculate and set cfreq off ratio
497*4882a593Smuzhiyun * CFREQ_OFF_RATIO = - floor(ConstWithBandwidthMode * pow(2, 20)
498*4882a593Smuzhiyun * / (CrystalFreqHz * 7))
499*4882a593Smuzhiyun */
500*4882a593Smuzhiyun num = bw_mode << 20;
501*4882a593Smuzhiyun num2 = dev->pdata->clk * 7ULL;
502*4882a593Smuzhiyun num = div_u64(num, num2);
503*4882a593Smuzhiyun num = -num;
504*4882a593Smuzhiyun cfreq_off_ratio = num & 0xfffff;
505*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, DVBT_CFREQ_OFF_RATIO, cfreq_off_ratio);
506*4882a593Smuzhiyun if (ret)
507*4882a593Smuzhiyun goto err;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /* soft reset */
510*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x1);
511*4882a593Smuzhiyun if (ret)
512*4882a593Smuzhiyun goto err;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x0);
515*4882a593Smuzhiyun if (ret)
516*4882a593Smuzhiyun goto err;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun return 0;
519*4882a593Smuzhiyun err:
520*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
521*4882a593Smuzhiyun return ret;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
rtl2832_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * c)524*4882a593Smuzhiyun static int rtl2832_get_frontend(struct dvb_frontend *fe,
525*4882a593Smuzhiyun struct dtv_frontend_properties *c)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun struct rtl2832_dev *dev = fe->demodulator_priv;
528*4882a593Smuzhiyun struct i2c_client *client = dev->client;
529*4882a593Smuzhiyun int ret;
530*4882a593Smuzhiyun u8 buf[3];
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun if (dev->sleeping)
533*4882a593Smuzhiyun return 0;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x33c, buf, 2);
536*4882a593Smuzhiyun if (ret)
537*4882a593Smuzhiyun goto err;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x351, &buf[2], 1);
540*4882a593Smuzhiyun if (ret)
541*4882a593Smuzhiyun goto err;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun dev_dbg(&client->dev, "TPS=%*ph\n", 3, buf);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun switch ((buf[0] >> 2) & 3) {
546*4882a593Smuzhiyun case 0:
547*4882a593Smuzhiyun c->modulation = QPSK;
548*4882a593Smuzhiyun break;
549*4882a593Smuzhiyun case 1:
550*4882a593Smuzhiyun c->modulation = QAM_16;
551*4882a593Smuzhiyun break;
552*4882a593Smuzhiyun case 2:
553*4882a593Smuzhiyun c->modulation = QAM_64;
554*4882a593Smuzhiyun break;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun switch ((buf[2] >> 2) & 1) {
558*4882a593Smuzhiyun case 0:
559*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_2K;
560*4882a593Smuzhiyun break;
561*4882a593Smuzhiyun case 1:
562*4882a593Smuzhiyun c->transmission_mode = TRANSMISSION_MODE_8K;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun switch ((buf[2] >> 0) & 3) {
566*4882a593Smuzhiyun case 0:
567*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_32;
568*4882a593Smuzhiyun break;
569*4882a593Smuzhiyun case 1:
570*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_16;
571*4882a593Smuzhiyun break;
572*4882a593Smuzhiyun case 2:
573*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_8;
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun case 3:
576*4882a593Smuzhiyun c->guard_interval = GUARD_INTERVAL_1_4;
577*4882a593Smuzhiyun break;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun switch ((buf[0] >> 4) & 7) {
581*4882a593Smuzhiyun case 0:
582*4882a593Smuzhiyun c->hierarchy = HIERARCHY_NONE;
583*4882a593Smuzhiyun break;
584*4882a593Smuzhiyun case 1:
585*4882a593Smuzhiyun c->hierarchy = HIERARCHY_1;
586*4882a593Smuzhiyun break;
587*4882a593Smuzhiyun case 2:
588*4882a593Smuzhiyun c->hierarchy = HIERARCHY_2;
589*4882a593Smuzhiyun break;
590*4882a593Smuzhiyun case 3:
591*4882a593Smuzhiyun c->hierarchy = HIERARCHY_4;
592*4882a593Smuzhiyun break;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun switch ((buf[1] >> 3) & 7) {
596*4882a593Smuzhiyun case 0:
597*4882a593Smuzhiyun c->code_rate_HP = FEC_1_2;
598*4882a593Smuzhiyun break;
599*4882a593Smuzhiyun case 1:
600*4882a593Smuzhiyun c->code_rate_HP = FEC_2_3;
601*4882a593Smuzhiyun break;
602*4882a593Smuzhiyun case 2:
603*4882a593Smuzhiyun c->code_rate_HP = FEC_3_4;
604*4882a593Smuzhiyun break;
605*4882a593Smuzhiyun case 3:
606*4882a593Smuzhiyun c->code_rate_HP = FEC_5_6;
607*4882a593Smuzhiyun break;
608*4882a593Smuzhiyun case 4:
609*4882a593Smuzhiyun c->code_rate_HP = FEC_7_8;
610*4882a593Smuzhiyun break;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun switch ((buf[1] >> 0) & 7) {
614*4882a593Smuzhiyun case 0:
615*4882a593Smuzhiyun c->code_rate_LP = FEC_1_2;
616*4882a593Smuzhiyun break;
617*4882a593Smuzhiyun case 1:
618*4882a593Smuzhiyun c->code_rate_LP = FEC_2_3;
619*4882a593Smuzhiyun break;
620*4882a593Smuzhiyun case 2:
621*4882a593Smuzhiyun c->code_rate_LP = FEC_3_4;
622*4882a593Smuzhiyun break;
623*4882a593Smuzhiyun case 3:
624*4882a593Smuzhiyun c->code_rate_LP = FEC_5_6;
625*4882a593Smuzhiyun break;
626*4882a593Smuzhiyun case 4:
627*4882a593Smuzhiyun c->code_rate_LP = FEC_7_8;
628*4882a593Smuzhiyun break;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun return 0;
632*4882a593Smuzhiyun err:
633*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
634*4882a593Smuzhiyun return ret;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
rtl2832_read_status(struct dvb_frontend * fe,enum fe_status * status)637*4882a593Smuzhiyun static int rtl2832_read_status(struct dvb_frontend *fe, enum fe_status *status)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun struct rtl2832_dev *dev = fe->demodulator_priv;
640*4882a593Smuzhiyun struct i2c_client *client = dev->client;
641*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
642*4882a593Smuzhiyun int ret;
643*4882a593Smuzhiyun u32 tmp;
644*4882a593Smuzhiyun u8 u8tmp, buf[2];
645*4882a593Smuzhiyun u16 u16tmp;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun *status = 0;
650*4882a593Smuzhiyun if (dev->sleeping)
651*4882a593Smuzhiyun return 0;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun ret = rtl2832_rd_demod_reg(dev, DVBT_FSM_STAGE, &tmp);
654*4882a593Smuzhiyun if (ret)
655*4882a593Smuzhiyun goto err;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (tmp == 11) {
658*4882a593Smuzhiyun *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
659*4882a593Smuzhiyun FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
660*4882a593Smuzhiyun } else if (tmp == 10) {
661*4882a593Smuzhiyun *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
662*4882a593Smuzhiyun FE_HAS_VITERBI;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun dev->fe_status = *status;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* signal strength */
668*4882a593Smuzhiyun if (dev->fe_status & FE_HAS_SIGNAL) {
669*4882a593Smuzhiyun /* read digital AGC */
670*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x305, &u8tmp, 1);
671*4882a593Smuzhiyun if (ret)
672*4882a593Smuzhiyun goto err;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun dev_dbg(&client->dev, "digital agc=%02x", u8tmp);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun u8tmp = ~u8tmp;
677*4882a593Smuzhiyun u16tmp = u8tmp << 8 | u8tmp << 0;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_RELATIVE;
680*4882a593Smuzhiyun c->strength.stat[0].uvalue = u16tmp;
681*4882a593Smuzhiyun } else {
682*4882a593Smuzhiyun c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /* CNR */
686*4882a593Smuzhiyun if (dev->fe_status & FE_HAS_VITERBI) {
687*4882a593Smuzhiyun unsigned hierarchy, constellation;
688*4882a593Smuzhiyun #define CONSTELLATION_NUM 3
689*4882a593Smuzhiyun #define HIERARCHY_NUM 4
690*4882a593Smuzhiyun static const u32 constant[CONSTELLATION_NUM][HIERARCHY_NUM] = {
691*4882a593Smuzhiyun {85387325, 85387325, 85387325, 85387325},
692*4882a593Smuzhiyun {86676178, 86676178, 87167949, 87795660},
693*4882a593Smuzhiyun {87659938, 87659938, 87885178, 88241743},
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x33c, &u8tmp, 1);
697*4882a593Smuzhiyun if (ret)
698*4882a593Smuzhiyun goto err;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun constellation = (u8tmp >> 2) & 0x03; /* [3:2] */
701*4882a593Smuzhiyun if (constellation > CONSTELLATION_NUM - 1)
702*4882a593Smuzhiyun goto err;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun hierarchy = (u8tmp >> 4) & 0x07; /* [6:4] */
705*4882a593Smuzhiyun if (hierarchy > HIERARCHY_NUM - 1)
706*4882a593Smuzhiyun goto err;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x40c, buf, 2);
709*4882a593Smuzhiyun if (ret)
710*4882a593Smuzhiyun goto err;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun u16tmp = buf[0] << 8 | buf[1] << 0;
713*4882a593Smuzhiyun if (u16tmp)
714*4882a593Smuzhiyun tmp = (constant[constellation][hierarchy] -
715*4882a593Smuzhiyun intlog10(u16tmp)) / ((1 << 24) / 10000);
716*4882a593Smuzhiyun else
717*4882a593Smuzhiyun tmp = 0;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun dev_dbg(&client->dev, "cnr raw=%u\n", u16tmp);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
722*4882a593Smuzhiyun c->cnr.stat[0].svalue = tmp;
723*4882a593Smuzhiyun } else {
724*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* BER */
728*4882a593Smuzhiyun if (dev->fe_status & FE_HAS_LOCK) {
729*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x34e, buf, 2);
730*4882a593Smuzhiyun if (ret)
731*4882a593Smuzhiyun goto err;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun u16tmp = buf[0] << 8 | buf[1] << 0;
734*4882a593Smuzhiyun dev->post_bit_error += u16tmp;
735*4882a593Smuzhiyun dev->post_bit_count += 1000000;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun dev_dbg(&client->dev, "ber errors=%u total=1000000\n", u16tmp);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
740*4882a593Smuzhiyun c->post_bit_error.stat[0].uvalue = dev->post_bit_error;
741*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
742*4882a593Smuzhiyun c->post_bit_count.stat[0].uvalue = dev->post_bit_count;
743*4882a593Smuzhiyun } else {
744*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
745*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun return 0;
749*4882a593Smuzhiyun err:
750*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
751*4882a593Smuzhiyun return ret;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
rtl2832_read_snr(struct dvb_frontend * fe,u16 * snr)754*4882a593Smuzhiyun static int rtl2832_read_snr(struct dvb_frontend *fe, u16 *snr)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* report SNR in resolution of 0.1 dB */
759*4882a593Smuzhiyun if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL)
760*4882a593Smuzhiyun *snr = div_s64(c->cnr.stat[0].svalue, 100);
761*4882a593Smuzhiyun else
762*4882a593Smuzhiyun *snr = 0;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun return 0;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
rtl2832_read_ber(struct dvb_frontend * fe,u32 * ber)767*4882a593Smuzhiyun static int rtl2832_read_ber(struct dvb_frontend *fe, u32 *ber)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun struct rtl2832_dev *dev = fe->demodulator_priv;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun *ber = (dev->post_bit_error - dev->post_bit_error_prev);
772*4882a593Smuzhiyun dev->post_bit_error_prev = dev->post_bit_error;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun return 0;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /*
778*4882a593Smuzhiyun * I2C gate/mux/repeater logic
779*4882a593Smuzhiyun * There is delay mechanism to avoid unneeded I2C gate open / close. Gate close
780*4882a593Smuzhiyun * is delayed here a little bit in order to see if there is sequence of I2C
781*4882a593Smuzhiyun * messages sent to same I2C bus.
782*4882a593Smuzhiyun */
rtl2832_i2c_gate_work(struct work_struct * work)783*4882a593Smuzhiyun static void rtl2832_i2c_gate_work(struct work_struct *work)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun struct rtl2832_dev *dev = container_of(work, struct rtl2832_dev, i2c_gate_work.work);
786*4882a593Smuzhiyun struct i2c_client *client = dev->client;
787*4882a593Smuzhiyun int ret;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /* close gate */
790*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x101, 0x08, 0x00);
791*4882a593Smuzhiyun if (ret)
792*4882a593Smuzhiyun goto err;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun return;
795*4882a593Smuzhiyun err:
796*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
rtl2832_select(struct i2c_mux_core * muxc,u32 chan_id)799*4882a593Smuzhiyun static int rtl2832_select(struct i2c_mux_core *muxc, u32 chan_id)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun struct rtl2832_dev *dev = i2c_mux_priv(muxc);
802*4882a593Smuzhiyun struct i2c_client *client = dev->client;
803*4882a593Smuzhiyun int ret;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* terminate possible gate closing */
806*4882a593Smuzhiyun cancel_delayed_work(&dev->i2c_gate_work);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /* open gate */
809*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x101, 0x08, 0x08);
810*4882a593Smuzhiyun if (ret)
811*4882a593Smuzhiyun goto err;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun return 0;
814*4882a593Smuzhiyun err:
815*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
816*4882a593Smuzhiyun return ret;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
rtl2832_deselect(struct i2c_mux_core * muxc,u32 chan_id)819*4882a593Smuzhiyun static int rtl2832_deselect(struct i2c_mux_core *muxc, u32 chan_id)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun struct rtl2832_dev *dev = i2c_mux_priv(muxc);
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun schedule_delayed_work(&dev->i2c_gate_work, usecs_to_jiffies(100));
824*4882a593Smuzhiyun return 0;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun static const struct dvb_frontend_ops rtl2832_ops = {
828*4882a593Smuzhiyun .delsys = { SYS_DVBT },
829*4882a593Smuzhiyun .info = {
830*4882a593Smuzhiyun .name = "Realtek RTL2832 (DVB-T)",
831*4882a593Smuzhiyun .frequency_min_hz = 174 * MHz,
832*4882a593Smuzhiyun .frequency_max_hz = 862 * MHz,
833*4882a593Smuzhiyun .frequency_stepsize_hz = 166667,
834*4882a593Smuzhiyun .caps = FE_CAN_FEC_1_2 |
835*4882a593Smuzhiyun FE_CAN_FEC_2_3 |
836*4882a593Smuzhiyun FE_CAN_FEC_3_4 |
837*4882a593Smuzhiyun FE_CAN_FEC_5_6 |
838*4882a593Smuzhiyun FE_CAN_FEC_7_8 |
839*4882a593Smuzhiyun FE_CAN_FEC_AUTO |
840*4882a593Smuzhiyun FE_CAN_QPSK |
841*4882a593Smuzhiyun FE_CAN_QAM_16 |
842*4882a593Smuzhiyun FE_CAN_QAM_64 |
843*4882a593Smuzhiyun FE_CAN_QAM_AUTO |
844*4882a593Smuzhiyun FE_CAN_TRANSMISSION_MODE_AUTO |
845*4882a593Smuzhiyun FE_CAN_GUARD_INTERVAL_AUTO |
846*4882a593Smuzhiyun FE_CAN_HIERARCHY_AUTO |
847*4882a593Smuzhiyun FE_CAN_RECOVER |
848*4882a593Smuzhiyun FE_CAN_MUTE_TS
849*4882a593Smuzhiyun },
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun .init = rtl2832_init,
852*4882a593Smuzhiyun .sleep = rtl2832_sleep,
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun .get_tune_settings = rtl2832_get_tune_settings,
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun .set_frontend = rtl2832_set_frontend,
857*4882a593Smuzhiyun .get_frontend = rtl2832_get_frontend,
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun .read_status = rtl2832_read_status,
860*4882a593Smuzhiyun .read_snr = rtl2832_read_snr,
861*4882a593Smuzhiyun .read_ber = rtl2832_read_ber,
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun
rtl2832_volatile_reg(struct device * dev,unsigned int reg)864*4882a593Smuzhiyun static bool rtl2832_volatile_reg(struct device *dev, unsigned int reg)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun switch (reg) {
867*4882a593Smuzhiyun case 0x305:
868*4882a593Smuzhiyun case 0x33c:
869*4882a593Smuzhiyun case 0x34e:
870*4882a593Smuzhiyun case 0x351:
871*4882a593Smuzhiyun case 0x40c ... 0x40d:
872*4882a593Smuzhiyun return true;
873*4882a593Smuzhiyun default:
874*4882a593Smuzhiyun break;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun return false;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
rtl2832_get_dvb_frontend(struct i2c_client * client)880*4882a593Smuzhiyun static struct dvb_frontend *rtl2832_get_dvb_frontend(struct i2c_client *client)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun struct rtl2832_dev *dev = i2c_get_clientdata(client);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
885*4882a593Smuzhiyun return &dev->fe;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
rtl2832_get_i2c_adapter(struct i2c_client * client)888*4882a593Smuzhiyun static struct i2c_adapter *rtl2832_get_i2c_adapter(struct i2c_client *client)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun struct rtl2832_dev *dev = i2c_get_clientdata(client);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
893*4882a593Smuzhiyun return dev->muxc->adapter[0];
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
rtl2832_slave_ts_ctrl(struct i2c_client * client,bool enable)896*4882a593Smuzhiyun static int rtl2832_slave_ts_ctrl(struct i2c_client *client, bool enable)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun struct rtl2832_dev *dev = i2c_get_clientdata(client);
899*4882a593Smuzhiyun int ret;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun dev_dbg(&client->dev, "enable=%d\n", enable);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun if (enable) {
904*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x0);
905*4882a593Smuzhiyun if (ret)
906*4882a593Smuzhiyun goto err;
907*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x10c, "\x5f\xff", 2);
908*4882a593Smuzhiyun if (ret)
909*4882a593Smuzhiyun goto err;
910*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, DVBT_PIP_ON, 0x1);
911*4882a593Smuzhiyun if (ret)
912*4882a593Smuzhiyun goto err;
913*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x0bc, "\x18", 1);
914*4882a593Smuzhiyun if (ret)
915*4882a593Smuzhiyun goto err;
916*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x192, "\x7f\xf7\xff", 3);
917*4882a593Smuzhiyun if (ret)
918*4882a593Smuzhiyun goto err;
919*4882a593Smuzhiyun } else {
920*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x192, "\x00\x0f\xff", 3);
921*4882a593Smuzhiyun if (ret)
922*4882a593Smuzhiyun goto err;
923*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x0bc, "\x08", 1);
924*4882a593Smuzhiyun if (ret)
925*4882a593Smuzhiyun goto err;
926*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, DVBT_PIP_ON, 0x0);
927*4882a593Smuzhiyun if (ret)
928*4882a593Smuzhiyun goto err;
929*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x10c, "\x00\x00", 2);
930*4882a593Smuzhiyun if (ret)
931*4882a593Smuzhiyun goto err;
932*4882a593Smuzhiyun ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x1);
933*4882a593Smuzhiyun if (ret)
934*4882a593Smuzhiyun goto err;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun dev->slave_ts = enable;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun return 0;
940*4882a593Smuzhiyun err:
941*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
942*4882a593Smuzhiyun return ret;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
rtl2832_pid_filter_ctrl(struct dvb_frontend * fe,int onoff)945*4882a593Smuzhiyun static int rtl2832_pid_filter_ctrl(struct dvb_frontend *fe, int onoff)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun struct rtl2832_dev *dev = fe->demodulator_priv;
948*4882a593Smuzhiyun struct i2c_client *client = dev->client;
949*4882a593Smuzhiyun int ret;
950*4882a593Smuzhiyun u8 u8tmp;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun dev_dbg(&client->dev, "onoff=%d, slave_ts=%d\n", onoff, dev->slave_ts);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /* enable / disable PID filter */
955*4882a593Smuzhiyun if (onoff)
956*4882a593Smuzhiyun u8tmp = 0x80;
957*4882a593Smuzhiyun else
958*4882a593Smuzhiyun u8tmp = 0x00;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun if (dev->slave_ts)
961*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x021, 0xc0, u8tmp);
962*4882a593Smuzhiyun else
963*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0x061, 0xc0, u8tmp);
964*4882a593Smuzhiyun if (ret)
965*4882a593Smuzhiyun goto err;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun return 0;
968*4882a593Smuzhiyun err:
969*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
970*4882a593Smuzhiyun return ret;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
rtl2832_pid_filter(struct dvb_frontend * fe,u8 index,u16 pid,int onoff)973*4882a593Smuzhiyun static int rtl2832_pid_filter(struct dvb_frontend *fe, u8 index, u16 pid,
974*4882a593Smuzhiyun int onoff)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun struct rtl2832_dev *dev = fe->demodulator_priv;
977*4882a593Smuzhiyun struct i2c_client *client = dev->client;
978*4882a593Smuzhiyun int ret;
979*4882a593Smuzhiyun u8 buf[4];
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun dev_dbg(&client->dev, "index=%d pid=%04x onoff=%d slave_ts=%d\n",
982*4882a593Smuzhiyun index, pid, onoff, dev->slave_ts);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /* skip invalid PIDs (0x2000) */
985*4882a593Smuzhiyun if (pid > 0x1fff || index > 32)
986*4882a593Smuzhiyun return 0;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun if (onoff)
989*4882a593Smuzhiyun set_bit(index, &dev->filters);
990*4882a593Smuzhiyun else
991*4882a593Smuzhiyun clear_bit(index, &dev->filters);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /* enable / disable PIDs */
994*4882a593Smuzhiyun buf[0] = (dev->filters >> 0) & 0xff;
995*4882a593Smuzhiyun buf[1] = (dev->filters >> 8) & 0xff;
996*4882a593Smuzhiyun buf[2] = (dev->filters >> 16) & 0xff;
997*4882a593Smuzhiyun buf[3] = (dev->filters >> 24) & 0xff;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun if (dev->slave_ts)
1000*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x022, buf, 4);
1001*4882a593Smuzhiyun else
1002*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x062, buf, 4);
1003*4882a593Smuzhiyun if (ret)
1004*4882a593Smuzhiyun goto err;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /* add PID */
1007*4882a593Smuzhiyun buf[0] = (pid >> 8) & 0xff;
1008*4882a593Smuzhiyun buf[1] = (pid >> 0) & 0xff;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun if (dev->slave_ts)
1011*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x026 + 2 * index, buf, 2);
1012*4882a593Smuzhiyun else
1013*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x066 + 2 * index, buf, 2);
1014*4882a593Smuzhiyun if (ret)
1015*4882a593Smuzhiyun goto err;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun return 0;
1018*4882a593Smuzhiyun err:
1019*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1020*4882a593Smuzhiyun return ret;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
rtl2832_probe(struct i2c_client * client,const struct i2c_device_id * id)1023*4882a593Smuzhiyun static int rtl2832_probe(struct i2c_client *client,
1024*4882a593Smuzhiyun const struct i2c_device_id *id)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun struct rtl2832_platform_data *pdata = client->dev.platform_data;
1027*4882a593Smuzhiyun struct i2c_adapter *i2c = client->adapter;
1028*4882a593Smuzhiyun struct rtl2832_dev *dev;
1029*4882a593Smuzhiyun int ret;
1030*4882a593Smuzhiyun u8 tmp;
1031*4882a593Smuzhiyun static const struct regmap_range_cfg regmap_range_cfg[] = {
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun .selector_reg = 0x00,
1034*4882a593Smuzhiyun .selector_mask = 0xff,
1035*4882a593Smuzhiyun .selector_shift = 0,
1036*4882a593Smuzhiyun .window_start = 0,
1037*4882a593Smuzhiyun .window_len = 0x100,
1038*4882a593Smuzhiyun .range_min = 0 * 0x100,
1039*4882a593Smuzhiyun .range_max = 5 * 0x100,
1040*4882a593Smuzhiyun },
1041*4882a593Smuzhiyun };
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /* allocate memory for the internal state */
1046*4882a593Smuzhiyun dev = kzalloc(sizeof(struct rtl2832_dev), GFP_KERNEL);
1047*4882a593Smuzhiyun if (dev == NULL) {
1048*4882a593Smuzhiyun ret = -ENOMEM;
1049*4882a593Smuzhiyun goto err;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun /* setup the state */
1053*4882a593Smuzhiyun i2c_set_clientdata(client, dev);
1054*4882a593Smuzhiyun dev->client = client;
1055*4882a593Smuzhiyun dev->pdata = client->dev.platform_data;
1056*4882a593Smuzhiyun dev->sleeping = true;
1057*4882a593Smuzhiyun INIT_DELAYED_WORK(&dev->i2c_gate_work, rtl2832_i2c_gate_work);
1058*4882a593Smuzhiyun /* create regmap */
1059*4882a593Smuzhiyun dev->regmap_config.reg_bits = 8,
1060*4882a593Smuzhiyun dev->regmap_config.val_bits = 8,
1061*4882a593Smuzhiyun dev->regmap_config.volatile_reg = rtl2832_volatile_reg,
1062*4882a593Smuzhiyun dev->regmap_config.max_register = 5 * 0x100,
1063*4882a593Smuzhiyun dev->regmap_config.ranges = regmap_range_cfg,
1064*4882a593Smuzhiyun dev->regmap_config.num_ranges = ARRAY_SIZE(regmap_range_cfg),
1065*4882a593Smuzhiyun dev->regmap_config.cache_type = REGCACHE_NONE,
1066*4882a593Smuzhiyun dev->regmap = regmap_init_i2c(client, &dev->regmap_config);
1067*4882a593Smuzhiyun if (IS_ERR(dev->regmap)) {
1068*4882a593Smuzhiyun ret = PTR_ERR(dev->regmap);
1069*4882a593Smuzhiyun goto err_kfree;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /* check if the demod is there */
1073*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x000, &tmp, 1);
1074*4882a593Smuzhiyun if (ret)
1075*4882a593Smuzhiyun goto err_regmap_exit;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun /* create muxed i2c adapter for demod tuner bus */
1078*4882a593Smuzhiyun dev->muxc = i2c_mux_alloc(i2c, &i2c->dev, 1, 0, I2C_MUX_LOCKED,
1079*4882a593Smuzhiyun rtl2832_select, rtl2832_deselect);
1080*4882a593Smuzhiyun if (!dev->muxc) {
1081*4882a593Smuzhiyun ret = -ENOMEM;
1082*4882a593Smuzhiyun goto err_regmap_exit;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun dev->muxc->priv = dev;
1085*4882a593Smuzhiyun ret = i2c_mux_add_adapter(dev->muxc, 0, 0, 0);
1086*4882a593Smuzhiyun if (ret)
1087*4882a593Smuzhiyun goto err_regmap_exit;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun /* create dvb_frontend */
1090*4882a593Smuzhiyun memcpy(&dev->fe.ops, &rtl2832_ops, sizeof(struct dvb_frontend_ops));
1091*4882a593Smuzhiyun dev->fe.demodulator_priv = dev;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun /* setup callbacks */
1094*4882a593Smuzhiyun pdata->get_dvb_frontend = rtl2832_get_dvb_frontend;
1095*4882a593Smuzhiyun pdata->get_i2c_adapter = rtl2832_get_i2c_adapter;
1096*4882a593Smuzhiyun pdata->slave_ts_ctrl = rtl2832_slave_ts_ctrl;
1097*4882a593Smuzhiyun pdata->pid_filter = rtl2832_pid_filter;
1098*4882a593Smuzhiyun pdata->pid_filter_ctrl = rtl2832_pid_filter_ctrl;
1099*4882a593Smuzhiyun pdata->regmap = dev->regmap;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun dev_info(&client->dev, "Realtek RTL2832 successfully attached\n");
1102*4882a593Smuzhiyun return 0;
1103*4882a593Smuzhiyun err_regmap_exit:
1104*4882a593Smuzhiyun regmap_exit(dev->regmap);
1105*4882a593Smuzhiyun err_kfree:
1106*4882a593Smuzhiyun kfree(dev);
1107*4882a593Smuzhiyun err:
1108*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1109*4882a593Smuzhiyun return ret;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun
rtl2832_remove(struct i2c_client * client)1112*4882a593Smuzhiyun static int rtl2832_remove(struct i2c_client *client)
1113*4882a593Smuzhiyun {
1114*4882a593Smuzhiyun struct rtl2832_dev *dev = i2c_get_clientdata(client);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun cancel_delayed_work_sync(&dev->i2c_gate_work);
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun i2c_mux_del_adapters(dev->muxc);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun regmap_exit(dev->regmap);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun kfree(dev);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun return 0;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun static const struct i2c_device_id rtl2832_id_table[] = {
1130*4882a593Smuzhiyun {"rtl2832", 0},
1131*4882a593Smuzhiyun {}
1132*4882a593Smuzhiyun };
1133*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, rtl2832_id_table);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun static struct i2c_driver rtl2832_driver = {
1136*4882a593Smuzhiyun .driver = {
1137*4882a593Smuzhiyun .name = "rtl2832",
1138*4882a593Smuzhiyun .suppress_bind_attrs = true,
1139*4882a593Smuzhiyun },
1140*4882a593Smuzhiyun .probe = rtl2832_probe,
1141*4882a593Smuzhiyun .remove = rtl2832_remove,
1142*4882a593Smuzhiyun .id_table = rtl2832_id_table,
1143*4882a593Smuzhiyun };
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun module_i2c_driver(rtl2832_driver);
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun MODULE_AUTHOR("Thomas Mair <mair.thomas86@gmail.com>");
1148*4882a593Smuzhiyun MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
1149*4882a593Smuzhiyun MODULE_DESCRIPTION("Realtek RTL2832 DVB-T demodulator driver");
1150*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1151