1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (c) 2011-2013 MaxLinear, Inc. All rights reserved 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * License type: GPLv2 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it under 8*4882a593Smuzhiyun * the terms of the GNU General Public License as published by the Free Software 9*4882a593Smuzhiyun * Foundation. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT 12*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS 13*4882a593Smuzhiyun * FOR A PARTICULAR PURPOSE. See the GNU General Public License for more details. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * This program may alternatively be licensed under a proprietary license from 16*4882a593Smuzhiyun * MaxLinear, Inc. 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #ifndef __MXL58X_REGISTERS_H__ 21*4882a593Smuzhiyun #define __MXL58X_REGISTERS_H__ 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define HYDRA_INTR_STATUS_REG 0x80030008 24*4882a593Smuzhiyun #define HYDRA_INTR_MASK_REG 0x8003000C 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define HYDRA_CRYSTAL_SETTING 0x3FFFC5F0 /* 0 - 24 MHz & 1 - 27 MHz */ 27*4882a593Smuzhiyun #define HYDRA_CRYSTAL_CAP 0x3FFFEDA4 /* 0 - 24 MHz & 1 - 27 MHz */ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define HYDRA_CPU_RESET_REG 0x8003003C 30*4882a593Smuzhiyun #define HYDRA_CPU_RESET_DATA 0x00000400 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define HYDRA_RESET_TRANSPORT_FIFO_REG 0x80030028 33*4882a593Smuzhiyun #define HYDRA_RESET_TRANSPORT_FIFO_DATA 0x00000000 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define HYDRA_RESET_BBAND_REG 0x80030024 36*4882a593Smuzhiyun #define HYDRA_RESET_BBAND_DATA 0x00000000 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define HYDRA_RESET_XBAR_REG 0x80030020 39*4882a593Smuzhiyun #define HYDRA_RESET_XBAR_DATA 0x00000000 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define HYDRA_MODULES_CLK_1_REG 0x80030014 42*4882a593Smuzhiyun #define HYDRA_DISABLE_CLK_1 0x00000000 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define HYDRA_MODULES_CLK_2_REG 0x8003001C 45*4882a593Smuzhiyun #define HYDRA_DISABLE_CLK_2 0x0000000B 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define HYDRA_PRCM_ROOT_CLK_REG 0x80030018 48*4882a593Smuzhiyun #define HYDRA_PRCM_ROOT_CLK_DISABLE 0x00000000 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define HYDRA_CPU_RESET_CHECK_REG 0x80030008 51*4882a593Smuzhiyun #define HYDRA_CPU_RESET_CHECK_OFFSET 0x40000000 /* <bit 30> */ 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define HYDRA_SKU_ID_REG 0x90000190 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define FW_DL_SIGN_ADDR 0x3FFFEAE0 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun /* Register to check if FW is running or not */ 58*4882a593Smuzhiyun #define HYDRA_HEAR_BEAT 0x3FFFEDDC 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* Firmware version */ 61*4882a593Smuzhiyun #define HYDRA_FIRMWARE_VERSION 0x3FFFEDB8 62*4882a593Smuzhiyun #define HYDRA_FW_RC_VERSION 0x3FFFCFAC 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* Firmware patch version */ 65*4882a593Smuzhiyun #define HYDRA_FIRMWARE_PATCH_VERSION 0x3FFFEDC2 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* SOC operating temperature in C */ 68*4882a593Smuzhiyun #define HYDRA_TEMPARATURE 0x3FFFEDB4 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* Demod & Tuner status registers */ 71*4882a593Smuzhiyun /* Demod 0 status base address */ 72*4882a593Smuzhiyun #define HYDRA_DEMOD_0_BASE_ADDR 0x3FFFC64C 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* Tuner 0 status base address */ 75*4882a593Smuzhiyun #define HYDRA_TUNER_0_BASE_ADDR 0x3FFFCE4C 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define POWER_FROM_ADCRSSI_READBACK 0x3FFFEB6C 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* Macros to determine base address of respective demod or tuner */ 80*4882a593Smuzhiyun #define HYDRA_DMD_STATUS_OFFSET(demodID) ((demodID) * 0x100) 81*4882a593Smuzhiyun #define HYDRA_TUNER_STATUS_OFFSET(tunerID) ((tunerID) * 0x40) 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /* Demod status address offset from respective demod's base address */ 84*4882a593Smuzhiyun #define HYDRA_DMD_AGC_DIG_LEVEL_ADDR_OFFSET 0x3FFFC64C 85*4882a593Smuzhiyun #define HYDRA_DMD_LOCK_STATUS_ADDR_OFFSET 0x3FFFC650 86*4882a593Smuzhiyun #define HYDRA_DMD_ACQ_STATUS_ADDR_OFFSET 0x3FFFC654 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define HYDRA_DMD_STANDARD_ADDR_OFFSET 0x3FFFC658 89*4882a593Smuzhiyun #define HYDRA_DMD_SPECTRUM_INVERSION_ADDR_OFFSET 0x3FFFC65C 90*4882a593Smuzhiyun #define HYDRA_DMD_SPECTRUM_ROLL_OFF_ADDR_OFFSET 0x3FFFC660 91*4882a593Smuzhiyun #define HYDRA_DMD_SYMBOL_RATE_ADDR_OFFSET 0x3FFFC664 92*4882a593Smuzhiyun #define HYDRA_DMD_MODULATION_SCHEME_ADDR_OFFSET 0x3FFFC668 93*4882a593Smuzhiyun #define HYDRA_DMD_FEC_CODE_RATE_ADDR_OFFSET 0x3FFFC66C 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define HYDRA_DMD_SNR_ADDR_OFFSET 0x3FFFC670 96*4882a593Smuzhiyun #define HYDRA_DMD_FREQ_OFFSET_ADDR_OFFSET 0x3FFFC674 97*4882a593Smuzhiyun #define HYDRA_DMD_CTL_FREQ_OFFSET_ADDR_OFFSET 0x3FFFC678 98*4882a593Smuzhiyun #define HYDRA_DMD_STR_FREQ_OFFSET_ADDR_OFFSET 0x3FFFC67C 99*4882a593Smuzhiyun #define HYDRA_DMD_FTL_FREQ_OFFSET_ADDR_OFFSET 0x3FFFC680 100*4882a593Smuzhiyun #define HYDRA_DMD_STR_NBC_SYNC_LOCK_ADDR_OFFSET 0x3FFFC684 101*4882a593Smuzhiyun #define HYDRA_DMD_CYCLE_SLIP_COUNT_ADDR_OFFSET 0x3FFFC688 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define HYDRA_DMD_DISPLAY_I_ADDR_OFFSET 0x3FFFC68C 104*4882a593Smuzhiyun #define HYDRA_DMD_DISPLAY_Q_ADDR_OFFSET 0x3FFFC68E 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define HYDRA_DMD_DVBS2_CRC_ERRORS_ADDR_OFFSET 0x3FFFC690 107*4882a593Smuzhiyun #define HYDRA_DMD_DVBS2_PER_COUNT_ADDR_OFFSET 0x3FFFC694 108*4882a593Smuzhiyun #define HYDRA_DMD_DVBS2_PER_WINDOW_ADDR_OFFSET 0x3FFFC698 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define HYDRA_DMD_DVBS_CORR_RS_ERRORS_ADDR_OFFSET 0x3FFFC69C 111*4882a593Smuzhiyun #define HYDRA_DMD_DVBS_UNCORR_RS_ERRORS_ADDR_OFFSET 0x3FFFC6A0 112*4882a593Smuzhiyun #define HYDRA_DMD_DVBS_BER_COUNT_ADDR_OFFSET 0x3FFFC6A4 113*4882a593Smuzhiyun #define HYDRA_DMD_DVBS_BER_WINDOW_ADDR_OFFSET 0x3FFFC6A8 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* Debug-purpose DVB-S DMD 0 */ 116*4882a593Smuzhiyun #define HYDRA_DMD_DVBS_1ST_CORR_RS_ERRORS_ADDR_OFFSET 0x3FFFC6C8 /* corrected RS Errors: 1st iteration */ 117*4882a593Smuzhiyun #define HYDRA_DMD_DVBS_1ST_UNCORR_RS_ERRORS_ADDR_OFFSET 0x3FFFC6CC /* uncorrected RS Errors: 1st iteration */ 118*4882a593Smuzhiyun #define HYDRA_DMD_DVBS_BER_COUNT_1ST_ADDR_OFFSET 0x3FFFC6D0 119*4882a593Smuzhiyun #define HYDRA_DMD_DVBS_BER_WINDOW_1ST_ADDR_OFFSET 0x3FFFC6D4 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define HYDRA_DMD_TUNER_ID_ADDR_OFFSET 0x3FFFC6AC 122*4882a593Smuzhiyun #define HYDRA_DMD_DVBS2_PILOT_ON_OFF_ADDR_OFFSET 0x3FFFC6B0 123*4882a593Smuzhiyun #define HYDRA_DMD_FREQ_SEARCH_RANGE_KHZ_ADDR_OFFSET 0x3FFFC6B4 124*4882a593Smuzhiyun #define HYDRA_DMD_STATUS_LOCK_ADDR_OFFSET 0x3FFFC6B8 125*4882a593Smuzhiyun #define HYDRA_DMD_STATUS_CENTER_FREQ_IN_KHZ_ADDR 0x3FFFC704 126*4882a593Smuzhiyun #define HYDRA_DMD_STATUS_INPUT_POWER_ADDR 0x3FFFC708 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* DVB-S new scaled_BER_count for a new BER API, see HYDRA-1343 "DVB-S post viterbi information" */ 129*4882a593Smuzhiyun #define DMD0_STATUS_DVBS_1ST_SCALED_BER_COUNT_ADDR 0x3FFFC710 /* DMD 0: 1st iteration BER count scaled by HYDRA_BER_COUNT_SCALING_FACTOR */ 130*4882a593Smuzhiyun #define DMD0_STATUS_DVBS_SCALED_BER_COUNT_ADDR 0x3FFFC714 /* DMD 0: 2nd iteration BER count scaled by HYDRA_BER_COUNT_SCALING_FACTOR */ 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define DMD0_SPECTRUM_MIN_GAIN_STATUS 0x3FFFC73C 133*4882a593Smuzhiyun #define DMD0_SPECTRUM_MIN_GAIN_WB_SAGC_VALUE 0x3FFFC740 134*4882a593Smuzhiyun #define DMD0_SPECTRUM_MIN_GAIN_NB_SAGC_VALUE 0x3FFFC744 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define HYDRA_DMD_STATUS_END_ADDR_OFFSET 0x3FFFC748 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* Tuner status address offset from respective tuners's base address */ 139*4882a593Smuzhiyun #define HYDRA_TUNER_DEMOD_ID_ADDR_OFFSET 0x3FFFCE4C 140*4882a593Smuzhiyun #define HYDRA_TUNER_AGC_LOCK_OFFSET 0x3FFFCE50 141*4882a593Smuzhiyun #define HYDRA_TUNER_SPECTRUM_STATUS_OFFSET 0x3FFFCE54 142*4882a593Smuzhiyun #define HYDRA_TUNER_SPECTRUM_BIN_SIZE_OFFSET 0x3FFFCE58 143*4882a593Smuzhiyun #define HYDRA_TUNER_SPECTRUM_ADDRESS_OFFSET 0x3FFFCE5C 144*4882a593Smuzhiyun #define HYDRA_TUNER_ENABLE_COMPLETE 0x3FFFEB78 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #define HYDRA_DEMOD_STATUS_LOCK(devId, demodId) write_register(devId, (HYDRA_DMD_STATUS_LOCK_ADDR_OFFSET + HYDRA_DMD_STATUS_OFFSET(demodId)), MXL_YES) 147*4882a593Smuzhiyun #define HYDRA_DEMOD_STATUS_UNLOCK(devId, demodId) write_register(devId, (HYDRA_DMD_STATUS_LOCK_ADDR_OFFSET + HYDRA_DMD_STATUS_OFFSET(demodId)), MXL_NO) 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define HYDRA_VERSION 0x3FFFEDB8 150*4882a593Smuzhiyun #define HYDRA_DEMOD0_VERSION 0x3FFFEDBC 151*4882a593Smuzhiyun #define HYDRA_DEMOD1_VERSION 0x3FFFEDC0 152*4882a593Smuzhiyun #define HYDRA_DEMOD2_VERSION 0x3FFFEDC4 153*4882a593Smuzhiyun #define HYDRA_DEMOD3_VERSION 0x3FFFEDC8 154*4882a593Smuzhiyun #define HYDRA_DEMOD4_VERSION 0x3FFFEDCC 155*4882a593Smuzhiyun #define HYDRA_DEMOD5_VERSION 0x3FFFEDD0 156*4882a593Smuzhiyun #define HYDRA_DEMOD6_VERSION 0x3FFFEDD4 157*4882a593Smuzhiyun #define HYDRA_DEMOD7_VERSION 0x3FFFEDD8 158*4882a593Smuzhiyun #define HYDRA_HEAR_BEAT 0x3FFFEDDC 159*4882a593Smuzhiyun #define HYDRA_SKU_MGMT 0x3FFFEBC0 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define MXL_HYDRA_FPGA_A_ADDRESS 0x91C00000 162*4882a593Smuzhiyun #define MXL_HYDRA_FPGA_B_ADDRESS 0x91D00000 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun /* TS control base address */ 165*4882a593Smuzhiyun #define HYDRA_TS_CTRL_BASE_ADDR 0x90700000 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define MPEG_MUX_MODE_SLICE0_REG (HYDRA_TS_CTRL_BASE_ADDR + 0x08) 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #define MPEG_MUX_MODE_SLICE1_REG (HYDRA_TS_CTRL_BASE_ADDR + 0x08) 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define PID_BANK_SEL_SLICE0_REG (HYDRA_TS_CTRL_BASE_ADDR + 0x190) 172*4882a593Smuzhiyun #define PID_BANK_SEL_SLICE1_REG (HYDRA_TS_CTRL_BASE_ADDR + 0x1B0) 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define MPEG_CLK_GATED_REG (HYDRA_TS_CTRL_BASE_ADDR + 0x20) 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun #define MPEG_CLK_ALWAYS_ON_REG (HYDRA_TS_CTRL_BASE_ADDR + 0x1D4) 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define HYDRA_REGULAR_PID_BANK_A_REG (HYDRA_TS_CTRL_BASE_ADDR + 0x190) 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun #define HYDRA_FIXED_PID_BANK_A_REG (HYDRA_TS_CTRL_BASE_ADDR + 0x190) 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define HYDRA_REGULAR_PID_BANK_B_REG (HYDRA_TS_CTRL_BASE_ADDR + 0x1B0) 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define HYDRA_FIXED_PID_BANK_B_REG (HYDRA_TS_CTRL_BASE_ADDR + 0x1B0) 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define FIXED_PID_TBL_REG_ADDRESS_0 (HYDRA_TS_CTRL_BASE_ADDR + 0x9000) 187*4882a593Smuzhiyun #define FIXED_PID_TBL_REG_ADDRESS_1 (HYDRA_TS_CTRL_BASE_ADDR + 0x9100) 188*4882a593Smuzhiyun #define FIXED_PID_TBL_REG_ADDRESS_2 (HYDRA_TS_CTRL_BASE_ADDR + 0x9200) 189*4882a593Smuzhiyun #define FIXED_PID_TBL_REG_ADDRESS_3 (HYDRA_TS_CTRL_BASE_ADDR + 0x9300) 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #define FIXED_PID_TBL_REG_ADDRESS_4 (HYDRA_TS_CTRL_BASE_ADDR + 0xB000) 192*4882a593Smuzhiyun #define FIXED_PID_TBL_REG_ADDRESS_5 (HYDRA_TS_CTRL_BASE_ADDR + 0xB100) 193*4882a593Smuzhiyun #define FIXED_PID_TBL_REG_ADDRESS_6 (HYDRA_TS_CTRL_BASE_ADDR + 0xB200) 194*4882a593Smuzhiyun #define FIXED_PID_TBL_REG_ADDRESS_7 (HYDRA_TS_CTRL_BASE_ADDR + 0xB300) 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define REGULAR_PID_TBL_REG_ADDRESS_0 (HYDRA_TS_CTRL_BASE_ADDR + 0x8000) 197*4882a593Smuzhiyun #define REGULAR_PID_TBL_REG_ADDRESS_1 (HYDRA_TS_CTRL_BASE_ADDR + 0x8200) 198*4882a593Smuzhiyun #define REGULAR_PID_TBL_REG_ADDRESS_2 (HYDRA_TS_CTRL_BASE_ADDR + 0x8400) 199*4882a593Smuzhiyun #define REGULAR_PID_TBL_REG_ADDRESS_3 (HYDRA_TS_CTRL_BASE_ADDR + 0x8600) 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun #define REGULAR_PID_TBL_REG_ADDRESS_4 (HYDRA_TS_CTRL_BASE_ADDR + 0xA000) 202*4882a593Smuzhiyun #define REGULAR_PID_TBL_REG_ADDRESS_5 (HYDRA_TS_CTRL_BASE_ADDR + 0xA200) 203*4882a593Smuzhiyun #define REGULAR_PID_TBL_REG_ADDRESS_6 (HYDRA_TS_CTRL_BASE_ADDR + 0xA400) 204*4882a593Smuzhiyun #define REGULAR_PID_TBL_REG_ADDRESS_7 (HYDRA_TS_CTRL_BASE_ADDR + 0xA600) 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun /***************************************************************************/ 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define PAD_MUX_GPIO_00_SYNC_BASEADDR 0x90000188 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #define PAD_MUX_UART_RX_C_PINMUX_BASEADDR 0x9000001C 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define XPT_PACKET_GAP_MIN_BASEADDR 0x90700044 214*4882a593Smuzhiyun #define XPT_NCO_COUNT_BASEADDR 0x90700238 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun #define XPT_NCO_COUNT_BASEADDR1 0x9070023C 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* V2 DigRF status register */ 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun #define XPT_PID_BASEADDR 0x90708000 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #define XPT_PID_REMAP_BASEADDR 0x90708004 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define XPT_KNOWN_PID_BASEADDR 0x90709000 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun #define XPT_PID_BASEADDR1 0x9070A000 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #define XPT_PID_REMAP_BASEADDR1 0x9070A004 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #define XPT_KNOWN_PID_BASEADDR1 0x9070B000 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define XPT_BERT_LOCK_BASEADDR 0x907000B8 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun #define XPT_BERT_BASEADDR 0x907000BC 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #define XPT_BERT_INVERT_BASEADDR 0x907000C0 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun #define XPT_BERT_HEADER_BASEADDR 0x907000C4 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #define XPT_BERT_BASEADDR1 0x907000C8 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT0_BASEADDR 0x907000CC 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT0_BASEADDR1 0x907000D0 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT1_BASEADDR 0x907000D4 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT1_BASEADDR1 0x907000D8 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT2_BASEADDR 0x907000DC 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT2_BASEADDR1 0x907000E0 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT3_BASEADDR 0x907000E4 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT3_BASEADDR1 0x907000E8 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT4_BASEADDR 0x907000EC 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT4_BASEADDR1 0x907000F0 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT5_BASEADDR 0x907000F4 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT5_BASEADDR1 0x907000F8 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT6_BASEADDR 0x907000FC 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT6_BASEADDR1 0x90700100 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT7_BASEADDR 0x90700104 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun #define XPT_BERT_BIT_COUNT7_BASEADDR1 0x90700108 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT0_BASEADDR 0x9070010C 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT0_BASEADDR1 0x90700110 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT1_BASEADDR 0x90700114 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT1_BASEADDR1 0x90700118 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT2_BASEADDR 0x9070011C 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT2_BASEADDR1 0x90700120 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT3_BASEADDR 0x90700124 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT3_BASEADDR1 0x90700128 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT4_BASEADDR 0x9070012C 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT4_BASEADDR1 0x90700130 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT5_BASEADDR 0x90700134 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT5_BASEADDR1 0x90700138 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT6_BASEADDR 0x9070013C 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT6_BASEADDR1 0x90700140 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT7_BASEADDR 0x90700144 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun #define XPT_BERT_ERR_COUNT7_BASEADDR1 0x90700148 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun #define XPT_BERT_ERROR_BASEADDR 0x9070014C 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun #define XPT_BERT_ANALYZER_BASEADDR 0x90700150 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun #define XPT_BERT_ANALYZER_BASEADDR1 0x90700154 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun #define XPT_BERT_ANALYZER_BASEADDR2 0x90700158 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun #define XPT_BERT_ANALYZER_BASEADDR3 0x9070015C 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun #define XPT_BERT_ANALYZER_BASEADDR4 0x90700160 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun #define XPT_BERT_ANALYZER_BASEADDR5 0x90700164 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun #define XPT_BERT_ANALYZER_BASEADDR6 0x90700168 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun #define XPT_BERT_ANALYZER_BASEADDR7 0x9070016C 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun #define XPT_BERT_ANALYZER_BASEADDR8 0x90700170 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun #define XPT_BERT_ANALYZER_BASEADDR9 0x90700174 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun #define XPT_DMD0_BASEADDR 0x9070024C 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun /* V2 AGC Gain Freeze & step */ 331*4882a593Smuzhiyun #define DBG_ENABLE_DISABLE_AGC (0x3FFFCF60) /* 1: DISABLE, 0:ENABLE */ 332*4882a593Smuzhiyun #define WB_DFE0_DFE_FB_RF1_BASEADDR 0x903004A4 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun #define WB_DFE1_DFE_FB_RF1_BASEADDR 0x904004A4 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun #define WB_DFE2_DFE_FB_RF1_BASEADDR 0x905004A4 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun #define WB_DFE3_DFE_FB_RF1_BASEADDR 0x906004A4 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun #define AFE_REG_D2A_TA_RFFE_LNA_BO_1P8_BASEADDR 0x90200104 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun #define AFE_REG_AFE_REG_SPARE_BASEADDR 0x902000A0 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun #define AFE_REG_AFE_REG_SPARE_BASEADDR1 0x902000B4 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun #define AFE_REG_AFE_REG_SPARE_BASEADDR2 0x902000C4 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun #define AFE_REG_AFE_REG_SPARE_BASEADDR3 0x902000D4 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun #define WB_DFE0_DFE_FB_AGC_BASEADDR 0x90300498 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun #define WB_DFE1_DFE_FB_AGC_BASEADDR 0x90400498 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun #define WB_DFE2_DFE_FB_AGC_BASEADDR 0x90500498 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun #define WB_DFE3_DFE_FB_AGC_BASEADDR 0x90600498 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun #define WDT_WD_INT_BASEADDR 0x8002000C 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun #define FSK_TX_FTM_BASEADDR 0x80090000 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun #define FSK_TX_FTM_TX_CNT_BASEADDR 0x80090018 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun #define AFE_REG_D2A_FSK_BIAS_BASEADDR 0x90200040 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun #define DMD_TEI_BASEADDR 0x3FFFEBE0 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun #endif /* __MXL58X_REGISTERS_H__ */ 369