1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the MaxLinear MxL5xx family of tuners/demods
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014-2015 Ralph Metzler <rjkm@metzlerbros.de>
6*4882a593Smuzhiyun * Marcus Metzler <mocm@metzlerbros.de>
7*4882a593Smuzhiyun * developed for Digital Devices GmbH
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * based on code:
10*4882a593Smuzhiyun * Copyright (c) 2011-2013 MaxLinear, Inc. All rights reserved
11*4882a593Smuzhiyun * which was released under GPL V2
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
14*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License
15*4882a593Smuzhiyun * version 2, as published by the Free Software Foundation.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful,
18*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of
19*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20*4882a593Smuzhiyun * GNU General Public License for more details.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/kernel.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/moduleparam.h>
26*4882a593Smuzhiyun #include <linux/init.h>
27*4882a593Smuzhiyun #include <linux/delay.h>
28*4882a593Smuzhiyun #include <linux/firmware.h>
29*4882a593Smuzhiyun #include <linux/i2c.h>
30*4882a593Smuzhiyun #include <linux/mutex.h>
31*4882a593Smuzhiyun #include <linux/vmalloc.h>
32*4882a593Smuzhiyun #include <asm/div64.h>
33*4882a593Smuzhiyun #include <asm/unaligned.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <media/dvb_frontend.h>
36*4882a593Smuzhiyun #include "mxl5xx.h"
37*4882a593Smuzhiyun #include "mxl5xx_regs.h"
38*4882a593Smuzhiyun #include "mxl5xx_defs.h"
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define BYTE0(v) ((v >> 0) & 0xff)
41*4882a593Smuzhiyun #define BYTE1(v) ((v >> 8) & 0xff)
42*4882a593Smuzhiyun #define BYTE2(v) ((v >> 16) & 0xff)
43*4882a593Smuzhiyun #define BYTE3(v) ((v >> 24) & 0xff)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static LIST_HEAD(mxllist);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct mxl_base {
48*4882a593Smuzhiyun struct list_head mxllist;
49*4882a593Smuzhiyun struct list_head mxls;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun u8 adr;
52*4882a593Smuzhiyun struct i2c_adapter *i2c;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun u32 count;
55*4882a593Smuzhiyun u32 type;
56*4882a593Smuzhiyun u32 sku_type;
57*4882a593Smuzhiyun u32 chipversion;
58*4882a593Smuzhiyun u32 clock;
59*4882a593Smuzhiyun u32 fwversion;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun u8 *ts_map;
62*4882a593Smuzhiyun u8 can_clkout;
63*4882a593Smuzhiyun u8 chan_bond;
64*4882a593Smuzhiyun u8 demod_num;
65*4882a593Smuzhiyun u8 tuner_num;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun unsigned long next_tune;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun struct mutex i2c_lock;
70*4882a593Smuzhiyun struct mutex status_lock;
71*4882a593Smuzhiyun struct mutex tune_lock;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun u8 buf[MXL_HYDRA_OEM_MAX_CMD_BUFF_LEN];
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun u32 cmd_size;
76*4882a593Smuzhiyun u8 cmd_data[MAX_CMD_DATA];
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct mxl {
80*4882a593Smuzhiyun struct list_head mxl;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun struct mxl_base *base;
83*4882a593Smuzhiyun struct dvb_frontend fe;
84*4882a593Smuzhiyun struct device *i2cdev;
85*4882a593Smuzhiyun u32 demod;
86*4882a593Smuzhiyun u32 tuner;
87*4882a593Smuzhiyun u32 tuner_in_use;
88*4882a593Smuzhiyun u8 xbar[3];
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun unsigned long tune_time;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
convert_endian(u8 flag,u32 size,u8 * d)93*4882a593Smuzhiyun static void convert_endian(u8 flag, u32 size, u8 *d)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun u32 i;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (!flag)
98*4882a593Smuzhiyun return;
99*4882a593Smuzhiyun for (i = 0; i < (size & ~3); i += 4) {
100*4882a593Smuzhiyun d[i + 0] ^= d[i + 3];
101*4882a593Smuzhiyun d[i + 3] ^= d[i + 0];
102*4882a593Smuzhiyun d[i + 0] ^= d[i + 3];
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun d[i + 1] ^= d[i + 2];
105*4882a593Smuzhiyun d[i + 2] ^= d[i + 1];
106*4882a593Smuzhiyun d[i + 1] ^= d[i + 2];
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun switch (size & 3) {
110*4882a593Smuzhiyun case 0:
111*4882a593Smuzhiyun case 1:
112*4882a593Smuzhiyun /* do nothing */
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun case 2:
115*4882a593Smuzhiyun d[i + 0] ^= d[i + 1];
116*4882a593Smuzhiyun d[i + 1] ^= d[i + 0];
117*4882a593Smuzhiyun d[i + 0] ^= d[i + 1];
118*4882a593Smuzhiyun break;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun case 3:
121*4882a593Smuzhiyun d[i + 0] ^= d[i + 2];
122*4882a593Smuzhiyun d[i + 2] ^= d[i + 0];
123*4882a593Smuzhiyun d[i + 0] ^= d[i + 2];
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
i2c_write(struct i2c_adapter * adap,u8 adr,u8 * data,u32 len)129*4882a593Smuzhiyun static int i2c_write(struct i2c_adapter *adap, u8 adr,
130*4882a593Smuzhiyun u8 *data, u32 len)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct i2c_msg msg = {.addr = adr, .flags = 0,
133*4882a593Smuzhiyun .buf = data, .len = len};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return (i2c_transfer(adap, &msg, 1) == 1) ? 0 : -1;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
i2c_read(struct i2c_adapter * adap,u8 adr,u8 * data,u32 len)138*4882a593Smuzhiyun static int i2c_read(struct i2c_adapter *adap, u8 adr,
139*4882a593Smuzhiyun u8 *data, u32 len)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun struct i2c_msg msg = {.addr = adr, .flags = I2C_M_RD,
142*4882a593Smuzhiyun .buf = data, .len = len};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return (i2c_transfer(adap, &msg, 1) == 1) ? 0 : -1;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
i2cread(struct mxl * state,u8 * data,int len)147*4882a593Smuzhiyun static int i2cread(struct mxl *state, u8 *data, int len)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun return i2c_read(state->base->i2c, state->base->adr, data, len);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
i2cwrite(struct mxl * state,u8 * data,int len)152*4882a593Smuzhiyun static int i2cwrite(struct mxl *state, u8 *data, int len)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun return i2c_write(state->base->i2c, state->base->adr, data, len);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
read_register_unlocked(struct mxl * state,u32 reg,u32 * val)157*4882a593Smuzhiyun static int read_register_unlocked(struct mxl *state, u32 reg, u32 *val)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun int stat;
160*4882a593Smuzhiyun u8 data[MXL_HYDRA_REG_SIZE_IN_BYTES + MXL_HYDRA_I2C_HDR_SIZE] = {
161*4882a593Smuzhiyun MXL_HYDRA_PLID_REG_READ, 0x04,
162*4882a593Smuzhiyun GET_BYTE(reg, 0), GET_BYTE(reg, 1),
163*4882a593Smuzhiyun GET_BYTE(reg, 2), GET_BYTE(reg, 3),
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun stat = i2cwrite(state, data,
167*4882a593Smuzhiyun MXL_HYDRA_REG_SIZE_IN_BYTES + MXL_HYDRA_I2C_HDR_SIZE);
168*4882a593Smuzhiyun if (stat)
169*4882a593Smuzhiyun dev_err(state->i2cdev, "i2c read error 1\n");
170*4882a593Smuzhiyun if (!stat)
171*4882a593Smuzhiyun stat = i2cread(state, (u8 *) val,
172*4882a593Smuzhiyun MXL_HYDRA_REG_SIZE_IN_BYTES);
173*4882a593Smuzhiyun le32_to_cpus(val);
174*4882a593Smuzhiyun if (stat)
175*4882a593Smuzhiyun dev_err(state->i2cdev, "i2c read error 2\n");
176*4882a593Smuzhiyun return stat;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define DMA_I2C_INTERRUPT_ADDR 0x8000011C
180*4882a593Smuzhiyun #define DMA_INTR_PROT_WR_CMP 0x08
181*4882a593Smuzhiyun
send_command(struct mxl * state,u32 size,u8 * buf)182*4882a593Smuzhiyun static int send_command(struct mxl *state, u32 size, u8 *buf)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun int stat;
185*4882a593Smuzhiyun u32 val, count = 10;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun mutex_lock(&state->base->i2c_lock);
188*4882a593Smuzhiyun if (state->base->fwversion > 0x02010109) {
189*4882a593Smuzhiyun read_register_unlocked(state, DMA_I2C_INTERRUPT_ADDR, &val);
190*4882a593Smuzhiyun if (DMA_INTR_PROT_WR_CMP & val)
191*4882a593Smuzhiyun dev_info(state->i2cdev, "%s busy\n", __func__);
192*4882a593Smuzhiyun while ((DMA_INTR_PROT_WR_CMP & val) && --count) {
193*4882a593Smuzhiyun mutex_unlock(&state->base->i2c_lock);
194*4882a593Smuzhiyun usleep_range(1000, 2000);
195*4882a593Smuzhiyun mutex_lock(&state->base->i2c_lock);
196*4882a593Smuzhiyun read_register_unlocked(state, DMA_I2C_INTERRUPT_ADDR,
197*4882a593Smuzhiyun &val);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun if (!count) {
200*4882a593Smuzhiyun dev_info(state->i2cdev, "%s busy\n", __func__);
201*4882a593Smuzhiyun mutex_unlock(&state->base->i2c_lock);
202*4882a593Smuzhiyun return -EBUSY;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun stat = i2cwrite(state, buf, size);
206*4882a593Smuzhiyun mutex_unlock(&state->base->i2c_lock);
207*4882a593Smuzhiyun return stat;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
write_register(struct mxl * state,u32 reg,u32 val)210*4882a593Smuzhiyun static int write_register(struct mxl *state, u32 reg, u32 val)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun int stat;
213*4882a593Smuzhiyun u8 data[MXL_HYDRA_REG_WRITE_LEN] = {
214*4882a593Smuzhiyun MXL_HYDRA_PLID_REG_WRITE, 0x08,
215*4882a593Smuzhiyun BYTE0(reg), BYTE1(reg), BYTE2(reg), BYTE3(reg),
216*4882a593Smuzhiyun BYTE0(val), BYTE1(val), BYTE2(val), BYTE3(val),
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun mutex_lock(&state->base->i2c_lock);
219*4882a593Smuzhiyun stat = i2cwrite(state, data, sizeof(data));
220*4882a593Smuzhiyun mutex_unlock(&state->base->i2c_lock);
221*4882a593Smuzhiyun if (stat)
222*4882a593Smuzhiyun dev_err(state->i2cdev, "i2c write error\n");
223*4882a593Smuzhiyun return stat;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
write_firmware_block(struct mxl * state,u32 reg,u32 size,u8 * reg_data_ptr)226*4882a593Smuzhiyun static int write_firmware_block(struct mxl *state,
227*4882a593Smuzhiyun u32 reg, u32 size, u8 *reg_data_ptr)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun int stat;
230*4882a593Smuzhiyun u8 *buf = state->base->buf;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun mutex_lock(&state->base->i2c_lock);
233*4882a593Smuzhiyun buf[0] = MXL_HYDRA_PLID_REG_WRITE;
234*4882a593Smuzhiyun buf[1] = size + 4;
235*4882a593Smuzhiyun buf[2] = GET_BYTE(reg, 0);
236*4882a593Smuzhiyun buf[3] = GET_BYTE(reg, 1);
237*4882a593Smuzhiyun buf[4] = GET_BYTE(reg, 2);
238*4882a593Smuzhiyun buf[5] = GET_BYTE(reg, 3);
239*4882a593Smuzhiyun memcpy(&buf[6], reg_data_ptr, size);
240*4882a593Smuzhiyun stat = i2cwrite(state, buf,
241*4882a593Smuzhiyun MXL_HYDRA_I2C_HDR_SIZE +
242*4882a593Smuzhiyun MXL_HYDRA_REG_SIZE_IN_BYTES + size);
243*4882a593Smuzhiyun mutex_unlock(&state->base->i2c_lock);
244*4882a593Smuzhiyun if (stat)
245*4882a593Smuzhiyun dev_err(state->i2cdev, "fw block write failed\n");
246*4882a593Smuzhiyun return stat;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
read_register(struct mxl * state,u32 reg,u32 * val)249*4882a593Smuzhiyun static int read_register(struct mxl *state, u32 reg, u32 *val)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun int stat;
252*4882a593Smuzhiyun u8 data[MXL_HYDRA_REG_SIZE_IN_BYTES + MXL_HYDRA_I2C_HDR_SIZE] = {
253*4882a593Smuzhiyun MXL_HYDRA_PLID_REG_READ, 0x04,
254*4882a593Smuzhiyun GET_BYTE(reg, 0), GET_BYTE(reg, 1),
255*4882a593Smuzhiyun GET_BYTE(reg, 2), GET_BYTE(reg, 3),
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun mutex_lock(&state->base->i2c_lock);
259*4882a593Smuzhiyun stat = i2cwrite(state, data,
260*4882a593Smuzhiyun MXL_HYDRA_REG_SIZE_IN_BYTES + MXL_HYDRA_I2C_HDR_SIZE);
261*4882a593Smuzhiyun if (stat)
262*4882a593Smuzhiyun dev_err(state->i2cdev, "i2c read error 1\n");
263*4882a593Smuzhiyun if (!stat)
264*4882a593Smuzhiyun stat = i2cread(state, (u8 *) val,
265*4882a593Smuzhiyun MXL_HYDRA_REG_SIZE_IN_BYTES);
266*4882a593Smuzhiyun mutex_unlock(&state->base->i2c_lock);
267*4882a593Smuzhiyun le32_to_cpus(val);
268*4882a593Smuzhiyun if (stat)
269*4882a593Smuzhiyun dev_err(state->i2cdev, "i2c read error 2\n");
270*4882a593Smuzhiyun return stat;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
read_register_block(struct mxl * state,u32 reg,u32 size,u8 * data)273*4882a593Smuzhiyun static int read_register_block(struct mxl *state, u32 reg, u32 size, u8 *data)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun int stat;
276*4882a593Smuzhiyun u8 *buf = state->base->buf;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun mutex_lock(&state->base->i2c_lock);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun buf[0] = MXL_HYDRA_PLID_REG_READ;
281*4882a593Smuzhiyun buf[1] = size + 4;
282*4882a593Smuzhiyun buf[2] = GET_BYTE(reg, 0);
283*4882a593Smuzhiyun buf[3] = GET_BYTE(reg, 1);
284*4882a593Smuzhiyun buf[4] = GET_BYTE(reg, 2);
285*4882a593Smuzhiyun buf[5] = GET_BYTE(reg, 3);
286*4882a593Smuzhiyun stat = i2cwrite(state, buf,
287*4882a593Smuzhiyun MXL_HYDRA_I2C_HDR_SIZE + MXL_HYDRA_REG_SIZE_IN_BYTES);
288*4882a593Smuzhiyun if (!stat) {
289*4882a593Smuzhiyun stat = i2cread(state, data, size);
290*4882a593Smuzhiyun convert_endian(MXL_ENABLE_BIG_ENDIAN, size, data);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun mutex_unlock(&state->base->i2c_lock);
293*4882a593Smuzhiyun return stat;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
read_by_mnemonic(struct mxl * state,u32 reg,u8 lsbloc,u8 numofbits,u32 * val)296*4882a593Smuzhiyun static int read_by_mnemonic(struct mxl *state,
297*4882a593Smuzhiyun u32 reg, u8 lsbloc, u8 numofbits, u32 *val)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun u32 data = 0, mask = 0;
300*4882a593Smuzhiyun int stat;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun stat = read_register(state, reg, &data);
303*4882a593Smuzhiyun if (stat)
304*4882a593Smuzhiyun return stat;
305*4882a593Smuzhiyun mask = MXL_GET_REG_MASK_32(lsbloc, numofbits);
306*4882a593Smuzhiyun data &= mask;
307*4882a593Smuzhiyun data >>= lsbloc;
308*4882a593Smuzhiyun *val = data;
309*4882a593Smuzhiyun return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun
update_by_mnemonic(struct mxl * state,u32 reg,u8 lsbloc,u8 numofbits,u32 val)313*4882a593Smuzhiyun static int update_by_mnemonic(struct mxl *state,
314*4882a593Smuzhiyun u32 reg, u8 lsbloc, u8 numofbits, u32 val)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun u32 data, mask;
317*4882a593Smuzhiyun int stat;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun stat = read_register(state, reg, &data);
320*4882a593Smuzhiyun if (stat)
321*4882a593Smuzhiyun return stat;
322*4882a593Smuzhiyun mask = MXL_GET_REG_MASK_32(lsbloc, numofbits);
323*4882a593Smuzhiyun data = (data & ~mask) | ((val << lsbloc) & mask);
324*4882a593Smuzhiyun stat = write_register(state, reg, data);
325*4882a593Smuzhiyun return stat;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
firmware_is_alive(struct mxl * state)328*4882a593Smuzhiyun static int firmware_is_alive(struct mxl *state)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun u32 hb0, hb1;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (read_register(state, HYDRA_HEAR_BEAT, &hb0))
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun msleep(20);
335*4882a593Smuzhiyun if (read_register(state, HYDRA_HEAR_BEAT, &hb1))
336*4882a593Smuzhiyun return 0;
337*4882a593Smuzhiyun if (hb1 == hb0)
338*4882a593Smuzhiyun return 0;
339*4882a593Smuzhiyun return 1;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
init(struct dvb_frontend * fe)342*4882a593Smuzhiyun static int init(struct dvb_frontend *fe)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* init fe stats */
347*4882a593Smuzhiyun p->strength.len = 1;
348*4882a593Smuzhiyun p->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
349*4882a593Smuzhiyun p->cnr.len = 1;
350*4882a593Smuzhiyun p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
351*4882a593Smuzhiyun p->pre_bit_error.len = 1;
352*4882a593Smuzhiyun p->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
353*4882a593Smuzhiyun p->pre_bit_count.len = 1;
354*4882a593Smuzhiyun p->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
355*4882a593Smuzhiyun p->post_bit_error.len = 1;
356*4882a593Smuzhiyun p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
357*4882a593Smuzhiyun p->post_bit_count.len = 1;
358*4882a593Smuzhiyun p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
release(struct dvb_frontend * fe)363*4882a593Smuzhiyun static void release(struct dvb_frontend *fe)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun struct mxl *state = fe->demodulator_priv;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun list_del(&state->mxl);
368*4882a593Smuzhiyun /* Release one frontend, two more shall take its place! */
369*4882a593Smuzhiyun state->base->count--;
370*4882a593Smuzhiyun if (state->base->count == 0) {
371*4882a593Smuzhiyun list_del(&state->base->mxllist);
372*4882a593Smuzhiyun kfree(state->base);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun kfree(state);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
get_algo(struct dvb_frontend * fe)377*4882a593Smuzhiyun static enum dvbfe_algo get_algo(struct dvb_frontend *fe)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun return DVBFE_ALGO_HW;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
gold2root(u32 gold)382*4882a593Smuzhiyun static u32 gold2root(u32 gold)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun u32 x, g, tmp = gold;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (tmp >= 0x3ffff)
387*4882a593Smuzhiyun tmp = 0;
388*4882a593Smuzhiyun for (g = 0, x = 1; g < tmp; g++)
389*4882a593Smuzhiyun x = (((x ^ (x >> 7)) & 1) << 17) | (x >> 1);
390*4882a593Smuzhiyun return x;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
cfg_scrambler(struct mxl * state,u32 gold)393*4882a593Smuzhiyun static int cfg_scrambler(struct mxl *state, u32 gold)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun u32 root;
396*4882a593Smuzhiyun u8 buf[26] = {
397*4882a593Smuzhiyun MXL_HYDRA_PLID_CMD_WRITE, 24,
398*4882a593Smuzhiyun 0, MXL_HYDRA_DEMOD_SCRAMBLE_CODE_CMD, 0, 0,
399*4882a593Smuzhiyun state->demod, 0, 0, 0,
400*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
401*4882a593Smuzhiyun 0, 0, 0, 0, 1, 0, 0, 0,
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun root = gold2root(gold);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun buf[25] = (root >> 24) & 0xff;
407*4882a593Smuzhiyun buf[24] = (root >> 16) & 0xff;
408*4882a593Smuzhiyun buf[23] = (root >> 8) & 0xff;
409*4882a593Smuzhiyun buf[22] = root & 0xff;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun return send_command(state, sizeof(buf), buf);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
cfg_demod_abort_tune(struct mxl * state)414*4882a593Smuzhiyun static int cfg_demod_abort_tune(struct mxl *state)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun struct MXL_HYDRA_DEMOD_ABORT_TUNE_T abort_tune_cmd;
417*4882a593Smuzhiyun u8 cmd_size = sizeof(abort_tune_cmd);
418*4882a593Smuzhiyun u8 cmd_buff[MXL_HYDRA_OEM_MAX_CMD_BUFF_LEN];
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun abort_tune_cmd.demod_id = state->demod;
421*4882a593Smuzhiyun BUILD_HYDRA_CMD(MXL_HYDRA_ABORT_TUNE_CMD, MXL_CMD_WRITE,
422*4882a593Smuzhiyun cmd_size, &abort_tune_cmd, cmd_buff);
423*4882a593Smuzhiyun return send_command(state, cmd_size + MXL_HYDRA_CMD_HEADER_SIZE,
424*4882a593Smuzhiyun &cmd_buff[0]);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
send_master_cmd(struct dvb_frontend * fe,struct dvb_diseqc_master_cmd * cmd)427*4882a593Smuzhiyun static int send_master_cmd(struct dvb_frontend *fe,
428*4882a593Smuzhiyun struct dvb_diseqc_master_cmd *cmd)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun /*struct mxl *state = fe->demodulator_priv;*/
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return 0; /*CfgDemodAbortTune(state);*/
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
set_parameters(struct dvb_frontend * fe)435*4882a593Smuzhiyun static int set_parameters(struct dvb_frontend *fe)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct mxl *state = fe->demodulator_priv;
438*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
439*4882a593Smuzhiyun struct MXL_HYDRA_DEMOD_PARAM_T demod_chan_cfg;
440*4882a593Smuzhiyun u8 cmd_size = sizeof(demod_chan_cfg);
441*4882a593Smuzhiyun u8 cmd_buff[MXL_HYDRA_OEM_MAX_CMD_BUFF_LEN];
442*4882a593Smuzhiyun u32 srange = 10;
443*4882a593Smuzhiyun int stat;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun if (p->frequency < 950000 || p->frequency > 2150000)
446*4882a593Smuzhiyun return -EINVAL;
447*4882a593Smuzhiyun if (p->symbol_rate < 1000000 || p->symbol_rate > 45000000)
448*4882a593Smuzhiyun return -EINVAL;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* CfgDemodAbortTune(state); */
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun switch (p->delivery_system) {
453*4882a593Smuzhiyun case SYS_DSS:
454*4882a593Smuzhiyun demod_chan_cfg.standard = MXL_HYDRA_DSS;
455*4882a593Smuzhiyun demod_chan_cfg.roll_off = MXL_HYDRA_ROLLOFF_AUTO;
456*4882a593Smuzhiyun break;
457*4882a593Smuzhiyun case SYS_DVBS:
458*4882a593Smuzhiyun srange = p->symbol_rate / 1000000;
459*4882a593Smuzhiyun if (srange > 10)
460*4882a593Smuzhiyun srange = 10;
461*4882a593Smuzhiyun demod_chan_cfg.standard = MXL_HYDRA_DVBS;
462*4882a593Smuzhiyun demod_chan_cfg.roll_off = MXL_HYDRA_ROLLOFF_0_35;
463*4882a593Smuzhiyun demod_chan_cfg.modulation_scheme = MXL_HYDRA_MOD_QPSK;
464*4882a593Smuzhiyun demod_chan_cfg.pilots = MXL_HYDRA_PILOTS_OFF;
465*4882a593Smuzhiyun break;
466*4882a593Smuzhiyun case SYS_DVBS2:
467*4882a593Smuzhiyun demod_chan_cfg.standard = MXL_HYDRA_DVBS2;
468*4882a593Smuzhiyun demod_chan_cfg.roll_off = MXL_HYDRA_ROLLOFF_AUTO;
469*4882a593Smuzhiyun demod_chan_cfg.modulation_scheme = MXL_HYDRA_MOD_AUTO;
470*4882a593Smuzhiyun demod_chan_cfg.pilots = MXL_HYDRA_PILOTS_AUTO;
471*4882a593Smuzhiyun cfg_scrambler(state, p->scrambling_sequence_index);
472*4882a593Smuzhiyun break;
473*4882a593Smuzhiyun default:
474*4882a593Smuzhiyun return -EINVAL;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun demod_chan_cfg.tuner_index = state->tuner;
477*4882a593Smuzhiyun demod_chan_cfg.demod_index = state->demod;
478*4882a593Smuzhiyun demod_chan_cfg.frequency_in_hz = p->frequency * 1000;
479*4882a593Smuzhiyun demod_chan_cfg.symbol_rate_in_hz = p->symbol_rate;
480*4882a593Smuzhiyun demod_chan_cfg.max_carrier_offset_in_mhz = srange;
481*4882a593Smuzhiyun demod_chan_cfg.spectrum_inversion = MXL_HYDRA_SPECTRUM_AUTO;
482*4882a593Smuzhiyun demod_chan_cfg.fec_code_rate = MXL_HYDRA_FEC_AUTO;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun mutex_lock(&state->base->tune_lock);
485*4882a593Smuzhiyun if (time_after(jiffies + msecs_to_jiffies(200),
486*4882a593Smuzhiyun state->base->next_tune))
487*4882a593Smuzhiyun while (time_before(jiffies, state->base->next_tune))
488*4882a593Smuzhiyun usleep_range(10000, 11000);
489*4882a593Smuzhiyun state->base->next_tune = jiffies + msecs_to_jiffies(100);
490*4882a593Smuzhiyun state->tuner_in_use = state->tuner;
491*4882a593Smuzhiyun BUILD_HYDRA_CMD(MXL_HYDRA_DEMOD_SET_PARAM_CMD, MXL_CMD_WRITE,
492*4882a593Smuzhiyun cmd_size, &demod_chan_cfg, cmd_buff);
493*4882a593Smuzhiyun stat = send_command(state, cmd_size + MXL_HYDRA_CMD_HEADER_SIZE,
494*4882a593Smuzhiyun &cmd_buff[0]);
495*4882a593Smuzhiyun mutex_unlock(&state->base->tune_lock);
496*4882a593Smuzhiyun return stat;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun static int enable_tuner(struct mxl *state, u32 tuner, u32 enable);
500*4882a593Smuzhiyun
sleep(struct dvb_frontend * fe)501*4882a593Smuzhiyun static int sleep(struct dvb_frontend *fe)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun struct mxl *state = fe->demodulator_priv;
504*4882a593Smuzhiyun struct mxl *p;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun cfg_demod_abort_tune(state);
507*4882a593Smuzhiyun if (state->tuner_in_use != 0xffffffff) {
508*4882a593Smuzhiyun mutex_lock(&state->base->tune_lock);
509*4882a593Smuzhiyun state->tuner_in_use = 0xffffffff;
510*4882a593Smuzhiyun list_for_each_entry(p, &state->base->mxls, mxl) {
511*4882a593Smuzhiyun if (p->tuner_in_use == state->tuner)
512*4882a593Smuzhiyun break;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun if (&p->mxl == &state->base->mxls)
515*4882a593Smuzhiyun enable_tuner(state, state->tuner, 0);
516*4882a593Smuzhiyun mutex_unlock(&state->base->tune_lock);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun return 0;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
read_snr(struct dvb_frontend * fe)521*4882a593Smuzhiyun static int read_snr(struct dvb_frontend *fe)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun struct mxl *state = fe->demodulator_priv;
524*4882a593Smuzhiyun int stat;
525*4882a593Smuzhiyun u32 reg_data = 0;
526*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun mutex_lock(&state->base->status_lock);
529*4882a593Smuzhiyun HYDRA_DEMOD_STATUS_LOCK(state, state->demod);
530*4882a593Smuzhiyun stat = read_register(state, (HYDRA_DMD_SNR_ADDR_OFFSET +
531*4882a593Smuzhiyun HYDRA_DMD_STATUS_OFFSET(state->demod)),
532*4882a593Smuzhiyun ®_data);
533*4882a593Smuzhiyun HYDRA_DEMOD_STATUS_UNLOCK(state, state->demod);
534*4882a593Smuzhiyun mutex_unlock(&state->base->status_lock);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun p->cnr.stat[0].scale = FE_SCALE_DECIBEL;
537*4882a593Smuzhiyun p->cnr.stat[0].svalue = (s16)reg_data * 10;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return stat;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
read_ber(struct dvb_frontend * fe)542*4882a593Smuzhiyun static int read_ber(struct dvb_frontend *fe)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun struct mxl *state = fe->demodulator_priv;
545*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
546*4882a593Smuzhiyun u32 reg[8];
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun mutex_lock(&state->base->status_lock);
549*4882a593Smuzhiyun HYDRA_DEMOD_STATUS_LOCK(state, state->demod);
550*4882a593Smuzhiyun read_register_block(state,
551*4882a593Smuzhiyun (HYDRA_DMD_DVBS_1ST_CORR_RS_ERRORS_ADDR_OFFSET +
552*4882a593Smuzhiyun HYDRA_DMD_STATUS_OFFSET(state->demod)),
553*4882a593Smuzhiyun (4 * sizeof(u32)),
554*4882a593Smuzhiyun (u8 *) ®[0]);
555*4882a593Smuzhiyun HYDRA_DEMOD_STATUS_UNLOCK(state, state->demod);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun switch (p->delivery_system) {
558*4882a593Smuzhiyun case SYS_DSS:
559*4882a593Smuzhiyun case SYS_DVBS:
560*4882a593Smuzhiyun p->pre_bit_error.stat[0].scale = FE_SCALE_COUNTER;
561*4882a593Smuzhiyun p->pre_bit_error.stat[0].uvalue = reg[2];
562*4882a593Smuzhiyun p->pre_bit_count.stat[0].scale = FE_SCALE_COUNTER;
563*4882a593Smuzhiyun p->pre_bit_count.stat[0].uvalue = reg[3];
564*4882a593Smuzhiyun break;
565*4882a593Smuzhiyun default:
566*4882a593Smuzhiyun break;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun read_register_block(state,
570*4882a593Smuzhiyun (HYDRA_DMD_DVBS2_CRC_ERRORS_ADDR_OFFSET +
571*4882a593Smuzhiyun HYDRA_DMD_STATUS_OFFSET(state->demod)),
572*4882a593Smuzhiyun (7 * sizeof(u32)),
573*4882a593Smuzhiyun (u8 *) ®[0]);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun switch (p->delivery_system) {
576*4882a593Smuzhiyun case SYS_DSS:
577*4882a593Smuzhiyun case SYS_DVBS:
578*4882a593Smuzhiyun p->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
579*4882a593Smuzhiyun p->post_bit_error.stat[0].uvalue = reg[5];
580*4882a593Smuzhiyun p->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
581*4882a593Smuzhiyun p->post_bit_count.stat[0].uvalue = reg[6];
582*4882a593Smuzhiyun break;
583*4882a593Smuzhiyun case SYS_DVBS2:
584*4882a593Smuzhiyun p->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
585*4882a593Smuzhiyun p->post_bit_error.stat[0].uvalue = reg[1];
586*4882a593Smuzhiyun p->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
587*4882a593Smuzhiyun p->post_bit_count.stat[0].uvalue = reg[2];
588*4882a593Smuzhiyun break;
589*4882a593Smuzhiyun default:
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun mutex_unlock(&state->base->status_lock);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun return 0;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
read_signal_strength(struct dvb_frontend * fe)598*4882a593Smuzhiyun static int read_signal_strength(struct dvb_frontend *fe)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun struct mxl *state = fe->demodulator_priv;
601*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
602*4882a593Smuzhiyun int stat;
603*4882a593Smuzhiyun u32 reg_data = 0;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun mutex_lock(&state->base->status_lock);
606*4882a593Smuzhiyun HYDRA_DEMOD_STATUS_LOCK(state, state->demod);
607*4882a593Smuzhiyun stat = read_register(state, (HYDRA_DMD_STATUS_INPUT_POWER_ADDR +
608*4882a593Smuzhiyun HYDRA_DMD_STATUS_OFFSET(state->demod)),
609*4882a593Smuzhiyun ®_data);
610*4882a593Smuzhiyun HYDRA_DEMOD_STATUS_UNLOCK(state, state->demod);
611*4882a593Smuzhiyun mutex_unlock(&state->base->status_lock);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun p->strength.stat[0].scale = FE_SCALE_DECIBEL;
614*4882a593Smuzhiyun p->strength.stat[0].svalue = (s16) reg_data * 10; /* fix scale */
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun return stat;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
read_status(struct dvb_frontend * fe,enum fe_status * status)619*4882a593Smuzhiyun static int read_status(struct dvb_frontend *fe, enum fe_status *status)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun struct mxl *state = fe->demodulator_priv;
622*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
623*4882a593Smuzhiyun u32 reg_data = 0;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun mutex_lock(&state->base->status_lock);
626*4882a593Smuzhiyun HYDRA_DEMOD_STATUS_LOCK(state, state->demod);
627*4882a593Smuzhiyun read_register(state, (HYDRA_DMD_LOCK_STATUS_ADDR_OFFSET +
628*4882a593Smuzhiyun HYDRA_DMD_STATUS_OFFSET(state->demod)),
629*4882a593Smuzhiyun ®_data);
630*4882a593Smuzhiyun HYDRA_DEMOD_STATUS_UNLOCK(state, state->demod);
631*4882a593Smuzhiyun mutex_unlock(&state->base->status_lock);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun *status = (reg_data == 1) ? 0x1f : 0;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* signal statistics */
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* signal strength is always available */
638*4882a593Smuzhiyun read_signal_strength(fe);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun if (*status & FE_HAS_CARRIER)
641*4882a593Smuzhiyun read_snr(fe);
642*4882a593Smuzhiyun else
643*4882a593Smuzhiyun p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun if (*status & FE_HAS_SYNC)
646*4882a593Smuzhiyun read_ber(fe);
647*4882a593Smuzhiyun else {
648*4882a593Smuzhiyun p->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
649*4882a593Smuzhiyun p->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
650*4882a593Smuzhiyun p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
651*4882a593Smuzhiyun p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun return 0;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
tune(struct dvb_frontend * fe,bool re_tune,unsigned int mode_flags,unsigned int * delay,enum fe_status * status)657*4882a593Smuzhiyun static int tune(struct dvb_frontend *fe, bool re_tune,
658*4882a593Smuzhiyun unsigned int mode_flags,
659*4882a593Smuzhiyun unsigned int *delay, enum fe_status *status)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun struct mxl *state = fe->demodulator_priv;
662*4882a593Smuzhiyun int r = 0;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun *delay = HZ / 2;
665*4882a593Smuzhiyun if (re_tune) {
666*4882a593Smuzhiyun r = set_parameters(fe);
667*4882a593Smuzhiyun if (r)
668*4882a593Smuzhiyun return r;
669*4882a593Smuzhiyun state->tune_time = jiffies;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun return read_status(fe, status);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
conv_fec(enum MXL_HYDRA_FEC_E fec)675*4882a593Smuzhiyun static enum fe_code_rate conv_fec(enum MXL_HYDRA_FEC_E fec)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun enum fe_code_rate fec2fec[11] = {
678*4882a593Smuzhiyun FEC_NONE, FEC_1_2, FEC_3_5, FEC_2_3,
679*4882a593Smuzhiyun FEC_3_4, FEC_4_5, FEC_5_6, FEC_6_7,
680*4882a593Smuzhiyun FEC_7_8, FEC_8_9, FEC_9_10
681*4882a593Smuzhiyun };
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (fec > MXL_HYDRA_FEC_9_10)
684*4882a593Smuzhiyun return FEC_NONE;
685*4882a593Smuzhiyun return fec2fec[fec];
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * p)688*4882a593Smuzhiyun static int get_frontend(struct dvb_frontend *fe,
689*4882a593Smuzhiyun struct dtv_frontend_properties *p)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun struct mxl *state = fe->demodulator_priv;
692*4882a593Smuzhiyun u32 reg_data[MXL_DEMOD_CHAN_PARAMS_BUFF_SIZE];
693*4882a593Smuzhiyun u32 freq;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun mutex_lock(&state->base->status_lock);
696*4882a593Smuzhiyun HYDRA_DEMOD_STATUS_LOCK(state, state->demod);
697*4882a593Smuzhiyun read_register_block(state,
698*4882a593Smuzhiyun (HYDRA_DMD_STANDARD_ADDR_OFFSET +
699*4882a593Smuzhiyun HYDRA_DMD_STATUS_OFFSET(state->demod)),
700*4882a593Smuzhiyun (MXL_DEMOD_CHAN_PARAMS_BUFF_SIZE * 4), /* 25 * 4 bytes */
701*4882a593Smuzhiyun (u8 *) ®_data[0]);
702*4882a593Smuzhiyun /* read demod channel parameters */
703*4882a593Smuzhiyun read_register_block(state,
704*4882a593Smuzhiyun (HYDRA_DMD_STATUS_CENTER_FREQ_IN_KHZ_ADDR +
705*4882a593Smuzhiyun HYDRA_DMD_STATUS_OFFSET(state->demod)),
706*4882a593Smuzhiyun (4), /* 4 bytes */
707*4882a593Smuzhiyun (u8 *) &freq);
708*4882a593Smuzhiyun HYDRA_DEMOD_STATUS_UNLOCK(state, state->demod);
709*4882a593Smuzhiyun mutex_unlock(&state->base->status_lock);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun dev_dbg(state->i2cdev, "freq=%u delsys=%u srate=%u\n",
712*4882a593Smuzhiyun freq * 1000, reg_data[DMD_STANDARD_ADDR],
713*4882a593Smuzhiyun reg_data[DMD_SYMBOL_RATE_ADDR]);
714*4882a593Smuzhiyun p->symbol_rate = reg_data[DMD_SYMBOL_RATE_ADDR];
715*4882a593Smuzhiyun p->frequency = freq;
716*4882a593Smuzhiyun /*
717*4882a593Smuzhiyun * p->delivery_system =
718*4882a593Smuzhiyun * (MXL_HYDRA_BCAST_STD_E) regData[DMD_STANDARD_ADDR];
719*4882a593Smuzhiyun * p->inversion =
720*4882a593Smuzhiyun * (MXL_HYDRA_SPECTRUM_E) regData[DMD_SPECTRUM_INVERSION_ADDR];
721*4882a593Smuzhiyun * freqSearchRangeKHz =
722*4882a593Smuzhiyun * (regData[DMD_FREQ_SEARCH_RANGE_IN_KHZ_ADDR]);
723*4882a593Smuzhiyun */
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun p->fec_inner = conv_fec(reg_data[DMD_FEC_CODE_RATE_ADDR]);
726*4882a593Smuzhiyun switch (p->delivery_system) {
727*4882a593Smuzhiyun case SYS_DSS:
728*4882a593Smuzhiyun break;
729*4882a593Smuzhiyun case SYS_DVBS2:
730*4882a593Smuzhiyun switch ((enum MXL_HYDRA_PILOTS_E)
731*4882a593Smuzhiyun reg_data[DMD_DVBS2_PILOT_ON_OFF_ADDR]) {
732*4882a593Smuzhiyun case MXL_HYDRA_PILOTS_OFF:
733*4882a593Smuzhiyun p->pilot = PILOT_OFF;
734*4882a593Smuzhiyun break;
735*4882a593Smuzhiyun case MXL_HYDRA_PILOTS_ON:
736*4882a593Smuzhiyun p->pilot = PILOT_ON;
737*4882a593Smuzhiyun break;
738*4882a593Smuzhiyun default:
739*4882a593Smuzhiyun break;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun fallthrough;
742*4882a593Smuzhiyun case SYS_DVBS:
743*4882a593Smuzhiyun switch ((enum MXL_HYDRA_MODULATION_E)
744*4882a593Smuzhiyun reg_data[DMD_MODULATION_SCHEME_ADDR]) {
745*4882a593Smuzhiyun case MXL_HYDRA_MOD_QPSK:
746*4882a593Smuzhiyun p->modulation = QPSK;
747*4882a593Smuzhiyun break;
748*4882a593Smuzhiyun case MXL_HYDRA_MOD_8PSK:
749*4882a593Smuzhiyun p->modulation = PSK_8;
750*4882a593Smuzhiyun break;
751*4882a593Smuzhiyun default:
752*4882a593Smuzhiyun break;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun switch ((enum MXL_HYDRA_ROLLOFF_E)
755*4882a593Smuzhiyun reg_data[DMD_SPECTRUM_ROLL_OFF_ADDR]) {
756*4882a593Smuzhiyun case MXL_HYDRA_ROLLOFF_0_20:
757*4882a593Smuzhiyun p->rolloff = ROLLOFF_20;
758*4882a593Smuzhiyun break;
759*4882a593Smuzhiyun case MXL_HYDRA_ROLLOFF_0_35:
760*4882a593Smuzhiyun p->rolloff = ROLLOFF_35;
761*4882a593Smuzhiyun break;
762*4882a593Smuzhiyun case MXL_HYDRA_ROLLOFF_0_25:
763*4882a593Smuzhiyun p->rolloff = ROLLOFF_25;
764*4882a593Smuzhiyun break;
765*4882a593Smuzhiyun default:
766*4882a593Smuzhiyun break;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun break;
769*4882a593Smuzhiyun default:
770*4882a593Smuzhiyun return -EINVAL;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun return 0;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
set_input(struct dvb_frontend * fe,int input)775*4882a593Smuzhiyun static int set_input(struct dvb_frontend *fe, int input)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun struct mxl *state = fe->demodulator_priv;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun state->tuner = input;
780*4882a593Smuzhiyun return 0;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun static const struct dvb_frontend_ops mxl_ops = {
784*4882a593Smuzhiyun .delsys = { SYS_DVBS, SYS_DVBS2, SYS_DSS },
785*4882a593Smuzhiyun .info = {
786*4882a593Smuzhiyun .name = "MaxLinear MxL5xx DVB-S/S2 tuner-demodulator",
787*4882a593Smuzhiyun .frequency_min_hz = 300 * MHz,
788*4882a593Smuzhiyun .frequency_max_hz = 2350 * MHz,
789*4882a593Smuzhiyun .symbol_rate_min = 1000000,
790*4882a593Smuzhiyun .symbol_rate_max = 45000000,
791*4882a593Smuzhiyun .caps = FE_CAN_INVERSION_AUTO |
792*4882a593Smuzhiyun FE_CAN_FEC_AUTO |
793*4882a593Smuzhiyun FE_CAN_QPSK |
794*4882a593Smuzhiyun FE_CAN_2G_MODULATION
795*4882a593Smuzhiyun },
796*4882a593Smuzhiyun .init = init,
797*4882a593Smuzhiyun .release = release,
798*4882a593Smuzhiyun .get_frontend_algo = get_algo,
799*4882a593Smuzhiyun .tune = tune,
800*4882a593Smuzhiyun .read_status = read_status,
801*4882a593Smuzhiyun .sleep = sleep,
802*4882a593Smuzhiyun .get_frontend = get_frontend,
803*4882a593Smuzhiyun .diseqc_send_master_cmd = send_master_cmd,
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun
match_base(struct i2c_adapter * i2c,u8 adr)806*4882a593Smuzhiyun static struct mxl_base *match_base(struct i2c_adapter *i2c, u8 adr)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun struct mxl_base *p;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun list_for_each_entry(p, &mxllist, mxllist)
811*4882a593Smuzhiyun if (p->i2c == i2c && p->adr == adr)
812*4882a593Smuzhiyun return p;
813*4882a593Smuzhiyun return NULL;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
cfg_dev_xtal(struct mxl * state,u32 freq,u32 cap,u32 enable)816*4882a593Smuzhiyun static void cfg_dev_xtal(struct mxl *state, u32 freq, u32 cap, u32 enable)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun if (state->base->can_clkout || !enable)
819*4882a593Smuzhiyun update_by_mnemonic(state, 0x90200054, 23, 1, enable);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if (freq == 24000000)
822*4882a593Smuzhiyun write_register(state, HYDRA_CRYSTAL_SETTING, 0);
823*4882a593Smuzhiyun else
824*4882a593Smuzhiyun write_register(state, HYDRA_CRYSTAL_SETTING, 1);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun write_register(state, HYDRA_CRYSTAL_CAP, cap);
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
get_big_endian(u8 num_of_bits,const u8 buf[])829*4882a593Smuzhiyun static u32 get_big_endian(u8 num_of_bits, const u8 buf[])
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun u32 ret_value = 0;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun switch (num_of_bits) {
834*4882a593Smuzhiyun case 24:
835*4882a593Smuzhiyun ret_value = (((u32) buf[0]) << 16) |
836*4882a593Smuzhiyun (((u32) buf[1]) << 8) | buf[2];
837*4882a593Smuzhiyun break;
838*4882a593Smuzhiyun case 32:
839*4882a593Smuzhiyun ret_value = (((u32) buf[0]) << 24) |
840*4882a593Smuzhiyun (((u32) buf[1]) << 16) |
841*4882a593Smuzhiyun (((u32) buf[2]) << 8) | buf[3];
842*4882a593Smuzhiyun break;
843*4882a593Smuzhiyun default:
844*4882a593Smuzhiyun break;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun return ret_value;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
write_fw_segment(struct mxl * state,u32 mem_addr,u32 total_size,u8 * data_ptr)850*4882a593Smuzhiyun static int write_fw_segment(struct mxl *state,
851*4882a593Smuzhiyun u32 mem_addr, u32 total_size, u8 *data_ptr)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun int status;
854*4882a593Smuzhiyun u32 data_count = 0;
855*4882a593Smuzhiyun u32 size = 0;
856*4882a593Smuzhiyun u32 orig_size = 0;
857*4882a593Smuzhiyun u8 *w_buf_ptr = NULL;
858*4882a593Smuzhiyun u32 block_size = ((MXL_HYDRA_OEM_MAX_BLOCK_WRITE_LENGTH -
859*4882a593Smuzhiyun (MXL_HYDRA_I2C_HDR_SIZE +
860*4882a593Smuzhiyun MXL_HYDRA_REG_SIZE_IN_BYTES)) / 4) * 4;
861*4882a593Smuzhiyun u8 w_msg_buffer[MXL_HYDRA_OEM_MAX_BLOCK_WRITE_LENGTH -
862*4882a593Smuzhiyun (MXL_HYDRA_I2C_HDR_SIZE + MXL_HYDRA_REG_SIZE_IN_BYTES)];
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun do {
865*4882a593Smuzhiyun size = orig_size = (((u32)(data_count + block_size)) > total_size) ?
866*4882a593Smuzhiyun (total_size - data_count) : block_size;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun if (orig_size & 3)
869*4882a593Smuzhiyun size = (orig_size + 4) & ~3;
870*4882a593Smuzhiyun w_buf_ptr = &w_msg_buffer[0];
871*4882a593Smuzhiyun memset((void *) w_buf_ptr, 0, size);
872*4882a593Smuzhiyun memcpy((void *) w_buf_ptr, (void *) data_ptr, orig_size);
873*4882a593Smuzhiyun convert_endian(1, size, w_buf_ptr);
874*4882a593Smuzhiyun status = write_firmware_block(state, mem_addr, size, w_buf_ptr);
875*4882a593Smuzhiyun if (status)
876*4882a593Smuzhiyun return status;
877*4882a593Smuzhiyun data_count += size;
878*4882a593Smuzhiyun mem_addr += size;
879*4882a593Smuzhiyun data_ptr += size;
880*4882a593Smuzhiyun } while (data_count < total_size);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun return status;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
do_firmware_download(struct mxl * state,u8 * mbin_buffer_ptr,u32 mbin_buffer_size)885*4882a593Smuzhiyun static int do_firmware_download(struct mxl *state, u8 *mbin_buffer_ptr,
886*4882a593Smuzhiyun u32 mbin_buffer_size)
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun int status;
890*4882a593Smuzhiyun u32 index = 0;
891*4882a593Smuzhiyun u32 seg_length = 0;
892*4882a593Smuzhiyun u32 seg_address = 0;
893*4882a593Smuzhiyun struct MBIN_FILE_T *mbin_ptr = (struct MBIN_FILE_T *)mbin_buffer_ptr;
894*4882a593Smuzhiyun struct MBIN_SEGMENT_T *segment_ptr;
895*4882a593Smuzhiyun enum MXL_BOOL_E xcpu_fw_flag = MXL_FALSE;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun if (mbin_ptr->header.id != MBIN_FILE_HEADER_ID) {
898*4882a593Smuzhiyun dev_err(state->i2cdev, "%s: Invalid file header ID (%c)\n",
899*4882a593Smuzhiyun __func__, mbin_ptr->header.id);
900*4882a593Smuzhiyun return -EINVAL;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun status = write_register(state, FW_DL_SIGN_ADDR, 0);
903*4882a593Smuzhiyun if (status)
904*4882a593Smuzhiyun return status;
905*4882a593Smuzhiyun segment_ptr = (struct MBIN_SEGMENT_T *) (&mbin_ptr->data[0]);
906*4882a593Smuzhiyun for (index = 0; index < mbin_ptr->header.num_segments; index++) {
907*4882a593Smuzhiyun if (segment_ptr->header.id != MBIN_SEGMENT_HEADER_ID) {
908*4882a593Smuzhiyun dev_err(state->i2cdev, "%s: Invalid segment header ID (%c)\n",
909*4882a593Smuzhiyun __func__, segment_ptr->header.id);
910*4882a593Smuzhiyun return -EINVAL;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun seg_length = get_big_endian(24,
913*4882a593Smuzhiyun &(segment_ptr->header.len24[0]));
914*4882a593Smuzhiyun seg_address = get_big_endian(32,
915*4882a593Smuzhiyun &(segment_ptr->header.address[0]));
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun if (state->base->type == MXL_HYDRA_DEVICE_568) {
918*4882a593Smuzhiyun if ((((seg_address & 0x90760000) == 0x90760000) ||
919*4882a593Smuzhiyun ((seg_address & 0x90740000) == 0x90740000)) &&
920*4882a593Smuzhiyun (xcpu_fw_flag == MXL_FALSE)) {
921*4882a593Smuzhiyun update_by_mnemonic(state, 0x8003003C, 0, 1, 1);
922*4882a593Smuzhiyun msleep(200);
923*4882a593Smuzhiyun write_register(state, 0x90720000, 0);
924*4882a593Smuzhiyun usleep_range(10000, 11000);
925*4882a593Smuzhiyun xcpu_fw_flag = MXL_TRUE;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun status = write_fw_segment(state, seg_address,
928*4882a593Smuzhiyun seg_length,
929*4882a593Smuzhiyun (u8 *) segment_ptr->data);
930*4882a593Smuzhiyun } else {
931*4882a593Smuzhiyun if (((seg_address & 0x90760000) != 0x90760000) &&
932*4882a593Smuzhiyun ((seg_address & 0x90740000) != 0x90740000))
933*4882a593Smuzhiyun status = write_fw_segment(state, seg_address,
934*4882a593Smuzhiyun seg_length, (u8 *) segment_ptr->data);
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun if (status)
937*4882a593Smuzhiyun return status;
938*4882a593Smuzhiyun segment_ptr = (struct MBIN_SEGMENT_T *)
939*4882a593Smuzhiyun &(segment_ptr->data[((seg_length + 3) / 4) * 4]);
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun return status;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
check_fw(struct mxl * state,u8 * mbin,u32 mbin_len)944*4882a593Smuzhiyun static int check_fw(struct mxl *state, u8 *mbin, u32 mbin_len)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun struct MBIN_FILE_HEADER_T *fh = (struct MBIN_FILE_HEADER_T *) mbin;
947*4882a593Smuzhiyun u32 flen = (fh->image_size24[0] << 16) |
948*4882a593Smuzhiyun (fh->image_size24[1] << 8) | fh->image_size24[2];
949*4882a593Smuzhiyun u8 *fw, cs = 0;
950*4882a593Smuzhiyun u32 i;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun if (fh->id != 'M' || fh->fmt_version != '1' || flen > 0x3FFF0) {
953*4882a593Smuzhiyun dev_info(state->i2cdev, "Invalid FW Header\n");
954*4882a593Smuzhiyun return -1;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun fw = mbin + sizeof(struct MBIN_FILE_HEADER_T);
957*4882a593Smuzhiyun for (i = 0; i < flen; i += 1)
958*4882a593Smuzhiyun cs += fw[i];
959*4882a593Smuzhiyun if (cs != fh->image_checksum) {
960*4882a593Smuzhiyun dev_info(state->i2cdev, "Invalid FW Checksum\n");
961*4882a593Smuzhiyun return -1;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun return 0;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
firmware_download(struct mxl * state,u8 * mbin,u32 mbin_len)966*4882a593Smuzhiyun static int firmware_download(struct mxl *state, u8 *mbin, u32 mbin_len)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun int status;
969*4882a593Smuzhiyun u32 reg_data = 0;
970*4882a593Smuzhiyun struct MXL_HYDRA_SKU_COMMAND_T dev_sku_cfg;
971*4882a593Smuzhiyun u8 cmd_size = sizeof(struct MXL_HYDRA_SKU_COMMAND_T);
972*4882a593Smuzhiyun u8 cmd_buff[sizeof(struct MXL_HYDRA_SKU_COMMAND_T) + 6];
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun if (check_fw(state, mbin, mbin_len))
975*4882a593Smuzhiyun return -1;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun /* put CPU into reset */
978*4882a593Smuzhiyun status = update_by_mnemonic(state, 0x8003003C, 0, 1, 0);
979*4882a593Smuzhiyun if (status)
980*4882a593Smuzhiyun return status;
981*4882a593Smuzhiyun usleep_range(1000, 2000);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun /* Reset TX FIFO's, BBAND, XBAR */
984*4882a593Smuzhiyun status = write_register(state, HYDRA_RESET_TRANSPORT_FIFO_REG,
985*4882a593Smuzhiyun HYDRA_RESET_TRANSPORT_FIFO_DATA);
986*4882a593Smuzhiyun if (status)
987*4882a593Smuzhiyun return status;
988*4882a593Smuzhiyun status = write_register(state, HYDRA_RESET_BBAND_REG,
989*4882a593Smuzhiyun HYDRA_RESET_BBAND_DATA);
990*4882a593Smuzhiyun if (status)
991*4882a593Smuzhiyun return status;
992*4882a593Smuzhiyun status = write_register(state, HYDRA_RESET_XBAR_REG,
993*4882a593Smuzhiyun HYDRA_RESET_XBAR_DATA);
994*4882a593Smuzhiyun if (status)
995*4882a593Smuzhiyun return status;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun /* Disable clock to Baseband, Wideband, SerDes,
998*4882a593Smuzhiyun * Alias ext & Transport modules
999*4882a593Smuzhiyun */
1000*4882a593Smuzhiyun status = write_register(state, HYDRA_MODULES_CLK_2_REG,
1001*4882a593Smuzhiyun HYDRA_DISABLE_CLK_2);
1002*4882a593Smuzhiyun if (status)
1003*4882a593Smuzhiyun return status;
1004*4882a593Smuzhiyun /* Clear Software & Host interrupt status - (Clear on read) */
1005*4882a593Smuzhiyun status = read_register(state, HYDRA_PRCM_ROOT_CLK_REG, ®_data);
1006*4882a593Smuzhiyun if (status)
1007*4882a593Smuzhiyun return status;
1008*4882a593Smuzhiyun status = do_firmware_download(state, mbin, mbin_len);
1009*4882a593Smuzhiyun if (status)
1010*4882a593Smuzhiyun return status;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun if (state->base->type == MXL_HYDRA_DEVICE_568) {
1013*4882a593Smuzhiyun usleep_range(10000, 11000);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /* bring XCPU out of reset */
1016*4882a593Smuzhiyun status = write_register(state, 0x90720000, 1);
1017*4882a593Smuzhiyun if (status)
1018*4882a593Smuzhiyun return status;
1019*4882a593Smuzhiyun msleep(500);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* Enable XCPU UART message processing in MCPU */
1022*4882a593Smuzhiyun status = write_register(state, 0x9076B510, 1);
1023*4882a593Smuzhiyun if (status)
1024*4882a593Smuzhiyun return status;
1025*4882a593Smuzhiyun } else {
1026*4882a593Smuzhiyun /* Bring CPU out of reset */
1027*4882a593Smuzhiyun status = update_by_mnemonic(state, 0x8003003C, 0, 1, 1);
1028*4882a593Smuzhiyun if (status)
1029*4882a593Smuzhiyun return status;
1030*4882a593Smuzhiyun /* Wait until FW boots */
1031*4882a593Smuzhiyun msleep(150);
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun /* Initialize XPT XBAR */
1035*4882a593Smuzhiyun status = write_register(state, XPT_DMD0_BASEADDR, 0x76543210);
1036*4882a593Smuzhiyun if (status)
1037*4882a593Smuzhiyun return status;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun if (!firmware_is_alive(state))
1040*4882a593Smuzhiyun return -1;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun dev_info(state->i2cdev, "Hydra FW alive. Hail!\n");
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /* sometimes register values are wrong shortly
1045*4882a593Smuzhiyun * after first heart beats
1046*4882a593Smuzhiyun */
1047*4882a593Smuzhiyun msleep(50);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun dev_sku_cfg.sku_type = state->base->sku_type;
1050*4882a593Smuzhiyun BUILD_HYDRA_CMD(MXL_HYDRA_DEV_CFG_SKU_CMD, MXL_CMD_WRITE,
1051*4882a593Smuzhiyun cmd_size, &dev_sku_cfg, cmd_buff);
1052*4882a593Smuzhiyun status = send_command(state, cmd_size + MXL_HYDRA_CMD_HEADER_SIZE,
1053*4882a593Smuzhiyun &cmd_buff[0]);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun return status;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
cfg_ts_pad_mux(struct mxl * state,enum MXL_BOOL_E enable_serial_ts)1058*4882a593Smuzhiyun static int cfg_ts_pad_mux(struct mxl *state, enum MXL_BOOL_E enable_serial_ts)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun int status = 0;
1061*4882a593Smuzhiyun u32 pad_mux_value = 0;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun if (enable_serial_ts == MXL_TRUE) {
1064*4882a593Smuzhiyun pad_mux_value = 0;
1065*4882a593Smuzhiyun if ((state->base->type == MXL_HYDRA_DEVICE_541) ||
1066*4882a593Smuzhiyun (state->base->type == MXL_HYDRA_DEVICE_541S))
1067*4882a593Smuzhiyun pad_mux_value = 2;
1068*4882a593Smuzhiyun } else {
1069*4882a593Smuzhiyun if ((state->base->type == MXL_HYDRA_DEVICE_581) ||
1070*4882a593Smuzhiyun (state->base->type == MXL_HYDRA_DEVICE_581S))
1071*4882a593Smuzhiyun pad_mux_value = 2;
1072*4882a593Smuzhiyun else
1073*4882a593Smuzhiyun pad_mux_value = 3;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun switch (state->base->type) {
1077*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_561:
1078*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_581:
1079*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_541:
1080*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_541S:
1081*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_561S:
1082*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_581S:
1083*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000170, 24, 3,
1084*4882a593Smuzhiyun pad_mux_value);
1085*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000170, 28, 3,
1086*4882a593Smuzhiyun pad_mux_value);
1087*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000174, 0, 3,
1088*4882a593Smuzhiyun pad_mux_value);
1089*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000174, 4, 3,
1090*4882a593Smuzhiyun pad_mux_value);
1091*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000174, 8, 3,
1092*4882a593Smuzhiyun pad_mux_value);
1093*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000174, 12, 3,
1094*4882a593Smuzhiyun pad_mux_value);
1095*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000174, 16, 3,
1096*4882a593Smuzhiyun pad_mux_value);
1097*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000174, 20, 3,
1098*4882a593Smuzhiyun pad_mux_value);
1099*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000174, 24, 3,
1100*4882a593Smuzhiyun pad_mux_value);
1101*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000174, 28, 3,
1102*4882a593Smuzhiyun pad_mux_value);
1103*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000178, 0, 3,
1104*4882a593Smuzhiyun pad_mux_value);
1105*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000178, 4, 3,
1106*4882a593Smuzhiyun pad_mux_value);
1107*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000178, 8, 3,
1108*4882a593Smuzhiyun pad_mux_value);
1109*4882a593Smuzhiyun break;
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_544:
1112*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_542:
1113*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x9000016C, 4, 3, 1);
1114*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x9000016C, 8, 3, 0);
1115*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x9000016C, 12, 3, 0);
1116*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x9000016C, 16, 3, 0);
1117*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000170, 0, 3, 0);
1118*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000178, 12, 3, 1);
1119*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000178, 16, 3, 1);
1120*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000178, 20, 3, 1);
1121*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x90000178, 24, 3, 1);
1122*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x9000017C, 0, 3, 1);
1123*4882a593Smuzhiyun status |= update_by_mnemonic(state, 0x9000017C, 4, 3, 1);
1124*4882a593Smuzhiyun if (enable_serial_ts == MXL_ENABLE) {
1125*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1126*4882a593Smuzhiyun 0x90000170, 4, 3, 0);
1127*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1128*4882a593Smuzhiyun 0x90000170, 8, 3, 0);
1129*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1130*4882a593Smuzhiyun 0x90000170, 12, 3, 0);
1131*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1132*4882a593Smuzhiyun 0x90000170, 16, 3, 0);
1133*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1134*4882a593Smuzhiyun 0x90000170, 20, 3, 1);
1135*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1136*4882a593Smuzhiyun 0x90000170, 24, 3, 1);
1137*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1138*4882a593Smuzhiyun 0x90000170, 28, 3, 2);
1139*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1140*4882a593Smuzhiyun 0x90000174, 0, 3, 2);
1141*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1142*4882a593Smuzhiyun 0x90000174, 4, 3, 2);
1143*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1144*4882a593Smuzhiyun 0x90000174, 8, 3, 2);
1145*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1146*4882a593Smuzhiyun 0x90000174, 12, 3, 2);
1147*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1148*4882a593Smuzhiyun 0x90000174, 16, 3, 2);
1149*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1150*4882a593Smuzhiyun 0x90000174, 20, 3, 2);
1151*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1152*4882a593Smuzhiyun 0x90000174, 24, 3, 2);
1153*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1154*4882a593Smuzhiyun 0x90000174, 28, 3, 2);
1155*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1156*4882a593Smuzhiyun 0x90000178, 0, 3, 2);
1157*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1158*4882a593Smuzhiyun 0x90000178, 4, 3, 2);
1159*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1160*4882a593Smuzhiyun 0x90000178, 8, 3, 2);
1161*4882a593Smuzhiyun } else {
1162*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1163*4882a593Smuzhiyun 0x90000170, 4, 3, 3);
1164*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1165*4882a593Smuzhiyun 0x90000170, 8, 3, 3);
1166*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1167*4882a593Smuzhiyun 0x90000170, 12, 3, 3);
1168*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1169*4882a593Smuzhiyun 0x90000170, 16, 3, 3);
1170*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1171*4882a593Smuzhiyun 0x90000170, 20, 3, 3);
1172*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1173*4882a593Smuzhiyun 0x90000170, 24, 3, 3);
1174*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1175*4882a593Smuzhiyun 0x90000170, 28, 3, 3);
1176*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1177*4882a593Smuzhiyun 0x90000174, 0, 3, 3);
1178*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1179*4882a593Smuzhiyun 0x90000174, 4, 3, 3);
1180*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1181*4882a593Smuzhiyun 0x90000174, 8, 3, 3);
1182*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1183*4882a593Smuzhiyun 0x90000174, 12, 3, 3);
1184*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1185*4882a593Smuzhiyun 0x90000174, 16, 3, 3);
1186*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1187*4882a593Smuzhiyun 0x90000174, 20, 3, 1);
1188*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1189*4882a593Smuzhiyun 0x90000174, 24, 3, 1);
1190*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1191*4882a593Smuzhiyun 0x90000174, 28, 3, 1);
1192*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1193*4882a593Smuzhiyun 0x90000178, 0, 3, 1);
1194*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1195*4882a593Smuzhiyun 0x90000178, 4, 3, 1);
1196*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1197*4882a593Smuzhiyun 0x90000178, 8, 3, 1);
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun break;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_568:
1202*4882a593Smuzhiyun if (enable_serial_ts == MXL_FALSE) {
1203*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1204*4882a593Smuzhiyun 0x9000016C, 8, 3, 5);
1205*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1206*4882a593Smuzhiyun 0x9000016C, 12, 3, 5);
1207*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1208*4882a593Smuzhiyun 0x9000016C, 16, 3, 5);
1209*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1210*4882a593Smuzhiyun 0x9000016C, 20, 3, 5);
1211*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1212*4882a593Smuzhiyun 0x9000016C, 24, 3, 5);
1213*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1214*4882a593Smuzhiyun 0x9000016C, 28, 3, 5);
1215*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1216*4882a593Smuzhiyun 0x90000170, 0, 3, 5);
1217*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1218*4882a593Smuzhiyun 0x90000170, 4, 3, 5);
1219*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1220*4882a593Smuzhiyun 0x90000170, 8, 3, 5);
1221*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1222*4882a593Smuzhiyun 0x90000170, 12, 3, 5);
1223*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1224*4882a593Smuzhiyun 0x90000170, 16, 3, 5);
1225*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1226*4882a593Smuzhiyun 0x90000170, 20, 3, 5);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1229*4882a593Smuzhiyun 0x90000170, 24, 3, pad_mux_value);
1230*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1231*4882a593Smuzhiyun 0x90000174, 0, 3, pad_mux_value);
1232*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1233*4882a593Smuzhiyun 0x90000174, 4, 3, pad_mux_value);
1234*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1235*4882a593Smuzhiyun 0x90000174, 8, 3, pad_mux_value);
1236*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1237*4882a593Smuzhiyun 0x90000174, 12, 3, pad_mux_value);
1238*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1239*4882a593Smuzhiyun 0x90000174, 16, 3, pad_mux_value);
1240*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1241*4882a593Smuzhiyun 0x90000174, 20, 3, pad_mux_value);
1242*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1243*4882a593Smuzhiyun 0x90000174, 24, 3, pad_mux_value);
1244*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1245*4882a593Smuzhiyun 0x90000174, 28, 3, pad_mux_value);
1246*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1247*4882a593Smuzhiyun 0x90000178, 0, 3, pad_mux_value);
1248*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1249*4882a593Smuzhiyun 0x90000178, 4, 3, pad_mux_value);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1252*4882a593Smuzhiyun 0x90000178, 8, 3, 5);
1253*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1254*4882a593Smuzhiyun 0x90000178, 12, 3, 5);
1255*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1256*4882a593Smuzhiyun 0x90000178, 16, 3, 5);
1257*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1258*4882a593Smuzhiyun 0x90000178, 20, 3, 5);
1259*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1260*4882a593Smuzhiyun 0x90000178, 24, 3, 5);
1261*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1262*4882a593Smuzhiyun 0x90000178, 28, 3, 5);
1263*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1264*4882a593Smuzhiyun 0x9000017C, 0, 3, 5);
1265*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1266*4882a593Smuzhiyun 0x9000017C, 4, 3, 5);
1267*4882a593Smuzhiyun } else {
1268*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1269*4882a593Smuzhiyun 0x90000170, 4, 3, pad_mux_value);
1270*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1271*4882a593Smuzhiyun 0x90000170, 8, 3, pad_mux_value);
1272*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1273*4882a593Smuzhiyun 0x90000170, 12, 3, pad_mux_value);
1274*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1275*4882a593Smuzhiyun 0x90000170, 16, 3, pad_mux_value);
1276*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1277*4882a593Smuzhiyun 0x90000170, 20, 3, pad_mux_value);
1278*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1279*4882a593Smuzhiyun 0x90000170, 24, 3, pad_mux_value);
1280*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1281*4882a593Smuzhiyun 0x90000170, 28, 3, pad_mux_value);
1282*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1283*4882a593Smuzhiyun 0x90000174, 0, 3, pad_mux_value);
1284*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1285*4882a593Smuzhiyun 0x90000174, 4, 3, pad_mux_value);
1286*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1287*4882a593Smuzhiyun 0x90000174, 8, 3, pad_mux_value);
1288*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1289*4882a593Smuzhiyun 0x90000174, 12, 3, pad_mux_value);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun break;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_584:
1295*4882a593Smuzhiyun default:
1296*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1297*4882a593Smuzhiyun 0x90000170, 4, 3, pad_mux_value);
1298*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1299*4882a593Smuzhiyun 0x90000170, 8, 3, pad_mux_value);
1300*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1301*4882a593Smuzhiyun 0x90000170, 12, 3, pad_mux_value);
1302*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1303*4882a593Smuzhiyun 0x90000170, 16, 3, pad_mux_value);
1304*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1305*4882a593Smuzhiyun 0x90000170, 20, 3, pad_mux_value);
1306*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1307*4882a593Smuzhiyun 0x90000170, 24, 3, pad_mux_value);
1308*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1309*4882a593Smuzhiyun 0x90000170, 28, 3, pad_mux_value);
1310*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1311*4882a593Smuzhiyun 0x90000174, 0, 3, pad_mux_value);
1312*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1313*4882a593Smuzhiyun 0x90000174, 4, 3, pad_mux_value);
1314*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1315*4882a593Smuzhiyun 0x90000174, 8, 3, pad_mux_value);
1316*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1317*4882a593Smuzhiyun 0x90000174, 12, 3, pad_mux_value);
1318*4882a593Smuzhiyun break;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun return status;
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun
set_drive_strength(struct mxl * state,enum MXL_HYDRA_TS_DRIVE_STRENGTH_E ts_drive_strength)1323*4882a593Smuzhiyun static int set_drive_strength(struct mxl *state,
1324*4882a593Smuzhiyun enum MXL_HYDRA_TS_DRIVE_STRENGTH_E ts_drive_strength)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun int stat = 0;
1327*4882a593Smuzhiyun u32 val;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun read_register(state, 0x90000194, &val);
1330*4882a593Smuzhiyun dev_info(state->i2cdev, "DIGIO = %08x\n", val);
1331*4882a593Smuzhiyun dev_info(state->i2cdev, "set drive_strength = %u\n", ts_drive_strength);
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x90000194, 0, 3, ts_drive_strength);
1335*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x90000194, 20, 3, ts_drive_strength);
1336*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x90000194, 24, 3, ts_drive_strength);
1337*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x90000198, 12, 3, ts_drive_strength);
1338*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x90000198, 16, 3, ts_drive_strength);
1339*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x90000198, 20, 3, ts_drive_strength);
1340*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x90000198, 24, 3, ts_drive_strength);
1341*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x9000019C, 0, 3, ts_drive_strength);
1342*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x9000019C, 4, 3, ts_drive_strength);
1343*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x9000019C, 8, 3, ts_drive_strength);
1344*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x9000019C, 24, 3, ts_drive_strength);
1345*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x9000019C, 28, 3, ts_drive_strength);
1346*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x900001A0, 0, 3, ts_drive_strength);
1347*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x900001A0, 4, 3, ts_drive_strength);
1348*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x900001A0, 20, 3, ts_drive_strength);
1349*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x900001A0, 24, 3, ts_drive_strength);
1350*4882a593Smuzhiyun stat |= update_by_mnemonic(state, 0x900001A0, 28, 3, ts_drive_strength);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun return stat;
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
enable_tuner(struct mxl * state,u32 tuner,u32 enable)1355*4882a593Smuzhiyun static int enable_tuner(struct mxl *state, u32 tuner, u32 enable)
1356*4882a593Smuzhiyun {
1357*4882a593Smuzhiyun int stat = 0;
1358*4882a593Smuzhiyun struct MXL_HYDRA_TUNER_CMD ctrl_tuner_cmd;
1359*4882a593Smuzhiyun u8 cmd_size = sizeof(ctrl_tuner_cmd);
1360*4882a593Smuzhiyun u8 cmd_buff[MXL_HYDRA_OEM_MAX_CMD_BUFF_LEN];
1361*4882a593Smuzhiyun u32 val, count = 10;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun ctrl_tuner_cmd.tuner_id = tuner;
1364*4882a593Smuzhiyun ctrl_tuner_cmd.enable = enable;
1365*4882a593Smuzhiyun BUILD_HYDRA_CMD(MXL_HYDRA_TUNER_ACTIVATE_CMD, MXL_CMD_WRITE,
1366*4882a593Smuzhiyun cmd_size, &ctrl_tuner_cmd, cmd_buff);
1367*4882a593Smuzhiyun stat = send_command(state, cmd_size + MXL_HYDRA_CMD_HEADER_SIZE,
1368*4882a593Smuzhiyun &cmd_buff[0]);
1369*4882a593Smuzhiyun if (stat)
1370*4882a593Smuzhiyun return stat;
1371*4882a593Smuzhiyun read_register(state, HYDRA_TUNER_ENABLE_COMPLETE, &val);
1372*4882a593Smuzhiyun while (--count && ((val >> tuner) & 1) != enable) {
1373*4882a593Smuzhiyun msleep(20);
1374*4882a593Smuzhiyun read_register(state, HYDRA_TUNER_ENABLE_COMPLETE, &val);
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun if (!count)
1377*4882a593Smuzhiyun return -1;
1378*4882a593Smuzhiyun read_register(state, HYDRA_TUNER_ENABLE_COMPLETE, &val);
1379*4882a593Smuzhiyun dev_dbg(state->i2cdev, "tuner %u ready = %u\n",
1380*4882a593Smuzhiyun tuner, (val >> tuner) & 1);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun return 0;
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun
config_ts(struct mxl * state,enum MXL_HYDRA_DEMOD_ID_E demod_id,struct MXL_HYDRA_MPEGOUT_PARAM_T * mpeg_out_param_ptr)1386*4882a593Smuzhiyun static int config_ts(struct mxl *state, enum MXL_HYDRA_DEMOD_ID_E demod_id,
1387*4882a593Smuzhiyun struct MXL_HYDRA_MPEGOUT_PARAM_T *mpeg_out_param_ptr)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun int status = 0;
1390*4882a593Smuzhiyun u32 nco_count_min = 0;
1391*4882a593Smuzhiyun u32 clk_type = 0;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun struct MXL_REG_FIELD_T xpt_sync_polarity[MXL_HYDRA_DEMOD_MAX] = {
1394*4882a593Smuzhiyun {0x90700010, 8, 1}, {0x90700010, 9, 1},
1395*4882a593Smuzhiyun {0x90700010, 10, 1}, {0x90700010, 11, 1},
1396*4882a593Smuzhiyun {0x90700010, 12, 1}, {0x90700010, 13, 1},
1397*4882a593Smuzhiyun {0x90700010, 14, 1}, {0x90700010, 15, 1} };
1398*4882a593Smuzhiyun struct MXL_REG_FIELD_T xpt_clock_polarity[MXL_HYDRA_DEMOD_MAX] = {
1399*4882a593Smuzhiyun {0x90700010, 16, 1}, {0x90700010, 17, 1},
1400*4882a593Smuzhiyun {0x90700010, 18, 1}, {0x90700010, 19, 1},
1401*4882a593Smuzhiyun {0x90700010, 20, 1}, {0x90700010, 21, 1},
1402*4882a593Smuzhiyun {0x90700010, 22, 1}, {0x90700010, 23, 1} };
1403*4882a593Smuzhiyun struct MXL_REG_FIELD_T xpt_valid_polarity[MXL_HYDRA_DEMOD_MAX] = {
1404*4882a593Smuzhiyun {0x90700014, 0, 1}, {0x90700014, 1, 1},
1405*4882a593Smuzhiyun {0x90700014, 2, 1}, {0x90700014, 3, 1},
1406*4882a593Smuzhiyun {0x90700014, 4, 1}, {0x90700014, 5, 1},
1407*4882a593Smuzhiyun {0x90700014, 6, 1}, {0x90700014, 7, 1} };
1408*4882a593Smuzhiyun struct MXL_REG_FIELD_T xpt_ts_clock_phase[MXL_HYDRA_DEMOD_MAX] = {
1409*4882a593Smuzhiyun {0x90700018, 0, 3}, {0x90700018, 4, 3},
1410*4882a593Smuzhiyun {0x90700018, 8, 3}, {0x90700018, 12, 3},
1411*4882a593Smuzhiyun {0x90700018, 16, 3}, {0x90700018, 20, 3},
1412*4882a593Smuzhiyun {0x90700018, 24, 3}, {0x90700018, 28, 3} };
1413*4882a593Smuzhiyun struct MXL_REG_FIELD_T xpt_lsb_first[MXL_HYDRA_DEMOD_MAX] = {
1414*4882a593Smuzhiyun {0x9070000C, 16, 1}, {0x9070000C, 17, 1},
1415*4882a593Smuzhiyun {0x9070000C, 18, 1}, {0x9070000C, 19, 1},
1416*4882a593Smuzhiyun {0x9070000C, 20, 1}, {0x9070000C, 21, 1},
1417*4882a593Smuzhiyun {0x9070000C, 22, 1}, {0x9070000C, 23, 1} };
1418*4882a593Smuzhiyun struct MXL_REG_FIELD_T xpt_sync_byte[MXL_HYDRA_DEMOD_MAX] = {
1419*4882a593Smuzhiyun {0x90700010, 0, 1}, {0x90700010, 1, 1},
1420*4882a593Smuzhiyun {0x90700010, 2, 1}, {0x90700010, 3, 1},
1421*4882a593Smuzhiyun {0x90700010, 4, 1}, {0x90700010, 5, 1},
1422*4882a593Smuzhiyun {0x90700010, 6, 1}, {0x90700010, 7, 1} };
1423*4882a593Smuzhiyun struct MXL_REG_FIELD_T xpt_enable_output[MXL_HYDRA_DEMOD_MAX] = {
1424*4882a593Smuzhiyun {0x9070000C, 0, 1}, {0x9070000C, 1, 1},
1425*4882a593Smuzhiyun {0x9070000C, 2, 1}, {0x9070000C, 3, 1},
1426*4882a593Smuzhiyun {0x9070000C, 4, 1}, {0x9070000C, 5, 1},
1427*4882a593Smuzhiyun {0x9070000C, 6, 1}, {0x9070000C, 7, 1} };
1428*4882a593Smuzhiyun struct MXL_REG_FIELD_T xpt_err_replace_sync[MXL_HYDRA_DEMOD_MAX] = {
1429*4882a593Smuzhiyun {0x9070000C, 24, 1}, {0x9070000C, 25, 1},
1430*4882a593Smuzhiyun {0x9070000C, 26, 1}, {0x9070000C, 27, 1},
1431*4882a593Smuzhiyun {0x9070000C, 28, 1}, {0x9070000C, 29, 1},
1432*4882a593Smuzhiyun {0x9070000C, 30, 1}, {0x9070000C, 31, 1} };
1433*4882a593Smuzhiyun struct MXL_REG_FIELD_T xpt_err_replace_valid[MXL_HYDRA_DEMOD_MAX] = {
1434*4882a593Smuzhiyun {0x90700014, 8, 1}, {0x90700014, 9, 1},
1435*4882a593Smuzhiyun {0x90700014, 10, 1}, {0x90700014, 11, 1},
1436*4882a593Smuzhiyun {0x90700014, 12, 1}, {0x90700014, 13, 1},
1437*4882a593Smuzhiyun {0x90700014, 14, 1}, {0x90700014, 15, 1} };
1438*4882a593Smuzhiyun struct MXL_REG_FIELD_T xpt_continuous_clock[MXL_HYDRA_DEMOD_MAX] = {
1439*4882a593Smuzhiyun {0x907001D4, 0, 1}, {0x907001D4, 1, 1},
1440*4882a593Smuzhiyun {0x907001D4, 2, 1}, {0x907001D4, 3, 1},
1441*4882a593Smuzhiyun {0x907001D4, 4, 1}, {0x907001D4, 5, 1},
1442*4882a593Smuzhiyun {0x907001D4, 6, 1}, {0x907001D4, 7, 1} };
1443*4882a593Smuzhiyun struct MXL_REG_FIELD_T xpt_nco_clock_rate[MXL_HYDRA_DEMOD_MAX] = {
1444*4882a593Smuzhiyun {0x90700044, 16, 80}, {0x90700044, 16, 81},
1445*4882a593Smuzhiyun {0x90700044, 16, 82}, {0x90700044, 16, 83},
1446*4882a593Smuzhiyun {0x90700044, 16, 84}, {0x90700044, 16, 85},
1447*4882a593Smuzhiyun {0x90700044, 16, 86}, {0x90700044, 16, 87} };
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun demod_id = state->base->ts_map[demod_id];
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun if (mpeg_out_param_ptr->enable == MXL_ENABLE) {
1452*4882a593Smuzhiyun if (mpeg_out_param_ptr->mpeg_mode ==
1453*4882a593Smuzhiyun MXL_HYDRA_MPEG_MODE_PARALLEL) {
1454*4882a593Smuzhiyun } else {
1455*4882a593Smuzhiyun cfg_ts_pad_mux(state, MXL_TRUE);
1456*4882a593Smuzhiyun update_by_mnemonic(state,
1457*4882a593Smuzhiyun 0x90700010, 27, 1, MXL_FALSE);
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun nco_count_min =
1462*4882a593Smuzhiyun (u32)(MXL_HYDRA_NCO_CLK / mpeg_out_param_ptr->max_mpeg_clk_rate);
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun if (state->base->chipversion >= 2) {
1465*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1466*4882a593Smuzhiyun xpt_nco_clock_rate[demod_id].reg_addr, /* Reg Addr */
1467*4882a593Smuzhiyun xpt_nco_clock_rate[demod_id].lsb_pos, /* LSB pos */
1468*4882a593Smuzhiyun xpt_nco_clock_rate[demod_id].num_of_bits, /* Num of bits */
1469*4882a593Smuzhiyun nco_count_min); /* Data */
1470*4882a593Smuzhiyun } else
1471*4882a593Smuzhiyun update_by_mnemonic(state, 0x90700044, 16, 8, nco_count_min);
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun if (mpeg_out_param_ptr->mpeg_clk_type == MXL_HYDRA_MPEG_CLK_CONTINUOUS)
1474*4882a593Smuzhiyun clk_type = 1;
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun if (mpeg_out_param_ptr->mpeg_mode < MXL_HYDRA_MPEG_MODE_PARALLEL) {
1477*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1478*4882a593Smuzhiyun xpt_continuous_clock[demod_id].reg_addr,
1479*4882a593Smuzhiyun xpt_continuous_clock[demod_id].lsb_pos,
1480*4882a593Smuzhiyun xpt_continuous_clock[demod_id].num_of_bits,
1481*4882a593Smuzhiyun clk_type);
1482*4882a593Smuzhiyun } else
1483*4882a593Smuzhiyun update_by_mnemonic(state, 0x907001D4, 8, 1, clk_type);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1486*4882a593Smuzhiyun xpt_sync_polarity[demod_id].reg_addr,
1487*4882a593Smuzhiyun xpt_sync_polarity[demod_id].lsb_pos,
1488*4882a593Smuzhiyun xpt_sync_polarity[demod_id].num_of_bits,
1489*4882a593Smuzhiyun mpeg_out_param_ptr->mpeg_sync_pol);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1492*4882a593Smuzhiyun xpt_valid_polarity[demod_id].reg_addr,
1493*4882a593Smuzhiyun xpt_valid_polarity[demod_id].lsb_pos,
1494*4882a593Smuzhiyun xpt_valid_polarity[demod_id].num_of_bits,
1495*4882a593Smuzhiyun mpeg_out_param_ptr->mpeg_valid_pol);
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1498*4882a593Smuzhiyun xpt_clock_polarity[demod_id].reg_addr,
1499*4882a593Smuzhiyun xpt_clock_polarity[demod_id].lsb_pos,
1500*4882a593Smuzhiyun xpt_clock_polarity[demod_id].num_of_bits,
1501*4882a593Smuzhiyun mpeg_out_param_ptr->mpeg_clk_pol);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1504*4882a593Smuzhiyun xpt_sync_byte[demod_id].reg_addr,
1505*4882a593Smuzhiyun xpt_sync_byte[demod_id].lsb_pos,
1506*4882a593Smuzhiyun xpt_sync_byte[demod_id].num_of_bits,
1507*4882a593Smuzhiyun mpeg_out_param_ptr->mpeg_sync_pulse_width);
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1510*4882a593Smuzhiyun xpt_ts_clock_phase[demod_id].reg_addr,
1511*4882a593Smuzhiyun xpt_ts_clock_phase[demod_id].lsb_pos,
1512*4882a593Smuzhiyun xpt_ts_clock_phase[demod_id].num_of_bits,
1513*4882a593Smuzhiyun mpeg_out_param_ptr->mpeg_clk_phase);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1516*4882a593Smuzhiyun xpt_lsb_first[demod_id].reg_addr,
1517*4882a593Smuzhiyun xpt_lsb_first[demod_id].lsb_pos,
1518*4882a593Smuzhiyun xpt_lsb_first[demod_id].num_of_bits,
1519*4882a593Smuzhiyun mpeg_out_param_ptr->lsb_or_msb_first);
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun switch (mpeg_out_param_ptr->mpeg_error_indication) {
1522*4882a593Smuzhiyun case MXL_HYDRA_MPEG_ERR_REPLACE_SYNC:
1523*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1524*4882a593Smuzhiyun xpt_err_replace_sync[demod_id].reg_addr,
1525*4882a593Smuzhiyun xpt_err_replace_sync[demod_id].lsb_pos,
1526*4882a593Smuzhiyun xpt_err_replace_sync[demod_id].num_of_bits,
1527*4882a593Smuzhiyun MXL_TRUE);
1528*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1529*4882a593Smuzhiyun xpt_err_replace_valid[demod_id].reg_addr,
1530*4882a593Smuzhiyun xpt_err_replace_valid[demod_id].lsb_pos,
1531*4882a593Smuzhiyun xpt_err_replace_valid[demod_id].num_of_bits,
1532*4882a593Smuzhiyun MXL_FALSE);
1533*4882a593Smuzhiyun break;
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun case MXL_HYDRA_MPEG_ERR_REPLACE_VALID:
1536*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1537*4882a593Smuzhiyun xpt_err_replace_sync[demod_id].reg_addr,
1538*4882a593Smuzhiyun xpt_err_replace_sync[demod_id].lsb_pos,
1539*4882a593Smuzhiyun xpt_err_replace_sync[demod_id].num_of_bits,
1540*4882a593Smuzhiyun MXL_FALSE);
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1543*4882a593Smuzhiyun xpt_err_replace_valid[demod_id].reg_addr,
1544*4882a593Smuzhiyun xpt_err_replace_valid[demod_id].lsb_pos,
1545*4882a593Smuzhiyun xpt_err_replace_valid[demod_id].num_of_bits,
1546*4882a593Smuzhiyun MXL_TRUE);
1547*4882a593Smuzhiyun break;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun case MXL_HYDRA_MPEG_ERR_INDICATION_DISABLED:
1550*4882a593Smuzhiyun default:
1551*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1552*4882a593Smuzhiyun xpt_err_replace_sync[demod_id].reg_addr,
1553*4882a593Smuzhiyun xpt_err_replace_sync[demod_id].lsb_pos,
1554*4882a593Smuzhiyun xpt_err_replace_sync[demod_id].num_of_bits,
1555*4882a593Smuzhiyun MXL_FALSE);
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1558*4882a593Smuzhiyun xpt_err_replace_valid[demod_id].reg_addr,
1559*4882a593Smuzhiyun xpt_err_replace_valid[demod_id].lsb_pos,
1560*4882a593Smuzhiyun xpt_err_replace_valid[demod_id].num_of_bits,
1561*4882a593Smuzhiyun MXL_FALSE);
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun break;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun if (mpeg_out_param_ptr->mpeg_mode != MXL_HYDRA_MPEG_MODE_PARALLEL) {
1568*4882a593Smuzhiyun status |= update_by_mnemonic(state,
1569*4882a593Smuzhiyun xpt_enable_output[demod_id].reg_addr,
1570*4882a593Smuzhiyun xpt_enable_output[demod_id].lsb_pos,
1571*4882a593Smuzhiyun xpt_enable_output[demod_id].num_of_bits,
1572*4882a593Smuzhiyun mpeg_out_param_ptr->enable);
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun return status;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
config_mux(struct mxl * state)1577*4882a593Smuzhiyun static int config_mux(struct mxl *state)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun update_by_mnemonic(state, 0x9070000C, 0, 1, 0);
1580*4882a593Smuzhiyun update_by_mnemonic(state, 0x9070000C, 1, 1, 0);
1581*4882a593Smuzhiyun update_by_mnemonic(state, 0x9070000C, 2, 1, 0);
1582*4882a593Smuzhiyun update_by_mnemonic(state, 0x9070000C, 3, 1, 0);
1583*4882a593Smuzhiyun update_by_mnemonic(state, 0x9070000C, 4, 1, 0);
1584*4882a593Smuzhiyun update_by_mnemonic(state, 0x9070000C, 5, 1, 0);
1585*4882a593Smuzhiyun update_by_mnemonic(state, 0x9070000C, 6, 1, 0);
1586*4882a593Smuzhiyun update_by_mnemonic(state, 0x9070000C, 7, 1, 0);
1587*4882a593Smuzhiyun update_by_mnemonic(state, 0x90700008, 0, 2, 1);
1588*4882a593Smuzhiyun update_by_mnemonic(state, 0x90700008, 2, 2, 1);
1589*4882a593Smuzhiyun return 0;
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun
load_fw(struct mxl * state,struct mxl5xx_cfg * cfg)1592*4882a593Smuzhiyun static int load_fw(struct mxl *state, struct mxl5xx_cfg *cfg)
1593*4882a593Smuzhiyun {
1594*4882a593Smuzhiyun int stat = 0;
1595*4882a593Smuzhiyun u8 *buf;
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun if (cfg->fw)
1598*4882a593Smuzhiyun return firmware_download(state, cfg->fw, cfg->fw_len);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun if (!cfg->fw_read)
1601*4882a593Smuzhiyun return -1;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun buf = vmalloc(0x40000);
1604*4882a593Smuzhiyun if (!buf)
1605*4882a593Smuzhiyun return -ENOMEM;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun cfg->fw_read(cfg->fw_priv, buf, 0x40000);
1608*4882a593Smuzhiyun stat = firmware_download(state, buf, 0x40000);
1609*4882a593Smuzhiyun vfree(buf);
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun return stat;
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun
validate_sku(struct mxl * state)1614*4882a593Smuzhiyun static int validate_sku(struct mxl *state)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun u32 pad_mux_bond = 0, prcm_chip_id = 0, prcm_so_cid = 0;
1617*4882a593Smuzhiyun int status;
1618*4882a593Smuzhiyun u32 type = state->base->type;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun status = read_by_mnemonic(state, 0x90000190, 0, 3, &pad_mux_bond);
1621*4882a593Smuzhiyun status |= read_by_mnemonic(state, 0x80030000, 0, 12, &prcm_chip_id);
1622*4882a593Smuzhiyun status |= read_by_mnemonic(state, 0x80030004, 24, 8, &prcm_so_cid);
1623*4882a593Smuzhiyun if (status)
1624*4882a593Smuzhiyun return -1;
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun dev_info(state->i2cdev, "padMuxBond=%08x, prcmChipId=%08x, prcmSoCId=%08x\n",
1627*4882a593Smuzhiyun pad_mux_bond, prcm_chip_id, prcm_so_cid);
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun if (prcm_chip_id != 0x560) {
1630*4882a593Smuzhiyun switch (pad_mux_bond) {
1631*4882a593Smuzhiyun case MXL_HYDRA_SKU_ID_581:
1632*4882a593Smuzhiyun if (type == MXL_HYDRA_DEVICE_581)
1633*4882a593Smuzhiyun return 0;
1634*4882a593Smuzhiyun if (type == MXL_HYDRA_DEVICE_581S) {
1635*4882a593Smuzhiyun state->base->type = MXL_HYDRA_DEVICE_581;
1636*4882a593Smuzhiyun return 0;
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun break;
1639*4882a593Smuzhiyun case MXL_HYDRA_SKU_ID_584:
1640*4882a593Smuzhiyun if (type == MXL_HYDRA_DEVICE_584)
1641*4882a593Smuzhiyun return 0;
1642*4882a593Smuzhiyun break;
1643*4882a593Smuzhiyun case MXL_HYDRA_SKU_ID_544:
1644*4882a593Smuzhiyun if (type == MXL_HYDRA_DEVICE_544)
1645*4882a593Smuzhiyun return 0;
1646*4882a593Smuzhiyun if (type == MXL_HYDRA_DEVICE_542)
1647*4882a593Smuzhiyun return 0;
1648*4882a593Smuzhiyun break;
1649*4882a593Smuzhiyun case MXL_HYDRA_SKU_ID_582:
1650*4882a593Smuzhiyun if (type == MXL_HYDRA_DEVICE_582)
1651*4882a593Smuzhiyun return 0;
1652*4882a593Smuzhiyun break;
1653*4882a593Smuzhiyun default:
1654*4882a593Smuzhiyun return -1;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun } else {
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun return -1;
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun
get_fwinfo(struct mxl * state)1662*4882a593Smuzhiyun static int get_fwinfo(struct mxl *state)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun int status;
1665*4882a593Smuzhiyun u32 val = 0;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun status = read_by_mnemonic(state, 0x90000190, 0, 3, &val);
1668*4882a593Smuzhiyun if (status)
1669*4882a593Smuzhiyun return status;
1670*4882a593Smuzhiyun dev_info(state->i2cdev, "chipID=%08x\n", val);
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun status = read_by_mnemonic(state, 0x80030004, 8, 8, &val);
1673*4882a593Smuzhiyun if (status)
1674*4882a593Smuzhiyun return status;
1675*4882a593Smuzhiyun dev_info(state->i2cdev, "chipVer=%08x\n", val);
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun status = read_register(state, HYDRA_FIRMWARE_VERSION, &val);
1678*4882a593Smuzhiyun if (status)
1679*4882a593Smuzhiyun return status;
1680*4882a593Smuzhiyun dev_info(state->i2cdev, "FWVer=%08x\n", val);
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun state->base->fwversion = val;
1683*4882a593Smuzhiyun return status;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun static u8 ts_map1_to_1[MXL_HYDRA_DEMOD_MAX] = {
1688*4882a593Smuzhiyun MXL_HYDRA_DEMOD_ID_0,
1689*4882a593Smuzhiyun MXL_HYDRA_DEMOD_ID_1,
1690*4882a593Smuzhiyun MXL_HYDRA_DEMOD_ID_2,
1691*4882a593Smuzhiyun MXL_HYDRA_DEMOD_ID_3,
1692*4882a593Smuzhiyun MXL_HYDRA_DEMOD_ID_4,
1693*4882a593Smuzhiyun MXL_HYDRA_DEMOD_ID_5,
1694*4882a593Smuzhiyun MXL_HYDRA_DEMOD_ID_6,
1695*4882a593Smuzhiyun MXL_HYDRA_DEMOD_ID_7,
1696*4882a593Smuzhiyun };
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun static u8 ts_map54x[MXL_HYDRA_DEMOD_MAX] = {
1699*4882a593Smuzhiyun MXL_HYDRA_DEMOD_ID_2,
1700*4882a593Smuzhiyun MXL_HYDRA_DEMOD_ID_3,
1701*4882a593Smuzhiyun MXL_HYDRA_DEMOD_ID_4,
1702*4882a593Smuzhiyun MXL_HYDRA_DEMOD_ID_5,
1703*4882a593Smuzhiyun MXL_HYDRA_DEMOD_MAX,
1704*4882a593Smuzhiyun MXL_HYDRA_DEMOD_MAX,
1705*4882a593Smuzhiyun MXL_HYDRA_DEMOD_MAX,
1706*4882a593Smuzhiyun MXL_HYDRA_DEMOD_MAX,
1707*4882a593Smuzhiyun };
1708*4882a593Smuzhiyun
probe(struct mxl * state,struct mxl5xx_cfg * cfg)1709*4882a593Smuzhiyun static int probe(struct mxl *state, struct mxl5xx_cfg *cfg)
1710*4882a593Smuzhiyun {
1711*4882a593Smuzhiyun u32 chipver;
1712*4882a593Smuzhiyun int fw, status, j;
1713*4882a593Smuzhiyun struct MXL_HYDRA_MPEGOUT_PARAM_T mpeg_interface_cfg;
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun state->base->ts_map = ts_map1_to_1;
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun switch (state->base->type) {
1718*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_581:
1719*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_581S:
1720*4882a593Smuzhiyun state->base->can_clkout = 1;
1721*4882a593Smuzhiyun state->base->demod_num = 8;
1722*4882a593Smuzhiyun state->base->tuner_num = 1;
1723*4882a593Smuzhiyun state->base->sku_type = MXL_HYDRA_SKU_TYPE_581;
1724*4882a593Smuzhiyun break;
1725*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_582:
1726*4882a593Smuzhiyun state->base->can_clkout = 1;
1727*4882a593Smuzhiyun state->base->demod_num = 8;
1728*4882a593Smuzhiyun state->base->tuner_num = 3;
1729*4882a593Smuzhiyun state->base->sku_type = MXL_HYDRA_SKU_TYPE_582;
1730*4882a593Smuzhiyun break;
1731*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_585:
1732*4882a593Smuzhiyun state->base->can_clkout = 0;
1733*4882a593Smuzhiyun state->base->demod_num = 8;
1734*4882a593Smuzhiyun state->base->tuner_num = 4;
1735*4882a593Smuzhiyun state->base->sku_type = MXL_HYDRA_SKU_TYPE_585;
1736*4882a593Smuzhiyun break;
1737*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_544:
1738*4882a593Smuzhiyun state->base->can_clkout = 0;
1739*4882a593Smuzhiyun state->base->demod_num = 4;
1740*4882a593Smuzhiyun state->base->tuner_num = 4;
1741*4882a593Smuzhiyun state->base->sku_type = MXL_HYDRA_SKU_TYPE_544;
1742*4882a593Smuzhiyun state->base->ts_map = ts_map54x;
1743*4882a593Smuzhiyun break;
1744*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_541:
1745*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_541S:
1746*4882a593Smuzhiyun state->base->can_clkout = 0;
1747*4882a593Smuzhiyun state->base->demod_num = 4;
1748*4882a593Smuzhiyun state->base->tuner_num = 1;
1749*4882a593Smuzhiyun state->base->sku_type = MXL_HYDRA_SKU_TYPE_541;
1750*4882a593Smuzhiyun state->base->ts_map = ts_map54x;
1751*4882a593Smuzhiyun break;
1752*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_561:
1753*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_561S:
1754*4882a593Smuzhiyun state->base->can_clkout = 0;
1755*4882a593Smuzhiyun state->base->demod_num = 6;
1756*4882a593Smuzhiyun state->base->tuner_num = 1;
1757*4882a593Smuzhiyun state->base->sku_type = MXL_HYDRA_SKU_TYPE_561;
1758*4882a593Smuzhiyun break;
1759*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_568:
1760*4882a593Smuzhiyun state->base->can_clkout = 0;
1761*4882a593Smuzhiyun state->base->demod_num = 8;
1762*4882a593Smuzhiyun state->base->tuner_num = 1;
1763*4882a593Smuzhiyun state->base->chan_bond = 1;
1764*4882a593Smuzhiyun state->base->sku_type = MXL_HYDRA_SKU_TYPE_568;
1765*4882a593Smuzhiyun break;
1766*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_542:
1767*4882a593Smuzhiyun state->base->can_clkout = 1;
1768*4882a593Smuzhiyun state->base->demod_num = 4;
1769*4882a593Smuzhiyun state->base->tuner_num = 3;
1770*4882a593Smuzhiyun state->base->sku_type = MXL_HYDRA_SKU_TYPE_542;
1771*4882a593Smuzhiyun state->base->ts_map = ts_map54x;
1772*4882a593Smuzhiyun break;
1773*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_TEST:
1774*4882a593Smuzhiyun case MXL_HYDRA_DEVICE_584:
1775*4882a593Smuzhiyun default:
1776*4882a593Smuzhiyun state->base->can_clkout = 0;
1777*4882a593Smuzhiyun state->base->demod_num = 8;
1778*4882a593Smuzhiyun state->base->tuner_num = 4;
1779*4882a593Smuzhiyun state->base->sku_type = MXL_HYDRA_SKU_TYPE_584;
1780*4882a593Smuzhiyun break;
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun status = validate_sku(state);
1784*4882a593Smuzhiyun if (status)
1785*4882a593Smuzhiyun return status;
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun update_by_mnemonic(state, 0x80030014, 9, 1, 1);
1788*4882a593Smuzhiyun update_by_mnemonic(state, 0x8003003C, 12, 1, 1);
1789*4882a593Smuzhiyun status = read_by_mnemonic(state, 0x80030000, 12, 4, &chipver);
1790*4882a593Smuzhiyun if (status)
1791*4882a593Smuzhiyun state->base->chipversion = 0;
1792*4882a593Smuzhiyun else
1793*4882a593Smuzhiyun state->base->chipversion = (chipver == 2) ? 2 : 1;
1794*4882a593Smuzhiyun dev_info(state->i2cdev, "Hydra chip version %u\n",
1795*4882a593Smuzhiyun state->base->chipversion);
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun cfg_dev_xtal(state, cfg->clk, cfg->cap, 0);
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun fw = firmware_is_alive(state);
1800*4882a593Smuzhiyun if (!fw) {
1801*4882a593Smuzhiyun status = load_fw(state, cfg);
1802*4882a593Smuzhiyun if (status)
1803*4882a593Smuzhiyun return status;
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun get_fwinfo(state);
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun config_mux(state);
1808*4882a593Smuzhiyun mpeg_interface_cfg.enable = MXL_ENABLE;
1809*4882a593Smuzhiyun mpeg_interface_cfg.lsb_or_msb_first = MXL_HYDRA_MPEG_SERIAL_MSB_1ST;
1810*4882a593Smuzhiyun /* supports only (0-104&139)MHz */
1811*4882a593Smuzhiyun if (cfg->ts_clk)
1812*4882a593Smuzhiyun mpeg_interface_cfg.max_mpeg_clk_rate = cfg->ts_clk;
1813*4882a593Smuzhiyun else
1814*4882a593Smuzhiyun mpeg_interface_cfg.max_mpeg_clk_rate = 69; /* 139; */
1815*4882a593Smuzhiyun mpeg_interface_cfg.mpeg_clk_phase = MXL_HYDRA_MPEG_CLK_PHASE_SHIFT_0_DEG;
1816*4882a593Smuzhiyun mpeg_interface_cfg.mpeg_clk_pol = MXL_HYDRA_MPEG_CLK_IN_PHASE;
1817*4882a593Smuzhiyun /* MXL_HYDRA_MPEG_CLK_GAPPED; */
1818*4882a593Smuzhiyun mpeg_interface_cfg.mpeg_clk_type = MXL_HYDRA_MPEG_CLK_CONTINUOUS;
1819*4882a593Smuzhiyun mpeg_interface_cfg.mpeg_error_indication =
1820*4882a593Smuzhiyun MXL_HYDRA_MPEG_ERR_INDICATION_DISABLED;
1821*4882a593Smuzhiyun mpeg_interface_cfg.mpeg_mode = MXL_HYDRA_MPEG_MODE_SERIAL_3_WIRE;
1822*4882a593Smuzhiyun mpeg_interface_cfg.mpeg_sync_pol = MXL_HYDRA_MPEG_ACTIVE_HIGH;
1823*4882a593Smuzhiyun mpeg_interface_cfg.mpeg_sync_pulse_width = MXL_HYDRA_MPEG_SYNC_WIDTH_BIT;
1824*4882a593Smuzhiyun mpeg_interface_cfg.mpeg_valid_pol = MXL_HYDRA_MPEG_ACTIVE_HIGH;
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun for (j = 0; j < state->base->demod_num; j++) {
1827*4882a593Smuzhiyun status = config_ts(state, (enum MXL_HYDRA_DEMOD_ID_E) j,
1828*4882a593Smuzhiyun &mpeg_interface_cfg);
1829*4882a593Smuzhiyun if (status)
1830*4882a593Smuzhiyun return status;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun set_drive_strength(state, 1);
1833*4882a593Smuzhiyun return 0;
1834*4882a593Smuzhiyun }
1835*4882a593Smuzhiyun
mxl5xx_attach(struct i2c_adapter * i2c,struct mxl5xx_cfg * cfg,u32 demod,u32 tuner,int (** fn_set_input)(struct dvb_frontend *,int))1836*4882a593Smuzhiyun struct dvb_frontend *mxl5xx_attach(struct i2c_adapter *i2c,
1837*4882a593Smuzhiyun struct mxl5xx_cfg *cfg, u32 demod, u32 tuner,
1838*4882a593Smuzhiyun int (**fn_set_input)(struct dvb_frontend *, int))
1839*4882a593Smuzhiyun {
1840*4882a593Smuzhiyun struct mxl *state;
1841*4882a593Smuzhiyun struct mxl_base *base;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun state = kzalloc(sizeof(struct mxl), GFP_KERNEL);
1844*4882a593Smuzhiyun if (!state)
1845*4882a593Smuzhiyun return NULL;
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun state->demod = demod;
1848*4882a593Smuzhiyun state->tuner = tuner;
1849*4882a593Smuzhiyun state->tuner_in_use = 0xffffffff;
1850*4882a593Smuzhiyun state->i2cdev = &i2c->dev;
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun base = match_base(i2c, cfg->adr);
1853*4882a593Smuzhiyun if (base) {
1854*4882a593Smuzhiyun base->count++;
1855*4882a593Smuzhiyun if (base->count > base->demod_num)
1856*4882a593Smuzhiyun goto fail;
1857*4882a593Smuzhiyun state->base = base;
1858*4882a593Smuzhiyun } else {
1859*4882a593Smuzhiyun base = kzalloc(sizeof(struct mxl_base), GFP_KERNEL);
1860*4882a593Smuzhiyun if (!base)
1861*4882a593Smuzhiyun goto fail;
1862*4882a593Smuzhiyun base->i2c = i2c;
1863*4882a593Smuzhiyun base->adr = cfg->adr;
1864*4882a593Smuzhiyun base->type = cfg->type;
1865*4882a593Smuzhiyun base->count = 1;
1866*4882a593Smuzhiyun mutex_init(&base->i2c_lock);
1867*4882a593Smuzhiyun mutex_init(&base->status_lock);
1868*4882a593Smuzhiyun mutex_init(&base->tune_lock);
1869*4882a593Smuzhiyun INIT_LIST_HEAD(&base->mxls);
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun state->base = base;
1872*4882a593Smuzhiyun if (probe(state, cfg) < 0) {
1873*4882a593Smuzhiyun kfree(base);
1874*4882a593Smuzhiyun goto fail;
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun list_add(&base->mxllist, &mxllist);
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun state->fe.ops = mxl_ops;
1879*4882a593Smuzhiyun state->xbar[0] = 4;
1880*4882a593Smuzhiyun state->xbar[1] = demod;
1881*4882a593Smuzhiyun state->xbar[2] = 8;
1882*4882a593Smuzhiyun state->fe.demodulator_priv = state;
1883*4882a593Smuzhiyun *fn_set_input = set_input;
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun list_add(&state->mxl, &base->mxls);
1886*4882a593Smuzhiyun return &state->fe;
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun fail:
1889*4882a593Smuzhiyun kfree(state);
1890*4882a593Smuzhiyun return NULL;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mxl5xx_attach);
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun MODULE_DESCRIPTION("MaxLinear MxL5xx DVB-S/S2 tuner-demodulator driver");
1895*4882a593Smuzhiyun MODULE_AUTHOR("Ralph and Marcus Metzler, Metzler Brothers Systementwicklung GbR");
1896*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1897