1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Zarlink DVB-T MT352 demodulator
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Written by Holger Waechtler <holger@qanu.de>
6*4882a593Smuzhiyun * and Daniel Mack <daniel@qanu.de>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * AVerMedia AVerTV DVB-T 771 support by
9*4882a593Smuzhiyun * Wolfram Joost <dbox2@frokaschwei.de>
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Support for Samsung TDTC9251DH01C(M) tuner
12*4882a593Smuzhiyun * Copyright (C) 2004 Antonio Mancuso <antonio.mancuso@digitaltelevision.it>
13*4882a593Smuzhiyun * Amauri Celani <acelani@essegi.net>
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * DVICO FusionHDTV DVB-T1 and DVICO FusionHDTV DVB-T Lite support by
16*4882a593Smuzhiyun * Christopher Pascoe <c.pascoe@itee.uq.edu.au>
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/init.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun #include <linux/string.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <media/dvb_frontend.h>
27*4882a593Smuzhiyun #include "mt352_priv.h"
28*4882a593Smuzhiyun #include "mt352.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct mt352_state {
31*4882a593Smuzhiyun struct i2c_adapter* i2c;
32*4882a593Smuzhiyun struct dvb_frontend frontend;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* configuration settings */
35*4882a593Smuzhiyun struct mt352_config config;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static int debug;
39*4882a593Smuzhiyun #define dprintk(args...) \
40*4882a593Smuzhiyun do { \
41*4882a593Smuzhiyun if (debug) printk(KERN_DEBUG "mt352: " args); \
42*4882a593Smuzhiyun } while (0)
43*4882a593Smuzhiyun
mt352_single_write(struct dvb_frontend * fe,u8 reg,u8 val)44*4882a593Smuzhiyun static int mt352_single_write(struct dvb_frontend *fe, u8 reg, u8 val)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun struct mt352_state* state = fe->demodulator_priv;
47*4882a593Smuzhiyun u8 buf[2] = { reg, val };
48*4882a593Smuzhiyun struct i2c_msg msg = { .addr = state->config.demod_address, .flags = 0,
49*4882a593Smuzhiyun .buf = buf, .len = 2 };
50*4882a593Smuzhiyun int err = i2c_transfer(state->i2c, &msg, 1);
51*4882a593Smuzhiyun if (err != 1) {
52*4882a593Smuzhiyun printk("mt352_write() to reg %x failed (err = %d)!\n", reg, err);
53*4882a593Smuzhiyun return err;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun return 0;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
_mt352_write(struct dvb_frontend * fe,const u8 ibuf[],int ilen)58*4882a593Smuzhiyun static int _mt352_write(struct dvb_frontend* fe, const u8 ibuf[], int ilen)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun int err,i;
61*4882a593Smuzhiyun for (i=0; i < ilen-1; i++)
62*4882a593Smuzhiyun if ((err = mt352_single_write(fe,ibuf[0]+i,ibuf[i+1])))
63*4882a593Smuzhiyun return err;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
mt352_read_register(struct mt352_state * state,u8 reg)68*4882a593Smuzhiyun static int mt352_read_register(struct mt352_state* state, u8 reg)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun int ret;
71*4882a593Smuzhiyun u8 b0 [] = { reg };
72*4882a593Smuzhiyun u8 b1 [] = { 0 };
73*4882a593Smuzhiyun struct i2c_msg msg [] = { { .addr = state->config.demod_address,
74*4882a593Smuzhiyun .flags = 0,
75*4882a593Smuzhiyun .buf = b0, .len = 1 },
76*4882a593Smuzhiyun { .addr = state->config.demod_address,
77*4882a593Smuzhiyun .flags = I2C_M_RD,
78*4882a593Smuzhiyun .buf = b1, .len = 1 } };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun ret = i2c_transfer(state->i2c, msg, 2);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (ret != 2) {
83*4882a593Smuzhiyun printk("%s: readreg error (reg=%d, ret==%i)\n",
84*4882a593Smuzhiyun __func__, reg, ret);
85*4882a593Smuzhiyun return ret;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun return b1[0];
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
mt352_sleep(struct dvb_frontend * fe)91*4882a593Smuzhiyun static int mt352_sleep(struct dvb_frontend* fe)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun static u8 mt352_softdown[] = { CLOCK_CTL, 0x20, 0x08 };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun _mt352_write(fe, mt352_softdown, sizeof(mt352_softdown));
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
mt352_calc_nominal_rate(struct mt352_state * state,u32 bandwidth,unsigned char * buf)99*4882a593Smuzhiyun static void mt352_calc_nominal_rate(struct mt352_state* state,
100*4882a593Smuzhiyun u32 bandwidth,
101*4882a593Smuzhiyun unsigned char *buf)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun u32 adc_clock = 20480; /* 20.340 MHz */
104*4882a593Smuzhiyun u32 bw,value;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun switch (bandwidth) {
107*4882a593Smuzhiyun case 6000000:
108*4882a593Smuzhiyun bw = 6;
109*4882a593Smuzhiyun break;
110*4882a593Smuzhiyun case 7000000:
111*4882a593Smuzhiyun bw = 7;
112*4882a593Smuzhiyun break;
113*4882a593Smuzhiyun case 8000000:
114*4882a593Smuzhiyun default:
115*4882a593Smuzhiyun bw = 8;
116*4882a593Smuzhiyun break;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun if (state->config.adc_clock)
119*4882a593Smuzhiyun adc_clock = state->config.adc_clock;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun value = 64 * bw * (1<<16) / (7 * 8);
122*4882a593Smuzhiyun value = value * 1000 / adc_clock;
123*4882a593Smuzhiyun dprintk("%s: bw %d, adc_clock %d => 0x%x\n",
124*4882a593Smuzhiyun __func__, bw, adc_clock, value);
125*4882a593Smuzhiyun buf[0] = msb(value);
126*4882a593Smuzhiyun buf[1] = lsb(value);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
mt352_calc_input_freq(struct mt352_state * state,unsigned char * buf)129*4882a593Smuzhiyun static void mt352_calc_input_freq(struct mt352_state* state,
130*4882a593Smuzhiyun unsigned char *buf)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun int adc_clock = 20480; /* 20.480000 MHz */
133*4882a593Smuzhiyun int if2 = 36167; /* 36.166667 MHz */
134*4882a593Smuzhiyun int ife,value;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if (state->config.adc_clock)
137*4882a593Smuzhiyun adc_clock = state->config.adc_clock;
138*4882a593Smuzhiyun if (state->config.if2)
139*4882a593Smuzhiyun if2 = state->config.if2;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (adc_clock >= if2 * 2)
142*4882a593Smuzhiyun ife = if2;
143*4882a593Smuzhiyun else {
144*4882a593Smuzhiyun ife = adc_clock - (if2 % adc_clock);
145*4882a593Smuzhiyun if (ife > adc_clock / 2)
146*4882a593Smuzhiyun ife = adc_clock - ife;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun value = -16374 * ife / adc_clock;
149*4882a593Smuzhiyun dprintk("%s: if2 %d, ife %d, adc_clock %d => %d / 0x%x\n",
150*4882a593Smuzhiyun __func__, if2, ife, adc_clock, value, value & 0x3fff);
151*4882a593Smuzhiyun buf[0] = msb(value);
152*4882a593Smuzhiyun buf[1] = lsb(value);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
mt352_set_parameters(struct dvb_frontend * fe)155*4882a593Smuzhiyun static int mt352_set_parameters(struct dvb_frontend *fe)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct dtv_frontend_properties *op = &fe->dtv_property_cache;
158*4882a593Smuzhiyun struct mt352_state* state = fe->demodulator_priv;
159*4882a593Smuzhiyun unsigned char buf[13];
160*4882a593Smuzhiyun static unsigned char tuner_go[] = { 0x5d, 0x01 };
161*4882a593Smuzhiyun static unsigned char fsm_go[] = { 0x5e, 0x01 };
162*4882a593Smuzhiyun unsigned int tps = 0;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun switch (op->code_rate_HP) {
165*4882a593Smuzhiyun case FEC_2_3:
166*4882a593Smuzhiyun tps |= (1 << 7);
167*4882a593Smuzhiyun break;
168*4882a593Smuzhiyun case FEC_3_4:
169*4882a593Smuzhiyun tps |= (2 << 7);
170*4882a593Smuzhiyun break;
171*4882a593Smuzhiyun case FEC_5_6:
172*4882a593Smuzhiyun tps |= (3 << 7);
173*4882a593Smuzhiyun break;
174*4882a593Smuzhiyun case FEC_7_8:
175*4882a593Smuzhiyun tps |= (4 << 7);
176*4882a593Smuzhiyun break;
177*4882a593Smuzhiyun case FEC_1_2:
178*4882a593Smuzhiyun case FEC_AUTO:
179*4882a593Smuzhiyun break;
180*4882a593Smuzhiyun default:
181*4882a593Smuzhiyun return -EINVAL;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun switch (op->code_rate_LP) {
185*4882a593Smuzhiyun case FEC_2_3:
186*4882a593Smuzhiyun tps |= (1 << 4);
187*4882a593Smuzhiyun break;
188*4882a593Smuzhiyun case FEC_3_4:
189*4882a593Smuzhiyun tps |= (2 << 4);
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun case FEC_5_6:
192*4882a593Smuzhiyun tps |= (3 << 4);
193*4882a593Smuzhiyun break;
194*4882a593Smuzhiyun case FEC_7_8:
195*4882a593Smuzhiyun tps |= (4 << 4);
196*4882a593Smuzhiyun break;
197*4882a593Smuzhiyun case FEC_1_2:
198*4882a593Smuzhiyun case FEC_AUTO:
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun case FEC_NONE:
201*4882a593Smuzhiyun if (op->hierarchy == HIERARCHY_AUTO ||
202*4882a593Smuzhiyun op->hierarchy == HIERARCHY_NONE)
203*4882a593Smuzhiyun break;
204*4882a593Smuzhiyun fallthrough;
205*4882a593Smuzhiyun default:
206*4882a593Smuzhiyun return -EINVAL;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun switch (op->modulation) {
210*4882a593Smuzhiyun case QPSK:
211*4882a593Smuzhiyun break;
212*4882a593Smuzhiyun case QAM_AUTO:
213*4882a593Smuzhiyun case QAM_16:
214*4882a593Smuzhiyun tps |= (1 << 13);
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun case QAM_64:
217*4882a593Smuzhiyun tps |= (2 << 13);
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun default:
220*4882a593Smuzhiyun return -EINVAL;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun switch (op->transmission_mode) {
224*4882a593Smuzhiyun case TRANSMISSION_MODE_2K:
225*4882a593Smuzhiyun case TRANSMISSION_MODE_AUTO:
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun case TRANSMISSION_MODE_8K:
228*4882a593Smuzhiyun tps |= (1 << 0);
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun default:
231*4882a593Smuzhiyun return -EINVAL;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun switch (op->guard_interval) {
235*4882a593Smuzhiyun case GUARD_INTERVAL_1_32:
236*4882a593Smuzhiyun case GUARD_INTERVAL_AUTO:
237*4882a593Smuzhiyun break;
238*4882a593Smuzhiyun case GUARD_INTERVAL_1_16:
239*4882a593Smuzhiyun tps |= (1 << 2);
240*4882a593Smuzhiyun break;
241*4882a593Smuzhiyun case GUARD_INTERVAL_1_8:
242*4882a593Smuzhiyun tps |= (2 << 2);
243*4882a593Smuzhiyun break;
244*4882a593Smuzhiyun case GUARD_INTERVAL_1_4:
245*4882a593Smuzhiyun tps |= (3 << 2);
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun default:
248*4882a593Smuzhiyun return -EINVAL;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun switch (op->hierarchy) {
252*4882a593Smuzhiyun case HIERARCHY_AUTO:
253*4882a593Smuzhiyun case HIERARCHY_NONE:
254*4882a593Smuzhiyun break;
255*4882a593Smuzhiyun case HIERARCHY_1:
256*4882a593Smuzhiyun tps |= (1 << 10);
257*4882a593Smuzhiyun break;
258*4882a593Smuzhiyun case HIERARCHY_2:
259*4882a593Smuzhiyun tps |= (2 << 10);
260*4882a593Smuzhiyun break;
261*4882a593Smuzhiyun case HIERARCHY_4:
262*4882a593Smuzhiyun tps |= (3 << 10);
263*4882a593Smuzhiyun break;
264*4882a593Smuzhiyun default:
265*4882a593Smuzhiyun return -EINVAL;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun buf[0] = TPS_GIVEN_1; /* TPS_GIVEN_1 and following registers */
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun buf[1] = msb(tps); /* TPS_GIVEN_(1|0) */
272*4882a593Smuzhiyun buf[2] = lsb(tps);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun buf[3] = 0x50; // old
275*4882a593Smuzhiyun // buf[3] = 0xf4; // pinnacle
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun mt352_calc_nominal_rate(state, op->bandwidth_hz, buf+4);
278*4882a593Smuzhiyun mt352_calc_input_freq(state, buf+6);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (state->config.no_tuner) {
281*4882a593Smuzhiyun if (fe->ops.tuner_ops.set_params) {
282*4882a593Smuzhiyun fe->ops.tuner_ops.set_params(fe);
283*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
284*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 0);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun _mt352_write(fe, buf, 8);
288*4882a593Smuzhiyun _mt352_write(fe, fsm_go, 2);
289*4882a593Smuzhiyun } else {
290*4882a593Smuzhiyun if (fe->ops.tuner_ops.calc_regs) {
291*4882a593Smuzhiyun fe->ops.tuner_ops.calc_regs(fe, buf+8, 5);
292*4882a593Smuzhiyun buf[8] <<= 1;
293*4882a593Smuzhiyun _mt352_write(fe, buf, sizeof(buf));
294*4882a593Smuzhiyun _mt352_write(fe, tuner_go, 2);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
mt352_get_parameters(struct dvb_frontend * fe,struct dtv_frontend_properties * op)301*4882a593Smuzhiyun static int mt352_get_parameters(struct dvb_frontend* fe,
302*4882a593Smuzhiyun struct dtv_frontend_properties *op)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct mt352_state* state = fe->demodulator_priv;
305*4882a593Smuzhiyun u16 tps;
306*4882a593Smuzhiyun u16 div;
307*4882a593Smuzhiyun u8 trl;
308*4882a593Smuzhiyun static const u8 tps_fec_to_api[8] =
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun FEC_1_2,
311*4882a593Smuzhiyun FEC_2_3,
312*4882a593Smuzhiyun FEC_3_4,
313*4882a593Smuzhiyun FEC_5_6,
314*4882a593Smuzhiyun FEC_7_8,
315*4882a593Smuzhiyun FEC_AUTO,
316*4882a593Smuzhiyun FEC_AUTO,
317*4882a593Smuzhiyun FEC_AUTO
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if ( (mt352_read_register(state,0x00) & 0xC0) != 0xC0 )
321*4882a593Smuzhiyun return -EINVAL;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* Use TPS_RECEIVED-registers, not the TPS_CURRENT-registers because
324*4882a593Smuzhiyun * the mt352 sometimes works with the wrong parameters
325*4882a593Smuzhiyun */
326*4882a593Smuzhiyun tps = (mt352_read_register(state, TPS_RECEIVED_1) << 8) | mt352_read_register(state, TPS_RECEIVED_0);
327*4882a593Smuzhiyun div = (mt352_read_register(state, CHAN_START_1) << 8) | mt352_read_register(state, CHAN_START_0);
328*4882a593Smuzhiyun trl = mt352_read_register(state, TRL_NOMINAL_RATE_1);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun op->code_rate_HP = tps_fec_to_api[(tps >> 7) & 7];
331*4882a593Smuzhiyun op->code_rate_LP = tps_fec_to_api[(tps >> 4) & 7];
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun switch ( (tps >> 13) & 3)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun case 0:
336*4882a593Smuzhiyun op->modulation = QPSK;
337*4882a593Smuzhiyun break;
338*4882a593Smuzhiyun case 1:
339*4882a593Smuzhiyun op->modulation = QAM_16;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun case 2:
342*4882a593Smuzhiyun op->modulation = QAM_64;
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun default:
345*4882a593Smuzhiyun op->modulation = QAM_AUTO;
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun op->transmission_mode = (tps & 0x01) ? TRANSMISSION_MODE_8K : TRANSMISSION_MODE_2K;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun switch ( (tps >> 2) & 3)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun case 0:
354*4882a593Smuzhiyun op->guard_interval = GUARD_INTERVAL_1_32;
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun case 1:
357*4882a593Smuzhiyun op->guard_interval = GUARD_INTERVAL_1_16;
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun case 2:
360*4882a593Smuzhiyun op->guard_interval = GUARD_INTERVAL_1_8;
361*4882a593Smuzhiyun break;
362*4882a593Smuzhiyun case 3:
363*4882a593Smuzhiyun op->guard_interval = GUARD_INTERVAL_1_4;
364*4882a593Smuzhiyun break;
365*4882a593Smuzhiyun default:
366*4882a593Smuzhiyun op->guard_interval = GUARD_INTERVAL_AUTO;
367*4882a593Smuzhiyun break;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun switch ( (tps >> 10) & 7)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun case 0:
373*4882a593Smuzhiyun op->hierarchy = HIERARCHY_NONE;
374*4882a593Smuzhiyun break;
375*4882a593Smuzhiyun case 1:
376*4882a593Smuzhiyun op->hierarchy = HIERARCHY_1;
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun case 2:
379*4882a593Smuzhiyun op->hierarchy = HIERARCHY_2;
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun case 3:
382*4882a593Smuzhiyun op->hierarchy = HIERARCHY_4;
383*4882a593Smuzhiyun break;
384*4882a593Smuzhiyun default:
385*4882a593Smuzhiyun op->hierarchy = HIERARCHY_AUTO;
386*4882a593Smuzhiyun break;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun op->frequency = (500 * (div - IF_FREQUENCYx6)) / 3 * 1000;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (trl == 0x72)
392*4882a593Smuzhiyun op->bandwidth_hz = 8000000;
393*4882a593Smuzhiyun else if (trl == 0x64)
394*4882a593Smuzhiyun op->bandwidth_hz = 7000000;
395*4882a593Smuzhiyun else
396*4882a593Smuzhiyun op->bandwidth_hz = 6000000;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (mt352_read_register(state, STATUS_2) & 0x02)
400*4882a593Smuzhiyun op->inversion = INVERSION_OFF;
401*4882a593Smuzhiyun else
402*4882a593Smuzhiyun op->inversion = INVERSION_ON;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return 0;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
mt352_read_status(struct dvb_frontend * fe,enum fe_status * status)407*4882a593Smuzhiyun static int mt352_read_status(struct dvb_frontend *fe, enum fe_status *status)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun struct mt352_state* state = fe->demodulator_priv;
410*4882a593Smuzhiyun int s0, s1, s3;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* FIXME:
413*4882a593Smuzhiyun *
414*4882a593Smuzhiyun * The MT352 design manual from Zarlink states (page 46-47):
415*4882a593Smuzhiyun *
416*4882a593Smuzhiyun * Notes about the TUNER_GO register:
417*4882a593Smuzhiyun *
418*4882a593Smuzhiyun * If the Read_Tuner_Byte (bit-1) is activated, then the tuner status
419*4882a593Smuzhiyun * byte is copied from the tuner to the STATUS_3 register and
420*4882a593Smuzhiyun * completion of the read operation is indicated by bit-5 of the
421*4882a593Smuzhiyun * INTERRUPT_3 register.
422*4882a593Smuzhiyun */
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if ((s0 = mt352_read_register(state, STATUS_0)) < 0)
425*4882a593Smuzhiyun return -EREMOTEIO;
426*4882a593Smuzhiyun if ((s1 = mt352_read_register(state, STATUS_1)) < 0)
427*4882a593Smuzhiyun return -EREMOTEIO;
428*4882a593Smuzhiyun if ((s3 = mt352_read_register(state, STATUS_3)) < 0)
429*4882a593Smuzhiyun return -EREMOTEIO;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun *status = 0;
432*4882a593Smuzhiyun if (s0 & (1 << 4))
433*4882a593Smuzhiyun *status |= FE_HAS_CARRIER;
434*4882a593Smuzhiyun if (s0 & (1 << 1))
435*4882a593Smuzhiyun *status |= FE_HAS_VITERBI;
436*4882a593Smuzhiyun if (s0 & (1 << 5))
437*4882a593Smuzhiyun *status |= FE_HAS_LOCK;
438*4882a593Smuzhiyun if (s1 & (1 << 1))
439*4882a593Smuzhiyun *status |= FE_HAS_SYNC;
440*4882a593Smuzhiyun if (s3 & (1 << 6))
441*4882a593Smuzhiyun *status |= FE_HAS_SIGNAL;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if ((*status & (FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC)) !=
444*4882a593Smuzhiyun (FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC))
445*4882a593Smuzhiyun *status &= ~FE_HAS_LOCK;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun return 0;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
mt352_read_ber(struct dvb_frontend * fe,u32 * ber)450*4882a593Smuzhiyun static int mt352_read_ber(struct dvb_frontend* fe, u32* ber)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun struct mt352_state* state = fe->demodulator_priv;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun *ber = (mt352_read_register (state, RS_ERR_CNT_2) << 16) |
455*4882a593Smuzhiyun (mt352_read_register (state, RS_ERR_CNT_1) << 8) |
456*4882a593Smuzhiyun (mt352_read_register (state, RS_ERR_CNT_0));
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun return 0;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
mt352_read_signal_strength(struct dvb_frontend * fe,u16 * strength)461*4882a593Smuzhiyun static int mt352_read_signal_strength(struct dvb_frontend* fe, u16* strength)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct mt352_state* state = fe->demodulator_priv;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* align the 12 bit AGC gain with the most significant bits */
466*4882a593Smuzhiyun u16 signal = ((mt352_read_register(state, AGC_GAIN_1) & 0x0f) << 12) |
467*4882a593Smuzhiyun (mt352_read_register(state, AGC_GAIN_0) << 4);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* inverse of gain is signal strength */
470*4882a593Smuzhiyun *strength = ~signal;
471*4882a593Smuzhiyun return 0;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
mt352_read_snr(struct dvb_frontend * fe,u16 * snr)474*4882a593Smuzhiyun static int mt352_read_snr(struct dvb_frontend* fe, u16* snr)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct mt352_state* state = fe->demodulator_priv;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun u8 _snr = mt352_read_register (state, SNR);
479*4882a593Smuzhiyun *snr = (_snr << 8) | _snr;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return 0;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
mt352_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)484*4882a593Smuzhiyun static int mt352_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun struct mt352_state* state = fe->demodulator_priv;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun *ucblocks = (mt352_read_register (state, RS_UBC_1) << 8) |
489*4882a593Smuzhiyun (mt352_read_register (state, RS_UBC_0));
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun return 0;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
mt352_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * fe_tune_settings)494*4882a593Smuzhiyun static int mt352_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings* fe_tune_settings)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun fe_tune_settings->min_delay_ms = 800;
497*4882a593Smuzhiyun fe_tune_settings->step_size = 0;
498*4882a593Smuzhiyun fe_tune_settings->max_drift = 0;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun return 0;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
mt352_init(struct dvb_frontend * fe)503*4882a593Smuzhiyun static int mt352_init(struct dvb_frontend* fe)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun struct mt352_state* state = fe->demodulator_priv;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun static u8 mt352_reset_attach [] = { RESET, 0xC0 };
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun dprintk("%s: hello\n",__func__);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun if ((mt352_read_register(state, CLOCK_CTL) & 0x10) == 0 ||
512*4882a593Smuzhiyun (mt352_read_register(state, CONFIG) & 0x20) == 0) {
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* Do a "hard" reset */
515*4882a593Smuzhiyun _mt352_write(fe, mt352_reset_attach, sizeof(mt352_reset_attach));
516*4882a593Smuzhiyun return state->config.demod_init(fe);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun return 0;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
mt352_release(struct dvb_frontend * fe)522*4882a593Smuzhiyun static void mt352_release(struct dvb_frontend* fe)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun struct mt352_state* state = fe->demodulator_priv;
525*4882a593Smuzhiyun kfree(state);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun static const struct dvb_frontend_ops mt352_ops;
529*4882a593Smuzhiyun
mt352_attach(const struct mt352_config * config,struct i2c_adapter * i2c)530*4882a593Smuzhiyun struct dvb_frontend* mt352_attach(const struct mt352_config* config,
531*4882a593Smuzhiyun struct i2c_adapter* i2c)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun struct mt352_state* state = NULL;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* allocate memory for the internal state */
536*4882a593Smuzhiyun state = kzalloc(sizeof(struct mt352_state), GFP_KERNEL);
537*4882a593Smuzhiyun if (state == NULL) goto error;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* setup the state */
540*4882a593Smuzhiyun state->i2c = i2c;
541*4882a593Smuzhiyun memcpy(&state->config,config,sizeof(struct mt352_config));
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* check if the demod is there */
544*4882a593Smuzhiyun if (mt352_read_register(state, CHIP_ID) != ID_MT352) goto error;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* create dvb_frontend */
547*4882a593Smuzhiyun memcpy(&state->frontend.ops, &mt352_ops, sizeof(struct dvb_frontend_ops));
548*4882a593Smuzhiyun state->frontend.demodulator_priv = state;
549*4882a593Smuzhiyun return &state->frontend;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun error:
552*4882a593Smuzhiyun kfree(state);
553*4882a593Smuzhiyun return NULL;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static const struct dvb_frontend_ops mt352_ops = {
557*4882a593Smuzhiyun .delsys = { SYS_DVBT },
558*4882a593Smuzhiyun .info = {
559*4882a593Smuzhiyun .name = "Zarlink MT352 DVB-T",
560*4882a593Smuzhiyun .frequency_min_hz = 174 * MHz,
561*4882a593Smuzhiyun .frequency_max_hz = 862 * MHz,
562*4882a593Smuzhiyun .frequency_stepsize_hz = 166667,
563*4882a593Smuzhiyun .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 |
564*4882a593Smuzhiyun FE_CAN_FEC_3_4 | FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 |
565*4882a593Smuzhiyun FE_CAN_FEC_AUTO |
566*4882a593Smuzhiyun FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
567*4882a593Smuzhiyun FE_CAN_TRANSMISSION_MODE_AUTO | FE_CAN_GUARD_INTERVAL_AUTO |
568*4882a593Smuzhiyun FE_CAN_HIERARCHY_AUTO | FE_CAN_RECOVER |
569*4882a593Smuzhiyun FE_CAN_MUTE_TS
570*4882a593Smuzhiyun },
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun .release = mt352_release,
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun .init = mt352_init,
575*4882a593Smuzhiyun .sleep = mt352_sleep,
576*4882a593Smuzhiyun .write = _mt352_write,
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun .set_frontend = mt352_set_parameters,
579*4882a593Smuzhiyun .get_frontend = mt352_get_parameters,
580*4882a593Smuzhiyun .get_tune_settings = mt352_get_tune_settings,
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun .read_status = mt352_read_status,
583*4882a593Smuzhiyun .read_ber = mt352_read_ber,
584*4882a593Smuzhiyun .read_signal_strength = mt352_read_signal_strength,
585*4882a593Smuzhiyun .read_snr = mt352_read_snr,
586*4882a593Smuzhiyun .read_ucblocks = mt352_read_ucblocks,
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun module_param(debug, int, 0644);
590*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun MODULE_DESCRIPTION("Zarlink MT352 DVB-T Demodulator driver");
593*4882a593Smuzhiyun MODULE_AUTHOR("Holger Waechtler, Daniel Mack, Antonio Mancuso");
594*4882a593Smuzhiyun MODULE_LICENSE("GPL");
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun EXPORT_SYMBOL(mt352_attach);
597