xref: /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/mn88443x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Socionext MN88443x series demodulator driver for ISDB-S/ISDB-T.
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2018 Socionext Inc.
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/bitfield.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <media/dvb_math.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "mn88443x.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* ISDB-S registers */
18*4882a593Smuzhiyun #define ATSIDU_S                                    0x2f
19*4882a593Smuzhiyun #define ATSIDL_S                                    0x30
20*4882a593Smuzhiyun #define TSSET_S                                     0x31
21*4882a593Smuzhiyun #define AGCREAD_S                                   0x5a
22*4882a593Smuzhiyun #define CPMON1_S                                    0x5e
23*4882a593Smuzhiyun #define   CPMON1_S_FSYNC                              BIT(5)
24*4882a593Smuzhiyun #define   CPMON1_S_ERRMON                             BIT(4)
25*4882a593Smuzhiyun #define   CPMON1_S_SIGOFF                             BIT(3)
26*4882a593Smuzhiyun #define   CPMON1_S_W2LOCK                             BIT(2)
27*4882a593Smuzhiyun #define   CPMON1_S_W1LOCK                             BIT(1)
28*4882a593Smuzhiyun #define   CPMON1_S_DW1LOCK                            BIT(0)
29*4882a593Smuzhiyun #define TRMON_S                                     0x60
30*4882a593Smuzhiyun #define BERCNFLG_S                                  0x68
31*4882a593Smuzhiyun #define   BERCNFLG_S_BERVRDY                          BIT(5)
32*4882a593Smuzhiyun #define   BERCNFLG_S_BERVCHK                          BIT(4)
33*4882a593Smuzhiyun #define   BERCNFLG_S_BERDRDY                          BIT(3)
34*4882a593Smuzhiyun #define   BERCNFLG_S_BERDCHK                          BIT(2)
35*4882a593Smuzhiyun #define CNRDXU_S                                    0x69
36*4882a593Smuzhiyun #define CNRDXL_S                                    0x6a
37*4882a593Smuzhiyun #define CNRDYU_S                                    0x6b
38*4882a593Smuzhiyun #define CNRDYL_S                                    0x6c
39*4882a593Smuzhiyun #define BERVRDU_S                                   0x71
40*4882a593Smuzhiyun #define BERVRDL_S                                   0x72
41*4882a593Smuzhiyun #define DOSET1_S                                    0x73
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Primary ISDB-T */
44*4882a593Smuzhiyun #define PLLASET1                                    0x00
45*4882a593Smuzhiyun #define PLLASET2                                    0x01
46*4882a593Smuzhiyun #define PLLBSET1                                    0x02
47*4882a593Smuzhiyun #define PLLBSET2                                    0x03
48*4882a593Smuzhiyun #define PLLSET                                      0x04
49*4882a593Smuzhiyun #define OUTCSET                                     0x08
50*4882a593Smuzhiyun #define   OUTCSET_CHDRV_8MA                           0xff
51*4882a593Smuzhiyun #define   OUTCSET_CHDRV_4MA                           0x00
52*4882a593Smuzhiyun #define PLDWSET                                     0x09
53*4882a593Smuzhiyun #define   PLDWSET_NORMAL                             0x00
54*4882a593Smuzhiyun #define   PLDWSET_PULLDOWN                           0xff
55*4882a593Smuzhiyun #define HIZSET1                                     0x0a
56*4882a593Smuzhiyun #define HIZSET2                                     0x0b
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* Secondary ISDB-T (for MN884434 only) */
59*4882a593Smuzhiyun #define RCVSET                                      0x00
60*4882a593Smuzhiyun #define TSSET1_M                                    0x01
61*4882a593Smuzhiyun #define TSSET2_M                                    0x02
62*4882a593Smuzhiyun #define TSSET3_M                                    0x03
63*4882a593Smuzhiyun #define INTACSET                                    0x08
64*4882a593Smuzhiyun #define HIZSET3                                     0x0b
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* ISDB-T registers */
67*4882a593Smuzhiyun #define TSSET1                                      0x05
68*4882a593Smuzhiyun #define   TSSET1_TSASEL_MASK                          GENMASK(4, 3)
69*4882a593Smuzhiyun #define   TSSET1_TSASEL_ISDBT                         (0x0 << 3)
70*4882a593Smuzhiyun #define   TSSET1_TSASEL_ISDBS                         (0x1 << 3)
71*4882a593Smuzhiyun #define   TSSET1_TSASEL_NONE                          (0x2 << 3)
72*4882a593Smuzhiyun #define   TSSET1_TSBSEL_MASK                          GENMASK(2, 1)
73*4882a593Smuzhiyun #define   TSSET1_TSBSEL_ISDBS                         (0x0 << 1)
74*4882a593Smuzhiyun #define   TSSET1_TSBSEL_ISDBT                         (0x1 << 1)
75*4882a593Smuzhiyun #define   TSSET1_TSBSEL_NONE                          (0x2 << 1)
76*4882a593Smuzhiyun #define TSSET2                                      0x06
77*4882a593Smuzhiyun #define TSSET3                                      0x07
78*4882a593Smuzhiyun #define   TSSET3_INTASEL_MASK                         GENMASK(7, 6)
79*4882a593Smuzhiyun #define   TSSET3_INTASEL_T                            (0x0 << 6)
80*4882a593Smuzhiyun #define   TSSET3_INTASEL_S                            (0x1 << 6)
81*4882a593Smuzhiyun #define   TSSET3_INTASEL_NONE                         (0x2 << 6)
82*4882a593Smuzhiyun #define   TSSET3_INTBSEL_MASK                         GENMASK(5, 4)
83*4882a593Smuzhiyun #define   TSSET3_INTBSEL_S                            (0x0 << 4)
84*4882a593Smuzhiyun #define   TSSET3_INTBSEL_T                            (0x1 << 4)
85*4882a593Smuzhiyun #define   TSSET3_INTBSEL_NONE                         (0x2 << 4)
86*4882a593Smuzhiyun #define OUTSET2                                     0x0d
87*4882a593Smuzhiyun #define PWDSET                                      0x0f
88*4882a593Smuzhiyun #define   PWDSET_OFDMPD_MASK                          GENMASK(3, 2)
89*4882a593Smuzhiyun #define   PWDSET_OFDMPD_DOWN                          BIT(3)
90*4882a593Smuzhiyun #define   PWDSET_PSKPD_MASK                           GENMASK(1, 0)
91*4882a593Smuzhiyun #define   PWDSET_PSKPD_DOWN                           BIT(1)
92*4882a593Smuzhiyun #define CLKSET1_T                                   0x11
93*4882a593Smuzhiyun #define MDSET_T                                     0x13
94*4882a593Smuzhiyun #define   MDSET_T_MDAUTO_MASK                         GENMASK(7, 4)
95*4882a593Smuzhiyun #define   MDSET_T_MDAUTO_AUTO                         (0xf << 4)
96*4882a593Smuzhiyun #define   MDSET_T_MDAUTO_MANUAL                       (0x0 << 4)
97*4882a593Smuzhiyun #define   MDSET_T_FFTS_MASK                           GENMASK(3, 2)
98*4882a593Smuzhiyun #define   MDSET_T_FFTS_MODE1                          (0x0 << 2)
99*4882a593Smuzhiyun #define   MDSET_T_FFTS_MODE2                          (0x1 << 2)
100*4882a593Smuzhiyun #define   MDSET_T_FFTS_MODE3                          (0x2 << 2)
101*4882a593Smuzhiyun #define   MDSET_T_GI_MASK                             GENMASK(1, 0)
102*4882a593Smuzhiyun #define   MDSET_T_GI_1_32                             (0x0 << 0)
103*4882a593Smuzhiyun #define   MDSET_T_GI_1_16                             (0x1 << 0)
104*4882a593Smuzhiyun #define   MDSET_T_GI_1_8                              (0x2 << 0)
105*4882a593Smuzhiyun #define   MDSET_T_GI_1_4                              (0x3 << 0)
106*4882a593Smuzhiyun #define MDASET_T                                    0x14
107*4882a593Smuzhiyun #define ADCSET1_T                                   0x20
108*4882a593Smuzhiyun #define   ADCSET1_T_REFSEL_MASK                       GENMASK(1, 0)
109*4882a593Smuzhiyun #define   ADCSET1_T_REFSEL_2V                         (0x3 << 0)
110*4882a593Smuzhiyun #define   ADCSET1_T_REFSEL_1_5V                       (0x2 << 0)
111*4882a593Smuzhiyun #define   ADCSET1_T_REFSEL_1V                         (0x1 << 0)
112*4882a593Smuzhiyun #define NCOFREQU_T                                  0x24
113*4882a593Smuzhiyun #define NCOFREQM_T                                  0x25
114*4882a593Smuzhiyun #define NCOFREQL_T                                  0x26
115*4882a593Smuzhiyun #define FADU_T                                      0x27
116*4882a593Smuzhiyun #define FADM_T                                      0x28
117*4882a593Smuzhiyun #define FADL_T                                      0x29
118*4882a593Smuzhiyun #define AGCSET2_T                                   0x2c
119*4882a593Smuzhiyun #define   AGCSET2_T_IFPOLINV_INC                      BIT(0)
120*4882a593Smuzhiyun #define   AGCSET2_T_RFPOLINV_INC                      BIT(1)
121*4882a593Smuzhiyun #define AGCV3_T                                     0x3e
122*4882a593Smuzhiyun #define MDRD_T                                      0xa2
123*4882a593Smuzhiyun #define   MDRD_T_SEGID_MASK                           GENMASK(5, 4)
124*4882a593Smuzhiyun #define   MDRD_T_SEGID_13                             (0x0 << 4)
125*4882a593Smuzhiyun #define   MDRD_T_SEGID_1                              (0x1 << 4)
126*4882a593Smuzhiyun #define   MDRD_T_SEGID_3                              (0x2 << 4)
127*4882a593Smuzhiyun #define   MDRD_T_FFTS_MASK                            GENMASK(3, 2)
128*4882a593Smuzhiyun #define   MDRD_T_FFTS_MODE1                           (0x0 << 2)
129*4882a593Smuzhiyun #define   MDRD_T_FFTS_MODE2                           (0x1 << 2)
130*4882a593Smuzhiyun #define   MDRD_T_FFTS_MODE3                           (0x2 << 2)
131*4882a593Smuzhiyun #define   MDRD_T_GI_MASK                              GENMASK(1, 0)
132*4882a593Smuzhiyun #define   MDRD_T_GI_1_32                              (0x0 << 0)
133*4882a593Smuzhiyun #define   MDRD_T_GI_1_16                              (0x1 << 0)
134*4882a593Smuzhiyun #define   MDRD_T_GI_1_8                               (0x2 << 0)
135*4882a593Smuzhiyun #define   MDRD_T_GI_1_4                               (0x3 << 0)
136*4882a593Smuzhiyun #define SSEQRD_T                                    0xa3
137*4882a593Smuzhiyun #define   SSEQRD_T_SSEQSTRD_MASK                      GENMASK(3, 0)
138*4882a593Smuzhiyun #define   SSEQRD_T_SSEQSTRD_RESET                     (0x0 << 0)
139*4882a593Smuzhiyun #define   SSEQRD_T_SSEQSTRD_TUNING                    (0x1 << 0)
140*4882a593Smuzhiyun #define   SSEQRD_T_SSEQSTRD_AGC                       (0x2 << 0)
141*4882a593Smuzhiyun #define   SSEQRD_T_SSEQSTRD_SEARCH                    (0x3 << 0)
142*4882a593Smuzhiyun #define   SSEQRD_T_SSEQSTRD_CLOCK_SYNC                (0x4 << 0)
143*4882a593Smuzhiyun #define   SSEQRD_T_SSEQSTRD_FREQ_SYNC                 (0x8 << 0)
144*4882a593Smuzhiyun #define   SSEQRD_T_SSEQSTRD_FRAME_SYNC                (0x9 << 0)
145*4882a593Smuzhiyun #define   SSEQRD_T_SSEQSTRD_SYNC                      (0xa << 0)
146*4882a593Smuzhiyun #define   SSEQRD_T_SSEQSTRD_LOCK                      (0xb << 0)
147*4882a593Smuzhiyun #define AGCRDU_T                                    0xa8
148*4882a593Smuzhiyun #define AGCRDL_T                                    0xa9
149*4882a593Smuzhiyun #define CNRDU_T                                     0xbe
150*4882a593Smuzhiyun #define CNRDL_T                                     0xbf
151*4882a593Smuzhiyun #define BERFLG_T                                    0xc0
152*4882a593Smuzhiyun #define   BERFLG_T_BERDRDY                            BIT(7)
153*4882a593Smuzhiyun #define   BERFLG_T_BERDCHK                            BIT(6)
154*4882a593Smuzhiyun #define   BERFLG_T_BERVRDYA                           BIT(5)
155*4882a593Smuzhiyun #define   BERFLG_T_BERVCHKA                           BIT(4)
156*4882a593Smuzhiyun #define   BERFLG_T_BERVRDYB                           BIT(3)
157*4882a593Smuzhiyun #define   BERFLG_T_BERVCHKB                           BIT(2)
158*4882a593Smuzhiyun #define   BERFLG_T_BERVRDYC                           BIT(1)
159*4882a593Smuzhiyun #define   BERFLG_T_BERVCHKC                           BIT(0)
160*4882a593Smuzhiyun #define BERRDU_T                                    0xc1
161*4882a593Smuzhiyun #define BERRDM_T                                    0xc2
162*4882a593Smuzhiyun #define BERRDL_T                                    0xc3
163*4882a593Smuzhiyun #define BERLENRDU_T                                 0xc4
164*4882a593Smuzhiyun #define BERLENRDL_T                                 0xc5
165*4882a593Smuzhiyun #define ERRFLG_T                                    0xc6
166*4882a593Smuzhiyun #define   ERRFLG_T_BERDOVF                            BIT(7)
167*4882a593Smuzhiyun #define   ERRFLG_T_BERVOVFA                           BIT(6)
168*4882a593Smuzhiyun #define   ERRFLG_T_BERVOVFB                           BIT(5)
169*4882a593Smuzhiyun #define   ERRFLG_T_BERVOVFC                           BIT(4)
170*4882a593Smuzhiyun #define   ERRFLG_T_NERRFA                             BIT(3)
171*4882a593Smuzhiyun #define   ERRFLG_T_NERRFB                             BIT(2)
172*4882a593Smuzhiyun #define   ERRFLG_T_NERRFC                             BIT(1)
173*4882a593Smuzhiyun #define   ERRFLG_T_NERRF                              BIT(0)
174*4882a593Smuzhiyun #define DOSET1_T                                    0xcf
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define CLK_LOW            4000000
177*4882a593Smuzhiyun #define CLK_DIRECT         20200000
178*4882a593Smuzhiyun #define CLK_MAX            25410000
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define S_T_FREQ           8126984 /* 512 / 63 MHz */
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun struct mn88443x_spec {
183*4882a593Smuzhiyun 	bool primary;
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun struct mn88443x_priv {
187*4882a593Smuzhiyun 	const struct mn88443x_spec *spec;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	struct dvb_frontend fe;
190*4882a593Smuzhiyun 	struct clk *mclk;
191*4882a593Smuzhiyun 	struct gpio_desc *reset_gpio;
192*4882a593Smuzhiyun 	u32 clk_freq;
193*4882a593Smuzhiyun 	u32 if_freq;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* Common */
196*4882a593Smuzhiyun 	bool use_clkbuf;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* ISDB-S */
199*4882a593Smuzhiyun 	struct i2c_client *client_s;
200*4882a593Smuzhiyun 	struct regmap *regmap_s;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* ISDB-T */
203*4882a593Smuzhiyun 	struct i2c_client *client_t;
204*4882a593Smuzhiyun 	struct regmap *regmap_t;
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
mn88443x_cmn_power_on(struct mn88443x_priv * chip)207*4882a593Smuzhiyun static int mn88443x_cmn_power_on(struct mn88443x_priv *chip)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct device *dev = &chip->client_s->dev;
210*4882a593Smuzhiyun 	struct regmap *r_t = chip->regmap_t;
211*4882a593Smuzhiyun 	int ret;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	ret = clk_prepare_enable(chip->mclk);
214*4882a593Smuzhiyun 	if (ret) {
215*4882a593Smuzhiyun 		dev_err(dev, "Failed to prepare and enable mclk: %d\n",
216*4882a593Smuzhiyun 			ret);
217*4882a593Smuzhiyun 		return ret;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	gpiod_set_value_cansleep(chip->reset_gpio, 1);
221*4882a593Smuzhiyun 	usleep_range(100, 1000);
222*4882a593Smuzhiyun 	gpiod_set_value_cansleep(chip->reset_gpio, 0);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	if (chip->spec->primary) {
225*4882a593Smuzhiyun 		regmap_write(r_t, OUTCSET, OUTCSET_CHDRV_8MA);
226*4882a593Smuzhiyun 		regmap_write(r_t, PLDWSET, PLDWSET_NORMAL);
227*4882a593Smuzhiyun 		regmap_write(r_t, HIZSET1, 0x80);
228*4882a593Smuzhiyun 		regmap_write(r_t, HIZSET2, 0xe0);
229*4882a593Smuzhiyun 	} else {
230*4882a593Smuzhiyun 		regmap_write(r_t, HIZSET3, 0x8f);
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
mn88443x_cmn_power_off(struct mn88443x_priv * chip)236*4882a593Smuzhiyun static void mn88443x_cmn_power_off(struct mn88443x_priv *chip)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	gpiod_set_value_cansleep(chip->reset_gpio, 1);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	clk_disable_unprepare(chip->mclk);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
mn88443x_s_sleep(struct mn88443x_priv * chip)243*4882a593Smuzhiyun static void mn88443x_s_sleep(struct mn88443x_priv *chip)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct regmap *r_t = chip->regmap_t;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	regmap_update_bits(r_t, PWDSET, PWDSET_PSKPD_MASK,
248*4882a593Smuzhiyun 			   PWDSET_PSKPD_DOWN);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
mn88443x_s_wake(struct mn88443x_priv * chip)251*4882a593Smuzhiyun static void mn88443x_s_wake(struct mn88443x_priv *chip)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	struct regmap *r_t = chip->regmap_t;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	regmap_update_bits(r_t, PWDSET, PWDSET_PSKPD_MASK, 0);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
mn88443x_s_tune(struct mn88443x_priv * chip,struct dtv_frontend_properties * c)258*4882a593Smuzhiyun static void mn88443x_s_tune(struct mn88443x_priv *chip,
259*4882a593Smuzhiyun 			    struct dtv_frontend_properties *c)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct regmap *r_s = chip->regmap_s;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	regmap_write(r_s, ATSIDU_S, c->stream_id >> 8);
264*4882a593Smuzhiyun 	regmap_write(r_s, ATSIDL_S, c->stream_id);
265*4882a593Smuzhiyun 	regmap_write(r_s, TSSET_S, 0);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
mn88443x_s_read_status(struct mn88443x_priv * chip,struct dtv_frontend_properties * c,enum fe_status * status)268*4882a593Smuzhiyun static int mn88443x_s_read_status(struct mn88443x_priv *chip,
269*4882a593Smuzhiyun 				  struct dtv_frontend_properties *c,
270*4882a593Smuzhiyun 				  enum fe_status *status)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct regmap *r_s = chip->regmap_s;
273*4882a593Smuzhiyun 	u32 cpmon, tmpu, tmpl, flg;
274*4882a593Smuzhiyun 	u64 tmp;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* Sync detection */
277*4882a593Smuzhiyun 	regmap_read(r_s, CPMON1_S, &cpmon);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	*status = 0;
280*4882a593Smuzhiyun 	if (cpmon & CPMON1_S_FSYNC)
281*4882a593Smuzhiyun 		*status |= FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
282*4882a593Smuzhiyun 	if (cpmon & CPMON1_S_W2LOCK)
283*4882a593Smuzhiyun 		*status |= FE_HAS_SIGNAL | FE_HAS_CARRIER;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* Signal strength */
286*4882a593Smuzhiyun 	c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (*status & FE_HAS_SIGNAL) {
289*4882a593Smuzhiyun 		u32 agc;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 		regmap_read(r_s, AGCREAD_S, &tmpu);
292*4882a593Smuzhiyun 		agc = tmpu << 8;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		c->strength.len = 1;
295*4882a593Smuzhiyun 		c->strength.stat[0].scale = FE_SCALE_RELATIVE;
296*4882a593Smuzhiyun 		c->strength.stat[0].uvalue = agc;
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* C/N rate */
300*4882a593Smuzhiyun 	c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	if (*status & FE_HAS_VITERBI) {
303*4882a593Smuzhiyun 		u32 cnr = 0, x, y, d;
304*4882a593Smuzhiyun 		u64 d_3 = 0;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 		regmap_read(r_s, CNRDXU_S, &tmpu);
307*4882a593Smuzhiyun 		regmap_read(r_s, CNRDXL_S, &tmpl);
308*4882a593Smuzhiyun 		x = (tmpu << 8) | tmpl;
309*4882a593Smuzhiyun 		regmap_read(r_s, CNRDYU_S, &tmpu);
310*4882a593Smuzhiyun 		regmap_read(r_s, CNRDYL_S, &tmpl);
311*4882a593Smuzhiyun 		y = (tmpu << 8) | tmpl;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 		/* CNR[dB]: 10 * log10(D) - 30.74 / D^3 - 3 */
314*4882a593Smuzhiyun 		/*   D = x^2 / (2^15 * y - x^2) */
315*4882a593Smuzhiyun 		d = (y << 15) - x * x;
316*4882a593Smuzhiyun 		if (d > 0) {
317*4882a593Smuzhiyun 			/* (2^4 * D)^3 = 2^12 * D^3 */
318*4882a593Smuzhiyun 			/* 3.074 * 2^(12 + 24) = 211243671486 */
319*4882a593Smuzhiyun 			d_3 = div_u64(16 * x * x, d);
320*4882a593Smuzhiyun 			d_3 = d_3 * d_3 * d_3;
321*4882a593Smuzhiyun 			if (d_3)
322*4882a593Smuzhiyun 				d_3 = div_u64(211243671486ULL, d_3);
323*4882a593Smuzhiyun 		}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 		if (d_3) {
326*4882a593Smuzhiyun 			/* 0.3 * 2^24 = 5033164 */
327*4882a593Smuzhiyun 			tmp = (s64)2 * intlog10(x) - intlog10(abs(d)) - d_3
328*4882a593Smuzhiyun 				- 5033164;
329*4882a593Smuzhiyun 			cnr = div_u64(tmp * 10000, 1 << 24);
330*4882a593Smuzhiyun 		}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 		if (cnr) {
333*4882a593Smuzhiyun 			c->cnr.len = 1;
334*4882a593Smuzhiyun 			c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
335*4882a593Smuzhiyun 			c->cnr.stat[0].uvalue = cnr;
336*4882a593Smuzhiyun 		}
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/* BER */
340*4882a593Smuzhiyun 	c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
341*4882a593Smuzhiyun 	c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	regmap_read(r_s, BERCNFLG_S, &flg);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if ((*status & FE_HAS_VITERBI) && (flg & BERCNFLG_S_BERVRDY)) {
346*4882a593Smuzhiyun 		u32 bit_err, bit_cnt;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 		regmap_read(r_s, BERVRDU_S, &tmpu);
349*4882a593Smuzhiyun 		regmap_read(r_s, BERVRDL_S, &tmpl);
350*4882a593Smuzhiyun 		bit_err = (tmpu << 8) | tmpl;
351*4882a593Smuzhiyun 		bit_cnt = (1 << 13) * 204;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 		if (bit_cnt) {
354*4882a593Smuzhiyun 			c->post_bit_error.len = 1;
355*4882a593Smuzhiyun 			c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
356*4882a593Smuzhiyun 			c->post_bit_error.stat[0].uvalue = bit_err;
357*4882a593Smuzhiyun 			c->post_bit_count.len = 1;
358*4882a593Smuzhiyun 			c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
359*4882a593Smuzhiyun 			c->post_bit_count.stat[0].uvalue = bit_cnt;
360*4882a593Smuzhiyun 		}
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	return 0;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
mn88443x_t_sleep(struct mn88443x_priv * chip)366*4882a593Smuzhiyun static void mn88443x_t_sleep(struct mn88443x_priv *chip)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	struct regmap *r_t = chip->regmap_t;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	regmap_update_bits(r_t, PWDSET, PWDSET_OFDMPD_MASK,
371*4882a593Smuzhiyun 			   PWDSET_OFDMPD_DOWN);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
mn88443x_t_wake(struct mn88443x_priv * chip)374*4882a593Smuzhiyun static void mn88443x_t_wake(struct mn88443x_priv *chip)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	struct regmap *r_t = chip->regmap_t;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	regmap_update_bits(r_t, PWDSET, PWDSET_OFDMPD_MASK, 0);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
mn88443x_t_is_valid_clk(u32 adckt,u32 if_freq)381*4882a593Smuzhiyun static bool mn88443x_t_is_valid_clk(u32 adckt, u32 if_freq)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	if (if_freq == DIRECT_IF_57MHZ) {
384*4882a593Smuzhiyun 		if (adckt >= CLK_DIRECT && adckt <= 21000000)
385*4882a593Smuzhiyun 			return true;
386*4882a593Smuzhiyun 		if (adckt >= 25300000 && adckt <= CLK_MAX)
387*4882a593Smuzhiyun 			return true;
388*4882a593Smuzhiyun 	} else if (if_freq == DIRECT_IF_44MHZ) {
389*4882a593Smuzhiyun 		if (adckt >= 25000000 && adckt <= CLK_MAX)
390*4882a593Smuzhiyun 			return true;
391*4882a593Smuzhiyun 	} else if (if_freq >= LOW_IF_4MHZ && if_freq < DIRECT_IF_44MHZ) {
392*4882a593Smuzhiyun 		if (adckt >= CLK_DIRECT && adckt <= CLK_MAX)
393*4882a593Smuzhiyun 			return true;
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return false;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
mn88443x_t_set_freq(struct mn88443x_priv * chip)399*4882a593Smuzhiyun static int mn88443x_t_set_freq(struct mn88443x_priv *chip)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	struct device *dev = &chip->client_s->dev;
402*4882a593Smuzhiyun 	struct regmap *r_t = chip->regmap_t;
403*4882a593Smuzhiyun 	s64 adckt, nco, ad_t;
404*4882a593Smuzhiyun 	u32 m, v;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	/* Clock buffer (but not supported) or XTAL */
407*4882a593Smuzhiyun 	if (chip->clk_freq >= CLK_LOW && chip->clk_freq < CLK_DIRECT) {
408*4882a593Smuzhiyun 		chip->use_clkbuf = true;
409*4882a593Smuzhiyun 		regmap_write(r_t, CLKSET1_T, 0x07);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 		adckt = 0;
412*4882a593Smuzhiyun 	} else {
413*4882a593Smuzhiyun 		chip->use_clkbuf = false;
414*4882a593Smuzhiyun 		regmap_write(r_t, CLKSET1_T, 0x00);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		adckt = chip->clk_freq;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 	if (!mn88443x_t_is_valid_clk(adckt, chip->if_freq)) {
419*4882a593Smuzhiyun 		dev_err(dev, "Invalid clock, CLK:%d, ADCKT:%lld, IF:%d\n",
420*4882a593Smuzhiyun 			chip->clk_freq, adckt, chip->if_freq);
421*4882a593Smuzhiyun 		return -EINVAL;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* Direct IF or Low IF */
425*4882a593Smuzhiyun 	if (chip->if_freq == DIRECT_IF_57MHZ ||
426*4882a593Smuzhiyun 	    chip->if_freq == DIRECT_IF_44MHZ)
427*4882a593Smuzhiyun 		nco = adckt * 2 - chip->if_freq;
428*4882a593Smuzhiyun 	else
429*4882a593Smuzhiyun 		nco = -((s64)chip->if_freq);
430*4882a593Smuzhiyun 	nco = div_s64(nco << 24, adckt);
431*4882a593Smuzhiyun 	ad_t = div_s64(adckt << 22, S_T_FREQ);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	regmap_write(r_t, NCOFREQU_T, nco >> 16);
434*4882a593Smuzhiyun 	regmap_write(r_t, NCOFREQM_T, nco >> 8);
435*4882a593Smuzhiyun 	regmap_write(r_t, NCOFREQL_T, nco);
436*4882a593Smuzhiyun 	regmap_write(r_t, FADU_T, ad_t >> 16);
437*4882a593Smuzhiyun 	regmap_write(r_t, FADM_T, ad_t >> 8);
438*4882a593Smuzhiyun 	regmap_write(r_t, FADL_T, ad_t);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/* Level of IF */
441*4882a593Smuzhiyun 	m = ADCSET1_T_REFSEL_MASK;
442*4882a593Smuzhiyun 	v = ADCSET1_T_REFSEL_1_5V;
443*4882a593Smuzhiyun 	regmap_update_bits(r_t, ADCSET1_T, m, v);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* Polarity of AGC */
446*4882a593Smuzhiyun 	v = AGCSET2_T_IFPOLINV_INC | AGCSET2_T_RFPOLINV_INC;
447*4882a593Smuzhiyun 	regmap_update_bits(r_t, AGCSET2_T, v, v);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	/* Lower output level of AGC */
450*4882a593Smuzhiyun 	regmap_write(r_t, AGCV3_T, 0x00);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	regmap_write(r_t, MDSET_T, 0xfa);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	return 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
mn88443x_t_tune(struct mn88443x_priv * chip,struct dtv_frontend_properties * c)457*4882a593Smuzhiyun static void mn88443x_t_tune(struct mn88443x_priv *chip,
458*4882a593Smuzhiyun 			    struct dtv_frontend_properties *c)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct regmap *r_t = chip->regmap_t;
461*4882a593Smuzhiyun 	u32 m, v;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	m = MDSET_T_MDAUTO_MASK | MDSET_T_FFTS_MASK | MDSET_T_GI_MASK;
464*4882a593Smuzhiyun 	v = MDSET_T_MDAUTO_AUTO | MDSET_T_FFTS_MODE3 | MDSET_T_GI_1_8;
465*4882a593Smuzhiyun 	regmap_update_bits(r_t, MDSET_T, m, v);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	regmap_write(r_t, MDASET_T, 0);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
mn88443x_t_read_status(struct mn88443x_priv * chip,struct dtv_frontend_properties * c,enum fe_status * status)470*4882a593Smuzhiyun static int mn88443x_t_read_status(struct mn88443x_priv *chip,
471*4882a593Smuzhiyun 				  struct dtv_frontend_properties *c,
472*4882a593Smuzhiyun 				  enum fe_status *status)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	struct regmap *r_t = chip->regmap_t;
475*4882a593Smuzhiyun 	u32 seqrd, st, flg, tmpu, tmpm, tmpl;
476*4882a593Smuzhiyun 	u64 tmp;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* Sync detection */
479*4882a593Smuzhiyun 	regmap_read(r_t, SSEQRD_T, &seqrd);
480*4882a593Smuzhiyun 	st = seqrd & SSEQRD_T_SSEQSTRD_MASK;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	*status = 0;
483*4882a593Smuzhiyun 	if (st >= SSEQRD_T_SSEQSTRD_SYNC)
484*4882a593Smuzhiyun 		*status |= FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
485*4882a593Smuzhiyun 	if (st >= SSEQRD_T_SSEQSTRD_FRAME_SYNC)
486*4882a593Smuzhiyun 		*status |= FE_HAS_SIGNAL | FE_HAS_CARRIER;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/* Signal strength */
489*4882a593Smuzhiyun 	c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if (*status & FE_HAS_SIGNAL) {
492*4882a593Smuzhiyun 		u32 agc;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 		regmap_read(r_t, AGCRDU_T, &tmpu);
495*4882a593Smuzhiyun 		regmap_read(r_t, AGCRDL_T, &tmpl);
496*4882a593Smuzhiyun 		agc = (tmpu << 8) | tmpl;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 		c->strength.len = 1;
499*4882a593Smuzhiyun 		c->strength.stat[0].scale = FE_SCALE_RELATIVE;
500*4882a593Smuzhiyun 		c->strength.stat[0].uvalue = agc;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* C/N rate */
504*4882a593Smuzhiyun 	c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	if (*status & FE_HAS_VITERBI) {
507*4882a593Smuzhiyun 		u32 cnr;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 		regmap_read(r_t, CNRDU_T, &tmpu);
510*4882a593Smuzhiyun 		regmap_read(r_t, CNRDL_T, &tmpl);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 		if (tmpu || tmpl) {
513*4882a593Smuzhiyun 			/* CNR[dB]: 10 * (log10(65536 / value) + 0.2) */
514*4882a593Smuzhiyun 			/* intlog10(65536) = 80807124, 0.2 * 2^24 = 3355443 */
515*4882a593Smuzhiyun 			tmp = (u64)80807124 - intlog10((tmpu << 8) | tmpl)
516*4882a593Smuzhiyun 				+ 3355443;
517*4882a593Smuzhiyun 			cnr = div_u64(tmp * 10000, 1 << 24);
518*4882a593Smuzhiyun 		} else {
519*4882a593Smuzhiyun 			cnr = 0;
520*4882a593Smuzhiyun 		}
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 		c->cnr.len = 1;
523*4882a593Smuzhiyun 		c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
524*4882a593Smuzhiyun 		c->cnr.stat[0].uvalue = cnr;
525*4882a593Smuzhiyun 	}
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* BER */
528*4882a593Smuzhiyun 	c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
529*4882a593Smuzhiyun 	c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	regmap_read(r_t, BERFLG_T, &flg);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	if ((*status & FE_HAS_VITERBI) && (flg & BERFLG_T_BERVRDYA)) {
534*4882a593Smuzhiyun 		u32 bit_err, bit_cnt;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		regmap_read(r_t, BERRDU_T, &tmpu);
537*4882a593Smuzhiyun 		regmap_read(r_t, BERRDM_T, &tmpm);
538*4882a593Smuzhiyun 		regmap_read(r_t, BERRDL_T, &tmpl);
539*4882a593Smuzhiyun 		bit_err = (tmpu << 16) | (tmpm << 8) | tmpl;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 		regmap_read(r_t, BERLENRDU_T, &tmpu);
542*4882a593Smuzhiyun 		regmap_read(r_t, BERLENRDL_T, &tmpl);
543*4882a593Smuzhiyun 		bit_cnt = ((tmpu << 8) | tmpl) * 203 * 8;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 		if (bit_cnt) {
546*4882a593Smuzhiyun 			c->post_bit_error.len = 1;
547*4882a593Smuzhiyun 			c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
548*4882a593Smuzhiyun 			c->post_bit_error.stat[0].uvalue = bit_err;
549*4882a593Smuzhiyun 			c->post_bit_count.len = 1;
550*4882a593Smuzhiyun 			c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
551*4882a593Smuzhiyun 			c->post_bit_count.stat[0].uvalue = bit_cnt;
552*4882a593Smuzhiyun 		}
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	return 0;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
mn88443x_sleep(struct dvb_frontend * fe)558*4882a593Smuzhiyun static int mn88443x_sleep(struct dvb_frontend *fe)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	struct mn88443x_priv *chip = fe->demodulator_priv;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	mn88443x_s_sleep(chip);
563*4882a593Smuzhiyun 	mn88443x_t_sleep(chip);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun 
mn88443x_set_frontend(struct dvb_frontend * fe)568*4882a593Smuzhiyun static int mn88443x_set_frontend(struct dvb_frontend *fe)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	struct mn88443x_priv *chip = fe->demodulator_priv;
571*4882a593Smuzhiyun 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
572*4882a593Smuzhiyun 	struct regmap *r_s = chip->regmap_s;
573*4882a593Smuzhiyun 	struct regmap *r_t = chip->regmap_t;
574*4882a593Smuzhiyun 	u8 tssel = 0, intsel = 0;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	if (c->delivery_system == SYS_ISDBS) {
577*4882a593Smuzhiyun 		mn88443x_s_wake(chip);
578*4882a593Smuzhiyun 		mn88443x_t_sleep(chip);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 		tssel = TSSET1_TSASEL_ISDBS;
581*4882a593Smuzhiyun 		intsel = TSSET3_INTASEL_S;
582*4882a593Smuzhiyun 	} else if (c->delivery_system == SYS_ISDBT) {
583*4882a593Smuzhiyun 		mn88443x_s_sleep(chip);
584*4882a593Smuzhiyun 		mn88443x_t_wake(chip);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 		mn88443x_t_set_freq(chip);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 		tssel = TSSET1_TSASEL_ISDBT;
589*4882a593Smuzhiyun 		intsel = TSSET3_INTASEL_T;
590*4882a593Smuzhiyun 	}
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	regmap_update_bits(r_t, TSSET1,
593*4882a593Smuzhiyun 			   TSSET1_TSASEL_MASK | TSSET1_TSBSEL_MASK,
594*4882a593Smuzhiyun 			   tssel | TSSET1_TSBSEL_NONE);
595*4882a593Smuzhiyun 	regmap_write(r_t, TSSET2, 0);
596*4882a593Smuzhiyun 	regmap_update_bits(r_t, TSSET3,
597*4882a593Smuzhiyun 			   TSSET3_INTASEL_MASK | TSSET3_INTBSEL_MASK,
598*4882a593Smuzhiyun 			   intsel | TSSET3_INTBSEL_NONE);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	regmap_write(r_t, DOSET1_T, 0x95);
601*4882a593Smuzhiyun 	regmap_write(r_s, DOSET1_S, 0x80);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	if (c->delivery_system == SYS_ISDBS)
604*4882a593Smuzhiyun 		mn88443x_s_tune(chip, c);
605*4882a593Smuzhiyun 	else if (c->delivery_system == SYS_ISDBT)
606*4882a593Smuzhiyun 		mn88443x_t_tune(chip, c);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (fe->ops.tuner_ops.set_params) {
609*4882a593Smuzhiyun 		if (fe->ops.i2c_gate_ctrl)
610*4882a593Smuzhiyun 			fe->ops.i2c_gate_ctrl(fe, 1);
611*4882a593Smuzhiyun 		fe->ops.tuner_ops.set_params(fe);
612*4882a593Smuzhiyun 		if (fe->ops.i2c_gate_ctrl)
613*4882a593Smuzhiyun 			fe->ops.i2c_gate_ctrl(fe, 0);
614*4882a593Smuzhiyun 	}
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	return 0;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
mn88443x_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * s)619*4882a593Smuzhiyun static int mn88443x_get_tune_settings(struct dvb_frontend *fe,
620*4882a593Smuzhiyun 				      struct dvb_frontend_tune_settings *s)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	s->min_delay_ms = 850;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	if (c->delivery_system == SYS_ISDBS) {
627*4882a593Smuzhiyun 		s->max_drift = 30000 * 2 + 1;
628*4882a593Smuzhiyun 		s->step_size = 30000;
629*4882a593Smuzhiyun 	} else if (c->delivery_system == SYS_ISDBT) {
630*4882a593Smuzhiyun 		s->max_drift = 142857 * 2 + 1;
631*4882a593Smuzhiyun 		s->step_size = 142857 * 2;
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	return 0;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
mn88443x_read_status(struct dvb_frontend * fe,enum fe_status * status)637*4882a593Smuzhiyun static int mn88443x_read_status(struct dvb_frontend *fe, enum fe_status *status)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	struct mn88443x_priv *chip = fe->demodulator_priv;
640*4882a593Smuzhiyun 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	if (c->delivery_system == SYS_ISDBS)
643*4882a593Smuzhiyun 		return mn88443x_s_read_status(chip, c, status);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	if (c->delivery_system == SYS_ISDBT)
646*4882a593Smuzhiyun 		return mn88443x_t_read_status(chip, c, status);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	return -EINVAL;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun static const struct dvb_frontend_ops mn88443x_ops = {
652*4882a593Smuzhiyun 	.delsys = { SYS_ISDBS, SYS_ISDBT },
653*4882a593Smuzhiyun 	.info = {
654*4882a593Smuzhiyun 		.name = "Socionext MN88443x",
655*4882a593Smuzhiyun 		.frequency_min_hz =  470 * MHz,
656*4882a593Smuzhiyun 		.frequency_max_hz = 2071 * MHz,
657*4882a593Smuzhiyun 		.symbol_rate_min  = 28860000,
658*4882a593Smuzhiyun 		.symbol_rate_max  = 28860000,
659*4882a593Smuzhiyun 		.caps = FE_CAN_INVERSION_AUTO | FE_CAN_FEC_AUTO |
660*4882a593Smuzhiyun 			FE_CAN_QAM_AUTO | FE_CAN_TRANSMISSION_MODE_AUTO |
661*4882a593Smuzhiyun 			FE_CAN_GUARD_INTERVAL_AUTO | FE_CAN_HIERARCHY_AUTO,
662*4882a593Smuzhiyun 	},
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	.sleep                   = mn88443x_sleep,
665*4882a593Smuzhiyun 	.set_frontend            = mn88443x_set_frontend,
666*4882a593Smuzhiyun 	.get_tune_settings       = mn88443x_get_tune_settings,
667*4882a593Smuzhiyun 	.read_status             = mn88443x_read_status,
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun static const struct regmap_config regmap_config = {
671*4882a593Smuzhiyun 	.reg_bits   = 8,
672*4882a593Smuzhiyun 	.val_bits   = 8,
673*4882a593Smuzhiyun 	.cache_type = REGCACHE_NONE,
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun 
mn88443x_probe(struct i2c_client * client,const struct i2c_device_id * id)676*4882a593Smuzhiyun static int mn88443x_probe(struct i2c_client *client,
677*4882a593Smuzhiyun 			  const struct i2c_device_id *id)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	struct mn88443x_config *conf = client->dev.platform_data;
680*4882a593Smuzhiyun 	struct mn88443x_priv *chip;
681*4882a593Smuzhiyun 	struct device *dev = &client->dev;
682*4882a593Smuzhiyun 	int ret;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
685*4882a593Smuzhiyun 	if (!chip)
686*4882a593Smuzhiyun 		return -ENOMEM;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	if (dev->of_node)
689*4882a593Smuzhiyun 		chip->spec = of_device_get_match_data(dev);
690*4882a593Smuzhiyun 	else
691*4882a593Smuzhiyun 		chip->spec = (struct mn88443x_spec *)id->driver_data;
692*4882a593Smuzhiyun 	if (!chip->spec)
693*4882a593Smuzhiyun 		return -EINVAL;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	chip->mclk = devm_clk_get(dev, "mclk");
696*4882a593Smuzhiyun 	if (IS_ERR(chip->mclk) && !conf) {
697*4882a593Smuzhiyun 		dev_err(dev, "Failed to request mclk: %ld\n",
698*4882a593Smuzhiyun 			PTR_ERR(chip->mclk));
699*4882a593Smuzhiyun 		return PTR_ERR(chip->mclk);
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	ret = of_property_read_u32(dev->of_node, "if-frequency",
703*4882a593Smuzhiyun 				   &chip->if_freq);
704*4882a593Smuzhiyun 	if (ret && !conf) {
705*4882a593Smuzhiyun 		dev_err(dev, "Failed to load IF frequency: %d.\n", ret);
706*4882a593Smuzhiyun 		return ret;
707*4882a593Smuzhiyun 	}
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	chip->reset_gpio = devm_gpiod_get_optional(dev, "reset",
710*4882a593Smuzhiyun 						   GPIOD_OUT_HIGH);
711*4882a593Smuzhiyun 	if (IS_ERR(chip->reset_gpio)) {
712*4882a593Smuzhiyun 		dev_err(dev, "Failed to request reset_gpio: %ld\n",
713*4882a593Smuzhiyun 			PTR_ERR(chip->reset_gpio));
714*4882a593Smuzhiyun 		return PTR_ERR(chip->reset_gpio);
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	if (conf) {
718*4882a593Smuzhiyun 		chip->mclk = conf->mclk;
719*4882a593Smuzhiyun 		chip->if_freq = conf->if_freq;
720*4882a593Smuzhiyun 		chip->reset_gpio = conf->reset_gpio;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 		*conf->fe = &chip->fe;
723*4882a593Smuzhiyun 	}
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	chip->client_s = client;
726*4882a593Smuzhiyun 	chip->regmap_s = devm_regmap_init_i2c(chip->client_s, &regmap_config);
727*4882a593Smuzhiyun 	if (IS_ERR(chip->regmap_s))
728*4882a593Smuzhiyun 		return PTR_ERR(chip->regmap_s);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	/*
731*4882a593Smuzhiyun 	 * Chip has two I2C addresses for each satellite/terrestrial system.
732*4882a593Smuzhiyun 	 * ISDB-T uses address ISDB-S + 4, so we register a dummy client.
733*4882a593Smuzhiyun 	 */
734*4882a593Smuzhiyun 	chip->client_t = i2c_new_dummy_device(client->adapter, client->addr + 4);
735*4882a593Smuzhiyun 	if (IS_ERR(chip->client_t))
736*4882a593Smuzhiyun 		return PTR_ERR(chip->client_t);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	chip->regmap_t = devm_regmap_init_i2c(chip->client_t, &regmap_config);
739*4882a593Smuzhiyun 	if (IS_ERR(chip->regmap_t)) {
740*4882a593Smuzhiyun 		ret = PTR_ERR(chip->regmap_t);
741*4882a593Smuzhiyun 		goto err_i2c_t;
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	chip->clk_freq = clk_get_rate(chip->mclk);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	memcpy(&chip->fe.ops, &mn88443x_ops, sizeof(mn88443x_ops));
747*4882a593Smuzhiyun 	chip->fe.demodulator_priv = chip;
748*4882a593Smuzhiyun 	i2c_set_clientdata(client, chip);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	ret = mn88443x_cmn_power_on(chip);
751*4882a593Smuzhiyun 	if (ret)
752*4882a593Smuzhiyun 		goto err_i2c_t;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	mn88443x_s_sleep(chip);
755*4882a593Smuzhiyun 	mn88443x_t_sleep(chip);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	return 0;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun err_i2c_t:
760*4882a593Smuzhiyun 	i2c_unregister_device(chip->client_t);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	return ret;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
mn88443x_remove(struct i2c_client * client)765*4882a593Smuzhiyun static int mn88443x_remove(struct i2c_client *client)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	struct mn88443x_priv *chip = i2c_get_clientdata(client);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	mn88443x_cmn_power_off(chip);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	i2c_unregister_device(chip->client_t);
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	return 0;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun static const struct mn88443x_spec mn88443x_spec_pri = {
777*4882a593Smuzhiyun 	.primary = true,
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun static const struct mn88443x_spec mn88443x_spec_sec = {
781*4882a593Smuzhiyun 	.primary = false,
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun static const struct of_device_id mn88443x_of_match[] = {
785*4882a593Smuzhiyun 	{ .compatible = "socionext,mn884433",   .data = &mn88443x_spec_pri, },
786*4882a593Smuzhiyun 	{ .compatible = "socionext,mn884434-0", .data = &mn88443x_spec_pri, },
787*4882a593Smuzhiyun 	{ .compatible = "socionext,mn884434-1", .data = &mn88443x_spec_sec, },
788*4882a593Smuzhiyun 	{}
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mn88443x_of_match);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun static const struct i2c_device_id mn88443x_i2c_id[] = {
793*4882a593Smuzhiyun 	{ "mn884433",   (kernel_ulong_t)&mn88443x_spec_pri },
794*4882a593Smuzhiyun 	{ "mn884434-0", (kernel_ulong_t)&mn88443x_spec_pri },
795*4882a593Smuzhiyun 	{ "mn884434-1", (kernel_ulong_t)&mn88443x_spec_sec },
796*4882a593Smuzhiyun 	{}
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, mn88443x_i2c_id);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun static struct i2c_driver mn88443x_driver = {
801*4882a593Smuzhiyun 	.driver = {
802*4882a593Smuzhiyun 		.name = "mn88443x",
803*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(mn88443x_of_match),
804*4882a593Smuzhiyun 	},
805*4882a593Smuzhiyun 	.probe    = mn88443x_probe,
806*4882a593Smuzhiyun 	.remove   = mn88443x_remove,
807*4882a593Smuzhiyun 	.id_table = mn88443x_i2c_id,
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun module_i2c_driver(mn88443x_driver);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun MODULE_AUTHOR("Katsuhiro Suzuki <suzuki.katsuhiro@socionext.com>");
813*4882a593Smuzhiyun MODULE_DESCRIPTION("Socionext MN88443x series demodulator driver.");
814*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
815