1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Montage Technology M88DS3103/M88RS6000 demodulator driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Antti Palosaari <crope@iki.fi>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include "m88ds3103_priv.h"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun static const struct dvb_frontend_ops m88ds3103_ops;
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /* write single register with mask */
m88ds3103_update_bits(struct m88ds3103_dev * dev,u8 reg,u8 mask,u8 val)13*4882a593Smuzhiyun static int m88ds3103_update_bits(struct m88ds3103_dev *dev,
14*4882a593Smuzhiyun u8 reg, u8 mask, u8 val)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun int ret;
17*4882a593Smuzhiyun u8 tmp;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* no need for read if whole reg is written */
20*4882a593Smuzhiyun if (mask != 0xff) {
21*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, reg, &tmp, 1);
22*4882a593Smuzhiyun if (ret)
23*4882a593Smuzhiyun return ret;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun val &= mask;
26*4882a593Smuzhiyun tmp &= ~mask;
27*4882a593Smuzhiyun val |= tmp;
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun return regmap_bulk_write(dev->regmap, reg, &val, 1);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* write reg val table using reg addr auto increment */
m88ds3103_wr_reg_val_tab(struct m88ds3103_dev * dev,const struct m88ds3103_reg_val * tab,int tab_len)34*4882a593Smuzhiyun static int m88ds3103_wr_reg_val_tab(struct m88ds3103_dev *dev,
35*4882a593Smuzhiyun const struct m88ds3103_reg_val *tab, int tab_len)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun struct i2c_client *client = dev->client;
38*4882a593Smuzhiyun int ret, i, j;
39*4882a593Smuzhiyun u8 buf[83];
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun dev_dbg(&client->dev, "tab_len=%d\n", tab_len);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if (tab_len > 86) {
44*4882a593Smuzhiyun ret = -EINVAL;
45*4882a593Smuzhiyun goto err;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun for (i = 0, j = 0; i < tab_len; i++, j++) {
49*4882a593Smuzhiyun buf[j] = tab[i].val;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (i == tab_len - 1 || tab[i].reg != tab[i + 1].reg - 1 ||
52*4882a593Smuzhiyun !((j + 1) % (dev->cfg->i2c_wr_max - 1))) {
53*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, tab[i].reg - j, buf, j + 1);
54*4882a593Smuzhiyun if (ret)
55*4882a593Smuzhiyun goto err;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun j = -1;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun return 0;
62*4882a593Smuzhiyun err:
63*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
64*4882a593Smuzhiyun return ret;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /*
68*4882a593Smuzhiyun * m88ds3103b demod has an internal device related to clocking. First the i2c
69*4882a593Smuzhiyun * gate must be opened, for one transaction, then writes will be allowed.
70*4882a593Smuzhiyun */
m88ds3103b_dt_write(struct m88ds3103_dev * dev,int reg,int data)71*4882a593Smuzhiyun static int m88ds3103b_dt_write(struct m88ds3103_dev *dev, int reg, int data)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun struct i2c_client *client = dev->client;
74*4882a593Smuzhiyun u8 buf[] = {reg, data};
75*4882a593Smuzhiyun u8 val;
76*4882a593Smuzhiyun int ret;
77*4882a593Smuzhiyun struct i2c_msg msg = {
78*4882a593Smuzhiyun .addr = dev->dt_addr, .flags = 0, .buf = buf, .len = 2
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun m88ds3103_update_bits(dev, 0x11, 0x01, 0x00);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun val = 0x11;
84*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x03, val);
85*4882a593Smuzhiyun if (ret)
86*4882a593Smuzhiyun dev_dbg(&client->dev, "fail=%d\n", ret);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun ret = i2c_transfer(dev->dt_client->adapter, &msg, 1);
89*4882a593Smuzhiyun if (ret != 1) {
90*4882a593Smuzhiyun dev_err(&client->dev, "0x%02x (ret=%i, reg=0x%02x, value=0x%02x)\n",
91*4882a593Smuzhiyun dev->dt_addr, ret, reg, data);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun m88ds3103_update_bits(dev, 0x11, 0x01, 0x01);
94*4882a593Smuzhiyun return -EREMOTEIO;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun m88ds3103_update_bits(dev, 0x11, 0x01, 0x01);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun dev_dbg(&client->dev, "0x%02x reg 0x%02x, value 0x%02x\n",
99*4882a593Smuzhiyun dev->dt_addr, reg, data);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun * m88ds3103b demod has an internal device related to clocking. First the i2c
106*4882a593Smuzhiyun * gate must be opened, for two transactions, then reads will be allowed.
107*4882a593Smuzhiyun */
m88ds3103b_dt_read(struct m88ds3103_dev * dev,u8 reg)108*4882a593Smuzhiyun static int m88ds3103b_dt_read(struct m88ds3103_dev *dev, u8 reg)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct i2c_client *client = dev->client;
111*4882a593Smuzhiyun int ret;
112*4882a593Smuzhiyun u8 val;
113*4882a593Smuzhiyun u8 b0[] = { reg };
114*4882a593Smuzhiyun u8 b1[] = { 0 };
115*4882a593Smuzhiyun struct i2c_msg msg[] = {
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun .addr = dev->dt_addr,
118*4882a593Smuzhiyun .flags = 0,
119*4882a593Smuzhiyun .buf = b0,
120*4882a593Smuzhiyun .len = 1
121*4882a593Smuzhiyun },
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun .addr = dev->dt_addr,
124*4882a593Smuzhiyun .flags = I2C_M_RD,
125*4882a593Smuzhiyun .buf = b1,
126*4882a593Smuzhiyun .len = 1
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun m88ds3103_update_bits(dev, 0x11, 0x01, 0x00);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun val = 0x12;
133*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x03, val);
134*4882a593Smuzhiyun if (ret)
135*4882a593Smuzhiyun dev_dbg(&client->dev, "fail=%d\n", ret);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun ret = i2c_transfer(dev->dt_client->adapter, msg, 2);
138*4882a593Smuzhiyun if (ret != 2) {
139*4882a593Smuzhiyun dev_err(&client->dev, "0x%02x (ret=%d, reg=0x%02x)\n",
140*4882a593Smuzhiyun dev->dt_addr, ret, reg);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun m88ds3103_update_bits(dev, 0x11, 0x01, 0x01);
143*4882a593Smuzhiyun return -EREMOTEIO;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun m88ds3103_update_bits(dev, 0x11, 0x01, 0x01);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun dev_dbg(&client->dev, "0x%02x reg 0x%02x, value 0x%02x\n",
148*4882a593Smuzhiyun dev->dt_addr, reg, b1[0]);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return b1[0];
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun * Get the demodulator AGC PWM voltage setting supplied to the tuner.
155*4882a593Smuzhiyun */
m88ds3103_get_agc_pwm(struct dvb_frontend * fe,u8 * _agc_pwm)156*4882a593Smuzhiyun int m88ds3103_get_agc_pwm(struct dvb_frontend *fe, u8 *_agc_pwm)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct m88ds3103_dev *dev = fe->demodulator_priv;
159*4882a593Smuzhiyun unsigned tmp;
160*4882a593Smuzhiyun int ret;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x3f, &tmp);
163*4882a593Smuzhiyun if (ret == 0)
164*4882a593Smuzhiyun *_agc_pwm = tmp;
165*4882a593Smuzhiyun return ret;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun EXPORT_SYMBOL(m88ds3103_get_agc_pwm);
168*4882a593Smuzhiyun
m88ds3103_read_status(struct dvb_frontend * fe,enum fe_status * status)169*4882a593Smuzhiyun static int m88ds3103_read_status(struct dvb_frontend *fe,
170*4882a593Smuzhiyun enum fe_status *status)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct m88ds3103_dev *dev = fe->demodulator_priv;
173*4882a593Smuzhiyun struct i2c_client *client = dev->client;
174*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
175*4882a593Smuzhiyun int ret, i, itmp;
176*4882a593Smuzhiyun unsigned int utmp;
177*4882a593Smuzhiyun u8 buf[3];
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun *status = 0;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (!dev->warm) {
182*4882a593Smuzhiyun ret = -EAGAIN;
183*4882a593Smuzhiyun goto err;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun switch (c->delivery_system) {
187*4882a593Smuzhiyun case SYS_DVBS:
188*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0xd1, &utmp);
189*4882a593Smuzhiyun if (ret)
190*4882a593Smuzhiyun goto err;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if ((utmp & 0x07) == 0x07)
193*4882a593Smuzhiyun *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
194*4882a593Smuzhiyun FE_HAS_VITERBI | FE_HAS_SYNC |
195*4882a593Smuzhiyun FE_HAS_LOCK;
196*4882a593Smuzhiyun break;
197*4882a593Smuzhiyun case SYS_DVBS2:
198*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x0d, &utmp);
199*4882a593Smuzhiyun if (ret)
200*4882a593Smuzhiyun goto err;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if ((utmp & 0x8f) == 0x8f)
203*4882a593Smuzhiyun *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
204*4882a593Smuzhiyun FE_HAS_VITERBI | FE_HAS_SYNC |
205*4882a593Smuzhiyun FE_HAS_LOCK;
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun default:
208*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid delivery_system\n");
209*4882a593Smuzhiyun ret = -EINVAL;
210*4882a593Smuzhiyun goto err;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun dev->fe_status = *status;
214*4882a593Smuzhiyun dev_dbg(&client->dev, "lock=%02x status=%02x\n", utmp, *status);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* CNR */
217*4882a593Smuzhiyun if (dev->fe_status & FE_HAS_VITERBI) {
218*4882a593Smuzhiyun unsigned int cnr, noise, signal, noise_tot, signal_tot;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun cnr = 0;
221*4882a593Smuzhiyun /* more iterations for more accurate estimation */
222*4882a593Smuzhiyun #define M88DS3103_SNR_ITERATIONS 3
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun switch (c->delivery_system) {
225*4882a593Smuzhiyun case SYS_DVBS:
226*4882a593Smuzhiyun itmp = 0;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) {
229*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0xff, &utmp);
230*4882a593Smuzhiyun if (ret)
231*4882a593Smuzhiyun goto err;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun itmp += utmp;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* use of single register limits max value to 15 dB */
237*4882a593Smuzhiyun /* SNR(X) dB = 10 * ln(X) / ln(10) dB */
238*4882a593Smuzhiyun itmp = DIV_ROUND_CLOSEST(itmp, 8 * M88DS3103_SNR_ITERATIONS);
239*4882a593Smuzhiyun if (itmp)
240*4882a593Smuzhiyun cnr = div_u64((u64) 10000 * intlog2(itmp), intlog2(10));
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun case SYS_DVBS2:
243*4882a593Smuzhiyun noise_tot = 0;
244*4882a593Smuzhiyun signal_tot = 0;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) {
247*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x8c, buf, 3);
248*4882a593Smuzhiyun if (ret)
249*4882a593Smuzhiyun goto err;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun noise = buf[1] << 6; /* [13:6] */
252*4882a593Smuzhiyun noise |= buf[0] & 0x3f; /* [5:0] */
253*4882a593Smuzhiyun noise >>= 2;
254*4882a593Smuzhiyun signal = buf[2] * buf[2];
255*4882a593Smuzhiyun signal >>= 1;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun noise_tot += noise;
258*4882a593Smuzhiyun signal_tot += signal;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun noise = noise_tot / M88DS3103_SNR_ITERATIONS;
262*4882a593Smuzhiyun signal = signal_tot / M88DS3103_SNR_ITERATIONS;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* SNR(X) dB = 10 * log10(X) dB */
265*4882a593Smuzhiyun if (signal > noise) {
266*4882a593Smuzhiyun itmp = signal / noise;
267*4882a593Smuzhiyun cnr = div_u64((u64) 10000 * intlog10(itmp), (1 << 24));
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun default:
271*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid delivery_system\n");
272*4882a593Smuzhiyun ret = -EINVAL;
273*4882a593Smuzhiyun goto err;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (cnr) {
277*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
278*4882a593Smuzhiyun c->cnr.stat[0].svalue = cnr;
279*4882a593Smuzhiyun } else {
280*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun } else {
283*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* BER */
287*4882a593Smuzhiyun if (dev->fe_status & FE_HAS_LOCK) {
288*4882a593Smuzhiyun unsigned int utmp, post_bit_error, post_bit_count;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun switch (c->delivery_system) {
291*4882a593Smuzhiyun case SYS_DVBS:
292*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xf9, 0x04);
293*4882a593Smuzhiyun if (ret)
294*4882a593Smuzhiyun goto err;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0xf8, &utmp);
297*4882a593Smuzhiyun if (ret)
298*4882a593Smuzhiyun goto err;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* measurement ready? */
301*4882a593Smuzhiyun if (!(utmp & 0x10)) {
302*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0xf6, buf, 2);
303*4882a593Smuzhiyun if (ret)
304*4882a593Smuzhiyun goto err;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun post_bit_error = buf[1] << 8 | buf[0] << 0;
307*4882a593Smuzhiyun post_bit_count = 0x800000;
308*4882a593Smuzhiyun dev->post_bit_error += post_bit_error;
309*4882a593Smuzhiyun dev->post_bit_count += post_bit_count;
310*4882a593Smuzhiyun dev->dvbv3_ber = post_bit_error;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* restart measurement */
313*4882a593Smuzhiyun utmp |= 0x10;
314*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xf8, utmp);
315*4882a593Smuzhiyun if (ret)
316*4882a593Smuzhiyun goto err;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun break;
319*4882a593Smuzhiyun case SYS_DVBS2:
320*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0xd5, buf, 3);
321*4882a593Smuzhiyun if (ret)
322*4882a593Smuzhiyun goto err;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun utmp = buf[2] << 16 | buf[1] << 8 | buf[0] << 0;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* enough data? */
327*4882a593Smuzhiyun if (utmp > 4000) {
328*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0xf7, buf, 2);
329*4882a593Smuzhiyun if (ret)
330*4882a593Smuzhiyun goto err;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun post_bit_error = buf[1] << 8 | buf[0] << 0;
333*4882a593Smuzhiyun post_bit_count = 32 * utmp; /* TODO: FEC */
334*4882a593Smuzhiyun dev->post_bit_error += post_bit_error;
335*4882a593Smuzhiyun dev->post_bit_count += post_bit_count;
336*4882a593Smuzhiyun dev->dvbv3_ber = post_bit_error;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* restart measurement */
339*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xd1, 0x01);
340*4882a593Smuzhiyun if (ret)
341*4882a593Smuzhiyun goto err;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xf9, 0x01);
344*4882a593Smuzhiyun if (ret)
345*4882a593Smuzhiyun goto err;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xf9, 0x00);
348*4882a593Smuzhiyun if (ret)
349*4882a593Smuzhiyun goto err;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xd1, 0x00);
352*4882a593Smuzhiyun if (ret)
353*4882a593Smuzhiyun goto err;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun default:
357*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid delivery_system\n");
358*4882a593Smuzhiyun ret = -EINVAL;
359*4882a593Smuzhiyun goto err;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
363*4882a593Smuzhiyun c->post_bit_error.stat[0].uvalue = dev->post_bit_error;
364*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
365*4882a593Smuzhiyun c->post_bit_count.stat[0].uvalue = dev->post_bit_count;
366*4882a593Smuzhiyun } else {
367*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
368*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun return 0;
372*4882a593Smuzhiyun err:
373*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
374*4882a593Smuzhiyun return ret;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
m88ds3103b_select_mclk(struct m88ds3103_dev * dev)377*4882a593Smuzhiyun static int m88ds3103b_select_mclk(struct m88ds3103_dev *dev)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun struct i2c_client *client = dev->client;
380*4882a593Smuzhiyun struct dtv_frontend_properties *c = &dev->fe.dtv_property_cache;
381*4882a593Smuzhiyun u32 adc_Freq_MHz[3] = {96, 93, 99};
382*4882a593Smuzhiyun u8 reg16_list[3] = {96, 92, 100}, reg16, reg15;
383*4882a593Smuzhiyun u32 offset_MHz[3];
384*4882a593Smuzhiyun u32 max_offset = 0;
385*4882a593Smuzhiyun u32 old_setting = dev->mclk;
386*4882a593Smuzhiyun u32 tuner_freq_MHz = c->frequency / 1000;
387*4882a593Smuzhiyun u8 i;
388*4882a593Smuzhiyun char big_symbol = 0;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun big_symbol = (c->symbol_rate > 45010000) ? 1 : 0;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (big_symbol) {
393*4882a593Smuzhiyun reg16 = 115;
394*4882a593Smuzhiyun } else {
395*4882a593Smuzhiyun reg16 = 96;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* TODO: IS THIS NECESSARY ? */
398*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
399*4882a593Smuzhiyun offset_MHz[i] = tuner_freq_MHz % adc_Freq_MHz[i];
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (offset_MHz[i] > (adc_Freq_MHz[i] / 2))
402*4882a593Smuzhiyun offset_MHz[i] = adc_Freq_MHz[i] - offset_MHz[i];
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (offset_MHz[i] > max_offset) {
405*4882a593Smuzhiyun max_offset = offset_MHz[i];
406*4882a593Smuzhiyun reg16 = reg16_list[i];
407*4882a593Smuzhiyun dev->mclk = adc_Freq_MHz[i] * 1000 * 1000;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (big_symbol)
410*4882a593Smuzhiyun dev->mclk /= 2;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun dev_dbg(&client->dev, "modifying mclk %u -> %u\n",
413*4882a593Smuzhiyun old_setting, dev->mclk);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (dev->mclk == 93000000)
419*4882a593Smuzhiyun regmap_write(dev->regmap, 0xA0, 0x42);
420*4882a593Smuzhiyun else if (dev->mclk == 96000000)
421*4882a593Smuzhiyun regmap_write(dev->regmap, 0xA0, 0x44);
422*4882a593Smuzhiyun else if (dev->mclk == 99000000)
423*4882a593Smuzhiyun regmap_write(dev->regmap, 0xA0, 0x46);
424*4882a593Smuzhiyun else if (dev->mclk == 110250000)
425*4882a593Smuzhiyun regmap_write(dev->regmap, 0xA0, 0x4E);
426*4882a593Smuzhiyun else
427*4882a593Smuzhiyun regmap_write(dev->regmap, 0xA0, 0x44);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun reg15 = m88ds3103b_dt_read(dev, 0x15);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x05, 0x40);
432*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x11, 0x08);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (big_symbol)
435*4882a593Smuzhiyun reg15 |= 0x02;
436*4882a593Smuzhiyun else
437*4882a593Smuzhiyun reg15 &= ~0x02;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x15, reg15);
440*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x16, reg16);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun usleep_range(5000, 5500);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x05, 0x00);
445*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x11, (u8)(big_symbol ? 0x0E : 0x0A));
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun usleep_range(5000, 5500);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
m88ds3103b_set_mclk(struct m88ds3103_dev * dev,u32 mclk_khz)452*4882a593Smuzhiyun static int m88ds3103b_set_mclk(struct m88ds3103_dev *dev, u32 mclk_khz)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun u8 reg11 = 0x0A, reg15, reg16, reg1D, reg1E, reg1F, tmp;
455*4882a593Smuzhiyun u8 sm, f0 = 0, f1 = 0, f2 = 0, f3 = 0;
456*4882a593Smuzhiyun u16 pll_div_fb, N;
457*4882a593Smuzhiyun u32 div;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun reg15 = m88ds3103b_dt_read(dev, 0x15);
460*4882a593Smuzhiyun reg16 = m88ds3103b_dt_read(dev, 0x16);
461*4882a593Smuzhiyun reg1D = m88ds3103b_dt_read(dev, 0x1D);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun if (dev->cfg->ts_mode != M88DS3103_TS_SERIAL) {
464*4882a593Smuzhiyun if (reg16 == 92)
465*4882a593Smuzhiyun tmp = 93;
466*4882a593Smuzhiyun else if (reg16 == 100)
467*4882a593Smuzhiyun tmp = 99;
468*4882a593Smuzhiyun else
469*4882a593Smuzhiyun tmp = 96;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun mclk_khz *= tmp;
472*4882a593Smuzhiyun mclk_khz /= 96;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun pll_div_fb = (reg15 & 0x01) << 8;
476*4882a593Smuzhiyun pll_div_fb += reg16;
477*4882a593Smuzhiyun pll_div_fb += 32;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun div = 9000 * pll_div_fb * 4;
480*4882a593Smuzhiyun div /= mclk_khz;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (dev->cfg->ts_mode == M88DS3103_TS_SERIAL) {
483*4882a593Smuzhiyun reg11 |= 0x02;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun if (div <= 32) {
486*4882a593Smuzhiyun N = 2;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun f0 = 0;
489*4882a593Smuzhiyun f1 = div / N;
490*4882a593Smuzhiyun f2 = div - f1;
491*4882a593Smuzhiyun f3 = 0;
492*4882a593Smuzhiyun } else if (div <= 34) {
493*4882a593Smuzhiyun N = 3;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun f0 = div / N;
496*4882a593Smuzhiyun f1 = (div - f0) / (N - 1);
497*4882a593Smuzhiyun f2 = div - f0 - f1;
498*4882a593Smuzhiyun f3 = 0;
499*4882a593Smuzhiyun } else if (div <= 64) {
500*4882a593Smuzhiyun N = 4;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun f0 = div / N;
503*4882a593Smuzhiyun f1 = (div - f0) / (N - 1);
504*4882a593Smuzhiyun f2 = (div - f0 - f1) / (N - 2);
505*4882a593Smuzhiyun f3 = div - f0 - f1 - f2;
506*4882a593Smuzhiyun } else {
507*4882a593Smuzhiyun N = 4;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun f0 = 16;
510*4882a593Smuzhiyun f1 = 16;
511*4882a593Smuzhiyun f2 = 16;
512*4882a593Smuzhiyun f3 = 16;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (f0 == 16)
516*4882a593Smuzhiyun f0 = 0;
517*4882a593Smuzhiyun else if ((f0 < 8) && (f0 != 0))
518*4882a593Smuzhiyun f0 = 8;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if (f1 == 16)
521*4882a593Smuzhiyun f1 = 0;
522*4882a593Smuzhiyun else if ((f1 < 8) && (f1 != 0))
523*4882a593Smuzhiyun f1 = 8;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun if (f2 == 16)
526*4882a593Smuzhiyun f2 = 0;
527*4882a593Smuzhiyun else if ((f2 < 8) && (f2 != 0))
528*4882a593Smuzhiyun f2 = 8;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (f3 == 16)
531*4882a593Smuzhiyun f3 = 0;
532*4882a593Smuzhiyun else if ((f3 < 8) && (f3 != 0))
533*4882a593Smuzhiyun f3 = 8;
534*4882a593Smuzhiyun } else {
535*4882a593Smuzhiyun reg11 &= ~0x02;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (div <= 32) {
538*4882a593Smuzhiyun N = 2;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun f0 = 0;
541*4882a593Smuzhiyun f1 = div / N;
542*4882a593Smuzhiyun f2 = div - f1;
543*4882a593Smuzhiyun f3 = 0;
544*4882a593Smuzhiyun } else if (div <= 48) {
545*4882a593Smuzhiyun N = 3;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun f0 = div / N;
548*4882a593Smuzhiyun f1 = (div - f0) / (N - 1);
549*4882a593Smuzhiyun f2 = div - f0 - f1;
550*4882a593Smuzhiyun f3 = 0;
551*4882a593Smuzhiyun } else if (div <= 64) {
552*4882a593Smuzhiyun N = 4;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun f0 = div / N;
555*4882a593Smuzhiyun f1 = (div - f0) / (N - 1);
556*4882a593Smuzhiyun f2 = (div - f0 - f1) / (N - 2);
557*4882a593Smuzhiyun f3 = div - f0 - f1 - f2;
558*4882a593Smuzhiyun } else {
559*4882a593Smuzhiyun N = 4;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun f0 = 16;
562*4882a593Smuzhiyun f1 = 16;
563*4882a593Smuzhiyun f2 = 16;
564*4882a593Smuzhiyun f3 = 16;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun if (f0 == 16)
568*4882a593Smuzhiyun f0 = 0;
569*4882a593Smuzhiyun else if ((f0 < 9) && (f0 != 0))
570*4882a593Smuzhiyun f0 = 9;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun if (f1 == 16)
573*4882a593Smuzhiyun f1 = 0;
574*4882a593Smuzhiyun else if ((f1 < 9) && (f1 != 0))
575*4882a593Smuzhiyun f1 = 9;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun if (f2 == 16)
578*4882a593Smuzhiyun f2 = 0;
579*4882a593Smuzhiyun else if ((f2 < 9) && (f2 != 0))
580*4882a593Smuzhiyun f2 = 9;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun if (f3 == 16)
583*4882a593Smuzhiyun f3 = 0;
584*4882a593Smuzhiyun else if ((f3 < 9) && (f3 != 0))
585*4882a593Smuzhiyun f3 = 9;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun sm = N - 1;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /* Write to registers */
591*4882a593Smuzhiyun //reg15 &= 0x01;
592*4882a593Smuzhiyun //reg15 |= (pll_div_fb >> 8) & 0x01;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun //reg16 = pll_div_fb & 0xFF;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun reg1D &= ~0x03;
597*4882a593Smuzhiyun reg1D |= sm;
598*4882a593Smuzhiyun reg1D |= 0x80;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun reg1E = ((f3 << 4) + f2) & 0xFF;
601*4882a593Smuzhiyun reg1F = ((f1 << 4) + f0) & 0xFF;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x05, 0x40);
604*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x11, 0x08);
605*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x1D, reg1D);
606*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x1E, reg1E);
607*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x1F, reg1F);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x17, 0xc1);
610*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x17, 0x81);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun usleep_range(5000, 5500);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x05, 0x00);
615*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x11, 0x0A);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun usleep_range(5000, 5500);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun return 0;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
m88ds3103_set_frontend(struct dvb_frontend * fe)622*4882a593Smuzhiyun static int m88ds3103_set_frontend(struct dvb_frontend *fe)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun struct m88ds3103_dev *dev = fe->demodulator_priv;
625*4882a593Smuzhiyun struct i2c_client *client = dev->client;
626*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
627*4882a593Smuzhiyun int ret, len;
628*4882a593Smuzhiyun const struct m88ds3103_reg_val *init;
629*4882a593Smuzhiyun u8 u8tmp, u8tmp1 = 0, u8tmp2 = 0; /* silence compiler warning */
630*4882a593Smuzhiyun u8 buf[3];
631*4882a593Smuzhiyun u16 u16tmp;
632*4882a593Smuzhiyun u32 tuner_frequency_khz, target_mclk, u32tmp;
633*4882a593Smuzhiyun s32 s32tmp;
634*4882a593Smuzhiyun static const struct reg_sequence reset_buf[] = {
635*4882a593Smuzhiyun {0x07, 0x80}, {0x07, 0x00}
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun dev_dbg(&client->dev,
639*4882a593Smuzhiyun "delivery_system=%d modulation=%d frequency=%u symbol_rate=%d inversion=%d pilot=%d rolloff=%d\n",
640*4882a593Smuzhiyun c->delivery_system, c->modulation, c->frequency, c->symbol_rate,
641*4882a593Smuzhiyun c->inversion, c->pilot, c->rolloff);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (!dev->warm) {
644*4882a593Smuzhiyun ret = -EAGAIN;
645*4882a593Smuzhiyun goto err;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* reset */
649*4882a593Smuzhiyun ret = regmap_multi_reg_write(dev->regmap, reset_buf, 2);
650*4882a593Smuzhiyun if (ret)
651*4882a593Smuzhiyun goto err;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* Disable demod clock path */
654*4882a593Smuzhiyun if (dev->chip_id == M88RS6000_CHIP_ID) {
655*4882a593Smuzhiyun if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
656*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0xb2, &u32tmp);
657*4882a593Smuzhiyun if (ret)
658*4882a593Smuzhiyun goto err;
659*4882a593Smuzhiyun if (u32tmp == 0x01) {
660*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x00, 0x00);
661*4882a593Smuzhiyun if (ret)
662*4882a593Smuzhiyun goto err;
663*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xb2, 0x00);
664*4882a593Smuzhiyun if (ret)
665*4882a593Smuzhiyun goto err;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x06, 0xe0);
670*4882a593Smuzhiyun if (ret)
671*4882a593Smuzhiyun goto err;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /* program tuner */
675*4882a593Smuzhiyun if (fe->ops.tuner_ops.set_params) {
676*4882a593Smuzhiyun ret = fe->ops.tuner_ops.set_params(fe);
677*4882a593Smuzhiyun if (ret)
678*4882a593Smuzhiyun goto err;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (fe->ops.tuner_ops.get_frequency) {
682*4882a593Smuzhiyun ret = fe->ops.tuner_ops.get_frequency(fe, &tuner_frequency_khz);
683*4882a593Smuzhiyun if (ret)
684*4882a593Smuzhiyun goto err;
685*4882a593Smuzhiyun } else {
686*4882a593Smuzhiyun /*
687*4882a593Smuzhiyun * Use nominal target frequency as tuner driver does not provide
688*4882a593Smuzhiyun * actual frequency used. Carrier offset calculation is not
689*4882a593Smuzhiyun * valid.
690*4882a593Smuzhiyun */
691*4882a593Smuzhiyun tuner_frequency_khz = c->frequency;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* set M88RS6000/DS3103B demod main mclk and ts mclk from tuner die */
695*4882a593Smuzhiyun if (dev->chip_id == M88RS6000_CHIP_ID) {
696*4882a593Smuzhiyun if (c->symbol_rate > 45010000)
697*4882a593Smuzhiyun dev->mclk = 110250000;
698*4882a593Smuzhiyun else
699*4882a593Smuzhiyun dev->mclk = 96000000;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun if (c->delivery_system == SYS_DVBS)
702*4882a593Smuzhiyun target_mclk = 96000000;
703*4882a593Smuzhiyun else
704*4882a593Smuzhiyun target_mclk = 144000000;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
707*4882a593Smuzhiyun m88ds3103b_select_mclk(dev);
708*4882a593Smuzhiyun m88ds3103b_set_mclk(dev, target_mclk / 1000);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* Enable demod clock path */
712*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x06, 0x00);
713*4882a593Smuzhiyun if (ret)
714*4882a593Smuzhiyun goto err;
715*4882a593Smuzhiyun usleep_range(10000, 20000);
716*4882a593Smuzhiyun } else {
717*4882a593Smuzhiyun /* set M88DS3103 mclk and ts mclk. */
718*4882a593Smuzhiyun dev->mclk = 96000000;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun switch (dev->cfg->ts_mode) {
721*4882a593Smuzhiyun case M88DS3103_TS_SERIAL:
722*4882a593Smuzhiyun case M88DS3103_TS_SERIAL_D7:
723*4882a593Smuzhiyun target_mclk = dev->cfg->ts_clk;
724*4882a593Smuzhiyun break;
725*4882a593Smuzhiyun case M88DS3103_TS_PARALLEL:
726*4882a593Smuzhiyun case M88DS3103_TS_CI:
727*4882a593Smuzhiyun if (c->delivery_system == SYS_DVBS)
728*4882a593Smuzhiyun target_mclk = 96000000;
729*4882a593Smuzhiyun else {
730*4882a593Smuzhiyun if (c->symbol_rate < 18000000)
731*4882a593Smuzhiyun target_mclk = 96000000;
732*4882a593Smuzhiyun else if (c->symbol_rate < 28000000)
733*4882a593Smuzhiyun target_mclk = 144000000;
734*4882a593Smuzhiyun else
735*4882a593Smuzhiyun target_mclk = 192000000;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun break;
738*4882a593Smuzhiyun default:
739*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid ts_mode\n");
740*4882a593Smuzhiyun ret = -EINVAL;
741*4882a593Smuzhiyun goto err;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun switch (target_mclk) {
745*4882a593Smuzhiyun case 96000000:
746*4882a593Smuzhiyun u8tmp1 = 0x02; /* 0b10 */
747*4882a593Smuzhiyun u8tmp2 = 0x01; /* 0b01 */
748*4882a593Smuzhiyun break;
749*4882a593Smuzhiyun case 144000000:
750*4882a593Smuzhiyun u8tmp1 = 0x00; /* 0b00 */
751*4882a593Smuzhiyun u8tmp2 = 0x01; /* 0b01 */
752*4882a593Smuzhiyun break;
753*4882a593Smuzhiyun case 192000000:
754*4882a593Smuzhiyun u8tmp1 = 0x03; /* 0b11 */
755*4882a593Smuzhiyun u8tmp2 = 0x00; /* 0b00 */
756*4882a593Smuzhiyun break;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x22, 0xc0, u8tmp1 << 6);
759*4882a593Smuzhiyun if (ret)
760*4882a593Smuzhiyun goto err;
761*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x24, 0xc0, u8tmp2 << 6);
762*4882a593Smuzhiyun if (ret)
763*4882a593Smuzhiyun goto err;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xb2, 0x01);
767*4882a593Smuzhiyun if (ret)
768*4882a593Smuzhiyun goto err;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x00, 0x01);
771*4882a593Smuzhiyun if (ret)
772*4882a593Smuzhiyun goto err;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun switch (c->delivery_system) {
775*4882a593Smuzhiyun case SYS_DVBS:
776*4882a593Smuzhiyun if (dev->chip_id == M88RS6000_CHIP_ID) {
777*4882a593Smuzhiyun len = ARRAY_SIZE(m88rs6000_dvbs_init_reg_vals);
778*4882a593Smuzhiyun init = m88rs6000_dvbs_init_reg_vals;
779*4882a593Smuzhiyun } else {
780*4882a593Smuzhiyun len = ARRAY_SIZE(m88ds3103_dvbs_init_reg_vals);
781*4882a593Smuzhiyun init = m88ds3103_dvbs_init_reg_vals;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun break;
784*4882a593Smuzhiyun case SYS_DVBS2:
785*4882a593Smuzhiyun if (dev->chip_id == M88RS6000_CHIP_ID) {
786*4882a593Smuzhiyun len = ARRAY_SIZE(m88rs6000_dvbs2_init_reg_vals);
787*4882a593Smuzhiyun init = m88rs6000_dvbs2_init_reg_vals;
788*4882a593Smuzhiyun } else {
789*4882a593Smuzhiyun len = ARRAY_SIZE(m88ds3103_dvbs2_init_reg_vals);
790*4882a593Smuzhiyun init = m88ds3103_dvbs2_init_reg_vals;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun break;
793*4882a593Smuzhiyun default:
794*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid delivery_system\n");
795*4882a593Smuzhiyun ret = -EINVAL;
796*4882a593Smuzhiyun goto err;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /* program init table */
800*4882a593Smuzhiyun if (c->delivery_system != dev->delivery_system) {
801*4882a593Smuzhiyun ret = m88ds3103_wr_reg_val_tab(dev, init, len);
802*4882a593Smuzhiyun if (ret)
803*4882a593Smuzhiyun goto err;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun if (dev->chip_id == M88RS6000_CHIP_ID) {
807*4882a593Smuzhiyun if (c->delivery_system == SYS_DVBS2 &&
808*4882a593Smuzhiyun c->symbol_rate <= 5000000) {
809*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xc0, 0x04);
810*4882a593Smuzhiyun if (ret)
811*4882a593Smuzhiyun goto err;
812*4882a593Smuzhiyun buf[0] = 0x09;
813*4882a593Smuzhiyun buf[1] = 0x22;
814*4882a593Smuzhiyun buf[2] = 0x88;
815*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x8a, buf, 3);
816*4882a593Smuzhiyun if (ret)
817*4882a593Smuzhiyun goto err;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x9d, 0x08, 0x08);
820*4882a593Smuzhiyun if (ret)
821*4882a593Smuzhiyun goto err;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
824*4882a593Smuzhiyun buf[0] = m88ds3103b_dt_read(dev, 0x15);
825*4882a593Smuzhiyun buf[1] = m88ds3103b_dt_read(dev, 0x16);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun if (c->symbol_rate > 45010000) {
828*4882a593Smuzhiyun buf[0] &= ~0x03;
829*4882a593Smuzhiyun buf[0] |= 0x02;
830*4882a593Smuzhiyun buf[0] |= ((147 - 32) >> 8) & 0x01;
831*4882a593Smuzhiyun buf[1] = (147 - 32) & 0xFF;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun dev->mclk = 110250 * 1000;
834*4882a593Smuzhiyun } else {
835*4882a593Smuzhiyun buf[0] &= ~0x03;
836*4882a593Smuzhiyun buf[0] |= ((128 - 32) >> 8) & 0x01;
837*4882a593Smuzhiyun buf[1] = (128 - 32) & 0xFF;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun dev->mclk = 96000 * 1000;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x15, buf[0]);
842*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x16, buf[1]);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun regmap_read(dev->regmap, 0x30, &u32tmp);
845*4882a593Smuzhiyun u32tmp &= ~0x80;
846*4882a593Smuzhiyun regmap_write(dev->regmap, 0x30, u32tmp & 0xff);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xf1, 0x01);
850*4882a593Smuzhiyun if (ret)
851*4882a593Smuzhiyun goto err;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun if (dev->chiptype != M88DS3103_CHIPTYPE_3103B) {
854*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x30, 0x80, 0x80);
855*4882a593Smuzhiyun if (ret)
856*4882a593Smuzhiyun goto err;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun switch (dev->cfg->ts_mode) {
861*4882a593Smuzhiyun case M88DS3103_TS_SERIAL:
862*4882a593Smuzhiyun u8tmp1 = 0x00;
863*4882a593Smuzhiyun u8tmp = 0x06;
864*4882a593Smuzhiyun break;
865*4882a593Smuzhiyun case M88DS3103_TS_SERIAL_D7:
866*4882a593Smuzhiyun u8tmp1 = 0x20;
867*4882a593Smuzhiyun u8tmp = 0x06;
868*4882a593Smuzhiyun break;
869*4882a593Smuzhiyun case M88DS3103_TS_PARALLEL:
870*4882a593Smuzhiyun u8tmp = 0x02;
871*4882a593Smuzhiyun if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
872*4882a593Smuzhiyun u8tmp = 0x01;
873*4882a593Smuzhiyun u8tmp1 = 0x01;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun break;
876*4882a593Smuzhiyun case M88DS3103_TS_CI:
877*4882a593Smuzhiyun u8tmp = 0x03;
878*4882a593Smuzhiyun break;
879*4882a593Smuzhiyun default:
880*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid ts_mode\n");
881*4882a593Smuzhiyun ret = -EINVAL;
882*4882a593Smuzhiyun goto err;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (dev->cfg->ts_clk_pol)
886*4882a593Smuzhiyun u8tmp |= 0x40;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /* TS mode */
889*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xfd, u8tmp);
890*4882a593Smuzhiyun if (ret)
891*4882a593Smuzhiyun goto err;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun switch (dev->cfg->ts_mode) {
894*4882a593Smuzhiyun case M88DS3103_TS_SERIAL:
895*4882a593Smuzhiyun case M88DS3103_TS_SERIAL_D7:
896*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x29, 0x20, u8tmp1);
897*4882a593Smuzhiyun if (ret)
898*4882a593Smuzhiyun goto err;
899*4882a593Smuzhiyun u16tmp = 0;
900*4882a593Smuzhiyun u8tmp1 = 0x3f;
901*4882a593Smuzhiyun u8tmp2 = 0x3f;
902*4882a593Smuzhiyun break;
903*4882a593Smuzhiyun case M88DS3103_TS_PARALLEL:
904*4882a593Smuzhiyun if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
905*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x29, 0x01, u8tmp1);
906*4882a593Smuzhiyun if (ret)
907*4882a593Smuzhiyun goto err;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun fallthrough;
910*4882a593Smuzhiyun default:
911*4882a593Smuzhiyun u16tmp = DIV_ROUND_UP(target_mclk, dev->cfg->ts_clk);
912*4882a593Smuzhiyun u8tmp1 = u16tmp / 2 - 1;
913*4882a593Smuzhiyun u8tmp2 = DIV_ROUND_UP(u16tmp, 2) - 1;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun dev_dbg(&client->dev, "target_mclk=%u ts_clk=%u ts_clk_divide_ratio=%u\n",
917*4882a593Smuzhiyun target_mclk, dev->cfg->ts_clk, u16tmp);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /* u8tmp1[5:2] => fe[3:0], u8tmp1[1:0] => ea[7:6] */
920*4882a593Smuzhiyun /* u8tmp2[5:0] => ea[5:0] */
921*4882a593Smuzhiyun u8tmp = (u8tmp1 >> 2) & 0x0f;
922*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, 0xfe, 0x0f, u8tmp);
923*4882a593Smuzhiyun if (ret)
924*4882a593Smuzhiyun goto err;
925*4882a593Smuzhiyun u8tmp = ((u8tmp1 & 0x03) << 6) | u8tmp2 >> 0;
926*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xea, u8tmp);
927*4882a593Smuzhiyun if (ret)
928*4882a593Smuzhiyun goto err;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun if (c->symbol_rate <= 3000000)
931*4882a593Smuzhiyun u8tmp = 0x20;
932*4882a593Smuzhiyun else if (c->symbol_rate <= 10000000)
933*4882a593Smuzhiyun u8tmp = 0x10;
934*4882a593Smuzhiyun else
935*4882a593Smuzhiyun u8tmp = 0x06;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun if (dev->chiptype == M88DS3103_CHIPTYPE_3103B)
938*4882a593Smuzhiyun m88ds3103b_set_mclk(dev, target_mclk / 1000);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xc3, 0x08);
941*4882a593Smuzhiyun if (ret)
942*4882a593Smuzhiyun goto err;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xc8, u8tmp);
945*4882a593Smuzhiyun if (ret)
946*4882a593Smuzhiyun goto err;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xc4, 0x08);
949*4882a593Smuzhiyun if (ret)
950*4882a593Smuzhiyun goto err;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xc7, 0x00);
953*4882a593Smuzhiyun if (ret)
954*4882a593Smuzhiyun goto err;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun u16tmp = DIV_ROUND_CLOSEST_ULL((u64)c->symbol_rate * 0x10000, dev->mclk);
957*4882a593Smuzhiyun buf[0] = (u16tmp >> 0) & 0xff;
958*4882a593Smuzhiyun buf[1] = (u16tmp >> 8) & 0xff;
959*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x61, buf, 2);
960*4882a593Smuzhiyun if (ret)
961*4882a593Smuzhiyun goto err;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x4d, 0x02, dev->cfg->spec_inv << 1);
964*4882a593Smuzhiyun if (ret)
965*4882a593Smuzhiyun goto err;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x30, 0x10, dev->cfg->agc_inv << 4);
968*4882a593Smuzhiyun if (ret)
969*4882a593Smuzhiyun goto err;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x33, dev->cfg->agc);
972*4882a593Smuzhiyun if (ret)
973*4882a593Smuzhiyun goto err;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
976*4882a593Smuzhiyun /* enable/disable 192M LDPC clock */
977*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x29, 0x10,
978*4882a593Smuzhiyun (c->delivery_system == SYS_DVBS) ? 0x10 : 0x0);
979*4882a593Smuzhiyun if (ret)
980*4882a593Smuzhiyun goto err;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0xc9, 0x08, 0x08);
983*4882a593Smuzhiyun if (ret)
984*4882a593Smuzhiyun goto err;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun dev_dbg(&client->dev, "carrier offset=%d\n",
988*4882a593Smuzhiyun (tuner_frequency_khz - c->frequency));
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun /* Use 32-bit calc as there is no s64 version of DIV_ROUND_CLOSEST() */
991*4882a593Smuzhiyun s32tmp = 0x10000 * (tuner_frequency_khz - c->frequency);
992*4882a593Smuzhiyun s32tmp = DIV_ROUND_CLOSEST(s32tmp, dev->mclk / 1000);
993*4882a593Smuzhiyun buf[0] = (s32tmp >> 0) & 0xff;
994*4882a593Smuzhiyun buf[1] = (s32tmp >> 8) & 0xff;
995*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0x5e, buf, 2);
996*4882a593Smuzhiyun if (ret)
997*4882a593Smuzhiyun goto err;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x00, 0x00);
1000*4882a593Smuzhiyun if (ret)
1001*4882a593Smuzhiyun goto err;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xb2, 0x00);
1004*4882a593Smuzhiyun if (ret)
1005*4882a593Smuzhiyun goto err;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun dev->delivery_system = c->delivery_system;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun return 0;
1010*4882a593Smuzhiyun err:
1011*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1012*4882a593Smuzhiyun return ret;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
m88ds3103_init(struct dvb_frontend * fe)1015*4882a593Smuzhiyun static int m88ds3103_init(struct dvb_frontend *fe)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun struct m88ds3103_dev *dev = fe->demodulator_priv;
1018*4882a593Smuzhiyun struct i2c_client *client = dev->client;
1019*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
1020*4882a593Smuzhiyun int ret, len, rem;
1021*4882a593Smuzhiyun unsigned int utmp;
1022*4882a593Smuzhiyun const struct firmware *firmware;
1023*4882a593Smuzhiyun const char *name;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun /* set cold state by default */
1028*4882a593Smuzhiyun dev->warm = false;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun /* wake up device from sleep */
1031*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x08, 0x01, 0x01);
1032*4882a593Smuzhiyun if (ret)
1033*4882a593Smuzhiyun goto err;
1034*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x04, 0x01, 0x00);
1035*4882a593Smuzhiyun if (ret)
1036*4882a593Smuzhiyun goto err;
1037*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x23, 0x10, 0x00);
1038*4882a593Smuzhiyun if (ret)
1039*4882a593Smuzhiyun goto err;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* firmware status */
1042*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0xb9, &utmp);
1043*4882a593Smuzhiyun if (ret)
1044*4882a593Smuzhiyun goto err;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun dev_dbg(&client->dev, "firmware=%02x\n", utmp);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if (utmp)
1049*4882a593Smuzhiyun goto warm;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* global reset, global diseqc reset, global fec reset */
1052*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x07, 0xe0);
1053*4882a593Smuzhiyun if (ret)
1054*4882a593Smuzhiyun goto err;
1055*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x07, 0x00);
1056*4882a593Smuzhiyun if (ret)
1057*4882a593Smuzhiyun goto err;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* cold state - try to download firmware */
1060*4882a593Smuzhiyun dev_info(&client->dev, "found a '%s' in cold state\n",
1061*4882a593Smuzhiyun dev->fe.ops.info.name);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun if (dev->chiptype == M88DS3103_CHIPTYPE_3103B)
1064*4882a593Smuzhiyun name = M88DS3103B_FIRMWARE;
1065*4882a593Smuzhiyun else if (dev->chip_id == M88RS6000_CHIP_ID)
1066*4882a593Smuzhiyun name = M88RS6000_FIRMWARE;
1067*4882a593Smuzhiyun else
1068*4882a593Smuzhiyun name = M88DS3103_FIRMWARE;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun /* request the firmware, this will block and timeout */
1071*4882a593Smuzhiyun ret = request_firmware(&firmware, name, &client->dev);
1072*4882a593Smuzhiyun if (ret) {
1073*4882a593Smuzhiyun dev_err(&client->dev, "firmware file '%s' not found\n", name);
1074*4882a593Smuzhiyun goto err;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun dev_info(&client->dev, "downloading firmware from file '%s'\n", name);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xb2, 0x01);
1080*4882a593Smuzhiyun if (ret)
1081*4882a593Smuzhiyun goto err_release_firmware;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun for (rem = firmware->size; rem > 0; rem -= (dev->cfg->i2c_wr_max - 1)) {
1084*4882a593Smuzhiyun len = min(dev->cfg->i2c_wr_max - 1, rem);
1085*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0xb0,
1086*4882a593Smuzhiyun &firmware->data[firmware->size - rem],
1087*4882a593Smuzhiyun len);
1088*4882a593Smuzhiyun if (ret) {
1089*4882a593Smuzhiyun dev_err(&client->dev, "firmware download failed %d\n",
1090*4882a593Smuzhiyun ret);
1091*4882a593Smuzhiyun goto err_release_firmware;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xb2, 0x00);
1096*4882a593Smuzhiyun if (ret)
1097*4882a593Smuzhiyun goto err_release_firmware;
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun release_firmware(firmware);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0xb9, &utmp);
1102*4882a593Smuzhiyun if (ret)
1103*4882a593Smuzhiyun goto err;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun if (!utmp) {
1106*4882a593Smuzhiyun ret = -EINVAL;
1107*4882a593Smuzhiyun dev_info(&client->dev, "firmware did not run\n");
1108*4882a593Smuzhiyun goto err;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun dev_info(&client->dev, "found a '%s' in warm state\n",
1112*4882a593Smuzhiyun dev->fe.ops.info.name);
1113*4882a593Smuzhiyun dev_info(&client->dev, "firmware version: %X.%X\n",
1114*4882a593Smuzhiyun (utmp >> 4) & 0xf, (utmp >> 0 & 0xf));
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
1117*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x21, 0x92);
1118*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x15, 0x6C);
1119*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x17, 0xC1);
1120*4882a593Smuzhiyun m88ds3103b_dt_write(dev, 0x17, 0x81);
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun warm:
1123*4882a593Smuzhiyun /* warm state */
1124*4882a593Smuzhiyun dev->warm = true;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* init stats here in order signal app which stats are supported */
1127*4882a593Smuzhiyun c->cnr.len = 1;
1128*4882a593Smuzhiyun c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1129*4882a593Smuzhiyun c->post_bit_error.len = 1;
1130*4882a593Smuzhiyun c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1131*4882a593Smuzhiyun c->post_bit_count.len = 1;
1132*4882a593Smuzhiyun c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun return 0;
1135*4882a593Smuzhiyun err_release_firmware:
1136*4882a593Smuzhiyun release_firmware(firmware);
1137*4882a593Smuzhiyun err:
1138*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1139*4882a593Smuzhiyun return ret;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
m88ds3103_sleep(struct dvb_frontend * fe)1142*4882a593Smuzhiyun static int m88ds3103_sleep(struct dvb_frontend *fe)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun struct m88ds3103_dev *dev = fe->demodulator_priv;
1145*4882a593Smuzhiyun struct i2c_client *client = dev->client;
1146*4882a593Smuzhiyun int ret;
1147*4882a593Smuzhiyun unsigned int utmp;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun dev->fe_status = 0;
1152*4882a593Smuzhiyun dev->delivery_system = SYS_UNDEFINED;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun /* TS Hi-Z */
1155*4882a593Smuzhiyun if (dev->chip_id == M88RS6000_CHIP_ID)
1156*4882a593Smuzhiyun utmp = 0x29;
1157*4882a593Smuzhiyun else
1158*4882a593Smuzhiyun utmp = 0x27;
1159*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, utmp, 0x01, 0x00);
1160*4882a593Smuzhiyun if (ret)
1161*4882a593Smuzhiyun goto err;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun /* sleep */
1164*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x08, 0x01, 0x00);
1165*4882a593Smuzhiyun if (ret)
1166*4882a593Smuzhiyun goto err;
1167*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x04, 0x01, 0x01);
1168*4882a593Smuzhiyun if (ret)
1169*4882a593Smuzhiyun goto err;
1170*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x23, 0x10, 0x10);
1171*4882a593Smuzhiyun if (ret)
1172*4882a593Smuzhiyun goto err;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun return 0;
1175*4882a593Smuzhiyun err:
1176*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1177*4882a593Smuzhiyun return ret;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun
m88ds3103_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * c)1180*4882a593Smuzhiyun static int m88ds3103_get_frontend(struct dvb_frontend *fe,
1181*4882a593Smuzhiyun struct dtv_frontend_properties *c)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun struct m88ds3103_dev *dev = fe->demodulator_priv;
1184*4882a593Smuzhiyun struct i2c_client *client = dev->client;
1185*4882a593Smuzhiyun int ret;
1186*4882a593Smuzhiyun u8 buf[3];
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun if (!dev->warm || !(dev->fe_status & FE_HAS_LOCK)) {
1191*4882a593Smuzhiyun ret = 0;
1192*4882a593Smuzhiyun goto err;
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun switch (c->delivery_system) {
1196*4882a593Smuzhiyun case SYS_DVBS:
1197*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0xe0, &buf[0], 1);
1198*4882a593Smuzhiyun if (ret)
1199*4882a593Smuzhiyun goto err;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0xe6, &buf[1], 1);
1202*4882a593Smuzhiyun if (ret)
1203*4882a593Smuzhiyun goto err;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun switch ((buf[0] >> 2) & 0x01) {
1206*4882a593Smuzhiyun case 0:
1207*4882a593Smuzhiyun c->inversion = INVERSION_OFF;
1208*4882a593Smuzhiyun break;
1209*4882a593Smuzhiyun case 1:
1210*4882a593Smuzhiyun c->inversion = INVERSION_ON;
1211*4882a593Smuzhiyun break;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun switch ((buf[1] >> 5) & 0x07) {
1215*4882a593Smuzhiyun case 0:
1216*4882a593Smuzhiyun c->fec_inner = FEC_7_8;
1217*4882a593Smuzhiyun break;
1218*4882a593Smuzhiyun case 1:
1219*4882a593Smuzhiyun c->fec_inner = FEC_5_6;
1220*4882a593Smuzhiyun break;
1221*4882a593Smuzhiyun case 2:
1222*4882a593Smuzhiyun c->fec_inner = FEC_3_4;
1223*4882a593Smuzhiyun break;
1224*4882a593Smuzhiyun case 3:
1225*4882a593Smuzhiyun c->fec_inner = FEC_2_3;
1226*4882a593Smuzhiyun break;
1227*4882a593Smuzhiyun case 4:
1228*4882a593Smuzhiyun c->fec_inner = FEC_1_2;
1229*4882a593Smuzhiyun break;
1230*4882a593Smuzhiyun default:
1231*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid fec_inner\n");
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun c->modulation = QPSK;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun break;
1237*4882a593Smuzhiyun case SYS_DVBS2:
1238*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x7e, &buf[0], 1);
1239*4882a593Smuzhiyun if (ret)
1240*4882a593Smuzhiyun goto err;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x89, &buf[1], 1);
1243*4882a593Smuzhiyun if (ret)
1244*4882a593Smuzhiyun goto err;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0xf2, &buf[2], 1);
1247*4882a593Smuzhiyun if (ret)
1248*4882a593Smuzhiyun goto err;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun switch ((buf[0] >> 0) & 0x0f) {
1251*4882a593Smuzhiyun case 2:
1252*4882a593Smuzhiyun c->fec_inner = FEC_2_5;
1253*4882a593Smuzhiyun break;
1254*4882a593Smuzhiyun case 3:
1255*4882a593Smuzhiyun c->fec_inner = FEC_1_2;
1256*4882a593Smuzhiyun break;
1257*4882a593Smuzhiyun case 4:
1258*4882a593Smuzhiyun c->fec_inner = FEC_3_5;
1259*4882a593Smuzhiyun break;
1260*4882a593Smuzhiyun case 5:
1261*4882a593Smuzhiyun c->fec_inner = FEC_2_3;
1262*4882a593Smuzhiyun break;
1263*4882a593Smuzhiyun case 6:
1264*4882a593Smuzhiyun c->fec_inner = FEC_3_4;
1265*4882a593Smuzhiyun break;
1266*4882a593Smuzhiyun case 7:
1267*4882a593Smuzhiyun c->fec_inner = FEC_4_5;
1268*4882a593Smuzhiyun break;
1269*4882a593Smuzhiyun case 8:
1270*4882a593Smuzhiyun c->fec_inner = FEC_5_6;
1271*4882a593Smuzhiyun break;
1272*4882a593Smuzhiyun case 9:
1273*4882a593Smuzhiyun c->fec_inner = FEC_8_9;
1274*4882a593Smuzhiyun break;
1275*4882a593Smuzhiyun case 10:
1276*4882a593Smuzhiyun c->fec_inner = FEC_9_10;
1277*4882a593Smuzhiyun break;
1278*4882a593Smuzhiyun default:
1279*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid fec_inner\n");
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun switch ((buf[0] >> 5) & 0x01) {
1283*4882a593Smuzhiyun case 0:
1284*4882a593Smuzhiyun c->pilot = PILOT_OFF;
1285*4882a593Smuzhiyun break;
1286*4882a593Smuzhiyun case 1:
1287*4882a593Smuzhiyun c->pilot = PILOT_ON;
1288*4882a593Smuzhiyun break;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun switch ((buf[0] >> 6) & 0x07) {
1292*4882a593Smuzhiyun case 0:
1293*4882a593Smuzhiyun c->modulation = QPSK;
1294*4882a593Smuzhiyun break;
1295*4882a593Smuzhiyun case 1:
1296*4882a593Smuzhiyun c->modulation = PSK_8;
1297*4882a593Smuzhiyun break;
1298*4882a593Smuzhiyun case 2:
1299*4882a593Smuzhiyun c->modulation = APSK_16;
1300*4882a593Smuzhiyun break;
1301*4882a593Smuzhiyun case 3:
1302*4882a593Smuzhiyun c->modulation = APSK_32;
1303*4882a593Smuzhiyun break;
1304*4882a593Smuzhiyun default:
1305*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid modulation\n");
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun switch ((buf[1] >> 7) & 0x01) {
1309*4882a593Smuzhiyun case 0:
1310*4882a593Smuzhiyun c->inversion = INVERSION_OFF;
1311*4882a593Smuzhiyun break;
1312*4882a593Smuzhiyun case 1:
1313*4882a593Smuzhiyun c->inversion = INVERSION_ON;
1314*4882a593Smuzhiyun break;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun switch ((buf[2] >> 0) & 0x03) {
1318*4882a593Smuzhiyun case 0:
1319*4882a593Smuzhiyun c->rolloff = ROLLOFF_35;
1320*4882a593Smuzhiyun break;
1321*4882a593Smuzhiyun case 1:
1322*4882a593Smuzhiyun c->rolloff = ROLLOFF_25;
1323*4882a593Smuzhiyun break;
1324*4882a593Smuzhiyun case 2:
1325*4882a593Smuzhiyun c->rolloff = ROLLOFF_20;
1326*4882a593Smuzhiyun break;
1327*4882a593Smuzhiyun default:
1328*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid rolloff\n");
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun break;
1331*4882a593Smuzhiyun default:
1332*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid delivery_system\n");
1333*4882a593Smuzhiyun ret = -EINVAL;
1334*4882a593Smuzhiyun goto err;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun ret = regmap_bulk_read(dev->regmap, 0x6d, buf, 2);
1338*4882a593Smuzhiyun if (ret)
1339*4882a593Smuzhiyun goto err;
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun c->symbol_rate = DIV_ROUND_CLOSEST_ULL((u64)(buf[1] << 8 | buf[0] << 0) * dev->mclk, 0x10000);
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun return 0;
1344*4882a593Smuzhiyun err:
1345*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1346*4882a593Smuzhiyun return ret;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
m88ds3103_read_snr(struct dvb_frontend * fe,u16 * snr)1349*4882a593Smuzhiyun static int m88ds3103_read_snr(struct dvb_frontend *fe, u16 *snr)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun struct dtv_frontend_properties *c = &fe->dtv_property_cache;
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL)
1354*4882a593Smuzhiyun *snr = div_s64(c->cnr.stat[0].svalue, 100);
1355*4882a593Smuzhiyun else
1356*4882a593Smuzhiyun *snr = 0;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun return 0;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
m88ds3103_read_ber(struct dvb_frontend * fe,u32 * ber)1361*4882a593Smuzhiyun static int m88ds3103_read_ber(struct dvb_frontend *fe, u32 *ber)
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun struct m88ds3103_dev *dev = fe->demodulator_priv;
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun *ber = dev->dvbv3_ber;
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun return 0;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
m88ds3103_set_tone(struct dvb_frontend * fe,enum fe_sec_tone_mode fe_sec_tone_mode)1370*4882a593Smuzhiyun static int m88ds3103_set_tone(struct dvb_frontend *fe,
1371*4882a593Smuzhiyun enum fe_sec_tone_mode fe_sec_tone_mode)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun struct m88ds3103_dev *dev = fe->demodulator_priv;
1374*4882a593Smuzhiyun struct i2c_client *client = dev->client;
1375*4882a593Smuzhiyun int ret;
1376*4882a593Smuzhiyun unsigned int utmp, tone, reg_a1_mask;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun dev_dbg(&client->dev, "fe_sec_tone_mode=%d\n", fe_sec_tone_mode);
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun if (!dev->warm) {
1381*4882a593Smuzhiyun ret = -EAGAIN;
1382*4882a593Smuzhiyun goto err;
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun switch (fe_sec_tone_mode) {
1386*4882a593Smuzhiyun case SEC_TONE_ON:
1387*4882a593Smuzhiyun tone = 0;
1388*4882a593Smuzhiyun reg_a1_mask = 0x47;
1389*4882a593Smuzhiyun break;
1390*4882a593Smuzhiyun case SEC_TONE_OFF:
1391*4882a593Smuzhiyun tone = 1;
1392*4882a593Smuzhiyun reg_a1_mask = 0x00;
1393*4882a593Smuzhiyun break;
1394*4882a593Smuzhiyun default:
1395*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid fe_sec_tone_mode\n");
1396*4882a593Smuzhiyun ret = -EINVAL;
1397*4882a593Smuzhiyun goto err;
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun utmp = tone << 7 | dev->cfg->envelope_mode << 5;
1401*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0xa2, 0xe0, utmp);
1402*4882a593Smuzhiyun if (ret)
1403*4882a593Smuzhiyun goto err;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun utmp = 1 << 2;
1406*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0xa1, reg_a1_mask, utmp);
1407*4882a593Smuzhiyun if (ret)
1408*4882a593Smuzhiyun goto err;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun return 0;
1411*4882a593Smuzhiyun err:
1412*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1413*4882a593Smuzhiyun return ret;
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun
m88ds3103_set_voltage(struct dvb_frontend * fe,enum fe_sec_voltage fe_sec_voltage)1416*4882a593Smuzhiyun static int m88ds3103_set_voltage(struct dvb_frontend *fe,
1417*4882a593Smuzhiyun enum fe_sec_voltage fe_sec_voltage)
1418*4882a593Smuzhiyun {
1419*4882a593Smuzhiyun struct m88ds3103_dev *dev = fe->demodulator_priv;
1420*4882a593Smuzhiyun struct i2c_client *client = dev->client;
1421*4882a593Smuzhiyun int ret;
1422*4882a593Smuzhiyun unsigned int utmp;
1423*4882a593Smuzhiyun bool voltage_sel, voltage_dis;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun dev_dbg(&client->dev, "fe_sec_voltage=%d\n", fe_sec_voltage);
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun if (!dev->warm) {
1428*4882a593Smuzhiyun ret = -EAGAIN;
1429*4882a593Smuzhiyun goto err;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun switch (fe_sec_voltage) {
1433*4882a593Smuzhiyun case SEC_VOLTAGE_18:
1434*4882a593Smuzhiyun voltage_sel = true;
1435*4882a593Smuzhiyun voltage_dis = false;
1436*4882a593Smuzhiyun break;
1437*4882a593Smuzhiyun case SEC_VOLTAGE_13:
1438*4882a593Smuzhiyun voltage_sel = false;
1439*4882a593Smuzhiyun voltage_dis = false;
1440*4882a593Smuzhiyun break;
1441*4882a593Smuzhiyun case SEC_VOLTAGE_OFF:
1442*4882a593Smuzhiyun voltage_sel = false;
1443*4882a593Smuzhiyun voltage_dis = true;
1444*4882a593Smuzhiyun break;
1445*4882a593Smuzhiyun default:
1446*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid fe_sec_voltage\n");
1447*4882a593Smuzhiyun ret = -EINVAL;
1448*4882a593Smuzhiyun goto err;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun /* output pin polarity */
1452*4882a593Smuzhiyun voltage_sel ^= dev->cfg->lnb_hv_pol;
1453*4882a593Smuzhiyun voltage_dis ^= dev->cfg->lnb_en_pol;
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun utmp = voltage_dis << 1 | voltage_sel << 0;
1456*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0xa2, 0x03, utmp);
1457*4882a593Smuzhiyun if (ret)
1458*4882a593Smuzhiyun goto err;
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun return 0;
1461*4882a593Smuzhiyun err:
1462*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1463*4882a593Smuzhiyun return ret;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
m88ds3103_diseqc_send_master_cmd(struct dvb_frontend * fe,struct dvb_diseqc_master_cmd * diseqc_cmd)1466*4882a593Smuzhiyun static int m88ds3103_diseqc_send_master_cmd(struct dvb_frontend *fe,
1467*4882a593Smuzhiyun struct dvb_diseqc_master_cmd *diseqc_cmd)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun struct m88ds3103_dev *dev = fe->demodulator_priv;
1470*4882a593Smuzhiyun struct i2c_client *client = dev->client;
1471*4882a593Smuzhiyun int ret;
1472*4882a593Smuzhiyun unsigned int utmp;
1473*4882a593Smuzhiyun unsigned long timeout;
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun dev_dbg(&client->dev, "msg=%*ph\n",
1476*4882a593Smuzhiyun diseqc_cmd->msg_len, diseqc_cmd->msg);
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun if (!dev->warm) {
1479*4882a593Smuzhiyun ret = -EAGAIN;
1480*4882a593Smuzhiyun goto err;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun if (diseqc_cmd->msg_len < 3 || diseqc_cmd->msg_len > 6) {
1484*4882a593Smuzhiyun ret = -EINVAL;
1485*4882a593Smuzhiyun goto err;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun utmp = dev->cfg->envelope_mode << 5;
1489*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0xa2, 0xe0, utmp);
1490*4882a593Smuzhiyun if (ret)
1491*4882a593Smuzhiyun goto err;
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun ret = regmap_bulk_write(dev->regmap, 0xa3, diseqc_cmd->msg,
1494*4882a593Smuzhiyun diseqc_cmd->msg_len);
1495*4882a593Smuzhiyun if (ret)
1496*4882a593Smuzhiyun goto err;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xa1,
1499*4882a593Smuzhiyun (diseqc_cmd->msg_len - 1) << 3 | 0x07);
1500*4882a593Smuzhiyun if (ret)
1501*4882a593Smuzhiyun goto err;
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun /* wait DiSEqC TX ready */
1504*4882a593Smuzhiyun #define SEND_MASTER_CMD_TIMEOUT 120
1505*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(SEND_MASTER_CMD_TIMEOUT);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun /* DiSEqC message period is 13.5 ms per byte */
1508*4882a593Smuzhiyun utmp = diseqc_cmd->msg_len * 13500;
1509*4882a593Smuzhiyun usleep_range(utmp - 4000, utmp);
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun for (utmp = 1; !time_after(jiffies, timeout) && utmp;) {
1512*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0xa1, &utmp);
1513*4882a593Smuzhiyun if (ret)
1514*4882a593Smuzhiyun goto err;
1515*4882a593Smuzhiyun utmp = (utmp >> 6) & 0x1;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun if (utmp == 0) {
1519*4882a593Smuzhiyun dev_dbg(&client->dev, "diseqc tx took %u ms\n",
1520*4882a593Smuzhiyun jiffies_to_msecs(jiffies) -
1521*4882a593Smuzhiyun (jiffies_to_msecs(timeout) - SEND_MASTER_CMD_TIMEOUT));
1522*4882a593Smuzhiyun } else {
1523*4882a593Smuzhiyun dev_dbg(&client->dev, "diseqc tx timeout\n");
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0xa1, 0xc0, 0x40);
1526*4882a593Smuzhiyun if (ret)
1527*4882a593Smuzhiyun goto err;
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0xa2, 0xc0, 0x80);
1531*4882a593Smuzhiyun if (ret)
1532*4882a593Smuzhiyun goto err;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun if (utmp == 1) {
1535*4882a593Smuzhiyun ret = -ETIMEDOUT;
1536*4882a593Smuzhiyun goto err;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun return 0;
1540*4882a593Smuzhiyun err:
1541*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1542*4882a593Smuzhiyun return ret;
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun
m88ds3103_diseqc_send_burst(struct dvb_frontend * fe,enum fe_sec_mini_cmd fe_sec_mini_cmd)1545*4882a593Smuzhiyun static int m88ds3103_diseqc_send_burst(struct dvb_frontend *fe,
1546*4882a593Smuzhiyun enum fe_sec_mini_cmd fe_sec_mini_cmd)
1547*4882a593Smuzhiyun {
1548*4882a593Smuzhiyun struct m88ds3103_dev *dev = fe->demodulator_priv;
1549*4882a593Smuzhiyun struct i2c_client *client = dev->client;
1550*4882a593Smuzhiyun int ret;
1551*4882a593Smuzhiyun unsigned int utmp, burst;
1552*4882a593Smuzhiyun unsigned long timeout;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun dev_dbg(&client->dev, "fe_sec_mini_cmd=%d\n", fe_sec_mini_cmd);
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun if (!dev->warm) {
1557*4882a593Smuzhiyun ret = -EAGAIN;
1558*4882a593Smuzhiyun goto err;
1559*4882a593Smuzhiyun }
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun utmp = dev->cfg->envelope_mode << 5;
1562*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0xa2, 0xe0, utmp);
1563*4882a593Smuzhiyun if (ret)
1564*4882a593Smuzhiyun goto err;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun switch (fe_sec_mini_cmd) {
1567*4882a593Smuzhiyun case SEC_MINI_A:
1568*4882a593Smuzhiyun burst = 0x02;
1569*4882a593Smuzhiyun break;
1570*4882a593Smuzhiyun case SEC_MINI_B:
1571*4882a593Smuzhiyun burst = 0x01;
1572*4882a593Smuzhiyun break;
1573*4882a593Smuzhiyun default:
1574*4882a593Smuzhiyun dev_dbg(&client->dev, "invalid fe_sec_mini_cmd\n");
1575*4882a593Smuzhiyun ret = -EINVAL;
1576*4882a593Smuzhiyun goto err;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0xa1, burst);
1580*4882a593Smuzhiyun if (ret)
1581*4882a593Smuzhiyun goto err;
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun /* wait DiSEqC TX ready */
1584*4882a593Smuzhiyun #define SEND_BURST_TIMEOUT 40
1585*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(SEND_BURST_TIMEOUT);
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun /* DiSEqC ToneBurst period is 12.5 ms */
1588*4882a593Smuzhiyun usleep_range(8500, 12500);
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun for (utmp = 1; !time_after(jiffies, timeout) && utmp;) {
1591*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0xa1, &utmp);
1592*4882a593Smuzhiyun if (ret)
1593*4882a593Smuzhiyun goto err;
1594*4882a593Smuzhiyun utmp = (utmp >> 6) & 0x1;
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun if (utmp == 0) {
1598*4882a593Smuzhiyun dev_dbg(&client->dev, "diseqc tx took %u ms\n",
1599*4882a593Smuzhiyun jiffies_to_msecs(jiffies) -
1600*4882a593Smuzhiyun (jiffies_to_msecs(timeout) - SEND_BURST_TIMEOUT));
1601*4882a593Smuzhiyun } else {
1602*4882a593Smuzhiyun dev_dbg(&client->dev, "diseqc tx timeout\n");
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0xa1, 0xc0, 0x40);
1605*4882a593Smuzhiyun if (ret)
1606*4882a593Smuzhiyun goto err;
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0xa2, 0xc0, 0x80);
1610*4882a593Smuzhiyun if (ret)
1611*4882a593Smuzhiyun goto err;
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun if (utmp == 1) {
1614*4882a593Smuzhiyun ret = -ETIMEDOUT;
1615*4882a593Smuzhiyun goto err;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun return 0;
1619*4882a593Smuzhiyun err:
1620*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1621*4882a593Smuzhiyun return ret;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
m88ds3103_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * s)1624*4882a593Smuzhiyun static int m88ds3103_get_tune_settings(struct dvb_frontend *fe,
1625*4882a593Smuzhiyun struct dvb_frontend_tune_settings *s)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun s->min_delay_ms = 3000;
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun return 0;
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun
m88ds3103_release(struct dvb_frontend * fe)1632*4882a593Smuzhiyun static void m88ds3103_release(struct dvb_frontend *fe)
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun struct m88ds3103_dev *dev = fe->demodulator_priv;
1635*4882a593Smuzhiyun struct i2c_client *client = dev->client;
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun i2c_unregister_device(client);
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
m88ds3103_select(struct i2c_mux_core * muxc,u32 chan)1640*4882a593Smuzhiyun static int m88ds3103_select(struct i2c_mux_core *muxc, u32 chan)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun struct m88ds3103_dev *dev = i2c_mux_priv(muxc);
1643*4882a593Smuzhiyun struct i2c_client *client = dev->client;
1644*4882a593Smuzhiyun int ret;
1645*4882a593Smuzhiyun struct i2c_msg msg = {
1646*4882a593Smuzhiyun .addr = client->addr,
1647*4882a593Smuzhiyun .flags = 0,
1648*4882a593Smuzhiyun .len = 2,
1649*4882a593Smuzhiyun .buf = "\x03\x11",
1650*4882a593Smuzhiyun };
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun /* Open tuner I2C repeater for 1 xfer, closes automatically */
1653*4882a593Smuzhiyun ret = __i2c_transfer(client->adapter, &msg, 1);
1654*4882a593Smuzhiyun if (ret != 1) {
1655*4882a593Smuzhiyun dev_warn(&client->dev, "i2c wr failed=%d\n", ret);
1656*4882a593Smuzhiyun if (ret >= 0)
1657*4882a593Smuzhiyun ret = -EREMOTEIO;
1658*4882a593Smuzhiyun return ret;
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun return 0;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun /*
1665*4882a593Smuzhiyun * XXX: That is wrapper to m88ds3103_probe() via driver core in order to provide
1666*4882a593Smuzhiyun * proper I2C client for legacy media attach binding.
1667*4882a593Smuzhiyun * New users must use I2C client binding directly!
1668*4882a593Smuzhiyun */
m88ds3103_attach(const struct m88ds3103_config * cfg,struct i2c_adapter * i2c,struct i2c_adapter ** tuner_i2c_adapter)1669*4882a593Smuzhiyun struct dvb_frontend *m88ds3103_attach(const struct m88ds3103_config *cfg,
1670*4882a593Smuzhiyun struct i2c_adapter *i2c,
1671*4882a593Smuzhiyun struct i2c_adapter **tuner_i2c_adapter)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun struct i2c_client *client;
1674*4882a593Smuzhiyun struct i2c_board_info board_info;
1675*4882a593Smuzhiyun struct m88ds3103_platform_data pdata = {};
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun pdata.clk = cfg->clock;
1678*4882a593Smuzhiyun pdata.i2c_wr_max = cfg->i2c_wr_max;
1679*4882a593Smuzhiyun pdata.ts_mode = cfg->ts_mode;
1680*4882a593Smuzhiyun pdata.ts_clk = cfg->ts_clk;
1681*4882a593Smuzhiyun pdata.ts_clk_pol = cfg->ts_clk_pol;
1682*4882a593Smuzhiyun pdata.spec_inv = cfg->spec_inv;
1683*4882a593Smuzhiyun pdata.agc = cfg->agc;
1684*4882a593Smuzhiyun pdata.agc_inv = cfg->agc_inv;
1685*4882a593Smuzhiyun pdata.clk_out = cfg->clock_out;
1686*4882a593Smuzhiyun pdata.envelope_mode = cfg->envelope_mode;
1687*4882a593Smuzhiyun pdata.lnb_hv_pol = cfg->lnb_hv_pol;
1688*4882a593Smuzhiyun pdata.lnb_en_pol = cfg->lnb_en_pol;
1689*4882a593Smuzhiyun pdata.attach_in_use = true;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun memset(&board_info, 0, sizeof(board_info));
1692*4882a593Smuzhiyun strscpy(board_info.type, "m88ds3103", I2C_NAME_SIZE);
1693*4882a593Smuzhiyun board_info.addr = cfg->i2c_addr;
1694*4882a593Smuzhiyun board_info.platform_data = &pdata;
1695*4882a593Smuzhiyun client = i2c_new_client_device(i2c, &board_info);
1696*4882a593Smuzhiyun if (!i2c_client_has_driver(client))
1697*4882a593Smuzhiyun return NULL;
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun *tuner_i2c_adapter = pdata.get_i2c_adapter(client);
1700*4882a593Smuzhiyun return pdata.get_dvb_frontend(client);
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun EXPORT_SYMBOL(m88ds3103_attach);
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun static const struct dvb_frontend_ops m88ds3103_ops = {
1705*4882a593Smuzhiyun .delsys = {SYS_DVBS, SYS_DVBS2},
1706*4882a593Smuzhiyun .info = {
1707*4882a593Smuzhiyun .name = "Montage Technology M88DS3103",
1708*4882a593Smuzhiyun .frequency_min_hz = 950 * MHz,
1709*4882a593Smuzhiyun .frequency_max_hz = 2150 * MHz,
1710*4882a593Smuzhiyun .frequency_tolerance_hz = 5 * MHz,
1711*4882a593Smuzhiyun .symbol_rate_min = 1000000,
1712*4882a593Smuzhiyun .symbol_rate_max = 45000000,
1713*4882a593Smuzhiyun .caps = FE_CAN_INVERSION_AUTO |
1714*4882a593Smuzhiyun FE_CAN_FEC_1_2 |
1715*4882a593Smuzhiyun FE_CAN_FEC_2_3 |
1716*4882a593Smuzhiyun FE_CAN_FEC_3_4 |
1717*4882a593Smuzhiyun FE_CAN_FEC_4_5 |
1718*4882a593Smuzhiyun FE_CAN_FEC_5_6 |
1719*4882a593Smuzhiyun FE_CAN_FEC_6_7 |
1720*4882a593Smuzhiyun FE_CAN_FEC_7_8 |
1721*4882a593Smuzhiyun FE_CAN_FEC_8_9 |
1722*4882a593Smuzhiyun FE_CAN_FEC_AUTO |
1723*4882a593Smuzhiyun FE_CAN_QPSK |
1724*4882a593Smuzhiyun FE_CAN_RECOVER |
1725*4882a593Smuzhiyun FE_CAN_2G_MODULATION
1726*4882a593Smuzhiyun },
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun .release = m88ds3103_release,
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun .get_tune_settings = m88ds3103_get_tune_settings,
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun .init = m88ds3103_init,
1733*4882a593Smuzhiyun .sleep = m88ds3103_sleep,
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun .set_frontend = m88ds3103_set_frontend,
1736*4882a593Smuzhiyun .get_frontend = m88ds3103_get_frontend,
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun .read_status = m88ds3103_read_status,
1739*4882a593Smuzhiyun .read_snr = m88ds3103_read_snr,
1740*4882a593Smuzhiyun .read_ber = m88ds3103_read_ber,
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun .diseqc_send_master_cmd = m88ds3103_diseqc_send_master_cmd,
1743*4882a593Smuzhiyun .diseqc_send_burst = m88ds3103_diseqc_send_burst,
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun .set_tone = m88ds3103_set_tone,
1746*4882a593Smuzhiyun .set_voltage = m88ds3103_set_voltage,
1747*4882a593Smuzhiyun };
1748*4882a593Smuzhiyun
m88ds3103_get_dvb_frontend(struct i2c_client * client)1749*4882a593Smuzhiyun static struct dvb_frontend *m88ds3103_get_dvb_frontend(struct i2c_client *client)
1750*4882a593Smuzhiyun {
1751*4882a593Smuzhiyun struct m88ds3103_dev *dev = i2c_get_clientdata(client);
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun return &dev->fe;
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun
m88ds3103_get_i2c_adapter(struct i2c_client * client)1758*4882a593Smuzhiyun static struct i2c_adapter *m88ds3103_get_i2c_adapter(struct i2c_client *client)
1759*4882a593Smuzhiyun {
1760*4882a593Smuzhiyun struct m88ds3103_dev *dev = i2c_get_clientdata(client);
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun return dev->muxc->adapter[0];
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun
m88ds3103_probe(struct i2c_client * client,const struct i2c_device_id * id)1767*4882a593Smuzhiyun static int m88ds3103_probe(struct i2c_client *client,
1768*4882a593Smuzhiyun const struct i2c_device_id *id)
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun struct m88ds3103_dev *dev;
1771*4882a593Smuzhiyun struct m88ds3103_platform_data *pdata = client->dev.platform_data;
1772*4882a593Smuzhiyun int ret;
1773*4882a593Smuzhiyun unsigned int utmp;
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1776*4882a593Smuzhiyun if (!dev) {
1777*4882a593Smuzhiyun ret = -ENOMEM;
1778*4882a593Smuzhiyun goto err;
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun dev->client = client;
1782*4882a593Smuzhiyun dev->config.clock = pdata->clk;
1783*4882a593Smuzhiyun dev->config.i2c_wr_max = pdata->i2c_wr_max;
1784*4882a593Smuzhiyun dev->config.ts_mode = pdata->ts_mode;
1785*4882a593Smuzhiyun dev->config.ts_clk = pdata->ts_clk * 1000;
1786*4882a593Smuzhiyun dev->config.ts_clk_pol = pdata->ts_clk_pol;
1787*4882a593Smuzhiyun dev->config.spec_inv = pdata->spec_inv;
1788*4882a593Smuzhiyun dev->config.agc_inv = pdata->agc_inv;
1789*4882a593Smuzhiyun dev->config.clock_out = pdata->clk_out;
1790*4882a593Smuzhiyun dev->config.envelope_mode = pdata->envelope_mode;
1791*4882a593Smuzhiyun dev->config.agc = pdata->agc;
1792*4882a593Smuzhiyun dev->config.lnb_hv_pol = pdata->lnb_hv_pol;
1793*4882a593Smuzhiyun dev->config.lnb_en_pol = pdata->lnb_en_pol;
1794*4882a593Smuzhiyun dev->cfg = &dev->config;
1795*4882a593Smuzhiyun /* create regmap */
1796*4882a593Smuzhiyun dev->regmap_config.reg_bits = 8,
1797*4882a593Smuzhiyun dev->regmap_config.val_bits = 8,
1798*4882a593Smuzhiyun dev->regmap_config.lock_arg = dev,
1799*4882a593Smuzhiyun dev->regmap = devm_regmap_init_i2c(client, &dev->regmap_config);
1800*4882a593Smuzhiyun if (IS_ERR(dev->regmap)) {
1801*4882a593Smuzhiyun ret = PTR_ERR(dev->regmap);
1802*4882a593Smuzhiyun goto err_kfree;
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun /* 0x00: chip id[6:0], 0x01: chip ver[7:0], 0x02: chip ver[15:8] */
1806*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x00, &utmp);
1807*4882a593Smuzhiyun if (ret)
1808*4882a593Smuzhiyun goto err_kfree;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun dev->chip_id = utmp >> 1;
1811*4882a593Smuzhiyun dev->chiptype = (u8)id->driver_data;
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun dev_dbg(&client->dev, "chip_id=%02x\n", dev->chip_id);
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun switch (dev->chip_id) {
1816*4882a593Smuzhiyun case M88RS6000_CHIP_ID:
1817*4882a593Smuzhiyun case M88DS3103_CHIP_ID:
1818*4882a593Smuzhiyun break;
1819*4882a593Smuzhiyun default:
1820*4882a593Smuzhiyun ret = -ENODEV;
1821*4882a593Smuzhiyun dev_err(&client->dev, "Unknown device. Chip_id=%02x\n", dev->chip_id);
1822*4882a593Smuzhiyun goto err_kfree;
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun switch (dev->cfg->clock_out) {
1826*4882a593Smuzhiyun case M88DS3103_CLOCK_OUT_DISABLED:
1827*4882a593Smuzhiyun utmp = 0x80;
1828*4882a593Smuzhiyun break;
1829*4882a593Smuzhiyun case M88DS3103_CLOCK_OUT_ENABLED:
1830*4882a593Smuzhiyun utmp = 0x00;
1831*4882a593Smuzhiyun break;
1832*4882a593Smuzhiyun case M88DS3103_CLOCK_OUT_ENABLED_DIV2:
1833*4882a593Smuzhiyun utmp = 0x10;
1834*4882a593Smuzhiyun break;
1835*4882a593Smuzhiyun default:
1836*4882a593Smuzhiyun ret = -EINVAL;
1837*4882a593Smuzhiyun goto err_kfree;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun if (!pdata->ts_clk) {
1841*4882a593Smuzhiyun ret = -EINVAL;
1842*4882a593Smuzhiyun goto err_kfree;
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun /* 0x29 register is defined differently for m88rs6000. */
1846*4882a593Smuzhiyun /* set internal tuner address to 0x21 */
1847*4882a593Smuzhiyun if (dev->chip_id == M88RS6000_CHIP_ID)
1848*4882a593Smuzhiyun utmp = 0x00;
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun ret = regmap_write(dev->regmap, 0x29, utmp);
1851*4882a593Smuzhiyun if (ret)
1852*4882a593Smuzhiyun goto err_kfree;
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun /* sleep */
1855*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x08, 0x01, 0x00);
1856*4882a593Smuzhiyun if (ret)
1857*4882a593Smuzhiyun goto err_kfree;
1858*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x04, 0x01, 0x01);
1859*4882a593Smuzhiyun if (ret)
1860*4882a593Smuzhiyun goto err_kfree;
1861*4882a593Smuzhiyun ret = m88ds3103_update_bits(dev, 0x23, 0x10, 0x10);
1862*4882a593Smuzhiyun if (ret)
1863*4882a593Smuzhiyun goto err_kfree;
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun /* create mux i2c adapter for tuner */
1866*4882a593Smuzhiyun dev->muxc = i2c_mux_alloc(client->adapter, &client->dev, 1, 0, 0,
1867*4882a593Smuzhiyun m88ds3103_select, NULL);
1868*4882a593Smuzhiyun if (!dev->muxc) {
1869*4882a593Smuzhiyun ret = -ENOMEM;
1870*4882a593Smuzhiyun goto err_kfree;
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun dev->muxc->priv = dev;
1873*4882a593Smuzhiyun ret = i2c_mux_add_adapter(dev->muxc, 0, 0, 0);
1874*4882a593Smuzhiyun if (ret)
1875*4882a593Smuzhiyun goto err_kfree;
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun /* create dvb_frontend */
1878*4882a593Smuzhiyun memcpy(&dev->fe.ops, &m88ds3103_ops, sizeof(struct dvb_frontend_ops));
1879*4882a593Smuzhiyun if (dev->chiptype == M88DS3103_CHIPTYPE_3103B)
1880*4882a593Smuzhiyun strscpy(dev->fe.ops.info.name, "Montage Technology M88DS3103B",
1881*4882a593Smuzhiyun sizeof(dev->fe.ops.info.name));
1882*4882a593Smuzhiyun else if (dev->chip_id == M88RS6000_CHIP_ID)
1883*4882a593Smuzhiyun strscpy(dev->fe.ops.info.name, "Montage Technology M88RS6000",
1884*4882a593Smuzhiyun sizeof(dev->fe.ops.info.name));
1885*4882a593Smuzhiyun if (!pdata->attach_in_use)
1886*4882a593Smuzhiyun dev->fe.ops.release = NULL;
1887*4882a593Smuzhiyun dev->fe.demodulator_priv = dev;
1888*4882a593Smuzhiyun i2c_set_clientdata(client, dev);
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun /* setup callbacks */
1891*4882a593Smuzhiyun pdata->get_dvb_frontend = m88ds3103_get_dvb_frontend;
1892*4882a593Smuzhiyun pdata->get_i2c_adapter = m88ds3103_get_i2c_adapter;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
1895*4882a593Smuzhiyun /* enable i2c repeater for tuner */
1896*4882a593Smuzhiyun m88ds3103_update_bits(dev, 0x11, 0x01, 0x01);
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun /* get frontend address */
1899*4882a593Smuzhiyun ret = regmap_read(dev->regmap, 0x29, &utmp);
1900*4882a593Smuzhiyun if (ret)
1901*4882a593Smuzhiyun goto err_kfree;
1902*4882a593Smuzhiyun dev->dt_addr = ((utmp & 0x80) == 0) ? 0x42 >> 1 : 0x40 >> 1;
1903*4882a593Smuzhiyun dev_dbg(&client->dev, "dt addr is 0x%02x\n", dev->dt_addr);
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun dev->dt_client = i2c_new_dummy_device(client->adapter,
1906*4882a593Smuzhiyun dev->dt_addr);
1907*4882a593Smuzhiyun if (IS_ERR(dev->dt_client)) {
1908*4882a593Smuzhiyun ret = PTR_ERR(dev->dt_client);
1909*4882a593Smuzhiyun goto err_kfree;
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun return 0;
1914*4882a593Smuzhiyun err_kfree:
1915*4882a593Smuzhiyun kfree(dev);
1916*4882a593Smuzhiyun err:
1917*4882a593Smuzhiyun dev_dbg(&client->dev, "failed=%d\n", ret);
1918*4882a593Smuzhiyun return ret;
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun
m88ds3103_remove(struct i2c_client * client)1921*4882a593Smuzhiyun static int m88ds3103_remove(struct i2c_client *client)
1922*4882a593Smuzhiyun {
1923*4882a593Smuzhiyun struct m88ds3103_dev *dev = i2c_get_clientdata(client);
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun dev_dbg(&client->dev, "\n");
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun if (dev->dt_client)
1928*4882a593Smuzhiyun i2c_unregister_device(dev->dt_client);
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun i2c_mux_del_adapters(dev->muxc);
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun kfree(dev);
1933*4882a593Smuzhiyun return 0;
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun static const struct i2c_device_id m88ds3103_id_table[] = {
1937*4882a593Smuzhiyun {"m88ds3103", M88DS3103_CHIPTYPE_3103},
1938*4882a593Smuzhiyun {"m88rs6000", M88DS3103_CHIPTYPE_RS6000},
1939*4882a593Smuzhiyun {"m88ds3103b", M88DS3103_CHIPTYPE_3103B},
1940*4882a593Smuzhiyun {}
1941*4882a593Smuzhiyun };
1942*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, m88ds3103_id_table);
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun static struct i2c_driver m88ds3103_driver = {
1945*4882a593Smuzhiyun .driver = {
1946*4882a593Smuzhiyun .name = "m88ds3103",
1947*4882a593Smuzhiyun .suppress_bind_attrs = true,
1948*4882a593Smuzhiyun },
1949*4882a593Smuzhiyun .probe = m88ds3103_probe,
1950*4882a593Smuzhiyun .remove = m88ds3103_remove,
1951*4882a593Smuzhiyun .id_table = m88ds3103_id_table,
1952*4882a593Smuzhiyun };
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun module_i2c_driver(m88ds3103_driver);
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
1957*4882a593Smuzhiyun MODULE_DESCRIPTION("Montage Technology M88DS3103 DVB-S/S2 demodulator driver");
1958*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1959*4882a593Smuzhiyun MODULE_FIRMWARE(M88DS3103_FIRMWARE);
1960*4882a593Smuzhiyun MODULE_FIRMWARE(M88RS6000_FIRMWARE);
1961*4882a593Smuzhiyun MODULE_FIRMWARE(M88DS3103B_FIRMWARE);
1962