xref: /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/lgdt3306a.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *    Support for LGDT3306A - 8VSB/QAM-B
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *    Copyright (C) 2013 Fred Richter <frichter@hauppauge.com>
6*4882a593Smuzhiyun  *    - driver structure based on lgdt3305.[ch] by Michael Krufky
7*4882a593Smuzhiyun  *    - code based on LG3306_V0.35 API by LG Electronics Inc.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <asm/div64.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/dvb/frontend.h>
15*4882a593Smuzhiyun #include <media/dvb_math.h>
16*4882a593Smuzhiyun #include "lgdt3306a.h"
17*4882a593Smuzhiyun #include <linux/i2c-mux.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun static int debug;
21*4882a593Smuzhiyun module_param(debug, int, 0644);
22*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "set debug level (info=1, reg=2 (or-able))");
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * Older drivers treated QAM64 and QAM256 the same; that is the HW always
26*4882a593Smuzhiyun  * used "Auto" mode during detection.  Setting "forced_manual"=1 allows
27*4882a593Smuzhiyun  * the user to treat these modes as separate.  For backwards compatibility,
28*4882a593Smuzhiyun  * it's off by default.  QAM_AUTO can now be specified to achive that
29*4882a593Smuzhiyun  * effect even if "forced_manual"=1
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun static int forced_manual;
32*4882a593Smuzhiyun module_param(forced_manual, int, 0644);
33*4882a593Smuzhiyun MODULE_PARM_DESC(forced_manual, "if set, QAM64 and QAM256 will only lock to modulation specified");
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define DBG_INFO 1
36*4882a593Smuzhiyun #define DBG_REG  2
37*4882a593Smuzhiyun #define DBG_DUMP 4 /* FGR - comment out to remove dump code */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define lg_debug(fmt, arg...) \
40*4882a593Smuzhiyun 	printk(KERN_DEBUG pr_fmt(fmt), ## arg)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define dbg_info(fmt, arg...)					\
43*4882a593Smuzhiyun 	do {							\
44*4882a593Smuzhiyun 		if (debug & DBG_INFO)				\
45*4882a593Smuzhiyun 			lg_debug(fmt, ## arg);			\
46*4882a593Smuzhiyun 	} while (0)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define dbg_reg(fmt, arg...)					\
49*4882a593Smuzhiyun 	do {							\
50*4882a593Smuzhiyun 		if (debug & DBG_REG)				\
51*4882a593Smuzhiyun 			lg_debug(fmt, ## arg);			\
52*4882a593Smuzhiyun 	} while (0)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define lg_chkerr(ret)							\
55*4882a593Smuzhiyun ({									\
56*4882a593Smuzhiyun 	int __ret;							\
57*4882a593Smuzhiyun 	__ret = (ret < 0);						\
58*4882a593Smuzhiyun 	if (__ret)							\
59*4882a593Smuzhiyun 		pr_err("error %d on line %d\n",	ret, __LINE__);		\
60*4882a593Smuzhiyun 	__ret;								\
61*4882a593Smuzhiyun })
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct lgdt3306a_state {
64*4882a593Smuzhiyun 	struct i2c_adapter *i2c_adap;
65*4882a593Smuzhiyun 	const struct lgdt3306a_config *cfg;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	struct dvb_frontend frontend;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	enum fe_modulation current_modulation;
70*4882a593Smuzhiyun 	u32 current_frequency;
71*4882a593Smuzhiyun 	u32 snr;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	struct i2c_mux_core *muxc;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun  * LG3306A Register Usage
78*4882a593Smuzhiyun  *  (LG does not really name the registers, so this code does not either)
79*4882a593Smuzhiyun  *
80*4882a593Smuzhiyun  * 0000 -> 00FF Common control and status
81*4882a593Smuzhiyun  * 1000 -> 10FF Synchronizer control and status
82*4882a593Smuzhiyun  * 1F00 -> 1FFF Smart Antenna control and status
83*4882a593Smuzhiyun  * 2100 -> 21FF VSB Equalizer control and status
84*4882a593Smuzhiyun  * 2800 -> 28FF QAM Equalizer control and status
85*4882a593Smuzhiyun  * 3000 -> 30FF FEC control and status
86*4882a593Smuzhiyun  */
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun enum lgdt3306a_lock_status {
89*4882a593Smuzhiyun 	LG3306_UNLOCK       = 0x00,
90*4882a593Smuzhiyun 	LG3306_LOCK         = 0x01,
91*4882a593Smuzhiyun 	LG3306_UNKNOWN_LOCK = 0xff
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun enum lgdt3306a_neverlock_status {
95*4882a593Smuzhiyun 	LG3306_NL_INIT    = 0x00,
96*4882a593Smuzhiyun 	LG3306_NL_PROCESS = 0x01,
97*4882a593Smuzhiyun 	LG3306_NL_LOCK    = 0x02,
98*4882a593Smuzhiyun 	LG3306_NL_FAIL    = 0x03,
99*4882a593Smuzhiyun 	LG3306_NL_UNKNOWN = 0xff
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun enum lgdt3306a_modulation {
103*4882a593Smuzhiyun 	LG3306_VSB          = 0x00,
104*4882a593Smuzhiyun 	LG3306_QAM64        = 0x01,
105*4882a593Smuzhiyun 	LG3306_QAM256       = 0x02,
106*4882a593Smuzhiyun 	LG3306_UNKNOWN_MODE = 0xff
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun enum lgdt3306a_lock_check {
110*4882a593Smuzhiyun 	LG3306_SYNC_LOCK,
111*4882a593Smuzhiyun 	LG3306_FEC_LOCK,
112*4882a593Smuzhiyun 	LG3306_TR_LOCK,
113*4882a593Smuzhiyun 	LG3306_AGC_LOCK,
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #ifdef DBG_DUMP
118*4882a593Smuzhiyun static void lgdt3306a_DumpAllRegs(struct lgdt3306a_state *state);
119*4882a593Smuzhiyun static void lgdt3306a_DumpRegs(struct lgdt3306a_state *state);
120*4882a593Smuzhiyun #endif
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 
lgdt3306a_write_reg(struct lgdt3306a_state * state,u16 reg,u8 val)123*4882a593Smuzhiyun static int lgdt3306a_write_reg(struct lgdt3306a_state *state, u16 reg, u8 val)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	int ret;
126*4882a593Smuzhiyun 	u8 buf[] = { reg >> 8, reg & 0xff, val };
127*4882a593Smuzhiyun 	struct i2c_msg msg = {
128*4882a593Smuzhiyun 		.addr = state->cfg->i2c_addr, .flags = 0,
129*4882a593Smuzhiyun 		.buf = buf, .len = 3,
130*4882a593Smuzhiyun 	};
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	dbg_reg("reg: 0x%04x, val: 0x%02x\n", reg, val);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	ret = i2c_transfer(state->i2c_adap, &msg, 1);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (ret != 1) {
137*4882a593Smuzhiyun 		pr_err("error (addr %02x %02x <- %02x, err = %i)\n",
138*4882a593Smuzhiyun 		       msg.buf[0], msg.buf[1], msg.buf[2], ret);
139*4882a593Smuzhiyun 		if (ret < 0)
140*4882a593Smuzhiyun 			return ret;
141*4882a593Smuzhiyun 		else
142*4882a593Smuzhiyun 			return -EREMOTEIO;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 	return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
lgdt3306a_read_reg(struct lgdt3306a_state * state,u16 reg,u8 * val)147*4882a593Smuzhiyun static int lgdt3306a_read_reg(struct lgdt3306a_state *state, u16 reg, u8 *val)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	int ret;
150*4882a593Smuzhiyun 	u8 reg_buf[] = { reg >> 8, reg & 0xff };
151*4882a593Smuzhiyun 	struct i2c_msg msg[] = {
152*4882a593Smuzhiyun 		{ .addr = state->cfg->i2c_addr,
153*4882a593Smuzhiyun 		  .flags = 0, .buf = reg_buf, .len = 2 },
154*4882a593Smuzhiyun 		{ .addr = state->cfg->i2c_addr,
155*4882a593Smuzhiyun 		  .flags = I2C_M_RD, .buf = val, .len = 1 },
156*4882a593Smuzhiyun 	};
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	ret = i2c_transfer(state->i2c_adap, msg, 2);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (ret != 2) {
161*4882a593Smuzhiyun 		pr_err("error (addr %02x reg %04x error (ret == %i)\n",
162*4882a593Smuzhiyun 		       state->cfg->i2c_addr, reg, ret);
163*4882a593Smuzhiyun 		if (ret < 0)
164*4882a593Smuzhiyun 			return ret;
165*4882a593Smuzhiyun 		else
166*4882a593Smuzhiyun 			return -EREMOTEIO;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 	dbg_reg("reg: 0x%04x, val: 0x%02x\n", reg, *val);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define read_reg(state, reg)						\
174*4882a593Smuzhiyun ({									\
175*4882a593Smuzhiyun 	u8 __val;							\
176*4882a593Smuzhiyun 	int ret = lgdt3306a_read_reg(state, reg, &__val);		\
177*4882a593Smuzhiyun 	if (lg_chkerr(ret))						\
178*4882a593Smuzhiyun 		__val = 0;						\
179*4882a593Smuzhiyun 	__val;								\
180*4882a593Smuzhiyun })
181*4882a593Smuzhiyun 
lgdt3306a_set_reg_bit(struct lgdt3306a_state * state,u16 reg,int bit,int onoff)182*4882a593Smuzhiyun static int lgdt3306a_set_reg_bit(struct lgdt3306a_state *state,
183*4882a593Smuzhiyun 				u16 reg, int bit, int onoff)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	u8 val;
186*4882a593Smuzhiyun 	int ret;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	dbg_reg("reg: 0x%04x, bit: %d, level: %d\n", reg, bit, onoff);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, reg, &val);
191*4882a593Smuzhiyun 	if (lg_chkerr(ret))
192*4882a593Smuzhiyun 		goto fail;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	val &= ~(1 << bit);
195*4882a593Smuzhiyun 	val |= (onoff & 1) << bit;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, reg, val);
198*4882a593Smuzhiyun 	lg_chkerr(ret);
199*4882a593Smuzhiyun fail:
200*4882a593Smuzhiyun 	return ret;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
204*4882a593Smuzhiyun 
lgdt3306a_soft_reset(struct lgdt3306a_state * state)205*4882a593Smuzhiyun static int lgdt3306a_soft_reset(struct lgdt3306a_state *state)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	int ret;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	dbg_info("\n");
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 0);
212*4882a593Smuzhiyun 	if (lg_chkerr(ret))
213*4882a593Smuzhiyun 		goto fail;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	msleep(20);
216*4882a593Smuzhiyun 	ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 1);
217*4882a593Smuzhiyun 	lg_chkerr(ret);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun fail:
220*4882a593Smuzhiyun 	return ret;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
lgdt3306a_mpeg_mode(struct lgdt3306a_state * state,enum lgdt3306a_mpeg_mode mode)223*4882a593Smuzhiyun static int lgdt3306a_mpeg_mode(struct lgdt3306a_state *state,
224*4882a593Smuzhiyun 				     enum lgdt3306a_mpeg_mode mode)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	u8 val;
227*4882a593Smuzhiyun 	int ret;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	dbg_info("(%d)\n", mode);
230*4882a593Smuzhiyun 	/* transport packet format - TPSENB=0x80 */
231*4882a593Smuzhiyun 	ret = lgdt3306a_set_reg_bit(state, 0x0071, 7,
232*4882a593Smuzhiyun 				     mode == LGDT3306A_MPEG_PARALLEL ? 1 : 0);
233*4882a593Smuzhiyun 	if (lg_chkerr(ret))
234*4882a593Smuzhiyun 		goto fail;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/*
237*4882a593Smuzhiyun 	 * start of packet signal duration
238*4882a593Smuzhiyun 	 * TPSSOPBITEN=0x40; 0=byte duration, 1=bit duration
239*4882a593Smuzhiyun 	 */
240*4882a593Smuzhiyun 	ret = lgdt3306a_set_reg_bit(state, 0x0071, 6, 0);
241*4882a593Smuzhiyun 	if (lg_chkerr(ret))
242*4882a593Smuzhiyun 		goto fail;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0070, &val);
245*4882a593Smuzhiyun 	if (lg_chkerr(ret))
246*4882a593Smuzhiyun 		goto fail;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	val |= 0x10; /* TPCLKSUPB=0x10 */
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (mode == LGDT3306A_MPEG_PARALLEL)
251*4882a593Smuzhiyun 		val &= ~0x10;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0070, val);
254*4882a593Smuzhiyun 	lg_chkerr(ret);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun fail:
257*4882a593Smuzhiyun 	return ret;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
lgdt3306a_mpeg_mode_polarity(struct lgdt3306a_state * state,enum lgdt3306a_tp_clock_edge edge,enum lgdt3306a_tp_valid_polarity valid)260*4882a593Smuzhiyun static int lgdt3306a_mpeg_mode_polarity(struct lgdt3306a_state *state,
261*4882a593Smuzhiyun 				       enum lgdt3306a_tp_clock_edge edge,
262*4882a593Smuzhiyun 				       enum lgdt3306a_tp_valid_polarity valid)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	u8 val;
265*4882a593Smuzhiyun 	int ret;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	dbg_info("edge=%d, valid=%d\n", edge, valid);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0070, &val);
270*4882a593Smuzhiyun 	if (lg_chkerr(ret))
271*4882a593Smuzhiyun 		goto fail;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	val &= ~0x06; /* TPCLKPOL=0x04, TPVALPOL=0x02 */
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (edge == LGDT3306A_TPCLK_RISING_EDGE)
276*4882a593Smuzhiyun 		val |= 0x04;
277*4882a593Smuzhiyun 	if (valid == LGDT3306A_TP_VALID_HIGH)
278*4882a593Smuzhiyun 		val |= 0x02;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0070, val);
281*4882a593Smuzhiyun 	lg_chkerr(ret);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun fail:
284*4882a593Smuzhiyun 	return ret;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
lgdt3306a_mpeg_tristate(struct lgdt3306a_state * state,int mode)287*4882a593Smuzhiyun static int lgdt3306a_mpeg_tristate(struct lgdt3306a_state *state,
288*4882a593Smuzhiyun 				     int mode)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	u8 val;
291*4882a593Smuzhiyun 	int ret;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	dbg_info("(%d)\n", mode);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	if (mode) {
296*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x0070, &val);
297*4882a593Smuzhiyun 		if (lg_chkerr(ret))
298*4882a593Smuzhiyun 			goto fail;
299*4882a593Smuzhiyun 		/*
300*4882a593Smuzhiyun 		 * Tristate bus; TPOUTEN=0x80, TPCLKOUTEN=0x20,
301*4882a593Smuzhiyun 		 * TPDATAOUTEN=0x08
302*4882a593Smuzhiyun 		 */
303*4882a593Smuzhiyun 		val &= ~0xa8;
304*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x0070, val);
305*4882a593Smuzhiyun 		if (lg_chkerr(ret))
306*4882a593Smuzhiyun 			goto fail;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 		/* AGCIFOUTENB=0x40; 1=Disable IFAGC pin */
309*4882a593Smuzhiyun 		ret = lgdt3306a_set_reg_bit(state, 0x0003, 6, 1);
310*4882a593Smuzhiyun 		if (lg_chkerr(ret))
311*4882a593Smuzhiyun 			goto fail;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	} else {
314*4882a593Smuzhiyun 		/* enable IFAGC pin */
315*4882a593Smuzhiyun 		ret = lgdt3306a_set_reg_bit(state, 0x0003, 6, 0);
316*4882a593Smuzhiyun 		if (lg_chkerr(ret))
317*4882a593Smuzhiyun 			goto fail;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x0070, &val);
320*4882a593Smuzhiyun 		if (lg_chkerr(ret))
321*4882a593Smuzhiyun 			goto fail;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 		val |= 0xa8; /* enable bus */
324*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x0070, val);
325*4882a593Smuzhiyun 		if (lg_chkerr(ret))
326*4882a593Smuzhiyun 			goto fail;
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun fail:
330*4882a593Smuzhiyun 	return ret;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
lgdt3306a_ts_bus_ctrl(struct dvb_frontend * fe,int acquire)333*4882a593Smuzhiyun static int lgdt3306a_ts_bus_ctrl(struct dvb_frontend *fe, int acquire)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	struct lgdt3306a_state *state = fe->demodulator_priv;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	dbg_info("acquire=%d\n", acquire);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return lgdt3306a_mpeg_tristate(state, acquire ? 0 : 1);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
lgdt3306a_power(struct lgdt3306a_state * state,int mode)343*4882a593Smuzhiyun static int lgdt3306a_power(struct lgdt3306a_state *state,
344*4882a593Smuzhiyun 				     int mode)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	int ret;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	dbg_info("(%d)\n", mode);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (mode == 0) {
351*4882a593Smuzhiyun 		/* into reset */
352*4882a593Smuzhiyun 		ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 0);
353*4882a593Smuzhiyun 		if (lg_chkerr(ret))
354*4882a593Smuzhiyun 			goto fail;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 		/* power down */
357*4882a593Smuzhiyun 		ret = lgdt3306a_set_reg_bit(state, 0x0000, 0, 0);
358*4882a593Smuzhiyun 		if (lg_chkerr(ret))
359*4882a593Smuzhiyun 			goto fail;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	} else {
362*4882a593Smuzhiyun 		/* out of reset */
363*4882a593Smuzhiyun 		ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 1);
364*4882a593Smuzhiyun 		if (lg_chkerr(ret))
365*4882a593Smuzhiyun 			goto fail;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 		/* power up */
368*4882a593Smuzhiyun 		ret = lgdt3306a_set_reg_bit(state, 0x0000, 0, 1);
369*4882a593Smuzhiyun 		if (lg_chkerr(ret))
370*4882a593Smuzhiyun 			goto fail;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun #ifdef DBG_DUMP
374*4882a593Smuzhiyun 	lgdt3306a_DumpAllRegs(state);
375*4882a593Smuzhiyun #endif
376*4882a593Smuzhiyun fail:
377*4882a593Smuzhiyun 	return ret;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 
lgdt3306a_set_vsb(struct lgdt3306a_state * state)381*4882a593Smuzhiyun static int lgdt3306a_set_vsb(struct lgdt3306a_state *state)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	u8 val;
384*4882a593Smuzhiyun 	int ret;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	dbg_info("\n");
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* 0. Spectrum inversion detection manual; spectrum inverted */
389*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0002, &val);
390*4882a593Smuzhiyun 	val &= 0xf7; /* SPECINVAUTO Off */
391*4882a593Smuzhiyun 	val |= 0x04; /* SPECINV On */
392*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0002, val);
393*4882a593Smuzhiyun 	if (lg_chkerr(ret))
394*4882a593Smuzhiyun 		goto fail;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/* 1. Selection of standard mode(0x08=QAM, 0x80=VSB) */
397*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0008, 0x80);
398*4882a593Smuzhiyun 	if (lg_chkerr(ret))
399*4882a593Smuzhiyun 		goto fail;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* 2. Bandwidth mode for VSB(6MHz) */
402*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0009, &val);
403*4882a593Smuzhiyun 	val &= 0xe3;
404*4882a593Smuzhiyun 	val |= 0x0c; /* STDOPDETTMODE[2:0]=3 */
405*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0009, val);
406*4882a593Smuzhiyun 	if (lg_chkerr(ret))
407*4882a593Smuzhiyun 		goto fail;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* 3. QAM mode detection mode(None) */
410*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0009, &val);
411*4882a593Smuzhiyun 	val &= 0xfc; /* STDOPDETCMODE[1:0]=0 */
412*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0009, val);
413*4882a593Smuzhiyun 	if (lg_chkerr(ret))
414*4882a593Smuzhiyun 		goto fail;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* 4. ADC sampling frequency rate(2x sampling) */
417*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x000d, &val);
418*4882a593Smuzhiyun 	val &= 0xbf; /* SAMPLING4XFEN=0 */
419*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x000d, val);
420*4882a593Smuzhiyun 	if (lg_chkerr(ret))
421*4882a593Smuzhiyun 		goto fail;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun #if 0
424*4882a593Smuzhiyun 	/* FGR - disable any AICC filtering, testing only */
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0024, 0x00);
427*4882a593Smuzhiyun 	if (lg_chkerr(ret))
428*4882a593Smuzhiyun 		goto fail;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* AICCFIXFREQ0 NT N-1(Video rejection) */
431*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x002e, 0x00);
432*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x002f, 0x00);
433*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0030, 0x00);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/* AICCFIXFREQ1 NT N-1(Audio rejection) */
436*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x002b, 0x00);
437*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x002c, 0x00);
438*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x002d, 0x00);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/* AICCFIXFREQ2 NT Co-Channel(Video rejection) */
441*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0028, 0x00);
442*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0029, 0x00);
443*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x002a, 0x00);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* AICCFIXFREQ3 NT Co-Channel(Audio rejection) */
446*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0025, 0x00);
447*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0026, 0x00);
448*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0027, 0x00);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun #else
451*4882a593Smuzhiyun 	/* FGR - this works well for HVR-1955,1975 */
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/* 5. AICCOPMODE  NT N-1 Adj. */
454*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0024, 0x5A);
455*4882a593Smuzhiyun 	if (lg_chkerr(ret))
456*4882a593Smuzhiyun 		goto fail;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	/* AICCFIXFREQ0 NT N-1(Video rejection) */
459*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x002e, 0x5A);
460*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x002f, 0x00);
461*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0030, 0x00);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	/* AICCFIXFREQ1 NT N-1(Audio rejection) */
464*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x002b, 0x36);
465*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x002c, 0x00);
466*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x002d, 0x00);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	/* AICCFIXFREQ2 NT Co-Channel(Video rejection) */
469*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0028, 0x2A);
470*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0029, 0x00);
471*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x002a, 0x00);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/* AICCFIXFREQ3 NT Co-Channel(Audio rejection) */
474*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0025, 0x06);
475*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0026, 0x00);
476*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0027, 0x00);
477*4882a593Smuzhiyun #endif
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x001e, &val);
480*4882a593Smuzhiyun 	val &= 0x0f;
481*4882a593Smuzhiyun 	val |= 0xa0;
482*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x001e, val);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0022, 0x08);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0023, 0xFF);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x211f, &val);
489*4882a593Smuzhiyun 	val &= 0xef;
490*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x211f, val);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x2173, 0x01);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x1061, &val);
495*4882a593Smuzhiyun 	val &= 0xf8;
496*4882a593Smuzhiyun 	val |= 0x04;
497*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x1061, val);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x103d, &val);
500*4882a593Smuzhiyun 	val &= 0xcf;
501*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x103d, val);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x2122, 0x40);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x2141, &val);
506*4882a593Smuzhiyun 	val &= 0x3f;
507*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x2141, val);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x2135, &val);
510*4882a593Smuzhiyun 	val &= 0x0f;
511*4882a593Smuzhiyun 	val |= 0x70;
512*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x2135, val);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0003, &val);
515*4882a593Smuzhiyun 	val &= 0xf7;
516*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0003, val);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x001c, &val);
519*4882a593Smuzhiyun 	val &= 0x7f;
520*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x001c, val);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* 6. EQ step size */
523*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x2179, &val);
524*4882a593Smuzhiyun 	val &= 0xf8;
525*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x2179, val);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x217a, &val);
528*4882a593Smuzhiyun 	val &= 0xf8;
529*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x217a, val);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/* 7. Reset */
532*4882a593Smuzhiyun 	ret = lgdt3306a_soft_reset(state);
533*4882a593Smuzhiyun 	if (lg_chkerr(ret))
534*4882a593Smuzhiyun 		goto fail;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	dbg_info("complete\n");
537*4882a593Smuzhiyun fail:
538*4882a593Smuzhiyun 	return ret;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
lgdt3306a_set_qam(struct lgdt3306a_state * state,int modulation)541*4882a593Smuzhiyun static int lgdt3306a_set_qam(struct lgdt3306a_state *state, int modulation)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	u8 val;
544*4882a593Smuzhiyun 	int ret;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	dbg_info("modulation=%d\n", modulation);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	/* 1. Selection of standard mode(0x08=QAM, 0x80=VSB) */
549*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0008, 0x08);
550*4882a593Smuzhiyun 	if (lg_chkerr(ret))
551*4882a593Smuzhiyun 		goto fail;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* 1a. Spectrum inversion detection to Auto */
554*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0002, &val);
555*4882a593Smuzhiyun 	val &= 0xfb; /* SPECINV Off */
556*4882a593Smuzhiyun 	val |= 0x08; /* SPECINVAUTO On */
557*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0002, val);
558*4882a593Smuzhiyun 	if (lg_chkerr(ret))
559*4882a593Smuzhiyun 		goto fail;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* 2. Bandwidth mode for QAM */
562*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0009, &val);
563*4882a593Smuzhiyun 	val &= 0xe3; /* STDOPDETTMODE[2:0]=0 VSB Off */
564*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0009, val);
565*4882a593Smuzhiyun 	if (lg_chkerr(ret))
566*4882a593Smuzhiyun 		goto fail;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	/* 3. : 64QAM/256QAM detection(manual, auto) */
569*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0009, &val);
570*4882a593Smuzhiyun 	val &= 0xfc;
571*4882a593Smuzhiyun 	/* Check for forced Manual modulation modes; otherwise always "auto" */
572*4882a593Smuzhiyun 	if(forced_manual && (modulation != QAM_AUTO)){
573*4882a593Smuzhiyun 		val |= 0x01; /* STDOPDETCMODE[1:0]= 1=Manual */
574*4882a593Smuzhiyun 	} else {
575*4882a593Smuzhiyun 		val |= 0x02; /* STDOPDETCMODE[1:0]= 2=Auto */
576*4882a593Smuzhiyun 	}
577*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0009, val);
578*4882a593Smuzhiyun 	if (lg_chkerr(ret))
579*4882a593Smuzhiyun 		goto fail;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	/* 3a. : 64QAM/256QAM selection for manual */
582*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x101a, &val);
583*4882a593Smuzhiyun 	val &= 0xf8;
584*4882a593Smuzhiyun 	if (modulation == QAM_64)
585*4882a593Smuzhiyun 		val |= 0x02; /* QMDQMODE[2:0]=2=QAM64 */
586*4882a593Smuzhiyun 	else
587*4882a593Smuzhiyun 		val |= 0x04; /* QMDQMODE[2:0]=4=QAM256 */
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x101a, val);
590*4882a593Smuzhiyun 	if (lg_chkerr(ret))
591*4882a593Smuzhiyun 		goto fail;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* 4. ADC sampling frequency rate(4x sampling) */
594*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x000d, &val);
595*4882a593Smuzhiyun 	val &= 0xbf;
596*4882a593Smuzhiyun 	val |= 0x40; /* SAMPLING4XFEN=1 */
597*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x000d, val);
598*4882a593Smuzhiyun 	if (lg_chkerr(ret))
599*4882a593Smuzhiyun 		goto fail;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	/* 5. No AICC operation in QAM mode */
602*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0024, &val);
603*4882a593Smuzhiyun 	val &= 0x00;
604*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0024, val);
605*4882a593Smuzhiyun 	if (lg_chkerr(ret))
606*4882a593Smuzhiyun 		goto fail;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	/* 5.1 V0.36 SRDCHKALWAYS : For better QAM detection */
609*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x000a, &val);
610*4882a593Smuzhiyun 	val &= 0xfd;
611*4882a593Smuzhiyun 	val |= 0x02;
612*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x000a, val);
613*4882a593Smuzhiyun 	if (lg_chkerr(ret))
614*4882a593Smuzhiyun 		goto fail;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* 5.2 V0.36 Control of "no signal" detector function */
617*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x2849, &val);
618*4882a593Smuzhiyun 	val &= 0xdf;
619*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x2849, val);
620*4882a593Smuzhiyun 	if (lg_chkerr(ret))
621*4882a593Smuzhiyun 		goto fail;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	/* 5.3 Fix for Blonder Tongue HDE-2H-QAM and AQM modulators */
624*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x302b, &val);
625*4882a593Smuzhiyun 	val &= 0x7f;  /* SELFSYNCFINDEN_CQS=0; disable auto reset */
626*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x302b, val);
627*4882a593Smuzhiyun 	if (lg_chkerr(ret))
628*4882a593Smuzhiyun 		goto fail;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	/* 6. Reset */
631*4882a593Smuzhiyun 	ret = lgdt3306a_soft_reset(state);
632*4882a593Smuzhiyun 	if (lg_chkerr(ret))
633*4882a593Smuzhiyun 		goto fail;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	dbg_info("complete\n");
636*4882a593Smuzhiyun fail:
637*4882a593Smuzhiyun 	return ret;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
lgdt3306a_set_modulation(struct lgdt3306a_state * state,struct dtv_frontend_properties * p)640*4882a593Smuzhiyun static int lgdt3306a_set_modulation(struct lgdt3306a_state *state,
641*4882a593Smuzhiyun 				   struct dtv_frontend_properties *p)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	int ret;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	dbg_info("\n");
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	switch (p->modulation) {
648*4882a593Smuzhiyun 	case VSB_8:
649*4882a593Smuzhiyun 		ret = lgdt3306a_set_vsb(state);
650*4882a593Smuzhiyun 		break;
651*4882a593Smuzhiyun 	case QAM_64:
652*4882a593Smuzhiyun 	case QAM_256:
653*4882a593Smuzhiyun 	case QAM_AUTO:
654*4882a593Smuzhiyun 		ret = lgdt3306a_set_qam(state, p->modulation);
655*4882a593Smuzhiyun 		break;
656*4882a593Smuzhiyun 	default:
657*4882a593Smuzhiyun 		return -EINVAL;
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 	if (lg_chkerr(ret))
660*4882a593Smuzhiyun 		goto fail;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	state->current_modulation = p->modulation;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun fail:
665*4882a593Smuzhiyun 	return ret;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
669*4882a593Smuzhiyun 
lgdt3306a_agc_setup(struct lgdt3306a_state * state,struct dtv_frontend_properties * p)670*4882a593Smuzhiyun static int lgdt3306a_agc_setup(struct lgdt3306a_state *state,
671*4882a593Smuzhiyun 			      struct dtv_frontend_properties *p)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	/* TODO: anything we want to do here??? */
674*4882a593Smuzhiyun 	dbg_info("\n");
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	switch (p->modulation) {
677*4882a593Smuzhiyun 	case VSB_8:
678*4882a593Smuzhiyun 		break;
679*4882a593Smuzhiyun 	case QAM_64:
680*4882a593Smuzhiyun 	case QAM_256:
681*4882a593Smuzhiyun 	case QAM_AUTO:
682*4882a593Smuzhiyun 		break;
683*4882a593Smuzhiyun 	default:
684*4882a593Smuzhiyun 		return -EINVAL;
685*4882a593Smuzhiyun 	}
686*4882a593Smuzhiyun 	return 0;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
690*4882a593Smuzhiyun 
lgdt3306a_set_inversion(struct lgdt3306a_state * state,int inversion)691*4882a593Smuzhiyun static int lgdt3306a_set_inversion(struct lgdt3306a_state *state,
692*4882a593Smuzhiyun 				       int inversion)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun 	int ret;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	dbg_info("(%d)\n", inversion);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	ret = lgdt3306a_set_reg_bit(state, 0x0002, 2, inversion ? 1 : 0);
699*4882a593Smuzhiyun 	return ret;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
lgdt3306a_set_inversion_auto(struct lgdt3306a_state * state,int enabled)702*4882a593Smuzhiyun static int lgdt3306a_set_inversion_auto(struct lgdt3306a_state *state,
703*4882a593Smuzhiyun 				       int enabled)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	int ret;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	dbg_info("(%d)\n", enabled);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	/* 0=Manual 1=Auto(QAM only) - SPECINVAUTO=0x04 */
710*4882a593Smuzhiyun 	ret = lgdt3306a_set_reg_bit(state, 0x0002, 3, enabled);
711*4882a593Smuzhiyun 	return ret;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
lgdt3306a_spectral_inversion(struct lgdt3306a_state * state,struct dtv_frontend_properties * p,int inversion)714*4882a593Smuzhiyun static int lgdt3306a_spectral_inversion(struct lgdt3306a_state *state,
715*4882a593Smuzhiyun 				       struct dtv_frontend_properties *p,
716*4882a593Smuzhiyun 				       int inversion)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	int ret = 0;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	dbg_info("(%d)\n", inversion);
721*4882a593Smuzhiyun #if 0
722*4882a593Smuzhiyun 	/*
723*4882a593Smuzhiyun 	 * FGR - spectral_inversion defaults already set for VSB and QAM;
724*4882a593Smuzhiyun 	 * can enable later if desired
725*4882a593Smuzhiyun 	 */
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	ret = lgdt3306a_set_inversion(state, inversion);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	switch (p->modulation) {
730*4882a593Smuzhiyun 	case VSB_8:
731*4882a593Smuzhiyun 		/* Manual only for VSB */
732*4882a593Smuzhiyun 		ret = lgdt3306a_set_inversion_auto(state, 0);
733*4882a593Smuzhiyun 		break;
734*4882a593Smuzhiyun 	case QAM_64:
735*4882a593Smuzhiyun 	case QAM_256:
736*4882a593Smuzhiyun 	case QAM_AUTO:
737*4882a593Smuzhiyun 		/* Auto ok for QAM */
738*4882a593Smuzhiyun 		ret = lgdt3306a_set_inversion_auto(state, 1);
739*4882a593Smuzhiyun 		break;
740*4882a593Smuzhiyun 	default:
741*4882a593Smuzhiyun 		ret = -EINVAL;
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun #endif
744*4882a593Smuzhiyun 	return ret;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun 
lgdt3306a_set_if(struct lgdt3306a_state * state,struct dtv_frontend_properties * p)747*4882a593Smuzhiyun static int lgdt3306a_set_if(struct lgdt3306a_state *state,
748*4882a593Smuzhiyun 			   struct dtv_frontend_properties *p)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	int ret;
751*4882a593Smuzhiyun 	u16 if_freq_khz;
752*4882a593Smuzhiyun 	u8 nco1, nco2;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	switch (p->modulation) {
755*4882a593Smuzhiyun 	case VSB_8:
756*4882a593Smuzhiyun 		if_freq_khz = state->cfg->vsb_if_khz;
757*4882a593Smuzhiyun 		break;
758*4882a593Smuzhiyun 	case QAM_64:
759*4882a593Smuzhiyun 	case QAM_256:
760*4882a593Smuzhiyun 	case QAM_AUTO:
761*4882a593Smuzhiyun 		if_freq_khz = state->cfg->qam_if_khz;
762*4882a593Smuzhiyun 		break;
763*4882a593Smuzhiyun 	default:
764*4882a593Smuzhiyun 		return -EINVAL;
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	switch (if_freq_khz) {
768*4882a593Smuzhiyun 	default:
769*4882a593Smuzhiyun 		pr_warn("IF=%d KHz is not supported, 3250 assumed\n",
770*4882a593Smuzhiyun 			if_freq_khz);
771*4882a593Smuzhiyun 		fallthrough;
772*4882a593Smuzhiyun 	case 3250: /* 3.25Mhz */
773*4882a593Smuzhiyun 		nco1 = 0x34;
774*4882a593Smuzhiyun 		nco2 = 0x00;
775*4882a593Smuzhiyun 		break;
776*4882a593Smuzhiyun 	case 3500: /* 3.50Mhz */
777*4882a593Smuzhiyun 		nco1 = 0x38;
778*4882a593Smuzhiyun 		nco2 = 0x00;
779*4882a593Smuzhiyun 		break;
780*4882a593Smuzhiyun 	case 4000: /* 4.00Mhz */
781*4882a593Smuzhiyun 		nco1 = 0x40;
782*4882a593Smuzhiyun 		nco2 = 0x00;
783*4882a593Smuzhiyun 		break;
784*4882a593Smuzhiyun 	case 5000: /* 5.00Mhz */
785*4882a593Smuzhiyun 		nco1 = 0x50;
786*4882a593Smuzhiyun 		nco2 = 0x00;
787*4882a593Smuzhiyun 		break;
788*4882a593Smuzhiyun 	case 5380: /* 5.38Mhz */
789*4882a593Smuzhiyun 		nco1 = 0x56;
790*4882a593Smuzhiyun 		nco2 = 0x14;
791*4882a593Smuzhiyun 		break;
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0010, nco1);
794*4882a593Smuzhiyun 	if (ret)
795*4882a593Smuzhiyun 		return ret;
796*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0011, nco2);
797*4882a593Smuzhiyun 	if (ret)
798*4882a593Smuzhiyun 		return ret;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	dbg_info("if_freq=%d KHz->[%04x]\n", if_freq_khz, nco1<<8 | nco2);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	return 0;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
806*4882a593Smuzhiyun 
lgdt3306a_i2c_gate_ctrl(struct dvb_frontend * fe,int enable)807*4882a593Smuzhiyun static int lgdt3306a_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	struct lgdt3306a_state *state = fe->demodulator_priv;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	if (state->cfg->deny_i2c_rptr) {
812*4882a593Smuzhiyun 		dbg_info("deny_i2c_rptr=%d\n", state->cfg->deny_i2c_rptr);
813*4882a593Smuzhiyun 		return 0;
814*4882a593Smuzhiyun 	}
815*4882a593Smuzhiyun 	dbg_info("(%d)\n", enable);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	/* NI2CRPTEN=0x80 */
818*4882a593Smuzhiyun 	return lgdt3306a_set_reg_bit(state, 0x0002, 7, enable ? 0 : 1);
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun 
lgdt3306a_sleep(struct lgdt3306a_state * state)821*4882a593Smuzhiyun static int lgdt3306a_sleep(struct lgdt3306a_state *state)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	int ret;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	dbg_info("\n");
826*4882a593Smuzhiyun 	state->current_frequency = -1; /* force re-tune, when we wake */
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	ret = lgdt3306a_mpeg_tristate(state, 1); /* disable data bus */
829*4882a593Smuzhiyun 	if (lg_chkerr(ret))
830*4882a593Smuzhiyun 		goto fail;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	ret = lgdt3306a_power(state, 0); /* power down */
833*4882a593Smuzhiyun 	lg_chkerr(ret);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun fail:
836*4882a593Smuzhiyun 	return 0;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
lgdt3306a_fe_sleep(struct dvb_frontend * fe)839*4882a593Smuzhiyun static int lgdt3306a_fe_sleep(struct dvb_frontend *fe)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	struct lgdt3306a_state *state = fe->demodulator_priv;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	return lgdt3306a_sleep(state);
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
lgdt3306a_init(struct dvb_frontend * fe)846*4882a593Smuzhiyun static int lgdt3306a_init(struct dvb_frontend *fe)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	struct lgdt3306a_state *state = fe->demodulator_priv;
849*4882a593Smuzhiyun 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
850*4882a593Smuzhiyun 	u8 val;
851*4882a593Smuzhiyun 	int ret;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	dbg_info("\n");
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* 1. Normal operation mode */
856*4882a593Smuzhiyun 	ret = lgdt3306a_set_reg_bit(state, 0x0001, 0, 1); /* SIMFASTENB=0x01 */
857*4882a593Smuzhiyun 	if (lg_chkerr(ret))
858*4882a593Smuzhiyun 		goto fail;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	/* 2. Spectrum inversion auto detection (Not valid for VSB) */
861*4882a593Smuzhiyun 	ret = lgdt3306a_set_inversion_auto(state, 0);
862*4882a593Smuzhiyun 	if (lg_chkerr(ret))
863*4882a593Smuzhiyun 		goto fail;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	/* 3. Spectrum inversion(According to the tuner configuration) */
866*4882a593Smuzhiyun 	ret = lgdt3306a_set_inversion(state, 1);
867*4882a593Smuzhiyun 	if (lg_chkerr(ret))
868*4882a593Smuzhiyun 		goto fail;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/* 4. Peak-to-peak voltage of ADC input signal */
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	/* ADCSEL1V=0x80=1Vpp; 0x00=2Vpp */
873*4882a593Smuzhiyun 	ret = lgdt3306a_set_reg_bit(state, 0x0004, 7, 1);
874*4882a593Smuzhiyun 	if (lg_chkerr(ret))
875*4882a593Smuzhiyun 		goto fail;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	/* 5. ADC output data capture clock phase */
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	/* 0=same phase as ADC clock */
880*4882a593Smuzhiyun 	ret = lgdt3306a_set_reg_bit(state, 0x0004, 2, 0);
881*4882a593Smuzhiyun 	if (lg_chkerr(ret))
882*4882a593Smuzhiyun 		goto fail;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/* 5a. ADC sampling clock source */
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	/* ADCCLKPLLSEL=0x08; 0=use ext clock, not PLL */
887*4882a593Smuzhiyun 	ret = lgdt3306a_set_reg_bit(state, 0x0004, 3, 0);
888*4882a593Smuzhiyun 	if (lg_chkerr(ret))
889*4882a593Smuzhiyun 		goto fail;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	/* 6. Automatic PLL set */
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	/* PLLSETAUTO=0x40; 0=off */
894*4882a593Smuzhiyun 	ret = lgdt3306a_set_reg_bit(state, 0x0005, 6, 0);
895*4882a593Smuzhiyun 	if (lg_chkerr(ret))
896*4882a593Smuzhiyun 		goto fail;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	if (state->cfg->xtalMHz == 24) {	/* 24MHz */
899*4882a593Smuzhiyun 		/* 7. Frequency for PLL output(0x2564 for 192MHz for 24MHz) */
900*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x0005, &val);
901*4882a593Smuzhiyun 		if (lg_chkerr(ret))
902*4882a593Smuzhiyun 			goto fail;
903*4882a593Smuzhiyun 		val &= 0xc0;
904*4882a593Smuzhiyun 		val |= 0x25;
905*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x0005, val);
906*4882a593Smuzhiyun 		if (lg_chkerr(ret))
907*4882a593Smuzhiyun 			goto fail;
908*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x0006, 0x64);
909*4882a593Smuzhiyun 		if (lg_chkerr(ret))
910*4882a593Smuzhiyun 			goto fail;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 		/* 8. ADC sampling frequency(0x180000 for 24MHz sampling) */
913*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x000d, &val);
914*4882a593Smuzhiyun 		if (lg_chkerr(ret))
915*4882a593Smuzhiyun 			goto fail;
916*4882a593Smuzhiyun 		val &= 0xc0;
917*4882a593Smuzhiyun 		val |= 0x18;
918*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x000d, val);
919*4882a593Smuzhiyun 		if (lg_chkerr(ret))
920*4882a593Smuzhiyun 			goto fail;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	} else if (state->cfg->xtalMHz == 25) { /* 25MHz */
923*4882a593Smuzhiyun 		/* 7. Frequency for PLL output */
924*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x0005, &val);
925*4882a593Smuzhiyun 		if (lg_chkerr(ret))
926*4882a593Smuzhiyun 			goto fail;
927*4882a593Smuzhiyun 		val &= 0xc0;
928*4882a593Smuzhiyun 		val |= 0x25;
929*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x0005, val);
930*4882a593Smuzhiyun 		if (lg_chkerr(ret))
931*4882a593Smuzhiyun 			goto fail;
932*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x0006, 0x64);
933*4882a593Smuzhiyun 		if (lg_chkerr(ret))
934*4882a593Smuzhiyun 			goto fail;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 		/* 8. ADC sampling frequency(0x190000 for 25MHz sampling) */
937*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x000d, &val);
938*4882a593Smuzhiyun 		if (lg_chkerr(ret))
939*4882a593Smuzhiyun 			goto fail;
940*4882a593Smuzhiyun 		val &= 0xc0;
941*4882a593Smuzhiyun 		val |= 0x19;
942*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x000d, val);
943*4882a593Smuzhiyun 		if (lg_chkerr(ret))
944*4882a593Smuzhiyun 			goto fail;
945*4882a593Smuzhiyun 	} else {
946*4882a593Smuzhiyun 		pr_err("Bad xtalMHz=%d\n", state->cfg->xtalMHz);
947*4882a593Smuzhiyun 	}
948*4882a593Smuzhiyun #if 0
949*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x000e, 0x00);
950*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x000f, 0x00);
951*4882a593Smuzhiyun #endif
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	/* 9. Center frequency of input signal of ADC */
954*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0010, 0x34); /* 3.25MHz */
955*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0011, 0x00);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	/* 10. Fixed gain error value */
958*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0014, 0); /* gain error=0 */
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	/* 10a. VSB TR BW gear shift initial step */
961*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x103c, &val);
962*4882a593Smuzhiyun 	val &= 0x0f;
963*4882a593Smuzhiyun 	val |= 0x20; /* SAMGSAUTOSTL_V[3:0] = 2 */
964*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x103c, val);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	/* 10b. Timing offset calibration in low temperature for VSB */
967*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x103d, &val);
968*4882a593Smuzhiyun 	val &= 0xfc;
969*4882a593Smuzhiyun 	val |= 0x03;
970*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x103d, val);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	/* 10c. Timing offset calibration in low temperature for QAM */
973*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x1036, &val);
974*4882a593Smuzhiyun 	val &= 0xf0;
975*4882a593Smuzhiyun 	val |= 0x0c;
976*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x1036, val);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	/* 11. Using the imaginary part of CIR in CIR loading */
979*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x211f, &val);
980*4882a593Smuzhiyun 	val &= 0xef; /* do not use imaginary of CIR */
981*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x211f, val);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	/* 12. Control of no signal detector function */
984*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x2849, &val);
985*4882a593Smuzhiyun 	val &= 0xef; /* NOUSENOSIGDET=0, enable no signal detector */
986*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x2849, val);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	/* FGR - put demod in some known mode */
989*4882a593Smuzhiyun 	ret = lgdt3306a_set_vsb(state);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	/* 13. TP stream format */
992*4882a593Smuzhiyun 	ret = lgdt3306a_mpeg_mode(state, state->cfg->mpeg_mode);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	/* 14. disable output buses */
995*4882a593Smuzhiyun 	ret = lgdt3306a_mpeg_tristate(state, 1);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	/* 15. Sleep (in reset) */
998*4882a593Smuzhiyun 	ret = lgdt3306a_sleep(state);
999*4882a593Smuzhiyun 	lg_chkerr(ret);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	c->cnr.len = 1;
1002*4882a593Smuzhiyun 	c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun fail:
1005*4882a593Smuzhiyun 	return ret;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun 
lgdt3306a_set_parameters(struct dvb_frontend * fe)1008*4882a593Smuzhiyun static int lgdt3306a_set_parameters(struct dvb_frontend *fe)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
1011*4882a593Smuzhiyun 	struct lgdt3306a_state *state = fe->demodulator_priv;
1012*4882a593Smuzhiyun 	int ret;
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	dbg_info("(%d, %d)\n", p->frequency, p->modulation);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	if (state->current_frequency  == p->frequency &&
1017*4882a593Smuzhiyun 	   state->current_modulation == p->modulation) {
1018*4882a593Smuzhiyun 		dbg_info(" (already set, skipping ...)\n");
1019*4882a593Smuzhiyun 		return 0;
1020*4882a593Smuzhiyun 	}
1021*4882a593Smuzhiyun 	state->current_frequency = -1;
1022*4882a593Smuzhiyun 	state->current_modulation = -1;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	ret = lgdt3306a_power(state, 1); /* power up */
1025*4882a593Smuzhiyun 	if (lg_chkerr(ret))
1026*4882a593Smuzhiyun 		goto fail;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	if (fe->ops.tuner_ops.set_params) {
1029*4882a593Smuzhiyun 		ret = fe->ops.tuner_ops.set_params(fe);
1030*4882a593Smuzhiyun 		if (fe->ops.i2c_gate_ctrl)
1031*4882a593Smuzhiyun 			fe->ops.i2c_gate_ctrl(fe, 0);
1032*4882a593Smuzhiyun #if 0
1033*4882a593Smuzhiyun 		if (lg_chkerr(ret))
1034*4882a593Smuzhiyun 			goto fail;
1035*4882a593Smuzhiyun 		state->current_frequency = p->frequency;
1036*4882a593Smuzhiyun #endif
1037*4882a593Smuzhiyun 	}
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	ret = lgdt3306a_set_modulation(state, p);
1040*4882a593Smuzhiyun 	if (lg_chkerr(ret))
1041*4882a593Smuzhiyun 		goto fail;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	ret = lgdt3306a_agc_setup(state, p);
1044*4882a593Smuzhiyun 	if (lg_chkerr(ret))
1045*4882a593Smuzhiyun 		goto fail;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	ret = lgdt3306a_set_if(state, p);
1048*4882a593Smuzhiyun 	if (lg_chkerr(ret))
1049*4882a593Smuzhiyun 		goto fail;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	ret = lgdt3306a_spectral_inversion(state, p,
1052*4882a593Smuzhiyun 					state->cfg->spectral_inversion ? 1 : 0);
1053*4882a593Smuzhiyun 	if (lg_chkerr(ret))
1054*4882a593Smuzhiyun 		goto fail;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	ret = lgdt3306a_mpeg_mode(state, state->cfg->mpeg_mode);
1057*4882a593Smuzhiyun 	if (lg_chkerr(ret))
1058*4882a593Smuzhiyun 		goto fail;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	ret = lgdt3306a_mpeg_mode_polarity(state,
1061*4882a593Smuzhiyun 					  state->cfg->tpclk_edge,
1062*4882a593Smuzhiyun 					  state->cfg->tpvalid_polarity);
1063*4882a593Smuzhiyun 	if (lg_chkerr(ret))
1064*4882a593Smuzhiyun 		goto fail;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	ret = lgdt3306a_mpeg_tristate(state, 0); /* enable data bus */
1067*4882a593Smuzhiyun 	if (lg_chkerr(ret))
1068*4882a593Smuzhiyun 		goto fail;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	ret = lgdt3306a_soft_reset(state);
1071*4882a593Smuzhiyun 	if (lg_chkerr(ret))
1072*4882a593Smuzhiyun 		goto fail;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun #ifdef DBG_DUMP
1075*4882a593Smuzhiyun 	lgdt3306a_DumpAllRegs(state);
1076*4882a593Smuzhiyun #endif
1077*4882a593Smuzhiyun 	state->current_frequency = p->frequency;
1078*4882a593Smuzhiyun fail:
1079*4882a593Smuzhiyun 	return ret;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun 
lgdt3306a_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * p)1082*4882a593Smuzhiyun static int lgdt3306a_get_frontend(struct dvb_frontend *fe,
1083*4882a593Smuzhiyun 				  struct dtv_frontend_properties *p)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun 	struct lgdt3306a_state *state = fe->demodulator_priv;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	dbg_info("(%u, %d)\n",
1088*4882a593Smuzhiyun 		 state->current_frequency, state->current_modulation);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	p->modulation = state->current_modulation;
1091*4882a593Smuzhiyun 	p->frequency = state->current_frequency;
1092*4882a593Smuzhiyun 	return 0;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun 
lgdt3306a_get_frontend_algo(struct dvb_frontend * fe)1095*4882a593Smuzhiyun static enum dvbfe_algo lgdt3306a_get_frontend_algo(struct dvb_frontend *fe)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun #if 1
1098*4882a593Smuzhiyun 	return DVBFE_ALGO_CUSTOM;
1099*4882a593Smuzhiyun #else
1100*4882a593Smuzhiyun 	return DVBFE_ALGO_HW;
1101*4882a593Smuzhiyun #endif
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
lgdt3306a_monitor_vsb(struct lgdt3306a_state * state)1105*4882a593Smuzhiyun static int lgdt3306a_monitor_vsb(struct lgdt3306a_state *state)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun 	u8 val;
1108*4882a593Smuzhiyun 	int ret;
1109*4882a593Smuzhiyun 	u8 snrRef, maxPowerMan, nCombDet;
1110*4882a593Smuzhiyun 	u16 fbDlyCir;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x21a1, &val);
1113*4882a593Smuzhiyun 	if (ret)
1114*4882a593Smuzhiyun 		return ret;
1115*4882a593Smuzhiyun 	snrRef = val & 0x3f;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x2185, &maxPowerMan);
1118*4882a593Smuzhiyun 	if (ret)
1119*4882a593Smuzhiyun 		return ret;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x2191, &val);
1122*4882a593Smuzhiyun 	if (ret)
1123*4882a593Smuzhiyun 		return ret;
1124*4882a593Smuzhiyun 	nCombDet = (val & 0x80) >> 7;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x2180, &val);
1127*4882a593Smuzhiyun 	if (ret)
1128*4882a593Smuzhiyun 		return ret;
1129*4882a593Smuzhiyun 	fbDlyCir = (val & 0x03) << 8;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x2181, &val);
1132*4882a593Smuzhiyun 	if (ret)
1133*4882a593Smuzhiyun 		return ret;
1134*4882a593Smuzhiyun 	fbDlyCir |= val;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	dbg_info("snrRef=%d maxPowerMan=0x%x nCombDet=%d fbDlyCir=0x%x\n",
1137*4882a593Smuzhiyun 		snrRef, maxPowerMan, nCombDet, fbDlyCir);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/* Carrier offset sub loop bandwidth */
1140*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x1061, &val);
1141*4882a593Smuzhiyun 	if (ret)
1142*4882a593Smuzhiyun 		return ret;
1143*4882a593Smuzhiyun 	val &= 0xf8;
1144*4882a593Smuzhiyun 	if ((snrRef > 18) && (maxPowerMan > 0x68)
1145*4882a593Smuzhiyun 	    && (nCombDet == 0x01)
1146*4882a593Smuzhiyun 	    && ((fbDlyCir == 0x03FF) || (fbDlyCir < 0x6C))) {
1147*4882a593Smuzhiyun 		/* SNR is over 18dB and no ghosting */
1148*4882a593Smuzhiyun 		val |= 0x00; /* final bandwidth = 0 */
1149*4882a593Smuzhiyun 	} else {
1150*4882a593Smuzhiyun 		val |= 0x04; /* final bandwidth = 4 */
1151*4882a593Smuzhiyun 	}
1152*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x1061, val);
1153*4882a593Smuzhiyun 	if (ret)
1154*4882a593Smuzhiyun 		return ret;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	/* Adjust Notch Filter */
1157*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0024, &val);
1158*4882a593Smuzhiyun 	if (ret)
1159*4882a593Smuzhiyun 		return ret;
1160*4882a593Smuzhiyun 	val &= 0x0f;
1161*4882a593Smuzhiyun 	if (nCombDet == 0) { /* Turn on the Notch Filter */
1162*4882a593Smuzhiyun 		val |= 0x50;
1163*4882a593Smuzhiyun 	}
1164*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x0024, val);
1165*4882a593Smuzhiyun 	if (ret)
1166*4882a593Smuzhiyun 		return ret;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	/* VSB Timing Recovery output normalization */
1169*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x103d, &val);
1170*4882a593Smuzhiyun 	if (ret)
1171*4882a593Smuzhiyun 		return ret;
1172*4882a593Smuzhiyun 	val &= 0xcf;
1173*4882a593Smuzhiyun 	val |= 0x20;
1174*4882a593Smuzhiyun 	ret = lgdt3306a_write_reg(state, 0x103d, val);
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	return ret;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun static enum lgdt3306a_modulation
lgdt3306a_check_oper_mode(struct lgdt3306a_state * state)1180*4882a593Smuzhiyun lgdt3306a_check_oper_mode(struct lgdt3306a_state *state)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun 	u8 val = 0;
1183*4882a593Smuzhiyun 	int ret;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0081, &val);
1186*4882a593Smuzhiyun 	if (ret)
1187*4882a593Smuzhiyun 		goto err;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	if (val & 0x80)	{
1190*4882a593Smuzhiyun 		dbg_info("VSB\n");
1191*4882a593Smuzhiyun 		return LG3306_VSB;
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 	if (val & 0x08) {
1194*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x00a6, &val);
1195*4882a593Smuzhiyun 		if (ret)
1196*4882a593Smuzhiyun 			goto err;
1197*4882a593Smuzhiyun 		val = val >> 2;
1198*4882a593Smuzhiyun 		if (val & 0x01) {
1199*4882a593Smuzhiyun 			dbg_info("QAM256\n");
1200*4882a593Smuzhiyun 			return LG3306_QAM256;
1201*4882a593Smuzhiyun 		}
1202*4882a593Smuzhiyun 		dbg_info("QAM64\n");
1203*4882a593Smuzhiyun 		return LG3306_QAM64;
1204*4882a593Smuzhiyun 	}
1205*4882a593Smuzhiyun err:
1206*4882a593Smuzhiyun 	pr_warn("UNKNOWN\n");
1207*4882a593Smuzhiyun 	return LG3306_UNKNOWN_MODE;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun static enum lgdt3306a_lock_status
lgdt3306a_check_lock_status(struct lgdt3306a_state * state,enum lgdt3306a_lock_check whatLock)1211*4882a593Smuzhiyun lgdt3306a_check_lock_status(struct lgdt3306a_state *state,
1212*4882a593Smuzhiyun 			    enum lgdt3306a_lock_check whatLock)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun 	u8 val = 0;
1215*4882a593Smuzhiyun 	int ret;
1216*4882a593Smuzhiyun 	enum lgdt3306a_modulation	modeOper;
1217*4882a593Smuzhiyun 	enum lgdt3306a_lock_status lockStatus;
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	modeOper = LG3306_UNKNOWN_MODE;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	switch (whatLock) {
1222*4882a593Smuzhiyun 	case LG3306_SYNC_LOCK:
1223*4882a593Smuzhiyun 	{
1224*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x00a6, &val);
1225*4882a593Smuzhiyun 		if (ret)
1226*4882a593Smuzhiyun 			return ret;
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 		if ((val & 0x80) == 0x80)
1229*4882a593Smuzhiyun 			lockStatus = LG3306_LOCK;
1230*4882a593Smuzhiyun 		else
1231*4882a593Smuzhiyun 			lockStatus = LG3306_UNLOCK;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 		dbg_info("SYNC_LOCK=%x\n", lockStatus);
1234*4882a593Smuzhiyun 		break;
1235*4882a593Smuzhiyun 	}
1236*4882a593Smuzhiyun 	case LG3306_AGC_LOCK:
1237*4882a593Smuzhiyun 	{
1238*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x0080, &val);
1239*4882a593Smuzhiyun 		if (ret)
1240*4882a593Smuzhiyun 			return ret;
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 		if ((val & 0x40) == 0x40)
1243*4882a593Smuzhiyun 			lockStatus = LG3306_LOCK;
1244*4882a593Smuzhiyun 		else
1245*4882a593Smuzhiyun 			lockStatus = LG3306_UNLOCK;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 		dbg_info("AGC_LOCK=%x\n", lockStatus);
1248*4882a593Smuzhiyun 		break;
1249*4882a593Smuzhiyun 	}
1250*4882a593Smuzhiyun 	case LG3306_TR_LOCK:
1251*4882a593Smuzhiyun 	{
1252*4882a593Smuzhiyun 		modeOper = lgdt3306a_check_oper_mode(state);
1253*4882a593Smuzhiyun 		if ((modeOper == LG3306_QAM64) || (modeOper == LG3306_QAM256)) {
1254*4882a593Smuzhiyun 			ret = lgdt3306a_read_reg(state, 0x1094, &val);
1255*4882a593Smuzhiyun 			if (ret)
1256*4882a593Smuzhiyun 				return ret;
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 			if ((val & 0x80) == 0x80)
1259*4882a593Smuzhiyun 				lockStatus = LG3306_LOCK;
1260*4882a593Smuzhiyun 			else
1261*4882a593Smuzhiyun 				lockStatus = LG3306_UNLOCK;
1262*4882a593Smuzhiyun 		} else
1263*4882a593Smuzhiyun 			lockStatus = LG3306_UNKNOWN_LOCK;
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 		dbg_info("TR_LOCK=%x\n", lockStatus);
1266*4882a593Smuzhiyun 		break;
1267*4882a593Smuzhiyun 	}
1268*4882a593Smuzhiyun 	case LG3306_FEC_LOCK:
1269*4882a593Smuzhiyun 	{
1270*4882a593Smuzhiyun 		modeOper = lgdt3306a_check_oper_mode(state);
1271*4882a593Smuzhiyun 		if ((modeOper == LG3306_QAM64) || (modeOper == LG3306_QAM256)) {
1272*4882a593Smuzhiyun 			ret = lgdt3306a_read_reg(state, 0x0080, &val);
1273*4882a593Smuzhiyun 			if (ret)
1274*4882a593Smuzhiyun 				return ret;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 			if ((val & 0x10) == 0x10)
1277*4882a593Smuzhiyun 				lockStatus = LG3306_LOCK;
1278*4882a593Smuzhiyun 			else
1279*4882a593Smuzhiyun 				lockStatus = LG3306_UNLOCK;
1280*4882a593Smuzhiyun 		} else
1281*4882a593Smuzhiyun 			lockStatus = LG3306_UNKNOWN_LOCK;
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 		dbg_info("FEC_LOCK=%x\n", lockStatus);
1284*4882a593Smuzhiyun 		break;
1285*4882a593Smuzhiyun 	}
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	default:
1288*4882a593Smuzhiyun 		lockStatus = LG3306_UNKNOWN_LOCK;
1289*4882a593Smuzhiyun 		pr_warn("UNKNOWN whatLock=%d\n", whatLock);
1290*4882a593Smuzhiyun 		break;
1291*4882a593Smuzhiyun 	}
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	return lockStatus;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun static enum lgdt3306a_neverlock_status
lgdt3306a_check_neverlock_status(struct lgdt3306a_state * state)1297*4882a593Smuzhiyun lgdt3306a_check_neverlock_status(struct lgdt3306a_state *state)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun 	u8 val = 0;
1300*4882a593Smuzhiyun 	int ret;
1301*4882a593Smuzhiyun 	enum lgdt3306a_neverlock_status lockStatus;
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0080, &val);
1304*4882a593Smuzhiyun 	if (ret)
1305*4882a593Smuzhiyun 		return ret;
1306*4882a593Smuzhiyun 	lockStatus = (enum lgdt3306a_neverlock_status)(val & 0x03);
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	dbg_info("NeverLock=%d", lockStatus);
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	return lockStatus;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun 
lgdt3306a_pre_monitoring(struct lgdt3306a_state * state)1313*4882a593Smuzhiyun static int lgdt3306a_pre_monitoring(struct lgdt3306a_state *state)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun 	u8 val = 0;
1316*4882a593Smuzhiyun 	int ret;
1317*4882a593Smuzhiyun 	u8 currChDiffACQ, snrRef, mainStrong, aiccrejStatus;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	/* Channel variation */
1320*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x21bc, &currChDiffACQ);
1321*4882a593Smuzhiyun 	if (ret)
1322*4882a593Smuzhiyun 		return ret;
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	/* SNR of Frame sync */
1325*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x21a1, &val);
1326*4882a593Smuzhiyun 	if (ret)
1327*4882a593Smuzhiyun 		return ret;
1328*4882a593Smuzhiyun 	snrRef = val & 0x3f;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	/* Strong Main CIR */
1331*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x2199, &val);
1332*4882a593Smuzhiyun 	if (ret)
1333*4882a593Smuzhiyun 		return ret;
1334*4882a593Smuzhiyun 	mainStrong = (val & 0x40) >> 6;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0090, &val);
1337*4882a593Smuzhiyun 	if (ret)
1338*4882a593Smuzhiyun 		return ret;
1339*4882a593Smuzhiyun 	aiccrejStatus = (val & 0xf0) >> 4;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	dbg_info("snrRef=%d mainStrong=%d aiccrejStatus=%d currChDiffACQ=0x%x\n",
1342*4882a593Smuzhiyun 		snrRef, mainStrong, aiccrejStatus, currChDiffACQ);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun #if 0
1345*4882a593Smuzhiyun 	/* Dynamic ghost exists */
1346*4882a593Smuzhiyun 	if ((mainStrong == 0) && (currChDiffACQ > 0x70))
1347*4882a593Smuzhiyun #endif
1348*4882a593Smuzhiyun 	if (mainStrong == 0) {
1349*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x2135, &val);
1350*4882a593Smuzhiyun 		if (ret)
1351*4882a593Smuzhiyun 			return ret;
1352*4882a593Smuzhiyun 		val &= 0x0f;
1353*4882a593Smuzhiyun 		val |= 0xa0;
1354*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x2135, val);
1355*4882a593Smuzhiyun 		if (ret)
1356*4882a593Smuzhiyun 			return ret;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x2141, &val);
1359*4882a593Smuzhiyun 		if (ret)
1360*4882a593Smuzhiyun 			return ret;
1361*4882a593Smuzhiyun 		val &= 0x3f;
1362*4882a593Smuzhiyun 		val |= 0x80;
1363*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x2141, val);
1364*4882a593Smuzhiyun 		if (ret)
1365*4882a593Smuzhiyun 			return ret;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x2122, 0x70);
1368*4882a593Smuzhiyun 		if (ret)
1369*4882a593Smuzhiyun 			return ret;
1370*4882a593Smuzhiyun 	} else { /* Weak ghost or static channel */
1371*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x2135, &val);
1372*4882a593Smuzhiyun 		if (ret)
1373*4882a593Smuzhiyun 			return ret;
1374*4882a593Smuzhiyun 		val &= 0x0f;
1375*4882a593Smuzhiyun 		val |= 0x70;
1376*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x2135, val);
1377*4882a593Smuzhiyun 		if (ret)
1378*4882a593Smuzhiyun 			return ret;
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x2141, &val);
1381*4882a593Smuzhiyun 		if (ret)
1382*4882a593Smuzhiyun 			return ret;
1383*4882a593Smuzhiyun 		val &= 0x3f;
1384*4882a593Smuzhiyun 		val |= 0x40;
1385*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x2141, val);
1386*4882a593Smuzhiyun 		if (ret)
1387*4882a593Smuzhiyun 			return ret;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 		ret = lgdt3306a_write_reg(state, 0x2122, 0x40);
1390*4882a593Smuzhiyun 		if (ret)
1391*4882a593Smuzhiyun 			return ret;
1392*4882a593Smuzhiyun 	}
1393*4882a593Smuzhiyun 	return 0;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun static enum lgdt3306a_lock_status
lgdt3306a_sync_lock_poll(struct lgdt3306a_state * state)1397*4882a593Smuzhiyun lgdt3306a_sync_lock_poll(struct lgdt3306a_state *state)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun 	enum lgdt3306a_lock_status syncLockStatus = LG3306_UNLOCK;
1400*4882a593Smuzhiyun 	int	i;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	for (i = 0; i < 2; i++)	{
1403*4882a593Smuzhiyun 		msleep(30);
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 		syncLockStatus = lgdt3306a_check_lock_status(state,
1406*4882a593Smuzhiyun 							     LG3306_SYNC_LOCK);
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 		if (syncLockStatus == LG3306_LOCK) {
1409*4882a593Smuzhiyun 			dbg_info("locked(%d)\n", i);
1410*4882a593Smuzhiyun 			return LG3306_LOCK;
1411*4882a593Smuzhiyun 		}
1412*4882a593Smuzhiyun 	}
1413*4882a593Smuzhiyun 	dbg_info("not locked\n");
1414*4882a593Smuzhiyun 	return LG3306_UNLOCK;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun static enum lgdt3306a_lock_status
lgdt3306a_fec_lock_poll(struct lgdt3306a_state * state)1418*4882a593Smuzhiyun lgdt3306a_fec_lock_poll(struct lgdt3306a_state *state)
1419*4882a593Smuzhiyun {
1420*4882a593Smuzhiyun 	enum lgdt3306a_lock_status FECLockStatus = LG3306_UNLOCK;
1421*4882a593Smuzhiyun 	int	i;
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	for (i = 0; i < 2; i++)	{
1424*4882a593Smuzhiyun 		msleep(30);
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 		FECLockStatus = lgdt3306a_check_lock_status(state,
1427*4882a593Smuzhiyun 							    LG3306_FEC_LOCK);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 		if (FECLockStatus == LG3306_LOCK) {
1430*4882a593Smuzhiyun 			dbg_info("locked(%d)\n", i);
1431*4882a593Smuzhiyun 			return FECLockStatus;
1432*4882a593Smuzhiyun 		}
1433*4882a593Smuzhiyun 	}
1434*4882a593Smuzhiyun 	dbg_info("not locked\n");
1435*4882a593Smuzhiyun 	return FECLockStatus;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun static enum lgdt3306a_neverlock_status
lgdt3306a_neverlock_poll(struct lgdt3306a_state * state)1439*4882a593Smuzhiyun lgdt3306a_neverlock_poll(struct lgdt3306a_state *state)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun 	enum lgdt3306a_neverlock_status NLLockStatus = LG3306_NL_FAIL;
1442*4882a593Smuzhiyun 	int	i;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	for (i = 0; i < 5; i++) {
1445*4882a593Smuzhiyun 		msleep(30);
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 		NLLockStatus = lgdt3306a_check_neverlock_status(state);
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 		if (NLLockStatus == LG3306_NL_LOCK) {
1450*4882a593Smuzhiyun 			dbg_info("NL_LOCK(%d)\n", i);
1451*4882a593Smuzhiyun 			return NLLockStatus;
1452*4882a593Smuzhiyun 		}
1453*4882a593Smuzhiyun 	}
1454*4882a593Smuzhiyun 	dbg_info("NLLockStatus=%d\n", NLLockStatus);
1455*4882a593Smuzhiyun 	return NLLockStatus;
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun 
lgdt3306a_get_packet_error(struct lgdt3306a_state * state)1458*4882a593Smuzhiyun static u8 lgdt3306a_get_packet_error(struct lgdt3306a_state *state)
1459*4882a593Smuzhiyun {
1460*4882a593Smuzhiyun 	u8 val;
1461*4882a593Smuzhiyun 	int ret;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x00fa, &val);
1464*4882a593Smuzhiyun 	if (ret)
1465*4882a593Smuzhiyun 		return ret;
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	return val;
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun static const u32 valx_x10[] = {
1471*4882a593Smuzhiyun 	10,  11,  13,  15,  17,  20,  25,  33,  41,  50,  59,  73,  87,  100
1472*4882a593Smuzhiyun };
1473*4882a593Smuzhiyun static const u32 log10x_x1000[] = {
1474*4882a593Smuzhiyun 	0,   41, 114, 176, 230, 301, 398, 518, 613, 699, 771, 863, 939, 1000
1475*4882a593Smuzhiyun };
1476*4882a593Smuzhiyun 
log10_x1000(u32 x)1477*4882a593Smuzhiyun static u32 log10_x1000(u32 x)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun 	u32 diff_val, step_val, step_log10;
1480*4882a593Smuzhiyun 	u32 log_val = 0;
1481*4882a593Smuzhiyun 	u32 i;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	if (x <= 0)
1484*4882a593Smuzhiyun 		return -1000000; /* signal error */
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	if (x == 10)
1487*4882a593Smuzhiyun 		return 0; /* log(1)=0 */
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	if (x < 10) {
1490*4882a593Smuzhiyun 		while (x < 10) {
1491*4882a593Smuzhiyun 			x = x * 10;
1492*4882a593Smuzhiyun 			log_val--;
1493*4882a593Smuzhiyun 		}
1494*4882a593Smuzhiyun 	} else {	/* x > 10 */
1495*4882a593Smuzhiyun 		while (x >= 100) {
1496*4882a593Smuzhiyun 			x = x / 10;
1497*4882a593Smuzhiyun 			log_val++;
1498*4882a593Smuzhiyun 		}
1499*4882a593Smuzhiyun 	}
1500*4882a593Smuzhiyun 	log_val *= 1000;
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	if (x == 10) /* was our input an exact multiple of 10 */
1503*4882a593Smuzhiyun 		return log_val;	/* don't need to interpolate */
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	/* find our place on the log curve */
1506*4882a593Smuzhiyun 	for (i = 1; i < ARRAY_SIZE(valx_x10); i++) {
1507*4882a593Smuzhiyun 		if (valx_x10[i] >= x)
1508*4882a593Smuzhiyun 			break;
1509*4882a593Smuzhiyun 	}
1510*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(valx_x10))
1511*4882a593Smuzhiyun 		return log_val + log10x_x1000[i - 1];
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	diff_val   = x - valx_x10[i-1];
1514*4882a593Smuzhiyun 	step_val   = valx_x10[i] - valx_x10[i - 1];
1515*4882a593Smuzhiyun 	step_log10 = log10x_x1000[i] - log10x_x1000[i - 1];
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	/* do a linear interpolation to get in-between values */
1518*4882a593Smuzhiyun 	return log_val + log10x_x1000[i - 1] +
1519*4882a593Smuzhiyun 		((diff_val*step_log10) / step_val);
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun 
lgdt3306a_calculate_snr_x100(struct lgdt3306a_state * state)1522*4882a593Smuzhiyun static u32 lgdt3306a_calculate_snr_x100(struct lgdt3306a_state *state)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun 	u32 mse; /* Mean-Square Error */
1525*4882a593Smuzhiyun 	u32 pwr; /* Constelation power */
1526*4882a593Smuzhiyun 	u32 snr_x100;
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	mse = (read_reg(state, 0x00ec) << 8) |
1529*4882a593Smuzhiyun 	      (read_reg(state, 0x00ed));
1530*4882a593Smuzhiyun 	pwr = (read_reg(state, 0x00e8) << 8) |
1531*4882a593Smuzhiyun 	      (read_reg(state, 0x00e9));
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	if (mse == 0) /* no signal */
1534*4882a593Smuzhiyun 		return 0;
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	snr_x100 = log10_x1000((pwr * 10000) / mse) - 3000;
1537*4882a593Smuzhiyun 	dbg_info("mse=%u, pwr=%u, snr_x100=%d\n", mse, pwr, snr_x100);
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	return snr_x100;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun static enum lgdt3306a_lock_status
lgdt3306a_vsb_lock_poll(struct lgdt3306a_state * state)1543*4882a593Smuzhiyun lgdt3306a_vsb_lock_poll(struct lgdt3306a_state *state)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun 	int ret;
1546*4882a593Smuzhiyun 	u8 cnt = 0;
1547*4882a593Smuzhiyun 	u8 packet_error;
1548*4882a593Smuzhiyun 	u32 snr;
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	for (cnt = 0; cnt < 10; cnt++) {
1551*4882a593Smuzhiyun 		if (lgdt3306a_sync_lock_poll(state) == LG3306_UNLOCK) {
1552*4882a593Smuzhiyun 			dbg_info("no sync lock!\n");
1553*4882a593Smuzhiyun 			return LG3306_UNLOCK;
1554*4882a593Smuzhiyun 		}
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 		msleep(20);
1557*4882a593Smuzhiyun 		ret = lgdt3306a_pre_monitoring(state);
1558*4882a593Smuzhiyun 		if (ret)
1559*4882a593Smuzhiyun 			break;
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 		packet_error = lgdt3306a_get_packet_error(state);
1562*4882a593Smuzhiyun 		snr = lgdt3306a_calculate_snr_x100(state);
1563*4882a593Smuzhiyun 		dbg_info("cnt=%d errors=%d snr=%d\n", cnt, packet_error, snr);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 		if ((snr >= 1500) && (packet_error < 0xff))
1566*4882a593Smuzhiyun 			return LG3306_LOCK;
1567*4882a593Smuzhiyun 	}
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	dbg_info("not locked!\n");
1570*4882a593Smuzhiyun 	return LG3306_UNLOCK;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun static enum lgdt3306a_lock_status
lgdt3306a_qam_lock_poll(struct lgdt3306a_state * state)1574*4882a593Smuzhiyun lgdt3306a_qam_lock_poll(struct lgdt3306a_state *state)
1575*4882a593Smuzhiyun {
1576*4882a593Smuzhiyun 	u8 cnt;
1577*4882a593Smuzhiyun 	u8 packet_error;
1578*4882a593Smuzhiyun 	u32	snr;
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	for (cnt = 0; cnt < 10; cnt++) {
1581*4882a593Smuzhiyun 		if (lgdt3306a_fec_lock_poll(state) == LG3306_UNLOCK) {
1582*4882a593Smuzhiyun 			dbg_info("no fec lock!\n");
1583*4882a593Smuzhiyun 			return LG3306_UNLOCK;
1584*4882a593Smuzhiyun 		}
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 		msleep(20);
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 		packet_error = lgdt3306a_get_packet_error(state);
1589*4882a593Smuzhiyun 		snr = lgdt3306a_calculate_snr_x100(state);
1590*4882a593Smuzhiyun 		dbg_info("cnt=%d errors=%d snr=%d\n", cnt, packet_error, snr);
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 		if ((snr >= 1500) && (packet_error < 0xff))
1593*4882a593Smuzhiyun 			return LG3306_LOCK;
1594*4882a593Smuzhiyun 	}
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	dbg_info("not locked!\n");
1597*4882a593Smuzhiyun 	return LG3306_UNLOCK;
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun 
lgdt3306a_read_status(struct dvb_frontend * fe,enum fe_status * status)1600*4882a593Smuzhiyun static int lgdt3306a_read_status(struct dvb_frontend *fe,
1601*4882a593Smuzhiyun 				 enum fe_status *status)
1602*4882a593Smuzhiyun {
1603*4882a593Smuzhiyun 	struct lgdt3306a_state *state = fe->demodulator_priv;
1604*4882a593Smuzhiyun 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
1605*4882a593Smuzhiyun 	u16 strength = 0;
1606*4882a593Smuzhiyun 	int ret = 0;
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	if (fe->ops.tuner_ops.get_rf_strength) {
1609*4882a593Smuzhiyun 		ret = fe->ops.tuner_ops.get_rf_strength(fe, &strength);
1610*4882a593Smuzhiyun 		if (ret == 0)
1611*4882a593Smuzhiyun 			dbg_info("strength=%d\n", strength);
1612*4882a593Smuzhiyun 		else
1613*4882a593Smuzhiyun 			dbg_info("fe->ops.tuner_ops.get_rf_strength() failed\n");
1614*4882a593Smuzhiyun 	}
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	*status = 0;
1617*4882a593Smuzhiyun 	if (lgdt3306a_neverlock_poll(state) == LG3306_NL_LOCK) {
1618*4882a593Smuzhiyun 		*status |= FE_HAS_SIGNAL;
1619*4882a593Smuzhiyun 		*status |= FE_HAS_CARRIER;
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 		switch (state->current_modulation) {
1622*4882a593Smuzhiyun 		case QAM_256:
1623*4882a593Smuzhiyun 		case QAM_64:
1624*4882a593Smuzhiyun 		case QAM_AUTO:
1625*4882a593Smuzhiyun 			if (lgdt3306a_qam_lock_poll(state) == LG3306_LOCK) {
1626*4882a593Smuzhiyun 				*status |= FE_HAS_VITERBI;
1627*4882a593Smuzhiyun 				*status |= FE_HAS_SYNC;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 				*status |= FE_HAS_LOCK;
1630*4882a593Smuzhiyun 			}
1631*4882a593Smuzhiyun 			break;
1632*4882a593Smuzhiyun 		case VSB_8:
1633*4882a593Smuzhiyun 			if (lgdt3306a_vsb_lock_poll(state) == LG3306_LOCK) {
1634*4882a593Smuzhiyun 				*status |= FE_HAS_VITERBI;
1635*4882a593Smuzhiyun 				*status |= FE_HAS_SYNC;
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 				*status |= FE_HAS_LOCK;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 				ret = lgdt3306a_monitor_vsb(state);
1640*4882a593Smuzhiyun 			}
1641*4882a593Smuzhiyun 			break;
1642*4882a593Smuzhiyun 		default:
1643*4882a593Smuzhiyun 			ret = -EINVAL;
1644*4882a593Smuzhiyun 		}
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 		if (*status & FE_HAS_SYNC) {
1647*4882a593Smuzhiyun 			c->cnr.len = 1;
1648*4882a593Smuzhiyun 			c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
1649*4882a593Smuzhiyun 			c->cnr.stat[0].svalue = lgdt3306a_calculate_snr_x100(state) * 10;
1650*4882a593Smuzhiyun 		} else {
1651*4882a593Smuzhiyun 			c->cnr.len = 1;
1652*4882a593Smuzhiyun 			c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
1653*4882a593Smuzhiyun 		}
1654*4882a593Smuzhiyun 	}
1655*4882a593Smuzhiyun 	return ret;
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 
lgdt3306a_read_snr(struct dvb_frontend * fe,u16 * snr)1659*4882a593Smuzhiyun static int lgdt3306a_read_snr(struct dvb_frontend *fe, u16 *snr)
1660*4882a593Smuzhiyun {
1661*4882a593Smuzhiyun 	struct lgdt3306a_state *state = fe->demodulator_priv;
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	state->snr = lgdt3306a_calculate_snr_x100(state);
1664*4882a593Smuzhiyun 	/* report SNR in dB * 10 */
1665*4882a593Smuzhiyun 	*snr = state->snr/10;
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	return 0;
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun 
lgdt3306a_read_signal_strength(struct dvb_frontend * fe,u16 * strength)1670*4882a593Smuzhiyun static int lgdt3306a_read_signal_strength(struct dvb_frontend *fe,
1671*4882a593Smuzhiyun 					 u16 *strength)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun 	/*
1674*4882a593Smuzhiyun 	 * Calculate some sort of "strength" from SNR
1675*4882a593Smuzhiyun 	 */
1676*4882a593Smuzhiyun 	struct lgdt3306a_state *state = fe->demodulator_priv;
1677*4882a593Smuzhiyun 	u8 val;
1678*4882a593Smuzhiyun 	u16 snr; /* snr_x10 */
1679*4882a593Smuzhiyun 	int ret;
1680*4882a593Smuzhiyun 	u32 ref_snr; /* snr*100 */
1681*4882a593Smuzhiyun 	u32 str;
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	*strength = 0;
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	switch (state->current_modulation) {
1686*4882a593Smuzhiyun 	case VSB_8:
1687*4882a593Smuzhiyun 		 ref_snr = 1600; /* 16dB */
1688*4882a593Smuzhiyun 		 break;
1689*4882a593Smuzhiyun 	case QAM_64:
1690*4882a593Smuzhiyun 	case QAM_256:
1691*4882a593Smuzhiyun 	case QAM_AUTO:
1692*4882a593Smuzhiyun 		/* need to know actual modulation to set proper SNR baseline */
1693*4882a593Smuzhiyun 		ret = lgdt3306a_read_reg(state, 0x00a6, &val);
1694*4882a593Smuzhiyun 		if (lg_chkerr(ret))
1695*4882a593Smuzhiyun 			goto fail;
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 		if(val & 0x04)
1698*4882a593Smuzhiyun 			ref_snr = 2800; /* QAM-256 28dB */
1699*4882a593Smuzhiyun 		else
1700*4882a593Smuzhiyun 			ref_snr = 2200; /* QAM-64  22dB */
1701*4882a593Smuzhiyun 		break;
1702*4882a593Smuzhiyun 	default:
1703*4882a593Smuzhiyun 		return -EINVAL;
1704*4882a593Smuzhiyun 	}
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	ret = fe->ops.read_snr(fe, &snr);
1707*4882a593Smuzhiyun 	if (lg_chkerr(ret))
1708*4882a593Smuzhiyun 		goto fail;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	if (state->snr <= (ref_snr - 100))
1711*4882a593Smuzhiyun 		str = 0;
1712*4882a593Smuzhiyun 	else if (state->snr <= ref_snr)
1713*4882a593Smuzhiyun 		str = (0xffff * 65) / 100; /* 65% */
1714*4882a593Smuzhiyun 	else {
1715*4882a593Smuzhiyun 		str = state->snr - ref_snr;
1716*4882a593Smuzhiyun 		str /= 50;
1717*4882a593Smuzhiyun 		str += 78; /* 78%-100% */
1718*4882a593Smuzhiyun 		if (str > 100)
1719*4882a593Smuzhiyun 			str = 100;
1720*4882a593Smuzhiyun 		str = (0xffff * str) / 100;
1721*4882a593Smuzhiyun 	}
1722*4882a593Smuzhiyun 	*strength = (u16)str;
1723*4882a593Smuzhiyun 	dbg_info("strength=%u\n", *strength);
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun fail:
1726*4882a593Smuzhiyun 	return ret;
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
1730*4882a593Smuzhiyun 
lgdt3306a_read_ber(struct dvb_frontend * fe,u32 * ber)1731*4882a593Smuzhiyun static int lgdt3306a_read_ber(struct dvb_frontend *fe, u32 *ber)
1732*4882a593Smuzhiyun {
1733*4882a593Smuzhiyun 	struct lgdt3306a_state *state = fe->demodulator_priv;
1734*4882a593Smuzhiyun 	u32 tmp;
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	*ber = 0;
1737*4882a593Smuzhiyun #if 1
1738*4882a593Smuzhiyun 	/* FGR - FIXME - I don't know what value is expected by dvb_core
1739*4882a593Smuzhiyun 	 * what is the scale of the value?? */
1740*4882a593Smuzhiyun 	tmp =              read_reg(state, 0x00fc); /* NBERVALUE[24-31] */
1741*4882a593Smuzhiyun 	tmp = (tmp << 8) | read_reg(state, 0x00fd); /* NBERVALUE[16-23] */
1742*4882a593Smuzhiyun 	tmp = (tmp << 8) | read_reg(state, 0x00fe); /* NBERVALUE[8-15] */
1743*4882a593Smuzhiyun 	tmp = (tmp << 8) | read_reg(state, 0x00ff); /* NBERVALUE[0-7] */
1744*4882a593Smuzhiyun 	*ber = tmp;
1745*4882a593Smuzhiyun 	dbg_info("ber=%u\n", tmp);
1746*4882a593Smuzhiyun #endif
1747*4882a593Smuzhiyun 	return 0;
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun 
lgdt3306a_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)1750*4882a593Smuzhiyun static int lgdt3306a_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
1751*4882a593Smuzhiyun {
1752*4882a593Smuzhiyun 	struct lgdt3306a_state *state = fe->demodulator_priv;
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	*ucblocks = 0;
1755*4882a593Smuzhiyun #if 1
1756*4882a593Smuzhiyun 	/* FGR - FIXME - I don't know what value is expected by dvb_core
1757*4882a593Smuzhiyun 	 * what happens when value wraps? */
1758*4882a593Smuzhiyun 	*ucblocks = read_reg(state, 0x00f4); /* TPIFTPERRCNT[0-7] */
1759*4882a593Smuzhiyun 	dbg_info("ucblocks=%u\n", *ucblocks);
1760*4882a593Smuzhiyun #endif
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	return 0;
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun 
lgdt3306a_tune(struct dvb_frontend * fe,bool re_tune,unsigned int mode_flags,unsigned int * delay,enum fe_status * status)1765*4882a593Smuzhiyun static int lgdt3306a_tune(struct dvb_frontend *fe, bool re_tune,
1766*4882a593Smuzhiyun 			  unsigned int mode_flags, unsigned int *delay,
1767*4882a593Smuzhiyun 			  enum fe_status *status)
1768*4882a593Smuzhiyun {
1769*4882a593Smuzhiyun 	int ret = 0;
1770*4882a593Smuzhiyun 	struct lgdt3306a_state *state = fe->demodulator_priv;
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	dbg_info("re_tune=%u\n", re_tune);
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	if (re_tune) {
1775*4882a593Smuzhiyun 		state->current_frequency = -1; /* force re-tune */
1776*4882a593Smuzhiyun 		ret = lgdt3306a_set_parameters(fe);
1777*4882a593Smuzhiyun 		if (ret != 0)
1778*4882a593Smuzhiyun 			return ret;
1779*4882a593Smuzhiyun 	}
1780*4882a593Smuzhiyun 	*delay = 125;
1781*4882a593Smuzhiyun 	ret = lgdt3306a_read_status(fe, status);
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	return ret;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun 
lgdt3306a_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * fe_tune_settings)1786*4882a593Smuzhiyun static int lgdt3306a_get_tune_settings(struct dvb_frontend *fe,
1787*4882a593Smuzhiyun 				       struct dvb_frontend_tune_settings
1788*4882a593Smuzhiyun 				       *fe_tune_settings)
1789*4882a593Smuzhiyun {
1790*4882a593Smuzhiyun 	fe_tune_settings->min_delay_ms = 100;
1791*4882a593Smuzhiyun 	dbg_info("\n");
1792*4882a593Smuzhiyun 	return 0;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun 
lgdt3306a_search(struct dvb_frontend * fe)1795*4882a593Smuzhiyun static enum dvbfe_search lgdt3306a_search(struct dvb_frontend *fe)
1796*4882a593Smuzhiyun {
1797*4882a593Smuzhiyun 	enum fe_status status = 0;
1798*4882a593Smuzhiyun 	int ret;
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	/* set frontend */
1801*4882a593Smuzhiyun 	ret = lgdt3306a_set_parameters(fe);
1802*4882a593Smuzhiyun 	if (ret)
1803*4882a593Smuzhiyun 		goto error;
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 	ret = lgdt3306a_read_status(fe, &status);
1806*4882a593Smuzhiyun 	if (ret)
1807*4882a593Smuzhiyun 		goto error;
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 	/* check if we have a valid signal */
1810*4882a593Smuzhiyun 	if (status & FE_HAS_LOCK)
1811*4882a593Smuzhiyun 		return DVBFE_ALGO_SEARCH_SUCCESS;
1812*4882a593Smuzhiyun 	else
1813*4882a593Smuzhiyun 		return DVBFE_ALGO_SEARCH_AGAIN;
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun error:
1816*4882a593Smuzhiyun 	dbg_info("failed (%d)\n", ret);
1817*4882a593Smuzhiyun 	return DVBFE_ALGO_SEARCH_ERROR;
1818*4882a593Smuzhiyun }
1819*4882a593Smuzhiyun 
lgdt3306a_release(struct dvb_frontend * fe)1820*4882a593Smuzhiyun static void lgdt3306a_release(struct dvb_frontend *fe)
1821*4882a593Smuzhiyun {
1822*4882a593Smuzhiyun 	struct lgdt3306a_state *state = fe->demodulator_priv;
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	dbg_info("\n");
1825*4882a593Smuzhiyun 	kfree(state);
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun static const struct dvb_frontend_ops lgdt3306a_ops;
1829*4882a593Smuzhiyun 
lgdt3306a_attach(const struct lgdt3306a_config * config,struct i2c_adapter * i2c_adap)1830*4882a593Smuzhiyun struct dvb_frontend *lgdt3306a_attach(const struct lgdt3306a_config *config,
1831*4882a593Smuzhiyun 				      struct i2c_adapter *i2c_adap)
1832*4882a593Smuzhiyun {
1833*4882a593Smuzhiyun 	struct lgdt3306a_state *state = NULL;
1834*4882a593Smuzhiyun 	int ret;
1835*4882a593Smuzhiyun 	u8 val;
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	dbg_info("(%d-%04x)\n",
1838*4882a593Smuzhiyun 	       i2c_adap ? i2c_adapter_id(i2c_adap) : 0,
1839*4882a593Smuzhiyun 	       config ? config->i2c_addr : 0);
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	state = kzalloc(sizeof(struct lgdt3306a_state), GFP_KERNEL);
1842*4882a593Smuzhiyun 	if (state == NULL)
1843*4882a593Smuzhiyun 		goto fail;
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	state->cfg = config;
1846*4882a593Smuzhiyun 	state->i2c_adap = i2c_adap;
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	memcpy(&state->frontend.ops, &lgdt3306a_ops,
1849*4882a593Smuzhiyun 	       sizeof(struct dvb_frontend_ops));
1850*4882a593Smuzhiyun 	state->frontend.demodulator_priv = state;
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	/* verify that we're talking to a lg3306a */
1853*4882a593Smuzhiyun 	/* FGR - NOTE - there is no obvious ChipId to check; we check
1854*4882a593Smuzhiyun 	 * some "known" bits after reset, but it's still just a guess */
1855*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0000, &val);
1856*4882a593Smuzhiyun 	if (lg_chkerr(ret))
1857*4882a593Smuzhiyun 		goto fail;
1858*4882a593Smuzhiyun 	if ((val & 0x74) != 0x74) {
1859*4882a593Smuzhiyun 		pr_warn("expected 0x74, got 0x%x\n", (val & 0x74));
1860*4882a593Smuzhiyun #if 0
1861*4882a593Smuzhiyun 		/* FIXME - re-enable when we know this is right */
1862*4882a593Smuzhiyun 		goto fail;
1863*4882a593Smuzhiyun #endif
1864*4882a593Smuzhiyun 	}
1865*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0001, &val);
1866*4882a593Smuzhiyun 	if (lg_chkerr(ret))
1867*4882a593Smuzhiyun 		goto fail;
1868*4882a593Smuzhiyun 	if ((val & 0xf6) != 0xc6) {
1869*4882a593Smuzhiyun 		pr_warn("expected 0xc6, got 0x%x\n", (val & 0xf6));
1870*4882a593Smuzhiyun #if 0
1871*4882a593Smuzhiyun 		/* FIXME - re-enable when we know this is right */
1872*4882a593Smuzhiyun 		goto fail;
1873*4882a593Smuzhiyun #endif
1874*4882a593Smuzhiyun 	}
1875*4882a593Smuzhiyun 	ret = lgdt3306a_read_reg(state, 0x0002, &val);
1876*4882a593Smuzhiyun 	if (lg_chkerr(ret))
1877*4882a593Smuzhiyun 		goto fail;
1878*4882a593Smuzhiyun 	if ((val & 0x73) != 0x03) {
1879*4882a593Smuzhiyun 		pr_warn("expected 0x03, got 0x%x\n", (val & 0x73));
1880*4882a593Smuzhiyun #if 0
1881*4882a593Smuzhiyun 		/* FIXME - re-enable when we know this is right */
1882*4882a593Smuzhiyun 		goto fail;
1883*4882a593Smuzhiyun #endif
1884*4882a593Smuzhiyun 	}
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	state->current_frequency = -1;
1887*4882a593Smuzhiyun 	state->current_modulation = -1;
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun 	lgdt3306a_sleep(state);
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 	return &state->frontend;
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun fail:
1894*4882a593Smuzhiyun 	pr_warn("unable to detect LGDT3306A hardware\n");
1895*4882a593Smuzhiyun 	kfree(state);
1896*4882a593Smuzhiyun 	return NULL;
1897*4882a593Smuzhiyun }
1898*4882a593Smuzhiyun EXPORT_SYMBOL(lgdt3306a_attach);
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun #ifdef DBG_DUMP
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun static const short regtab[] = {
1903*4882a593Smuzhiyun 	0x0000, /* SOFTRSTB 1'b1 1'b1 1'b1 ADCPDB 1'b1 PLLPDB GBBPDB 11111111 */
1904*4882a593Smuzhiyun 	0x0001, /* 1'b1 1'b1 1'b0 1'b0 AUTORPTRS */
1905*4882a593Smuzhiyun 	0x0002, /* NI2CRPTEN 1'b0 1'b0 1'b0 SPECINVAUT */
1906*4882a593Smuzhiyun 	0x0003, /* AGCRFOUT */
1907*4882a593Smuzhiyun 	0x0004, /* ADCSEL1V ADCCNT ADCCNF ADCCNS ADCCLKPLL */
1908*4882a593Smuzhiyun 	0x0005, /* PLLINDIVSE */
1909*4882a593Smuzhiyun 	0x0006, /* PLLCTRL[7:0] 11100001 */
1910*4882a593Smuzhiyun 	0x0007, /* SYSINITWAITTIME[7:0] (msec) 00001000 */
1911*4882a593Smuzhiyun 	0x0008, /* STDOPMODE[7:0] 10000000 */
1912*4882a593Smuzhiyun 	0x0009, /* 1'b0 1'b0 1'b0 STDOPDETTMODE[2:0] STDOPDETCMODE[1:0] 00011110 */
1913*4882a593Smuzhiyun 	0x000a, /* DAFTEN 1'b1 x x SCSYSLOCK */
1914*4882a593Smuzhiyun 	0x000b, /* SCSYSLOCKCHKTIME[7:0] (10msec) 01100100 */
1915*4882a593Smuzhiyun 	0x000d, /* x SAMPLING4 */
1916*4882a593Smuzhiyun 	0x000e, /* SAMFREQ[15:8] 00000000 */
1917*4882a593Smuzhiyun 	0x000f, /* SAMFREQ[7:0] 00000000 */
1918*4882a593Smuzhiyun 	0x0010, /* IFFREQ[15:8] 01100000 */
1919*4882a593Smuzhiyun 	0x0011, /* IFFREQ[7:0] 00000000 */
1920*4882a593Smuzhiyun 	0x0012, /* AGCEN AGCREFMO */
1921*4882a593Smuzhiyun 	0x0013, /* AGCRFFIXB AGCIFFIXB AGCLOCKDETRNGSEL[1:0] 1'b1 1'b0 1'b0 1'b0 11101000 */
1922*4882a593Smuzhiyun 	0x0014, /* AGCFIXVALUE[7:0] 01111111 */
1923*4882a593Smuzhiyun 	0x0015, /* AGCREF[15:8] 00001010 */
1924*4882a593Smuzhiyun 	0x0016, /* AGCREF[7:0] 11100100 */
1925*4882a593Smuzhiyun 	0x0017, /* AGCDELAY[7:0] 00100000 */
1926*4882a593Smuzhiyun 	0x0018, /* AGCRFBW[3:0] AGCIFBW[3:0] 10001000 */
1927*4882a593Smuzhiyun 	0x0019, /* AGCUDOUTMODE[1:0] AGCUDCTRLLEN[1:0] AGCUDCTRL */
1928*4882a593Smuzhiyun 	0x001c, /* 1'b1 PFEN MFEN AICCVSYNC */
1929*4882a593Smuzhiyun 	0x001d, /* 1'b0 1'b1 1'b0 1'b1 AICCVSYNC */
1930*4882a593Smuzhiyun 	0x001e, /* AICCALPHA[3:0] 1'b1 1'b0 1'b1 1'b0 01111010 */
1931*4882a593Smuzhiyun 	0x001f, /* AICCDETTH[19:16] AICCOFFTH[19:16] 00000000 */
1932*4882a593Smuzhiyun 	0x0020, /* AICCDETTH[15:8] 01111100 */
1933*4882a593Smuzhiyun 	0x0021, /* AICCDETTH[7:0] 00000000 */
1934*4882a593Smuzhiyun 	0x0022, /* AICCOFFTH[15:8] 00000101 */
1935*4882a593Smuzhiyun 	0x0023, /* AICCOFFTH[7:0] 11100000 */
1936*4882a593Smuzhiyun 	0x0024, /* AICCOPMODE3[1:0] AICCOPMODE2[1:0] AICCOPMODE1[1:0] AICCOPMODE0[1:0] 00000000 */
1937*4882a593Smuzhiyun 	0x0025, /* AICCFIXFREQ3[23:16] 00000000 */
1938*4882a593Smuzhiyun 	0x0026, /* AICCFIXFREQ3[15:8] 00000000 */
1939*4882a593Smuzhiyun 	0x0027, /* AICCFIXFREQ3[7:0] 00000000 */
1940*4882a593Smuzhiyun 	0x0028, /* AICCFIXFREQ2[23:16] 00000000 */
1941*4882a593Smuzhiyun 	0x0029, /* AICCFIXFREQ2[15:8] 00000000 */
1942*4882a593Smuzhiyun 	0x002a, /* AICCFIXFREQ2[7:0] 00000000 */
1943*4882a593Smuzhiyun 	0x002b, /* AICCFIXFREQ1[23:16] 00000000 */
1944*4882a593Smuzhiyun 	0x002c, /* AICCFIXFREQ1[15:8] 00000000 */
1945*4882a593Smuzhiyun 	0x002d, /* AICCFIXFREQ1[7:0] 00000000 */
1946*4882a593Smuzhiyun 	0x002e, /* AICCFIXFREQ0[23:16] 00000000 */
1947*4882a593Smuzhiyun 	0x002f, /* AICCFIXFREQ0[15:8] 00000000 */
1948*4882a593Smuzhiyun 	0x0030, /* AICCFIXFREQ0[7:0] 00000000 */
1949*4882a593Smuzhiyun 	0x0031, /* 1'b0 1'b1 1'b0 1'b0 x DAGC1STER */
1950*4882a593Smuzhiyun 	0x0032, /* DAGC1STEN DAGC1STER */
1951*4882a593Smuzhiyun 	0x0033, /* DAGC1STREF[15:8] 00001010 */
1952*4882a593Smuzhiyun 	0x0034, /* DAGC1STREF[7:0] 11100100 */
1953*4882a593Smuzhiyun 	0x0035, /* DAGC2NDE */
1954*4882a593Smuzhiyun 	0x0036, /* DAGC2NDREF[15:8] 00001010 */
1955*4882a593Smuzhiyun 	0x0037, /* DAGC2NDREF[7:0] 10000000 */
1956*4882a593Smuzhiyun 	0x0038, /* DAGC2NDLOCKDETRNGSEL[1:0] */
1957*4882a593Smuzhiyun 	0x003d, /* 1'b1 SAMGEARS */
1958*4882a593Smuzhiyun 	0x0040, /* SAMLFGMA */
1959*4882a593Smuzhiyun 	0x0041, /* SAMLFBWM */
1960*4882a593Smuzhiyun 	0x0044, /* 1'b1 CRGEARSHE */
1961*4882a593Smuzhiyun 	0x0045, /* CRLFGMAN */
1962*4882a593Smuzhiyun 	0x0046, /* CFLFBWMA */
1963*4882a593Smuzhiyun 	0x0047, /* CRLFGMAN */
1964*4882a593Smuzhiyun 	0x0048, /* x x x x CRLFGSTEP_VS[3:0] xxxx1001 */
1965*4882a593Smuzhiyun 	0x0049, /* CRLFBWMA */
1966*4882a593Smuzhiyun 	0x004a, /* CRLFBWMA */
1967*4882a593Smuzhiyun 	0x0050, /* 1'b0 1'b1 1'b1 1'b0 MSECALCDA */
1968*4882a593Smuzhiyun 	0x0070, /* TPOUTEN TPIFEN TPCLKOUTE */
1969*4882a593Smuzhiyun 	0x0071, /* TPSENB TPSSOPBITE */
1970*4882a593Smuzhiyun 	0x0073, /* TP47HINS x x CHBERINT PERMODE[1:0] PERINT[1:0] 1xx11100 */
1971*4882a593Smuzhiyun 	0x0075, /* x x x x x IQSWAPCTRL[2:0] xxxxx000 */
1972*4882a593Smuzhiyun 	0x0076, /* NBERCON NBERST NBERPOL NBERWSYN */
1973*4882a593Smuzhiyun 	0x0077, /* x NBERLOSTTH[2:0] NBERACQTH[3:0] x0000000 */
1974*4882a593Smuzhiyun 	0x0078, /* NBERPOLY[31:24] 00000000 */
1975*4882a593Smuzhiyun 	0x0079, /* NBERPOLY[23:16] 00000000 */
1976*4882a593Smuzhiyun 	0x007a, /* NBERPOLY[15:8] 00000000 */
1977*4882a593Smuzhiyun 	0x007b, /* NBERPOLY[7:0] 00000000 */
1978*4882a593Smuzhiyun 	0x007c, /* NBERPED[31:24] 00000000 */
1979*4882a593Smuzhiyun 	0x007d, /* NBERPED[23:16] 00000000 */
1980*4882a593Smuzhiyun 	0x007e, /* NBERPED[15:8] 00000000 */
1981*4882a593Smuzhiyun 	0x007f, /* NBERPED[7:0] 00000000 */
1982*4882a593Smuzhiyun 	0x0080, /* x AGCLOCK DAGCLOCK SYSLOCK x x NEVERLOCK[1:0] */
1983*4882a593Smuzhiyun 	0x0085, /* SPECINVST */
1984*4882a593Smuzhiyun 	0x0088, /* SYSLOCKTIME[15:8] */
1985*4882a593Smuzhiyun 	0x0089, /* SYSLOCKTIME[7:0] */
1986*4882a593Smuzhiyun 	0x008c, /* FECLOCKTIME[15:8] */
1987*4882a593Smuzhiyun 	0x008d, /* FECLOCKTIME[7:0] */
1988*4882a593Smuzhiyun 	0x008e, /* AGCACCOUT[15:8] */
1989*4882a593Smuzhiyun 	0x008f, /* AGCACCOUT[7:0] */
1990*4882a593Smuzhiyun 	0x0090, /* AICCREJSTATUS[3:0] AICCREJBUSY[3:0] */
1991*4882a593Smuzhiyun 	0x0091, /* AICCVSYNC */
1992*4882a593Smuzhiyun 	0x009c, /* CARRFREQOFFSET[15:8] */
1993*4882a593Smuzhiyun 	0x009d, /* CARRFREQOFFSET[7:0] */
1994*4882a593Smuzhiyun 	0x00a1, /* SAMFREQOFFSET[23:16] */
1995*4882a593Smuzhiyun 	0x00a2, /* SAMFREQOFFSET[15:8] */
1996*4882a593Smuzhiyun 	0x00a3, /* SAMFREQOFFSET[7:0] */
1997*4882a593Smuzhiyun 	0x00a6, /* SYNCLOCK SYNCLOCKH */
1998*4882a593Smuzhiyun #if 0 /* covered elsewhere */
1999*4882a593Smuzhiyun 	0x00e8, /* CONSTPWR[15:8] */
2000*4882a593Smuzhiyun 	0x00e9, /* CONSTPWR[7:0] */
2001*4882a593Smuzhiyun 	0x00ea, /* BMSE[15:8] */
2002*4882a593Smuzhiyun 	0x00eb, /* BMSE[7:0] */
2003*4882a593Smuzhiyun 	0x00ec, /* MSE[15:8] */
2004*4882a593Smuzhiyun 	0x00ed, /* MSE[7:0] */
2005*4882a593Smuzhiyun 	0x00ee, /* CONSTI[7:0] */
2006*4882a593Smuzhiyun 	0x00ef, /* CONSTQ[7:0] */
2007*4882a593Smuzhiyun #endif
2008*4882a593Smuzhiyun 	0x00f4, /* TPIFTPERRCNT[7:0] */
2009*4882a593Smuzhiyun 	0x00f5, /* TPCORREC */
2010*4882a593Smuzhiyun 	0x00f6, /* VBBER[15:8] */
2011*4882a593Smuzhiyun 	0x00f7, /* VBBER[7:0] */
2012*4882a593Smuzhiyun 	0x00f8, /* VABER[15:8] */
2013*4882a593Smuzhiyun 	0x00f9, /* VABER[7:0] */
2014*4882a593Smuzhiyun 	0x00fa, /* TPERRCNT[7:0] */
2015*4882a593Smuzhiyun 	0x00fb, /* NBERLOCK x x x x x x x */
2016*4882a593Smuzhiyun 	0x00fc, /* NBERVALUE[31:24] */
2017*4882a593Smuzhiyun 	0x00fd, /* NBERVALUE[23:16] */
2018*4882a593Smuzhiyun 	0x00fe, /* NBERVALUE[15:8] */
2019*4882a593Smuzhiyun 	0x00ff, /* NBERVALUE[7:0] */
2020*4882a593Smuzhiyun 	0x1000, /* 1'b0 WODAGCOU */
2021*4882a593Smuzhiyun 	0x1005, /* x x 1'b1 1'b1 x SRD_Q_QM */
2022*4882a593Smuzhiyun 	0x1009, /* SRDWAITTIME[7:0] (10msec) 00100011 */
2023*4882a593Smuzhiyun 	0x100a, /* SRDWAITTIME_CQS[7:0] (msec) 01100100 */
2024*4882a593Smuzhiyun 	0x101a, /* x 1'b1 1'b0 1'b0 x QMDQAMMODE[2:0] x100x010 */
2025*4882a593Smuzhiyun 	0x1036, /* 1'b0 1'b1 1'b0 1'b0 SAMGSEND_CQS[3:0] 01001110 */
2026*4882a593Smuzhiyun 	0x103c, /* SAMGSAUTOSTL_V[3:0] SAMGSAUTOEDL_V[3:0] 01000110 */
2027*4882a593Smuzhiyun 	0x103d, /* 1'b1 1'b1 SAMCNORMBP_V[1:0] 1'b0 1'b0 SAMMODESEL_V[1:0] 11100001 */
2028*4882a593Smuzhiyun 	0x103f, /* SAMZTEDSE */
2029*4882a593Smuzhiyun 	0x105d, /* EQSTATUSE */
2030*4882a593Smuzhiyun 	0x105f, /* x PMAPG2_V[2:0] x DMAPG2_V[2:0] x001x011 */
2031*4882a593Smuzhiyun 	0x1060, /* 1'b1 EQSTATUSE */
2032*4882a593Smuzhiyun 	0x1061, /* CRMAPBWSTL_V[3:0] CRMAPBWEDL_V[3:0] 00000100 */
2033*4882a593Smuzhiyun 	0x1065, /* 1'b0 x CRMODE_V[1:0] 1'b1 x 1'b1 x 0x111x1x */
2034*4882a593Smuzhiyun 	0x1066, /* 1'b0 1'b0 1'b1 1'b0 1'b1 PNBOOSTSE */
2035*4882a593Smuzhiyun 	0x1068, /* CREPHNGAIN2_V[3:0] CREPHNPBW_V[3:0] 10010001 */
2036*4882a593Smuzhiyun 	0x106e, /* x x x x x CREPHNEN_ */
2037*4882a593Smuzhiyun 	0x106f, /* CREPHNTH_V[7:0] 00010101 */
2038*4882a593Smuzhiyun 	0x1072, /* CRSWEEPN */
2039*4882a593Smuzhiyun 	0x1073, /* CRPGAIN_V[3:0] x x 1'b1 1'b1 1001xx11 */
2040*4882a593Smuzhiyun 	0x1074, /* CRPBW_V[3:0] x x 1'b1 1'b1 0001xx11 */
2041*4882a593Smuzhiyun 	0x1080, /* DAFTSTATUS[1:0] x x x x x x */
2042*4882a593Smuzhiyun 	0x1081, /* SRDSTATUS[1:0] x x x x x SRDLOCK */
2043*4882a593Smuzhiyun 	0x10a9, /* EQSTATUS_CQS[1:0] x x x x x x */
2044*4882a593Smuzhiyun 	0x10b7, /* EQSTATUS_V[1:0] x x x x x x */
2045*4882a593Smuzhiyun #if 0 /* SMART_ANT */
2046*4882a593Smuzhiyun 	0x1f00, /* MODEDETE */
2047*4882a593Smuzhiyun 	0x1f01, /* x x x x x x x SFNRST xxxxxxx0 */
2048*4882a593Smuzhiyun 	0x1f03, /* NUMOFANT[7:0] 10000000 */
2049*4882a593Smuzhiyun 	0x1f04, /* x SELMASK[6:0] x0000000 */
2050*4882a593Smuzhiyun 	0x1f05, /* x SETMASK[6:0] x0000000 */
2051*4882a593Smuzhiyun 	0x1f06, /* x TXDATA[6:0] x0000000 */
2052*4882a593Smuzhiyun 	0x1f07, /* x CHNUMBER[6:0] x0000000 */
2053*4882a593Smuzhiyun 	0x1f09, /* AGCTIME[23:16] 10011000 */
2054*4882a593Smuzhiyun 	0x1f0a, /* AGCTIME[15:8] 10010110 */
2055*4882a593Smuzhiyun 	0x1f0b, /* AGCTIME[7:0] 10000000 */
2056*4882a593Smuzhiyun 	0x1f0c, /* ANTTIME[31:24] 00000000 */
2057*4882a593Smuzhiyun 	0x1f0d, /* ANTTIME[23:16] 00000011 */
2058*4882a593Smuzhiyun 	0x1f0e, /* ANTTIME[15:8] 10010000 */
2059*4882a593Smuzhiyun 	0x1f0f, /* ANTTIME[7:0] 10010000 */
2060*4882a593Smuzhiyun 	0x1f11, /* SYNCTIME[23:16] 10011000 */
2061*4882a593Smuzhiyun 	0x1f12, /* SYNCTIME[15:8] 10010110 */
2062*4882a593Smuzhiyun 	0x1f13, /* SYNCTIME[7:0] 10000000 */
2063*4882a593Smuzhiyun 	0x1f14, /* SNRTIME[31:24] 00000001 */
2064*4882a593Smuzhiyun 	0x1f15, /* SNRTIME[23:16] 01111101 */
2065*4882a593Smuzhiyun 	0x1f16, /* SNRTIME[15:8] 01111000 */
2066*4882a593Smuzhiyun 	0x1f17, /* SNRTIME[7:0] 01000000 */
2067*4882a593Smuzhiyun 	0x1f19, /* FECTIME[23:16] 00000000 */
2068*4882a593Smuzhiyun 	0x1f1a, /* FECTIME[15:8] 01110010 */
2069*4882a593Smuzhiyun 	0x1f1b, /* FECTIME[7:0] 01110000 */
2070*4882a593Smuzhiyun 	0x1f1d, /* FECTHD[7:0] 00000011 */
2071*4882a593Smuzhiyun 	0x1f1f, /* SNRTHD[23:16] 00001000 */
2072*4882a593Smuzhiyun 	0x1f20, /* SNRTHD[15:8] 01111111 */
2073*4882a593Smuzhiyun 	0x1f21, /* SNRTHD[7:0] 10000101 */
2074*4882a593Smuzhiyun 	0x1f80, /* IRQFLG x x SFSDRFLG MODEBFLG SAVEFLG SCANFLG TRACKFLG */
2075*4882a593Smuzhiyun 	0x1f81, /* x SYNCCON SNRCON FECCON x STDBUSY SYNCRST AGCFZCO */
2076*4882a593Smuzhiyun 	0x1f82, /* x x x SCANOPCD[4:0] */
2077*4882a593Smuzhiyun 	0x1f83, /* x x x x MAINOPCD[3:0] */
2078*4882a593Smuzhiyun 	0x1f84, /* x x RXDATA[13:8] */
2079*4882a593Smuzhiyun 	0x1f85, /* RXDATA[7:0] */
2080*4882a593Smuzhiyun 	0x1f86, /* x x SDTDATA[13:8] */
2081*4882a593Smuzhiyun 	0x1f87, /* SDTDATA[7:0] */
2082*4882a593Smuzhiyun 	0x1f89, /* ANTSNR[23:16] */
2083*4882a593Smuzhiyun 	0x1f8a, /* ANTSNR[15:8] */
2084*4882a593Smuzhiyun 	0x1f8b, /* ANTSNR[7:0] */
2085*4882a593Smuzhiyun 	0x1f8c, /* x x x x ANTFEC[13:8] */
2086*4882a593Smuzhiyun 	0x1f8d, /* ANTFEC[7:0] */
2087*4882a593Smuzhiyun 	0x1f8e, /* MAXCNT[7:0] */
2088*4882a593Smuzhiyun 	0x1f8f, /* SCANCNT[7:0] */
2089*4882a593Smuzhiyun 	0x1f91, /* MAXPW[23:16] */
2090*4882a593Smuzhiyun 	0x1f92, /* MAXPW[15:8] */
2091*4882a593Smuzhiyun 	0x1f93, /* MAXPW[7:0] */
2092*4882a593Smuzhiyun 	0x1f95, /* CURPWMSE[23:16] */
2093*4882a593Smuzhiyun 	0x1f96, /* CURPWMSE[15:8] */
2094*4882a593Smuzhiyun 	0x1f97, /* CURPWMSE[7:0] */
2095*4882a593Smuzhiyun #endif /* SMART_ANT */
2096*4882a593Smuzhiyun 	0x211f, /* 1'b1 1'b1 1'b1 CIRQEN x x 1'b0 1'b0 1111xx00 */
2097*4882a593Smuzhiyun 	0x212a, /* EQAUTOST */
2098*4882a593Smuzhiyun 	0x2122, /* CHFAST[7:0] 01100000 */
2099*4882a593Smuzhiyun 	0x212b, /* FFFSTEP_V[3:0] x FBFSTEP_V[2:0] 0001x001 */
2100*4882a593Smuzhiyun 	0x212c, /* PHDEROTBWSEL[3:0] 1'b1 1'b1 1'b1 1'b0 10001110 */
2101*4882a593Smuzhiyun 	0x212d, /* 1'b1 1'b1 1'b1 1'b1 x x TPIFLOCKS */
2102*4882a593Smuzhiyun 	0x2135, /* DYNTRACKFDEQ[3:0] x 1'b0 1'b0 1'b0 1010x000 */
2103*4882a593Smuzhiyun 	0x2141, /* TRMODE[1:0] 1'b1 1'b1 1'b0 1'b1 1'b1 1'b1 01110111 */
2104*4882a593Smuzhiyun 	0x2162, /* AICCCTRLE */
2105*4882a593Smuzhiyun 	0x2173, /* PHNCNFCNT[7:0] 00000100 */
2106*4882a593Smuzhiyun 	0x2179, /* 1'b0 1'b0 1'b0 1'b1 x BADSINGLEDYNTRACKFBF[2:0] 0001x001 */
2107*4882a593Smuzhiyun 	0x217a, /* 1'b0 1'b0 1'b0 1'b1 x BADSLOWSINGLEDYNTRACKFBF[2:0] 0001x001 */
2108*4882a593Smuzhiyun 	0x217e, /* CNFCNTTPIF[7:0] 00001000 */
2109*4882a593Smuzhiyun 	0x217f, /* TPERRCNTTPIF[7:0] 00000001 */
2110*4882a593Smuzhiyun 	0x2180, /* x x x x x x FBDLYCIR[9:8] */
2111*4882a593Smuzhiyun 	0x2181, /* FBDLYCIR[7:0] */
2112*4882a593Smuzhiyun 	0x2185, /* MAXPWRMAIN[7:0] */
2113*4882a593Smuzhiyun 	0x2191, /* NCOMBDET x x x x x x x */
2114*4882a593Smuzhiyun 	0x2199, /* x MAINSTRON */
2115*4882a593Smuzhiyun 	0x219a, /* FFFEQSTEPOUT_V[3:0] FBFSTEPOUT_V[2:0] */
2116*4882a593Smuzhiyun 	0x21a1, /* x x SNRREF[5:0] */
2117*4882a593Smuzhiyun 	0x2845, /* 1'b0 1'b1 x x FFFSTEP_CQS[1:0] FFFCENTERTAP[1:0] 01xx1110 */
2118*4882a593Smuzhiyun 	0x2846, /* 1'b0 x 1'b0 1'b1 FBFSTEP_CQS[1:0] 1'b1 1'b0 0x011110 */
2119*4882a593Smuzhiyun 	0x2847, /* ENNOSIGDE */
2120*4882a593Smuzhiyun 	0x2849, /* 1'b1 1'b1 NOUSENOSI */
2121*4882a593Smuzhiyun 	0x284a, /* EQINITWAITTIME[7:0] 01100100 */
2122*4882a593Smuzhiyun 	0x3000, /* 1'b1 1'b1 1'b1 x x x 1'b0 RPTRSTM */
2123*4882a593Smuzhiyun 	0x3001, /* RPTRSTWAITTIME[7:0] (100msec) 00110010 */
2124*4882a593Smuzhiyun 	0x3031, /* FRAMELOC */
2125*4882a593Smuzhiyun 	0x3032, /* 1'b1 1'b0 1'b0 1'b0 x x FRAMELOCKMODE_CQS[1:0] 1000xx11 */
2126*4882a593Smuzhiyun 	0x30a9, /* VDLOCK_Q FRAMELOCK */
2127*4882a593Smuzhiyun 	0x30aa, /* MPEGLOCK */
2128*4882a593Smuzhiyun };
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun #define numDumpRegs (ARRAY_SIZE(regtab))
2131*4882a593Smuzhiyun static u8 regval1[numDumpRegs] = {0, };
2132*4882a593Smuzhiyun static u8 regval2[numDumpRegs] = {0, };
2133*4882a593Smuzhiyun 
lgdt3306a_DumpAllRegs(struct lgdt3306a_state * state)2134*4882a593Smuzhiyun static void lgdt3306a_DumpAllRegs(struct lgdt3306a_state *state)
2135*4882a593Smuzhiyun {
2136*4882a593Smuzhiyun 		memset(regval2, 0xff, sizeof(regval2));
2137*4882a593Smuzhiyun 		lgdt3306a_DumpRegs(state);
2138*4882a593Smuzhiyun }
2139*4882a593Smuzhiyun 
lgdt3306a_DumpRegs(struct lgdt3306a_state * state)2140*4882a593Smuzhiyun static void lgdt3306a_DumpRegs(struct lgdt3306a_state *state)
2141*4882a593Smuzhiyun {
2142*4882a593Smuzhiyun 	int i;
2143*4882a593Smuzhiyun 	int sav_debug = debug;
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun 	if ((debug & DBG_DUMP) == 0)
2146*4882a593Smuzhiyun 		return;
2147*4882a593Smuzhiyun 	debug &= ~DBG_REG; /* suppress DBG_REG during reg dump */
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun 	lg_debug("\n");
2150*4882a593Smuzhiyun 
2151*4882a593Smuzhiyun 	for (i = 0; i < numDumpRegs; i++) {
2152*4882a593Smuzhiyun 		lgdt3306a_read_reg(state, regtab[i], &regval1[i]);
2153*4882a593Smuzhiyun 		if (regval1[i] != regval2[i]) {
2154*4882a593Smuzhiyun 			lg_debug(" %04X = %02X\n", regtab[i], regval1[i]);
2155*4882a593Smuzhiyun 			regval2[i] = regval1[i];
2156*4882a593Smuzhiyun 		}
2157*4882a593Smuzhiyun 	}
2158*4882a593Smuzhiyun 	debug = sav_debug;
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun #endif /* DBG_DUMP */
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun static const struct dvb_frontend_ops lgdt3306a_ops = {
2165*4882a593Smuzhiyun 	.delsys = { SYS_ATSC, SYS_DVBC_ANNEX_B },
2166*4882a593Smuzhiyun 	.info = {
2167*4882a593Smuzhiyun 		.name = "LG Electronics LGDT3306A VSB/QAM Frontend",
2168*4882a593Smuzhiyun 		.frequency_min_hz      =  54 * MHz,
2169*4882a593Smuzhiyun 		.frequency_max_hz      = 858 * MHz,
2170*4882a593Smuzhiyun 		.frequency_stepsize_hz = 62500,
2171*4882a593Smuzhiyun 		.caps = FE_CAN_QAM_AUTO | FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
2172*4882a593Smuzhiyun 	},
2173*4882a593Smuzhiyun 	.i2c_gate_ctrl        = lgdt3306a_i2c_gate_ctrl,
2174*4882a593Smuzhiyun 	.init                 = lgdt3306a_init,
2175*4882a593Smuzhiyun 	.sleep                = lgdt3306a_fe_sleep,
2176*4882a593Smuzhiyun 	/* if this is set, it overrides the default swzigzag */
2177*4882a593Smuzhiyun 	.tune                 = lgdt3306a_tune,
2178*4882a593Smuzhiyun 	.set_frontend         = lgdt3306a_set_parameters,
2179*4882a593Smuzhiyun 	.get_frontend         = lgdt3306a_get_frontend,
2180*4882a593Smuzhiyun 	.get_frontend_algo    = lgdt3306a_get_frontend_algo,
2181*4882a593Smuzhiyun 	.get_tune_settings    = lgdt3306a_get_tune_settings,
2182*4882a593Smuzhiyun 	.read_status          = lgdt3306a_read_status,
2183*4882a593Smuzhiyun 	.read_ber             = lgdt3306a_read_ber,
2184*4882a593Smuzhiyun 	.read_signal_strength = lgdt3306a_read_signal_strength,
2185*4882a593Smuzhiyun 	.read_snr             = lgdt3306a_read_snr,
2186*4882a593Smuzhiyun 	.read_ucblocks        = lgdt3306a_read_ucblocks,
2187*4882a593Smuzhiyun 	.release              = lgdt3306a_release,
2188*4882a593Smuzhiyun 	.ts_bus_ctrl          = lgdt3306a_ts_bus_ctrl,
2189*4882a593Smuzhiyun 	.search               = lgdt3306a_search,
2190*4882a593Smuzhiyun };
2191*4882a593Smuzhiyun 
lgdt3306a_select(struct i2c_mux_core * muxc,u32 chan)2192*4882a593Smuzhiyun static int lgdt3306a_select(struct i2c_mux_core *muxc, u32 chan)
2193*4882a593Smuzhiyun {
2194*4882a593Smuzhiyun 	struct i2c_client *client = i2c_mux_priv(muxc);
2195*4882a593Smuzhiyun 	struct lgdt3306a_state *state = i2c_get_clientdata(client);
2196*4882a593Smuzhiyun 
2197*4882a593Smuzhiyun 	return lgdt3306a_i2c_gate_ctrl(&state->frontend, 1);
2198*4882a593Smuzhiyun }
2199*4882a593Smuzhiyun 
lgdt3306a_deselect(struct i2c_mux_core * muxc,u32 chan)2200*4882a593Smuzhiyun static int lgdt3306a_deselect(struct i2c_mux_core *muxc, u32 chan)
2201*4882a593Smuzhiyun {
2202*4882a593Smuzhiyun 	struct i2c_client *client = i2c_mux_priv(muxc);
2203*4882a593Smuzhiyun 	struct lgdt3306a_state *state = i2c_get_clientdata(client);
2204*4882a593Smuzhiyun 
2205*4882a593Smuzhiyun 	return lgdt3306a_i2c_gate_ctrl(&state->frontend, 0);
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun 
lgdt3306a_probe(struct i2c_client * client,const struct i2c_device_id * id)2208*4882a593Smuzhiyun static int lgdt3306a_probe(struct i2c_client *client,
2209*4882a593Smuzhiyun 		const struct i2c_device_id *id)
2210*4882a593Smuzhiyun {
2211*4882a593Smuzhiyun 	struct lgdt3306a_config *config;
2212*4882a593Smuzhiyun 	struct lgdt3306a_state *state;
2213*4882a593Smuzhiyun 	struct dvb_frontend *fe;
2214*4882a593Smuzhiyun 	int ret;
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 	config = kmemdup(client->dev.platform_data,
2217*4882a593Smuzhiyun 			 sizeof(struct lgdt3306a_config), GFP_KERNEL);
2218*4882a593Smuzhiyun 	if (config == NULL) {
2219*4882a593Smuzhiyun 		ret = -ENOMEM;
2220*4882a593Smuzhiyun 		goto fail;
2221*4882a593Smuzhiyun 	}
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun 	config->i2c_addr = client->addr;
2224*4882a593Smuzhiyun 	fe = lgdt3306a_attach(config, client->adapter);
2225*4882a593Smuzhiyun 	if (fe == NULL) {
2226*4882a593Smuzhiyun 		ret = -ENODEV;
2227*4882a593Smuzhiyun 		goto err_fe;
2228*4882a593Smuzhiyun 	}
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun 	i2c_set_clientdata(client, fe->demodulator_priv);
2231*4882a593Smuzhiyun 	state = fe->demodulator_priv;
2232*4882a593Smuzhiyun 	state->frontend.ops.release = NULL;
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 	/* create mux i2c adapter for tuner */
2235*4882a593Smuzhiyun 	state->muxc = i2c_mux_alloc(client->adapter, &client->dev,
2236*4882a593Smuzhiyun 				  1, 0, I2C_MUX_LOCKED,
2237*4882a593Smuzhiyun 				  lgdt3306a_select, lgdt3306a_deselect);
2238*4882a593Smuzhiyun 	if (!state->muxc) {
2239*4882a593Smuzhiyun 		ret = -ENOMEM;
2240*4882a593Smuzhiyun 		goto err_kfree;
2241*4882a593Smuzhiyun 	}
2242*4882a593Smuzhiyun 	state->muxc->priv = client;
2243*4882a593Smuzhiyun 	ret = i2c_mux_add_adapter(state->muxc, 0, 0, 0);
2244*4882a593Smuzhiyun 	if (ret)
2245*4882a593Smuzhiyun 		goto err_kfree;
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 	/* create dvb_frontend */
2248*4882a593Smuzhiyun 	fe->ops.i2c_gate_ctrl = NULL;
2249*4882a593Smuzhiyun 	*config->i2c_adapter = state->muxc->adapter[0];
2250*4882a593Smuzhiyun 	*config->fe = fe;
2251*4882a593Smuzhiyun 
2252*4882a593Smuzhiyun 	dev_info(&client->dev, "LG Electronics LGDT3306A successfully identified\n");
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun 	return 0;
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun err_kfree:
2257*4882a593Smuzhiyun 	kfree(state);
2258*4882a593Smuzhiyun err_fe:
2259*4882a593Smuzhiyun 	kfree(config);
2260*4882a593Smuzhiyun fail:
2261*4882a593Smuzhiyun 	dev_warn(&client->dev, "probe failed = %d\n", ret);
2262*4882a593Smuzhiyun 	return ret;
2263*4882a593Smuzhiyun }
2264*4882a593Smuzhiyun 
lgdt3306a_remove(struct i2c_client * client)2265*4882a593Smuzhiyun static int lgdt3306a_remove(struct i2c_client *client)
2266*4882a593Smuzhiyun {
2267*4882a593Smuzhiyun 	struct lgdt3306a_state *state = i2c_get_clientdata(client);
2268*4882a593Smuzhiyun 
2269*4882a593Smuzhiyun 	i2c_mux_del_adapters(state->muxc);
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	state->frontend.ops.release = NULL;
2272*4882a593Smuzhiyun 	state->frontend.demodulator_priv = NULL;
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun 	kfree(state->cfg);
2275*4882a593Smuzhiyun 	kfree(state);
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 	return 0;
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun static const struct i2c_device_id lgdt3306a_id_table[] = {
2281*4882a593Smuzhiyun 	{"lgdt3306a", 0},
2282*4882a593Smuzhiyun 	{}
2283*4882a593Smuzhiyun };
2284*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, lgdt3306a_id_table);
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun static struct i2c_driver lgdt3306a_driver = {
2287*4882a593Smuzhiyun 	.driver = {
2288*4882a593Smuzhiyun 		.name                = "lgdt3306a",
2289*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
2290*4882a593Smuzhiyun 	},
2291*4882a593Smuzhiyun 	.probe		= lgdt3306a_probe,
2292*4882a593Smuzhiyun 	.remove		= lgdt3306a_remove,
2293*4882a593Smuzhiyun 	.id_table	= lgdt3306a_id_table,
2294*4882a593Smuzhiyun };
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun module_i2c_driver(lgdt3306a_driver);
2297*4882a593Smuzhiyun 
2298*4882a593Smuzhiyun MODULE_DESCRIPTION("LG Electronics LGDT3306A ATSC/QAM-B Demodulator Driver");
2299*4882a593Smuzhiyun MODULE_AUTHOR("Fred Richter <frichter@hauppauge.com>");
2300*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2301*4882a593Smuzhiyun MODULE_VERSION("0.2");
2302