1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Support for LG Electronics LGDT3304 and LGDT3305 - VSB/QAM
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2008, 2009, 2010 Michael Krufky <mkrufky@linuxtv.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * LGDT3304 support by Jarod Wilson <jarod@redhat.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <asm/div64.h>
11*4882a593Smuzhiyun #include <linux/dvb/frontend.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <media/dvb_math.h>
14*4882a593Smuzhiyun #include "lgdt3305.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun static int debug;
17*4882a593Smuzhiyun module_param(debug, int, 0644);
18*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "set debug level (info=1, reg=2 (or-able))");
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define DBG_INFO 1
21*4882a593Smuzhiyun #define DBG_REG 2
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define lg_printk(kern, fmt, arg...) \
24*4882a593Smuzhiyun printk(kern "%s: " fmt, __func__, ##arg)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define lg_info(fmt, arg...) printk(KERN_INFO "lgdt3305: " fmt, ##arg)
27*4882a593Smuzhiyun #define lg_warn(fmt, arg...) lg_printk(KERN_WARNING, fmt, ##arg)
28*4882a593Smuzhiyun #define lg_err(fmt, arg...) lg_printk(KERN_ERR, fmt, ##arg)
29*4882a593Smuzhiyun #define lg_dbg(fmt, arg...) if (debug & DBG_INFO) \
30*4882a593Smuzhiyun lg_printk(KERN_DEBUG, fmt, ##arg)
31*4882a593Smuzhiyun #define lg_reg(fmt, arg...) if (debug & DBG_REG) \
32*4882a593Smuzhiyun lg_printk(KERN_DEBUG, fmt, ##arg)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define lg_fail(ret) \
35*4882a593Smuzhiyun ({ \
36*4882a593Smuzhiyun int __ret; \
37*4882a593Smuzhiyun __ret = (ret < 0); \
38*4882a593Smuzhiyun if (__ret) \
39*4882a593Smuzhiyun lg_err("error %d on line %d\n", ret, __LINE__); \
40*4882a593Smuzhiyun __ret; \
41*4882a593Smuzhiyun })
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct lgdt3305_state {
44*4882a593Smuzhiyun struct i2c_adapter *i2c_adap;
45*4882a593Smuzhiyun const struct lgdt3305_config *cfg;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct dvb_frontend frontend;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun enum fe_modulation current_modulation;
50*4882a593Smuzhiyun u32 current_frequency;
51*4882a593Smuzhiyun u32 snr;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* FIXME: verify & document the LGDT3304 registers */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define LGDT3305_GEN_CTRL_1 0x0000
59*4882a593Smuzhiyun #define LGDT3305_GEN_CTRL_2 0x0001
60*4882a593Smuzhiyun #define LGDT3305_GEN_CTRL_3 0x0002
61*4882a593Smuzhiyun #define LGDT3305_GEN_STATUS 0x0003
62*4882a593Smuzhiyun #define LGDT3305_GEN_CONTROL 0x0007
63*4882a593Smuzhiyun #define LGDT3305_GEN_CTRL_4 0x000a
64*4882a593Smuzhiyun #define LGDT3305_DGTL_AGC_REF_1 0x0012
65*4882a593Smuzhiyun #define LGDT3305_DGTL_AGC_REF_2 0x0013
66*4882a593Smuzhiyun #define LGDT3305_CR_CTR_FREQ_1 0x0106
67*4882a593Smuzhiyun #define LGDT3305_CR_CTR_FREQ_2 0x0107
68*4882a593Smuzhiyun #define LGDT3305_CR_CTR_FREQ_3 0x0108
69*4882a593Smuzhiyun #define LGDT3305_CR_CTR_FREQ_4 0x0109
70*4882a593Smuzhiyun #define LGDT3305_CR_MSE_1 0x011b
71*4882a593Smuzhiyun #define LGDT3305_CR_MSE_2 0x011c
72*4882a593Smuzhiyun #define LGDT3305_CR_LOCK_STATUS 0x011d
73*4882a593Smuzhiyun #define LGDT3305_CR_CTRL_7 0x0126
74*4882a593Smuzhiyun #define LGDT3305_AGC_POWER_REF_1 0x0300
75*4882a593Smuzhiyun #define LGDT3305_AGC_POWER_REF_2 0x0301
76*4882a593Smuzhiyun #define LGDT3305_AGC_DELAY_PT_1 0x0302
77*4882a593Smuzhiyun #define LGDT3305_AGC_DELAY_PT_2 0x0303
78*4882a593Smuzhiyun #define LGDT3305_RFAGC_LOOP_FLTR_BW_1 0x0306
79*4882a593Smuzhiyun #define LGDT3305_RFAGC_LOOP_FLTR_BW_2 0x0307
80*4882a593Smuzhiyun #define LGDT3305_IFBW_1 0x0308
81*4882a593Smuzhiyun #define LGDT3305_IFBW_2 0x0309
82*4882a593Smuzhiyun #define LGDT3305_AGC_CTRL_1 0x030c
83*4882a593Smuzhiyun #define LGDT3305_AGC_CTRL_4 0x0314
84*4882a593Smuzhiyun #define LGDT3305_EQ_MSE_1 0x0413
85*4882a593Smuzhiyun #define LGDT3305_EQ_MSE_2 0x0414
86*4882a593Smuzhiyun #define LGDT3305_EQ_MSE_3 0x0415
87*4882a593Smuzhiyun #define LGDT3305_PT_MSE_1 0x0417
88*4882a593Smuzhiyun #define LGDT3305_PT_MSE_2 0x0418
89*4882a593Smuzhiyun #define LGDT3305_PT_MSE_3 0x0419
90*4882a593Smuzhiyun #define LGDT3305_FEC_BLOCK_CTRL 0x0504
91*4882a593Smuzhiyun #define LGDT3305_FEC_LOCK_STATUS 0x050a
92*4882a593Smuzhiyun #define LGDT3305_FEC_PKT_ERR_1 0x050c
93*4882a593Smuzhiyun #define LGDT3305_FEC_PKT_ERR_2 0x050d
94*4882a593Smuzhiyun #define LGDT3305_TP_CTRL_1 0x050e
95*4882a593Smuzhiyun #define LGDT3305_BERT_PERIOD 0x0801
96*4882a593Smuzhiyun #define LGDT3305_BERT_ERROR_COUNT_1 0x080a
97*4882a593Smuzhiyun #define LGDT3305_BERT_ERROR_COUNT_2 0x080b
98*4882a593Smuzhiyun #define LGDT3305_BERT_ERROR_COUNT_3 0x080c
99*4882a593Smuzhiyun #define LGDT3305_BERT_ERROR_COUNT_4 0x080d
100*4882a593Smuzhiyun
lgdt3305_write_reg(struct lgdt3305_state * state,u16 reg,u8 val)101*4882a593Smuzhiyun static int lgdt3305_write_reg(struct lgdt3305_state *state, u16 reg, u8 val)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun int ret;
104*4882a593Smuzhiyun u8 buf[] = { reg >> 8, reg & 0xff, val };
105*4882a593Smuzhiyun struct i2c_msg msg = {
106*4882a593Smuzhiyun .addr = state->cfg->i2c_addr, .flags = 0,
107*4882a593Smuzhiyun .buf = buf, .len = 3,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun lg_reg("reg: 0x%04x, val: 0x%02x\n", reg, val);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun ret = i2c_transfer(state->i2c_adap, &msg, 1);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (ret != 1) {
115*4882a593Smuzhiyun lg_err("error (addr %02x %02x <- %02x, err = %i)\n",
116*4882a593Smuzhiyun msg.buf[0], msg.buf[1], msg.buf[2], ret);
117*4882a593Smuzhiyun if (ret < 0)
118*4882a593Smuzhiyun return ret;
119*4882a593Smuzhiyun else
120*4882a593Smuzhiyun return -EREMOTEIO;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun return 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
lgdt3305_read_reg(struct lgdt3305_state * state,u16 reg,u8 * val)125*4882a593Smuzhiyun static int lgdt3305_read_reg(struct lgdt3305_state *state, u16 reg, u8 *val)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun int ret;
128*4882a593Smuzhiyun u8 reg_buf[] = { reg >> 8, reg & 0xff };
129*4882a593Smuzhiyun struct i2c_msg msg[] = {
130*4882a593Smuzhiyun { .addr = state->cfg->i2c_addr,
131*4882a593Smuzhiyun .flags = 0, .buf = reg_buf, .len = 2 },
132*4882a593Smuzhiyun { .addr = state->cfg->i2c_addr,
133*4882a593Smuzhiyun .flags = I2C_M_RD, .buf = val, .len = 1 },
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun lg_reg("reg: 0x%04x\n", reg);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun ret = i2c_transfer(state->i2c_adap, msg, 2);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (ret != 2) {
141*4882a593Smuzhiyun lg_err("error (addr %02x reg %04x error (ret == %i)\n",
142*4882a593Smuzhiyun state->cfg->i2c_addr, reg, ret);
143*4882a593Smuzhiyun if (ret < 0)
144*4882a593Smuzhiyun return ret;
145*4882a593Smuzhiyun else
146*4882a593Smuzhiyun return -EREMOTEIO;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define read_reg(state, reg) \
152*4882a593Smuzhiyun ({ \
153*4882a593Smuzhiyun u8 __val; \
154*4882a593Smuzhiyun int ret = lgdt3305_read_reg(state, reg, &__val); \
155*4882a593Smuzhiyun if (lg_fail(ret)) \
156*4882a593Smuzhiyun __val = 0; \
157*4882a593Smuzhiyun __val; \
158*4882a593Smuzhiyun })
159*4882a593Smuzhiyun
lgdt3305_set_reg_bit(struct lgdt3305_state * state,u16 reg,int bit,int onoff)160*4882a593Smuzhiyun static int lgdt3305_set_reg_bit(struct lgdt3305_state *state,
161*4882a593Smuzhiyun u16 reg, int bit, int onoff)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun u8 val;
164*4882a593Smuzhiyun int ret;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun lg_reg("reg: 0x%04x, bit: %d, level: %d\n", reg, bit, onoff);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun ret = lgdt3305_read_reg(state, reg, &val);
169*4882a593Smuzhiyun if (lg_fail(ret))
170*4882a593Smuzhiyun goto fail;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun val &= ~(1 << bit);
173*4882a593Smuzhiyun val |= (onoff & 1) << bit;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun ret = lgdt3305_write_reg(state, reg, val);
176*4882a593Smuzhiyun fail:
177*4882a593Smuzhiyun return ret;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun struct lgdt3305_reg {
181*4882a593Smuzhiyun u16 reg;
182*4882a593Smuzhiyun u8 val;
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
lgdt3305_write_regs(struct lgdt3305_state * state,struct lgdt3305_reg * regs,int len)185*4882a593Smuzhiyun static int lgdt3305_write_regs(struct lgdt3305_state *state,
186*4882a593Smuzhiyun struct lgdt3305_reg *regs, int len)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun int i, ret;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun lg_reg("writing %d registers...\n", len);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun for (i = 0; i < len - 1; i++) {
193*4882a593Smuzhiyun ret = lgdt3305_write_reg(state, regs[i].reg, regs[i].val);
194*4882a593Smuzhiyun if (lg_fail(ret))
195*4882a593Smuzhiyun return ret;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
201*4882a593Smuzhiyun
lgdt3305_soft_reset(struct lgdt3305_state * state)202*4882a593Smuzhiyun static int lgdt3305_soft_reset(struct lgdt3305_state *state)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun int ret;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun lg_dbg("\n");
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun ret = lgdt3305_set_reg_bit(state, LGDT3305_GEN_CTRL_3, 0, 0);
209*4882a593Smuzhiyun if (lg_fail(ret))
210*4882a593Smuzhiyun goto fail;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun msleep(20);
213*4882a593Smuzhiyun ret = lgdt3305_set_reg_bit(state, LGDT3305_GEN_CTRL_3, 0, 1);
214*4882a593Smuzhiyun fail:
215*4882a593Smuzhiyun return ret;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
lgdt3305_mpeg_mode(struct lgdt3305_state * state,enum lgdt3305_mpeg_mode mode)218*4882a593Smuzhiyun static inline int lgdt3305_mpeg_mode(struct lgdt3305_state *state,
219*4882a593Smuzhiyun enum lgdt3305_mpeg_mode mode)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun lg_dbg("(%d)\n", mode);
222*4882a593Smuzhiyun return lgdt3305_set_reg_bit(state, LGDT3305_TP_CTRL_1, 5, mode);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
lgdt3305_mpeg_mode_polarity(struct lgdt3305_state * state)225*4882a593Smuzhiyun static int lgdt3305_mpeg_mode_polarity(struct lgdt3305_state *state)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun u8 val;
228*4882a593Smuzhiyun int ret;
229*4882a593Smuzhiyun enum lgdt3305_tp_clock_edge edge = state->cfg->tpclk_edge;
230*4882a593Smuzhiyun enum lgdt3305_tp_clock_mode mode = state->cfg->tpclk_mode;
231*4882a593Smuzhiyun enum lgdt3305_tp_valid_polarity valid = state->cfg->tpvalid_polarity;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun lg_dbg("edge = %d, valid = %d\n", edge, valid);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun ret = lgdt3305_read_reg(state, LGDT3305_TP_CTRL_1, &val);
236*4882a593Smuzhiyun if (lg_fail(ret))
237*4882a593Smuzhiyun goto fail;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun val &= ~0x09;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if (edge)
242*4882a593Smuzhiyun val |= 0x08;
243*4882a593Smuzhiyun if (mode)
244*4882a593Smuzhiyun val |= 0x40;
245*4882a593Smuzhiyun if (valid)
246*4882a593Smuzhiyun val |= 0x01;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun ret = lgdt3305_write_reg(state, LGDT3305_TP_CTRL_1, val);
249*4882a593Smuzhiyun if (lg_fail(ret))
250*4882a593Smuzhiyun goto fail;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun ret = lgdt3305_soft_reset(state);
253*4882a593Smuzhiyun fail:
254*4882a593Smuzhiyun return ret;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
lgdt3305_set_modulation(struct lgdt3305_state * state,struct dtv_frontend_properties * p)257*4882a593Smuzhiyun static int lgdt3305_set_modulation(struct lgdt3305_state *state,
258*4882a593Smuzhiyun struct dtv_frontend_properties *p)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun u8 opermode;
261*4882a593Smuzhiyun int ret;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun lg_dbg("\n");
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun ret = lgdt3305_read_reg(state, LGDT3305_GEN_CTRL_1, &opermode);
266*4882a593Smuzhiyun if (lg_fail(ret))
267*4882a593Smuzhiyun goto fail;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun opermode &= ~0x03;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun switch (p->modulation) {
272*4882a593Smuzhiyun case VSB_8:
273*4882a593Smuzhiyun opermode |= 0x03;
274*4882a593Smuzhiyun break;
275*4882a593Smuzhiyun case QAM_64:
276*4882a593Smuzhiyun opermode |= 0x00;
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun case QAM_256:
279*4882a593Smuzhiyun opermode |= 0x01;
280*4882a593Smuzhiyun break;
281*4882a593Smuzhiyun default:
282*4882a593Smuzhiyun return -EINVAL;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun ret = lgdt3305_write_reg(state, LGDT3305_GEN_CTRL_1, opermode);
285*4882a593Smuzhiyun fail:
286*4882a593Smuzhiyun return ret;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
lgdt3305_set_filter_extension(struct lgdt3305_state * state,struct dtv_frontend_properties * p)289*4882a593Smuzhiyun static int lgdt3305_set_filter_extension(struct lgdt3305_state *state,
290*4882a593Smuzhiyun struct dtv_frontend_properties *p)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun int val;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun switch (p->modulation) {
295*4882a593Smuzhiyun case VSB_8:
296*4882a593Smuzhiyun val = 0;
297*4882a593Smuzhiyun break;
298*4882a593Smuzhiyun case QAM_64:
299*4882a593Smuzhiyun case QAM_256:
300*4882a593Smuzhiyun val = 1;
301*4882a593Smuzhiyun break;
302*4882a593Smuzhiyun default:
303*4882a593Smuzhiyun return -EINVAL;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun lg_dbg("val = %d\n", val);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return lgdt3305_set_reg_bit(state, 0x043f, 2, val);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
311*4882a593Smuzhiyun
lgdt3305_passband_digital_agc(struct lgdt3305_state * state,struct dtv_frontend_properties * p)312*4882a593Smuzhiyun static int lgdt3305_passband_digital_agc(struct lgdt3305_state *state,
313*4882a593Smuzhiyun struct dtv_frontend_properties *p)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun u16 agc_ref;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun switch (p->modulation) {
318*4882a593Smuzhiyun case VSB_8:
319*4882a593Smuzhiyun agc_ref = 0x32c4;
320*4882a593Smuzhiyun break;
321*4882a593Smuzhiyun case QAM_64:
322*4882a593Smuzhiyun agc_ref = 0x2a00;
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun case QAM_256:
325*4882a593Smuzhiyun agc_ref = 0x2a80;
326*4882a593Smuzhiyun break;
327*4882a593Smuzhiyun default:
328*4882a593Smuzhiyun return -EINVAL;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun lg_dbg("agc ref: 0x%04x\n", agc_ref);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_DGTL_AGC_REF_1, agc_ref >> 8);
334*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_DGTL_AGC_REF_2, agc_ref & 0xff);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun return 0;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
lgdt3305_rfagc_loop(struct lgdt3305_state * state,struct dtv_frontend_properties * p)339*4882a593Smuzhiyun static int lgdt3305_rfagc_loop(struct lgdt3305_state *state,
340*4882a593Smuzhiyun struct dtv_frontend_properties *p)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun u16 ifbw, rfbw, agcdelay;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun switch (p->modulation) {
345*4882a593Smuzhiyun case VSB_8:
346*4882a593Smuzhiyun agcdelay = 0x04c0;
347*4882a593Smuzhiyun rfbw = 0x8000;
348*4882a593Smuzhiyun ifbw = 0x8000;
349*4882a593Smuzhiyun break;
350*4882a593Smuzhiyun case QAM_64:
351*4882a593Smuzhiyun case QAM_256:
352*4882a593Smuzhiyun agcdelay = 0x046b;
353*4882a593Smuzhiyun rfbw = 0x8889;
354*4882a593Smuzhiyun /* FIXME: investigate optimal ifbw & rfbw values for the
355*4882a593Smuzhiyun * DT3304 and re-write this switch..case block */
356*4882a593Smuzhiyun if (state->cfg->demod_chip == LGDT3304)
357*4882a593Smuzhiyun ifbw = 0x6666;
358*4882a593Smuzhiyun else /* (state->cfg->demod_chip == LGDT3305) */
359*4882a593Smuzhiyun ifbw = 0x8888;
360*4882a593Smuzhiyun break;
361*4882a593Smuzhiyun default:
362*4882a593Smuzhiyun return -EINVAL;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (state->cfg->rf_agc_loop) {
366*4882a593Smuzhiyun lg_dbg("agcdelay: 0x%04x, rfbw: 0x%04x\n", agcdelay, rfbw);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* rf agc loop filter bandwidth */
369*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_AGC_DELAY_PT_1,
370*4882a593Smuzhiyun agcdelay >> 8);
371*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_AGC_DELAY_PT_2,
372*4882a593Smuzhiyun agcdelay & 0xff);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_RFAGC_LOOP_FLTR_BW_1,
375*4882a593Smuzhiyun rfbw >> 8);
376*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_RFAGC_LOOP_FLTR_BW_2,
377*4882a593Smuzhiyun rfbw & 0xff);
378*4882a593Smuzhiyun } else {
379*4882a593Smuzhiyun lg_dbg("ifbw: 0x%04x\n", ifbw);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* if agc loop filter bandwidth */
382*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_IFBW_1, ifbw >> 8);
383*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_IFBW_2, ifbw & 0xff);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun return 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
lgdt3305_agc_setup(struct lgdt3305_state * state,struct dtv_frontend_properties * p)389*4882a593Smuzhiyun static int lgdt3305_agc_setup(struct lgdt3305_state *state,
390*4882a593Smuzhiyun struct dtv_frontend_properties *p)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun int lockdten, acqen;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun switch (p->modulation) {
395*4882a593Smuzhiyun case VSB_8:
396*4882a593Smuzhiyun lockdten = 0;
397*4882a593Smuzhiyun acqen = 0;
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun case QAM_64:
400*4882a593Smuzhiyun case QAM_256:
401*4882a593Smuzhiyun lockdten = 1;
402*4882a593Smuzhiyun acqen = 1;
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun default:
405*4882a593Smuzhiyun return -EINVAL;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun lg_dbg("lockdten = %d, acqen = %d\n", lockdten, acqen);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* control agc function */
411*4882a593Smuzhiyun switch (state->cfg->demod_chip) {
412*4882a593Smuzhiyun case LGDT3304:
413*4882a593Smuzhiyun lgdt3305_write_reg(state, 0x0314, 0xe1 | lockdten << 1);
414*4882a593Smuzhiyun lgdt3305_set_reg_bit(state, 0x030e, 2, acqen);
415*4882a593Smuzhiyun break;
416*4882a593Smuzhiyun case LGDT3305:
417*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_AGC_CTRL_4, 0xe1 | lockdten << 1);
418*4882a593Smuzhiyun lgdt3305_set_reg_bit(state, LGDT3305_AGC_CTRL_1, 2, acqen);
419*4882a593Smuzhiyun break;
420*4882a593Smuzhiyun default:
421*4882a593Smuzhiyun return -EINVAL;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return lgdt3305_rfagc_loop(state, p);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
lgdt3305_set_agc_power_ref(struct lgdt3305_state * state,struct dtv_frontend_properties * p)427*4882a593Smuzhiyun static int lgdt3305_set_agc_power_ref(struct lgdt3305_state *state,
428*4882a593Smuzhiyun struct dtv_frontend_properties *p)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun u16 usref = 0;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun switch (p->modulation) {
433*4882a593Smuzhiyun case VSB_8:
434*4882a593Smuzhiyun if (state->cfg->usref_8vsb)
435*4882a593Smuzhiyun usref = state->cfg->usref_8vsb;
436*4882a593Smuzhiyun break;
437*4882a593Smuzhiyun case QAM_64:
438*4882a593Smuzhiyun if (state->cfg->usref_qam64)
439*4882a593Smuzhiyun usref = state->cfg->usref_qam64;
440*4882a593Smuzhiyun break;
441*4882a593Smuzhiyun case QAM_256:
442*4882a593Smuzhiyun if (state->cfg->usref_qam256)
443*4882a593Smuzhiyun usref = state->cfg->usref_qam256;
444*4882a593Smuzhiyun break;
445*4882a593Smuzhiyun default:
446*4882a593Smuzhiyun return -EINVAL;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (usref) {
450*4882a593Smuzhiyun lg_dbg("set manual mode: 0x%04x\n", usref);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun lgdt3305_set_reg_bit(state, LGDT3305_AGC_CTRL_1, 3, 1);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_AGC_POWER_REF_1,
455*4882a593Smuzhiyun 0xff & (usref >> 8));
456*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_AGC_POWER_REF_2,
457*4882a593Smuzhiyun 0xff & (usref >> 0));
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun return 0;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
463*4882a593Smuzhiyun
lgdt3305_spectral_inversion(struct lgdt3305_state * state,struct dtv_frontend_properties * p,int inversion)464*4882a593Smuzhiyun static int lgdt3305_spectral_inversion(struct lgdt3305_state *state,
465*4882a593Smuzhiyun struct dtv_frontend_properties *p,
466*4882a593Smuzhiyun int inversion)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun int ret;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun lg_dbg("(%d)\n", inversion);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun switch (p->modulation) {
473*4882a593Smuzhiyun case VSB_8:
474*4882a593Smuzhiyun ret = lgdt3305_write_reg(state, LGDT3305_CR_CTRL_7,
475*4882a593Smuzhiyun inversion ? 0xf9 : 0x79);
476*4882a593Smuzhiyun break;
477*4882a593Smuzhiyun case QAM_64:
478*4882a593Smuzhiyun case QAM_256:
479*4882a593Smuzhiyun ret = lgdt3305_write_reg(state, LGDT3305_FEC_BLOCK_CTRL,
480*4882a593Smuzhiyun inversion ? 0xfd : 0xff);
481*4882a593Smuzhiyun break;
482*4882a593Smuzhiyun default:
483*4882a593Smuzhiyun ret = -EINVAL;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun return ret;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
lgdt3305_set_if(struct lgdt3305_state * state,struct dtv_frontend_properties * p)488*4882a593Smuzhiyun static int lgdt3305_set_if(struct lgdt3305_state *state,
489*4882a593Smuzhiyun struct dtv_frontend_properties *p)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun u16 if_freq_khz;
492*4882a593Smuzhiyun u8 nco1, nco2, nco3, nco4;
493*4882a593Smuzhiyun u64 nco;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun switch (p->modulation) {
496*4882a593Smuzhiyun case VSB_8:
497*4882a593Smuzhiyun if_freq_khz = state->cfg->vsb_if_khz;
498*4882a593Smuzhiyun break;
499*4882a593Smuzhiyun case QAM_64:
500*4882a593Smuzhiyun case QAM_256:
501*4882a593Smuzhiyun if_freq_khz = state->cfg->qam_if_khz;
502*4882a593Smuzhiyun break;
503*4882a593Smuzhiyun default:
504*4882a593Smuzhiyun return -EINVAL;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun nco = if_freq_khz / 10;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun switch (p->modulation) {
510*4882a593Smuzhiyun case VSB_8:
511*4882a593Smuzhiyun nco <<= 24;
512*4882a593Smuzhiyun do_div(nco, 625);
513*4882a593Smuzhiyun break;
514*4882a593Smuzhiyun case QAM_64:
515*4882a593Smuzhiyun case QAM_256:
516*4882a593Smuzhiyun nco <<= 28;
517*4882a593Smuzhiyun do_div(nco, 625);
518*4882a593Smuzhiyun break;
519*4882a593Smuzhiyun default:
520*4882a593Smuzhiyun return -EINVAL;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun nco1 = (nco >> 24) & 0x3f;
524*4882a593Smuzhiyun nco1 |= 0x40;
525*4882a593Smuzhiyun nco2 = (nco >> 16) & 0xff;
526*4882a593Smuzhiyun nco3 = (nco >> 8) & 0xff;
527*4882a593Smuzhiyun nco4 = nco & 0xff;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_1, nco1);
530*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_2, nco2);
531*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_3, nco3);
532*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_4, nco4);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun lg_dbg("%d KHz -> [%02x%02x%02x%02x]\n",
535*4882a593Smuzhiyun if_freq_khz, nco1, nco2, nco3, nco4);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun return 0;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
541*4882a593Smuzhiyun
lgdt3305_i2c_gate_ctrl(struct dvb_frontend * fe,int enable)542*4882a593Smuzhiyun static int lgdt3305_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun struct lgdt3305_state *state = fe->demodulator_priv;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (state->cfg->deny_i2c_rptr)
547*4882a593Smuzhiyun return 0;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun lg_dbg("(%d)\n", enable);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun return lgdt3305_set_reg_bit(state, LGDT3305_GEN_CTRL_2, 5,
552*4882a593Smuzhiyun enable ? 0 : 1);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
lgdt3305_sleep(struct dvb_frontend * fe)555*4882a593Smuzhiyun static int lgdt3305_sleep(struct dvb_frontend *fe)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun struct lgdt3305_state *state = fe->demodulator_priv;
558*4882a593Smuzhiyun u8 gen_ctrl_3, gen_ctrl_4;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun lg_dbg("\n");
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun gen_ctrl_3 = read_reg(state, LGDT3305_GEN_CTRL_3);
563*4882a593Smuzhiyun gen_ctrl_4 = read_reg(state, LGDT3305_GEN_CTRL_4);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /* hold in software reset while sleeping */
566*4882a593Smuzhiyun gen_ctrl_3 &= ~0x01;
567*4882a593Smuzhiyun /* tristate the IF-AGC pin */
568*4882a593Smuzhiyun gen_ctrl_3 |= 0x02;
569*4882a593Smuzhiyun /* tristate the RF-AGC pin */
570*4882a593Smuzhiyun gen_ctrl_3 |= 0x04;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /* disable vsb/qam module */
573*4882a593Smuzhiyun gen_ctrl_4 &= ~0x01;
574*4882a593Smuzhiyun /* disable adc module */
575*4882a593Smuzhiyun gen_ctrl_4 &= ~0x02;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_GEN_CTRL_3, gen_ctrl_3);
578*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_GEN_CTRL_4, gen_ctrl_4);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
lgdt3305_init(struct dvb_frontend * fe)583*4882a593Smuzhiyun static int lgdt3305_init(struct dvb_frontend *fe)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun struct lgdt3305_state *state = fe->demodulator_priv;
586*4882a593Smuzhiyun int ret;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun static struct lgdt3305_reg lgdt3304_init_data[] = {
589*4882a593Smuzhiyun { .reg = LGDT3305_GEN_CTRL_1, .val = 0x03, },
590*4882a593Smuzhiyun { .reg = 0x000d, .val = 0x02, },
591*4882a593Smuzhiyun { .reg = 0x000e, .val = 0x02, },
592*4882a593Smuzhiyun { .reg = LGDT3305_DGTL_AGC_REF_1, .val = 0x32, },
593*4882a593Smuzhiyun { .reg = LGDT3305_DGTL_AGC_REF_2, .val = 0xc4, },
594*4882a593Smuzhiyun { .reg = LGDT3305_CR_CTR_FREQ_1, .val = 0x00, },
595*4882a593Smuzhiyun { .reg = LGDT3305_CR_CTR_FREQ_2, .val = 0x00, },
596*4882a593Smuzhiyun { .reg = LGDT3305_CR_CTR_FREQ_3, .val = 0x00, },
597*4882a593Smuzhiyun { .reg = LGDT3305_CR_CTR_FREQ_4, .val = 0x00, },
598*4882a593Smuzhiyun { .reg = LGDT3305_CR_CTRL_7, .val = 0xf9, },
599*4882a593Smuzhiyun { .reg = 0x0112, .val = 0x17, },
600*4882a593Smuzhiyun { .reg = 0x0113, .val = 0x15, },
601*4882a593Smuzhiyun { .reg = 0x0114, .val = 0x18, },
602*4882a593Smuzhiyun { .reg = 0x0115, .val = 0xff, },
603*4882a593Smuzhiyun { .reg = 0x0116, .val = 0x3c, },
604*4882a593Smuzhiyun { .reg = 0x0214, .val = 0x67, },
605*4882a593Smuzhiyun { .reg = 0x0424, .val = 0x8d, },
606*4882a593Smuzhiyun { .reg = 0x0427, .val = 0x12, },
607*4882a593Smuzhiyun { .reg = 0x0428, .val = 0x4f, },
608*4882a593Smuzhiyun { .reg = LGDT3305_IFBW_1, .val = 0x80, },
609*4882a593Smuzhiyun { .reg = LGDT3305_IFBW_2, .val = 0x00, },
610*4882a593Smuzhiyun { .reg = 0x030a, .val = 0x08, },
611*4882a593Smuzhiyun { .reg = 0x030b, .val = 0x9b, },
612*4882a593Smuzhiyun { .reg = 0x030d, .val = 0x00, },
613*4882a593Smuzhiyun { .reg = 0x030e, .val = 0x1c, },
614*4882a593Smuzhiyun { .reg = 0x0314, .val = 0xe1, },
615*4882a593Smuzhiyun { .reg = 0x000d, .val = 0x82, },
616*4882a593Smuzhiyun { .reg = LGDT3305_TP_CTRL_1, .val = 0x5b, },
617*4882a593Smuzhiyun { .reg = LGDT3305_TP_CTRL_1, .val = 0x5b, },
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun static struct lgdt3305_reg lgdt3305_init_data[] = {
621*4882a593Smuzhiyun { .reg = LGDT3305_GEN_CTRL_1, .val = 0x03, },
622*4882a593Smuzhiyun { .reg = LGDT3305_GEN_CTRL_2, .val = 0xb0, },
623*4882a593Smuzhiyun { .reg = LGDT3305_GEN_CTRL_3, .val = 0x01, },
624*4882a593Smuzhiyun { .reg = LGDT3305_GEN_CONTROL, .val = 0x6f, },
625*4882a593Smuzhiyun { .reg = LGDT3305_GEN_CTRL_4, .val = 0x03, },
626*4882a593Smuzhiyun { .reg = LGDT3305_DGTL_AGC_REF_1, .val = 0x32, },
627*4882a593Smuzhiyun { .reg = LGDT3305_DGTL_AGC_REF_2, .val = 0xc4, },
628*4882a593Smuzhiyun { .reg = LGDT3305_CR_CTR_FREQ_1, .val = 0x00, },
629*4882a593Smuzhiyun { .reg = LGDT3305_CR_CTR_FREQ_2, .val = 0x00, },
630*4882a593Smuzhiyun { .reg = LGDT3305_CR_CTR_FREQ_3, .val = 0x00, },
631*4882a593Smuzhiyun { .reg = LGDT3305_CR_CTR_FREQ_4, .val = 0x00, },
632*4882a593Smuzhiyun { .reg = LGDT3305_CR_CTRL_7, .val = 0x79, },
633*4882a593Smuzhiyun { .reg = LGDT3305_AGC_POWER_REF_1, .val = 0x32, },
634*4882a593Smuzhiyun { .reg = LGDT3305_AGC_POWER_REF_2, .val = 0xc4, },
635*4882a593Smuzhiyun { .reg = LGDT3305_AGC_DELAY_PT_1, .val = 0x0d, },
636*4882a593Smuzhiyun { .reg = LGDT3305_AGC_DELAY_PT_2, .val = 0x30, },
637*4882a593Smuzhiyun { .reg = LGDT3305_RFAGC_LOOP_FLTR_BW_1, .val = 0x80, },
638*4882a593Smuzhiyun { .reg = LGDT3305_RFAGC_LOOP_FLTR_BW_2, .val = 0x00, },
639*4882a593Smuzhiyun { .reg = LGDT3305_IFBW_1, .val = 0x80, },
640*4882a593Smuzhiyun { .reg = LGDT3305_IFBW_2, .val = 0x00, },
641*4882a593Smuzhiyun { .reg = LGDT3305_AGC_CTRL_1, .val = 0x30, },
642*4882a593Smuzhiyun { .reg = LGDT3305_AGC_CTRL_4, .val = 0x61, },
643*4882a593Smuzhiyun { .reg = LGDT3305_FEC_BLOCK_CTRL, .val = 0xff, },
644*4882a593Smuzhiyun { .reg = LGDT3305_TP_CTRL_1, .val = 0x1b, },
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun lg_dbg("\n");
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun switch (state->cfg->demod_chip) {
650*4882a593Smuzhiyun case LGDT3304:
651*4882a593Smuzhiyun ret = lgdt3305_write_regs(state, lgdt3304_init_data,
652*4882a593Smuzhiyun ARRAY_SIZE(lgdt3304_init_data));
653*4882a593Smuzhiyun break;
654*4882a593Smuzhiyun case LGDT3305:
655*4882a593Smuzhiyun ret = lgdt3305_write_regs(state, lgdt3305_init_data,
656*4882a593Smuzhiyun ARRAY_SIZE(lgdt3305_init_data));
657*4882a593Smuzhiyun break;
658*4882a593Smuzhiyun default:
659*4882a593Smuzhiyun ret = -EINVAL;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun if (lg_fail(ret))
662*4882a593Smuzhiyun goto fail;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun ret = lgdt3305_soft_reset(state);
665*4882a593Smuzhiyun fail:
666*4882a593Smuzhiyun return ret;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
lgdt3304_set_parameters(struct dvb_frontend * fe)669*4882a593Smuzhiyun static int lgdt3304_set_parameters(struct dvb_frontend *fe)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
672*4882a593Smuzhiyun struct lgdt3305_state *state = fe->demodulator_priv;
673*4882a593Smuzhiyun int ret;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun lg_dbg("(%d, %d)\n", p->frequency, p->modulation);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun if (fe->ops.tuner_ops.set_params) {
678*4882a593Smuzhiyun ret = fe->ops.tuner_ops.set_params(fe);
679*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
680*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 0);
681*4882a593Smuzhiyun if (lg_fail(ret))
682*4882a593Smuzhiyun goto fail;
683*4882a593Smuzhiyun state->current_frequency = p->frequency;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun ret = lgdt3305_set_modulation(state, p);
687*4882a593Smuzhiyun if (lg_fail(ret))
688*4882a593Smuzhiyun goto fail;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun ret = lgdt3305_passband_digital_agc(state, p);
691*4882a593Smuzhiyun if (lg_fail(ret))
692*4882a593Smuzhiyun goto fail;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun ret = lgdt3305_agc_setup(state, p);
695*4882a593Smuzhiyun if (lg_fail(ret))
696*4882a593Smuzhiyun goto fail;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* reg 0x030d is 3304-only... seen in vsb and qam usbsnoops... */
699*4882a593Smuzhiyun switch (p->modulation) {
700*4882a593Smuzhiyun case VSB_8:
701*4882a593Smuzhiyun lgdt3305_write_reg(state, 0x030d, 0x00);
702*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_1, 0x4f);
703*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_2, 0x0c);
704*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_3, 0xac);
705*4882a593Smuzhiyun lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_4, 0xba);
706*4882a593Smuzhiyun break;
707*4882a593Smuzhiyun case QAM_64:
708*4882a593Smuzhiyun case QAM_256:
709*4882a593Smuzhiyun lgdt3305_write_reg(state, 0x030d, 0x14);
710*4882a593Smuzhiyun ret = lgdt3305_set_if(state, p);
711*4882a593Smuzhiyun if (lg_fail(ret))
712*4882a593Smuzhiyun goto fail;
713*4882a593Smuzhiyun break;
714*4882a593Smuzhiyun default:
715*4882a593Smuzhiyun return -EINVAL;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun ret = lgdt3305_spectral_inversion(state, p,
720*4882a593Smuzhiyun state->cfg->spectral_inversion
721*4882a593Smuzhiyun ? 1 : 0);
722*4882a593Smuzhiyun if (lg_fail(ret))
723*4882a593Smuzhiyun goto fail;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun state->current_modulation = p->modulation;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun ret = lgdt3305_mpeg_mode(state, state->cfg->mpeg_mode);
728*4882a593Smuzhiyun if (lg_fail(ret))
729*4882a593Smuzhiyun goto fail;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* lgdt3305_mpeg_mode_polarity calls lgdt3305_soft_reset */
732*4882a593Smuzhiyun ret = lgdt3305_mpeg_mode_polarity(state);
733*4882a593Smuzhiyun fail:
734*4882a593Smuzhiyun return ret;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
lgdt3305_set_parameters(struct dvb_frontend * fe)737*4882a593Smuzhiyun static int lgdt3305_set_parameters(struct dvb_frontend *fe)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun struct dtv_frontend_properties *p = &fe->dtv_property_cache;
740*4882a593Smuzhiyun struct lgdt3305_state *state = fe->demodulator_priv;
741*4882a593Smuzhiyun int ret;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun lg_dbg("(%d, %d)\n", p->frequency, p->modulation);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun if (fe->ops.tuner_ops.set_params) {
746*4882a593Smuzhiyun ret = fe->ops.tuner_ops.set_params(fe);
747*4882a593Smuzhiyun if (fe->ops.i2c_gate_ctrl)
748*4882a593Smuzhiyun fe->ops.i2c_gate_ctrl(fe, 0);
749*4882a593Smuzhiyun if (lg_fail(ret))
750*4882a593Smuzhiyun goto fail;
751*4882a593Smuzhiyun state->current_frequency = p->frequency;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun ret = lgdt3305_set_modulation(state, p);
755*4882a593Smuzhiyun if (lg_fail(ret))
756*4882a593Smuzhiyun goto fail;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun ret = lgdt3305_passband_digital_agc(state, p);
759*4882a593Smuzhiyun if (lg_fail(ret))
760*4882a593Smuzhiyun goto fail;
761*4882a593Smuzhiyun ret = lgdt3305_set_agc_power_ref(state, p);
762*4882a593Smuzhiyun if (lg_fail(ret))
763*4882a593Smuzhiyun goto fail;
764*4882a593Smuzhiyun ret = lgdt3305_agc_setup(state, p);
765*4882a593Smuzhiyun if (lg_fail(ret))
766*4882a593Smuzhiyun goto fail;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* low if */
769*4882a593Smuzhiyun ret = lgdt3305_write_reg(state, LGDT3305_GEN_CONTROL, 0x2f);
770*4882a593Smuzhiyun if (lg_fail(ret))
771*4882a593Smuzhiyun goto fail;
772*4882a593Smuzhiyun ret = lgdt3305_set_reg_bit(state, LGDT3305_CR_CTR_FREQ_1, 6, 1);
773*4882a593Smuzhiyun if (lg_fail(ret))
774*4882a593Smuzhiyun goto fail;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun ret = lgdt3305_set_if(state, p);
777*4882a593Smuzhiyun if (lg_fail(ret))
778*4882a593Smuzhiyun goto fail;
779*4882a593Smuzhiyun ret = lgdt3305_spectral_inversion(state, p,
780*4882a593Smuzhiyun state->cfg->spectral_inversion
781*4882a593Smuzhiyun ? 1 : 0);
782*4882a593Smuzhiyun if (lg_fail(ret))
783*4882a593Smuzhiyun goto fail;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun ret = lgdt3305_set_filter_extension(state, p);
786*4882a593Smuzhiyun if (lg_fail(ret))
787*4882a593Smuzhiyun goto fail;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun state->current_modulation = p->modulation;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun ret = lgdt3305_mpeg_mode(state, state->cfg->mpeg_mode);
792*4882a593Smuzhiyun if (lg_fail(ret))
793*4882a593Smuzhiyun goto fail;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* lgdt3305_mpeg_mode_polarity calls lgdt3305_soft_reset */
796*4882a593Smuzhiyun ret = lgdt3305_mpeg_mode_polarity(state);
797*4882a593Smuzhiyun fail:
798*4882a593Smuzhiyun return ret;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
lgdt3305_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * p)801*4882a593Smuzhiyun static int lgdt3305_get_frontend(struct dvb_frontend *fe,
802*4882a593Smuzhiyun struct dtv_frontend_properties *p)
803*4882a593Smuzhiyun {
804*4882a593Smuzhiyun struct lgdt3305_state *state = fe->demodulator_priv;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun lg_dbg("\n");
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun p->modulation = state->current_modulation;
809*4882a593Smuzhiyun p->frequency = state->current_frequency;
810*4882a593Smuzhiyun return 0;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
814*4882a593Smuzhiyun
lgdt3305_read_cr_lock_status(struct lgdt3305_state * state,int * locked)815*4882a593Smuzhiyun static int lgdt3305_read_cr_lock_status(struct lgdt3305_state *state,
816*4882a593Smuzhiyun int *locked)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun u8 val;
819*4882a593Smuzhiyun int ret;
820*4882a593Smuzhiyun char *cr_lock_state = "";
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun *locked = 0;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun ret = lgdt3305_read_reg(state, LGDT3305_CR_LOCK_STATUS, &val);
825*4882a593Smuzhiyun if (lg_fail(ret))
826*4882a593Smuzhiyun goto fail;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun switch (state->current_modulation) {
829*4882a593Smuzhiyun case QAM_256:
830*4882a593Smuzhiyun case QAM_64:
831*4882a593Smuzhiyun if (val & (1 << 1))
832*4882a593Smuzhiyun *locked = 1;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun switch (val & 0x07) {
835*4882a593Smuzhiyun case 0:
836*4882a593Smuzhiyun cr_lock_state = "QAM UNLOCK";
837*4882a593Smuzhiyun break;
838*4882a593Smuzhiyun case 4:
839*4882a593Smuzhiyun cr_lock_state = "QAM 1stLock";
840*4882a593Smuzhiyun break;
841*4882a593Smuzhiyun case 6:
842*4882a593Smuzhiyun cr_lock_state = "QAM 2ndLock";
843*4882a593Smuzhiyun break;
844*4882a593Smuzhiyun case 7:
845*4882a593Smuzhiyun cr_lock_state = "QAM FinalLock";
846*4882a593Smuzhiyun break;
847*4882a593Smuzhiyun default:
848*4882a593Smuzhiyun cr_lock_state = "CLOCKQAM-INVALID!";
849*4882a593Smuzhiyun break;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun break;
852*4882a593Smuzhiyun case VSB_8:
853*4882a593Smuzhiyun if (val & (1 << 7)) {
854*4882a593Smuzhiyun *locked = 1;
855*4882a593Smuzhiyun cr_lock_state = "CLOCKVSB";
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun break;
858*4882a593Smuzhiyun default:
859*4882a593Smuzhiyun ret = -EINVAL;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun lg_dbg("(%d) %s\n", *locked, cr_lock_state);
862*4882a593Smuzhiyun fail:
863*4882a593Smuzhiyun return ret;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
lgdt3305_read_fec_lock_status(struct lgdt3305_state * state,int * locked)866*4882a593Smuzhiyun static int lgdt3305_read_fec_lock_status(struct lgdt3305_state *state,
867*4882a593Smuzhiyun int *locked)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun u8 val;
870*4882a593Smuzhiyun int ret, mpeg_lock, fec_lock, viterbi_lock;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun *locked = 0;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun switch (state->current_modulation) {
875*4882a593Smuzhiyun case QAM_256:
876*4882a593Smuzhiyun case QAM_64:
877*4882a593Smuzhiyun ret = lgdt3305_read_reg(state,
878*4882a593Smuzhiyun LGDT3305_FEC_LOCK_STATUS, &val);
879*4882a593Smuzhiyun if (lg_fail(ret))
880*4882a593Smuzhiyun goto fail;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun mpeg_lock = (val & (1 << 0)) ? 1 : 0;
883*4882a593Smuzhiyun fec_lock = (val & (1 << 2)) ? 1 : 0;
884*4882a593Smuzhiyun viterbi_lock = (val & (1 << 3)) ? 1 : 0;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun *locked = mpeg_lock && fec_lock && viterbi_lock;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun lg_dbg("(%d) %s%s%s\n", *locked,
889*4882a593Smuzhiyun mpeg_lock ? "mpeg lock " : "",
890*4882a593Smuzhiyun fec_lock ? "fec lock " : "",
891*4882a593Smuzhiyun viterbi_lock ? "viterbi lock" : "");
892*4882a593Smuzhiyun break;
893*4882a593Smuzhiyun case VSB_8:
894*4882a593Smuzhiyun default:
895*4882a593Smuzhiyun ret = -EINVAL;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun fail:
898*4882a593Smuzhiyun return ret;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
lgdt3305_read_status(struct dvb_frontend * fe,enum fe_status * status)901*4882a593Smuzhiyun static int lgdt3305_read_status(struct dvb_frontend *fe, enum fe_status *status)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun struct lgdt3305_state *state = fe->demodulator_priv;
904*4882a593Smuzhiyun u8 val;
905*4882a593Smuzhiyun int ret, signal, inlock, nofecerr, snrgood,
906*4882a593Smuzhiyun cr_lock, fec_lock, sync_lock;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun *status = 0;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun ret = lgdt3305_read_reg(state, LGDT3305_GEN_STATUS, &val);
911*4882a593Smuzhiyun if (lg_fail(ret))
912*4882a593Smuzhiyun goto fail;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun signal = (val & (1 << 4)) ? 1 : 0;
915*4882a593Smuzhiyun inlock = (val & (1 << 3)) ? 0 : 1;
916*4882a593Smuzhiyun sync_lock = (val & (1 << 2)) ? 1 : 0;
917*4882a593Smuzhiyun nofecerr = (val & (1 << 1)) ? 1 : 0;
918*4882a593Smuzhiyun snrgood = (val & (1 << 0)) ? 1 : 0;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun lg_dbg("%s%s%s%s%s\n",
921*4882a593Smuzhiyun signal ? "SIGNALEXIST " : "",
922*4882a593Smuzhiyun inlock ? "INLOCK " : "",
923*4882a593Smuzhiyun sync_lock ? "SYNCLOCK " : "",
924*4882a593Smuzhiyun nofecerr ? "NOFECERR " : "",
925*4882a593Smuzhiyun snrgood ? "SNRGOOD " : "");
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun ret = lgdt3305_read_cr_lock_status(state, &cr_lock);
928*4882a593Smuzhiyun if (lg_fail(ret))
929*4882a593Smuzhiyun goto fail;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (signal)
932*4882a593Smuzhiyun *status |= FE_HAS_SIGNAL;
933*4882a593Smuzhiyun if (cr_lock)
934*4882a593Smuzhiyun *status |= FE_HAS_CARRIER;
935*4882a593Smuzhiyun if (nofecerr)
936*4882a593Smuzhiyun *status |= FE_HAS_VITERBI;
937*4882a593Smuzhiyun if (sync_lock)
938*4882a593Smuzhiyun *status |= FE_HAS_SYNC;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun switch (state->current_modulation) {
941*4882a593Smuzhiyun case QAM_256:
942*4882a593Smuzhiyun case QAM_64:
943*4882a593Smuzhiyun /* signal bit is unreliable on the DT3304 in QAM mode */
944*4882a593Smuzhiyun if (((LGDT3304 == state->cfg->demod_chip)) && (cr_lock))
945*4882a593Smuzhiyun *status |= FE_HAS_SIGNAL;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun ret = lgdt3305_read_fec_lock_status(state, &fec_lock);
948*4882a593Smuzhiyun if (lg_fail(ret))
949*4882a593Smuzhiyun goto fail;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun if (fec_lock)
952*4882a593Smuzhiyun *status |= FE_HAS_LOCK;
953*4882a593Smuzhiyun break;
954*4882a593Smuzhiyun case VSB_8:
955*4882a593Smuzhiyun if (inlock)
956*4882a593Smuzhiyun *status |= FE_HAS_LOCK;
957*4882a593Smuzhiyun break;
958*4882a593Smuzhiyun default:
959*4882a593Smuzhiyun ret = -EINVAL;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun fail:
962*4882a593Smuzhiyun return ret;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /* borrowed from lgdt330x.c */
calculate_snr(u32 mse,u32 c)968*4882a593Smuzhiyun static u32 calculate_snr(u32 mse, u32 c)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun if (mse == 0) /* no signal */
971*4882a593Smuzhiyun return 0;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun mse = intlog10(mse);
974*4882a593Smuzhiyun if (mse > c) {
975*4882a593Smuzhiyun /* Negative SNR, which is possible, but realisticly the
976*4882a593Smuzhiyun demod will lose lock before the signal gets this bad. The
977*4882a593Smuzhiyun API only allows for unsigned values, so just return 0 */
978*4882a593Smuzhiyun return 0;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun return 10*(c - mse);
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
lgdt3305_read_snr(struct dvb_frontend * fe,u16 * snr)983*4882a593Smuzhiyun static int lgdt3305_read_snr(struct dvb_frontend *fe, u16 *snr)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun struct lgdt3305_state *state = fe->demodulator_priv;
986*4882a593Smuzhiyun u32 noise; /* noise value */
987*4882a593Smuzhiyun u32 c; /* per-modulation SNR calculation constant */
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun switch (state->current_modulation) {
990*4882a593Smuzhiyun case VSB_8:
991*4882a593Smuzhiyun #ifdef USE_PTMSE
992*4882a593Smuzhiyun /* Use Phase Tracker Mean-Square Error Register */
993*4882a593Smuzhiyun /* SNR for ranges from -13.11 to +44.08 */
994*4882a593Smuzhiyun noise = ((read_reg(state, LGDT3305_PT_MSE_1) & 0x07) << 16) |
995*4882a593Smuzhiyun (read_reg(state, LGDT3305_PT_MSE_2) << 8) |
996*4882a593Smuzhiyun (read_reg(state, LGDT3305_PT_MSE_3) & 0xff);
997*4882a593Smuzhiyun c = 73957994; /* log10(25*32^2)*2^24 */
998*4882a593Smuzhiyun #else
999*4882a593Smuzhiyun /* Use Equalizer Mean-Square Error Register */
1000*4882a593Smuzhiyun /* SNR for ranges from -16.12 to +44.08 */
1001*4882a593Smuzhiyun noise = ((read_reg(state, LGDT3305_EQ_MSE_1) & 0x0f) << 16) |
1002*4882a593Smuzhiyun (read_reg(state, LGDT3305_EQ_MSE_2) << 8) |
1003*4882a593Smuzhiyun (read_reg(state, LGDT3305_EQ_MSE_3) & 0xff);
1004*4882a593Smuzhiyun c = 73957994; /* log10(25*32^2)*2^24 */
1005*4882a593Smuzhiyun #endif
1006*4882a593Smuzhiyun break;
1007*4882a593Smuzhiyun case QAM_64:
1008*4882a593Smuzhiyun case QAM_256:
1009*4882a593Smuzhiyun noise = (read_reg(state, LGDT3305_CR_MSE_1) << 8) |
1010*4882a593Smuzhiyun (read_reg(state, LGDT3305_CR_MSE_2) & 0xff);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun c = (state->current_modulation == QAM_64) ?
1013*4882a593Smuzhiyun 97939837 : 98026066;
1014*4882a593Smuzhiyun /* log10(688128)*2^24 and log10(696320)*2^24 */
1015*4882a593Smuzhiyun break;
1016*4882a593Smuzhiyun default:
1017*4882a593Smuzhiyun return -EINVAL;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun state->snr = calculate_snr(noise, c);
1020*4882a593Smuzhiyun /* report SNR in dB * 10 */
1021*4882a593Smuzhiyun *snr = (state->snr / ((1 << 24) / 10));
1022*4882a593Smuzhiyun lg_dbg("noise = 0x%08x, snr = %d.%02d dB\n", noise,
1023*4882a593Smuzhiyun state->snr >> 24, (((state->snr >> 8) & 0xffff) * 100) >> 16);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun return 0;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
lgdt3305_read_signal_strength(struct dvb_frontend * fe,u16 * strength)1028*4882a593Smuzhiyun static int lgdt3305_read_signal_strength(struct dvb_frontend *fe,
1029*4882a593Smuzhiyun u16 *strength)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun /* borrowed from lgdt330x.c
1032*4882a593Smuzhiyun *
1033*4882a593Smuzhiyun * Calculate strength from SNR up to 35dB
1034*4882a593Smuzhiyun * Even though the SNR can go higher than 35dB,
1035*4882a593Smuzhiyun * there is some comfort factor in having a range of
1036*4882a593Smuzhiyun * strong signals that can show at 100%
1037*4882a593Smuzhiyun */
1038*4882a593Smuzhiyun struct lgdt3305_state *state = fe->demodulator_priv;
1039*4882a593Smuzhiyun u16 snr;
1040*4882a593Smuzhiyun int ret;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun *strength = 0;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun ret = fe->ops.read_snr(fe, &snr);
1045*4882a593Smuzhiyun if (lg_fail(ret))
1046*4882a593Smuzhiyun goto fail;
1047*4882a593Smuzhiyun /* Rather than use the 8.8 value snr, use state->snr which is 8.24 */
1048*4882a593Smuzhiyun /* scale the range 0 - 35*2^24 into 0 - 65535 */
1049*4882a593Smuzhiyun if (state->snr >= 8960 * 0x10000)
1050*4882a593Smuzhiyun *strength = 0xffff;
1051*4882a593Smuzhiyun else
1052*4882a593Smuzhiyun *strength = state->snr / 8960;
1053*4882a593Smuzhiyun fail:
1054*4882a593Smuzhiyun return ret;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
1058*4882a593Smuzhiyun
lgdt3305_read_ber(struct dvb_frontend * fe,u32 * ber)1059*4882a593Smuzhiyun static int lgdt3305_read_ber(struct dvb_frontend *fe, u32 *ber)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun *ber = 0;
1062*4882a593Smuzhiyun return 0;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
lgdt3305_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)1065*4882a593Smuzhiyun static int lgdt3305_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun struct lgdt3305_state *state = fe->demodulator_priv;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun *ucblocks =
1070*4882a593Smuzhiyun (read_reg(state, LGDT3305_FEC_PKT_ERR_1) << 8) |
1071*4882a593Smuzhiyun (read_reg(state, LGDT3305_FEC_PKT_ERR_2) & 0xff);
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun return 0;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
lgdt3305_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * fe_tune_settings)1076*4882a593Smuzhiyun static int lgdt3305_get_tune_settings(struct dvb_frontend *fe,
1077*4882a593Smuzhiyun struct dvb_frontend_tune_settings
1078*4882a593Smuzhiyun *fe_tune_settings)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun fe_tune_settings->min_delay_ms = 500;
1081*4882a593Smuzhiyun lg_dbg("\n");
1082*4882a593Smuzhiyun return 0;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
lgdt3305_release(struct dvb_frontend * fe)1085*4882a593Smuzhiyun static void lgdt3305_release(struct dvb_frontend *fe)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun struct lgdt3305_state *state = fe->demodulator_priv;
1088*4882a593Smuzhiyun lg_dbg("\n");
1089*4882a593Smuzhiyun kfree(state);
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun static const struct dvb_frontend_ops lgdt3304_ops;
1093*4882a593Smuzhiyun static const struct dvb_frontend_ops lgdt3305_ops;
1094*4882a593Smuzhiyun
lgdt3305_attach(const struct lgdt3305_config * config,struct i2c_adapter * i2c_adap)1095*4882a593Smuzhiyun struct dvb_frontend *lgdt3305_attach(const struct lgdt3305_config *config,
1096*4882a593Smuzhiyun struct i2c_adapter *i2c_adap)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun struct lgdt3305_state *state = NULL;
1099*4882a593Smuzhiyun int ret;
1100*4882a593Smuzhiyun u8 val;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun lg_dbg("(%d-%04x)\n",
1103*4882a593Smuzhiyun i2c_adap ? i2c_adapter_id(i2c_adap) : 0,
1104*4882a593Smuzhiyun config ? config->i2c_addr : 0);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun state = kzalloc(sizeof(struct lgdt3305_state), GFP_KERNEL);
1107*4882a593Smuzhiyun if (state == NULL)
1108*4882a593Smuzhiyun goto fail;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun state->cfg = config;
1111*4882a593Smuzhiyun state->i2c_adap = i2c_adap;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun switch (config->demod_chip) {
1114*4882a593Smuzhiyun case LGDT3304:
1115*4882a593Smuzhiyun memcpy(&state->frontend.ops, &lgdt3304_ops,
1116*4882a593Smuzhiyun sizeof(struct dvb_frontend_ops));
1117*4882a593Smuzhiyun break;
1118*4882a593Smuzhiyun case LGDT3305:
1119*4882a593Smuzhiyun memcpy(&state->frontend.ops, &lgdt3305_ops,
1120*4882a593Smuzhiyun sizeof(struct dvb_frontend_ops));
1121*4882a593Smuzhiyun break;
1122*4882a593Smuzhiyun default:
1123*4882a593Smuzhiyun goto fail;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun state->frontend.demodulator_priv = state;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* verify that we're talking to a lg dt3304/5 */
1128*4882a593Smuzhiyun ret = lgdt3305_read_reg(state, LGDT3305_GEN_CTRL_2, &val);
1129*4882a593Smuzhiyun if ((lg_fail(ret)) | (val == 0))
1130*4882a593Smuzhiyun goto fail;
1131*4882a593Smuzhiyun ret = lgdt3305_write_reg(state, 0x0808, 0x80);
1132*4882a593Smuzhiyun if (lg_fail(ret))
1133*4882a593Smuzhiyun goto fail;
1134*4882a593Smuzhiyun ret = lgdt3305_read_reg(state, 0x0808, &val);
1135*4882a593Smuzhiyun if ((lg_fail(ret)) | (val != 0x80))
1136*4882a593Smuzhiyun goto fail;
1137*4882a593Smuzhiyun ret = lgdt3305_write_reg(state, 0x0808, 0x00);
1138*4882a593Smuzhiyun if (lg_fail(ret))
1139*4882a593Smuzhiyun goto fail;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun state->current_frequency = -1;
1142*4882a593Smuzhiyun state->current_modulation = -1;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun return &state->frontend;
1145*4882a593Smuzhiyun fail:
1146*4882a593Smuzhiyun lg_warn("unable to detect %s hardware\n",
1147*4882a593Smuzhiyun config->demod_chip ? "LGDT3304" : "LGDT3305");
1148*4882a593Smuzhiyun kfree(state);
1149*4882a593Smuzhiyun return NULL;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun EXPORT_SYMBOL(lgdt3305_attach);
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun static const struct dvb_frontend_ops lgdt3304_ops = {
1154*4882a593Smuzhiyun .delsys = { SYS_ATSC, SYS_DVBC_ANNEX_B },
1155*4882a593Smuzhiyun .info = {
1156*4882a593Smuzhiyun .name = "LG Electronics LGDT3304 VSB/QAM Frontend",
1157*4882a593Smuzhiyun .frequency_min_hz = 54 * MHz,
1158*4882a593Smuzhiyun .frequency_max_hz = 858 * MHz,
1159*4882a593Smuzhiyun .frequency_stepsize_hz = 62500,
1160*4882a593Smuzhiyun .caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
1161*4882a593Smuzhiyun },
1162*4882a593Smuzhiyun .i2c_gate_ctrl = lgdt3305_i2c_gate_ctrl,
1163*4882a593Smuzhiyun .init = lgdt3305_init,
1164*4882a593Smuzhiyun .sleep = lgdt3305_sleep,
1165*4882a593Smuzhiyun .set_frontend = lgdt3304_set_parameters,
1166*4882a593Smuzhiyun .get_frontend = lgdt3305_get_frontend,
1167*4882a593Smuzhiyun .get_tune_settings = lgdt3305_get_tune_settings,
1168*4882a593Smuzhiyun .read_status = lgdt3305_read_status,
1169*4882a593Smuzhiyun .read_ber = lgdt3305_read_ber,
1170*4882a593Smuzhiyun .read_signal_strength = lgdt3305_read_signal_strength,
1171*4882a593Smuzhiyun .read_snr = lgdt3305_read_snr,
1172*4882a593Smuzhiyun .read_ucblocks = lgdt3305_read_ucblocks,
1173*4882a593Smuzhiyun .release = lgdt3305_release,
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun static const struct dvb_frontend_ops lgdt3305_ops = {
1177*4882a593Smuzhiyun .delsys = { SYS_ATSC, SYS_DVBC_ANNEX_B },
1178*4882a593Smuzhiyun .info = {
1179*4882a593Smuzhiyun .name = "LG Electronics LGDT3305 VSB/QAM Frontend",
1180*4882a593Smuzhiyun .frequency_min_hz = 54 * MHz,
1181*4882a593Smuzhiyun .frequency_max_hz = 858 * MHz,
1182*4882a593Smuzhiyun .frequency_stepsize_hz = 62500,
1183*4882a593Smuzhiyun .caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
1184*4882a593Smuzhiyun },
1185*4882a593Smuzhiyun .i2c_gate_ctrl = lgdt3305_i2c_gate_ctrl,
1186*4882a593Smuzhiyun .init = lgdt3305_init,
1187*4882a593Smuzhiyun .sleep = lgdt3305_sleep,
1188*4882a593Smuzhiyun .set_frontend = lgdt3305_set_parameters,
1189*4882a593Smuzhiyun .get_frontend = lgdt3305_get_frontend,
1190*4882a593Smuzhiyun .get_tune_settings = lgdt3305_get_tune_settings,
1191*4882a593Smuzhiyun .read_status = lgdt3305_read_status,
1192*4882a593Smuzhiyun .read_ber = lgdt3305_read_ber,
1193*4882a593Smuzhiyun .read_signal_strength = lgdt3305_read_signal_strength,
1194*4882a593Smuzhiyun .read_snr = lgdt3305_read_snr,
1195*4882a593Smuzhiyun .read_ucblocks = lgdt3305_read_ucblocks,
1196*4882a593Smuzhiyun .release = lgdt3305_release,
1197*4882a593Smuzhiyun };
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun MODULE_DESCRIPTION("LG Electronics LGDT3304/5 ATSC/QAM-B Demodulator Driver");
1200*4882a593Smuzhiyun MODULE_AUTHOR("Michael Krufky <mkrufky@linuxtv.org>");
1201*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1202*4882a593Smuzhiyun MODULE_VERSION("0.2");
1203