1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun #include "drxk_map.h" 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun #define DRXK_VERSION_MAJOR 0 5*4882a593Smuzhiyun #define DRXK_VERSION_MINOR 9 6*4882a593Smuzhiyun #define DRXK_VERSION_PATCH 4300 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #define HI_I2C_DELAY 42 9*4882a593Smuzhiyun #define HI_I2C_BRIDGE_DELAY 350 10*4882a593Smuzhiyun #define DRXK_MAX_RETRIES 100 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define DRIVER_4400 1 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define DRXX_JTAGID 0x039210D9 15*4882a593Smuzhiyun #define DRXX_J_JTAGID 0x239310D9 16*4882a593Smuzhiyun #define DRXX_K_JTAGID 0x039210D9 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define DRX_UNKNOWN 254 19*4882a593Smuzhiyun #define DRX_AUTO 255 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define DRX_SCU_READY 0 22*4882a593Smuzhiyun #define DRXK_MAX_WAITTIME (200) 23*4882a593Smuzhiyun #define SCU_RESULT_OK 0 24*4882a593Smuzhiyun #define SCU_RESULT_SIZE -4 25*4882a593Smuzhiyun #define SCU_RESULT_INVPAR -3 26*4882a593Smuzhiyun #define SCU_RESULT_UNKSTD -2 27*4882a593Smuzhiyun #define SCU_RESULT_UNKCMD -1 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #ifndef DRXK_OFDM_TR_SHUTDOWN_TIMEOUT 30*4882a593Smuzhiyun #define DRXK_OFDM_TR_SHUTDOWN_TIMEOUT (200) 31*4882a593Smuzhiyun #endif 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define DRXK_8VSB_MPEG_BIT_RATE 19392658UL /*bps*/ 34*4882a593Smuzhiyun #define DRXK_DVBT_MPEG_BIT_RATE 32000000UL /*bps*/ 35*4882a593Smuzhiyun #define DRXK_QAM16_MPEG_BIT_RATE 27000000UL /*bps*/ 36*4882a593Smuzhiyun #define DRXK_QAM32_MPEG_BIT_RATE 33000000UL /*bps*/ 37*4882a593Smuzhiyun #define DRXK_QAM64_MPEG_BIT_RATE 40000000UL /*bps*/ 38*4882a593Smuzhiyun #define DRXK_QAM128_MPEG_BIT_RATE 46000000UL /*bps*/ 39*4882a593Smuzhiyun #define DRXK_QAM256_MPEG_BIT_RATE 52000000UL /*bps*/ 40*4882a593Smuzhiyun #define DRXK_MAX_MPEG_BIT_RATE 52000000UL /*bps*/ 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define IQM_CF_OUT_ENA_OFDM__M 0x4 43*4882a593Smuzhiyun #define IQM_FS_ADJ_SEL_B_QAM 0x1 44*4882a593Smuzhiyun #define IQM_FS_ADJ_SEL_B_OFF 0x0 45*4882a593Smuzhiyun #define IQM_FS_ADJ_SEL_B_VSB 0x2 46*4882a593Smuzhiyun #define IQM_RC_ADJ_SEL_B_OFF 0x0 47*4882a593Smuzhiyun #define IQM_RC_ADJ_SEL_B_QAM 0x1 48*4882a593Smuzhiyun #define IQM_RC_ADJ_SEL_B_VSB 0x2 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun enum operation_mode { 51*4882a593Smuzhiyun OM_NONE, 52*4882a593Smuzhiyun OM_QAM_ITU_A, 53*4882a593Smuzhiyun OM_QAM_ITU_B, 54*4882a593Smuzhiyun OM_QAM_ITU_C, 55*4882a593Smuzhiyun OM_DVBT 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun enum drx_power_mode { 59*4882a593Smuzhiyun DRX_POWER_UP = 0, 60*4882a593Smuzhiyun DRX_POWER_MODE_1, 61*4882a593Smuzhiyun DRX_POWER_MODE_2, 62*4882a593Smuzhiyun DRX_POWER_MODE_3, 63*4882a593Smuzhiyun DRX_POWER_MODE_4, 64*4882a593Smuzhiyun DRX_POWER_MODE_5, 65*4882a593Smuzhiyun DRX_POWER_MODE_6, 66*4882a593Smuzhiyun DRX_POWER_MODE_7, 67*4882a593Smuzhiyun DRX_POWER_MODE_8, 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun DRX_POWER_MODE_9, 70*4882a593Smuzhiyun DRX_POWER_MODE_10, 71*4882a593Smuzhiyun DRX_POWER_MODE_11, 72*4882a593Smuzhiyun DRX_POWER_MODE_12, 73*4882a593Smuzhiyun DRX_POWER_MODE_13, 74*4882a593Smuzhiyun DRX_POWER_MODE_14, 75*4882a593Smuzhiyun DRX_POWER_MODE_15, 76*4882a593Smuzhiyun DRX_POWER_MODE_16, 77*4882a593Smuzhiyun DRX_POWER_DOWN = 255 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* Intermediate power mode for DRXK, power down OFDM clock domain */ 82*4882a593Smuzhiyun #ifndef DRXK_POWER_DOWN_OFDM 83*4882a593Smuzhiyun #define DRXK_POWER_DOWN_OFDM DRX_POWER_MODE_1 84*4882a593Smuzhiyun #endif 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* Intermediate power mode for DRXK, power down core (sysclk) */ 87*4882a593Smuzhiyun #ifndef DRXK_POWER_DOWN_CORE 88*4882a593Smuzhiyun #define DRXK_POWER_DOWN_CORE DRX_POWER_MODE_9 89*4882a593Smuzhiyun #endif 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* Intermediate power mode for DRXK, power down pll (only osc runs) */ 92*4882a593Smuzhiyun #ifndef DRXK_POWER_DOWN_PLL 93*4882a593Smuzhiyun #define DRXK_POWER_DOWN_PLL DRX_POWER_MODE_10 94*4882a593Smuzhiyun #endif 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun enum agc_ctrl_mode { 98*4882a593Smuzhiyun DRXK_AGC_CTRL_AUTO = 0, 99*4882a593Smuzhiyun DRXK_AGC_CTRL_USER, 100*4882a593Smuzhiyun DRXK_AGC_CTRL_OFF 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun enum e_drxk_state { 104*4882a593Smuzhiyun DRXK_UNINITIALIZED = 0, 105*4882a593Smuzhiyun DRXK_STOPPED, 106*4882a593Smuzhiyun DRXK_DTV_STARTED, 107*4882a593Smuzhiyun DRXK_ATV_STARTED, 108*4882a593Smuzhiyun DRXK_POWERED_DOWN, 109*4882a593Smuzhiyun DRXK_NO_DEV /* If drxk init failed */ 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun enum e_drxk_coef_array_index { 113*4882a593Smuzhiyun DRXK_COEF_IDX_MN = 0, 114*4882a593Smuzhiyun DRXK_COEF_IDX_FM , 115*4882a593Smuzhiyun DRXK_COEF_IDX_L , 116*4882a593Smuzhiyun DRXK_COEF_IDX_LP , 117*4882a593Smuzhiyun DRXK_COEF_IDX_BG , 118*4882a593Smuzhiyun DRXK_COEF_IDX_DK , 119*4882a593Smuzhiyun DRXK_COEF_IDX_I , 120*4882a593Smuzhiyun DRXK_COEF_IDX_MAX 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun enum e_drxk_sif_attenuation { 123*4882a593Smuzhiyun DRXK_SIF_ATTENUATION_0DB, 124*4882a593Smuzhiyun DRXK_SIF_ATTENUATION_3DB, 125*4882a593Smuzhiyun DRXK_SIF_ATTENUATION_6DB, 126*4882a593Smuzhiyun DRXK_SIF_ATTENUATION_9DB 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun enum e_drxk_constellation { 129*4882a593Smuzhiyun DRX_CONSTELLATION_BPSK = 0, 130*4882a593Smuzhiyun DRX_CONSTELLATION_QPSK, 131*4882a593Smuzhiyun DRX_CONSTELLATION_PSK8, 132*4882a593Smuzhiyun DRX_CONSTELLATION_QAM16, 133*4882a593Smuzhiyun DRX_CONSTELLATION_QAM32, 134*4882a593Smuzhiyun DRX_CONSTELLATION_QAM64, 135*4882a593Smuzhiyun DRX_CONSTELLATION_QAM128, 136*4882a593Smuzhiyun DRX_CONSTELLATION_QAM256, 137*4882a593Smuzhiyun DRX_CONSTELLATION_QAM512, 138*4882a593Smuzhiyun DRX_CONSTELLATION_QAM1024, 139*4882a593Smuzhiyun DRX_CONSTELLATION_UNKNOWN = DRX_UNKNOWN, 140*4882a593Smuzhiyun DRX_CONSTELLATION_AUTO = DRX_AUTO 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun enum e_drxk_interleave_mode { 143*4882a593Smuzhiyun DRXK_QAM_I12_J17 = 16, 144*4882a593Smuzhiyun DRXK_QAM_I_UNKNOWN = DRX_UNKNOWN 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun enum { 147*4882a593Smuzhiyun DRXK_SPIN_A1 = 0, 148*4882a593Smuzhiyun DRXK_SPIN_A2, 149*4882a593Smuzhiyun DRXK_SPIN_A3, 150*4882a593Smuzhiyun DRXK_SPIN_UNKNOWN 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun enum drxk_cfg_dvbt_sqi_speed { 154*4882a593Smuzhiyun DRXK_DVBT_SQI_SPEED_FAST = 0, 155*4882a593Smuzhiyun DRXK_DVBT_SQI_SPEED_MEDIUM, 156*4882a593Smuzhiyun DRXK_DVBT_SQI_SPEED_SLOW, 157*4882a593Smuzhiyun DRXK_DVBT_SQI_SPEED_UNKNOWN = DRX_UNKNOWN 158*4882a593Smuzhiyun } ; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun enum drx_fftmode_t { 161*4882a593Smuzhiyun DRX_FFTMODE_2K = 0, 162*4882a593Smuzhiyun DRX_FFTMODE_4K, 163*4882a593Smuzhiyun DRX_FFTMODE_8K, 164*4882a593Smuzhiyun DRX_FFTMODE_UNKNOWN = DRX_UNKNOWN, 165*4882a593Smuzhiyun DRX_FFTMODE_AUTO = DRX_AUTO 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun enum drxmpeg_str_width_t { 169*4882a593Smuzhiyun DRX_MPEG_STR_WIDTH_1, 170*4882a593Smuzhiyun DRX_MPEG_STR_WIDTH_8 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun enum drx_qam_lock_range_t { 174*4882a593Smuzhiyun DRX_QAM_LOCKRANGE_NORMAL, 175*4882a593Smuzhiyun DRX_QAM_LOCKRANGE_EXTENDED 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun struct drxk_cfg_dvbt_echo_thres_t { 179*4882a593Smuzhiyun u16 threshold; 180*4882a593Smuzhiyun enum drx_fftmode_t fft_mode; 181*4882a593Smuzhiyun } ; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun struct s_cfg_agc { 184*4882a593Smuzhiyun enum agc_ctrl_mode ctrl_mode; /* off, user, auto */ 185*4882a593Smuzhiyun u16 output_level; /* range dependent on AGC */ 186*4882a593Smuzhiyun u16 min_output_level; /* range dependent on AGC */ 187*4882a593Smuzhiyun u16 max_output_level; /* range dependent on AGC */ 188*4882a593Smuzhiyun u16 speed; /* range dependent on AGC */ 189*4882a593Smuzhiyun u16 top; /* rf-agc take over point */ 190*4882a593Smuzhiyun u16 cut_off_current; /* rf-agc is accelerated if output current 191*4882a593Smuzhiyun is below cut-off current */ 192*4882a593Smuzhiyun u16 ingain_tgt_max; 193*4882a593Smuzhiyun u16 fast_clip_ctrl_delay; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun struct s_cfg_pre_saw { 197*4882a593Smuzhiyun u16 reference; /* pre SAW reference value, range 0 .. 31 */ 198*4882a593Smuzhiyun bool use_pre_saw; /* TRUE algorithms must use pre SAW sense */ 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun struct drxk_ofdm_sc_cmd_t { 202*4882a593Smuzhiyun u16 cmd; /* Command number */ 203*4882a593Smuzhiyun u16 subcmd; /* Sub-command parameter*/ 204*4882a593Smuzhiyun u16 param0; /* General purpous param */ 205*4882a593Smuzhiyun u16 param1; /* General purpous param */ 206*4882a593Smuzhiyun u16 param2; /* General purpous param */ 207*4882a593Smuzhiyun u16 param3; /* General purpous param */ 208*4882a593Smuzhiyun u16 param4; /* General purpous param */ 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun struct drxk_state { 212*4882a593Smuzhiyun struct dvb_frontend frontend; 213*4882a593Smuzhiyun struct dtv_frontend_properties props; 214*4882a593Smuzhiyun struct device *dev; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun struct i2c_adapter *i2c; 217*4882a593Smuzhiyun u8 demod_address; 218*4882a593Smuzhiyun void *priv; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun struct mutex mutex; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun u32 m_instance; /* Channel 1,2,3 or 4 */ 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun int m_chunk_size; 225*4882a593Smuzhiyun u8 chunk[256]; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun bool m_has_lna; 228*4882a593Smuzhiyun bool m_has_dvbt; 229*4882a593Smuzhiyun bool m_has_dvbc; 230*4882a593Smuzhiyun bool m_has_audio; 231*4882a593Smuzhiyun bool m_has_atv; 232*4882a593Smuzhiyun bool m_has_oob; 233*4882a593Smuzhiyun bool m_has_sawsw; /* TRUE if mat_tx is available */ 234*4882a593Smuzhiyun bool m_has_gpio1; /* TRUE if mat_rx is available */ 235*4882a593Smuzhiyun bool m_has_gpio2; /* TRUE if GPIO is available */ 236*4882a593Smuzhiyun bool m_has_irqn; /* TRUE if IRQN is available */ 237*4882a593Smuzhiyun u16 m_osc_clock_freq; 238*4882a593Smuzhiyun u16 m_hi_cfg_timing_div; 239*4882a593Smuzhiyun u16 m_hi_cfg_bridge_delay; 240*4882a593Smuzhiyun u16 m_hi_cfg_wake_up_key; 241*4882a593Smuzhiyun u16 m_hi_cfg_timeout; 242*4882a593Smuzhiyun u16 m_hi_cfg_ctrl; 243*4882a593Smuzhiyun s32 m_sys_clock_freq; /* system clock frequency in kHz */ 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun enum e_drxk_state m_drxk_state; /* State of Drxk (init,stopped,started) */ 246*4882a593Smuzhiyun enum operation_mode m_operation_mode; /* digital standards */ 247*4882a593Smuzhiyun struct s_cfg_agc m_vsb_rf_agc_cfg; /* settings for VSB RF-AGC */ 248*4882a593Smuzhiyun struct s_cfg_agc m_vsb_if_agc_cfg; /* settings for VSB IF-AGC */ 249*4882a593Smuzhiyun u16 m_vsb_pga_cfg; /* settings for VSB PGA */ 250*4882a593Smuzhiyun struct s_cfg_pre_saw m_vsb_pre_saw_cfg; /* settings for pre SAW sense */ 251*4882a593Smuzhiyun s32 m_Quality83percent; /* MER level (*0.1 dB) for 83% quality indication */ 252*4882a593Smuzhiyun s32 m_Quality93percent; /* MER level (*0.1 dB) for 93% quality indication */ 253*4882a593Smuzhiyun bool m_smart_ant_inverted; 254*4882a593Smuzhiyun bool m_b_debug_enable_bridge; 255*4882a593Smuzhiyun bool m_b_p_down_open_bridge; /* only open DRXK bridge before power-down once it has been accessed */ 256*4882a593Smuzhiyun bool m_b_power_down; /* Power down when not used */ 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun u32 m_iqm_fs_rate_ofs; /* frequency shift as written to DRXK register (28bit fixpoint) */ 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun bool m_enable_mpeg_output; /* If TRUE, enable MPEG output */ 261*4882a593Smuzhiyun bool m_insert_rs_byte; /* If TRUE, insert RS byte */ 262*4882a593Smuzhiyun bool m_enable_parallel; /* If TRUE, parallel out otherwise serial */ 263*4882a593Smuzhiyun bool m_invert_data; /* If TRUE, invert DATA signals */ 264*4882a593Smuzhiyun bool m_invert_err; /* If TRUE, invert ERR signal */ 265*4882a593Smuzhiyun bool m_invert_str; /* If TRUE, invert STR signals */ 266*4882a593Smuzhiyun bool m_invert_val; /* If TRUE, invert VAL signals */ 267*4882a593Smuzhiyun bool m_invert_clk; /* If TRUE, invert CLK signals */ 268*4882a593Smuzhiyun bool m_dvbc_static_clk; 269*4882a593Smuzhiyun bool m_dvbt_static_clk; /* If TRUE, static MPEG clockrate will 270*4882a593Smuzhiyun be used, otherwise clockrate will 271*4882a593Smuzhiyun adapt to the bitrate of the TS */ 272*4882a593Smuzhiyun u32 m_dvbt_bitrate; 273*4882a593Smuzhiyun u32 m_dvbc_bitrate; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun u8 m_ts_data_strength; 276*4882a593Smuzhiyun u8 m_ts_clockk_strength; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun bool m_itut_annex_c; /* If true, uses ITU-T DVB-C Annex C, instead of Annex A */ 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun enum drxmpeg_str_width_t m_width_str; /* MPEG start width */ 281*4882a593Smuzhiyun u32 m_mpeg_ts_static_bitrate; /* Maximum bitrate in b/s in case 282*4882a593Smuzhiyun static clockrate is selected */ 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun /* LARGE_INTEGER m_startTime; */ /* Contains the time of the last demod start */ 285*4882a593Smuzhiyun s32 m_mpeg_lock_time_out; /* WaitForLockStatus Timeout (counts from start time) */ 286*4882a593Smuzhiyun s32 m_demod_lock_time_out; /* WaitForLockStatus Timeout (counts from start time) */ 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun bool m_disable_te_ihandling; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun bool m_rf_agc_pol; 291*4882a593Smuzhiyun bool m_if_agc_pol; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun struct s_cfg_agc m_atv_rf_agc_cfg; /* settings for ATV RF-AGC */ 294*4882a593Smuzhiyun struct s_cfg_agc m_atv_if_agc_cfg; /* settings for ATV IF-AGC */ 295*4882a593Smuzhiyun struct s_cfg_pre_saw m_atv_pre_saw_cfg; /* settings for ATV pre SAW sense */ 296*4882a593Smuzhiyun bool m_phase_correction_bypass; 297*4882a593Smuzhiyun s16 m_atv_top_vid_peak; 298*4882a593Smuzhiyun u16 m_atv_top_noise_th; 299*4882a593Smuzhiyun enum e_drxk_sif_attenuation m_sif_attenuation; 300*4882a593Smuzhiyun bool m_enable_cvbs_output; 301*4882a593Smuzhiyun bool m_enable_sif_output; 302*4882a593Smuzhiyun bool m_b_mirror_freq_spect; 303*4882a593Smuzhiyun enum e_drxk_constellation m_constellation; /* constellation type of the channel */ 304*4882a593Smuzhiyun u32 m_curr_symbol_rate; /* Current QAM symbol rate */ 305*4882a593Smuzhiyun struct s_cfg_agc m_qam_rf_agc_cfg; /* settings for QAM RF-AGC */ 306*4882a593Smuzhiyun struct s_cfg_agc m_qam_if_agc_cfg; /* settings for QAM IF-AGC */ 307*4882a593Smuzhiyun u16 m_qam_pga_cfg; /* settings for QAM PGA */ 308*4882a593Smuzhiyun struct s_cfg_pre_saw m_qam_pre_saw_cfg; /* settings for QAM pre SAW sense */ 309*4882a593Smuzhiyun enum e_drxk_interleave_mode m_qam_interleave_mode; /* QAM Interleave mode */ 310*4882a593Smuzhiyun u16 m_fec_rs_plen; 311*4882a593Smuzhiyun u16 m_fec_rs_prescale; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun enum drxk_cfg_dvbt_sqi_speed m_sqi_speed; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun u16 m_gpio; 316*4882a593Smuzhiyun u16 m_gpio_cfg; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun struct s_cfg_agc m_dvbt_rf_agc_cfg; /* settings for QAM RF-AGC */ 319*4882a593Smuzhiyun struct s_cfg_agc m_dvbt_if_agc_cfg; /* settings for QAM IF-AGC */ 320*4882a593Smuzhiyun struct s_cfg_pre_saw m_dvbt_pre_saw_cfg; /* settings for QAM pre SAW sense */ 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun u16 m_agcfast_clip_ctrl_delay; 323*4882a593Smuzhiyun bool m_adc_comp_passed; 324*4882a593Smuzhiyun u16 m_adcCompCoef[64]; 325*4882a593Smuzhiyun u16 m_adc_state; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun u8 *m_microcode; 328*4882a593Smuzhiyun int m_microcode_length; 329*4882a593Smuzhiyun bool m_drxk_a3_rom_code; 330*4882a593Smuzhiyun bool m_drxk_a3_patch_code; 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun bool m_rfmirror; 333*4882a593Smuzhiyun u8 m_device_spin; 334*4882a593Smuzhiyun u32 m_iqm_rc_rate; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun enum drx_power_mode m_current_power_mode; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun /* when true, avoids other devices to use the I2C bus */ 339*4882a593Smuzhiyun bool drxk_i2c_exclusive_lock; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun /* 342*4882a593Smuzhiyun * Configurable parameters at the driver. They stores the values found 343*4882a593Smuzhiyun * at struct drxk_config. 344*4882a593Smuzhiyun */ 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun u16 uio_mask; /* Bits used by UIO */ 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun bool enable_merr_cfg; 349*4882a593Smuzhiyun bool single_master; 350*4882a593Smuzhiyun bool no_i2c_bridge; 351*4882a593Smuzhiyun bool antenna_dvbt; 352*4882a593Smuzhiyun u16 antenna_gpio; 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun enum fe_status fe_status; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun /* Firmware */ 357*4882a593Smuzhiyun const char *microcode_name; 358*4882a593Smuzhiyun struct completion fw_wait_load; 359*4882a593Smuzhiyun const struct firmware *fw; 360*4882a593Smuzhiyun int qam_demod_parameter_count; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun #define NEVER_LOCK 0 364*4882a593Smuzhiyun #define NOT_LOCKED 1 365*4882a593Smuzhiyun #define DEMOD_LOCK 2 366*4882a593Smuzhiyun #define FEC_LOCK 3 367*4882a593Smuzhiyun #define MPEG_LOCK 4 368*4882a593Smuzhiyun 369