xref: /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/drxd_hard.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drxd_hard.c: DVB-T Demodulator Micronas DRX3975D-A2,DRX397xD-B1
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2003-2007 Micronas
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/moduleparam.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/firmware.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <asm/div64.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <media/dvb_frontend.h>
18*4882a593Smuzhiyun #include "drxd.h"
19*4882a593Smuzhiyun #include "drxd_firm.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define DRX_FW_FILENAME_A2 "drxd-a2-1.1.fw"
22*4882a593Smuzhiyun #define DRX_FW_FILENAME_B1 "drxd-b1-1.1.fw"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define CHUNK_SIZE 48
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define DRX_I2C_RMW           0x10
27*4882a593Smuzhiyun #define DRX_I2C_BROADCAST     0x20
28*4882a593Smuzhiyun #define DRX_I2C_CLEARCRC      0x80
29*4882a593Smuzhiyun #define DRX_I2C_SINGLE_MASTER 0xC0
30*4882a593Smuzhiyun #define DRX_I2C_MODEFLAGS     0xC0
31*4882a593Smuzhiyun #define DRX_I2C_FLAGS         0xF0
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define DEFAULT_LOCK_TIMEOUT    1100
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define DRX_CHANNEL_AUTO 0
36*4882a593Smuzhiyun #define DRX_CHANNEL_HIGH 1
37*4882a593Smuzhiyun #define DRX_CHANNEL_LOW  2
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define DRX_LOCK_MPEG  1
40*4882a593Smuzhiyun #define DRX_LOCK_FEC   2
41*4882a593Smuzhiyun #define DRX_LOCK_DEMOD 4
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /****************************************************************************/
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun enum CSCDState {
46*4882a593Smuzhiyun 	CSCD_INIT = 0,
47*4882a593Smuzhiyun 	CSCD_SET,
48*4882a593Smuzhiyun 	CSCD_SAVED
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun enum CDrxdState {
52*4882a593Smuzhiyun 	DRXD_UNINITIALIZED = 0,
53*4882a593Smuzhiyun 	DRXD_STOPPED,
54*4882a593Smuzhiyun 	DRXD_STARTED
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun enum AGC_CTRL_MODE {
58*4882a593Smuzhiyun 	AGC_CTRL_AUTO = 0,
59*4882a593Smuzhiyun 	AGC_CTRL_USER,
60*4882a593Smuzhiyun 	AGC_CTRL_OFF
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun enum OperationMode {
64*4882a593Smuzhiyun 	OM_Default,
65*4882a593Smuzhiyun 	OM_DVBT_Diversity_Front,
66*4882a593Smuzhiyun 	OM_DVBT_Diversity_End
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun struct SCfgAgc {
70*4882a593Smuzhiyun 	enum AGC_CTRL_MODE ctrlMode;
71*4882a593Smuzhiyun 	u16 outputLevel;	/* range [0, ... , 1023], 1/n of fullscale range */
72*4882a593Smuzhiyun 	u16 settleLevel;	/* range [0, ... , 1023], 1/n of fullscale range */
73*4882a593Smuzhiyun 	u16 minOutputLevel;	/* range [0, ... , 1023], 1/n of fullscale range */
74*4882a593Smuzhiyun 	u16 maxOutputLevel;	/* range [0, ... , 1023], 1/n of fullscale range */
75*4882a593Smuzhiyun 	u16 speed;		/* range [0, ... , 1023], 1/n of fullscale range */
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	u16 R1;
78*4882a593Smuzhiyun 	u16 R2;
79*4882a593Smuzhiyun 	u16 R3;
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun struct SNoiseCal {
83*4882a593Smuzhiyun 	int cpOpt;
84*4882a593Smuzhiyun 	short cpNexpOfs;
85*4882a593Smuzhiyun 	short tdCal2k;
86*4882a593Smuzhiyun 	short tdCal8k;
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun enum app_env {
90*4882a593Smuzhiyun 	APPENV_STATIC = 0,
91*4882a593Smuzhiyun 	APPENV_PORTABLE = 1,
92*4882a593Smuzhiyun 	APPENV_MOBILE = 2
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun enum EIFFilter {
96*4882a593Smuzhiyun 	IFFILTER_SAW = 0,
97*4882a593Smuzhiyun 	IFFILTER_DISCRETE = 1
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun struct drxd_state {
101*4882a593Smuzhiyun 	struct dvb_frontend frontend;
102*4882a593Smuzhiyun 	struct dvb_frontend_ops ops;
103*4882a593Smuzhiyun 	struct dtv_frontend_properties props;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	const struct firmware *fw;
106*4882a593Smuzhiyun 	struct device *dev;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	struct i2c_adapter *i2c;
109*4882a593Smuzhiyun 	void *priv;
110*4882a593Smuzhiyun 	struct drxd_config config;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	int i2c_access;
113*4882a593Smuzhiyun 	int init_done;
114*4882a593Smuzhiyun 	struct mutex mutex;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	u8 chip_adr;
117*4882a593Smuzhiyun 	u16 hi_cfg_timing_div;
118*4882a593Smuzhiyun 	u16 hi_cfg_bridge_delay;
119*4882a593Smuzhiyun 	u16 hi_cfg_wakeup_key;
120*4882a593Smuzhiyun 	u16 hi_cfg_ctrl;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	u16 intermediate_freq;
123*4882a593Smuzhiyun 	u16 osc_clock_freq;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	enum CSCDState cscd_state;
126*4882a593Smuzhiyun 	enum CDrxdState drxd_state;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	u16 sys_clock_freq;
129*4882a593Smuzhiyun 	s16 osc_clock_deviation;
130*4882a593Smuzhiyun 	u16 expected_sys_clock_freq;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	u16 insert_rs_byte;
133*4882a593Smuzhiyun 	u16 enable_parallel;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	int operation_mode;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	struct SCfgAgc if_agc_cfg;
138*4882a593Smuzhiyun 	struct SCfgAgc rf_agc_cfg;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	struct SNoiseCal noise_cal;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	u32 fe_fs_add_incr;
143*4882a593Smuzhiyun 	u32 org_fe_fs_add_incr;
144*4882a593Smuzhiyun 	u16 current_fe_if_incr;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	u16 m_FeAgRegAgPwd;
147*4882a593Smuzhiyun 	u16 m_FeAgRegAgAgcSio;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	u16 m_EcOcRegOcModeLop;
150*4882a593Smuzhiyun 	u16 m_EcOcRegSncSncLvl;
151*4882a593Smuzhiyun 	u8 *m_InitAtomicRead;
152*4882a593Smuzhiyun 	u8 *m_HiI2cPatch;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	u8 *m_ResetCEFR;
155*4882a593Smuzhiyun 	u8 *m_InitFE_1;
156*4882a593Smuzhiyun 	u8 *m_InitFE_2;
157*4882a593Smuzhiyun 	u8 *m_InitCP;
158*4882a593Smuzhiyun 	u8 *m_InitCE;
159*4882a593Smuzhiyun 	u8 *m_InitEQ;
160*4882a593Smuzhiyun 	u8 *m_InitSC;
161*4882a593Smuzhiyun 	u8 *m_InitEC;
162*4882a593Smuzhiyun 	u8 *m_ResetECRAM;
163*4882a593Smuzhiyun 	u8 *m_InitDiversityFront;
164*4882a593Smuzhiyun 	u8 *m_InitDiversityEnd;
165*4882a593Smuzhiyun 	u8 *m_DisableDiversity;
166*4882a593Smuzhiyun 	u8 *m_StartDiversityFront;
167*4882a593Smuzhiyun 	u8 *m_StartDiversityEnd;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	u8 *m_DiversityDelay8MHZ;
170*4882a593Smuzhiyun 	u8 *m_DiversityDelay6MHZ;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	u8 *microcode;
173*4882a593Smuzhiyun 	u32 microcode_length;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	int type_A;
176*4882a593Smuzhiyun 	int PGA;
177*4882a593Smuzhiyun 	int diversity;
178*4882a593Smuzhiyun 	int tuner_mirrors;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	enum app_env app_env_default;
181*4882a593Smuzhiyun 	enum app_env app_env_diversity;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /****************************************************************************/
186*4882a593Smuzhiyun /* I2C **********************************************************************/
187*4882a593Smuzhiyun /****************************************************************************/
188*4882a593Smuzhiyun 
i2c_write(struct i2c_adapter * adap,u8 adr,u8 * data,int len)189*4882a593Smuzhiyun static int i2c_write(struct i2c_adapter *adap, u8 adr, u8 * data, int len)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	struct i2c_msg msg = {.addr = adr, .flags = 0, .buf = data, .len = len };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (i2c_transfer(adap, &msg, 1) != 1)
194*4882a593Smuzhiyun 		return -1;
195*4882a593Smuzhiyun 	return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
i2c_read(struct i2c_adapter * adap,u8 adr,u8 * msg,int len,u8 * answ,int alen)198*4882a593Smuzhiyun static int i2c_read(struct i2c_adapter *adap,
199*4882a593Smuzhiyun 		    u8 adr, u8 *msg, int len, u8 *answ, int alen)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct i2c_msg msgs[2] = {
202*4882a593Smuzhiyun 		{
203*4882a593Smuzhiyun 			.addr = adr, .flags = 0,
204*4882a593Smuzhiyun 			.buf = msg, .len = len
205*4882a593Smuzhiyun 		}, {
206*4882a593Smuzhiyun 			.addr = adr, .flags = I2C_M_RD,
207*4882a593Smuzhiyun 			.buf = answ, .len = alen
208*4882a593Smuzhiyun 		}
209*4882a593Smuzhiyun 	};
210*4882a593Smuzhiyun 	if (i2c_transfer(adap, msgs, 2) != 2)
211*4882a593Smuzhiyun 		return -1;
212*4882a593Smuzhiyun 	return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
MulDiv32(u32 a,u32 b,u32 c)215*4882a593Smuzhiyun static inline u32 MulDiv32(u32 a, u32 b, u32 c)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	u64 tmp64;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	tmp64 = (u64)a * (u64)b;
220*4882a593Smuzhiyun 	do_div(tmp64, c);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	return (u32) tmp64;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
Read16(struct drxd_state * state,u32 reg,u16 * data,u8 flags)225*4882a593Smuzhiyun static int Read16(struct drxd_state *state, u32 reg, u16 *data, u8 flags)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	u8 adr = state->config.demod_address;
228*4882a593Smuzhiyun 	u8 mm1[4] = { reg & 0xff, (reg >> 16) & 0xff,
229*4882a593Smuzhiyun 		flags | ((reg >> 24) & 0xff), (reg >> 8) & 0xff
230*4882a593Smuzhiyun 	};
231*4882a593Smuzhiyun 	u8 mm2[2];
232*4882a593Smuzhiyun 	if (i2c_read(state->i2c, adr, mm1, 4, mm2, 2) < 0)
233*4882a593Smuzhiyun 		return -1;
234*4882a593Smuzhiyun 	if (data)
235*4882a593Smuzhiyun 		*data = mm2[0] | (mm2[1] << 8);
236*4882a593Smuzhiyun 	return mm2[0] | (mm2[1] << 8);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
Read32(struct drxd_state * state,u32 reg,u32 * data,u8 flags)239*4882a593Smuzhiyun static int Read32(struct drxd_state *state, u32 reg, u32 *data, u8 flags)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	u8 adr = state->config.demod_address;
242*4882a593Smuzhiyun 	u8 mm1[4] = { reg & 0xff, (reg >> 16) & 0xff,
243*4882a593Smuzhiyun 		flags | ((reg >> 24) & 0xff), (reg >> 8) & 0xff
244*4882a593Smuzhiyun 	};
245*4882a593Smuzhiyun 	u8 mm2[4];
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (i2c_read(state->i2c, adr, mm1, 4, mm2, 4) < 0)
248*4882a593Smuzhiyun 		return -1;
249*4882a593Smuzhiyun 	if (data)
250*4882a593Smuzhiyun 		*data =
251*4882a593Smuzhiyun 		    mm2[0] | (mm2[1] << 8) | (mm2[2] << 16) | (mm2[3] << 24);
252*4882a593Smuzhiyun 	return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
Write16(struct drxd_state * state,u32 reg,u16 data,u8 flags)255*4882a593Smuzhiyun static int Write16(struct drxd_state *state, u32 reg, u16 data, u8 flags)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	u8 adr = state->config.demod_address;
258*4882a593Smuzhiyun 	u8 mm[6] = { reg & 0xff, (reg >> 16) & 0xff,
259*4882a593Smuzhiyun 		flags | ((reg >> 24) & 0xff), (reg >> 8) & 0xff,
260*4882a593Smuzhiyun 		data & 0xff, (data >> 8) & 0xff
261*4882a593Smuzhiyun 	};
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	if (i2c_write(state->i2c, adr, mm, 6) < 0)
264*4882a593Smuzhiyun 		return -1;
265*4882a593Smuzhiyun 	return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
Write32(struct drxd_state * state,u32 reg,u32 data,u8 flags)268*4882a593Smuzhiyun static int Write32(struct drxd_state *state, u32 reg, u32 data, u8 flags)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	u8 adr = state->config.demod_address;
271*4882a593Smuzhiyun 	u8 mm[8] = { reg & 0xff, (reg >> 16) & 0xff,
272*4882a593Smuzhiyun 		flags | ((reg >> 24) & 0xff), (reg >> 8) & 0xff,
273*4882a593Smuzhiyun 		data & 0xff, (data >> 8) & 0xff,
274*4882a593Smuzhiyun 		(data >> 16) & 0xff, (data >> 24) & 0xff
275*4882a593Smuzhiyun 	};
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	if (i2c_write(state->i2c, adr, mm, 8) < 0)
278*4882a593Smuzhiyun 		return -1;
279*4882a593Smuzhiyun 	return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
write_chunk(struct drxd_state * state,u32 reg,u8 * data,u32 len,u8 flags)282*4882a593Smuzhiyun static int write_chunk(struct drxd_state *state,
283*4882a593Smuzhiyun 		       u32 reg, u8 *data, u32 len, u8 flags)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	u8 adr = state->config.demod_address;
286*4882a593Smuzhiyun 	u8 mm[CHUNK_SIZE + 4] = { reg & 0xff, (reg >> 16) & 0xff,
287*4882a593Smuzhiyun 		flags | ((reg >> 24) & 0xff), (reg >> 8) & 0xff
288*4882a593Smuzhiyun 	};
289*4882a593Smuzhiyun 	int i;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	for (i = 0; i < len; i++)
292*4882a593Smuzhiyun 		mm[4 + i] = data[i];
293*4882a593Smuzhiyun 	if (i2c_write(state->i2c, adr, mm, 4 + len) < 0) {
294*4882a593Smuzhiyun 		printk(KERN_ERR "error in write_chunk\n");
295*4882a593Smuzhiyun 		return -1;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 	return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
WriteBlock(struct drxd_state * state,u32 Address,u16 BlockSize,u8 * pBlock,u8 Flags)300*4882a593Smuzhiyun static int WriteBlock(struct drxd_state *state,
301*4882a593Smuzhiyun 		      u32 Address, u16 BlockSize, u8 *pBlock, u8 Flags)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	while (BlockSize > 0) {
304*4882a593Smuzhiyun 		u16 Chunk = BlockSize > CHUNK_SIZE ? CHUNK_SIZE : BlockSize;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 		if (write_chunk(state, Address, pBlock, Chunk, Flags) < 0)
307*4882a593Smuzhiyun 			return -1;
308*4882a593Smuzhiyun 		pBlock += Chunk;
309*4882a593Smuzhiyun 		Address += (Chunk >> 1);
310*4882a593Smuzhiyun 		BlockSize -= Chunk;
311*4882a593Smuzhiyun 	}
312*4882a593Smuzhiyun 	return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
WriteTable(struct drxd_state * state,u8 * pTable)315*4882a593Smuzhiyun static int WriteTable(struct drxd_state *state, u8 * pTable)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	int status = 0;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (!pTable)
320*4882a593Smuzhiyun 		return 0;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	while (!status) {
323*4882a593Smuzhiyun 		u16 Length;
324*4882a593Smuzhiyun 		u32 Address = pTable[0] | (pTable[1] << 8) |
325*4882a593Smuzhiyun 		    (pTable[2] << 16) | (pTable[3] << 24);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 		if (Address == 0xFFFFFFFF)
328*4882a593Smuzhiyun 			break;
329*4882a593Smuzhiyun 		pTable += sizeof(u32);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 		Length = pTable[0] | (pTable[1] << 8);
332*4882a593Smuzhiyun 		pTable += sizeof(u16);
333*4882a593Smuzhiyun 		if (!Length)
334*4882a593Smuzhiyun 			break;
335*4882a593Smuzhiyun 		status = WriteBlock(state, Address, Length * 2, pTable, 0);
336*4882a593Smuzhiyun 		pTable += (Length * 2);
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 	return status;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /****************************************************************************/
342*4882a593Smuzhiyun /****************************************************************************/
343*4882a593Smuzhiyun /****************************************************************************/
344*4882a593Smuzhiyun 
ResetCEFR(struct drxd_state * state)345*4882a593Smuzhiyun static int ResetCEFR(struct drxd_state *state)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	return WriteTable(state, state->m_ResetCEFR);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
InitCP(struct drxd_state * state)350*4882a593Smuzhiyun static int InitCP(struct drxd_state *state)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	return WriteTable(state, state->m_InitCP);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
InitCE(struct drxd_state * state)355*4882a593Smuzhiyun static int InitCE(struct drxd_state *state)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	int status;
358*4882a593Smuzhiyun 	enum app_env AppEnv = state->app_env_default;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	do {
361*4882a593Smuzhiyun 		status = WriteTable(state, state->m_InitCE);
362*4882a593Smuzhiyun 		if (status < 0)
363*4882a593Smuzhiyun 			break;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 		if (state->operation_mode == OM_DVBT_Diversity_Front ||
366*4882a593Smuzhiyun 		    state->operation_mode == OM_DVBT_Diversity_End) {
367*4882a593Smuzhiyun 			AppEnv = state->app_env_diversity;
368*4882a593Smuzhiyun 		}
369*4882a593Smuzhiyun 		if (AppEnv == APPENV_STATIC) {
370*4882a593Smuzhiyun 			status = Write16(state, CE_REG_TAPSET__A, 0x0000, 0);
371*4882a593Smuzhiyun 			if (status < 0)
372*4882a593Smuzhiyun 				break;
373*4882a593Smuzhiyun 		} else if (AppEnv == APPENV_PORTABLE) {
374*4882a593Smuzhiyun 			status = Write16(state, CE_REG_TAPSET__A, 0x0001, 0);
375*4882a593Smuzhiyun 			if (status < 0)
376*4882a593Smuzhiyun 				break;
377*4882a593Smuzhiyun 		} else if (AppEnv == APPENV_MOBILE && state->type_A) {
378*4882a593Smuzhiyun 			status = Write16(state, CE_REG_TAPSET__A, 0x0002, 0);
379*4882a593Smuzhiyun 			if (status < 0)
380*4882a593Smuzhiyun 				break;
381*4882a593Smuzhiyun 		} else if (AppEnv == APPENV_MOBILE && !state->type_A) {
382*4882a593Smuzhiyun 			status = Write16(state, CE_REG_TAPSET__A, 0x0006, 0);
383*4882a593Smuzhiyun 			if (status < 0)
384*4882a593Smuzhiyun 				break;
385*4882a593Smuzhiyun 		}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		/* start ce */
388*4882a593Smuzhiyun 		status = Write16(state, B_CE_REG_COMM_EXEC__A, 0x0001, 0);
389*4882a593Smuzhiyun 		if (status < 0)
390*4882a593Smuzhiyun 			break;
391*4882a593Smuzhiyun 	} while (0);
392*4882a593Smuzhiyun 	return status;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
StopOC(struct drxd_state * state)395*4882a593Smuzhiyun static int StopOC(struct drxd_state *state)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	int status = 0;
398*4882a593Smuzhiyun 	u16 ocSyncLvl = 0;
399*4882a593Smuzhiyun 	u16 ocModeLop = state->m_EcOcRegOcModeLop;
400*4882a593Smuzhiyun 	u16 dtoIncLop = 0;
401*4882a593Smuzhiyun 	u16 dtoIncHip = 0;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	do {
404*4882a593Smuzhiyun 		/* Store output configuration */
405*4882a593Smuzhiyun 		status = Read16(state, EC_OC_REG_SNC_ISC_LVL__A, &ocSyncLvl, 0);
406*4882a593Smuzhiyun 		if (status < 0)
407*4882a593Smuzhiyun 			break;
408*4882a593Smuzhiyun 		/* CHK_ERROR(Read16(EC_OC_REG_OC_MODE_LOP__A, &ocModeLop)); */
409*4882a593Smuzhiyun 		state->m_EcOcRegSncSncLvl = ocSyncLvl;
410*4882a593Smuzhiyun 		/* m_EcOcRegOcModeLop = ocModeLop; */
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 		/* Flush FIFO (byte-boundary) at fixed rate */
413*4882a593Smuzhiyun 		status = Read16(state, EC_OC_REG_RCN_MAP_LOP__A, &dtoIncLop, 0);
414*4882a593Smuzhiyun 		if (status < 0)
415*4882a593Smuzhiyun 			break;
416*4882a593Smuzhiyun 		status = Read16(state, EC_OC_REG_RCN_MAP_HIP__A, &dtoIncHip, 0);
417*4882a593Smuzhiyun 		if (status < 0)
418*4882a593Smuzhiyun 			break;
419*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_DTO_INC_LOP__A, dtoIncLop, 0);
420*4882a593Smuzhiyun 		if (status < 0)
421*4882a593Smuzhiyun 			break;
422*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_DTO_INC_HIP__A, dtoIncHip, 0);
423*4882a593Smuzhiyun 		if (status < 0)
424*4882a593Smuzhiyun 			break;
425*4882a593Smuzhiyun 		ocModeLop &= ~(EC_OC_REG_OC_MODE_LOP_DTO_CTR_SRC__M);
426*4882a593Smuzhiyun 		ocModeLop |= EC_OC_REG_OC_MODE_LOP_DTO_CTR_SRC_STATIC;
427*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_OC_MODE_LOP__A, ocModeLop, 0);
428*4882a593Smuzhiyun 		if (status < 0)
429*4882a593Smuzhiyun 			break;
430*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_COMM_EXEC__A, EC_OC_REG_COMM_EXEC_CTL_HOLD, 0);
431*4882a593Smuzhiyun 		if (status < 0)
432*4882a593Smuzhiyun 			break;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 		msleep(1);
435*4882a593Smuzhiyun 		/* Output pins to '0' */
436*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_OCR_MPG_UOS__A, EC_OC_REG_OCR_MPG_UOS__M, 0);
437*4882a593Smuzhiyun 		if (status < 0)
438*4882a593Smuzhiyun 			break;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 		/* Force the OC out of sync */
441*4882a593Smuzhiyun 		ocSyncLvl &= ~(EC_OC_REG_SNC_ISC_LVL_OSC__M);
442*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_SNC_ISC_LVL__A, ocSyncLvl, 0);
443*4882a593Smuzhiyun 		if (status < 0)
444*4882a593Smuzhiyun 			break;
445*4882a593Smuzhiyun 		ocModeLop &= ~(EC_OC_REG_OC_MODE_LOP_PAR_ENA__M);
446*4882a593Smuzhiyun 		ocModeLop |= EC_OC_REG_OC_MODE_LOP_PAR_ENA_ENABLE;
447*4882a593Smuzhiyun 		ocModeLop |= 0x2;	/* Magically-out-of-sync */
448*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_OC_MODE_LOP__A, ocModeLop, 0);
449*4882a593Smuzhiyun 		if (status < 0)
450*4882a593Smuzhiyun 			break;
451*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_COMM_INT_STA__A, 0x0, 0);
452*4882a593Smuzhiyun 		if (status < 0)
453*4882a593Smuzhiyun 			break;
454*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_COMM_EXEC__A, EC_OC_REG_COMM_EXEC_CTL_ACTIVE, 0);
455*4882a593Smuzhiyun 		if (status < 0)
456*4882a593Smuzhiyun 			break;
457*4882a593Smuzhiyun 	} while (0);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	return status;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
StartOC(struct drxd_state * state)462*4882a593Smuzhiyun static int StartOC(struct drxd_state *state)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	int status = 0;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	do {
467*4882a593Smuzhiyun 		/* Stop OC */
468*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_COMM_EXEC__A, EC_OC_REG_COMM_EXEC_CTL_HOLD, 0);
469*4882a593Smuzhiyun 		if (status < 0)
470*4882a593Smuzhiyun 			break;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 		/* Restore output configuration */
473*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_SNC_ISC_LVL__A, state->m_EcOcRegSncSncLvl, 0);
474*4882a593Smuzhiyun 		if (status < 0)
475*4882a593Smuzhiyun 			break;
476*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_OC_MODE_LOP__A, state->m_EcOcRegOcModeLop, 0);
477*4882a593Smuzhiyun 		if (status < 0)
478*4882a593Smuzhiyun 			break;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 		/* Output pins active again */
481*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_OCR_MPG_UOS__A, EC_OC_REG_OCR_MPG_UOS_INIT, 0);
482*4882a593Smuzhiyun 		if (status < 0)
483*4882a593Smuzhiyun 			break;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 		/* Start OC */
486*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_COMM_EXEC__A, EC_OC_REG_COMM_EXEC_CTL_ACTIVE, 0);
487*4882a593Smuzhiyun 		if (status < 0)
488*4882a593Smuzhiyun 			break;
489*4882a593Smuzhiyun 	} while (0);
490*4882a593Smuzhiyun 	return status;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
InitEQ(struct drxd_state * state)493*4882a593Smuzhiyun static int InitEQ(struct drxd_state *state)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	return WriteTable(state, state->m_InitEQ);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
InitEC(struct drxd_state * state)498*4882a593Smuzhiyun static int InitEC(struct drxd_state *state)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	return WriteTable(state, state->m_InitEC);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
InitSC(struct drxd_state * state)503*4882a593Smuzhiyun static int InitSC(struct drxd_state *state)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	return WriteTable(state, state->m_InitSC);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
InitAtomicRead(struct drxd_state * state)508*4882a593Smuzhiyun static int InitAtomicRead(struct drxd_state *state)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	return WriteTable(state, state->m_InitAtomicRead);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun static int CorrectSysClockDeviation(struct drxd_state *state);
514*4882a593Smuzhiyun 
DRX_GetLockStatus(struct drxd_state * state,u32 * pLockStatus)515*4882a593Smuzhiyun static int DRX_GetLockStatus(struct drxd_state *state, u32 * pLockStatus)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	u16 ScRaRamLock = 0;
518*4882a593Smuzhiyun 	const u16 mpeg_lock_mask = (SC_RA_RAM_LOCK_MPEG__M |
519*4882a593Smuzhiyun 				    SC_RA_RAM_LOCK_FEC__M |
520*4882a593Smuzhiyun 				    SC_RA_RAM_LOCK_DEMOD__M);
521*4882a593Smuzhiyun 	const u16 fec_lock_mask = (SC_RA_RAM_LOCK_FEC__M |
522*4882a593Smuzhiyun 				   SC_RA_RAM_LOCK_DEMOD__M);
523*4882a593Smuzhiyun 	const u16 demod_lock_mask = SC_RA_RAM_LOCK_DEMOD__M;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	int status;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	*pLockStatus = 0;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	status = Read16(state, SC_RA_RAM_LOCK__A, &ScRaRamLock, 0x0000);
530*4882a593Smuzhiyun 	if (status < 0) {
531*4882a593Smuzhiyun 		printk(KERN_ERR "Can't read SC_RA_RAM_LOCK__A status = %08x\n", status);
532*4882a593Smuzhiyun 		return status;
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	if (state->drxd_state != DRXD_STARTED)
536*4882a593Smuzhiyun 		return 0;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	if ((ScRaRamLock & mpeg_lock_mask) == mpeg_lock_mask) {
539*4882a593Smuzhiyun 		*pLockStatus |= DRX_LOCK_MPEG;
540*4882a593Smuzhiyun 		CorrectSysClockDeviation(state);
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	if ((ScRaRamLock & fec_lock_mask) == fec_lock_mask)
544*4882a593Smuzhiyun 		*pLockStatus |= DRX_LOCK_FEC;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	if ((ScRaRamLock & demod_lock_mask) == demod_lock_mask)
547*4882a593Smuzhiyun 		*pLockStatus |= DRX_LOCK_DEMOD;
548*4882a593Smuzhiyun 	return 0;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun /****************************************************************************/
552*4882a593Smuzhiyun 
SetCfgIfAgc(struct drxd_state * state,struct SCfgAgc * cfg)553*4882a593Smuzhiyun static int SetCfgIfAgc(struct drxd_state *state, struct SCfgAgc *cfg)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	int status;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	if (cfg->outputLevel > DRXD_FE_CTRL_MAX)
558*4882a593Smuzhiyun 		return -1;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (cfg->ctrlMode == AGC_CTRL_USER) {
561*4882a593Smuzhiyun 		do {
562*4882a593Smuzhiyun 			u16 FeAgRegPm1AgcWri;
563*4882a593Smuzhiyun 			u16 FeAgRegAgModeLop;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 			status = Read16(state, FE_AG_REG_AG_MODE_LOP__A, &FeAgRegAgModeLop, 0);
566*4882a593Smuzhiyun 			if (status < 0)
567*4882a593Smuzhiyun 				break;
568*4882a593Smuzhiyun 			FeAgRegAgModeLop &= (~FE_AG_REG_AG_MODE_LOP_MODE_4__M);
569*4882a593Smuzhiyun 			FeAgRegAgModeLop |= FE_AG_REG_AG_MODE_LOP_MODE_4_STATIC;
570*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, FeAgRegAgModeLop, 0);
571*4882a593Smuzhiyun 			if (status < 0)
572*4882a593Smuzhiyun 				break;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 			FeAgRegPm1AgcWri = (u16) (cfg->outputLevel &
575*4882a593Smuzhiyun 						  FE_AG_REG_PM1_AGC_WRI__M);
576*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_PM1_AGC_WRI__A, FeAgRegPm1AgcWri, 0);
577*4882a593Smuzhiyun 			if (status < 0)
578*4882a593Smuzhiyun 				break;
579*4882a593Smuzhiyun 		} while (0);
580*4882a593Smuzhiyun 	} else if (cfg->ctrlMode == AGC_CTRL_AUTO) {
581*4882a593Smuzhiyun 		if (((cfg->maxOutputLevel) < (cfg->minOutputLevel)) ||
582*4882a593Smuzhiyun 		    ((cfg->maxOutputLevel) > DRXD_FE_CTRL_MAX) ||
583*4882a593Smuzhiyun 		    ((cfg->speed) > DRXD_FE_CTRL_MAX) ||
584*4882a593Smuzhiyun 		    ((cfg->settleLevel) > DRXD_FE_CTRL_MAX)
585*4882a593Smuzhiyun 		    )
586*4882a593Smuzhiyun 			return -1;
587*4882a593Smuzhiyun 		do {
588*4882a593Smuzhiyun 			u16 FeAgRegAgModeLop;
589*4882a593Smuzhiyun 			u16 FeAgRegEgcSetLvl;
590*4882a593Smuzhiyun 			u16 slope, offset;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 			/* == Mode == */
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 			status = Read16(state, FE_AG_REG_AG_MODE_LOP__A, &FeAgRegAgModeLop, 0);
595*4882a593Smuzhiyun 			if (status < 0)
596*4882a593Smuzhiyun 				break;
597*4882a593Smuzhiyun 			FeAgRegAgModeLop &= (~FE_AG_REG_AG_MODE_LOP_MODE_4__M);
598*4882a593Smuzhiyun 			FeAgRegAgModeLop |=
599*4882a593Smuzhiyun 			    FE_AG_REG_AG_MODE_LOP_MODE_4_DYNAMIC;
600*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, FeAgRegAgModeLop, 0);
601*4882a593Smuzhiyun 			if (status < 0)
602*4882a593Smuzhiyun 				break;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 			/* == Settle level == */
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 			FeAgRegEgcSetLvl = (u16) ((cfg->settleLevel >> 1) &
607*4882a593Smuzhiyun 						  FE_AG_REG_EGC_SET_LVL__M);
608*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_EGC_SET_LVL__A, FeAgRegEgcSetLvl, 0);
609*4882a593Smuzhiyun 			if (status < 0)
610*4882a593Smuzhiyun 				break;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 			/* == Min/Max == */
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 			slope = (u16) ((cfg->maxOutputLevel -
615*4882a593Smuzhiyun 					cfg->minOutputLevel) / 2);
616*4882a593Smuzhiyun 			offset = (u16) ((cfg->maxOutputLevel +
617*4882a593Smuzhiyun 					 cfg->minOutputLevel) / 2 - 511);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_GC1_AGC_RIC__A, slope, 0);
620*4882a593Smuzhiyun 			if (status < 0)
621*4882a593Smuzhiyun 				break;
622*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_GC1_AGC_OFF__A, offset, 0);
623*4882a593Smuzhiyun 			if (status < 0)
624*4882a593Smuzhiyun 				break;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 			/* == Speed == */
627*4882a593Smuzhiyun 			{
628*4882a593Smuzhiyun 				const u16 maxRur = 8;
629*4882a593Smuzhiyun 				static const u16 slowIncrDecLUT[] = {
630*4882a593Smuzhiyun 					3, 4, 4, 5, 6 };
631*4882a593Smuzhiyun 				static const u16 fastIncrDecLUT[] = {
632*4882a593Smuzhiyun 					14, 15, 15, 16,
633*4882a593Smuzhiyun 					17, 18, 18, 19,
634*4882a593Smuzhiyun 					20, 21, 22, 23,
635*4882a593Smuzhiyun 					24, 26, 27, 28,
636*4882a593Smuzhiyun 					29, 31
637*4882a593Smuzhiyun 				};
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 				u16 fineSteps = (DRXD_FE_CTRL_MAX + 1) /
640*4882a593Smuzhiyun 				    (maxRur + 1);
641*4882a593Smuzhiyun 				u16 fineSpeed = (u16) (cfg->speed -
642*4882a593Smuzhiyun 						       ((cfg->speed /
643*4882a593Smuzhiyun 							 fineSteps) *
644*4882a593Smuzhiyun 							fineSteps));
645*4882a593Smuzhiyun 				u16 invRurCount = (u16) (cfg->speed /
646*4882a593Smuzhiyun 							 fineSteps);
647*4882a593Smuzhiyun 				u16 rurCount;
648*4882a593Smuzhiyun 				if (invRurCount > maxRur) {
649*4882a593Smuzhiyun 					rurCount = 0;
650*4882a593Smuzhiyun 					fineSpeed += fineSteps;
651*4882a593Smuzhiyun 				} else {
652*4882a593Smuzhiyun 					rurCount = maxRur - invRurCount;
653*4882a593Smuzhiyun 				}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 				/*
656*4882a593Smuzhiyun 				   fastInc = default *
657*4882a593Smuzhiyun 				   (2^(fineSpeed/fineSteps))
658*4882a593Smuzhiyun 				   => range[default...2*default>
659*4882a593Smuzhiyun 				   slowInc = default *
660*4882a593Smuzhiyun 				   (2^(fineSpeed/fineSteps))
661*4882a593Smuzhiyun 				 */
662*4882a593Smuzhiyun 				{
663*4882a593Smuzhiyun 					u16 fastIncrDec =
664*4882a593Smuzhiyun 					    fastIncrDecLUT[fineSpeed /
665*4882a593Smuzhiyun 							   ((fineSteps /
666*4882a593Smuzhiyun 							     (14 + 1)) + 1)];
667*4882a593Smuzhiyun 					u16 slowIncrDec =
668*4882a593Smuzhiyun 					    slowIncrDecLUT[fineSpeed /
669*4882a593Smuzhiyun 							   (fineSteps /
670*4882a593Smuzhiyun 							    (3 + 1))];
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 					status = Write16(state, FE_AG_REG_EGC_RUR_CNT__A, rurCount, 0);
673*4882a593Smuzhiyun 					if (status < 0)
674*4882a593Smuzhiyun 						break;
675*4882a593Smuzhiyun 					status = Write16(state, FE_AG_REG_EGC_FAS_INC__A, fastIncrDec, 0);
676*4882a593Smuzhiyun 					if (status < 0)
677*4882a593Smuzhiyun 						break;
678*4882a593Smuzhiyun 					status = Write16(state, FE_AG_REG_EGC_FAS_DEC__A, fastIncrDec, 0);
679*4882a593Smuzhiyun 					if (status < 0)
680*4882a593Smuzhiyun 						break;
681*4882a593Smuzhiyun 					status = Write16(state, FE_AG_REG_EGC_SLO_INC__A, slowIncrDec, 0);
682*4882a593Smuzhiyun 					if (status < 0)
683*4882a593Smuzhiyun 						break;
684*4882a593Smuzhiyun 					status = Write16(state, FE_AG_REG_EGC_SLO_DEC__A, slowIncrDec, 0);
685*4882a593Smuzhiyun 					if (status < 0)
686*4882a593Smuzhiyun 						break;
687*4882a593Smuzhiyun 				}
688*4882a593Smuzhiyun 			}
689*4882a593Smuzhiyun 		} while (0);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	} else {
692*4882a593Smuzhiyun 		/* No OFF mode for IF control */
693*4882a593Smuzhiyun 		return -1;
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun 	return status;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
SetCfgRfAgc(struct drxd_state * state,struct SCfgAgc * cfg)698*4882a593Smuzhiyun static int SetCfgRfAgc(struct drxd_state *state, struct SCfgAgc *cfg)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	int status = 0;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	if (cfg->outputLevel > DRXD_FE_CTRL_MAX)
703*4882a593Smuzhiyun 		return -1;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	if (cfg->ctrlMode == AGC_CTRL_USER) {
706*4882a593Smuzhiyun 		do {
707*4882a593Smuzhiyun 			u16 AgModeLop = 0;
708*4882a593Smuzhiyun 			u16 level = (cfg->outputLevel);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 			if (level == DRXD_FE_CTRL_MAX)
711*4882a593Smuzhiyun 				level++;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_PM2_AGC_WRI__A, level, 0x0000);
714*4882a593Smuzhiyun 			if (status < 0)
715*4882a593Smuzhiyun 				break;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 			/*==== Mode ====*/
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 			/* Powerdown PD2, WRI source */
720*4882a593Smuzhiyun 			state->m_FeAgRegAgPwd &= ~(FE_AG_REG_AG_PWD_PWD_PD2__M);
721*4882a593Smuzhiyun 			state->m_FeAgRegAgPwd |=
722*4882a593Smuzhiyun 			    FE_AG_REG_AG_PWD_PWD_PD2_DISABLE;
723*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_AG_PWD__A, state->m_FeAgRegAgPwd, 0x0000);
724*4882a593Smuzhiyun 			if (status < 0)
725*4882a593Smuzhiyun 				break;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 			status = Read16(state, FE_AG_REG_AG_MODE_LOP__A, &AgModeLop, 0x0000);
728*4882a593Smuzhiyun 			if (status < 0)
729*4882a593Smuzhiyun 				break;
730*4882a593Smuzhiyun 			AgModeLop &= (~(FE_AG_REG_AG_MODE_LOP_MODE_5__M |
731*4882a593Smuzhiyun 					FE_AG_REG_AG_MODE_LOP_MODE_E__M));
732*4882a593Smuzhiyun 			AgModeLop |= (FE_AG_REG_AG_MODE_LOP_MODE_5_STATIC |
733*4882a593Smuzhiyun 				      FE_AG_REG_AG_MODE_LOP_MODE_E_STATIC);
734*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
735*4882a593Smuzhiyun 			if (status < 0)
736*4882a593Smuzhiyun 				break;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 			/* enable AGC2 pin */
739*4882a593Smuzhiyun 			{
740*4882a593Smuzhiyun 				u16 FeAgRegAgAgcSio = 0;
741*4882a593Smuzhiyun 				status = Read16(state, FE_AG_REG_AG_AGC_SIO__A, &FeAgRegAgAgcSio, 0x0000);
742*4882a593Smuzhiyun 				if (status < 0)
743*4882a593Smuzhiyun 					break;
744*4882a593Smuzhiyun 				FeAgRegAgAgcSio &=
745*4882a593Smuzhiyun 				    ~(FE_AG_REG_AG_AGC_SIO_AGC_SIO_2__M);
746*4882a593Smuzhiyun 				FeAgRegAgAgcSio |=
747*4882a593Smuzhiyun 				    FE_AG_REG_AG_AGC_SIO_AGC_SIO_2_OUTPUT;
748*4882a593Smuzhiyun 				status = Write16(state, FE_AG_REG_AG_AGC_SIO__A, FeAgRegAgAgcSio, 0x0000);
749*4882a593Smuzhiyun 				if (status < 0)
750*4882a593Smuzhiyun 					break;
751*4882a593Smuzhiyun 			}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 		} while (0);
754*4882a593Smuzhiyun 	} else if (cfg->ctrlMode == AGC_CTRL_AUTO) {
755*4882a593Smuzhiyun 		u16 AgModeLop = 0;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 		do {
758*4882a593Smuzhiyun 			u16 level;
759*4882a593Smuzhiyun 			/* Automatic control */
760*4882a593Smuzhiyun 			/* Powerup PD2, AGC2 as output, TGC source */
761*4882a593Smuzhiyun 			(state->m_FeAgRegAgPwd) &=
762*4882a593Smuzhiyun 			    ~(FE_AG_REG_AG_PWD_PWD_PD2__M);
763*4882a593Smuzhiyun 			(state->m_FeAgRegAgPwd) |=
764*4882a593Smuzhiyun 			    FE_AG_REG_AG_PWD_PWD_PD2_DISABLE;
765*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_AG_PWD__A, (state->m_FeAgRegAgPwd), 0x0000);
766*4882a593Smuzhiyun 			if (status < 0)
767*4882a593Smuzhiyun 				break;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 			status = Read16(state, FE_AG_REG_AG_MODE_LOP__A, &AgModeLop, 0x0000);
770*4882a593Smuzhiyun 			if (status < 0)
771*4882a593Smuzhiyun 				break;
772*4882a593Smuzhiyun 			AgModeLop &= (~(FE_AG_REG_AG_MODE_LOP_MODE_5__M |
773*4882a593Smuzhiyun 					FE_AG_REG_AG_MODE_LOP_MODE_E__M));
774*4882a593Smuzhiyun 			AgModeLop |= (FE_AG_REG_AG_MODE_LOP_MODE_5_STATIC |
775*4882a593Smuzhiyun 				      FE_AG_REG_AG_MODE_LOP_MODE_E_DYNAMIC);
776*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
777*4882a593Smuzhiyun 			if (status < 0)
778*4882a593Smuzhiyun 				break;
779*4882a593Smuzhiyun 			/* Settle level */
780*4882a593Smuzhiyun 			level = (((cfg->settleLevel) >> 4) &
781*4882a593Smuzhiyun 				 FE_AG_REG_TGC_SET_LVL__M);
782*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_TGC_SET_LVL__A, level, 0x0000);
783*4882a593Smuzhiyun 			if (status < 0)
784*4882a593Smuzhiyun 				break;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 			/* Min/max: don't care */
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 			/* Speed: TODO */
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 			/* enable AGC2 pin */
791*4882a593Smuzhiyun 			{
792*4882a593Smuzhiyun 				u16 FeAgRegAgAgcSio = 0;
793*4882a593Smuzhiyun 				status = Read16(state, FE_AG_REG_AG_AGC_SIO__A, &FeAgRegAgAgcSio, 0x0000);
794*4882a593Smuzhiyun 				if (status < 0)
795*4882a593Smuzhiyun 					break;
796*4882a593Smuzhiyun 				FeAgRegAgAgcSio &=
797*4882a593Smuzhiyun 				    ~(FE_AG_REG_AG_AGC_SIO_AGC_SIO_2__M);
798*4882a593Smuzhiyun 				FeAgRegAgAgcSio |=
799*4882a593Smuzhiyun 				    FE_AG_REG_AG_AGC_SIO_AGC_SIO_2_OUTPUT;
800*4882a593Smuzhiyun 				status = Write16(state, FE_AG_REG_AG_AGC_SIO__A, FeAgRegAgAgcSio, 0x0000);
801*4882a593Smuzhiyun 				if (status < 0)
802*4882a593Smuzhiyun 					break;
803*4882a593Smuzhiyun 			}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 		} while (0);
806*4882a593Smuzhiyun 	} else {
807*4882a593Smuzhiyun 		u16 AgModeLop = 0;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 		do {
810*4882a593Smuzhiyun 			/* No RF AGC control */
811*4882a593Smuzhiyun 			/* Powerdown PD2, AGC2 as output, WRI source */
812*4882a593Smuzhiyun 			(state->m_FeAgRegAgPwd) &=
813*4882a593Smuzhiyun 			    ~(FE_AG_REG_AG_PWD_PWD_PD2__M);
814*4882a593Smuzhiyun 			(state->m_FeAgRegAgPwd) |=
815*4882a593Smuzhiyun 			    FE_AG_REG_AG_PWD_PWD_PD2_ENABLE;
816*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_AG_PWD__A, (state->m_FeAgRegAgPwd), 0x0000);
817*4882a593Smuzhiyun 			if (status < 0)
818*4882a593Smuzhiyun 				break;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 			status = Read16(state, FE_AG_REG_AG_MODE_LOP__A, &AgModeLop, 0x0000);
821*4882a593Smuzhiyun 			if (status < 0)
822*4882a593Smuzhiyun 				break;
823*4882a593Smuzhiyun 			AgModeLop &= (~(FE_AG_REG_AG_MODE_LOP_MODE_5__M |
824*4882a593Smuzhiyun 					FE_AG_REG_AG_MODE_LOP_MODE_E__M));
825*4882a593Smuzhiyun 			AgModeLop |= (FE_AG_REG_AG_MODE_LOP_MODE_5_STATIC |
826*4882a593Smuzhiyun 				      FE_AG_REG_AG_MODE_LOP_MODE_E_STATIC);
827*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
828*4882a593Smuzhiyun 			if (status < 0)
829*4882a593Smuzhiyun 				break;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 			/* set FeAgRegAgAgcSio AGC2 (RF) as input */
832*4882a593Smuzhiyun 			{
833*4882a593Smuzhiyun 				u16 FeAgRegAgAgcSio = 0;
834*4882a593Smuzhiyun 				status = Read16(state, FE_AG_REG_AG_AGC_SIO__A, &FeAgRegAgAgcSio, 0x0000);
835*4882a593Smuzhiyun 				if (status < 0)
836*4882a593Smuzhiyun 					break;
837*4882a593Smuzhiyun 				FeAgRegAgAgcSio &=
838*4882a593Smuzhiyun 				    ~(FE_AG_REG_AG_AGC_SIO_AGC_SIO_2__M);
839*4882a593Smuzhiyun 				FeAgRegAgAgcSio |=
840*4882a593Smuzhiyun 				    FE_AG_REG_AG_AGC_SIO_AGC_SIO_2_INPUT;
841*4882a593Smuzhiyun 				status = Write16(state, FE_AG_REG_AG_AGC_SIO__A, FeAgRegAgAgcSio, 0x0000);
842*4882a593Smuzhiyun 				if (status < 0)
843*4882a593Smuzhiyun 					break;
844*4882a593Smuzhiyun 			}
845*4882a593Smuzhiyun 		} while (0);
846*4882a593Smuzhiyun 	}
847*4882a593Smuzhiyun 	return status;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
ReadIFAgc(struct drxd_state * state,u32 * pValue)850*4882a593Smuzhiyun static int ReadIFAgc(struct drxd_state *state, u32 * pValue)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun 	int status = 0;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	*pValue = 0;
855*4882a593Smuzhiyun 	if (state->if_agc_cfg.ctrlMode != AGC_CTRL_OFF) {
856*4882a593Smuzhiyun 		u16 Value;
857*4882a593Smuzhiyun 		status = Read16(state, FE_AG_REG_GC1_AGC_DAT__A, &Value, 0);
858*4882a593Smuzhiyun 		Value &= FE_AG_REG_GC1_AGC_DAT__M;
859*4882a593Smuzhiyun 		if (status >= 0) {
860*4882a593Smuzhiyun 			/*           3.3V
861*4882a593Smuzhiyun 			   |
862*4882a593Smuzhiyun 			   R1
863*4882a593Smuzhiyun 			   |
864*4882a593Smuzhiyun 			   Vin - R3 - * -- Vout
865*4882a593Smuzhiyun 			   |
866*4882a593Smuzhiyun 			   R2
867*4882a593Smuzhiyun 			   |
868*4882a593Smuzhiyun 			   GND
869*4882a593Smuzhiyun 			 */
870*4882a593Smuzhiyun 			u32 R1 = state->if_agc_cfg.R1;
871*4882a593Smuzhiyun 			u32 R2 = state->if_agc_cfg.R2;
872*4882a593Smuzhiyun 			u32 R3 = state->if_agc_cfg.R3;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 			u32 Vmax, Rpar, Vmin, Vout;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 			if (R2 == 0 && (R1 == 0 || R3 == 0))
877*4882a593Smuzhiyun 				return 0;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 			Vmax = (3300 * R2) / (R1 + R2);
880*4882a593Smuzhiyun 			Rpar = (R2 * R3) / (R3 + R2);
881*4882a593Smuzhiyun 			Vmin = (3300 * Rpar) / (R1 + Rpar);
882*4882a593Smuzhiyun 			Vout = Vmin + ((Vmax - Vmin) * Value) / 1024;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 			*pValue = Vout;
885*4882a593Smuzhiyun 		}
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 	return status;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun 
load_firmware(struct drxd_state * state,const char * fw_name)890*4882a593Smuzhiyun static int load_firmware(struct drxd_state *state, const char *fw_name)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	const struct firmware *fw;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (request_firmware(&fw, fw_name, state->dev) < 0) {
895*4882a593Smuzhiyun 		printk(KERN_ERR "drxd: firmware load failure [%s]\n", fw_name);
896*4882a593Smuzhiyun 		return -EIO;
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	state->microcode = kmemdup(fw->data, fw->size, GFP_KERNEL);
900*4882a593Smuzhiyun 	if (!state->microcode) {
901*4882a593Smuzhiyun 		release_firmware(fw);
902*4882a593Smuzhiyun 		return -ENOMEM;
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	state->microcode_length = fw->size;
906*4882a593Smuzhiyun 	release_firmware(fw);
907*4882a593Smuzhiyun 	return 0;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun 
DownloadMicrocode(struct drxd_state * state,const u8 * pMCImage,u32 Length)910*4882a593Smuzhiyun static int DownloadMicrocode(struct drxd_state *state,
911*4882a593Smuzhiyun 			     const u8 *pMCImage, u32 Length)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun 	u8 *pSrc;
914*4882a593Smuzhiyun 	u32 Address;
915*4882a593Smuzhiyun 	u16 nBlocks;
916*4882a593Smuzhiyun 	u16 BlockSize;
917*4882a593Smuzhiyun 	u32 offset = 0;
918*4882a593Smuzhiyun 	int i, status = 0;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	pSrc = (u8 *) pMCImage;
921*4882a593Smuzhiyun 	/* We're not using Flags */
922*4882a593Smuzhiyun 	/* Flags = (pSrc[0] << 8) | pSrc[1]; */
923*4882a593Smuzhiyun 	pSrc += sizeof(u16);
924*4882a593Smuzhiyun 	offset += sizeof(u16);
925*4882a593Smuzhiyun 	nBlocks = (pSrc[0] << 8) | pSrc[1];
926*4882a593Smuzhiyun 	pSrc += sizeof(u16);
927*4882a593Smuzhiyun 	offset += sizeof(u16);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	for (i = 0; i < nBlocks; i++) {
930*4882a593Smuzhiyun 		Address = (pSrc[0] << 24) | (pSrc[1] << 16) |
931*4882a593Smuzhiyun 		    (pSrc[2] << 8) | pSrc[3];
932*4882a593Smuzhiyun 		pSrc += sizeof(u32);
933*4882a593Smuzhiyun 		offset += sizeof(u32);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 		BlockSize = ((pSrc[0] << 8) | pSrc[1]) * sizeof(u16);
936*4882a593Smuzhiyun 		pSrc += sizeof(u16);
937*4882a593Smuzhiyun 		offset += sizeof(u16);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 		/* We're not using Flags */
940*4882a593Smuzhiyun 		/* u16 Flags = (pSrc[0] << 8) | pSrc[1]; */
941*4882a593Smuzhiyun 		pSrc += sizeof(u16);
942*4882a593Smuzhiyun 		offset += sizeof(u16);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 		/* We're not using BlockCRC */
945*4882a593Smuzhiyun 		/* u16 BlockCRC = (pSrc[0] << 8) | pSrc[1]; */
946*4882a593Smuzhiyun 		pSrc += sizeof(u16);
947*4882a593Smuzhiyun 		offset += sizeof(u16);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 		status = WriteBlock(state, Address, BlockSize,
950*4882a593Smuzhiyun 				    pSrc, DRX_I2C_CLEARCRC);
951*4882a593Smuzhiyun 		if (status < 0)
952*4882a593Smuzhiyun 			break;
953*4882a593Smuzhiyun 		pSrc += BlockSize;
954*4882a593Smuzhiyun 		offset += BlockSize;
955*4882a593Smuzhiyun 	}
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	return status;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
HI_Command(struct drxd_state * state,u16 cmd,u16 * pResult)960*4882a593Smuzhiyun static int HI_Command(struct drxd_state *state, u16 cmd, u16 * pResult)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	u32 nrRetries = 0;
963*4882a593Smuzhiyun 	int status;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	status = Write16(state, HI_RA_RAM_SRV_CMD__A, cmd, 0);
966*4882a593Smuzhiyun 	if (status < 0)
967*4882a593Smuzhiyun 		return status;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	do {
970*4882a593Smuzhiyun 		nrRetries += 1;
971*4882a593Smuzhiyun 		if (nrRetries > DRXD_MAX_RETRIES) {
972*4882a593Smuzhiyun 			status = -1;
973*4882a593Smuzhiyun 			break;
974*4882a593Smuzhiyun 		}
975*4882a593Smuzhiyun 		status = Read16(state, HI_RA_RAM_SRV_CMD__A, NULL, 0);
976*4882a593Smuzhiyun 	} while (status != 0);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	if (status >= 0)
979*4882a593Smuzhiyun 		status = Read16(state, HI_RA_RAM_SRV_RES__A, pResult, 0);
980*4882a593Smuzhiyun 	return status;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun 
HI_CfgCommand(struct drxd_state * state)983*4882a593Smuzhiyun static int HI_CfgCommand(struct drxd_state *state)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun 	int status = 0;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	mutex_lock(&state->mutex);
988*4882a593Smuzhiyun 	Write16(state, HI_RA_RAM_SRV_CFG_KEY__A, HI_RA_RAM_SRV_RST_KEY_ACT, 0);
989*4882a593Smuzhiyun 	Write16(state, HI_RA_RAM_SRV_CFG_DIV__A, state->hi_cfg_timing_div, 0);
990*4882a593Smuzhiyun 	Write16(state, HI_RA_RAM_SRV_CFG_BDL__A, state->hi_cfg_bridge_delay, 0);
991*4882a593Smuzhiyun 	Write16(state, HI_RA_RAM_SRV_CFG_WUP__A, state->hi_cfg_wakeup_key, 0);
992*4882a593Smuzhiyun 	Write16(state, HI_RA_RAM_SRV_CFG_ACT__A, state->hi_cfg_ctrl, 0);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	Write16(state, HI_RA_RAM_SRV_CFG_KEY__A, HI_RA_RAM_SRV_RST_KEY_ACT, 0);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	if ((state->hi_cfg_ctrl & HI_RA_RAM_SRV_CFG_ACT_PWD_EXE) ==
997*4882a593Smuzhiyun 	    HI_RA_RAM_SRV_CFG_ACT_PWD_EXE)
998*4882a593Smuzhiyun 		status = Write16(state, HI_RA_RAM_SRV_CMD__A,
999*4882a593Smuzhiyun 				 HI_RA_RAM_SRV_CMD_CONFIG, 0);
1000*4882a593Smuzhiyun 	else
1001*4882a593Smuzhiyun 		status = HI_Command(state, HI_RA_RAM_SRV_CMD_CONFIG, NULL);
1002*4882a593Smuzhiyun 	mutex_unlock(&state->mutex);
1003*4882a593Smuzhiyun 	return status;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun 
InitHI(struct drxd_state * state)1006*4882a593Smuzhiyun static int InitHI(struct drxd_state *state)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun 	state->hi_cfg_wakeup_key = (state->chip_adr);
1009*4882a593Smuzhiyun 	/* port/bridge/power down ctrl */
1010*4882a593Smuzhiyun 	state->hi_cfg_ctrl = HI_RA_RAM_SRV_CFG_ACT_SLV0_ON;
1011*4882a593Smuzhiyun 	return HI_CfgCommand(state);
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun 
HI_ResetCommand(struct drxd_state * state)1014*4882a593Smuzhiyun static int HI_ResetCommand(struct drxd_state *state)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun 	int status;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	mutex_lock(&state->mutex);
1019*4882a593Smuzhiyun 	status = Write16(state, HI_RA_RAM_SRV_RST_KEY__A,
1020*4882a593Smuzhiyun 			 HI_RA_RAM_SRV_RST_KEY_ACT, 0);
1021*4882a593Smuzhiyun 	if (status == 0)
1022*4882a593Smuzhiyun 		status = HI_Command(state, HI_RA_RAM_SRV_CMD_RESET, NULL);
1023*4882a593Smuzhiyun 	mutex_unlock(&state->mutex);
1024*4882a593Smuzhiyun 	msleep(1);
1025*4882a593Smuzhiyun 	return status;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun 
DRX_ConfigureI2CBridge(struct drxd_state * state,int bEnableBridge)1028*4882a593Smuzhiyun static int DRX_ConfigureI2CBridge(struct drxd_state *state, int bEnableBridge)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun 	state->hi_cfg_ctrl &= (~HI_RA_RAM_SRV_CFG_ACT_BRD__M);
1031*4882a593Smuzhiyun 	if (bEnableBridge)
1032*4882a593Smuzhiyun 		state->hi_cfg_ctrl |= HI_RA_RAM_SRV_CFG_ACT_BRD_ON;
1033*4882a593Smuzhiyun 	else
1034*4882a593Smuzhiyun 		state->hi_cfg_ctrl |= HI_RA_RAM_SRV_CFG_ACT_BRD_OFF;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	return HI_CfgCommand(state);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun #define HI_TR_WRITE      0x9
1040*4882a593Smuzhiyun #define HI_TR_READ       0xA
1041*4882a593Smuzhiyun #define HI_TR_READ_WRITE 0xB
1042*4882a593Smuzhiyun #define HI_TR_BROADCAST  0x4
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun #if 0
1045*4882a593Smuzhiyun static int AtomicReadBlock(struct drxd_state *state,
1046*4882a593Smuzhiyun 			   u32 Addr, u16 DataSize, u8 *pData, u8 Flags)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun 	int status;
1049*4882a593Smuzhiyun 	int i = 0;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	/* Parameter check */
1052*4882a593Smuzhiyun 	if ((!pData) || ((DataSize & 1) != 0))
1053*4882a593Smuzhiyun 		return -1;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	mutex_lock(&state->mutex);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	do {
1058*4882a593Smuzhiyun 		/* Instruct HI to read n bytes */
1059*4882a593Smuzhiyun 		/* TODO use proper names forthese egisters */
1060*4882a593Smuzhiyun 		status = Write16(state, HI_RA_RAM_SRV_CFG_KEY__A, (HI_TR_FUNC_ADDR & 0xFFFF), 0);
1061*4882a593Smuzhiyun 		if (status < 0)
1062*4882a593Smuzhiyun 			break;
1063*4882a593Smuzhiyun 		status = Write16(state, HI_RA_RAM_SRV_CFG_DIV__A, (u16) (Addr >> 16), 0);
1064*4882a593Smuzhiyun 		if (status < 0)
1065*4882a593Smuzhiyun 			break;
1066*4882a593Smuzhiyun 		status = Write16(state, HI_RA_RAM_SRV_CFG_BDL__A, (u16) (Addr & 0xFFFF), 0);
1067*4882a593Smuzhiyun 		if (status < 0)
1068*4882a593Smuzhiyun 			break;
1069*4882a593Smuzhiyun 		status = Write16(state, HI_RA_RAM_SRV_CFG_WUP__A, (u16) ((DataSize / 2) - 1), 0);
1070*4882a593Smuzhiyun 		if (status < 0)
1071*4882a593Smuzhiyun 			break;
1072*4882a593Smuzhiyun 		status = Write16(state, HI_RA_RAM_SRV_CFG_ACT__A, HI_TR_READ, 0);
1073*4882a593Smuzhiyun 		if (status < 0)
1074*4882a593Smuzhiyun 			break;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 		status = HI_Command(state, HI_RA_RAM_SRV_CMD_EXECUTE, 0);
1077*4882a593Smuzhiyun 		if (status < 0)
1078*4882a593Smuzhiyun 			break;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	} while (0);
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	if (status >= 0) {
1083*4882a593Smuzhiyun 		for (i = 0; i < (DataSize / 2); i += 1) {
1084*4882a593Smuzhiyun 			u16 word;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 			status = Read16(state, (HI_RA_RAM_USR_BEGIN__A + i),
1087*4882a593Smuzhiyun 					&word, 0);
1088*4882a593Smuzhiyun 			if (status < 0)
1089*4882a593Smuzhiyun 				break;
1090*4882a593Smuzhiyun 			pData[2 * i] = (u8) (word & 0xFF);
1091*4882a593Smuzhiyun 			pData[(2 * i) + 1] = (u8) (word >> 8);
1092*4882a593Smuzhiyun 		}
1093*4882a593Smuzhiyun 	}
1094*4882a593Smuzhiyun 	mutex_unlock(&state->mutex);
1095*4882a593Smuzhiyun 	return status;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun static int AtomicReadReg32(struct drxd_state *state,
1099*4882a593Smuzhiyun 			   u32 Addr, u32 *pData, u8 Flags)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun 	u8 buf[sizeof(u32)];
1102*4882a593Smuzhiyun 	int status;
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	if (!pData)
1105*4882a593Smuzhiyun 		return -1;
1106*4882a593Smuzhiyun 	status = AtomicReadBlock(state, Addr, sizeof(u32), buf, Flags);
1107*4882a593Smuzhiyun 	*pData = (((u32) buf[0]) << 0) +
1108*4882a593Smuzhiyun 	    (((u32) buf[1]) << 8) +
1109*4882a593Smuzhiyun 	    (((u32) buf[2]) << 16) + (((u32) buf[3]) << 24);
1110*4882a593Smuzhiyun 	return status;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun #endif
1113*4882a593Smuzhiyun 
StopAllProcessors(struct drxd_state * state)1114*4882a593Smuzhiyun static int StopAllProcessors(struct drxd_state *state)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	return Write16(state, HI_COMM_EXEC__A,
1117*4882a593Smuzhiyun 		       SC_COMM_EXEC_CTL_STOP, DRX_I2C_BROADCAST);
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun 
EnableAndResetMB(struct drxd_state * state)1120*4882a593Smuzhiyun static int EnableAndResetMB(struct drxd_state *state)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun 	if (state->type_A) {
1123*4882a593Smuzhiyun 		/* disable? monitor bus observe @ EC_OC */
1124*4882a593Smuzhiyun 		Write16(state, EC_OC_REG_OC_MON_SIO__A, 0x0000, 0x0000);
1125*4882a593Smuzhiyun 	}
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	/* do inverse broadcast, followed by explicit write to HI */
1128*4882a593Smuzhiyun 	Write16(state, HI_COMM_MB__A, 0x0000, DRX_I2C_BROADCAST);
1129*4882a593Smuzhiyun 	Write16(state, HI_COMM_MB__A, 0x0000, 0x0000);
1130*4882a593Smuzhiyun 	return 0;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun 
InitCC(struct drxd_state * state)1133*4882a593Smuzhiyun static int InitCC(struct drxd_state *state)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun 	int status = 0;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	if (state->osc_clock_freq == 0 ||
1138*4882a593Smuzhiyun 	    state->osc_clock_freq > 20000 ||
1139*4882a593Smuzhiyun 	    (state->osc_clock_freq % 4000) != 0) {
1140*4882a593Smuzhiyun 		printk(KERN_ERR "invalid osc frequency %d\n", state->osc_clock_freq);
1141*4882a593Smuzhiyun 		return -1;
1142*4882a593Smuzhiyun 	}
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	status |= Write16(state, CC_REG_OSC_MODE__A, CC_REG_OSC_MODE_M20, 0);
1145*4882a593Smuzhiyun 	status |= Write16(state, CC_REG_PLL_MODE__A,
1146*4882a593Smuzhiyun 				CC_REG_PLL_MODE_BYPASS_PLL |
1147*4882a593Smuzhiyun 				CC_REG_PLL_MODE_PUMP_CUR_12, 0);
1148*4882a593Smuzhiyun 	status |= Write16(state, CC_REG_REF_DIVIDE__A,
1149*4882a593Smuzhiyun 				state->osc_clock_freq / 4000, 0);
1150*4882a593Smuzhiyun 	status |= Write16(state, CC_REG_PWD_MODE__A, CC_REG_PWD_MODE_DOWN_PLL,
1151*4882a593Smuzhiyun 				0);
1152*4882a593Smuzhiyun 	status |= Write16(state, CC_REG_UPDATE__A, CC_REG_UPDATE_KEY, 0);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	return status;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun 
ResetECOD(struct drxd_state * state)1157*4882a593Smuzhiyun static int ResetECOD(struct drxd_state *state)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun 	int status = 0;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	if (state->type_A)
1162*4882a593Smuzhiyun 		status = Write16(state, EC_OD_REG_SYNC__A, 0x0664, 0);
1163*4882a593Smuzhiyun 	else
1164*4882a593Smuzhiyun 		status = Write16(state, B_EC_OD_REG_SYNC__A, 0x0664, 0);
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	if (!(status < 0))
1167*4882a593Smuzhiyun 		status = WriteTable(state, state->m_ResetECRAM);
1168*4882a593Smuzhiyun 	if (!(status < 0))
1169*4882a593Smuzhiyun 		status = Write16(state, EC_OD_REG_COMM_EXEC__A, 0x0001, 0);
1170*4882a593Smuzhiyun 	return status;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun /* Configure PGA switch */
1174*4882a593Smuzhiyun 
SetCfgPga(struct drxd_state * state,int pgaSwitch)1175*4882a593Smuzhiyun static int SetCfgPga(struct drxd_state *state, int pgaSwitch)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	int status;
1178*4882a593Smuzhiyun 	u16 AgModeLop = 0;
1179*4882a593Smuzhiyun 	u16 AgModeHip = 0;
1180*4882a593Smuzhiyun 	do {
1181*4882a593Smuzhiyun 		if (pgaSwitch) {
1182*4882a593Smuzhiyun 			/* PGA on */
1183*4882a593Smuzhiyun 			/* fine gain */
1184*4882a593Smuzhiyun 			status = Read16(state, B_FE_AG_REG_AG_MODE_LOP__A, &AgModeLop, 0x0000);
1185*4882a593Smuzhiyun 			if (status < 0)
1186*4882a593Smuzhiyun 				break;
1187*4882a593Smuzhiyun 			AgModeLop &= (~(B_FE_AG_REG_AG_MODE_LOP_MODE_C__M));
1188*4882a593Smuzhiyun 			AgModeLop |= B_FE_AG_REG_AG_MODE_LOP_MODE_C_DYNAMIC;
1189*4882a593Smuzhiyun 			status = Write16(state, B_FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
1190*4882a593Smuzhiyun 			if (status < 0)
1191*4882a593Smuzhiyun 				break;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 			/* coarse gain */
1194*4882a593Smuzhiyun 			status = Read16(state, B_FE_AG_REG_AG_MODE_HIP__A, &AgModeHip, 0x0000);
1195*4882a593Smuzhiyun 			if (status < 0)
1196*4882a593Smuzhiyun 				break;
1197*4882a593Smuzhiyun 			AgModeHip &= (~(B_FE_AG_REG_AG_MODE_HIP_MODE_J__M));
1198*4882a593Smuzhiyun 			AgModeHip |= B_FE_AG_REG_AG_MODE_HIP_MODE_J_DYNAMIC;
1199*4882a593Smuzhiyun 			status = Write16(state, B_FE_AG_REG_AG_MODE_HIP__A, AgModeHip, 0x0000);
1200*4882a593Smuzhiyun 			if (status < 0)
1201*4882a593Smuzhiyun 				break;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 			/* enable fine and coarse gain, enable AAF,
1204*4882a593Smuzhiyun 			   no ext resistor */
1205*4882a593Smuzhiyun 			status = Write16(state, B_FE_AG_REG_AG_PGA_MODE__A, B_FE_AG_REG_AG_PGA_MODE_PFY_PCY_AFY_REN, 0x0000);
1206*4882a593Smuzhiyun 			if (status < 0)
1207*4882a593Smuzhiyun 				break;
1208*4882a593Smuzhiyun 		} else {
1209*4882a593Smuzhiyun 			/* PGA off, bypass */
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 			/* fine gain */
1212*4882a593Smuzhiyun 			status = Read16(state, B_FE_AG_REG_AG_MODE_LOP__A, &AgModeLop, 0x0000);
1213*4882a593Smuzhiyun 			if (status < 0)
1214*4882a593Smuzhiyun 				break;
1215*4882a593Smuzhiyun 			AgModeLop &= (~(B_FE_AG_REG_AG_MODE_LOP_MODE_C__M));
1216*4882a593Smuzhiyun 			AgModeLop |= B_FE_AG_REG_AG_MODE_LOP_MODE_C_STATIC;
1217*4882a593Smuzhiyun 			status = Write16(state, B_FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
1218*4882a593Smuzhiyun 			if (status < 0)
1219*4882a593Smuzhiyun 				break;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 			/* coarse gain */
1222*4882a593Smuzhiyun 			status = Read16(state, B_FE_AG_REG_AG_MODE_HIP__A, &AgModeHip, 0x0000);
1223*4882a593Smuzhiyun 			if (status < 0)
1224*4882a593Smuzhiyun 				break;
1225*4882a593Smuzhiyun 			AgModeHip &= (~(B_FE_AG_REG_AG_MODE_HIP_MODE_J__M));
1226*4882a593Smuzhiyun 			AgModeHip |= B_FE_AG_REG_AG_MODE_HIP_MODE_J_STATIC;
1227*4882a593Smuzhiyun 			status = Write16(state, B_FE_AG_REG_AG_MODE_HIP__A, AgModeHip, 0x0000);
1228*4882a593Smuzhiyun 			if (status < 0)
1229*4882a593Smuzhiyun 				break;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 			/* disable fine and coarse gain, enable AAF,
1232*4882a593Smuzhiyun 			   no ext resistor */
1233*4882a593Smuzhiyun 			status = Write16(state, B_FE_AG_REG_AG_PGA_MODE__A, B_FE_AG_REG_AG_PGA_MODE_PFN_PCN_AFY_REN, 0x0000);
1234*4882a593Smuzhiyun 			if (status < 0)
1235*4882a593Smuzhiyun 				break;
1236*4882a593Smuzhiyun 		}
1237*4882a593Smuzhiyun 	} while (0);
1238*4882a593Smuzhiyun 	return status;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun 
InitFE(struct drxd_state * state)1241*4882a593Smuzhiyun static int InitFE(struct drxd_state *state)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun 	int status;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	do {
1246*4882a593Smuzhiyun 		status = WriteTable(state, state->m_InitFE_1);
1247*4882a593Smuzhiyun 		if (status < 0)
1248*4882a593Smuzhiyun 			break;
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 		if (state->type_A) {
1251*4882a593Smuzhiyun 			status = Write16(state, FE_AG_REG_AG_PGA_MODE__A,
1252*4882a593Smuzhiyun 					 FE_AG_REG_AG_PGA_MODE_PFN_PCN_AFY_REN,
1253*4882a593Smuzhiyun 					 0);
1254*4882a593Smuzhiyun 		} else {
1255*4882a593Smuzhiyun 			if (state->PGA)
1256*4882a593Smuzhiyun 				status = SetCfgPga(state, 0);
1257*4882a593Smuzhiyun 			else
1258*4882a593Smuzhiyun 				status =
1259*4882a593Smuzhiyun 				    Write16(state, B_FE_AG_REG_AG_PGA_MODE__A,
1260*4882a593Smuzhiyun 					    B_FE_AG_REG_AG_PGA_MODE_PFN_PCN_AFY_REN,
1261*4882a593Smuzhiyun 					    0);
1262*4882a593Smuzhiyun 		}
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 		if (status < 0)
1265*4882a593Smuzhiyun 			break;
1266*4882a593Smuzhiyun 		status = Write16(state, FE_AG_REG_AG_AGC_SIO__A, state->m_FeAgRegAgAgcSio, 0x0000);
1267*4882a593Smuzhiyun 		if (status < 0)
1268*4882a593Smuzhiyun 			break;
1269*4882a593Smuzhiyun 		status = Write16(state, FE_AG_REG_AG_PWD__A, state->m_FeAgRegAgPwd, 0x0000);
1270*4882a593Smuzhiyun 		if (status < 0)
1271*4882a593Smuzhiyun 			break;
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 		status = WriteTable(state, state->m_InitFE_2);
1274*4882a593Smuzhiyun 		if (status < 0)
1275*4882a593Smuzhiyun 			break;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	} while (0);
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	return status;
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun 
InitFT(struct drxd_state * state)1282*4882a593Smuzhiyun static int InitFT(struct drxd_state *state)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun 	/*
1285*4882a593Smuzhiyun 	   norm OFFSET,  MB says =2 voor 8K en =3 voor 2K waarschijnlijk
1286*4882a593Smuzhiyun 	   SC stuff
1287*4882a593Smuzhiyun 	 */
1288*4882a593Smuzhiyun 	return Write16(state, FT_REG_COMM_EXEC__A, 0x0001, 0x0000);
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun 
SC_WaitForReady(struct drxd_state * state)1291*4882a593Smuzhiyun static int SC_WaitForReady(struct drxd_state *state)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun 	int i;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	for (i = 0; i < DRXD_MAX_RETRIES; i += 1) {
1296*4882a593Smuzhiyun 		int status = Read16(state, SC_RA_RAM_CMD__A, NULL, 0);
1297*4882a593Smuzhiyun 		if (status == 0)
1298*4882a593Smuzhiyun 			return status;
1299*4882a593Smuzhiyun 	}
1300*4882a593Smuzhiyun 	return -1;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun 
SC_SendCommand(struct drxd_state * state,u16 cmd)1303*4882a593Smuzhiyun static int SC_SendCommand(struct drxd_state *state, u16 cmd)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun 	int status = 0, ret;
1306*4882a593Smuzhiyun 	u16 errCode;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	status = Write16(state, SC_RA_RAM_CMD__A, cmd, 0);
1309*4882a593Smuzhiyun 	if (status < 0)
1310*4882a593Smuzhiyun 		return status;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	SC_WaitForReady(state);
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	ret = Read16(state, SC_RA_RAM_CMD_ADDR__A, &errCode, 0);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	if (ret < 0 || errCode == 0xFFFF) {
1317*4882a593Smuzhiyun 		printk(KERN_ERR "Command Error\n");
1318*4882a593Smuzhiyun 		status = -1;
1319*4882a593Smuzhiyun 	}
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	return status;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun 
SC_ProcStartCommand(struct drxd_state * state,u16 subCmd,u16 param0,u16 param1)1324*4882a593Smuzhiyun static int SC_ProcStartCommand(struct drxd_state *state,
1325*4882a593Smuzhiyun 			       u16 subCmd, u16 param0, u16 param1)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun 	int ret, status = 0;
1328*4882a593Smuzhiyun 	u16 scExec;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	mutex_lock(&state->mutex);
1331*4882a593Smuzhiyun 	do {
1332*4882a593Smuzhiyun 		ret = Read16(state, SC_COMM_EXEC__A, &scExec, 0);
1333*4882a593Smuzhiyun 		if (ret < 0 || scExec != 1) {
1334*4882a593Smuzhiyun 			status = -1;
1335*4882a593Smuzhiyun 			break;
1336*4882a593Smuzhiyun 		}
1337*4882a593Smuzhiyun 		SC_WaitForReady(state);
1338*4882a593Smuzhiyun 		status |= Write16(state, SC_RA_RAM_CMD_ADDR__A, subCmd, 0);
1339*4882a593Smuzhiyun 		status |= Write16(state, SC_RA_RAM_PARAM1__A, param1, 0);
1340*4882a593Smuzhiyun 		status |= Write16(state, SC_RA_RAM_PARAM0__A, param0, 0);
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 		SC_SendCommand(state, SC_RA_RAM_CMD_PROC_START);
1343*4882a593Smuzhiyun 	} while (0);
1344*4882a593Smuzhiyun 	mutex_unlock(&state->mutex);
1345*4882a593Smuzhiyun 	return status;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun 
SC_SetPrefParamCommand(struct drxd_state * state,u16 subCmd,u16 param0,u16 param1)1348*4882a593Smuzhiyun static int SC_SetPrefParamCommand(struct drxd_state *state,
1349*4882a593Smuzhiyun 				  u16 subCmd, u16 param0, u16 param1)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun 	int status;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	mutex_lock(&state->mutex);
1354*4882a593Smuzhiyun 	do {
1355*4882a593Smuzhiyun 		status = SC_WaitForReady(state);
1356*4882a593Smuzhiyun 		if (status < 0)
1357*4882a593Smuzhiyun 			break;
1358*4882a593Smuzhiyun 		status = Write16(state, SC_RA_RAM_CMD_ADDR__A, subCmd, 0);
1359*4882a593Smuzhiyun 		if (status < 0)
1360*4882a593Smuzhiyun 			break;
1361*4882a593Smuzhiyun 		status = Write16(state, SC_RA_RAM_PARAM1__A, param1, 0);
1362*4882a593Smuzhiyun 		if (status < 0)
1363*4882a593Smuzhiyun 			break;
1364*4882a593Smuzhiyun 		status = Write16(state, SC_RA_RAM_PARAM0__A, param0, 0);
1365*4882a593Smuzhiyun 		if (status < 0)
1366*4882a593Smuzhiyun 			break;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 		status = SC_SendCommand(state, SC_RA_RAM_CMD_SET_PREF_PARAM);
1369*4882a593Smuzhiyun 		if (status < 0)
1370*4882a593Smuzhiyun 			break;
1371*4882a593Smuzhiyun 	} while (0);
1372*4882a593Smuzhiyun 	mutex_unlock(&state->mutex);
1373*4882a593Smuzhiyun 	return status;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun #if 0
1377*4882a593Smuzhiyun static int SC_GetOpParamCommand(struct drxd_state *state, u16 * result)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun 	int status = 0;
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	mutex_lock(&state->mutex);
1382*4882a593Smuzhiyun 	do {
1383*4882a593Smuzhiyun 		status = SC_WaitForReady(state);
1384*4882a593Smuzhiyun 		if (status < 0)
1385*4882a593Smuzhiyun 			break;
1386*4882a593Smuzhiyun 		status = SC_SendCommand(state, SC_RA_RAM_CMD_GET_OP_PARAM);
1387*4882a593Smuzhiyun 		if (status < 0)
1388*4882a593Smuzhiyun 			break;
1389*4882a593Smuzhiyun 		status = Read16(state, SC_RA_RAM_PARAM0__A, result, 0);
1390*4882a593Smuzhiyun 		if (status < 0)
1391*4882a593Smuzhiyun 			break;
1392*4882a593Smuzhiyun 	} while (0);
1393*4882a593Smuzhiyun 	mutex_unlock(&state->mutex);
1394*4882a593Smuzhiyun 	return status;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun #endif
1397*4882a593Smuzhiyun 
ConfigureMPEGOutput(struct drxd_state * state,int bEnableOutput)1398*4882a593Smuzhiyun static int ConfigureMPEGOutput(struct drxd_state *state, int bEnableOutput)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun 	int status;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	do {
1403*4882a593Smuzhiyun 		u16 EcOcRegIprInvMpg = 0;
1404*4882a593Smuzhiyun 		u16 EcOcRegOcModeLop = 0;
1405*4882a593Smuzhiyun 		u16 EcOcRegOcModeHip = 0;
1406*4882a593Smuzhiyun 		u16 EcOcRegOcMpgSio = 0;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 		/*CHK_ERROR(Read16(state, EC_OC_REG_OC_MODE_LOP__A, &EcOcRegOcModeLop, 0)); */
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 		if (state->operation_mode == OM_DVBT_Diversity_Front) {
1411*4882a593Smuzhiyun 			if (bEnableOutput) {
1412*4882a593Smuzhiyun 				EcOcRegOcModeHip |=
1413*4882a593Smuzhiyun 				    B_EC_OC_REG_OC_MODE_HIP_MPG_BUS_SRC_MONITOR;
1414*4882a593Smuzhiyun 			} else
1415*4882a593Smuzhiyun 				EcOcRegOcMpgSio |= EC_OC_REG_OC_MPG_SIO__M;
1416*4882a593Smuzhiyun 			EcOcRegOcModeLop |=
1417*4882a593Smuzhiyun 			    EC_OC_REG_OC_MODE_LOP_PAR_ENA_DISABLE;
1418*4882a593Smuzhiyun 		} else {
1419*4882a593Smuzhiyun 			EcOcRegOcModeLop = state->m_EcOcRegOcModeLop;
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 			if (bEnableOutput)
1422*4882a593Smuzhiyun 				EcOcRegOcMpgSio &= (~(EC_OC_REG_OC_MPG_SIO__M));
1423*4882a593Smuzhiyun 			else
1424*4882a593Smuzhiyun 				EcOcRegOcMpgSio |= EC_OC_REG_OC_MPG_SIO__M;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 			/* Don't Insert RS Byte */
1427*4882a593Smuzhiyun 			if (state->insert_rs_byte) {
1428*4882a593Smuzhiyun 				EcOcRegOcModeLop &=
1429*4882a593Smuzhiyun 				    (~(EC_OC_REG_OC_MODE_LOP_PAR_ENA__M));
1430*4882a593Smuzhiyun 				EcOcRegOcModeHip &=
1431*4882a593Smuzhiyun 				    (~EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL__M);
1432*4882a593Smuzhiyun 				EcOcRegOcModeHip |=
1433*4882a593Smuzhiyun 				    EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL_ENABLE;
1434*4882a593Smuzhiyun 			} else {
1435*4882a593Smuzhiyun 				EcOcRegOcModeLop |=
1436*4882a593Smuzhiyun 				    EC_OC_REG_OC_MODE_LOP_PAR_ENA_DISABLE;
1437*4882a593Smuzhiyun 				EcOcRegOcModeHip &=
1438*4882a593Smuzhiyun 				    (~EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL__M);
1439*4882a593Smuzhiyun 				EcOcRegOcModeHip |=
1440*4882a593Smuzhiyun 				    EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL_DISABLE;
1441*4882a593Smuzhiyun 			}
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 			/* Mode = Parallel */
1444*4882a593Smuzhiyun 			if (state->enable_parallel)
1445*4882a593Smuzhiyun 				EcOcRegOcModeLop &=
1446*4882a593Smuzhiyun 				    (~(EC_OC_REG_OC_MODE_LOP_MPG_TRM_MDE__M));
1447*4882a593Smuzhiyun 			else
1448*4882a593Smuzhiyun 				EcOcRegOcModeLop |=
1449*4882a593Smuzhiyun 				    EC_OC_REG_OC_MODE_LOP_MPG_TRM_MDE_SERIAL;
1450*4882a593Smuzhiyun 		}
1451*4882a593Smuzhiyun 		/* Invert Data */
1452*4882a593Smuzhiyun 		/* EcOcRegIprInvMpg |= 0x00FF; */
1453*4882a593Smuzhiyun 		EcOcRegIprInvMpg &= (~(0x00FF));
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 		/* Invert Error ( we don't use the pin ) */
1456*4882a593Smuzhiyun 		/*  EcOcRegIprInvMpg |= 0x0100; */
1457*4882a593Smuzhiyun 		EcOcRegIprInvMpg &= (~(0x0100));
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 		/* Invert Start ( we don't use the pin ) */
1460*4882a593Smuzhiyun 		/* EcOcRegIprInvMpg |= 0x0200; */
1461*4882a593Smuzhiyun 		EcOcRegIprInvMpg &= (~(0x0200));
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 		/* Invert Valid ( we don't use the pin ) */
1464*4882a593Smuzhiyun 		/* EcOcRegIprInvMpg |= 0x0400; */
1465*4882a593Smuzhiyun 		EcOcRegIprInvMpg &= (~(0x0400));
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 		/* Invert Clock */
1468*4882a593Smuzhiyun 		/* EcOcRegIprInvMpg |= 0x0800; */
1469*4882a593Smuzhiyun 		EcOcRegIprInvMpg &= (~(0x0800));
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 		/* EcOcRegOcModeLop =0x05; */
1472*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_IPR_INV_MPG__A, EcOcRegIprInvMpg, 0);
1473*4882a593Smuzhiyun 		if (status < 0)
1474*4882a593Smuzhiyun 			break;
1475*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_OC_MODE_LOP__A, EcOcRegOcModeLop, 0);
1476*4882a593Smuzhiyun 		if (status < 0)
1477*4882a593Smuzhiyun 			break;
1478*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_OC_MODE_HIP__A, EcOcRegOcModeHip, 0x0000);
1479*4882a593Smuzhiyun 		if (status < 0)
1480*4882a593Smuzhiyun 			break;
1481*4882a593Smuzhiyun 		status = Write16(state, EC_OC_REG_OC_MPG_SIO__A, EcOcRegOcMpgSio, 0);
1482*4882a593Smuzhiyun 		if (status < 0)
1483*4882a593Smuzhiyun 			break;
1484*4882a593Smuzhiyun 	} while (0);
1485*4882a593Smuzhiyun 	return status;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun 
SetDeviceTypeId(struct drxd_state * state)1488*4882a593Smuzhiyun static int SetDeviceTypeId(struct drxd_state *state)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun 	int status = 0;
1491*4882a593Smuzhiyun 	u16 deviceId = 0;
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	do {
1494*4882a593Smuzhiyun 		status = Read16(state, CC_REG_JTAGID_L__A, &deviceId, 0);
1495*4882a593Smuzhiyun 		if (status < 0)
1496*4882a593Smuzhiyun 			break;
1497*4882a593Smuzhiyun 		/* TODO: why twice? */
1498*4882a593Smuzhiyun 		status = Read16(state, CC_REG_JTAGID_L__A, &deviceId, 0);
1499*4882a593Smuzhiyun 		if (status < 0)
1500*4882a593Smuzhiyun 			break;
1501*4882a593Smuzhiyun 		printk(KERN_INFO "drxd: deviceId = %04x\n", deviceId);
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 		state->type_A = 0;
1504*4882a593Smuzhiyun 		state->PGA = 0;
1505*4882a593Smuzhiyun 		state->diversity = 0;
1506*4882a593Smuzhiyun 		if (deviceId == 0) {	/* on A2 only 3975 available */
1507*4882a593Smuzhiyun 			state->type_A = 1;
1508*4882a593Smuzhiyun 			printk(KERN_INFO "DRX3975D-A2\n");
1509*4882a593Smuzhiyun 		} else {
1510*4882a593Smuzhiyun 			deviceId >>= 12;
1511*4882a593Smuzhiyun 			printk(KERN_INFO "DRX397%dD-B1\n", deviceId);
1512*4882a593Smuzhiyun 			switch (deviceId) {
1513*4882a593Smuzhiyun 			case 4:
1514*4882a593Smuzhiyun 				state->diversity = 1;
1515*4882a593Smuzhiyun 				fallthrough;
1516*4882a593Smuzhiyun 			case 3:
1517*4882a593Smuzhiyun 			case 7:
1518*4882a593Smuzhiyun 				state->PGA = 1;
1519*4882a593Smuzhiyun 				break;
1520*4882a593Smuzhiyun 			case 6:
1521*4882a593Smuzhiyun 				state->diversity = 1;
1522*4882a593Smuzhiyun 				fallthrough;
1523*4882a593Smuzhiyun 			case 5:
1524*4882a593Smuzhiyun 			case 8:
1525*4882a593Smuzhiyun 				break;
1526*4882a593Smuzhiyun 			default:
1527*4882a593Smuzhiyun 				status = -1;
1528*4882a593Smuzhiyun 				break;
1529*4882a593Smuzhiyun 			}
1530*4882a593Smuzhiyun 		}
1531*4882a593Smuzhiyun 	} while (0);
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	if (status < 0)
1534*4882a593Smuzhiyun 		return status;
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	/* Init Table selection */
1537*4882a593Smuzhiyun 	state->m_InitAtomicRead = DRXD_InitAtomicRead;
1538*4882a593Smuzhiyun 	state->m_InitSC = DRXD_InitSC;
1539*4882a593Smuzhiyun 	state->m_ResetECRAM = DRXD_ResetECRAM;
1540*4882a593Smuzhiyun 	if (state->type_A) {
1541*4882a593Smuzhiyun 		state->m_ResetCEFR = DRXD_ResetCEFR;
1542*4882a593Smuzhiyun 		state->m_InitFE_1 = DRXD_InitFEA2_1;
1543*4882a593Smuzhiyun 		state->m_InitFE_2 = DRXD_InitFEA2_2;
1544*4882a593Smuzhiyun 		state->m_InitCP = DRXD_InitCPA2;
1545*4882a593Smuzhiyun 		state->m_InitCE = DRXD_InitCEA2;
1546*4882a593Smuzhiyun 		state->m_InitEQ = DRXD_InitEQA2;
1547*4882a593Smuzhiyun 		state->m_InitEC = DRXD_InitECA2;
1548*4882a593Smuzhiyun 		if (load_firmware(state, DRX_FW_FILENAME_A2))
1549*4882a593Smuzhiyun 			return -EIO;
1550*4882a593Smuzhiyun 	} else {
1551*4882a593Smuzhiyun 		state->m_ResetCEFR = NULL;
1552*4882a593Smuzhiyun 		state->m_InitFE_1 = DRXD_InitFEB1_1;
1553*4882a593Smuzhiyun 		state->m_InitFE_2 = DRXD_InitFEB1_2;
1554*4882a593Smuzhiyun 		state->m_InitCP = DRXD_InitCPB1;
1555*4882a593Smuzhiyun 		state->m_InitCE = DRXD_InitCEB1;
1556*4882a593Smuzhiyun 		state->m_InitEQ = DRXD_InitEQB1;
1557*4882a593Smuzhiyun 		state->m_InitEC = DRXD_InitECB1;
1558*4882a593Smuzhiyun 		if (load_firmware(state, DRX_FW_FILENAME_B1))
1559*4882a593Smuzhiyun 			return -EIO;
1560*4882a593Smuzhiyun 	}
1561*4882a593Smuzhiyun 	if (state->diversity) {
1562*4882a593Smuzhiyun 		state->m_InitDiversityFront = DRXD_InitDiversityFront;
1563*4882a593Smuzhiyun 		state->m_InitDiversityEnd = DRXD_InitDiversityEnd;
1564*4882a593Smuzhiyun 		state->m_DisableDiversity = DRXD_DisableDiversity;
1565*4882a593Smuzhiyun 		state->m_StartDiversityFront = DRXD_StartDiversityFront;
1566*4882a593Smuzhiyun 		state->m_StartDiversityEnd = DRXD_StartDiversityEnd;
1567*4882a593Smuzhiyun 		state->m_DiversityDelay8MHZ = DRXD_DiversityDelay8MHZ;
1568*4882a593Smuzhiyun 		state->m_DiversityDelay6MHZ = DRXD_DiversityDelay6MHZ;
1569*4882a593Smuzhiyun 	} else {
1570*4882a593Smuzhiyun 		state->m_InitDiversityFront = NULL;
1571*4882a593Smuzhiyun 		state->m_InitDiversityEnd = NULL;
1572*4882a593Smuzhiyun 		state->m_DisableDiversity = NULL;
1573*4882a593Smuzhiyun 		state->m_StartDiversityFront = NULL;
1574*4882a593Smuzhiyun 		state->m_StartDiversityEnd = NULL;
1575*4882a593Smuzhiyun 		state->m_DiversityDelay8MHZ = NULL;
1576*4882a593Smuzhiyun 		state->m_DiversityDelay6MHZ = NULL;
1577*4882a593Smuzhiyun 	}
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	return status;
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun 
CorrectSysClockDeviation(struct drxd_state * state)1582*4882a593Smuzhiyun static int CorrectSysClockDeviation(struct drxd_state *state)
1583*4882a593Smuzhiyun {
1584*4882a593Smuzhiyun 	int status;
1585*4882a593Smuzhiyun 	s32 incr = 0;
1586*4882a593Smuzhiyun 	s32 nomincr = 0;
1587*4882a593Smuzhiyun 	u32 bandwidth = 0;
1588*4882a593Smuzhiyun 	u32 sysClockInHz = 0;
1589*4882a593Smuzhiyun 	u32 sysClockFreq = 0;	/* in kHz */
1590*4882a593Smuzhiyun 	s16 oscClockDeviation;
1591*4882a593Smuzhiyun 	s16 Diff;
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	do {
1594*4882a593Smuzhiyun 		/* Retrieve bandwidth and incr, sanity check */
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 		/* These accesses should be AtomicReadReg32, but that
1597*4882a593Smuzhiyun 		   causes trouble (at least for diversity */
1598*4882a593Smuzhiyun 		status = Read32(state, LC_RA_RAM_IFINCR_NOM_L__A, ((u32 *) &nomincr), 0);
1599*4882a593Smuzhiyun 		if (status < 0)
1600*4882a593Smuzhiyun 			break;
1601*4882a593Smuzhiyun 		status = Read32(state, FE_IF_REG_INCR0__A, (u32 *) &incr, 0);
1602*4882a593Smuzhiyun 		if (status < 0)
1603*4882a593Smuzhiyun 			break;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 		if (state->type_A) {
1606*4882a593Smuzhiyun 			if ((nomincr - incr < -500) || (nomincr - incr > 500))
1607*4882a593Smuzhiyun 				break;
1608*4882a593Smuzhiyun 		} else {
1609*4882a593Smuzhiyun 			if ((nomincr - incr < -2000) || (nomincr - incr > 2000))
1610*4882a593Smuzhiyun 				break;
1611*4882a593Smuzhiyun 		}
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 		switch (state->props.bandwidth_hz) {
1614*4882a593Smuzhiyun 		case 8000000:
1615*4882a593Smuzhiyun 			bandwidth = DRXD_BANDWIDTH_8MHZ_IN_HZ;
1616*4882a593Smuzhiyun 			break;
1617*4882a593Smuzhiyun 		case 7000000:
1618*4882a593Smuzhiyun 			bandwidth = DRXD_BANDWIDTH_7MHZ_IN_HZ;
1619*4882a593Smuzhiyun 			break;
1620*4882a593Smuzhiyun 		case 6000000:
1621*4882a593Smuzhiyun 			bandwidth = DRXD_BANDWIDTH_6MHZ_IN_HZ;
1622*4882a593Smuzhiyun 			break;
1623*4882a593Smuzhiyun 		default:
1624*4882a593Smuzhiyun 			return -1;
1625*4882a593Smuzhiyun 			break;
1626*4882a593Smuzhiyun 		}
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 		/* Compute new sysclock value
1629*4882a593Smuzhiyun 		   sysClockFreq = (((incr + 2^23)*bandwidth)/2^21)/1000 */
1630*4882a593Smuzhiyun 		incr += (1 << 23);
1631*4882a593Smuzhiyun 		sysClockInHz = MulDiv32(incr, bandwidth, 1 << 21);
1632*4882a593Smuzhiyun 		sysClockFreq = (u32) (sysClockInHz / 1000);
1633*4882a593Smuzhiyun 		/* rounding */
1634*4882a593Smuzhiyun 		if ((sysClockInHz % 1000) > 500)
1635*4882a593Smuzhiyun 			sysClockFreq++;
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 		/* Compute clock deviation in ppm */
1638*4882a593Smuzhiyun 		oscClockDeviation = (u16) ((((s32) (sysClockFreq) -
1639*4882a593Smuzhiyun 					     (s32)
1640*4882a593Smuzhiyun 					     (state->expected_sys_clock_freq)) *
1641*4882a593Smuzhiyun 					    1000000L) /
1642*4882a593Smuzhiyun 					   (s32)
1643*4882a593Smuzhiyun 					   (state->expected_sys_clock_freq));
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 		Diff = oscClockDeviation - state->osc_clock_deviation;
1646*4882a593Smuzhiyun 		/*printk(KERN_INFO "sysclockdiff=%d\n", Diff); */
1647*4882a593Smuzhiyun 		if (Diff >= -200 && Diff <= 200) {
1648*4882a593Smuzhiyun 			state->sys_clock_freq = (u16) sysClockFreq;
1649*4882a593Smuzhiyun 			if (oscClockDeviation != state->osc_clock_deviation) {
1650*4882a593Smuzhiyun 				if (state->config.osc_deviation) {
1651*4882a593Smuzhiyun 					state->config.osc_deviation(state->priv,
1652*4882a593Smuzhiyun 								    oscClockDeviation,
1653*4882a593Smuzhiyun 								    1);
1654*4882a593Smuzhiyun 					state->osc_clock_deviation =
1655*4882a593Smuzhiyun 					    oscClockDeviation;
1656*4882a593Smuzhiyun 				}
1657*4882a593Smuzhiyun 			}
1658*4882a593Smuzhiyun 			/* switch OFF SRMM scan in SC */
1659*4882a593Smuzhiyun 			status = Write16(state, SC_RA_RAM_SAMPLE_RATE_COUNT__A, DRXD_OSCDEV_DONT_SCAN, 0);
1660*4882a593Smuzhiyun 			if (status < 0)
1661*4882a593Smuzhiyun 				break;
1662*4882a593Smuzhiyun 			/* overrule FE_IF internal value for
1663*4882a593Smuzhiyun 			   proper re-locking */
1664*4882a593Smuzhiyun 			status = Write16(state, SC_RA_RAM_IF_SAVE__AX, state->current_fe_if_incr, 0);
1665*4882a593Smuzhiyun 			if (status < 0)
1666*4882a593Smuzhiyun 				break;
1667*4882a593Smuzhiyun 			state->cscd_state = CSCD_SAVED;
1668*4882a593Smuzhiyun 		}
1669*4882a593Smuzhiyun 	} while (0);
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	return status;
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun 
DRX_Stop(struct drxd_state * state)1674*4882a593Smuzhiyun static int DRX_Stop(struct drxd_state *state)
1675*4882a593Smuzhiyun {
1676*4882a593Smuzhiyun 	int status;
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	if (state->drxd_state != DRXD_STARTED)
1679*4882a593Smuzhiyun 		return 0;
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	do {
1682*4882a593Smuzhiyun 		if (state->cscd_state != CSCD_SAVED) {
1683*4882a593Smuzhiyun 			u32 lock;
1684*4882a593Smuzhiyun 			status = DRX_GetLockStatus(state, &lock);
1685*4882a593Smuzhiyun 			if (status < 0)
1686*4882a593Smuzhiyun 				break;
1687*4882a593Smuzhiyun 		}
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 		status = StopOC(state);
1690*4882a593Smuzhiyun 		if (status < 0)
1691*4882a593Smuzhiyun 			break;
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 		state->drxd_state = DRXD_STOPPED;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 		status = ConfigureMPEGOutput(state, 0);
1696*4882a593Smuzhiyun 		if (status < 0)
1697*4882a593Smuzhiyun 			break;
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 		if (state->type_A) {
1700*4882a593Smuzhiyun 			/* Stop relevant processors off the device */
1701*4882a593Smuzhiyun 			status = Write16(state, EC_OD_REG_COMM_EXEC__A, 0x0000, 0x0000);
1702*4882a593Smuzhiyun 			if (status < 0)
1703*4882a593Smuzhiyun 				break;
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 			status = Write16(state, SC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
1706*4882a593Smuzhiyun 			if (status < 0)
1707*4882a593Smuzhiyun 				break;
1708*4882a593Smuzhiyun 			status = Write16(state, LC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
1709*4882a593Smuzhiyun 			if (status < 0)
1710*4882a593Smuzhiyun 				break;
1711*4882a593Smuzhiyun 		} else {
1712*4882a593Smuzhiyun 			/* Stop all processors except HI & CC & FE */
1713*4882a593Smuzhiyun 			status = Write16(state, B_SC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
1714*4882a593Smuzhiyun 			if (status < 0)
1715*4882a593Smuzhiyun 				break;
1716*4882a593Smuzhiyun 			status = Write16(state, B_LC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
1717*4882a593Smuzhiyun 			if (status < 0)
1718*4882a593Smuzhiyun 				break;
1719*4882a593Smuzhiyun 			status = Write16(state, B_FT_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
1720*4882a593Smuzhiyun 			if (status < 0)
1721*4882a593Smuzhiyun 				break;
1722*4882a593Smuzhiyun 			status = Write16(state, B_CP_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
1723*4882a593Smuzhiyun 			if (status < 0)
1724*4882a593Smuzhiyun 				break;
1725*4882a593Smuzhiyun 			status = Write16(state, B_CE_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
1726*4882a593Smuzhiyun 			if (status < 0)
1727*4882a593Smuzhiyun 				break;
1728*4882a593Smuzhiyun 			status = Write16(state, B_EQ_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
1729*4882a593Smuzhiyun 			if (status < 0)
1730*4882a593Smuzhiyun 				break;
1731*4882a593Smuzhiyun 			status = Write16(state, EC_OD_REG_COMM_EXEC__A, 0x0000, 0);
1732*4882a593Smuzhiyun 			if (status < 0)
1733*4882a593Smuzhiyun 				break;
1734*4882a593Smuzhiyun 		}
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	} while (0);
1737*4882a593Smuzhiyun 	return status;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun #if 0	/* Currently unused */
1741*4882a593Smuzhiyun static int SetOperationMode(struct drxd_state *state, int oMode)
1742*4882a593Smuzhiyun {
1743*4882a593Smuzhiyun 	int status;
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	do {
1746*4882a593Smuzhiyun 		if (state->drxd_state != DRXD_STOPPED) {
1747*4882a593Smuzhiyun 			status = -1;
1748*4882a593Smuzhiyun 			break;
1749*4882a593Smuzhiyun 		}
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun 		if (oMode == state->operation_mode) {
1752*4882a593Smuzhiyun 			status = 0;
1753*4882a593Smuzhiyun 			break;
1754*4882a593Smuzhiyun 		}
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 		if (oMode != OM_Default && !state->diversity) {
1757*4882a593Smuzhiyun 			status = -1;
1758*4882a593Smuzhiyun 			break;
1759*4882a593Smuzhiyun 		}
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 		switch (oMode) {
1762*4882a593Smuzhiyun 		case OM_DVBT_Diversity_Front:
1763*4882a593Smuzhiyun 			status = WriteTable(state, state->m_InitDiversityFront);
1764*4882a593Smuzhiyun 			break;
1765*4882a593Smuzhiyun 		case OM_DVBT_Diversity_End:
1766*4882a593Smuzhiyun 			status = WriteTable(state, state->m_InitDiversityEnd);
1767*4882a593Smuzhiyun 			break;
1768*4882a593Smuzhiyun 		case OM_Default:
1769*4882a593Smuzhiyun 			/* We need to check how to
1770*4882a593Smuzhiyun 			   get DRXD out of diversity */
1771*4882a593Smuzhiyun 		default:
1772*4882a593Smuzhiyun 			status = WriteTable(state, state->m_DisableDiversity);
1773*4882a593Smuzhiyun 			break;
1774*4882a593Smuzhiyun 		}
1775*4882a593Smuzhiyun 	} while (0);
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	if (!status)
1778*4882a593Smuzhiyun 		state->operation_mode = oMode;
1779*4882a593Smuzhiyun 	return status;
1780*4882a593Smuzhiyun }
1781*4882a593Smuzhiyun #endif
1782*4882a593Smuzhiyun 
StartDiversity(struct drxd_state * state)1783*4882a593Smuzhiyun static int StartDiversity(struct drxd_state *state)
1784*4882a593Smuzhiyun {
1785*4882a593Smuzhiyun 	int status = 0;
1786*4882a593Smuzhiyun 	u16 rcControl;
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	do {
1789*4882a593Smuzhiyun 		if (state->operation_mode == OM_DVBT_Diversity_Front) {
1790*4882a593Smuzhiyun 			status = WriteTable(state, state->m_StartDiversityFront);
1791*4882a593Smuzhiyun 			if (status < 0)
1792*4882a593Smuzhiyun 				break;
1793*4882a593Smuzhiyun 		} else if (state->operation_mode == OM_DVBT_Diversity_End) {
1794*4882a593Smuzhiyun 			status = WriteTable(state, state->m_StartDiversityEnd);
1795*4882a593Smuzhiyun 			if (status < 0)
1796*4882a593Smuzhiyun 				break;
1797*4882a593Smuzhiyun 			if (state->props.bandwidth_hz == 8000000) {
1798*4882a593Smuzhiyun 				status = WriteTable(state, state->m_DiversityDelay8MHZ);
1799*4882a593Smuzhiyun 				if (status < 0)
1800*4882a593Smuzhiyun 					break;
1801*4882a593Smuzhiyun 			} else {
1802*4882a593Smuzhiyun 				status = WriteTable(state, state->m_DiversityDelay6MHZ);
1803*4882a593Smuzhiyun 				if (status < 0)
1804*4882a593Smuzhiyun 					break;
1805*4882a593Smuzhiyun 			}
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 			status = Read16(state, B_EQ_REG_RC_SEL_CAR__A, &rcControl, 0);
1808*4882a593Smuzhiyun 			if (status < 0)
1809*4882a593Smuzhiyun 				break;
1810*4882a593Smuzhiyun 			rcControl &= ~(B_EQ_REG_RC_SEL_CAR_FFTMODE__M);
1811*4882a593Smuzhiyun 			rcControl |= B_EQ_REG_RC_SEL_CAR_DIV_ON |
1812*4882a593Smuzhiyun 			    /*  combining enabled */
1813*4882a593Smuzhiyun 			    B_EQ_REG_RC_SEL_CAR_MEAS_A_CC |
1814*4882a593Smuzhiyun 			    B_EQ_REG_RC_SEL_CAR_PASS_A_CC |
1815*4882a593Smuzhiyun 			    B_EQ_REG_RC_SEL_CAR_LOCAL_A_CC;
1816*4882a593Smuzhiyun 			status = Write16(state, B_EQ_REG_RC_SEL_CAR__A, rcControl, 0);
1817*4882a593Smuzhiyun 			if (status < 0)
1818*4882a593Smuzhiyun 				break;
1819*4882a593Smuzhiyun 		}
1820*4882a593Smuzhiyun 	} while (0);
1821*4882a593Smuzhiyun 	return status;
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun 
SetFrequencyShift(struct drxd_state * state,u32 offsetFreq,int channelMirrored)1824*4882a593Smuzhiyun static int SetFrequencyShift(struct drxd_state *state,
1825*4882a593Smuzhiyun 			     u32 offsetFreq, int channelMirrored)
1826*4882a593Smuzhiyun {
1827*4882a593Smuzhiyun 	int negativeShift = (state->tuner_mirrors == channelMirrored);
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 	/* Handle all mirroring
1830*4882a593Smuzhiyun 	 *
1831*4882a593Smuzhiyun 	 * Note: ADC mirroring (aliasing) is implictly handled by limiting
1832*4882a593Smuzhiyun 	 * feFsRegAddInc to 28 bits below
1833*4882a593Smuzhiyun 	 * (if the result before masking is more than 28 bits, this means
1834*4882a593Smuzhiyun 	 *  that the ADC is mirroring.
1835*4882a593Smuzhiyun 	 * The masking is in fact the aliasing of the ADC)
1836*4882a593Smuzhiyun 	 *
1837*4882a593Smuzhiyun 	 */
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	/* Compute register value, unsigned computation */
1840*4882a593Smuzhiyun 	state->fe_fs_add_incr = MulDiv32(state->intermediate_freq +
1841*4882a593Smuzhiyun 					 offsetFreq,
1842*4882a593Smuzhiyun 					 1 << 28, state->sys_clock_freq);
1843*4882a593Smuzhiyun 	/* Remove integer part */
1844*4882a593Smuzhiyun 	state->fe_fs_add_incr &= 0x0FFFFFFFL;
1845*4882a593Smuzhiyun 	if (negativeShift)
1846*4882a593Smuzhiyun 		state->fe_fs_add_incr = ((1 << 28) - state->fe_fs_add_incr);
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	/* Save the frequency shift without tunerOffset compensation
1849*4882a593Smuzhiyun 	   for CtrlGetChannel. */
1850*4882a593Smuzhiyun 	state->org_fe_fs_add_incr = MulDiv32(state->intermediate_freq,
1851*4882a593Smuzhiyun 					     1 << 28, state->sys_clock_freq);
1852*4882a593Smuzhiyun 	/* Remove integer part */
1853*4882a593Smuzhiyun 	state->org_fe_fs_add_incr &= 0x0FFFFFFFL;
1854*4882a593Smuzhiyun 	if (negativeShift)
1855*4882a593Smuzhiyun 		state->org_fe_fs_add_incr = ((1L << 28) -
1856*4882a593Smuzhiyun 					     state->org_fe_fs_add_incr);
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun 	return Write32(state, FE_FS_REG_ADD_INC_LOP__A,
1859*4882a593Smuzhiyun 		       state->fe_fs_add_incr, 0);
1860*4882a593Smuzhiyun }
1861*4882a593Smuzhiyun 
SetCfgNoiseCalibration(struct drxd_state * state,struct SNoiseCal * noiseCal)1862*4882a593Smuzhiyun static int SetCfgNoiseCalibration(struct drxd_state *state,
1863*4882a593Smuzhiyun 				  struct SNoiseCal *noiseCal)
1864*4882a593Smuzhiyun {
1865*4882a593Smuzhiyun 	u16 beOptEna;
1866*4882a593Smuzhiyun 	int status = 0;
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	do {
1869*4882a593Smuzhiyun 		status = Read16(state, SC_RA_RAM_BE_OPT_ENA__A, &beOptEna, 0);
1870*4882a593Smuzhiyun 		if (status < 0)
1871*4882a593Smuzhiyun 			break;
1872*4882a593Smuzhiyun 		if (noiseCal->cpOpt) {
1873*4882a593Smuzhiyun 			beOptEna |= (1 << SC_RA_RAM_BE_OPT_ENA_CP_OPT);
1874*4882a593Smuzhiyun 		} else {
1875*4882a593Smuzhiyun 			beOptEna &= ~(1 << SC_RA_RAM_BE_OPT_ENA_CP_OPT);
1876*4882a593Smuzhiyun 			status = Write16(state, CP_REG_AC_NEXP_OFFS__A, noiseCal->cpNexpOfs, 0);
1877*4882a593Smuzhiyun 			if (status < 0)
1878*4882a593Smuzhiyun 				break;
1879*4882a593Smuzhiyun 		}
1880*4882a593Smuzhiyun 		status = Write16(state, SC_RA_RAM_BE_OPT_ENA__A, beOptEna, 0);
1881*4882a593Smuzhiyun 		if (status < 0)
1882*4882a593Smuzhiyun 			break;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 		if (!state->type_A) {
1885*4882a593Smuzhiyun 			status = Write16(state, B_SC_RA_RAM_CO_TD_CAL_2K__A, noiseCal->tdCal2k, 0);
1886*4882a593Smuzhiyun 			if (status < 0)
1887*4882a593Smuzhiyun 				break;
1888*4882a593Smuzhiyun 			status = Write16(state, B_SC_RA_RAM_CO_TD_CAL_8K__A, noiseCal->tdCal8k, 0);
1889*4882a593Smuzhiyun 			if (status < 0)
1890*4882a593Smuzhiyun 				break;
1891*4882a593Smuzhiyun 		}
1892*4882a593Smuzhiyun 	} while (0);
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun 	return status;
1895*4882a593Smuzhiyun }
1896*4882a593Smuzhiyun 
DRX_Start(struct drxd_state * state,s32 off)1897*4882a593Smuzhiyun static int DRX_Start(struct drxd_state *state, s32 off)
1898*4882a593Smuzhiyun {
1899*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &state->props;
1900*4882a593Smuzhiyun 	int status;
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	u16 transmissionParams = 0;
1903*4882a593Smuzhiyun 	u16 operationMode = 0;
1904*4882a593Smuzhiyun 	u16 qpskTdTpsPwr = 0;
1905*4882a593Smuzhiyun 	u16 qam16TdTpsPwr = 0;
1906*4882a593Smuzhiyun 	u16 qam64TdTpsPwr = 0;
1907*4882a593Smuzhiyun 	u32 feIfIncr = 0;
1908*4882a593Smuzhiyun 	u32 bandwidth = 0;
1909*4882a593Smuzhiyun 	int mirrorFreqSpect;
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	u16 qpskSnCeGain = 0;
1912*4882a593Smuzhiyun 	u16 qam16SnCeGain = 0;
1913*4882a593Smuzhiyun 	u16 qam64SnCeGain = 0;
1914*4882a593Smuzhiyun 	u16 qpskIsGainMan = 0;
1915*4882a593Smuzhiyun 	u16 qam16IsGainMan = 0;
1916*4882a593Smuzhiyun 	u16 qam64IsGainMan = 0;
1917*4882a593Smuzhiyun 	u16 qpskIsGainExp = 0;
1918*4882a593Smuzhiyun 	u16 qam16IsGainExp = 0;
1919*4882a593Smuzhiyun 	u16 qam64IsGainExp = 0;
1920*4882a593Smuzhiyun 	u16 bandwidthParam = 0;
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 	if (off < 0)
1923*4882a593Smuzhiyun 		off = (off - 500) / 1000;
1924*4882a593Smuzhiyun 	else
1925*4882a593Smuzhiyun 		off = (off + 500) / 1000;
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	do {
1928*4882a593Smuzhiyun 		if (state->drxd_state != DRXD_STOPPED)
1929*4882a593Smuzhiyun 			return -1;
1930*4882a593Smuzhiyun 		status = ResetECOD(state);
1931*4882a593Smuzhiyun 		if (status < 0)
1932*4882a593Smuzhiyun 			break;
1933*4882a593Smuzhiyun 		if (state->type_A) {
1934*4882a593Smuzhiyun 			status = InitSC(state);
1935*4882a593Smuzhiyun 			if (status < 0)
1936*4882a593Smuzhiyun 				break;
1937*4882a593Smuzhiyun 		} else {
1938*4882a593Smuzhiyun 			status = InitFT(state);
1939*4882a593Smuzhiyun 			if (status < 0)
1940*4882a593Smuzhiyun 				break;
1941*4882a593Smuzhiyun 			status = InitCP(state);
1942*4882a593Smuzhiyun 			if (status < 0)
1943*4882a593Smuzhiyun 				break;
1944*4882a593Smuzhiyun 			status = InitCE(state);
1945*4882a593Smuzhiyun 			if (status < 0)
1946*4882a593Smuzhiyun 				break;
1947*4882a593Smuzhiyun 			status = InitEQ(state);
1948*4882a593Smuzhiyun 			if (status < 0)
1949*4882a593Smuzhiyun 				break;
1950*4882a593Smuzhiyun 			status = InitSC(state);
1951*4882a593Smuzhiyun 			if (status < 0)
1952*4882a593Smuzhiyun 				break;
1953*4882a593Smuzhiyun 		}
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 		/* Restore current IF & RF AGC settings */
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 		status = SetCfgIfAgc(state, &state->if_agc_cfg);
1958*4882a593Smuzhiyun 		if (status < 0)
1959*4882a593Smuzhiyun 			break;
1960*4882a593Smuzhiyun 		status = SetCfgRfAgc(state, &state->rf_agc_cfg);
1961*4882a593Smuzhiyun 		if (status < 0)
1962*4882a593Smuzhiyun 			break;
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 		mirrorFreqSpect = (state->props.inversion == INVERSION_ON);
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 		switch (p->transmission_mode) {
1967*4882a593Smuzhiyun 		default:	/* Not set, detect it automatically */
1968*4882a593Smuzhiyun 			operationMode |= SC_RA_RAM_OP_AUTO_MODE__M;
1969*4882a593Smuzhiyun 			fallthrough;	/* try first guess DRX_FFTMODE_8K */
1970*4882a593Smuzhiyun 		case TRANSMISSION_MODE_8K:
1971*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_MODE_8K;
1972*4882a593Smuzhiyun 			if (state->type_A) {
1973*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_TR_MODE__A, EC_SB_REG_TR_MODE_8K, 0x0000);
1974*4882a593Smuzhiyun 				if (status < 0)
1975*4882a593Smuzhiyun 					break;
1976*4882a593Smuzhiyun 				qpskSnCeGain = 99;
1977*4882a593Smuzhiyun 				qam16SnCeGain = 83;
1978*4882a593Smuzhiyun 				qam64SnCeGain = 67;
1979*4882a593Smuzhiyun 			}
1980*4882a593Smuzhiyun 			break;
1981*4882a593Smuzhiyun 		case TRANSMISSION_MODE_2K:
1982*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_MODE_2K;
1983*4882a593Smuzhiyun 			if (state->type_A) {
1984*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_TR_MODE__A, EC_SB_REG_TR_MODE_2K, 0x0000);
1985*4882a593Smuzhiyun 				if (status < 0)
1986*4882a593Smuzhiyun 					break;
1987*4882a593Smuzhiyun 				qpskSnCeGain = 97;
1988*4882a593Smuzhiyun 				qam16SnCeGain = 71;
1989*4882a593Smuzhiyun 				qam64SnCeGain = 65;
1990*4882a593Smuzhiyun 			}
1991*4882a593Smuzhiyun 			break;
1992*4882a593Smuzhiyun 		}
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun 		switch (p->guard_interval) {
1995*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_4:
1996*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_GUARD_4;
1997*4882a593Smuzhiyun 			break;
1998*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_8:
1999*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_GUARD_8;
2000*4882a593Smuzhiyun 			break;
2001*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_16:
2002*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_GUARD_16;
2003*4882a593Smuzhiyun 			break;
2004*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_32:
2005*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_GUARD_32;
2006*4882a593Smuzhiyun 			break;
2007*4882a593Smuzhiyun 		default:	/* Not set, detect it automatically */
2008*4882a593Smuzhiyun 			operationMode |= SC_RA_RAM_OP_AUTO_GUARD__M;
2009*4882a593Smuzhiyun 			/* try first guess 1/4 */
2010*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_GUARD_4;
2011*4882a593Smuzhiyun 			break;
2012*4882a593Smuzhiyun 		}
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 		switch (p->hierarchy) {
2015*4882a593Smuzhiyun 		case HIERARCHY_1:
2016*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_HIER_A1;
2017*4882a593Smuzhiyun 			if (state->type_A) {
2018*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_OT_ALPHA__A, 0x0001, 0x0000);
2019*4882a593Smuzhiyun 				if (status < 0)
2020*4882a593Smuzhiyun 					break;
2021*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_ALPHA__A, 0x0001, 0x0000);
2022*4882a593Smuzhiyun 				if (status < 0)
2023*4882a593Smuzhiyun 					break;
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 				qpskTdTpsPwr = EQ_TD_TPS_PWR_UNKNOWN;
2026*4882a593Smuzhiyun 				qam16TdTpsPwr = EQ_TD_TPS_PWR_QAM16_ALPHA1;
2027*4882a593Smuzhiyun 				qam64TdTpsPwr = EQ_TD_TPS_PWR_QAM64_ALPHA1;
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun 				qpskIsGainMan =
2030*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_MAN__PRE;
2031*4882a593Smuzhiyun 				qam16IsGainMan =
2032*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_16QAM_MAN__PRE;
2033*4882a593Smuzhiyun 				qam64IsGainMan =
2034*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_64QAM_MAN__PRE;
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun 				qpskIsGainExp =
2037*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_EXP__PRE;
2038*4882a593Smuzhiyun 				qam16IsGainExp =
2039*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_16QAM_EXP__PRE;
2040*4882a593Smuzhiyun 				qam64IsGainExp =
2041*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_64QAM_EXP__PRE;
2042*4882a593Smuzhiyun 			}
2043*4882a593Smuzhiyun 			break;
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 		case HIERARCHY_2:
2046*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_HIER_A2;
2047*4882a593Smuzhiyun 			if (state->type_A) {
2048*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_OT_ALPHA__A, 0x0002, 0x0000);
2049*4882a593Smuzhiyun 				if (status < 0)
2050*4882a593Smuzhiyun 					break;
2051*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_ALPHA__A, 0x0002, 0x0000);
2052*4882a593Smuzhiyun 				if (status < 0)
2053*4882a593Smuzhiyun 					break;
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 				qpskTdTpsPwr = EQ_TD_TPS_PWR_UNKNOWN;
2056*4882a593Smuzhiyun 				qam16TdTpsPwr = EQ_TD_TPS_PWR_QAM16_ALPHA2;
2057*4882a593Smuzhiyun 				qam64TdTpsPwr = EQ_TD_TPS_PWR_QAM64_ALPHA2;
2058*4882a593Smuzhiyun 
2059*4882a593Smuzhiyun 				qpskIsGainMan =
2060*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_MAN__PRE;
2061*4882a593Smuzhiyun 				qam16IsGainMan =
2062*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_16QAM_A2_MAN__PRE;
2063*4882a593Smuzhiyun 				qam64IsGainMan =
2064*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_64QAM_A2_MAN__PRE;
2065*4882a593Smuzhiyun 
2066*4882a593Smuzhiyun 				qpskIsGainExp =
2067*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_EXP__PRE;
2068*4882a593Smuzhiyun 				qam16IsGainExp =
2069*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_16QAM_A2_EXP__PRE;
2070*4882a593Smuzhiyun 				qam64IsGainExp =
2071*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_64QAM_A2_EXP__PRE;
2072*4882a593Smuzhiyun 			}
2073*4882a593Smuzhiyun 			break;
2074*4882a593Smuzhiyun 		case HIERARCHY_4:
2075*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_HIER_A4;
2076*4882a593Smuzhiyun 			if (state->type_A) {
2077*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_OT_ALPHA__A, 0x0003, 0x0000);
2078*4882a593Smuzhiyun 				if (status < 0)
2079*4882a593Smuzhiyun 					break;
2080*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_ALPHA__A, 0x0003, 0x0000);
2081*4882a593Smuzhiyun 				if (status < 0)
2082*4882a593Smuzhiyun 					break;
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 				qpskTdTpsPwr = EQ_TD_TPS_PWR_UNKNOWN;
2085*4882a593Smuzhiyun 				qam16TdTpsPwr = EQ_TD_TPS_PWR_QAM16_ALPHA4;
2086*4882a593Smuzhiyun 				qam64TdTpsPwr = EQ_TD_TPS_PWR_QAM64_ALPHA4;
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun 				qpskIsGainMan =
2089*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_MAN__PRE;
2090*4882a593Smuzhiyun 				qam16IsGainMan =
2091*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_16QAM_A4_MAN__PRE;
2092*4882a593Smuzhiyun 				qam64IsGainMan =
2093*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_64QAM_A4_MAN__PRE;
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 				qpskIsGainExp =
2096*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_EXP__PRE;
2097*4882a593Smuzhiyun 				qam16IsGainExp =
2098*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_16QAM_A4_EXP__PRE;
2099*4882a593Smuzhiyun 				qam64IsGainExp =
2100*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_64QAM_A4_EXP__PRE;
2101*4882a593Smuzhiyun 			}
2102*4882a593Smuzhiyun 			break;
2103*4882a593Smuzhiyun 		case HIERARCHY_AUTO:
2104*4882a593Smuzhiyun 		default:
2105*4882a593Smuzhiyun 			/* Not set, detect it automatically, start with none */
2106*4882a593Smuzhiyun 			operationMode |= SC_RA_RAM_OP_AUTO_HIER__M;
2107*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_HIER_NO;
2108*4882a593Smuzhiyun 			if (state->type_A) {
2109*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_OT_ALPHA__A, 0x0000, 0x0000);
2110*4882a593Smuzhiyun 				if (status < 0)
2111*4882a593Smuzhiyun 					break;
2112*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_ALPHA__A, 0x0000, 0x0000);
2113*4882a593Smuzhiyun 				if (status < 0)
2114*4882a593Smuzhiyun 					break;
2115*4882a593Smuzhiyun 
2116*4882a593Smuzhiyun 				qpskTdTpsPwr = EQ_TD_TPS_PWR_QPSK;
2117*4882a593Smuzhiyun 				qam16TdTpsPwr = EQ_TD_TPS_PWR_QAM16_ALPHAN;
2118*4882a593Smuzhiyun 				qam64TdTpsPwr = EQ_TD_TPS_PWR_QAM64_ALPHAN;
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun 				qpskIsGainMan =
2121*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_QPSK_MAN__PRE;
2122*4882a593Smuzhiyun 				qam16IsGainMan =
2123*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_16QAM_MAN__PRE;
2124*4882a593Smuzhiyun 				qam64IsGainMan =
2125*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_64QAM_MAN__PRE;
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun 				qpskIsGainExp =
2128*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_QPSK_EXP__PRE;
2129*4882a593Smuzhiyun 				qam16IsGainExp =
2130*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_16QAM_EXP__PRE;
2131*4882a593Smuzhiyun 				qam64IsGainExp =
2132*4882a593Smuzhiyun 				    SC_RA_RAM_EQ_IS_GAIN_64QAM_EXP__PRE;
2133*4882a593Smuzhiyun 			}
2134*4882a593Smuzhiyun 			break;
2135*4882a593Smuzhiyun 		}
2136*4882a593Smuzhiyun 		if (status < 0)
2137*4882a593Smuzhiyun 			break;
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 		switch (p->modulation) {
2140*4882a593Smuzhiyun 		default:
2141*4882a593Smuzhiyun 			operationMode |= SC_RA_RAM_OP_AUTO_CONST__M;
2142*4882a593Smuzhiyun 			fallthrough;	/* try first guess DRX_CONSTELLATION_QAM64 */
2143*4882a593Smuzhiyun 		case QAM_64:
2144*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_CONST_QAM64;
2145*4882a593Smuzhiyun 			if (state->type_A) {
2146*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_OT_CONST__A, 0x0002, 0x0000);
2147*4882a593Smuzhiyun 				if (status < 0)
2148*4882a593Smuzhiyun 					break;
2149*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_CONST__A, EC_SB_REG_CONST_64QAM, 0x0000);
2150*4882a593Smuzhiyun 				if (status < 0)
2151*4882a593Smuzhiyun 					break;
2152*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_SCALE_MSB__A, 0x0020, 0x0000);
2153*4882a593Smuzhiyun 				if (status < 0)
2154*4882a593Smuzhiyun 					break;
2155*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_SCALE_BIT2__A, 0x0008, 0x0000);
2156*4882a593Smuzhiyun 				if (status < 0)
2157*4882a593Smuzhiyun 					break;
2158*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_SCALE_LSB__A, 0x0002, 0x0000);
2159*4882a593Smuzhiyun 				if (status < 0)
2160*4882a593Smuzhiyun 					break;
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_TD_TPS_PWR_OFS__A, qam64TdTpsPwr, 0x0000);
2163*4882a593Smuzhiyun 				if (status < 0)
2164*4882a593Smuzhiyun 					break;
2165*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_SN_CEGAIN__A, qam64SnCeGain, 0x0000);
2166*4882a593Smuzhiyun 				if (status < 0)
2167*4882a593Smuzhiyun 					break;
2168*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_IS_GAIN_MAN__A, qam64IsGainMan, 0x0000);
2169*4882a593Smuzhiyun 				if (status < 0)
2170*4882a593Smuzhiyun 					break;
2171*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_IS_GAIN_EXP__A, qam64IsGainExp, 0x0000);
2172*4882a593Smuzhiyun 				if (status < 0)
2173*4882a593Smuzhiyun 					break;
2174*4882a593Smuzhiyun 			}
2175*4882a593Smuzhiyun 			break;
2176*4882a593Smuzhiyun 		case QPSK:
2177*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_CONST_QPSK;
2178*4882a593Smuzhiyun 			if (state->type_A) {
2179*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_OT_CONST__A, 0x0000, 0x0000);
2180*4882a593Smuzhiyun 				if (status < 0)
2181*4882a593Smuzhiyun 					break;
2182*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_CONST__A, EC_SB_REG_CONST_QPSK, 0x0000);
2183*4882a593Smuzhiyun 				if (status < 0)
2184*4882a593Smuzhiyun 					break;
2185*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_SCALE_MSB__A, 0x0010, 0x0000);
2186*4882a593Smuzhiyun 				if (status < 0)
2187*4882a593Smuzhiyun 					break;
2188*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_SCALE_BIT2__A, 0x0000, 0x0000);
2189*4882a593Smuzhiyun 				if (status < 0)
2190*4882a593Smuzhiyun 					break;
2191*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_SCALE_LSB__A, 0x0000, 0x0000);
2192*4882a593Smuzhiyun 				if (status < 0)
2193*4882a593Smuzhiyun 					break;
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_TD_TPS_PWR_OFS__A, qpskTdTpsPwr, 0x0000);
2196*4882a593Smuzhiyun 				if (status < 0)
2197*4882a593Smuzhiyun 					break;
2198*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_SN_CEGAIN__A, qpskSnCeGain, 0x0000);
2199*4882a593Smuzhiyun 				if (status < 0)
2200*4882a593Smuzhiyun 					break;
2201*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_IS_GAIN_MAN__A, qpskIsGainMan, 0x0000);
2202*4882a593Smuzhiyun 				if (status < 0)
2203*4882a593Smuzhiyun 					break;
2204*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_IS_GAIN_EXP__A, qpskIsGainExp, 0x0000);
2205*4882a593Smuzhiyun 				if (status < 0)
2206*4882a593Smuzhiyun 					break;
2207*4882a593Smuzhiyun 			}
2208*4882a593Smuzhiyun 			break;
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun 		case QAM_16:
2211*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_CONST_QAM16;
2212*4882a593Smuzhiyun 			if (state->type_A) {
2213*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_OT_CONST__A, 0x0001, 0x0000);
2214*4882a593Smuzhiyun 				if (status < 0)
2215*4882a593Smuzhiyun 					break;
2216*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_CONST__A, EC_SB_REG_CONST_16QAM, 0x0000);
2217*4882a593Smuzhiyun 				if (status < 0)
2218*4882a593Smuzhiyun 					break;
2219*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_SCALE_MSB__A, 0x0010, 0x0000);
2220*4882a593Smuzhiyun 				if (status < 0)
2221*4882a593Smuzhiyun 					break;
2222*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_SCALE_BIT2__A, 0x0004, 0x0000);
2223*4882a593Smuzhiyun 				if (status < 0)
2224*4882a593Smuzhiyun 					break;
2225*4882a593Smuzhiyun 				status = Write16(state, EC_SB_REG_SCALE_LSB__A, 0x0000, 0x0000);
2226*4882a593Smuzhiyun 				if (status < 0)
2227*4882a593Smuzhiyun 					break;
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_TD_TPS_PWR_OFS__A, qam16TdTpsPwr, 0x0000);
2230*4882a593Smuzhiyun 				if (status < 0)
2231*4882a593Smuzhiyun 					break;
2232*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_SN_CEGAIN__A, qam16SnCeGain, 0x0000);
2233*4882a593Smuzhiyun 				if (status < 0)
2234*4882a593Smuzhiyun 					break;
2235*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_IS_GAIN_MAN__A, qam16IsGainMan, 0x0000);
2236*4882a593Smuzhiyun 				if (status < 0)
2237*4882a593Smuzhiyun 					break;
2238*4882a593Smuzhiyun 				status = Write16(state, EQ_REG_IS_GAIN_EXP__A, qam16IsGainExp, 0x0000);
2239*4882a593Smuzhiyun 				if (status < 0)
2240*4882a593Smuzhiyun 					break;
2241*4882a593Smuzhiyun 			}
2242*4882a593Smuzhiyun 			break;
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun 		}
2245*4882a593Smuzhiyun 		if (status < 0)
2246*4882a593Smuzhiyun 			break;
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun 		switch (DRX_CHANNEL_HIGH) {
2249*4882a593Smuzhiyun 		default:
2250*4882a593Smuzhiyun 		case DRX_CHANNEL_AUTO:
2251*4882a593Smuzhiyun 		case DRX_CHANNEL_LOW:
2252*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_PRIO_LO;
2253*4882a593Smuzhiyun 			status = Write16(state, EC_SB_REG_PRIOR__A, EC_SB_REG_PRIOR_LO, 0x0000);
2254*4882a593Smuzhiyun 			break;
2255*4882a593Smuzhiyun 		case DRX_CHANNEL_HIGH:
2256*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_PRIO_HI;
2257*4882a593Smuzhiyun 			status = Write16(state, EC_SB_REG_PRIOR__A, EC_SB_REG_PRIOR_HI, 0x0000);
2258*4882a593Smuzhiyun 			break;
2259*4882a593Smuzhiyun 		}
2260*4882a593Smuzhiyun 
2261*4882a593Smuzhiyun 		switch (p->code_rate_HP) {
2262*4882a593Smuzhiyun 		case FEC_1_2:
2263*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_RATE_1_2;
2264*4882a593Smuzhiyun 			if (state->type_A)
2265*4882a593Smuzhiyun 				status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C1_2, 0x0000);
2266*4882a593Smuzhiyun 			break;
2267*4882a593Smuzhiyun 		default:
2268*4882a593Smuzhiyun 			operationMode |= SC_RA_RAM_OP_AUTO_RATE__M;
2269*4882a593Smuzhiyun 			fallthrough;
2270*4882a593Smuzhiyun 		case FEC_2_3:
2271*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_RATE_2_3;
2272*4882a593Smuzhiyun 			if (state->type_A)
2273*4882a593Smuzhiyun 				status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C2_3, 0x0000);
2274*4882a593Smuzhiyun 			break;
2275*4882a593Smuzhiyun 		case FEC_3_4:
2276*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_RATE_3_4;
2277*4882a593Smuzhiyun 			if (state->type_A)
2278*4882a593Smuzhiyun 				status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C3_4, 0x0000);
2279*4882a593Smuzhiyun 			break;
2280*4882a593Smuzhiyun 		case FEC_5_6:
2281*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_RATE_5_6;
2282*4882a593Smuzhiyun 			if (state->type_A)
2283*4882a593Smuzhiyun 				status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C5_6, 0x0000);
2284*4882a593Smuzhiyun 			break;
2285*4882a593Smuzhiyun 		case FEC_7_8:
2286*4882a593Smuzhiyun 			transmissionParams |= SC_RA_RAM_OP_PARAM_RATE_7_8;
2287*4882a593Smuzhiyun 			if (state->type_A)
2288*4882a593Smuzhiyun 				status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C7_8, 0x0000);
2289*4882a593Smuzhiyun 			break;
2290*4882a593Smuzhiyun 		}
2291*4882a593Smuzhiyun 		if (status < 0)
2292*4882a593Smuzhiyun 			break;
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun 		/* First determine real bandwidth (Hz) */
2295*4882a593Smuzhiyun 		/* Also set delay for impulse noise cruncher (only A2) */
2296*4882a593Smuzhiyun 		/* Also set parameters for EC_OC fix, note
2297*4882a593Smuzhiyun 		   EC_OC_REG_TMD_HIL_MAR is changed
2298*4882a593Smuzhiyun 		   by SC for fix for some 8K,1/8 guard but is restored by
2299*4882a593Smuzhiyun 		   InitEC and ResetEC
2300*4882a593Smuzhiyun 		   functions */
2301*4882a593Smuzhiyun 		switch (p->bandwidth_hz) {
2302*4882a593Smuzhiyun 		case 0:
2303*4882a593Smuzhiyun 			p->bandwidth_hz = 8000000;
2304*4882a593Smuzhiyun 			fallthrough;
2305*4882a593Smuzhiyun 		case 8000000:
2306*4882a593Smuzhiyun 			/* (64/7)*(8/8)*1000000 */
2307*4882a593Smuzhiyun 			bandwidth = DRXD_BANDWIDTH_8MHZ_IN_HZ;
2308*4882a593Smuzhiyun 
2309*4882a593Smuzhiyun 			bandwidthParam = 0;
2310*4882a593Smuzhiyun 			status = Write16(state,
2311*4882a593Smuzhiyun 					 FE_AG_REG_IND_DEL__A, 50, 0x0000);
2312*4882a593Smuzhiyun 			break;
2313*4882a593Smuzhiyun 		case 7000000:
2314*4882a593Smuzhiyun 			/* (64/7)*(7/8)*1000000 */
2315*4882a593Smuzhiyun 			bandwidth = DRXD_BANDWIDTH_7MHZ_IN_HZ;
2316*4882a593Smuzhiyun 			bandwidthParam = 0x4807;	/*binary:0100 1000 0000 0111 */
2317*4882a593Smuzhiyun 			status = Write16(state,
2318*4882a593Smuzhiyun 					 FE_AG_REG_IND_DEL__A, 59, 0x0000);
2319*4882a593Smuzhiyun 			break;
2320*4882a593Smuzhiyun 		case 6000000:
2321*4882a593Smuzhiyun 			/* (64/7)*(6/8)*1000000 */
2322*4882a593Smuzhiyun 			bandwidth = DRXD_BANDWIDTH_6MHZ_IN_HZ;
2323*4882a593Smuzhiyun 			bandwidthParam = 0x0F07;	/*binary: 0000 1111 0000 0111 */
2324*4882a593Smuzhiyun 			status = Write16(state,
2325*4882a593Smuzhiyun 					 FE_AG_REG_IND_DEL__A, 71, 0x0000);
2326*4882a593Smuzhiyun 			break;
2327*4882a593Smuzhiyun 		default:
2328*4882a593Smuzhiyun 			status = -EINVAL;
2329*4882a593Smuzhiyun 		}
2330*4882a593Smuzhiyun 		if (status < 0)
2331*4882a593Smuzhiyun 			break;
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 		status = Write16(state, SC_RA_RAM_BAND__A, bandwidthParam, 0x0000);
2334*4882a593Smuzhiyun 		if (status < 0)
2335*4882a593Smuzhiyun 			break;
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 		{
2338*4882a593Smuzhiyun 			u16 sc_config;
2339*4882a593Smuzhiyun 			status = Read16(state, SC_RA_RAM_CONFIG__A, &sc_config, 0);
2340*4882a593Smuzhiyun 			if (status < 0)
2341*4882a593Smuzhiyun 				break;
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun 			/* enable SLAVE mode in 2k 1/32 to
2344*4882a593Smuzhiyun 			   prevent timing change glitches */
2345*4882a593Smuzhiyun 			if ((p->transmission_mode == TRANSMISSION_MODE_2K) &&
2346*4882a593Smuzhiyun 			    (p->guard_interval == GUARD_INTERVAL_1_32)) {
2347*4882a593Smuzhiyun 				/* enable slave */
2348*4882a593Smuzhiyun 				sc_config |= SC_RA_RAM_CONFIG_SLAVE__M;
2349*4882a593Smuzhiyun 			} else {
2350*4882a593Smuzhiyun 				/* disable slave */
2351*4882a593Smuzhiyun 				sc_config &= ~SC_RA_RAM_CONFIG_SLAVE__M;
2352*4882a593Smuzhiyun 			}
2353*4882a593Smuzhiyun 			status = Write16(state, SC_RA_RAM_CONFIG__A, sc_config, 0);
2354*4882a593Smuzhiyun 			if (status < 0)
2355*4882a593Smuzhiyun 				break;
2356*4882a593Smuzhiyun 		}
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 		status = SetCfgNoiseCalibration(state, &state->noise_cal);
2359*4882a593Smuzhiyun 		if (status < 0)
2360*4882a593Smuzhiyun 			break;
2361*4882a593Smuzhiyun 
2362*4882a593Smuzhiyun 		if (state->cscd_state == CSCD_INIT) {
2363*4882a593Smuzhiyun 			/* switch on SRMM scan in SC */
2364*4882a593Smuzhiyun 			status = Write16(state, SC_RA_RAM_SAMPLE_RATE_COUNT__A, DRXD_OSCDEV_DO_SCAN, 0x0000);
2365*4882a593Smuzhiyun 			if (status < 0)
2366*4882a593Smuzhiyun 				break;
2367*4882a593Smuzhiyun /*            CHK_ERROR(Write16(SC_RA_RAM_SAMPLE_RATE_STEP__A, DRXD_OSCDEV_STEP, 0x0000));*/
2368*4882a593Smuzhiyun 			state->cscd_state = CSCD_SET;
2369*4882a593Smuzhiyun 		}
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun 		/* Now compute FE_IF_REG_INCR */
2372*4882a593Smuzhiyun 		/*((( SysFreq/BandWidth)/2)/2) -1) * 2^23) =>
2373*4882a593Smuzhiyun 		   ((SysFreq / BandWidth) * (2^21) ) - (2^23) */
2374*4882a593Smuzhiyun 		feIfIncr = MulDiv32(state->sys_clock_freq * 1000,
2375*4882a593Smuzhiyun 				    (1ULL << 21), bandwidth) - (1 << 23);
2376*4882a593Smuzhiyun 		status = Write16(state, FE_IF_REG_INCR0__A, (u16) (feIfIncr & FE_IF_REG_INCR0__M), 0x0000);
2377*4882a593Smuzhiyun 		if (status < 0)
2378*4882a593Smuzhiyun 			break;
2379*4882a593Smuzhiyun 		status = Write16(state, FE_IF_REG_INCR1__A, (u16) ((feIfIncr >> FE_IF_REG_INCR0__W) & FE_IF_REG_INCR1__M), 0x0000);
2380*4882a593Smuzhiyun 		if (status < 0)
2381*4882a593Smuzhiyun 			break;
2382*4882a593Smuzhiyun 		/* Bandwidth setting done */
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun 		/* Mirror & frequency offset */
2385*4882a593Smuzhiyun 		SetFrequencyShift(state, off, mirrorFreqSpect);
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun 		/* Start SC, write channel settings to SC */
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun 		/* Enable SC after setting all other parameters */
2390*4882a593Smuzhiyun 		status = Write16(state, SC_COMM_STATE__A, 0, 0x0000);
2391*4882a593Smuzhiyun 		if (status < 0)
2392*4882a593Smuzhiyun 			break;
2393*4882a593Smuzhiyun 		status = Write16(state, SC_COMM_EXEC__A, 1, 0x0000);
2394*4882a593Smuzhiyun 		if (status < 0)
2395*4882a593Smuzhiyun 			break;
2396*4882a593Smuzhiyun 
2397*4882a593Smuzhiyun 		/* Write SC parameter registers, operation mode */
2398*4882a593Smuzhiyun #if 1
2399*4882a593Smuzhiyun 		operationMode = (SC_RA_RAM_OP_AUTO_MODE__M |
2400*4882a593Smuzhiyun 				 SC_RA_RAM_OP_AUTO_GUARD__M |
2401*4882a593Smuzhiyun 				 SC_RA_RAM_OP_AUTO_CONST__M |
2402*4882a593Smuzhiyun 				 SC_RA_RAM_OP_AUTO_HIER__M |
2403*4882a593Smuzhiyun 				 SC_RA_RAM_OP_AUTO_RATE__M);
2404*4882a593Smuzhiyun #endif
2405*4882a593Smuzhiyun 		status = SC_SetPrefParamCommand(state, 0x0000, transmissionParams, operationMode);
2406*4882a593Smuzhiyun 		if (status < 0)
2407*4882a593Smuzhiyun 			break;
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 		/* Start correct processes to get in lock */
2410*4882a593Smuzhiyun 		status = SC_ProcStartCommand(state, SC_RA_RAM_PROC_LOCKTRACK, SC_RA_RAM_SW_EVENT_RUN_NMASK__M, SC_RA_RAM_LOCKTRACK_MIN);
2411*4882a593Smuzhiyun 		if (status < 0)
2412*4882a593Smuzhiyun 			break;
2413*4882a593Smuzhiyun 
2414*4882a593Smuzhiyun 		status = StartOC(state);
2415*4882a593Smuzhiyun 		if (status < 0)
2416*4882a593Smuzhiyun 			break;
2417*4882a593Smuzhiyun 
2418*4882a593Smuzhiyun 		if (state->operation_mode != OM_Default) {
2419*4882a593Smuzhiyun 			status = StartDiversity(state);
2420*4882a593Smuzhiyun 			if (status < 0)
2421*4882a593Smuzhiyun 				break;
2422*4882a593Smuzhiyun 		}
2423*4882a593Smuzhiyun 
2424*4882a593Smuzhiyun 		state->drxd_state = DRXD_STARTED;
2425*4882a593Smuzhiyun 	} while (0);
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun 	return status;
2428*4882a593Smuzhiyun }
2429*4882a593Smuzhiyun 
CDRXD(struct drxd_state * state,u32 IntermediateFrequency)2430*4882a593Smuzhiyun static int CDRXD(struct drxd_state *state, u32 IntermediateFrequency)
2431*4882a593Smuzhiyun {
2432*4882a593Smuzhiyun 	u32 ulRfAgcOutputLevel = 0xffffffff;
2433*4882a593Smuzhiyun 	u32 ulRfAgcSettleLevel = 528;	/* Optimum value for MT2060 */
2434*4882a593Smuzhiyun 	u32 ulRfAgcMinLevel = 0;	/* Currently unused */
2435*4882a593Smuzhiyun 	u32 ulRfAgcMaxLevel = DRXD_FE_CTRL_MAX;	/* Currently unused */
2436*4882a593Smuzhiyun 	u32 ulRfAgcSpeed = 0;	/* Currently unused */
2437*4882a593Smuzhiyun 	u32 ulRfAgcMode = 0;	/*2;   Off */
2438*4882a593Smuzhiyun 	u32 ulRfAgcR1 = 820;
2439*4882a593Smuzhiyun 	u32 ulRfAgcR2 = 2200;
2440*4882a593Smuzhiyun 	u32 ulRfAgcR3 = 150;
2441*4882a593Smuzhiyun 	u32 ulIfAgcMode = 0;	/* Auto */
2442*4882a593Smuzhiyun 	u32 ulIfAgcOutputLevel = 0xffffffff;
2443*4882a593Smuzhiyun 	u32 ulIfAgcSettleLevel = 0xffffffff;
2444*4882a593Smuzhiyun 	u32 ulIfAgcMinLevel = 0xffffffff;
2445*4882a593Smuzhiyun 	u32 ulIfAgcMaxLevel = 0xffffffff;
2446*4882a593Smuzhiyun 	u32 ulIfAgcSpeed = 0xffffffff;
2447*4882a593Smuzhiyun 	u32 ulIfAgcR1 = 820;
2448*4882a593Smuzhiyun 	u32 ulIfAgcR2 = 2200;
2449*4882a593Smuzhiyun 	u32 ulIfAgcR3 = 150;
2450*4882a593Smuzhiyun 	u32 ulClock = state->config.clock;
2451*4882a593Smuzhiyun 	u32 ulSerialMode = 0;
2452*4882a593Smuzhiyun 	u32 ulEcOcRegOcModeLop = 4;	/* Dynamic DTO source */
2453*4882a593Smuzhiyun 	u32 ulHiI2cDelay = HI_I2C_DELAY;
2454*4882a593Smuzhiyun 	u32 ulHiI2cBridgeDelay = HI_I2C_BRIDGE_DELAY;
2455*4882a593Smuzhiyun 	u32 ulHiI2cPatch = 0;
2456*4882a593Smuzhiyun 	u32 ulEnvironment = APPENV_PORTABLE;
2457*4882a593Smuzhiyun 	u32 ulEnvironmentDiversity = APPENV_MOBILE;
2458*4882a593Smuzhiyun 	u32 ulIFFilter = IFFILTER_SAW;
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	state->if_agc_cfg.ctrlMode = AGC_CTRL_AUTO;
2461*4882a593Smuzhiyun 	state->if_agc_cfg.outputLevel = 0;
2462*4882a593Smuzhiyun 	state->if_agc_cfg.settleLevel = 140;
2463*4882a593Smuzhiyun 	state->if_agc_cfg.minOutputLevel = 0;
2464*4882a593Smuzhiyun 	state->if_agc_cfg.maxOutputLevel = 1023;
2465*4882a593Smuzhiyun 	state->if_agc_cfg.speed = 904;
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun 	if (ulIfAgcMode == 1 && ulIfAgcOutputLevel <= DRXD_FE_CTRL_MAX) {
2468*4882a593Smuzhiyun 		state->if_agc_cfg.ctrlMode = AGC_CTRL_USER;
2469*4882a593Smuzhiyun 		state->if_agc_cfg.outputLevel = (u16) (ulIfAgcOutputLevel);
2470*4882a593Smuzhiyun 	}
2471*4882a593Smuzhiyun 
2472*4882a593Smuzhiyun 	if (ulIfAgcMode == 0 &&
2473*4882a593Smuzhiyun 	    ulIfAgcSettleLevel <= DRXD_FE_CTRL_MAX &&
2474*4882a593Smuzhiyun 	    ulIfAgcMinLevel <= DRXD_FE_CTRL_MAX &&
2475*4882a593Smuzhiyun 	    ulIfAgcMaxLevel <= DRXD_FE_CTRL_MAX &&
2476*4882a593Smuzhiyun 	    ulIfAgcSpeed <= DRXD_FE_CTRL_MAX) {
2477*4882a593Smuzhiyun 		state->if_agc_cfg.ctrlMode = AGC_CTRL_AUTO;
2478*4882a593Smuzhiyun 		state->if_agc_cfg.settleLevel = (u16) (ulIfAgcSettleLevel);
2479*4882a593Smuzhiyun 		state->if_agc_cfg.minOutputLevel = (u16) (ulIfAgcMinLevel);
2480*4882a593Smuzhiyun 		state->if_agc_cfg.maxOutputLevel = (u16) (ulIfAgcMaxLevel);
2481*4882a593Smuzhiyun 		state->if_agc_cfg.speed = (u16) (ulIfAgcSpeed);
2482*4882a593Smuzhiyun 	}
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun 	state->if_agc_cfg.R1 = (u16) (ulIfAgcR1);
2485*4882a593Smuzhiyun 	state->if_agc_cfg.R2 = (u16) (ulIfAgcR2);
2486*4882a593Smuzhiyun 	state->if_agc_cfg.R3 = (u16) (ulIfAgcR3);
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun 	state->rf_agc_cfg.R1 = (u16) (ulRfAgcR1);
2489*4882a593Smuzhiyun 	state->rf_agc_cfg.R2 = (u16) (ulRfAgcR2);
2490*4882a593Smuzhiyun 	state->rf_agc_cfg.R3 = (u16) (ulRfAgcR3);
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun 	state->rf_agc_cfg.ctrlMode = AGC_CTRL_AUTO;
2493*4882a593Smuzhiyun 	/* rest of the RFAgcCfg structure currently unused */
2494*4882a593Smuzhiyun 	if (ulRfAgcMode == 1 && ulRfAgcOutputLevel <= DRXD_FE_CTRL_MAX) {
2495*4882a593Smuzhiyun 		state->rf_agc_cfg.ctrlMode = AGC_CTRL_USER;
2496*4882a593Smuzhiyun 		state->rf_agc_cfg.outputLevel = (u16) (ulRfAgcOutputLevel);
2497*4882a593Smuzhiyun 	}
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 	if (ulRfAgcMode == 0 &&
2500*4882a593Smuzhiyun 	    ulRfAgcSettleLevel <= DRXD_FE_CTRL_MAX &&
2501*4882a593Smuzhiyun 	    ulRfAgcMinLevel <= DRXD_FE_CTRL_MAX &&
2502*4882a593Smuzhiyun 	    ulRfAgcMaxLevel <= DRXD_FE_CTRL_MAX &&
2503*4882a593Smuzhiyun 	    ulRfAgcSpeed <= DRXD_FE_CTRL_MAX) {
2504*4882a593Smuzhiyun 		state->rf_agc_cfg.ctrlMode = AGC_CTRL_AUTO;
2505*4882a593Smuzhiyun 		state->rf_agc_cfg.settleLevel = (u16) (ulRfAgcSettleLevel);
2506*4882a593Smuzhiyun 		state->rf_agc_cfg.minOutputLevel = (u16) (ulRfAgcMinLevel);
2507*4882a593Smuzhiyun 		state->rf_agc_cfg.maxOutputLevel = (u16) (ulRfAgcMaxLevel);
2508*4882a593Smuzhiyun 		state->rf_agc_cfg.speed = (u16) (ulRfAgcSpeed);
2509*4882a593Smuzhiyun 	}
2510*4882a593Smuzhiyun 
2511*4882a593Smuzhiyun 	if (ulRfAgcMode == 2)
2512*4882a593Smuzhiyun 		state->rf_agc_cfg.ctrlMode = AGC_CTRL_OFF;
2513*4882a593Smuzhiyun 
2514*4882a593Smuzhiyun 	if (ulEnvironment <= 2)
2515*4882a593Smuzhiyun 		state->app_env_default = (enum app_env)
2516*4882a593Smuzhiyun 		    (ulEnvironment);
2517*4882a593Smuzhiyun 	if (ulEnvironmentDiversity <= 2)
2518*4882a593Smuzhiyun 		state->app_env_diversity = (enum app_env)
2519*4882a593Smuzhiyun 		    (ulEnvironmentDiversity);
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun 	if (ulIFFilter == IFFILTER_DISCRETE) {
2522*4882a593Smuzhiyun 		/* discrete filter */
2523*4882a593Smuzhiyun 		state->noise_cal.cpOpt = 0;
2524*4882a593Smuzhiyun 		state->noise_cal.cpNexpOfs = 40;
2525*4882a593Smuzhiyun 		state->noise_cal.tdCal2k = -40;
2526*4882a593Smuzhiyun 		state->noise_cal.tdCal8k = -24;
2527*4882a593Smuzhiyun 	} else {
2528*4882a593Smuzhiyun 		/* SAW filter */
2529*4882a593Smuzhiyun 		state->noise_cal.cpOpt = 1;
2530*4882a593Smuzhiyun 		state->noise_cal.cpNexpOfs = 0;
2531*4882a593Smuzhiyun 		state->noise_cal.tdCal2k = -21;
2532*4882a593Smuzhiyun 		state->noise_cal.tdCal8k = -24;
2533*4882a593Smuzhiyun 	}
2534*4882a593Smuzhiyun 	state->m_EcOcRegOcModeLop = (u16) (ulEcOcRegOcModeLop);
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun 	state->chip_adr = (state->config.demod_address << 1) | 1;
2537*4882a593Smuzhiyun 	switch (ulHiI2cPatch) {
2538*4882a593Smuzhiyun 	case 1:
2539*4882a593Smuzhiyun 		state->m_HiI2cPatch = DRXD_HiI2cPatch_1;
2540*4882a593Smuzhiyun 		break;
2541*4882a593Smuzhiyun 	case 3:
2542*4882a593Smuzhiyun 		state->m_HiI2cPatch = DRXD_HiI2cPatch_3;
2543*4882a593Smuzhiyun 		break;
2544*4882a593Smuzhiyun 	default:
2545*4882a593Smuzhiyun 		state->m_HiI2cPatch = NULL;
2546*4882a593Smuzhiyun 	}
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun 	/* modify tuner and clock attributes */
2549*4882a593Smuzhiyun 	state->intermediate_freq = (u16) (IntermediateFrequency / 1000);
2550*4882a593Smuzhiyun 	/* expected system clock frequency in kHz */
2551*4882a593Smuzhiyun 	state->expected_sys_clock_freq = 48000;
2552*4882a593Smuzhiyun 	/* real system clock frequency in kHz */
2553*4882a593Smuzhiyun 	state->sys_clock_freq = 48000;
2554*4882a593Smuzhiyun 	state->osc_clock_freq = (u16) ulClock;
2555*4882a593Smuzhiyun 	state->osc_clock_deviation = 0;
2556*4882a593Smuzhiyun 	state->cscd_state = CSCD_INIT;
2557*4882a593Smuzhiyun 	state->drxd_state = DRXD_UNINITIALIZED;
2558*4882a593Smuzhiyun 
2559*4882a593Smuzhiyun 	state->PGA = 0;
2560*4882a593Smuzhiyun 	state->type_A = 0;
2561*4882a593Smuzhiyun 	state->tuner_mirrors = 0;
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun 	/* modify MPEG output attributes */
2564*4882a593Smuzhiyun 	state->insert_rs_byte = state->config.insert_rs_byte;
2565*4882a593Smuzhiyun 	state->enable_parallel = (ulSerialMode != 1);
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	/* Timing div, 250ns/Psys */
2568*4882a593Smuzhiyun 	/* Timing div, = ( delay (nano seconds) * sysclk (kHz) )/ 1000 */
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	state->hi_cfg_timing_div = (u16) ((state->sys_clock_freq / 1000) *
2571*4882a593Smuzhiyun 					  ulHiI2cDelay) / 1000;
2572*4882a593Smuzhiyun 	/* Bridge delay, uses oscilator clock */
2573*4882a593Smuzhiyun 	/* Delay = ( delay (nano seconds) * oscclk (kHz) )/ 1000 */
2574*4882a593Smuzhiyun 	state->hi_cfg_bridge_delay = (u16) ((state->osc_clock_freq / 1000) *
2575*4882a593Smuzhiyun 					    ulHiI2cBridgeDelay) / 1000;
2576*4882a593Smuzhiyun 
2577*4882a593Smuzhiyun 	state->m_FeAgRegAgPwd = DRXD_DEF_AG_PWD_CONSUMER;
2578*4882a593Smuzhiyun 	/* state->m_FeAgRegAgPwd = DRXD_DEF_AG_PWD_PRO; */
2579*4882a593Smuzhiyun 	state->m_FeAgRegAgAgcSio = DRXD_DEF_AG_AGC_SIO;
2580*4882a593Smuzhiyun 	return 0;
2581*4882a593Smuzhiyun }
2582*4882a593Smuzhiyun 
DRXD_init(struct drxd_state * state,const u8 * fw,u32 fw_size)2583*4882a593Smuzhiyun static int DRXD_init(struct drxd_state *state, const u8 *fw, u32 fw_size)
2584*4882a593Smuzhiyun {
2585*4882a593Smuzhiyun 	int status = 0;
2586*4882a593Smuzhiyun 	u32 driverVersion;
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun 	if (state->init_done)
2589*4882a593Smuzhiyun 		return 0;
2590*4882a593Smuzhiyun 
2591*4882a593Smuzhiyun 	CDRXD(state, state->config.IF ? state->config.IF : 36000000);
2592*4882a593Smuzhiyun 
2593*4882a593Smuzhiyun 	do {
2594*4882a593Smuzhiyun 		state->operation_mode = OM_Default;
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun 		status = SetDeviceTypeId(state);
2597*4882a593Smuzhiyun 		if (status < 0)
2598*4882a593Smuzhiyun 			break;
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun 		/* Apply I2c address patch to B1 */
2601*4882a593Smuzhiyun 		if (!state->type_A && state->m_HiI2cPatch) {
2602*4882a593Smuzhiyun 			status = WriteTable(state, state->m_HiI2cPatch);
2603*4882a593Smuzhiyun 			if (status < 0)
2604*4882a593Smuzhiyun 				break;
2605*4882a593Smuzhiyun 		}
2606*4882a593Smuzhiyun 
2607*4882a593Smuzhiyun 		if (state->type_A) {
2608*4882a593Smuzhiyun 			/* HI firmware patch for UIO readout,
2609*4882a593Smuzhiyun 			   avoid clearing of result register */
2610*4882a593Smuzhiyun 			status = Write16(state, 0x43012D, 0x047f, 0);
2611*4882a593Smuzhiyun 			if (status < 0)
2612*4882a593Smuzhiyun 				break;
2613*4882a593Smuzhiyun 		}
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun 		status = HI_ResetCommand(state);
2616*4882a593Smuzhiyun 		if (status < 0)
2617*4882a593Smuzhiyun 			break;
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 		status = StopAllProcessors(state);
2620*4882a593Smuzhiyun 		if (status < 0)
2621*4882a593Smuzhiyun 			break;
2622*4882a593Smuzhiyun 		status = InitCC(state);
2623*4882a593Smuzhiyun 		if (status < 0)
2624*4882a593Smuzhiyun 			break;
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 		state->osc_clock_deviation = 0;
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun 		if (state->config.osc_deviation)
2629*4882a593Smuzhiyun 			state->osc_clock_deviation =
2630*4882a593Smuzhiyun 			    state->config.osc_deviation(state->priv, 0, 0);
2631*4882a593Smuzhiyun 		{
2632*4882a593Smuzhiyun 			/* Handle clock deviation */
2633*4882a593Smuzhiyun 			s32 devB;
2634*4882a593Smuzhiyun 			s32 devA = (s32) (state->osc_clock_deviation) *
2635*4882a593Smuzhiyun 			    (s32) (state->expected_sys_clock_freq);
2636*4882a593Smuzhiyun 			/* deviation in kHz */
2637*4882a593Smuzhiyun 			s32 deviation = (devA / (1000000L));
2638*4882a593Smuzhiyun 			/* rounding, signed */
2639*4882a593Smuzhiyun 			if (devA > 0)
2640*4882a593Smuzhiyun 				devB = (2);
2641*4882a593Smuzhiyun 			else
2642*4882a593Smuzhiyun 				devB = (-2);
2643*4882a593Smuzhiyun 			if ((devB * (devA % 1000000L) > 1000000L)) {
2644*4882a593Smuzhiyun 				/* add +1 or -1 */
2645*4882a593Smuzhiyun 				deviation += (devB / 2);
2646*4882a593Smuzhiyun 			}
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun 			state->sys_clock_freq =
2649*4882a593Smuzhiyun 			    (u16) ((state->expected_sys_clock_freq) +
2650*4882a593Smuzhiyun 				   deviation);
2651*4882a593Smuzhiyun 		}
2652*4882a593Smuzhiyun 		status = InitHI(state);
2653*4882a593Smuzhiyun 		if (status < 0)
2654*4882a593Smuzhiyun 			break;
2655*4882a593Smuzhiyun 		status = InitAtomicRead(state);
2656*4882a593Smuzhiyun 		if (status < 0)
2657*4882a593Smuzhiyun 			break;
2658*4882a593Smuzhiyun 
2659*4882a593Smuzhiyun 		status = EnableAndResetMB(state);
2660*4882a593Smuzhiyun 		if (status < 0)
2661*4882a593Smuzhiyun 			break;
2662*4882a593Smuzhiyun 		if (state->type_A) {
2663*4882a593Smuzhiyun 			status = ResetCEFR(state);
2664*4882a593Smuzhiyun 			if (status < 0)
2665*4882a593Smuzhiyun 				break;
2666*4882a593Smuzhiyun 		}
2667*4882a593Smuzhiyun 		if (fw) {
2668*4882a593Smuzhiyun 			status = DownloadMicrocode(state, fw, fw_size);
2669*4882a593Smuzhiyun 			if (status < 0)
2670*4882a593Smuzhiyun 				break;
2671*4882a593Smuzhiyun 		} else {
2672*4882a593Smuzhiyun 			status = DownloadMicrocode(state, state->microcode, state->microcode_length);
2673*4882a593Smuzhiyun 			if (status < 0)
2674*4882a593Smuzhiyun 				break;
2675*4882a593Smuzhiyun 		}
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun 		if (state->PGA) {
2678*4882a593Smuzhiyun 			state->m_FeAgRegAgPwd = DRXD_DEF_AG_PWD_PRO;
2679*4882a593Smuzhiyun 			SetCfgPga(state, 0);	/* PGA = 0 dB */
2680*4882a593Smuzhiyun 		} else {
2681*4882a593Smuzhiyun 			state->m_FeAgRegAgPwd = DRXD_DEF_AG_PWD_CONSUMER;
2682*4882a593Smuzhiyun 		}
2683*4882a593Smuzhiyun 
2684*4882a593Smuzhiyun 		state->m_FeAgRegAgAgcSio = DRXD_DEF_AG_AGC_SIO;
2685*4882a593Smuzhiyun 
2686*4882a593Smuzhiyun 		status = InitFE(state);
2687*4882a593Smuzhiyun 		if (status < 0)
2688*4882a593Smuzhiyun 			break;
2689*4882a593Smuzhiyun 		status = InitFT(state);
2690*4882a593Smuzhiyun 		if (status < 0)
2691*4882a593Smuzhiyun 			break;
2692*4882a593Smuzhiyun 		status = InitCP(state);
2693*4882a593Smuzhiyun 		if (status < 0)
2694*4882a593Smuzhiyun 			break;
2695*4882a593Smuzhiyun 		status = InitCE(state);
2696*4882a593Smuzhiyun 		if (status < 0)
2697*4882a593Smuzhiyun 			break;
2698*4882a593Smuzhiyun 		status = InitEQ(state);
2699*4882a593Smuzhiyun 		if (status < 0)
2700*4882a593Smuzhiyun 			break;
2701*4882a593Smuzhiyun 		status = InitEC(state);
2702*4882a593Smuzhiyun 		if (status < 0)
2703*4882a593Smuzhiyun 			break;
2704*4882a593Smuzhiyun 		status = InitSC(state);
2705*4882a593Smuzhiyun 		if (status < 0)
2706*4882a593Smuzhiyun 			break;
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun 		status = SetCfgIfAgc(state, &state->if_agc_cfg);
2709*4882a593Smuzhiyun 		if (status < 0)
2710*4882a593Smuzhiyun 			break;
2711*4882a593Smuzhiyun 		status = SetCfgRfAgc(state, &state->rf_agc_cfg);
2712*4882a593Smuzhiyun 		if (status < 0)
2713*4882a593Smuzhiyun 			break;
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 		state->cscd_state = CSCD_INIT;
2716*4882a593Smuzhiyun 		status = Write16(state, SC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
2717*4882a593Smuzhiyun 		if (status < 0)
2718*4882a593Smuzhiyun 			break;
2719*4882a593Smuzhiyun 		status = Write16(state, LC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
2720*4882a593Smuzhiyun 		if (status < 0)
2721*4882a593Smuzhiyun 			break;
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 		driverVersion = (((VERSION_MAJOR / 10) << 4) +
2724*4882a593Smuzhiyun 				 (VERSION_MAJOR % 10)) << 24;
2725*4882a593Smuzhiyun 		driverVersion += (((VERSION_MINOR / 10) << 4) +
2726*4882a593Smuzhiyun 				  (VERSION_MINOR % 10)) << 16;
2727*4882a593Smuzhiyun 		driverVersion += ((VERSION_PATCH / 1000) << 12) +
2728*4882a593Smuzhiyun 		    ((VERSION_PATCH / 100) << 8) +
2729*4882a593Smuzhiyun 		    ((VERSION_PATCH / 10) << 4) + (VERSION_PATCH % 10);
2730*4882a593Smuzhiyun 
2731*4882a593Smuzhiyun 		status = Write32(state, SC_RA_RAM_DRIVER_VERSION__AX, driverVersion, 0);
2732*4882a593Smuzhiyun 		if (status < 0)
2733*4882a593Smuzhiyun 			break;
2734*4882a593Smuzhiyun 
2735*4882a593Smuzhiyun 		status = StopOC(state);
2736*4882a593Smuzhiyun 		if (status < 0)
2737*4882a593Smuzhiyun 			break;
2738*4882a593Smuzhiyun 
2739*4882a593Smuzhiyun 		state->drxd_state = DRXD_STOPPED;
2740*4882a593Smuzhiyun 		state->init_done = 1;
2741*4882a593Smuzhiyun 		status = 0;
2742*4882a593Smuzhiyun 	} while (0);
2743*4882a593Smuzhiyun 	return status;
2744*4882a593Smuzhiyun }
2745*4882a593Smuzhiyun 
DRXD_status(struct drxd_state * state,u32 * pLockStatus)2746*4882a593Smuzhiyun static int DRXD_status(struct drxd_state *state, u32 *pLockStatus)
2747*4882a593Smuzhiyun {
2748*4882a593Smuzhiyun 	DRX_GetLockStatus(state, pLockStatus);
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun 	/*if (*pLockStatus&DRX_LOCK_MPEG) */
2751*4882a593Smuzhiyun 	if (*pLockStatus & DRX_LOCK_FEC) {
2752*4882a593Smuzhiyun 		ConfigureMPEGOutput(state, 1);
2753*4882a593Smuzhiyun 		/* Get status again, in case we have MPEG lock now */
2754*4882a593Smuzhiyun 		/*DRX_GetLockStatus(state, pLockStatus); */
2755*4882a593Smuzhiyun 	}
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun 	return 0;
2758*4882a593Smuzhiyun }
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun /****************************************************************************/
2761*4882a593Smuzhiyun /****************************************************************************/
2762*4882a593Smuzhiyun /****************************************************************************/
2763*4882a593Smuzhiyun 
drxd_read_signal_strength(struct dvb_frontend * fe,u16 * strength)2764*4882a593Smuzhiyun static int drxd_read_signal_strength(struct dvb_frontend *fe, u16 * strength)
2765*4882a593Smuzhiyun {
2766*4882a593Smuzhiyun 	struct drxd_state *state = fe->demodulator_priv;
2767*4882a593Smuzhiyun 	u32 value;
2768*4882a593Smuzhiyun 	int res;
2769*4882a593Smuzhiyun 
2770*4882a593Smuzhiyun 	res = ReadIFAgc(state, &value);
2771*4882a593Smuzhiyun 	if (res < 0)
2772*4882a593Smuzhiyun 		*strength = 0;
2773*4882a593Smuzhiyun 	else
2774*4882a593Smuzhiyun 		*strength = 0xffff - (value << 4);
2775*4882a593Smuzhiyun 	return 0;
2776*4882a593Smuzhiyun }
2777*4882a593Smuzhiyun 
drxd_read_status(struct dvb_frontend * fe,enum fe_status * status)2778*4882a593Smuzhiyun static int drxd_read_status(struct dvb_frontend *fe, enum fe_status *status)
2779*4882a593Smuzhiyun {
2780*4882a593Smuzhiyun 	struct drxd_state *state = fe->demodulator_priv;
2781*4882a593Smuzhiyun 	u32 lock;
2782*4882a593Smuzhiyun 
2783*4882a593Smuzhiyun 	DRXD_status(state, &lock);
2784*4882a593Smuzhiyun 	*status = 0;
2785*4882a593Smuzhiyun 	/* No MPEG lock in V255 firmware, bug ? */
2786*4882a593Smuzhiyun #if 1
2787*4882a593Smuzhiyun 	if (lock & DRX_LOCK_MPEG)
2788*4882a593Smuzhiyun 		*status |= FE_HAS_LOCK;
2789*4882a593Smuzhiyun #else
2790*4882a593Smuzhiyun 	if (lock & DRX_LOCK_FEC)
2791*4882a593Smuzhiyun 		*status |= FE_HAS_LOCK;
2792*4882a593Smuzhiyun #endif
2793*4882a593Smuzhiyun 	if (lock & DRX_LOCK_FEC)
2794*4882a593Smuzhiyun 		*status |= FE_HAS_VITERBI | FE_HAS_SYNC;
2795*4882a593Smuzhiyun 	if (lock & DRX_LOCK_DEMOD)
2796*4882a593Smuzhiyun 		*status |= FE_HAS_CARRIER | FE_HAS_SIGNAL;
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun 	return 0;
2799*4882a593Smuzhiyun }
2800*4882a593Smuzhiyun 
drxd_init(struct dvb_frontend * fe)2801*4882a593Smuzhiyun static int drxd_init(struct dvb_frontend *fe)
2802*4882a593Smuzhiyun {
2803*4882a593Smuzhiyun 	struct drxd_state *state = fe->demodulator_priv;
2804*4882a593Smuzhiyun 
2805*4882a593Smuzhiyun 	return DRXD_init(state, NULL, 0);
2806*4882a593Smuzhiyun }
2807*4882a593Smuzhiyun 
drxd_config_i2c(struct dvb_frontend * fe,int onoff)2808*4882a593Smuzhiyun static int drxd_config_i2c(struct dvb_frontend *fe, int onoff)
2809*4882a593Smuzhiyun {
2810*4882a593Smuzhiyun 	struct drxd_state *state = fe->demodulator_priv;
2811*4882a593Smuzhiyun 
2812*4882a593Smuzhiyun 	if (state->config.disable_i2c_gate_ctrl == 1)
2813*4882a593Smuzhiyun 		return 0;
2814*4882a593Smuzhiyun 
2815*4882a593Smuzhiyun 	return DRX_ConfigureI2CBridge(state, onoff);
2816*4882a593Smuzhiyun }
2817*4882a593Smuzhiyun 
drxd_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * sets)2818*4882a593Smuzhiyun static int drxd_get_tune_settings(struct dvb_frontend *fe,
2819*4882a593Smuzhiyun 				  struct dvb_frontend_tune_settings *sets)
2820*4882a593Smuzhiyun {
2821*4882a593Smuzhiyun 	sets->min_delay_ms = 10000;
2822*4882a593Smuzhiyun 	sets->max_drift = 0;
2823*4882a593Smuzhiyun 	sets->step_size = 0;
2824*4882a593Smuzhiyun 	return 0;
2825*4882a593Smuzhiyun }
2826*4882a593Smuzhiyun 
drxd_read_ber(struct dvb_frontend * fe,u32 * ber)2827*4882a593Smuzhiyun static int drxd_read_ber(struct dvb_frontend *fe, u32 * ber)
2828*4882a593Smuzhiyun {
2829*4882a593Smuzhiyun 	*ber = 0;
2830*4882a593Smuzhiyun 	return 0;
2831*4882a593Smuzhiyun }
2832*4882a593Smuzhiyun 
drxd_read_snr(struct dvb_frontend * fe,u16 * snr)2833*4882a593Smuzhiyun static int drxd_read_snr(struct dvb_frontend *fe, u16 * snr)
2834*4882a593Smuzhiyun {
2835*4882a593Smuzhiyun 	*snr = 0;
2836*4882a593Smuzhiyun 	return 0;
2837*4882a593Smuzhiyun }
2838*4882a593Smuzhiyun 
drxd_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)2839*4882a593Smuzhiyun static int drxd_read_ucblocks(struct dvb_frontend *fe, u32 * ucblocks)
2840*4882a593Smuzhiyun {
2841*4882a593Smuzhiyun 	*ucblocks = 0;
2842*4882a593Smuzhiyun 	return 0;
2843*4882a593Smuzhiyun }
2844*4882a593Smuzhiyun 
drxd_sleep(struct dvb_frontend * fe)2845*4882a593Smuzhiyun static int drxd_sleep(struct dvb_frontend *fe)
2846*4882a593Smuzhiyun {
2847*4882a593Smuzhiyun 	struct drxd_state *state = fe->demodulator_priv;
2848*4882a593Smuzhiyun 
2849*4882a593Smuzhiyun 	ConfigureMPEGOutput(state, 0);
2850*4882a593Smuzhiyun 	return 0;
2851*4882a593Smuzhiyun }
2852*4882a593Smuzhiyun 
drxd_i2c_gate_ctrl(struct dvb_frontend * fe,int enable)2853*4882a593Smuzhiyun static int drxd_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
2854*4882a593Smuzhiyun {
2855*4882a593Smuzhiyun 	return drxd_config_i2c(fe, enable);
2856*4882a593Smuzhiyun }
2857*4882a593Smuzhiyun 
drxd_set_frontend(struct dvb_frontend * fe)2858*4882a593Smuzhiyun static int drxd_set_frontend(struct dvb_frontend *fe)
2859*4882a593Smuzhiyun {
2860*4882a593Smuzhiyun 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
2861*4882a593Smuzhiyun 	struct drxd_state *state = fe->demodulator_priv;
2862*4882a593Smuzhiyun 	s32 off = 0;
2863*4882a593Smuzhiyun 
2864*4882a593Smuzhiyun 	state->props = *p;
2865*4882a593Smuzhiyun 	DRX_Stop(state);
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun 	if (fe->ops.tuner_ops.set_params) {
2868*4882a593Smuzhiyun 		fe->ops.tuner_ops.set_params(fe);
2869*4882a593Smuzhiyun 		if (fe->ops.i2c_gate_ctrl)
2870*4882a593Smuzhiyun 			fe->ops.i2c_gate_ctrl(fe, 0);
2871*4882a593Smuzhiyun 	}
2872*4882a593Smuzhiyun 
2873*4882a593Smuzhiyun 	msleep(200);
2874*4882a593Smuzhiyun 
2875*4882a593Smuzhiyun 	return DRX_Start(state, off);
2876*4882a593Smuzhiyun }
2877*4882a593Smuzhiyun 
drxd_release(struct dvb_frontend * fe)2878*4882a593Smuzhiyun static void drxd_release(struct dvb_frontend *fe)
2879*4882a593Smuzhiyun {
2880*4882a593Smuzhiyun 	struct drxd_state *state = fe->demodulator_priv;
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun 	kfree(state);
2883*4882a593Smuzhiyun }
2884*4882a593Smuzhiyun 
2885*4882a593Smuzhiyun static const struct dvb_frontend_ops drxd_ops = {
2886*4882a593Smuzhiyun 	.delsys = { SYS_DVBT},
2887*4882a593Smuzhiyun 	.info = {
2888*4882a593Smuzhiyun 		 .name = "Micronas DRXD DVB-T",
2889*4882a593Smuzhiyun 		 .frequency_min_hz =  47125 * kHz,
2890*4882a593Smuzhiyun 		 .frequency_max_hz = 855250 * kHz,
2891*4882a593Smuzhiyun 		 .frequency_stepsize_hz = 166667,
2892*4882a593Smuzhiyun 		 .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 |
2893*4882a593Smuzhiyun 		 FE_CAN_FEC_3_4 | FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 |
2894*4882a593Smuzhiyun 		 FE_CAN_FEC_AUTO |
2895*4882a593Smuzhiyun 		 FE_CAN_QAM_16 | FE_CAN_QAM_64 |
2896*4882a593Smuzhiyun 		 FE_CAN_QAM_AUTO |
2897*4882a593Smuzhiyun 		 FE_CAN_TRANSMISSION_MODE_AUTO |
2898*4882a593Smuzhiyun 		 FE_CAN_GUARD_INTERVAL_AUTO |
2899*4882a593Smuzhiyun 		 FE_CAN_HIERARCHY_AUTO | FE_CAN_RECOVER | FE_CAN_MUTE_TS},
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun 	.release = drxd_release,
2902*4882a593Smuzhiyun 	.init = drxd_init,
2903*4882a593Smuzhiyun 	.sleep = drxd_sleep,
2904*4882a593Smuzhiyun 	.i2c_gate_ctrl = drxd_i2c_gate_ctrl,
2905*4882a593Smuzhiyun 
2906*4882a593Smuzhiyun 	.set_frontend = drxd_set_frontend,
2907*4882a593Smuzhiyun 	.get_tune_settings = drxd_get_tune_settings,
2908*4882a593Smuzhiyun 
2909*4882a593Smuzhiyun 	.read_status = drxd_read_status,
2910*4882a593Smuzhiyun 	.read_ber = drxd_read_ber,
2911*4882a593Smuzhiyun 	.read_signal_strength = drxd_read_signal_strength,
2912*4882a593Smuzhiyun 	.read_snr = drxd_read_snr,
2913*4882a593Smuzhiyun 	.read_ucblocks = drxd_read_ucblocks,
2914*4882a593Smuzhiyun };
2915*4882a593Smuzhiyun 
drxd_attach(const struct drxd_config * config,void * priv,struct i2c_adapter * i2c,struct device * dev)2916*4882a593Smuzhiyun struct dvb_frontend *drxd_attach(const struct drxd_config *config,
2917*4882a593Smuzhiyun 				 void *priv, struct i2c_adapter *i2c,
2918*4882a593Smuzhiyun 				 struct device *dev)
2919*4882a593Smuzhiyun {
2920*4882a593Smuzhiyun 	struct drxd_state *state = NULL;
2921*4882a593Smuzhiyun 
2922*4882a593Smuzhiyun 	state = kzalloc(sizeof(*state), GFP_KERNEL);
2923*4882a593Smuzhiyun 	if (!state)
2924*4882a593Smuzhiyun 		return NULL;
2925*4882a593Smuzhiyun 
2926*4882a593Smuzhiyun 	state->ops = drxd_ops;
2927*4882a593Smuzhiyun 	state->dev = dev;
2928*4882a593Smuzhiyun 	state->config = *config;
2929*4882a593Smuzhiyun 	state->i2c = i2c;
2930*4882a593Smuzhiyun 	state->priv = priv;
2931*4882a593Smuzhiyun 
2932*4882a593Smuzhiyun 	mutex_init(&state->mutex);
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 	if (Read16(state, 0, NULL, 0) < 0)
2935*4882a593Smuzhiyun 		goto error;
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun 	state->frontend.ops = drxd_ops;
2938*4882a593Smuzhiyun 	state->frontend.demodulator_priv = state;
2939*4882a593Smuzhiyun 	ConfigureMPEGOutput(state, 0);
2940*4882a593Smuzhiyun 	/* add few initialization to allow gate control */
2941*4882a593Smuzhiyun 	CDRXD(state, state->config.IF ? state->config.IF : 36000000);
2942*4882a593Smuzhiyun 	InitHI(state);
2943*4882a593Smuzhiyun 
2944*4882a593Smuzhiyun 	return &state->frontend;
2945*4882a593Smuzhiyun 
2946*4882a593Smuzhiyun error:
2947*4882a593Smuzhiyun 	printk(KERN_ERR "drxd: not found\n");
2948*4882a593Smuzhiyun 	kfree(state);
2949*4882a593Smuzhiyun 	return NULL;
2950*4882a593Smuzhiyun }
2951*4882a593Smuzhiyun EXPORT_SYMBOL(drxd_attach);
2952*4882a593Smuzhiyun 
2953*4882a593Smuzhiyun MODULE_DESCRIPTION("DRXD driver");
2954*4882a593Smuzhiyun MODULE_AUTHOR("Micronas");
2955*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2956