xref: /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/dib7000m.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Linux-DVB Driver for DiBcom's DiB7000M and
4*4882a593Smuzhiyun  *              first generation DiB7000P-demodulator-family.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2005-7 DiBcom (http://www.dibcom.fr/)
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/mutex.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <media/dvb_frontend.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "dib7000m.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun static int debug;
21*4882a593Smuzhiyun module_param(debug, int, 0644);
22*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "turn on debugging (default: 0)");
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define dprintk(fmt, arg...) do {					\
25*4882a593Smuzhiyun 	if (debug)							\
26*4882a593Smuzhiyun 		printk(KERN_DEBUG pr_fmt("%s: " fmt),			\
27*4882a593Smuzhiyun 		       __func__, ##arg);				\
28*4882a593Smuzhiyun } while (0)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct dib7000m_state {
31*4882a593Smuzhiyun 	struct dvb_frontend demod;
32*4882a593Smuzhiyun     struct dib7000m_config cfg;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	u8 i2c_addr;
35*4882a593Smuzhiyun 	struct i2c_adapter   *i2c_adap;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	struct dibx000_i2c_master i2c_master;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* offset is 1 in case of the 7000MC */
40*4882a593Smuzhiyun 	u8 reg_offs;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	u16 wbd_ref;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	u8 current_band;
45*4882a593Smuzhiyun 	u32 current_bandwidth;
46*4882a593Smuzhiyun 	struct dibx000_agc_config *current_agc;
47*4882a593Smuzhiyun 	u32 timf;
48*4882a593Smuzhiyun 	u32 timf_default;
49*4882a593Smuzhiyun 	u32 internal_clk;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	u8 div_force_off : 1;
52*4882a593Smuzhiyun 	u8 div_state : 1;
53*4882a593Smuzhiyun 	u16 div_sync_wait;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	u16 revision;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	u8 agc_state;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/* for the I2C transfer */
60*4882a593Smuzhiyun 	struct i2c_msg msg[2];
61*4882a593Smuzhiyun 	u8 i2c_write_buffer[4];
62*4882a593Smuzhiyun 	u8 i2c_read_buffer[2];
63*4882a593Smuzhiyun 	struct mutex i2c_buffer_lock;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun enum dib7000m_power_mode {
67*4882a593Smuzhiyun 	DIB7000M_POWER_ALL = 0,
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	DIB7000M_POWER_NO,
70*4882a593Smuzhiyun 	DIB7000M_POWER_INTERF_ANALOG_AGC,
71*4882a593Smuzhiyun 	DIB7000M_POWER_COR4_DINTLV_ICIRM_EQUAL_CFROD,
72*4882a593Smuzhiyun 	DIB7000M_POWER_COR4_CRY_ESRAM_MOUT_NUD,
73*4882a593Smuzhiyun 	DIB7000M_POWER_INTERFACE_ONLY,
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
dib7000m_read_word(struct dib7000m_state * state,u16 reg)76*4882a593Smuzhiyun static u16 dib7000m_read_word(struct dib7000m_state *state, u16 reg)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	u16 ret;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	if (mutex_lock_interruptible(&state->i2c_buffer_lock) < 0) {
81*4882a593Smuzhiyun 		dprintk("could not acquire lock\n");
82*4882a593Smuzhiyun 		return 0;
83*4882a593Smuzhiyun 	}
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	state->i2c_write_buffer[0] = (reg >> 8) | 0x80;
86*4882a593Smuzhiyun 	state->i2c_write_buffer[1] = reg & 0xff;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	memset(state->msg, 0, 2 * sizeof(struct i2c_msg));
89*4882a593Smuzhiyun 	state->msg[0].addr = state->i2c_addr >> 1;
90*4882a593Smuzhiyun 	state->msg[0].flags = 0;
91*4882a593Smuzhiyun 	state->msg[0].buf = state->i2c_write_buffer;
92*4882a593Smuzhiyun 	state->msg[0].len = 2;
93*4882a593Smuzhiyun 	state->msg[1].addr = state->i2c_addr >> 1;
94*4882a593Smuzhiyun 	state->msg[1].flags = I2C_M_RD;
95*4882a593Smuzhiyun 	state->msg[1].buf = state->i2c_read_buffer;
96*4882a593Smuzhiyun 	state->msg[1].len = 2;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	if (i2c_transfer(state->i2c_adap, state->msg, 2) != 2)
99*4882a593Smuzhiyun 		dprintk("i2c read error on %d\n", reg);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	ret = (state->i2c_read_buffer[0] << 8) | state->i2c_read_buffer[1];
102*4882a593Smuzhiyun 	mutex_unlock(&state->i2c_buffer_lock);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return ret;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
dib7000m_write_word(struct dib7000m_state * state,u16 reg,u16 val)107*4882a593Smuzhiyun static int dib7000m_write_word(struct dib7000m_state *state, u16 reg, u16 val)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	int ret;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	if (mutex_lock_interruptible(&state->i2c_buffer_lock) < 0) {
112*4882a593Smuzhiyun 		dprintk("could not acquire lock\n");
113*4882a593Smuzhiyun 		return -EINVAL;
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	state->i2c_write_buffer[0] = (reg >> 8) & 0xff;
117*4882a593Smuzhiyun 	state->i2c_write_buffer[1] = reg & 0xff;
118*4882a593Smuzhiyun 	state->i2c_write_buffer[2] = (val >> 8) & 0xff;
119*4882a593Smuzhiyun 	state->i2c_write_buffer[3] = val & 0xff;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	memset(&state->msg[0], 0, sizeof(struct i2c_msg));
122*4882a593Smuzhiyun 	state->msg[0].addr = state->i2c_addr >> 1;
123*4882a593Smuzhiyun 	state->msg[0].flags = 0;
124*4882a593Smuzhiyun 	state->msg[0].buf = state->i2c_write_buffer;
125*4882a593Smuzhiyun 	state->msg[0].len = 4;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	ret = (i2c_transfer(state->i2c_adap, state->msg, 1) != 1 ?
128*4882a593Smuzhiyun 			-EREMOTEIO : 0);
129*4882a593Smuzhiyun 	mutex_unlock(&state->i2c_buffer_lock);
130*4882a593Smuzhiyun 	return ret;
131*4882a593Smuzhiyun }
dib7000m_write_tab(struct dib7000m_state * state,u16 * buf)132*4882a593Smuzhiyun static void dib7000m_write_tab(struct dib7000m_state *state, u16 *buf)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	u16 l = 0, r, *n;
135*4882a593Smuzhiyun 	n = buf;
136*4882a593Smuzhiyun 	l = *n++;
137*4882a593Smuzhiyun 	while (l) {
138*4882a593Smuzhiyun 		r = *n++;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		if (state->reg_offs && (r >= 112 && r <= 331)) // compensate for 7000MC
141*4882a593Smuzhiyun 			r++;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 		do {
144*4882a593Smuzhiyun 			dib7000m_write_word(state, r, *n++);
145*4882a593Smuzhiyun 			r++;
146*4882a593Smuzhiyun 		} while (--l);
147*4882a593Smuzhiyun 		l = *n++;
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
dib7000m_set_output_mode(struct dib7000m_state * state,int mode)151*4882a593Smuzhiyun static int dib7000m_set_output_mode(struct dib7000m_state *state, int mode)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	int    ret = 0;
154*4882a593Smuzhiyun 	u16 outreg, fifo_threshold, smo_mode,
155*4882a593Smuzhiyun 		sram = 0x0005; /* by default SRAM output is disabled */
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	outreg = 0;
158*4882a593Smuzhiyun 	fifo_threshold = 1792;
159*4882a593Smuzhiyun 	smo_mode = (dib7000m_read_word(state, 294 + state->reg_offs) & 0x0010) | (1 << 1);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	dprintk("setting output mode for demod %p to %d\n", &state->demod, mode);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	switch (mode) {
164*4882a593Smuzhiyun 		case OUTMODE_MPEG2_PAR_GATED_CLK:   // STBs with parallel gated clock
165*4882a593Smuzhiyun 			outreg = (1 << 10);  /* 0x0400 */
166*4882a593Smuzhiyun 			break;
167*4882a593Smuzhiyun 		case OUTMODE_MPEG2_PAR_CONT_CLK:    // STBs with parallel continues clock
168*4882a593Smuzhiyun 			outreg = (1 << 10) | (1 << 6); /* 0x0440 */
169*4882a593Smuzhiyun 			break;
170*4882a593Smuzhiyun 		case OUTMODE_MPEG2_SERIAL:          // STBs with serial input
171*4882a593Smuzhiyun 			outreg = (1 << 10) | (2 << 6) | (0 << 1); /* 0x0482 */
172*4882a593Smuzhiyun 			break;
173*4882a593Smuzhiyun 		case OUTMODE_DIVERSITY:
174*4882a593Smuzhiyun 			if (state->cfg.hostbus_diversity)
175*4882a593Smuzhiyun 				outreg = (1 << 10) | (4 << 6); /* 0x0500 */
176*4882a593Smuzhiyun 			else
177*4882a593Smuzhiyun 				sram   |= 0x0c00;
178*4882a593Smuzhiyun 			break;
179*4882a593Smuzhiyun 		case OUTMODE_MPEG2_FIFO:            // e.g. USB feeding
180*4882a593Smuzhiyun 			smo_mode |= (3 << 1);
181*4882a593Smuzhiyun 			fifo_threshold = 512;
182*4882a593Smuzhiyun 			outreg = (1 << 10) | (5 << 6);
183*4882a593Smuzhiyun 			break;
184*4882a593Smuzhiyun 		case OUTMODE_HIGH_Z:  // disable
185*4882a593Smuzhiyun 			outreg = 0;
186*4882a593Smuzhiyun 			break;
187*4882a593Smuzhiyun 		default:
188*4882a593Smuzhiyun 			dprintk("Unhandled output_mode passed to be set for demod %p\n", &state->demod);
189*4882a593Smuzhiyun 			break;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	if (state->cfg.output_mpeg2_in_188_bytes)
193*4882a593Smuzhiyun 		smo_mode |= (1 << 5) ;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state,  294 + state->reg_offs, smo_mode);
196*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state,  295 + state->reg_offs, fifo_threshold); /* synchronous fread */
197*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 1795, outreg);
198*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 1805, sram);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	if (state->revision == 0x4003) {
201*4882a593Smuzhiyun 		u16 clk_cfg1 = dib7000m_read_word(state, 909) & 0xfffd;
202*4882a593Smuzhiyun 		if (mode == OUTMODE_DIVERSITY)
203*4882a593Smuzhiyun 			clk_cfg1 |= (1 << 1); // P_O_CLK_en
204*4882a593Smuzhiyun 		dib7000m_write_word(state, 909, clk_cfg1);
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 	return ret;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
dib7000m_set_power_mode(struct dib7000m_state * state,enum dib7000m_power_mode mode)209*4882a593Smuzhiyun static void dib7000m_set_power_mode(struct dib7000m_state *state, enum dib7000m_power_mode mode)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	/* by default everything is going to be powered off */
212*4882a593Smuzhiyun 	u16 reg_903 = 0xffff, reg_904 = 0xffff, reg_905 = 0xffff, reg_906  = 0x3fff;
213*4882a593Smuzhiyun 	u8  offset = 0;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* now, depending on the requested mode, we power on */
216*4882a593Smuzhiyun 	switch (mode) {
217*4882a593Smuzhiyun 		/* power up everything in the demod */
218*4882a593Smuzhiyun 		case DIB7000M_POWER_ALL:
219*4882a593Smuzhiyun 			reg_903 = 0x0000; reg_904 = 0x0000; reg_905 = 0x0000; reg_906 = 0x0000;
220*4882a593Smuzhiyun 			break;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		/* just leave power on the control-interfaces: GPIO and (I2C or SDIO or SRAM) */
223*4882a593Smuzhiyun 		case DIB7000M_POWER_INTERFACE_ONLY: /* TODO power up either SDIO or I2C or SRAM */
224*4882a593Smuzhiyun 			reg_905 &= ~((1 << 7) | (1 << 6) | (1 << 5) | (1 << 2));
225*4882a593Smuzhiyun 			break;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		case DIB7000M_POWER_INTERF_ANALOG_AGC:
228*4882a593Smuzhiyun 			reg_903 &= ~((1 << 15) | (1 << 14) | (1 << 11) | (1 << 10));
229*4882a593Smuzhiyun 			reg_905 &= ~((1 << 7) | (1 << 6) | (1 << 5) | (1 << 4) | (1 << 2));
230*4882a593Smuzhiyun 			reg_906 &= ~((1 << 0));
231*4882a593Smuzhiyun 			break;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		case DIB7000M_POWER_COR4_DINTLV_ICIRM_EQUAL_CFROD:
234*4882a593Smuzhiyun 			reg_903 = 0x0000; reg_904 = 0x801f; reg_905 = 0x0000; reg_906 = 0x0000;
235*4882a593Smuzhiyun 			break;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 		case DIB7000M_POWER_COR4_CRY_ESRAM_MOUT_NUD:
238*4882a593Smuzhiyun 			reg_903 = 0x0000; reg_904 = 0x8000; reg_905 = 0x010b; reg_906 = 0x0000;
239*4882a593Smuzhiyun 			break;
240*4882a593Smuzhiyun 		case DIB7000M_POWER_NO:
241*4882a593Smuzhiyun 			break;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* always power down unused parts */
245*4882a593Smuzhiyun 	if (!state->cfg.mobile_mode)
246*4882a593Smuzhiyun 		reg_904 |= (1 << 7) | (1 << 6) | (1 << 4) | (1 << 2) | (1 << 1);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* P_sdio_select_clk = 0 on MC and after*/
249*4882a593Smuzhiyun 	if (state->revision != 0x4000)
250*4882a593Smuzhiyun 		reg_906 <<= 1;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (state->revision == 0x4003)
253*4882a593Smuzhiyun 		offset = 1;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	dib7000m_write_word(state, 903 + offset, reg_903);
256*4882a593Smuzhiyun 	dib7000m_write_word(state, 904 + offset, reg_904);
257*4882a593Smuzhiyun 	dib7000m_write_word(state, 905 + offset, reg_905);
258*4882a593Smuzhiyun 	dib7000m_write_word(state, 906 + offset, reg_906);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
dib7000m_set_adc_state(struct dib7000m_state * state,enum dibx000_adc_states no)261*4882a593Smuzhiyun static int dib7000m_set_adc_state(struct dib7000m_state *state, enum dibx000_adc_states no)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	int ret = 0;
264*4882a593Smuzhiyun 	u16 reg_913 = dib7000m_read_word(state, 913),
265*4882a593Smuzhiyun 	       reg_914 = dib7000m_read_word(state, 914);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	switch (no) {
268*4882a593Smuzhiyun 		case DIBX000_SLOW_ADC_ON:
269*4882a593Smuzhiyun 			reg_914 |= (1 << 1) | (1 << 0);
270*4882a593Smuzhiyun 			ret |= dib7000m_write_word(state, 914, reg_914);
271*4882a593Smuzhiyun 			reg_914 &= ~(1 << 1);
272*4882a593Smuzhiyun 			break;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 		case DIBX000_SLOW_ADC_OFF:
275*4882a593Smuzhiyun 			reg_914 |=  (1 << 1) | (1 << 0);
276*4882a593Smuzhiyun 			break;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 		case DIBX000_ADC_ON:
279*4882a593Smuzhiyun 			if (state->revision == 0x4000) { // workaround for PA/MA
280*4882a593Smuzhiyun 				// power-up ADC
281*4882a593Smuzhiyun 				dib7000m_write_word(state, 913, 0);
282*4882a593Smuzhiyun 				dib7000m_write_word(state, 914, reg_914 & 0x3);
283*4882a593Smuzhiyun 				// power-down bandgag
284*4882a593Smuzhiyun 				dib7000m_write_word(state, 913, (1 << 15));
285*4882a593Smuzhiyun 				dib7000m_write_word(state, 914, reg_914 & 0x3);
286*4882a593Smuzhiyun 			}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 			reg_913 &= 0x0fff;
289*4882a593Smuzhiyun 			reg_914 &= 0x0003;
290*4882a593Smuzhiyun 			break;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 		case DIBX000_ADC_OFF: // leave the VBG voltage on
293*4882a593Smuzhiyun 			reg_913 |= (1 << 14) | (1 << 13) | (1 << 12);
294*4882a593Smuzhiyun 			reg_914 |= (1 << 5) | (1 << 4) | (1 << 3) | (1 << 2);
295*4882a593Smuzhiyun 			break;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		case DIBX000_VBG_ENABLE:
298*4882a593Smuzhiyun 			reg_913 &= ~(1 << 15);
299*4882a593Smuzhiyun 			break;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 		case DIBX000_VBG_DISABLE:
302*4882a593Smuzhiyun 			reg_913 |= (1 << 15);
303*4882a593Smuzhiyun 			break;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		default:
306*4882a593Smuzhiyun 			break;
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun //	dprintk("913: %x, 914: %x\n", reg_913, reg_914);
310*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 913, reg_913);
311*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 914, reg_914);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	return ret;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
dib7000m_set_bandwidth(struct dib7000m_state * state,u32 bw)316*4882a593Smuzhiyun static int dib7000m_set_bandwidth(struct dib7000m_state *state, u32 bw)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	u32 timf;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (!bw)
321*4882a593Smuzhiyun 		bw = 8000;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	// store the current bandwidth for later use
324*4882a593Smuzhiyun 	state->current_bandwidth = bw;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (state->timf == 0) {
327*4882a593Smuzhiyun 		dprintk("using default timf\n");
328*4882a593Smuzhiyun 		timf = state->timf_default;
329*4882a593Smuzhiyun 	} else {
330*4882a593Smuzhiyun 		dprintk("using updated timf\n");
331*4882a593Smuzhiyun 		timf = state->timf;
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	timf = timf * (bw / 50) / 160;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	dib7000m_write_word(state, 23, (u16) ((timf >> 16) & 0xffff));
337*4882a593Smuzhiyun 	dib7000m_write_word(state, 24, (u16) ((timf      ) & 0xffff));
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
dib7000m_set_diversity_in(struct dvb_frontend * demod,int onoff)342*4882a593Smuzhiyun static int dib7000m_set_diversity_in(struct dvb_frontend *demod, int onoff)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	struct dib7000m_state *state = demod->demodulator_priv;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	if (state->div_force_off) {
347*4882a593Smuzhiyun 		dprintk("diversity combination deactivated - forced by COFDM parameters\n");
348*4882a593Smuzhiyun 		onoff = 0;
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 	state->div_state = (u8)onoff;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	if (onoff) {
353*4882a593Smuzhiyun 		dib7000m_write_word(state, 263 + state->reg_offs, 6);
354*4882a593Smuzhiyun 		dib7000m_write_word(state, 264 + state->reg_offs, 6);
355*4882a593Smuzhiyun 		dib7000m_write_word(state, 266 + state->reg_offs, (state->div_sync_wait << 4) | (1 << 2) | (2 << 0));
356*4882a593Smuzhiyun 	} else {
357*4882a593Smuzhiyun 		dib7000m_write_word(state, 263 + state->reg_offs, 1);
358*4882a593Smuzhiyun 		dib7000m_write_word(state, 264 + state->reg_offs, 0);
359*4882a593Smuzhiyun 		dib7000m_write_word(state, 266 + state->reg_offs, 0);
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
dib7000m_sad_calib(struct dib7000m_state * state)365*4882a593Smuzhiyun static int dib7000m_sad_calib(struct dib7000m_state *state)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /* internal */
369*4882a593Smuzhiyun //	dib7000m_write_word(state, 928, (3 << 14) | (1 << 12) | (524 << 0)); // sampling clock of the SAD is writing in set_bandwidth
370*4882a593Smuzhiyun 	dib7000m_write_word(state, 929, (0 << 1) | (0 << 0));
371*4882a593Smuzhiyun 	dib7000m_write_word(state, 930, 776); // 0.625*3.3 / 4096
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* do the calibration */
374*4882a593Smuzhiyun 	dib7000m_write_word(state, 929, (1 << 0));
375*4882a593Smuzhiyun 	dib7000m_write_word(state, 929, (0 << 0));
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	msleep(1);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
dib7000m_reset_pll_common(struct dib7000m_state * state,const struct dibx000_bandwidth_config * bw)382*4882a593Smuzhiyun static void dib7000m_reset_pll_common(struct dib7000m_state *state, const struct dibx000_bandwidth_config *bw)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	dib7000m_write_word(state, 18, (u16) (((bw->internal*1000) >> 16) & 0xffff));
385*4882a593Smuzhiyun 	dib7000m_write_word(state, 19, (u16) ( (bw->internal*1000)        & 0xffff));
386*4882a593Smuzhiyun 	dib7000m_write_word(state, 21, (u16) ( (bw->ifreq          >> 16) & 0xffff));
387*4882a593Smuzhiyun 	dib7000m_write_word(state, 22, (u16) (  bw->ifreq                 & 0xffff));
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	dib7000m_write_word(state, 928, bw->sad_cfg);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
dib7000m_reset_pll(struct dib7000m_state * state)392*4882a593Smuzhiyun static void dib7000m_reset_pll(struct dib7000m_state *state)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	const struct dibx000_bandwidth_config *bw = state->cfg.bw;
395*4882a593Smuzhiyun 	u16 reg_907,reg_910;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* default */
398*4882a593Smuzhiyun 	reg_907 = (bw->pll_bypass << 15) | (bw->modulo << 7) |
399*4882a593Smuzhiyun 		(bw->ADClkSrc << 6) | (bw->IO_CLK_en_core << 5) | (bw->bypclk_div << 2) |
400*4882a593Smuzhiyun 		(bw->enable_refdiv << 1) | (0 << 0);
401*4882a593Smuzhiyun 	reg_910 = (((bw->pll_ratio >> 6) & 0x3) << 3) | (bw->pll_range << 1) | bw->pll_reset;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	// for this oscillator frequency should be 30 MHz for the Master (default values in the board_parameters give that value)
404*4882a593Smuzhiyun 	// this is only working only for 30 MHz crystals
405*4882a593Smuzhiyun 	if (!state->cfg.quartz_direct) {
406*4882a593Smuzhiyun 		reg_910 |= (1 << 5);  // forcing the predivider to 1
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		// if the previous front-end is baseband, its output frequency is 15 MHz (prev freq divided by 2)
409*4882a593Smuzhiyun 		if(state->cfg.input_clk_is_div_2)
410*4882a593Smuzhiyun 			reg_907 |= (16 << 9);
411*4882a593Smuzhiyun 		else // otherwise the previous front-end puts out its input (default 30MHz) - no extra division necessary
412*4882a593Smuzhiyun 			reg_907 |= (8 << 9);
413*4882a593Smuzhiyun 	} else {
414*4882a593Smuzhiyun 		reg_907 |= (bw->pll_ratio & 0x3f) << 9;
415*4882a593Smuzhiyun 		reg_910 |= (bw->pll_prediv << 5);
416*4882a593Smuzhiyun 	}
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	dib7000m_write_word(state, 910, reg_910); // pll cfg
419*4882a593Smuzhiyun 	dib7000m_write_word(state, 907, reg_907); // clk cfg0
420*4882a593Smuzhiyun 	dib7000m_write_word(state, 908, 0x0006);  // clk_cfg1
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	dib7000m_reset_pll_common(state, bw);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
dib7000mc_reset_pll(struct dib7000m_state * state)425*4882a593Smuzhiyun static void dib7000mc_reset_pll(struct dib7000m_state *state)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	const struct dibx000_bandwidth_config *bw = state->cfg.bw;
428*4882a593Smuzhiyun 	u16 clk_cfg1;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	// clk_cfg0
431*4882a593Smuzhiyun 	dib7000m_write_word(state, 907, (bw->pll_prediv << 8) | (bw->pll_ratio << 0));
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	// clk_cfg1
434*4882a593Smuzhiyun 	//dib7000m_write_word(state, 908, (1 << 14) | (3 << 12) |(0 << 11) |
435*4882a593Smuzhiyun 	clk_cfg1 = (0 << 14) | (3 << 12) |(0 << 11) |
436*4882a593Smuzhiyun 			(bw->IO_CLK_en_core << 10) | (bw->bypclk_div << 5) | (bw->enable_refdiv << 4) |
437*4882a593Smuzhiyun 			(1 << 3) | (bw->pll_range << 1) | (bw->pll_reset << 0);
438*4882a593Smuzhiyun 	dib7000m_write_word(state, 908, clk_cfg1);
439*4882a593Smuzhiyun 	clk_cfg1 = (clk_cfg1 & 0xfff7) | (bw->pll_bypass << 3);
440*4882a593Smuzhiyun 	dib7000m_write_word(state, 908, clk_cfg1);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	// smpl_cfg
443*4882a593Smuzhiyun 	dib7000m_write_word(state, 910, (1 << 12) | (2 << 10) | (bw->modulo << 8) | (bw->ADClkSrc << 7));
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	dib7000m_reset_pll_common(state, bw);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
dib7000m_reset_gpio(struct dib7000m_state * st)448*4882a593Smuzhiyun static int dib7000m_reset_gpio(struct dib7000m_state *st)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	/* reset the GPIOs */
451*4882a593Smuzhiyun 	dib7000m_write_word(st, 773, st->cfg.gpio_dir);
452*4882a593Smuzhiyun 	dib7000m_write_word(st, 774, st->cfg.gpio_val);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	/* TODO 782 is P_gpio_od */
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	dib7000m_write_word(st, 775, st->cfg.gpio_pwm_pos);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	dib7000m_write_word(st, 780, st->cfg.pwm_freq_div);
459*4882a593Smuzhiyun 	return 0;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static u16 dib7000m_defaults_common[] =
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	// auto search configuration
466*4882a593Smuzhiyun 	3, 2,
467*4882a593Smuzhiyun 		0x0004,
468*4882a593Smuzhiyun 		0x1000,
469*4882a593Smuzhiyun 		0x0814,
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	12, 6,
472*4882a593Smuzhiyun 		0x001b,
473*4882a593Smuzhiyun 		0x7740,
474*4882a593Smuzhiyun 		0x005b,
475*4882a593Smuzhiyun 		0x8d80,
476*4882a593Smuzhiyun 		0x01c9,
477*4882a593Smuzhiyun 		0xc380,
478*4882a593Smuzhiyun 		0x0000,
479*4882a593Smuzhiyun 		0x0080,
480*4882a593Smuzhiyun 		0x0000,
481*4882a593Smuzhiyun 		0x0090,
482*4882a593Smuzhiyun 		0x0001,
483*4882a593Smuzhiyun 		0xd4c0,
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	1, 26,
486*4882a593Smuzhiyun 		0x6680, // P_corm_thres Lock algorithms configuration
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	1, 170,
489*4882a593Smuzhiyun 		0x0410, // P_palf_alpha_regul, P_palf_filter_freeze, P_palf_filter_on
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	8, 173,
492*4882a593Smuzhiyun 		0,
493*4882a593Smuzhiyun 		0,
494*4882a593Smuzhiyun 		0,
495*4882a593Smuzhiyun 		0,
496*4882a593Smuzhiyun 		0,
497*4882a593Smuzhiyun 		0,
498*4882a593Smuzhiyun 		0,
499*4882a593Smuzhiyun 		0,
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	1, 182,
502*4882a593Smuzhiyun 		8192, // P_fft_nb_to_cut
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	2, 195,
505*4882a593Smuzhiyun 		0x0ccd, // P_pha3_thres
506*4882a593Smuzhiyun 		0,      // P_cti_use_cpe, P_cti_use_prog
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	1, 205,
509*4882a593Smuzhiyun 		0x200f, // P_cspu_regul, P_cspu_win_cut
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	5, 214,
512*4882a593Smuzhiyun 		0x023d, // P_adp_regul_cnt
513*4882a593Smuzhiyun 		0x00a4, // P_adp_noise_cnt
514*4882a593Smuzhiyun 		0x00a4, // P_adp_regul_ext
515*4882a593Smuzhiyun 		0x7ff0, // P_adp_noise_ext
516*4882a593Smuzhiyun 		0x3ccc, // P_adp_fil
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	1, 226,
519*4882a593Smuzhiyun 		0, // P_2d_byp_ti_num
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	1, 255,
522*4882a593Smuzhiyun 		0x800, // P_equal_thres_wgn
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	1, 263,
525*4882a593Smuzhiyun 		0x0001,
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	1, 281,
528*4882a593Smuzhiyun 		0x0010, // P_fec_*
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	1, 294,
531*4882a593Smuzhiyun 		0x0062, // P_smo_mode, P_smo_rs_discard, P_smo_fifo_flush, P_smo_pid_parse, P_smo_error_discard
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	0
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun static u16 dib7000m_defaults[] =
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	/* set ADC level to -16 */
540*4882a593Smuzhiyun 	11, 76,
541*4882a593Smuzhiyun 		(1 << 13) - 825 - 117,
542*4882a593Smuzhiyun 		(1 << 13) - 837 - 117,
543*4882a593Smuzhiyun 		(1 << 13) - 811 - 117,
544*4882a593Smuzhiyun 		(1 << 13) - 766 - 117,
545*4882a593Smuzhiyun 		(1 << 13) - 737 - 117,
546*4882a593Smuzhiyun 		(1 << 13) - 693 - 117,
547*4882a593Smuzhiyun 		(1 << 13) - 648 - 117,
548*4882a593Smuzhiyun 		(1 << 13) - 619 - 117,
549*4882a593Smuzhiyun 		(1 << 13) - 575 - 117,
550*4882a593Smuzhiyun 		(1 << 13) - 531 - 117,
551*4882a593Smuzhiyun 		(1 << 13) - 501 - 117,
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	// Tuner IO bank: max drive (14mA)
554*4882a593Smuzhiyun 	1, 912,
555*4882a593Smuzhiyun 		0x2c8a,
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	1, 1817,
558*4882a593Smuzhiyun 		1,
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	0,
561*4882a593Smuzhiyun };
562*4882a593Smuzhiyun 
dib7000m_demod_reset(struct dib7000m_state * state)563*4882a593Smuzhiyun static int dib7000m_demod_reset(struct dib7000m_state *state)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	dib7000m_set_power_mode(state, DIB7000M_POWER_ALL);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	/* always leave the VBG voltage on - it consumes almost nothing but takes a long time to start */
568*4882a593Smuzhiyun 	dib7000m_set_adc_state(state, DIBX000_VBG_ENABLE);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/* restart all parts */
571*4882a593Smuzhiyun 	dib7000m_write_word(state,  898, 0xffff);
572*4882a593Smuzhiyun 	dib7000m_write_word(state,  899, 0xffff);
573*4882a593Smuzhiyun 	dib7000m_write_word(state,  900, 0xff0f);
574*4882a593Smuzhiyun 	dib7000m_write_word(state,  901, 0xfffc);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	dib7000m_write_word(state,  898, 0);
577*4882a593Smuzhiyun 	dib7000m_write_word(state,  899, 0);
578*4882a593Smuzhiyun 	dib7000m_write_word(state,  900, 0);
579*4882a593Smuzhiyun 	dib7000m_write_word(state,  901, 0);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	if (state->revision == 0x4000)
582*4882a593Smuzhiyun 		dib7000m_reset_pll(state);
583*4882a593Smuzhiyun 	else
584*4882a593Smuzhiyun 		dib7000mc_reset_pll(state);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	if (dib7000m_reset_gpio(state) != 0)
587*4882a593Smuzhiyun 		dprintk("GPIO reset was not successful.\n");
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	if (dib7000m_set_output_mode(state, OUTMODE_HIGH_Z) != 0)
590*4882a593Smuzhiyun 		dprintk("OUTPUT_MODE could not be reset.\n");
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/* unforce divstr regardless whether i2c enumeration was done or not */
593*4882a593Smuzhiyun 	dib7000m_write_word(state, 1794, dib7000m_read_word(state, 1794) & ~(1 << 1) );
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	dib7000m_set_bandwidth(state, 8000);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	dib7000m_set_adc_state(state, DIBX000_SLOW_ADC_ON);
598*4882a593Smuzhiyun 	dib7000m_sad_calib(state);
599*4882a593Smuzhiyun 	dib7000m_set_adc_state(state, DIBX000_SLOW_ADC_OFF);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	if (state->cfg.dvbt_mode)
602*4882a593Smuzhiyun 		dib7000m_write_word(state, 1796, 0x0); // select DVB-T output
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	if (state->cfg.mobile_mode)
605*4882a593Smuzhiyun 		dib7000m_write_word(state, 261 + state->reg_offs, 2);
606*4882a593Smuzhiyun 	else
607*4882a593Smuzhiyun 		dib7000m_write_word(state, 224 + state->reg_offs, 1);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	// P_iqc_alpha_pha, P_iqc_alpha_amp, P_iqc_dcc_alpha, ...
610*4882a593Smuzhiyun 	if(state->cfg.tuner_is_baseband)
611*4882a593Smuzhiyun 		dib7000m_write_word(state, 36, 0x0755);
612*4882a593Smuzhiyun 	else
613*4882a593Smuzhiyun 		dib7000m_write_word(state, 36, 0x1f55);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	// P_divclksel=3 P_divbitsel=1
616*4882a593Smuzhiyun 	if (state->revision == 0x4000)
617*4882a593Smuzhiyun 		dib7000m_write_word(state, 909, (3 << 10) | (1 << 6));
618*4882a593Smuzhiyun 	else
619*4882a593Smuzhiyun 		dib7000m_write_word(state, 909, (3 << 4) | 1);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	dib7000m_write_tab(state, dib7000m_defaults_common);
622*4882a593Smuzhiyun 	dib7000m_write_tab(state, dib7000m_defaults);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	dib7000m_set_power_mode(state, DIB7000M_POWER_INTERFACE_ONLY);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	state->internal_clk = state->cfg.bw->internal;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	return 0;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun 
dib7000m_restart_agc(struct dib7000m_state * state)631*4882a593Smuzhiyun static void dib7000m_restart_agc(struct dib7000m_state *state)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	// P_restart_iqc & P_restart_agc
634*4882a593Smuzhiyun 	dib7000m_write_word(state, 898, 0x0c00);
635*4882a593Smuzhiyun 	dib7000m_write_word(state, 898, 0x0000);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
dib7000m_agc_soft_split(struct dib7000m_state * state)638*4882a593Smuzhiyun static int dib7000m_agc_soft_split(struct dib7000m_state *state)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	u16 agc,split_offset;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	if(!state->current_agc || !state->current_agc->perform_agc_softsplit || state->current_agc->split.max == 0)
643*4882a593Smuzhiyun 		return 0;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	// n_agc_global
646*4882a593Smuzhiyun 	agc = dib7000m_read_word(state, 390);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	if (agc > state->current_agc->split.min_thres)
649*4882a593Smuzhiyun 		split_offset = state->current_agc->split.min;
650*4882a593Smuzhiyun 	else if (agc < state->current_agc->split.max_thres)
651*4882a593Smuzhiyun 		split_offset = state->current_agc->split.max;
652*4882a593Smuzhiyun 	else
653*4882a593Smuzhiyun 		split_offset = state->current_agc->split.max *
654*4882a593Smuzhiyun 			(agc - state->current_agc->split.min_thres) /
655*4882a593Smuzhiyun 			(state->current_agc->split.max_thres - state->current_agc->split.min_thres);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	dprintk("AGC split_offset: %d\n", split_offset);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	// P_agc_force_split and P_agc_split_offset
660*4882a593Smuzhiyun 	return dib7000m_write_word(state, 103, (dib7000m_read_word(state, 103) & 0xff00) | split_offset);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
dib7000m_update_lna(struct dib7000m_state * state)663*4882a593Smuzhiyun static int dib7000m_update_lna(struct dib7000m_state *state)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	u16 dyn_gain;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	if (state->cfg.update_lna) {
668*4882a593Smuzhiyun 		// read dyn_gain here (because it is demod-dependent and not fe)
669*4882a593Smuzhiyun 		dyn_gain = dib7000m_read_word(state, 390);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 		if (state->cfg.update_lna(&state->demod,dyn_gain)) { // LNA has changed
672*4882a593Smuzhiyun 			dib7000m_restart_agc(state);
673*4882a593Smuzhiyun 			return 1;
674*4882a593Smuzhiyun 		}
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun 	return 0;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
dib7000m_set_agc_config(struct dib7000m_state * state,u8 band)679*4882a593Smuzhiyun static int dib7000m_set_agc_config(struct dib7000m_state *state, u8 band)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	struct dibx000_agc_config *agc = NULL;
682*4882a593Smuzhiyun 	int i;
683*4882a593Smuzhiyun 	if (state->current_band == band && state->current_agc != NULL)
684*4882a593Smuzhiyun 		return 0;
685*4882a593Smuzhiyun 	state->current_band = band;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	for (i = 0; i < state->cfg.agc_config_count; i++)
688*4882a593Smuzhiyun 		if (state->cfg.agc[i].band_caps & band) {
689*4882a593Smuzhiyun 			agc = &state->cfg.agc[i];
690*4882a593Smuzhiyun 			break;
691*4882a593Smuzhiyun 		}
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	if (agc == NULL) {
694*4882a593Smuzhiyun 		dprintk("no valid AGC configuration found for band 0x%02x\n", band);
695*4882a593Smuzhiyun 		return -EINVAL;
696*4882a593Smuzhiyun 	}
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	state->current_agc = agc;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	/* AGC */
701*4882a593Smuzhiyun 	dib7000m_write_word(state, 72 ,  agc->setup);
702*4882a593Smuzhiyun 	dib7000m_write_word(state, 73 ,  agc->inv_gain);
703*4882a593Smuzhiyun 	dib7000m_write_word(state, 74 ,  agc->time_stabiliz);
704*4882a593Smuzhiyun 	dib7000m_write_word(state, 97 , (agc->alpha_level << 12) | agc->thlock);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	// Demod AGC loop configuration
707*4882a593Smuzhiyun 	dib7000m_write_word(state, 98, (agc->alpha_mant << 5) | agc->alpha_exp);
708*4882a593Smuzhiyun 	dib7000m_write_word(state, 99, (agc->beta_mant  << 6) | agc->beta_exp);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	dprintk("WBD: ref: %d, sel: %d, active: %d, alpha: %d\n",
711*4882a593Smuzhiyun 		state->wbd_ref != 0 ? state->wbd_ref : agc->wbd_ref, agc->wbd_sel, !agc->perform_agc_softsplit, agc->wbd_sel);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	/* AGC continued */
714*4882a593Smuzhiyun 	if (state->wbd_ref != 0)
715*4882a593Smuzhiyun 		dib7000m_write_word(state, 102, state->wbd_ref);
716*4882a593Smuzhiyun 	else // use default
717*4882a593Smuzhiyun 		dib7000m_write_word(state, 102, agc->wbd_ref);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	dib7000m_write_word(state, 103, (agc->wbd_alpha << 9) | (agc->perform_agc_softsplit << 8) );
720*4882a593Smuzhiyun 	dib7000m_write_word(state, 104,  agc->agc1_max);
721*4882a593Smuzhiyun 	dib7000m_write_word(state, 105,  agc->agc1_min);
722*4882a593Smuzhiyun 	dib7000m_write_word(state, 106,  agc->agc2_max);
723*4882a593Smuzhiyun 	dib7000m_write_word(state, 107,  agc->agc2_min);
724*4882a593Smuzhiyun 	dib7000m_write_word(state, 108, (agc->agc1_pt1 << 8) | agc->agc1_pt2 );
725*4882a593Smuzhiyun 	dib7000m_write_word(state, 109, (agc->agc1_slope1 << 8) | agc->agc1_slope2);
726*4882a593Smuzhiyun 	dib7000m_write_word(state, 110, (agc->agc2_pt1 << 8) | agc->agc2_pt2);
727*4882a593Smuzhiyun 	dib7000m_write_word(state, 111, (agc->agc2_slope1 << 8) | agc->agc2_slope2);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	if (state->revision > 0x4000) { // settings for the MC
730*4882a593Smuzhiyun 		dib7000m_write_word(state, 71,   agc->agc1_pt3);
731*4882a593Smuzhiyun //		dprintk("929: %x %d %d\n",
732*4882a593Smuzhiyun //			(dib7000m_read_word(state, 929) & 0xffe3) | (agc->wbd_inv << 4) | (agc->wbd_sel << 2), agc->wbd_inv, agc->wbd_sel);
733*4882a593Smuzhiyun 		dib7000m_write_word(state, 929, (dib7000m_read_word(state, 929) & 0xffe3) | (agc->wbd_inv << 4) | (agc->wbd_sel << 2));
734*4882a593Smuzhiyun 	} else {
735*4882a593Smuzhiyun 		// wrong default values
736*4882a593Smuzhiyun 		u16 b[9] = { 676, 696, 717, 737, 758, 778, 799, 819, 840 };
737*4882a593Smuzhiyun 		for (i = 0; i < 9; i++)
738*4882a593Smuzhiyun 			dib7000m_write_word(state, 88 + i, b[i]);
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 	return 0;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
dib7000m_update_timf(struct dib7000m_state * state)743*4882a593Smuzhiyun static void dib7000m_update_timf(struct dib7000m_state *state)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	u32 timf = (dib7000m_read_word(state, 436) << 16) | dib7000m_read_word(state, 437);
746*4882a593Smuzhiyun 	state->timf = timf * 160 / (state->current_bandwidth / 50);
747*4882a593Smuzhiyun 	dib7000m_write_word(state, 23, (u16) (timf >> 16));
748*4882a593Smuzhiyun 	dib7000m_write_word(state, 24, (u16) (timf & 0xffff));
749*4882a593Smuzhiyun 	dprintk("updated timf_frequency: %d (default: %d)\n", state->timf, state->timf_default);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
dib7000m_agc_startup(struct dvb_frontend * demod)752*4882a593Smuzhiyun static int dib7000m_agc_startup(struct dvb_frontend *demod)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	struct dtv_frontend_properties *ch = &demod->dtv_property_cache;
755*4882a593Smuzhiyun 	struct dib7000m_state *state = demod->demodulator_priv;
756*4882a593Smuzhiyun 	u16 cfg_72 = dib7000m_read_word(state, 72);
757*4882a593Smuzhiyun 	int ret = -1;
758*4882a593Smuzhiyun 	u8 *agc_state = &state->agc_state;
759*4882a593Smuzhiyun 	u8 agc_split;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	switch (state->agc_state) {
762*4882a593Smuzhiyun 		case 0:
763*4882a593Smuzhiyun 			// set power-up level: interf+analog+AGC
764*4882a593Smuzhiyun 			dib7000m_set_power_mode(state, DIB7000M_POWER_INTERF_ANALOG_AGC);
765*4882a593Smuzhiyun 			dib7000m_set_adc_state(state, DIBX000_ADC_ON);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 			if (dib7000m_set_agc_config(state, BAND_OF_FREQUENCY(ch->frequency/1000)) != 0)
768*4882a593Smuzhiyun 				return -1;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 			ret = 7; /* ADC power up */
771*4882a593Smuzhiyun 			(*agc_state)++;
772*4882a593Smuzhiyun 			break;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 		case 1:
775*4882a593Smuzhiyun 			/* AGC initialization */
776*4882a593Smuzhiyun 			if (state->cfg.agc_control)
777*4882a593Smuzhiyun 				state->cfg.agc_control(&state->demod, 1);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 			dib7000m_write_word(state, 75, 32768);
780*4882a593Smuzhiyun 			if (!state->current_agc->perform_agc_softsplit) {
781*4882a593Smuzhiyun 				/* we are using the wbd - so slow AGC startup */
782*4882a593Smuzhiyun 				dib7000m_write_word(state, 103, 1 << 8); /* force 0 split on WBD and restart AGC */
783*4882a593Smuzhiyun 				(*agc_state)++;
784*4882a593Smuzhiyun 				ret = 5;
785*4882a593Smuzhiyun 			} else {
786*4882a593Smuzhiyun 				/* default AGC startup */
787*4882a593Smuzhiyun 				(*agc_state) = 4;
788*4882a593Smuzhiyun 				/* wait AGC rough lock time */
789*4882a593Smuzhiyun 				ret = 7;
790*4882a593Smuzhiyun 			}
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 			dib7000m_restart_agc(state);
793*4882a593Smuzhiyun 			break;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 		case 2: /* fast split search path after 5sec */
796*4882a593Smuzhiyun 			dib7000m_write_word(state,  72, cfg_72 | (1 << 4)); /* freeze AGC loop */
797*4882a593Smuzhiyun 			dib7000m_write_word(state, 103, 2 << 9);            /* fast split search 0.25kHz */
798*4882a593Smuzhiyun 			(*agc_state)++;
799*4882a593Smuzhiyun 			ret = 14;
800*4882a593Smuzhiyun 			break;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	case 3: /* split search ended */
803*4882a593Smuzhiyun 			agc_split = (u8)dib7000m_read_word(state, 392); /* store the split value for the next time */
804*4882a593Smuzhiyun 			dib7000m_write_word(state, 75, dib7000m_read_word(state, 390)); /* set AGC gain start value */
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 			dib7000m_write_word(state, 72,  cfg_72 & ~(1 << 4));   /* std AGC loop */
807*4882a593Smuzhiyun 			dib7000m_write_word(state, 103, (state->current_agc->wbd_alpha << 9) | agc_split); /* standard split search */
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 			dib7000m_restart_agc(state);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 			dprintk("SPLIT %p: %u\n", demod, agc_split);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 			(*agc_state)++;
814*4882a593Smuzhiyun 			ret = 5;
815*4882a593Smuzhiyun 			break;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 		case 4: /* LNA startup */
818*4882a593Smuzhiyun 			/* wait AGC accurate lock time */
819*4882a593Smuzhiyun 			ret = 7;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 			if (dib7000m_update_lna(state))
822*4882a593Smuzhiyun 				// wait only AGC rough lock time
823*4882a593Smuzhiyun 				ret = 5;
824*4882a593Smuzhiyun 			else
825*4882a593Smuzhiyun 				(*agc_state)++;
826*4882a593Smuzhiyun 			break;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 		case 5:
829*4882a593Smuzhiyun 			dib7000m_agc_soft_split(state);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 			if (state->cfg.agc_control)
832*4882a593Smuzhiyun 				state->cfg.agc_control(&state->demod, 0);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 			(*agc_state)++;
835*4882a593Smuzhiyun 			break;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 		default:
838*4882a593Smuzhiyun 			break;
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 	return ret;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
dib7000m_set_channel(struct dib7000m_state * state,struct dtv_frontend_properties * ch,u8 seq)843*4882a593Smuzhiyun static void dib7000m_set_channel(struct dib7000m_state *state, struct dtv_frontend_properties *ch,
844*4882a593Smuzhiyun 				 u8 seq)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	u16 value, est[4];
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	dib7000m_set_bandwidth(state, BANDWIDTH_TO_KHZ(ch->bandwidth_hz));
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	/* nfft, guard, qam, alpha */
851*4882a593Smuzhiyun 	value = 0;
852*4882a593Smuzhiyun 	switch (ch->transmission_mode) {
853*4882a593Smuzhiyun 		case TRANSMISSION_MODE_2K: value |= (0 << 7); break;
854*4882a593Smuzhiyun 		case TRANSMISSION_MODE_4K: value |= (2 << 7); break;
855*4882a593Smuzhiyun 		default:
856*4882a593Smuzhiyun 		case TRANSMISSION_MODE_8K: value |= (1 << 7); break;
857*4882a593Smuzhiyun 	}
858*4882a593Smuzhiyun 	switch (ch->guard_interval) {
859*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_32: value |= (0 << 5); break;
860*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_16: value |= (1 << 5); break;
861*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_4:  value |= (3 << 5); break;
862*4882a593Smuzhiyun 		default:
863*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_8:  value |= (2 << 5); break;
864*4882a593Smuzhiyun 	}
865*4882a593Smuzhiyun 	switch (ch->modulation) {
866*4882a593Smuzhiyun 		case QPSK:  value |= (0 << 3); break;
867*4882a593Smuzhiyun 		case QAM_16: value |= (1 << 3); break;
868*4882a593Smuzhiyun 		default:
869*4882a593Smuzhiyun 		case QAM_64: value |= (2 << 3); break;
870*4882a593Smuzhiyun 	}
871*4882a593Smuzhiyun 	switch (HIERARCHY_1) {
872*4882a593Smuzhiyun 		case HIERARCHY_2: value |= 2; break;
873*4882a593Smuzhiyun 		case HIERARCHY_4: value |= 4; break;
874*4882a593Smuzhiyun 		default:
875*4882a593Smuzhiyun 		case HIERARCHY_1: value |= 1; break;
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 	dib7000m_write_word(state, 0, value);
878*4882a593Smuzhiyun 	dib7000m_write_word(state, 5, (seq << 4));
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	/* P_dintl_native, P_dintlv_inv, P_hrch, P_code_rate, P_select_hp */
881*4882a593Smuzhiyun 	value = 0;
882*4882a593Smuzhiyun 	if (1 != 0)
883*4882a593Smuzhiyun 		value |= (1 << 6);
884*4882a593Smuzhiyun 	if (ch->hierarchy == 1)
885*4882a593Smuzhiyun 		value |= (1 << 4);
886*4882a593Smuzhiyun 	if (1 == 1)
887*4882a593Smuzhiyun 		value |= 1;
888*4882a593Smuzhiyun 	switch ((ch->hierarchy == 0 || 1 == 1) ? ch->code_rate_HP : ch->code_rate_LP) {
889*4882a593Smuzhiyun 		case FEC_2_3: value |= (2 << 1); break;
890*4882a593Smuzhiyun 		case FEC_3_4: value |= (3 << 1); break;
891*4882a593Smuzhiyun 		case FEC_5_6: value |= (5 << 1); break;
892*4882a593Smuzhiyun 		case FEC_7_8: value |= (7 << 1); break;
893*4882a593Smuzhiyun 		default:
894*4882a593Smuzhiyun 		case FEC_1_2: value |= (1 << 1); break;
895*4882a593Smuzhiyun 	}
896*4882a593Smuzhiyun 	dib7000m_write_word(state, 267 + state->reg_offs, value);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	/* offset loop parameters */
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/* P_timf_alpha = 6, P_corm_alpha=6, P_corm_thres=0x80 */
901*4882a593Smuzhiyun 	dib7000m_write_word(state, 26, (6 << 12) | (6 << 8) | 0x80);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	/* P_ctrl_inh_cor=0, P_ctrl_alpha_cor=4, P_ctrl_inh_isi=1, P_ctrl_alpha_isi=3, P_ctrl_inh_cor4=1, P_ctrl_alpha_cor4=3 */
904*4882a593Smuzhiyun 	dib7000m_write_word(state, 29, (0 << 14) | (4 << 10) | (1 << 9) | (3 << 5) | (1 << 4) | (0x3));
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	/* P_ctrl_freeze_pha_shift=0, P_ctrl_pha_off_max=3 */
907*4882a593Smuzhiyun 	dib7000m_write_word(state, 32, (0 << 4) | 0x3);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	/* P_ctrl_sfreq_inh=0, P_ctrl_sfreq_step=5 */
910*4882a593Smuzhiyun 	dib7000m_write_word(state, 33, (0 << 4) | 0x5);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	/* P_dvsy_sync_wait */
913*4882a593Smuzhiyun 	switch (ch->transmission_mode) {
914*4882a593Smuzhiyun 		case TRANSMISSION_MODE_8K: value = 256; break;
915*4882a593Smuzhiyun 		case TRANSMISSION_MODE_4K: value = 128; break;
916*4882a593Smuzhiyun 		case TRANSMISSION_MODE_2K:
917*4882a593Smuzhiyun 		default: value = 64; break;
918*4882a593Smuzhiyun 	}
919*4882a593Smuzhiyun 	switch (ch->guard_interval) {
920*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_16: value *= 2; break;
921*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_8:  value *= 4; break;
922*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_4:  value *= 8; break;
923*4882a593Smuzhiyun 		default:
924*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_32: value *= 1; break;
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 	state->div_sync_wait = (value * 3) / 2 + 32; // add 50% SFN margin + compensate for one DVSY-fifo TODO
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	/* deactivate the possibility of diversity reception if extended interleave - not for 7000MC */
929*4882a593Smuzhiyun 	/* P_dvsy_sync_mode = 0, P_dvsy_sync_enable=1, P_dvcb_comb_mode=2 */
930*4882a593Smuzhiyun 	if (1 == 1 || state->revision > 0x4000)
931*4882a593Smuzhiyun 		state->div_force_off = 0;
932*4882a593Smuzhiyun 	else
933*4882a593Smuzhiyun 		state->div_force_off = 1;
934*4882a593Smuzhiyun 	dib7000m_set_diversity_in(&state->demod, state->div_state);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	/* channel estimation fine configuration */
937*4882a593Smuzhiyun 	switch (ch->modulation) {
938*4882a593Smuzhiyun 		case QAM_64:
939*4882a593Smuzhiyun 			est[0] = 0x0148;       /* P_adp_regul_cnt 0.04 */
940*4882a593Smuzhiyun 			est[1] = 0xfff0;       /* P_adp_noise_cnt -0.002 */
941*4882a593Smuzhiyun 			est[2] = 0x00a4;       /* P_adp_regul_ext 0.02 */
942*4882a593Smuzhiyun 			est[3] = 0xfff8;       /* P_adp_noise_ext -0.001 */
943*4882a593Smuzhiyun 			break;
944*4882a593Smuzhiyun 		case QAM_16:
945*4882a593Smuzhiyun 			est[0] = 0x023d;       /* P_adp_regul_cnt 0.07 */
946*4882a593Smuzhiyun 			est[1] = 0xffdf;       /* P_adp_noise_cnt -0.004 */
947*4882a593Smuzhiyun 			est[2] = 0x00a4;       /* P_adp_regul_ext 0.02 */
948*4882a593Smuzhiyun 			est[3] = 0xfff0;       /* P_adp_noise_ext -0.002 */
949*4882a593Smuzhiyun 			break;
950*4882a593Smuzhiyun 		default:
951*4882a593Smuzhiyun 			est[0] = 0x099a;       /* P_adp_regul_cnt 0.3 */
952*4882a593Smuzhiyun 			est[1] = 0xffae;       /* P_adp_noise_cnt -0.01 */
953*4882a593Smuzhiyun 			est[2] = 0x0333;       /* P_adp_regul_ext 0.1 */
954*4882a593Smuzhiyun 			est[3] = 0xfff8;       /* P_adp_noise_ext -0.002 */
955*4882a593Smuzhiyun 			break;
956*4882a593Smuzhiyun 	}
957*4882a593Smuzhiyun 	for (value = 0; value < 4; value++)
958*4882a593Smuzhiyun 		dib7000m_write_word(state, 214 + value + state->reg_offs, est[value]);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	// set power-up level: autosearch
961*4882a593Smuzhiyun 	dib7000m_set_power_mode(state, DIB7000M_POWER_COR4_DINTLV_ICIRM_EQUAL_CFROD);
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun 
dib7000m_autosearch_start(struct dvb_frontend * demod)964*4882a593Smuzhiyun static int dib7000m_autosearch_start(struct dvb_frontend *demod)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun 	struct dtv_frontend_properties *ch = &demod->dtv_property_cache;
967*4882a593Smuzhiyun 	struct dib7000m_state *state = demod->demodulator_priv;
968*4882a593Smuzhiyun 	struct dtv_frontend_properties schan;
969*4882a593Smuzhiyun 	int ret = 0;
970*4882a593Smuzhiyun 	u32 value, factor;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	schan = *ch;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	schan.modulation = QAM_64;
975*4882a593Smuzhiyun 	schan.guard_interval        = GUARD_INTERVAL_1_32;
976*4882a593Smuzhiyun 	schan.transmission_mode         = TRANSMISSION_MODE_8K;
977*4882a593Smuzhiyun 	schan.code_rate_HP = FEC_2_3;
978*4882a593Smuzhiyun 	schan.code_rate_LP = FEC_3_4;
979*4882a593Smuzhiyun 	schan.hierarchy    = 0;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	dib7000m_set_channel(state, &schan, 7);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	factor = BANDWIDTH_TO_KHZ(schan.bandwidth_hz);
984*4882a593Smuzhiyun 	if (factor >= 5000)
985*4882a593Smuzhiyun 		factor = 1;
986*4882a593Smuzhiyun 	else
987*4882a593Smuzhiyun 		factor = 6;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	// always use the setting for 8MHz here lock_time for 7,6 MHz are longer
990*4882a593Smuzhiyun 	value = 30 * state->internal_clk * factor;
991*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 6,  (u16) ((value >> 16) & 0xffff)); // lock0 wait time
992*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 7,  (u16)  (value        & 0xffff)); // lock0 wait time
993*4882a593Smuzhiyun 	value = 100 * state->internal_clk * factor;
994*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 8,  (u16) ((value >> 16) & 0xffff)); // lock1 wait time
995*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 9,  (u16)  (value        & 0xffff)); // lock1 wait time
996*4882a593Smuzhiyun 	value = 500 * state->internal_clk * factor;
997*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 10, (u16) ((value >> 16) & 0xffff)); // lock2 wait time
998*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 11, (u16)  (value        & 0xffff)); // lock2 wait time
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	// start search
1001*4882a593Smuzhiyun 	value = dib7000m_read_word(state, 0);
1002*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 0, (u16) (value | (1 << 9)));
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	/* clear n_irq_pending */
1005*4882a593Smuzhiyun 	if (state->revision == 0x4000)
1006*4882a593Smuzhiyun 		dib7000m_write_word(state, 1793, 0);
1007*4882a593Smuzhiyun 	else
1008*4882a593Smuzhiyun 		dib7000m_read_word(state, 537);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 0, (u16) value);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	return ret;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun 
dib7000m_autosearch_irq(struct dib7000m_state * state,u16 reg)1015*4882a593Smuzhiyun static int dib7000m_autosearch_irq(struct dib7000m_state *state, u16 reg)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun 	u16 irq_pending = dib7000m_read_word(state, reg);
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	if (irq_pending & 0x1) { // failed
1020*4882a593Smuzhiyun 		dprintk("autosearch failed\n");
1021*4882a593Smuzhiyun 		return 1;
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	if (irq_pending & 0x2) { // succeeded
1025*4882a593Smuzhiyun 		dprintk("autosearch succeeded\n");
1026*4882a593Smuzhiyun 		return 2;
1027*4882a593Smuzhiyun 	}
1028*4882a593Smuzhiyun 	return 0; // still pending
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun 
dib7000m_autosearch_is_irq(struct dvb_frontend * demod)1031*4882a593Smuzhiyun static int dib7000m_autosearch_is_irq(struct dvb_frontend *demod)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun 	struct dib7000m_state *state = demod->demodulator_priv;
1034*4882a593Smuzhiyun 	if (state->revision == 0x4000)
1035*4882a593Smuzhiyun 		return dib7000m_autosearch_irq(state, 1793);
1036*4882a593Smuzhiyun 	else
1037*4882a593Smuzhiyun 		return dib7000m_autosearch_irq(state, 537);
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun 
dib7000m_tune(struct dvb_frontend * demod)1040*4882a593Smuzhiyun static int dib7000m_tune(struct dvb_frontend *demod)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	struct dtv_frontend_properties *ch = &demod->dtv_property_cache;
1043*4882a593Smuzhiyun 	struct dib7000m_state *state = demod->demodulator_priv;
1044*4882a593Smuzhiyun 	int ret = 0;
1045*4882a593Smuzhiyun 	u16 value;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	// we are already tuned - just resuming from suspend
1048*4882a593Smuzhiyun 	dib7000m_set_channel(state, ch, 0);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	// restart demod
1051*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 898, 0x4000);
1052*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 898, 0x0000);
1053*4882a593Smuzhiyun 	msleep(45);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	dib7000m_set_power_mode(state, DIB7000M_POWER_COR4_CRY_ESRAM_MOUT_NUD);
1056*4882a593Smuzhiyun 	/* P_ctrl_inh_cor=0, P_ctrl_alpha_cor=4, P_ctrl_inh_isi=0, P_ctrl_alpha_isi=3, P_ctrl_inh_cor4=1, P_ctrl_alpha_cor4=3 */
1057*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 29, (0 << 14) | (4 << 10) | (0 << 9) | (3 << 5) | (1 << 4) | (0x3));
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	// never achieved a lock before - wait for timfreq to update
1060*4882a593Smuzhiyun 	if (state->timf == 0)
1061*4882a593Smuzhiyun 		msleep(200);
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	//dump_reg(state);
1064*4882a593Smuzhiyun 	/* P_timf_alpha, P_corm_alpha=6, P_corm_thres=0x80 */
1065*4882a593Smuzhiyun 	value = (6 << 8) | 0x80;
1066*4882a593Smuzhiyun 	switch (ch->transmission_mode) {
1067*4882a593Smuzhiyun 		case TRANSMISSION_MODE_2K: value |= (7 << 12); break;
1068*4882a593Smuzhiyun 		case TRANSMISSION_MODE_4K: value |= (8 << 12); break;
1069*4882a593Smuzhiyun 		default:
1070*4882a593Smuzhiyun 		case TRANSMISSION_MODE_8K: value |= (9 << 12); break;
1071*4882a593Smuzhiyun 	}
1072*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 26, value);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	/* P_ctrl_freeze_pha_shift=0, P_ctrl_pha_off_max */
1075*4882a593Smuzhiyun 	value = (0 << 4);
1076*4882a593Smuzhiyun 	switch (ch->transmission_mode) {
1077*4882a593Smuzhiyun 		case TRANSMISSION_MODE_2K: value |= 0x6; break;
1078*4882a593Smuzhiyun 		case TRANSMISSION_MODE_4K: value |= 0x7; break;
1079*4882a593Smuzhiyun 		default:
1080*4882a593Smuzhiyun 		case TRANSMISSION_MODE_8K: value |= 0x8; break;
1081*4882a593Smuzhiyun 	}
1082*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 32, value);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	/* P_ctrl_sfreq_inh=0, P_ctrl_sfreq_step */
1085*4882a593Smuzhiyun 	value = (0 << 4);
1086*4882a593Smuzhiyun 	switch (ch->transmission_mode) {
1087*4882a593Smuzhiyun 		case TRANSMISSION_MODE_2K: value |= 0x6; break;
1088*4882a593Smuzhiyun 		case TRANSMISSION_MODE_4K: value |= 0x7; break;
1089*4882a593Smuzhiyun 		default:
1090*4882a593Smuzhiyun 		case TRANSMISSION_MODE_8K: value |= 0x8; break;
1091*4882a593Smuzhiyun 	}
1092*4882a593Smuzhiyun 	ret |= dib7000m_write_word(state, 33,  value);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	// we achieved a lock - it's time to update the timf freq
1095*4882a593Smuzhiyun 	if ((dib7000m_read_word(state, 535) >> 6)  & 0x1)
1096*4882a593Smuzhiyun 		dib7000m_update_timf(state);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	dib7000m_set_bandwidth(state, BANDWIDTH_TO_KHZ(ch->bandwidth_hz));
1099*4882a593Smuzhiyun 	return ret;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun 
dib7000m_wakeup(struct dvb_frontend * demod)1102*4882a593Smuzhiyun static int dib7000m_wakeup(struct dvb_frontend *demod)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun 	struct dib7000m_state *state = demod->demodulator_priv;
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	dib7000m_set_power_mode(state, DIB7000M_POWER_ALL);
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	if (dib7000m_set_adc_state(state, DIBX000_SLOW_ADC_ON) != 0)
1109*4882a593Smuzhiyun 		dprintk("could not start Slow ADC\n");
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	return 0;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun 
dib7000m_sleep(struct dvb_frontend * demod)1114*4882a593Smuzhiyun static int dib7000m_sleep(struct dvb_frontend *demod)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	struct dib7000m_state *st = demod->demodulator_priv;
1117*4882a593Smuzhiyun 	dib7000m_set_output_mode(st, OUTMODE_HIGH_Z);
1118*4882a593Smuzhiyun 	dib7000m_set_power_mode(st, DIB7000M_POWER_INTERFACE_ONLY);
1119*4882a593Smuzhiyun 	return dib7000m_set_adc_state(st, DIBX000_SLOW_ADC_OFF) |
1120*4882a593Smuzhiyun 		dib7000m_set_adc_state(st, DIBX000_ADC_OFF);
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun 
dib7000m_identify(struct dib7000m_state * state)1123*4882a593Smuzhiyun static int dib7000m_identify(struct dib7000m_state *state)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	u16 value;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	if ((value = dib7000m_read_word(state, 896)) != 0x01b3) {
1128*4882a593Smuzhiyun 		dprintk("wrong Vendor ID (0x%x)\n", value);
1129*4882a593Smuzhiyun 		return -EREMOTEIO;
1130*4882a593Smuzhiyun 	}
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	state->revision = dib7000m_read_word(state, 897);
1133*4882a593Smuzhiyun 	if (state->revision != 0x4000 &&
1134*4882a593Smuzhiyun 		state->revision != 0x4001 &&
1135*4882a593Smuzhiyun 		state->revision != 0x4002 &&
1136*4882a593Smuzhiyun 		state->revision != 0x4003) {
1137*4882a593Smuzhiyun 		dprintk("wrong Device ID (0x%x)\n", value);
1138*4882a593Smuzhiyun 		return -EREMOTEIO;
1139*4882a593Smuzhiyun 	}
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	/* protect this driver to be used with 7000PC */
1142*4882a593Smuzhiyun 	if (state->revision == 0x4000 && dib7000m_read_word(state, 769) == 0x4000) {
1143*4882a593Smuzhiyun 		dprintk("this driver does not work with DiB7000PC\n");
1144*4882a593Smuzhiyun 		return -EREMOTEIO;
1145*4882a593Smuzhiyun 	}
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	switch (state->revision) {
1148*4882a593Smuzhiyun 	case 0x4000: dprintk("found DiB7000MA/PA/MB/PB\n"); break;
1149*4882a593Smuzhiyun 	case 0x4001: state->reg_offs = 1; dprintk("found DiB7000HC\n"); break;
1150*4882a593Smuzhiyun 	case 0x4002: state->reg_offs = 1; dprintk("found DiB7000MC\n"); break;
1151*4882a593Smuzhiyun 	case 0x4003: state->reg_offs = 1; dprintk("found DiB9000\n"); break;
1152*4882a593Smuzhiyun 	}
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	return 0;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 
dib7000m_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * fep)1158*4882a593Smuzhiyun static int dib7000m_get_frontend(struct dvb_frontend* fe,
1159*4882a593Smuzhiyun 				 struct dtv_frontend_properties *fep)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun 	struct dib7000m_state *state = fe->demodulator_priv;
1162*4882a593Smuzhiyun 	u16 tps = dib7000m_read_word(state,480);
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	fep->inversion = INVERSION_AUTO;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	fep->bandwidth_hz = BANDWIDTH_TO_HZ(state->current_bandwidth);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	switch ((tps >> 8) & 0x3) {
1169*4882a593Smuzhiyun 		case 0: fep->transmission_mode = TRANSMISSION_MODE_2K; break;
1170*4882a593Smuzhiyun 		case 1: fep->transmission_mode = TRANSMISSION_MODE_8K; break;
1171*4882a593Smuzhiyun 		/* case 2: fep->transmission_mode = TRANSMISSION_MODE_4K; break; */
1172*4882a593Smuzhiyun 	}
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	switch (tps & 0x3) {
1175*4882a593Smuzhiyun 		case 0: fep->guard_interval = GUARD_INTERVAL_1_32; break;
1176*4882a593Smuzhiyun 		case 1: fep->guard_interval = GUARD_INTERVAL_1_16; break;
1177*4882a593Smuzhiyun 		case 2: fep->guard_interval = GUARD_INTERVAL_1_8; break;
1178*4882a593Smuzhiyun 		case 3: fep->guard_interval = GUARD_INTERVAL_1_4; break;
1179*4882a593Smuzhiyun 	}
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	switch ((tps >> 14) & 0x3) {
1182*4882a593Smuzhiyun 		case 0: fep->modulation = QPSK; break;
1183*4882a593Smuzhiyun 		case 1: fep->modulation = QAM_16; break;
1184*4882a593Smuzhiyun 		case 2:
1185*4882a593Smuzhiyun 		default: fep->modulation = QAM_64; break;
1186*4882a593Smuzhiyun 	}
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	/* as long as the frontend_param structure is fixed for hierarchical transmission I refuse to use it */
1189*4882a593Smuzhiyun 	/* (tps >> 13) & 0x1 == hrch is used, (tps >> 10) & 0x7 == alpha */
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	fep->hierarchy = HIERARCHY_NONE;
1192*4882a593Smuzhiyun 	switch ((tps >> 5) & 0x7) {
1193*4882a593Smuzhiyun 		case 1: fep->code_rate_HP = FEC_1_2; break;
1194*4882a593Smuzhiyun 		case 2: fep->code_rate_HP = FEC_2_3; break;
1195*4882a593Smuzhiyun 		case 3: fep->code_rate_HP = FEC_3_4; break;
1196*4882a593Smuzhiyun 		case 5: fep->code_rate_HP = FEC_5_6; break;
1197*4882a593Smuzhiyun 		case 7:
1198*4882a593Smuzhiyun 		default: fep->code_rate_HP = FEC_7_8; break;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	}
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	switch ((tps >> 2) & 0x7) {
1203*4882a593Smuzhiyun 		case 1: fep->code_rate_LP = FEC_1_2; break;
1204*4882a593Smuzhiyun 		case 2: fep->code_rate_LP = FEC_2_3; break;
1205*4882a593Smuzhiyun 		case 3: fep->code_rate_LP = FEC_3_4; break;
1206*4882a593Smuzhiyun 		case 5: fep->code_rate_LP = FEC_5_6; break;
1207*4882a593Smuzhiyun 		case 7:
1208*4882a593Smuzhiyun 		default: fep->code_rate_LP = FEC_7_8; break;
1209*4882a593Smuzhiyun 	}
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	/* native interleaver: (dib7000m_read_word(state, 481) >>  5) & 0x1 */
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	return 0;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun 
dib7000m_set_frontend(struct dvb_frontend * fe)1216*4882a593Smuzhiyun static int dib7000m_set_frontend(struct dvb_frontend *fe)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun 	struct dtv_frontend_properties *fep = &fe->dtv_property_cache;
1219*4882a593Smuzhiyun 	struct dib7000m_state *state = fe->demodulator_priv;
1220*4882a593Smuzhiyun 	int time, ret;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	dib7000m_set_output_mode(state, OUTMODE_HIGH_Z);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	dib7000m_set_bandwidth(state, BANDWIDTH_TO_KHZ(fep->bandwidth_hz));
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	if (fe->ops.tuner_ops.set_params)
1227*4882a593Smuzhiyun 		fe->ops.tuner_ops.set_params(fe);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	/* start up the AGC */
1230*4882a593Smuzhiyun 	state->agc_state = 0;
1231*4882a593Smuzhiyun 	do {
1232*4882a593Smuzhiyun 		time = dib7000m_agc_startup(fe);
1233*4882a593Smuzhiyun 		if (time != -1)
1234*4882a593Smuzhiyun 			msleep(time);
1235*4882a593Smuzhiyun 	} while (time != -1);
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	if (fep->transmission_mode == TRANSMISSION_MODE_AUTO ||
1238*4882a593Smuzhiyun 		fep->guard_interval    == GUARD_INTERVAL_AUTO ||
1239*4882a593Smuzhiyun 		fep->modulation        == QAM_AUTO ||
1240*4882a593Smuzhiyun 		fep->code_rate_HP      == FEC_AUTO) {
1241*4882a593Smuzhiyun 		int i = 800, found;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 		dib7000m_autosearch_start(fe);
1244*4882a593Smuzhiyun 		do {
1245*4882a593Smuzhiyun 			msleep(1);
1246*4882a593Smuzhiyun 			found = dib7000m_autosearch_is_irq(fe);
1247*4882a593Smuzhiyun 		} while (found == 0 && i--);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 		dprintk("autosearch returns: %d\n", found);
1250*4882a593Smuzhiyun 		if (found == 0 || found == 1)
1251*4882a593Smuzhiyun 			return 0; // no channel found
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 		dib7000m_get_frontend(fe, fep);
1254*4882a593Smuzhiyun 	}
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	ret = dib7000m_tune(fe);
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	/* make this a config parameter */
1259*4882a593Smuzhiyun 	dib7000m_set_output_mode(state, OUTMODE_MPEG2_FIFO);
1260*4882a593Smuzhiyun 	return ret;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun 
dib7000m_read_status(struct dvb_frontend * fe,enum fe_status * stat)1263*4882a593Smuzhiyun static int dib7000m_read_status(struct dvb_frontend *fe, enum fe_status *stat)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun 	struct dib7000m_state *state = fe->demodulator_priv;
1266*4882a593Smuzhiyun 	u16 lock = dib7000m_read_word(state, 535);
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	*stat = 0;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	if (lock & 0x8000)
1271*4882a593Smuzhiyun 		*stat |= FE_HAS_SIGNAL;
1272*4882a593Smuzhiyun 	if (lock & 0x3000)
1273*4882a593Smuzhiyun 		*stat |= FE_HAS_CARRIER;
1274*4882a593Smuzhiyun 	if (lock & 0x0100)
1275*4882a593Smuzhiyun 		*stat |= FE_HAS_VITERBI;
1276*4882a593Smuzhiyun 	if (lock & 0x0010)
1277*4882a593Smuzhiyun 		*stat |= FE_HAS_SYNC;
1278*4882a593Smuzhiyun 	if (lock & 0x0008)
1279*4882a593Smuzhiyun 		*stat |= FE_HAS_LOCK;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	return 0;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun 
dib7000m_read_ber(struct dvb_frontend * fe,u32 * ber)1284*4882a593Smuzhiyun static int dib7000m_read_ber(struct dvb_frontend *fe, u32 *ber)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun 	struct dib7000m_state *state = fe->demodulator_priv;
1287*4882a593Smuzhiyun 	*ber = (dib7000m_read_word(state, 526) << 16) | dib7000m_read_word(state, 527);
1288*4882a593Smuzhiyun 	return 0;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun 
dib7000m_read_unc_blocks(struct dvb_frontend * fe,u32 * unc)1291*4882a593Smuzhiyun static int dib7000m_read_unc_blocks(struct dvb_frontend *fe, u32 *unc)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun 	struct dib7000m_state *state = fe->demodulator_priv;
1294*4882a593Smuzhiyun 	*unc = dib7000m_read_word(state, 534);
1295*4882a593Smuzhiyun 	return 0;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun 
dib7000m_read_signal_strength(struct dvb_frontend * fe,u16 * strength)1298*4882a593Smuzhiyun static int dib7000m_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun 	struct dib7000m_state *state = fe->demodulator_priv;
1301*4882a593Smuzhiyun 	u16 val = dib7000m_read_word(state, 390);
1302*4882a593Smuzhiyun 	*strength = 65535 - val;
1303*4882a593Smuzhiyun 	return 0;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun 
dib7000m_read_snr(struct dvb_frontend * fe,u16 * snr)1306*4882a593Smuzhiyun static int dib7000m_read_snr(struct dvb_frontend* fe, u16 *snr)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun 	*snr = 0x0000;
1309*4882a593Smuzhiyun 	return 0;
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun 
dib7000m_fe_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * tune)1312*4882a593Smuzhiyun static int dib7000m_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
1313*4882a593Smuzhiyun {
1314*4882a593Smuzhiyun 	tune->min_delay_ms = 1000;
1315*4882a593Smuzhiyun 	return 0;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun 
dib7000m_release(struct dvb_frontend * demod)1318*4882a593Smuzhiyun static void dib7000m_release(struct dvb_frontend *demod)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun 	struct dib7000m_state *st = demod->demodulator_priv;
1321*4882a593Smuzhiyun 	dibx000_exit_i2c_master(&st->i2c_master);
1322*4882a593Smuzhiyun 	kfree(st);
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun 
dib7000m_get_i2c_master(struct dvb_frontend * demod,enum dibx000_i2c_interface intf,int gating)1325*4882a593Smuzhiyun struct i2c_adapter * dib7000m_get_i2c_master(struct dvb_frontend *demod, enum dibx000_i2c_interface intf, int gating)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun 	struct dib7000m_state *st = demod->demodulator_priv;
1328*4882a593Smuzhiyun 	return dibx000_get_i2c_adapter(&st->i2c_master, intf, gating);
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun EXPORT_SYMBOL(dib7000m_get_i2c_master);
1331*4882a593Smuzhiyun 
dib7000m_pid_filter_ctrl(struct dvb_frontend * fe,u8 onoff)1332*4882a593Smuzhiyun int dib7000m_pid_filter_ctrl(struct dvb_frontend *fe, u8 onoff)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun 	struct dib7000m_state *state = fe->demodulator_priv;
1335*4882a593Smuzhiyun 	u16 val = dib7000m_read_word(state, 294 + state->reg_offs) & 0xffef;
1336*4882a593Smuzhiyun 	val |= (onoff & 0x1) << 4;
1337*4882a593Smuzhiyun 	dprintk("PID filter enabled %d\n", onoff);
1338*4882a593Smuzhiyun 	return dib7000m_write_word(state, 294 + state->reg_offs, val);
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun EXPORT_SYMBOL(dib7000m_pid_filter_ctrl);
1341*4882a593Smuzhiyun 
dib7000m_pid_filter(struct dvb_frontend * fe,u8 id,u16 pid,u8 onoff)1342*4882a593Smuzhiyun int dib7000m_pid_filter(struct dvb_frontend *fe, u8 id, u16 pid, u8 onoff)
1343*4882a593Smuzhiyun {
1344*4882a593Smuzhiyun 	struct dib7000m_state *state = fe->demodulator_priv;
1345*4882a593Smuzhiyun 	dprintk("PID filter: index %x, PID %d, OnOff %d\n", id, pid, onoff);
1346*4882a593Smuzhiyun 	return dib7000m_write_word(state, 300 + state->reg_offs + id,
1347*4882a593Smuzhiyun 			onoff ? (1 << 13) | pid : 0);
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun EXPORT_SYMBOL(dib7000m_pid_filter);
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun #if 0
1352*4882a593Smuzhiyun /* used with some prototype boards */
1353*4882a593Smuzhiyun int dib7000m_i2c_enumeration(struct i2c_adapter *i2c, int no_of_demods,
1354*4882a593Smuzhiyun 		u8 default_addr, struct dib7000m_config cfg[])
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun 	struct dib7000m_state st = { .i2c_adap = i2c };
1357*4882a593Smuzhiyun 	int k = 0;
1358*4882a593Smuzhiyun 	u8 new_addr = 0;
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	for (k = no_of_demods-1; k >= 0; k--) {
1361*4882a593Smuzhiyun 		st.cfg = cfg[k];
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 		/* designated i2c address */
1364*4882a593Smuzhiyun 		new_addr          = (0x40 + k) << 1;
1365*4882a593Smuzhiyun 		st.i2c_addr = new_addr;
1366*4882a593Smuzhiyun 		if (dib7000m_identify(&st) != 0) {
1367*4882a593Smuzhiyun 			st.i2c_addr = default_addr;
1368*4882a593Smuzhiyun 			if (dib7000m_identify(&st) != 0) {
1369*4882a593Smuzhiyun 				dprintk("DiB7000M #%d: not identified\n", k);
1370*4882a593Smuzhiyun 				return -EIO;
1371*4882a593Smuzhiyun 			}
1372*4882a593Smuzhiyun 		}
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 		/* start diversity to pull_down div_str - just for i2c-enumeration */
1375*4882a593Smuzhiyun 		dib7000m_set_output_mode(&st, OUTMODE_DIVERSITY);
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 		dib7000m_write_word(&st, 1796, 0x0); // select DVB-T output
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 		/* set new i2c address and force divstart */
1380*4882a593Smuzhiyun 		dib7000m_write_word(&st, 1794, (new_addr << 2) | 0x2);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 		dprintk("IC %d initialized (to i2c_address 0x%x)\n", k, new_addr);
1383*4882a593Smuzhiyun 	}
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	for (k = 0; k < no_of_demods; k++) {
1386*4882a593Smuzhiyun 		st.cfg = cfg[k];
1387*4882a593Smuzhiyun 		st.i2c_addr = (0x40 + k) << 1;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 		// unforce divstr
1390*4882a593Smuzhiyun 		dib7000m_write_word(&st,1794, st.i2c_addr << 2);
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 		/* deactivate div - it was just for i2c-enumeration */
1393*4882a593Smuzhiyun 		dib7000m_set_output_mode(&st, OUTMODE_HIGH_Z);
1394*4882a593Smuzhiyun 	}
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	return 0;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun EXPORT_SYMBOL(dib7000m_i2c_enumeration);
1399*4882a593Smuzhiyun #endif
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun static const struct dvb_frontend_ops dib7000m_ops;
dib7000m_attach(struct i2c_adapter * i2c_adap,u8 i2c_addr,struct dib7000m_config * cfg)1402*4882a593Smuzhiyun struct dvb_frontend * dib7000m_attach(struct i2c_adapter *i2c_adap, u8 i2c_addr, struct dib7000m_config *cfg)
1403*4882a593Smuzhiyun {
1404*4882a593Smuzhiyun 	struct dvb_frontend *demod;
1405*4882a593Smuzhiyun 	struct dib7000m_state *st;
1406*4882a593Smuzhiyun 	st = kzalloc(sizeof(struct dib7000m_state), GFP_KERNEL);
1407*4882a593Smuzhiyun 	if (st == NULL)
1408*4882a593Smuzhiyun 		return NULL;
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	memcpy(&st->cfg, cfg, sizeof(struct dib7000m_config));
1411*4882a593Smuzhiyun 	st->i2c_adap = i2c_adap;
1412*4882a593Smuzhiyun 	st->i2c_addr = i2c_addr;
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	demod                   = &st->demod;
1415*4882a593Smuzhiyun 	demod->demodulator_priv = st;
1416*4882a593Smuzhiyun 	memcpy(&st->demod.ops, &dib7000m_ops, sizeof(struct dvb_frontend_ops));
1417*4882a593Smuzhiyun 	mutex_init(&st->i2c_buffer_lock);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	st->timf_default = cfg->bw->timf;
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	if (dib7000m_identify(st) != 0)
1422*4882a593Smuzhiyun 		goto error;
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	if (st->revision == 0x4000)
1425*4882a593Smuzhiyun 		dibx000_init_i2c_master(&st->i2c_master, DIB7000, st->i2c_adap, st->i2c_addr);
1426*4882a593Smuzhiyun 	else
1427*4882a593Smuzhiyun 		dibx000_init_i2c_master(&st->i2c_master, DIB7000MC, st->i2c_adap, st->i2c_addr);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	dib7000m_demod_reset(st);
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	return demod;
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun error:
1434*4882a593Smuzhiyun 	kfree(st);
1435*4882a593Smuzhiyun 	return NULL;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun EXPORT_SYMBOL(dib7000m_attach);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun static const struct dvb_frontend_ops dib7000m_ops = {
1440*4882a593Smuzhiyun 	.delsys = { SYS_DVBT },
1441*4882a593Smuzhiyun 	.info = {
1442*4882a593Smuzhiyun 		.name = "DiBcom 7000MA/MB/PA/PB/MC",
1443*4882a593Smuzhiyun 		.frequency_min_hz      =  44250 * kHz,
1444*4882a593Smuzhiyun 		.frequency_max_hz      = 867250 * kHz,
1445*4882a593Smuzhiyun 		.frequency_stepsize_hz = 62500,
1446*4882a593Smuzhiyun 		.caps = FE_CAN_INVERSION_AUTO |
1447*4882a593Smuzhiyun 			FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
1448*4882a593Smuzhiyun 			FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
1449*4882a593Smuzhiyun 			FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
1450*4882a593Smuzhiyun 			FE_CAN_TRANSMISSION_MODE_AUTO |
1451*4882a593Smuzhiyun 			FE_CAN_GUARD_INTERVAL_AUTO |
1452*4882a593Smuzhiyun 			FE_CAN_RECOVER |
1453*4882a593Smuzhiyun 			FE_CAN_HIERARCHY_AUTO,
1454*4882a593Smuzhiyun 	},
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	.release              = dib7000m_release,
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	.init                 = dib7000m_wakeup,
1459*4882a593Smuzhiyun 	.sleep                = dib7000m_sleep,
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	.set_frontend         = dib7000m_set_frontend,
1462*4882a593Smuzhiyun 	.get_tune_settings    = dib7000m_fe_get_tune_settings,
1463*4882a593Smuzhiyun 	.get_frontend         = dib7000m_get_frontend,
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	.read_status          = dib7000m_read_status,
1466*4882a593Smuzhiyun 	.read_ber             = dib7000m_read_ber,
1467*4882a593Smuzhiyun 	.read_signal_strength = dib7000m_read_signal_strength,
1468*4882a593Smuzhiyun 	.read_snr             = dib7000m_read_snr,
1469*4882a593Smuzhiyun 	.read_ucblocks        = dib7000m_read_unc_blocks,
1470*4882a593Smuzhiyun };
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun MODULE_AUTHOR("Patrick Boettcher <patrick.boettcher@posteo.de>");
1473*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for the DiBcom 7000MA/MB/PA/PB/MC COFDM demodulator");
1474*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1475