xref: /OK3568_Linux_fs/kernel/drivers/media/dvb-frontends/dib3000mc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for DiBcom DiB3000MC/P-demodulator.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2004-7 DiBcom (http://www.dibcom.fr/)
6*4882a593Smuzhiyun  * Copyright (C) 2004-5 Patrick Boettcher (patrick.boettcher@posteo.de)
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This code is partially based on the previous dib3000mc.c .
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <media/dvb_frontend.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "dib3000mc.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static int debug;
22*4882a593Smuzhiyun module_param(debug, int, 0644);
23*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "turn on debugging (default: 0)");
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun static int buggy_sfn_workaround;
26*4882a593Smuzhiyun module_param(buggy_sfn_workaround, int, 0644);
27*4882a593Smuzhiyun MODULE_PARM_DESC(buggy_sfn_workaround, "Enable work-around for buggy SFNs (default: 0)");
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define dprintk(fmt, arg...) do {					\
30*4882a593Smuzhiyun 	if (debug)							\
31*4882a593Smuzhiyun 		printk(KERN_DEBUG pr_fmt("%s: " fmt),			\
32*4882a593Smuzhiyun 		       __func__, ##arg);				\
33*4882a593Smuzhiyun } while (0)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct dib3000mc_state {
36*4882a593Smuzhiyun 	struct dvb_frontend demod;
37*4882a593Smuzhiyun 	struct dib3000mc_config *cfg;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	u8 i2c_addr;
40*4882a593Smuzhiyun 	struct i2c_adapter *i2c_adap;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	struct dibx000_i2c_master i2c_master;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	u32 timf;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	u32 current_bandwidth;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	u16 dev_id;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	u8 sfn_workaround_active :1;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
dib3000mc_read_word(struct dib3000mc_state * state,u16 reg)53*4882a593Smuzhiyun static u16 dib3000mc_read_word(struct dib3000mc_state *state, u16 reg)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct i2c_msg msg[2] = {
56*4882a593Smuzhiyun 		{ .addr = state->i2c_addr >> 1, .flags = 0,        .len = 2 },
57*4882a593Smuzhiyun 		{ .addr = state->i2c_addr >> 1, .flags = I2C_M_RD, .len = 2 },
58*4882a593Smuzhiyun 	};
59*4882a593Smuzhiyun 	u16 word;
60*4882a593Smuzhiyun 	u8 *b;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	b = kmalloc(4, GFP_KERNEL);
63*4882a593Smuzhiyun 	if (!b)
64*4882a593Smuzhiyun 		return 0;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	b[0] = (reg >> 8) | 0x80;
67*4882a593Smuzhiyun 	b[1] = reg;
68*4882a593Smuzhiyun 	b[2] = 0;
69*4882a593Smuzhiyun 	b[3] = 0;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	msg[0].buf = b;
72*4882a593Smuzhiyun 	msg[1].buf = b + 2;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	if (i2c_transfer(state->i2c_adap, msg, 2) != 2)
75*4882a593Smuzhiyun 		dprintk("i2c read error on %d\n",reg);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	word = (b[2] << 8) | b[3];
78*4882a593Smuzhiyun 	kfree(b);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	return word;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
dib3000mc_write_word(struct dib3000mc_state * state,u16 reg,u16 val)83*4882a593Smuzhiyun static int dib3000mc_write_word(struct dib3000mc_state *state, u16 reg, u16 val)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	struct i2c_msg msg = {
86*4882a593Smuzhiyun 		.addr = state->i2c_addr >> 1, .flags = 0, .len = 4
87*4882a593Smuzhiyun 	};
88*4882a593Smuzhiyun 	int rc;
89*4882a593Smuzhiyun 	u8 *b;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	b = kmalloc(4, GFP_KERNEL);
92*4882a593Smuzhiyun 	if (!b)
93*4882a593Smuzhiyun 		return -ENOMEM;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	b[0] = reg >> 8;
96*4882a593Smuzhiyun 	b[1] = reg;
97*4882a593Smuzhiyun 	b[2] = val >> 8;
98*4882a593Smuzhiyun 	b[3] = val;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	msg.buf = b;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	rc = i2c_transfer(state->i2c_adap, &msg, 1) != 1 ? -EREMOTEIO : 0;
103*4882a593Smuzhiyun 	kfree(b);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	return rc;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
dib3000mc_identify(struct dib3000mc_state * state)108*4882a593Smuzhiyun static int dib3000mc_identify(struct dib3000mc_state *state)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	u16 value;
111*4882a593Smuzhiyun 	if ((value = dib3000mc_read_word(state, 1025)) != 0x01b3) {
112*4882a593Smuzhiyun 		dprintk("-E-  DiB3000MC/P: wrong Vendor ID (read=0x%x)\n",value);
113*4882a593Smuzhiyun 		return -EREMOTEIO;
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	value = dib3000mc_read_word(state, 1026);
117*4882a593Smuzhiyun 	if (value != 0x3001 && value != 0x3002) {
118*4882a593Smuzhiyun 		dprintk("-E-  DiB3000MC/P: wrong Device ID (%x)\n",value);
119*4882a593Smuzhiyun 		return -EREMOTEIO;
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun 	state->dev_id = value;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	dprintk("-I-  found DiB3000MC/P: %x\n",state->dev_id);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
dib3000mc_set_timing(struct dib3000mc_state * state,s16 nfft,u32 bw,u8 update_offset)128*4882a593Smuzhiyun static int dib3000mc_set_timing(struct dib3000mc_state *state, s16 nfft, u32 bw, u8 update_offset)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	u32 timf;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	if (state->timf == 0) {
133*4882a593Smuzhiyun 		timf = 1384402; // default value for 8MHz
134*4882a593Smuzhiyun 		if (update_offset)
135*4882a593Smuzhiyun 			msleep(200); // first time we do an update
136*4882a593Smuzhiyun 	} else
137*4882a593Smuzhiyun 		timf = state->timf;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	timf *= (bw / 1000);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (update_offset) {
142*4882a593Smuzhiyun 		s16 tim_offs = dib3000mc_read_word(state, 416);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 		if (tim_offs &  0x2000)
145*4882a593Smuzhiyun 			tim_offs -= 0x4000;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 		if (nfft == TRANSMISSION_MODE_2K)
148*4882a593Smuzhiyun 			tim_offs *= 4;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 		timf += tim_offs;
151*4882a593Smuzhiyun 		state->timf = timf / (bw / 1000);
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	dprintk("timf: %d\n", timf);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	dib3000mc_write_word(state, 23, (u16) (timf >> 16));
157*4882a593Smuzhiyun 	dib3000mc_write_word(state, 24, (u16) (timf      ) & 0xffff);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
dib3000mc_setup_pwm_state(struct dib3000mc_state * state)162*4882a593Smuzhiyun static int dib3000mc_setup_pwm_state(struct dib3000mc_state *state)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	u16 reg_51, reg_52 = state->cfg->agc->setup & 0xfefb;
165*4882a593Smuzhiyun 	if (state->cfg->pwm3_inversion) {
166*4882a593Smuzhiyun 		reg_51 =  (2 << 14) | (0 << 10) | (7 << 6) | (2 << 2) | (2 << 0);
167*4882a593Smuzhiyun 		reg_52 |= (1 << 2);
168*4882a593Smuzhiyun 	} else {
169*4882a593Smuzhiyun 		reg_51 = (2 << 14) | (4 << 10) | (7 << 6) | (2 << 2) | (2 << 0);
170*4882a593Smuzhiyun 		reg_52 |= (1 << 8);
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 	dib3000mc_write_word(state, 51, reg_51);
173*4882a593Smuzhiyun 	dib3000mc_write_word(state, 52, reg_52);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (state->cfg->use_pwm3)
176*4882a593Smuzhiyun 		dib3000mc_write_word(state, 245, (1 << 3) | (1 << 0));
177*4882a593Smuzhiyun 	else
178*4882a593Smuzhiyun 		dib3000mc_write_word(state, 245, 0);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	dib3000mc_write_word(state, 1040, 0x3);
181*4882a593Smuzhiyun 	return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
dib3000mc_set_output_mode(struct dib3000mc_state * state,int mode)184*4882a593Smuzhiyun static int dib3000mc_set_output_mode(struct dib3000mc_state *state, int mode)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	int    ret = 0;
187*4882a593Smuzhiyun 	u16 fifo_threshold = 1792;
188*4882a593Smuzhiyun 	u16 outreg = 0;
189*4882a593Smuzhiyun 	u16 outmode = 0;
190*4882a593Smuzhiyun 	u16 elecout = 1;
191*4882a593Smuzhiyun 	u16 smo_reg = dib3000mc_read_word(state, 206) & 0x0010; /* keep the pid_parse bit */
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	dprintk("-I-  Setting output mode for demod %p to %d\n",
194*4882a593Smuzhiyun 			&state->demod, mode);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	switch (mode) {
197*4882a593Smuzhiyun 		case OUTMODE_HIGH_Z:  // disable
198*4882a593Smuzhiyun 			elecout = 0;
199*4882a593Smuzhiyun 			break;
200*4882a593Smuzhiyun 		case OUTMODE_MPEG2_PAR_GATED_CLK:   // STBs with parallel gated clock
201*4882a593Smuzhiyun 			outmode = 0;
202*4882a593Smuzhiyun 			break;
203*4882a593Smuzhiyun 		case OUTMODE_MPEG2_PAR_CONT_CLK:    // STBs with parallel continues clock
204*4882a593Smuzhiyun 			outmode = 1;
205*4882a593Smuzhiyun 			break;
206*4882a593Smuzhiyun 		case OUTMODE_MPEG2_SERIAL:          // STBs with serial input
207*4882a593Smuzhiyun 			outmode = 2;
208*4882a593Smuzhiyun 			break;
209*4882a593Smuzhiyun 		case OUTMODE_MPEG2_FIFO:            // e.g. USB feeding
210*4882a593Smuzhiyun 			elecout = 3;
211*4882a593Smuzhiyun 			/*ADDR @ 206 :
212*4882a593Smuzhiyun 			P_smo_error_discard  [1;6:6] = 0
213*4882a593Smuzhiyun 			P_smo_rs_discard     [1;5:5] = 0
214*4882a593Smuzhiyun 			P_smo_pid_parse      [1;4:4] = 0
215*4882a593Smuzhiyun 			P_smo_fifo_flush     [1;3:3] = 0
216*4882a593Smuzhiyun 			P_smo_mode           [2;2:1] = 11
217*4882a593Smuzhiyun 			P_smo_ovf_prot       [1;0:0] = 0
218*4882a593Smuzhiyun 			*/
219*4882a593Smuzhiyun 			smo_reg |= 3 << 1;
220*4882a593Smuzhiyun 			fifo_threshold = 512;
221*4882a593Smuzhiyun 			outmode = 5;
222*4882a593Smuzhiyun 			break;
223*4882a593Smuzhiyun 		case OUTMODE_DIVERSITY:
224*4882a593Smuzhiyun 			outmode = 4;
225*4882a593Smuzhiyun 			elecout = 1;
226*4882a593Smuzhiyun 			break;
227*4882a593Smuzhiyun 		default:
228*4882a593Smuzhiyun 			dprintk("Unhandled output_mode passed to be set for demod %p\n",&state->demod);
229*4882a593Smuzhiyun 			outmode = 0;
230*4882a593Smuzhiyun 			break;
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	if ((state->cfg->output_mpeg2_in_188_bytes))
234*4882a593Smuzhiyun 		smo_reg |= (1 << 5); // P_smo_rs_discard     [1;5:5] = 1
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	outreg = dib3000mc_read_word(state, 244) & 0x07FF;
237*4882a593Smuzhiyun 	outreg |= (outmode << 11);
238*4882a593Smuzhiyun 	ret |= dib3000mc_write_word(state,  244, outreg);
239*4882a593Smuzhiyun 	ret |= dib3000mc_write_word(state,  206, smo_reg);   /*smo_ mode*/
240*4882a593Smuzhiyun 	ret |= dib3000mc_write_word(state,  207, fifo_threshold); /* synchronous fread */
241*4882a593Smuzhiyun 	ret |= dib3000mc_write_word(state, 1040, elecout);         /* P_out_cfg */
242*4882a593Smuzhiyun 	return ret;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
dib3000mc_set_bandwidth(struct dib3000mc_state * state,u32 bw)245*4882a593Smuzhiyun static int dib3000mc_set_bandwidth(struct dib3000mc_state *state, u32 bw)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	u16 bw_cfg[6] = { 0 };
248*4882a593Smuzhiyun 	u16 imp_bw_cfg[3] = { 0 };
249*4882a593Smuzhiyun 	u16 reg;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /* settings here are for 27.7MHz */
252*4882a593Smuzhiyun 	switch (bw) {
253*4882a593Smuzhiyun 		case 8000:
254*4882a593Smuzhiyun 			bw_cfg[0] = 0x0019; bw_cfg[1] = 0x5c30; bw_cfg[2] = 0x0054; bw_cfg[3] = 0x88a0; bw_cfg[4] = 0x01a6; bw_cfg[5] = 0xab20;
255*4882a593Smuzhiyun 			imp_bw_cfg[0] = 0x04db; imp_bw_cfg[1] = 0x00db; imp_bw_cfg[2] = 0x00b7;
256*4882a593Smuzhiyun 			break;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 		case 7000:
259*4882a593Smuzhiyun 			bw_cfg[0] = 0x001c; bw_cfg[1] = 0xfba5; bw_cfg[2] = 0x0060; bw_cfg[3] = 0x9c25; bw_cfg[4] = 0x01e3; bw_cfg[5] = 0x0cb7;
260*4882a593Smuzhiyun 			imp_bw_cfg[0] = 0x04c0; imp_bw_cfg[1] = 0x00c0; imp_bw_cfg[2] = 0x00a0;
261*4882a593Smuzhiyun 			break;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		case 6000:
264*4882a593Smuzhiyun 			bw_cfg[0] = 0x0021; bw_cfg[1] = 0xd040; bw_cfg[2] = 0x0070; bw_cfg[3] = 0xb62b; bw_cfg[4] = 0x0233; bw_cfg[5] = 0x8ed5;
265*4882a593Smuzhiyun 			imp_bw_cfg[0] = 0x04a5; imp_bw_cfg[1] = 0x00a5; imp_bw_cfg[2] = 0x0089;
266*4882a593Smuzhiyun 			break;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 		case 5000:
269*4882a593Smuzhiyun 			bw_cfg[0] = 0x0028; bw_cfg[1] = 0x9380; bw_cfg[2] = 0x0087; bw_cfg[3] = 0x4100; bw_cfg[4] = 0x02a4; bw_cfg[5] = 0x4500;
270*4882a593Smuzhiyun 			imp_bw_cfg[0] = 0x0489; imp_bw_cfg[1] = 0x0089; imp_bw_cfg[2] = 0x0072;
271*4882a593Smuzhiyun 			break;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 		default: return -EINVAL;
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	for (reg = 6; reg < 12; reg++)
277*4882a593Smuzhiyun 		dib3000mc_write_word(state, reg, bw_cfg[reg - 6]);
278*4882a593Smuzhiyun 	dib3000mc_write_word(state, 12, 0x0000);
279*4882a593Smuzhiyun 	dib3000mc_write_word(state, 13, 0x03e8);
280*4882a593Smuzhiyun 	dib3000mc_write_word(state, 14, 0x0000);
281*4882a593Smuzhiyun 	dib3000mc_write_word(state, 15, 0x03f2);
282*4882a593Smuzhiyun 	dib3000mc_write_word(state, 16, 0x0001);
283*4882a593Smuzhiyun 	dib3000mc_write_word(state, 17, 0xb0d0);
284*4882a593Smuzhiyun 	// P_sec_len
285*4882a593Smuzhiyun 	dib3000mc_write_word(state, 18, 0x0393);
286*4882a593Smuzhiyun 	dib3000mc_write_word(state, 19, 0x8700);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	for (reg = 55; reg < 58; reg++)
289*4882a593Smuzhiyun 		dib3000mc_write_word(state, reg, imp_bw_cfg[reg - 55]);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	// Timing configuration
292*4882a593Smuzhiyun 	dib3000mc_set_timing(state, TRANSMISSION_MODE_2K, bw, 0);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun static u16 impulse_noise_val[29] =
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	0x38, 0x6d9, 0x3f28, 0x7a7, 0x3a74, 0x196, 0x32a, 0x48c, 0x3ffe, 0x7f3,
301*4882a593Smuzhiyun 	0x2d94, 0x76, 0x53d, 0x3ff8, 0x7e3, 0x3320, 0x76, 0x5b3, 0x3feb, 0x7d2,
302*4882a593Smuzhiyun 	0x365e, 0x76, 0x48c, 0x3ffe, 0x5b3, 0x3feb, 0x76, 0x0000, 0xd
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
dib3000mc_set_impulse_noise(struct dib3000mc_state * state,u8 mode,s16 nfft)305*4882a593Smuzhiyun static void dib3000mc_set_impulse_noise(struct dib3000mc_state *state, u8 mode, s16 nfft)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	u16 i;
308*4882a593Smuzhiyun 	for (i = 58; i < 87; i++)
309*4882a593Smuzhiyun 		dib3000mc_write_word(state, i, impulse_noise_val[i-58]);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (nfft == TRANSMISSION_MODE_8K) {
312*4882a593Smuzhiyun 		dib3000mc_write_word(state, 58, 0x3b);
313*4882a593Smuzhiyun 		dib3000mc_write_word(state, 84, 0x00);
314*4882a593Smuzhiyun 		dib3000mc_write_word(state, 85, 0x8200);
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	dib3000mc_write_word(state, 34, 0x1294);
318*4882a593Smuzhiyun 	dib3000mc_write_word(state, 35, 0x1ff8);
319*4882a593Smuzhiyun 	if (mode == 1)
320*4882a593Smuzhiyun 		dib3000mc_write_word(state, 55, dib3000mc_read_word(state, 55) | (1 << 10));
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
dib3000mc_init(struct dvb_frontend * demod)323*4882a593Smuzhiyun static int dib3000mc_init(struct dvb_frontend *demod)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct dib3000mc_state *state = demod->demodulator_priv;
326*4882a593Smuzhiyun 	struct dibx000_agc_config *agc = state->cfg->agc;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	// Restart Configuration
329*4882a593Smuzhiyun 	dib3000mc_write_word(state, 1027, 0x8000);
330*4882a593Smuzhiyun 	dib3000mc_write_word(state, 1027, 0x0000);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	// power up the demod + mobility configuration
333*4882a593Smuzhiyun 	dib3000mc_write_word(state, 140, 0x0000);
334*4882a593Smuzhiyun 	dib3000mc_write_word(state, 1031, 0);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (state->cfg->mobile_mode) {
337*4882a593Smuzhiyun 		dib3000mc_write_word(state, 139,  0x0000);
338*4882a593Smuzhiyun 		dib3000mc_write_word(state, 141,  0x0000);
339*4882a593Smuzhiyun 		dib3000mc_write_word(state, 175,  0x0002);
340*4882a593Smuzhiyun 		dib3000mc_write_word(state, 1032, 0x0000);
341*4882a593Smuzhiyun 	} else {
342*4882a593Smuzhiyun 		dib3000mc_write_word(state, 139,  0x0001);
343*4882a593Smuzhiyun 		dib3000mc_write_word(state, 141,  0x0000);
344*4882a593Smuzhiyun 		dib3000mc_write_word(state, 175,  0x0000);
345*4882a593Smuzhiyun 		dib3000mc_write_word(state, 1032, 0x012C);
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 	dib3000mc_write_word(state, 1033, 0x0000);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	// P_clk_cfg
350*4882a593Smuzhiyun 	dib3000mc_write_word(state, 1037, 0x3130);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	// other configurations
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	// P_ctrl_sfreq
355*4882a593Smuzhiyun 	dib3000mc_write_word(state, 33, (5 << 0));
356*4882a593Smuzhiyun 	dib3000mc_write_word(state, 88, (1 << 10) | (0x10 << 0));
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	// Phase noise control
359*4882a593Smuzhiyun 	// P_fft_phacor_inh, P_fft_phacor_cpe, P_fft_powrange
360*4882a593Smuzhiyun 	dib3000mc_write_word(state, 99, (1 << 9) | (0x20 << 0));
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	if (state->cfg->phase_noise_mode == 0)
363*4882a593Smuzhiyun 		dib3000mc_write_word(state, 111, 0x00);
364*4882a593Smuzhiyun 	else
365*4882a593Smuzhiyun 		dib3000mc_write_word(state, 111, 0x02);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	// P_agc_global
368*4882a593Smuzhiyun 	dib3000mc_write_word(state, 50, 0x8000);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	// agc setup misc
371*4882a593Smuzhiyun 	dib3000mc_setup_pwm_state(state);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	// P_agc_counter_lock
374*4882a593Smuzhiyun 	dib3000mc_write_word(state, 53, 0x87);
375*4882a593Smuzhiyun 	// P_agc_counter_unlock
376*4882a593Smuzhiyun 	dib3000mc_write_word(state, 54, 0x87);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* agc */
379*4882a593Smuzhiyun 	dib3000mc_write_word(state, 36, state->cfg->max_time);
380*4882a593Smuzhiyun 	dib3000mc_write_word(state, 37, (state->cfg->agc_command1 << 13) | (state->cfg->agc_command2 << 12) | (0x1d << 0));
381*4882a593Smuzhiyun 	dib3000mc_write_word(state, 38, state->cfg->pwm3_value);
382*4882a593Smuzhiyun 	dib3000mc_write_word(state, 39, state->cfg->ln_adc_level);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	// set_agc_loop_Bw
385*4882a593Smuzhiyun 	dib3000mc_write_word(state, 40, 0x0179);
386*4882a593Smuzhiyun 	dib3000mc_write_word(state, 41, 0x03f0);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	dib3000mc_write_word(state, 42, agc->agc1_max);
389*4882a593Smuzhiyun 	dib3000mc_write_word(state, 43, agc->agc1_min);
390*4882a593Smuzhiyun 	dib3000mc_write_word(state, 44, agc->agc2_max);
391*4882a593Smuzhiyun 	dib3000mc_write_word(state, 45, agc->agc2_min);
392*4882a593Smuzhiyun 	dib3000mc_write_word(state, 46, (agc->agc1_pt1 << 8) | agc->agc1_pt2);
393*4882a593Smuzhiyun 	dib3000mc_write_word(state, 47, (agc->agc1_slope1 << 8) | agc->agc1_slope2);
394*4882a593Smuzhiyun 	dib3000mc_write_word(state, 48, (agc->agc2_pt1 << 8) | agc->agc2_pt2);
395*4882a593Smuzhiyun 	dib3000mc_write_word(state, 49, (agc->agc2_slope1 << 8) | agc->agc2_slope2);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun // Begin: TimeOut registers
398*4882a593Smuzhiyun 	// P_pha3_thres
399*4882a593Smuzhiyun 	dib3000mc_write_word(state, 110, 3277);
400*4882a593Smuzhiyun 	// P_timf_alpha = 6, P_corm_alpha = 6, P_corm_thres = 0x80
401*4882a593Smuzhiyun 	dib3000mc_write_word(state,  26, 0x6680);
402*4882a593Smuzhiyun 	// lock_mask0
403*4882a593Smuzhiyun 	dib3000mc_write_word(state, 1, 4);
404*4882a593Smuzhiyun 	// lock_mask1
405*4882a593Smuzhiyun 	dib3000mc_write_word(state, 2, 4);
406*4882a593Smuzhiyun 	// lock_mask2
407*4882a593Smuzhiyun 	dib3000mc_write_word(state, 3, 0x1000);
408*4882a593Smuzhiyun 	// P_search_maxtrial=1
409*4882a593Smuzhiyun 	dib3000mc_write_word(state, 5, 1);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	dib3000mc_set_bandwidth(state, 8000);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	// div_lock_mask
414*4882a593Smuzhiyun 	dib3000mc_write_word(state,  4, 0x814);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	dib3000mc_write_word(state, 21, (1 << 9) | 0x164);
417*4882a593Smuzhiyun 	dib3000mc_write_word(state, 22, 0x463d);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	// Spurious rm cfg
420*4882a593Smuzhiyun 	// P_cspu_regul, P_cspu_win_cut
421*4882a593Smuzhiyun 	dib3000mc_write_word(state, 120, 0x200f);
422*4882a593Smuzhiyun 	// P_adp_selec_monit
423*4882a593Smuzhiyun 	dib3000mc_write_word(state, 134, 0);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	// Fec cfg
426*4882a593Smuzhiyun 	dib3000mc_write_word(state, 195, 0x10);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	// diversity register: P_dvsy_sync_wait..
429*4882a593Smuzhiyun 	dib3000mc_write_word(state, 180, 0x2FF0);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	// Impulse noise configuration
432*4882a593Smuzhiyun 	dib3000mc_set_impulse_noise(state, 0, TRANSMISSION_MODE_8K);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	// output mode set-up
435*4882a593Smuzhiyun 	dib3000mc_set_output_mode(state, OUTMODE_HIGH_Z);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* close the i2c-gate */
438*4882a593Smuzhiyun 	dib3000mc_write_word(state, 769, (1 << 7) );
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	return 0;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
dib3000mc_sleep(struct dvb_frontend * demod)443*4882a593Smuzhiyun static int dib3000mc_sleep(struct dvb_frontend *demod)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	struct dib3000mc_state *state = demod->demodulator_priv;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	dib3000mc_write_word(state, 1031, 0xFFFF);
448*4882a593Smuzhiyun 	dib3000mc_write_word(state, 1032, 0xFFFF);
449*4882a593Smuzhiyun 	dib3000mc_write_word(state, 1033, 0xFFF0);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	return 0;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
dib3000mc_set_adp_cfg(struct dib3000mc_state * state,s16 qam)454*4882a593Smuzhiyun static void dib3000mc_set_adp_cfg(struct dib3000mc_state *state, s16 qam)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	u16 cfg[4] = { 0 },reg;
457*4882a593Smuzhiyun 	switch (qam) {
458*4882a593Smuzhiyun 		case QPSK:
459*4882a593Smuzhiyun 			cfg[0] = 0x099a; cfg[1] = 0x7fae; cfg[2] = 0x0333; cfg[3] = 0x7ff0;
460*4882a593Smuzhiyun 			break;
461*4882a593Smuzhiyun 		case QAM_16:
462*4882a593Smuzhiyun 			cfg[0] = 0x023d; cfg[1] = 0x7fdf; cfg[2] = 0x00a4; cfg[3] = 0x7ff0;
463*4882a593Smuzhiyun 			break;
464*4882a593Smuzhiyun 		case QAM_64:
465*4882a593Smuzhiyun 			cfg[0] = 0x0148; cfg[1] = 0x7ff0; cfg[2] = 0x00a4; cfg[3] = 0x7ff8;
466*4882a593Smuzhiyun 			break;
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 	for (reg = 129; reg < 133; reg++)
469*4882a593Smuzhiyun 		dib3000mc_write_word(state, reg, cfg[reg - 129]);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
dib3000mc_set_channel_cfg(struct dib3000mc_state * state,struct dtv_frontend_properties * ch,u16 seq)472*4882a593Smuzhiyun static void dib3000mc_set_channel_cfg(struct dib3000mc_state *state,
473*4882a593Smuzhiyun 				      struct dtv_frontend_properties *ch, u16 seq)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	u16 value;
476*4882a593Smuzhiyun 	u32 bw = BANDWIDTH_TO_KHZ(ch->bandwidth_hz);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	dib3000mc_set_bandwidth(state, bw);
479*4882a593Smuzhiyun 	dib3000mc_set_timing(state, ch->transmission_mode, bw, 0);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun #if 1
482*4882a593Smuzhiyun 	dib3000mc_write_word(state, 100, (16 << 6) + 9);
483*4882a593Smuzhiyun #else
484*4882a593Smuzhiyun 	if (boost)
485*4882a593Smuzhiyun 		dib3000mc_write_word(state, 100, (11 << 6) + 6);
486*4882a593Smuzhiyun 	else
487*4882a593Smuzhiyun 		dib3000mc_write_word(state, 100, (16 << 6) + 9);
488*4882a593Smuzhiyun #endif
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	dib3000mc_write_word(state, 1027, 0x0800);
491*4882a593Smuzhiyun 	dib3000mc_write_word(state, 1027, 0x0000);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	//Default cfg isi offset adp
494*4882a593Smuzhiyun 	dib3000mc_write_word(state, 26,  0x6680);
495*4882a593Smuzhiyun 	dib3000mc_write_word(state, 29,  0x1273);
496*4882a593Smuzhiyun 	dib3000mc_write_word(state, 33,       5);
497*4882a593Smuzhiyun 	dib3000mc_set_adp_cfg(state, QAM_16);
498*4882a593Smuzhiyun 	dib3000mc_write_word(state, 133,  15564);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	dib3000mc_write_word(state, 12 , 0x0);
501*4882a593Smuzhiyun 	dib3000mc_write_word(state, 13 , 0x3e8);
502*4882a593Smuzhiyun 	dib3000mc_write_word(state, 14 , 0x0);
503*4882a593Smuzhiyun 	dib3000mc_write_word(state, 15 , 0x3f2);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	dib3000mc_write_word(state, 93,0);
506*4882a593Smuzhiyun 	dib3000mc_write_word(state, 94,0);
507*4882a593Smuzhiyun 	dib3000mc_write_word(state, 95,0);
508*4882a593Smuzhiyun 	dib3000mc_write_word(state, 96,0);
509*4882a593Smuzhiyun 	dib3000mc_write_word(state, 97,0);
510*4882a593Smuzhiyun 	dib3000mc_write_word(state, 98,0);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	dib3000mc_set_impulse_noise(state, 0, ch->transmission_mode);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	value = 0;
515*4882a593Smuzhiyun 	switch (ch->transmission_mode) {
516*4882a593Smuzhiyun 		case TRANSMISSION_MODE_2K: value |= (0 << 7); break;
517*4882a593Smuzhiyun 		default:
518*4882a593Smuzhiyun 		case TRANSMISSION_MODE_8K: value |= (1 << 7); break;
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun 	switch (ch->guard_interval) {
521*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_32: value |= (0 << 5); break;
522*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_16: value |= (1 << 5); break;
523*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_4:  value |= (3 << 5); break;
524*4882a593Smuzhiyun 		default:
525*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_8:  value |= (2 << 5); break;
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 	switch (ch->modulation) {
528*4882a593Smuzhiyun 		case QPSK:  value |= (0 << 3); break;
529*4882a593Smuzhiyun 		case QAM_16: value |= (1 << 3); break;
530*4882a593Smuzhiyun 		default:
531*4882a593Smuzhiyun 		case QAM_64: value |= (2 << 3); break;
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun 	switch (HIERARCHY_1) {
534*4882a593Smuzhiyun 		case HIERARCHY_2: value |= 2; break;
535*4882a593Smuzhiyun 		case HIERARCHY_4: value |= 4; break;
536*4882a593Smuzhiyun 		default:
537*4882a593Smuzhiyun 		case HIERARCHY_1: value |= 1; break;
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 	dib3000mc_write_word(state, 0, value);
540*4882a593Smuzhiyun 	dib3000mc_write_word(state, 5, (1 << 8) | ((seq & 0xf) << 4));
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	value = 0;
543*4882a593Smuzhiyun 	if (ch->hierarchy == 1)
544*4882a593Smuzhiyun 		value |= (1 << 4);
545*4882a593Smuzhiyun 	if (1 == 1)
546*4882a593Smuzhiyun 		value |= 1;
547*4882a593Smuzhiyun 	switch ((ch->hierarchy == 0 || 1 == 1) ? ch->code_rate_HP : ch->code_rate_LP) {
548*4882a593Smuzhiyun 		case FEC_2_3: value |= (2 << 1); break;
549*4882a593Smuzhiyun 		case FEC_3_4: value |= (3 << 1); break;
550*4882a593Smuzhiyun 		case FEC_5_6: value |= (5 << 1); break;
551*4882a593Smuzhiyun 		case FEC_7_8: value |= (7 << 1); break;
552*4882a593Smuzhiyun 		default:
553*4882a593Smuzhiyun 		case FEC_1_2: value |= (1 << 1); break;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 	dib3000mc_write_word(state, 181, value);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	// diversity synchro delay add 50% SFN margin
558*4882a593Smuzhiyun 	switch (ch->transmission_mode) {
559*4882a593Smuzhiyun 		case TRANSMISSION_MODE_8K: value = 256; break;
560*4882a593Smuzhiyun 		case TRANSMISSION_MODE_2K:
561*4882a593Smuzhiyun 		default: value = 64; break;
562*4882a593Smuzhiyun 	}
563*4882a593Smuzhiyun 	switch (ch->guard_interval) {
564*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_16: value *= 2; break;
565*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_8:  value *= 4; break;
566*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_4:  value *= 8; break;
567*4882a593Smuzhiyun 		default:
568*4882a593Smuzhiyun 		case GUARD_INTERVAL_1_32: value *= 1; break;
569*4882a593Smuzhiyun 	}
570*4882a593Smuzhiyun 	value <<= 4;
571*4882a593Smuzhiyun 	value |= dib3000mc_read_word(state, 180) & 0x000f;
572*4882a593Smuzhiyun 	dib3000mc_write_word(state, 180, value);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	// restart demod
575*4882a593Smuzhiyun 	value = dib3000mc_read_word(state, 0);
576*4882a593Smuzhiyun 	dib3000mc_write_word(state, 0, value | (1 << 9));
577*4882a593Smuzhiyun 	dib3000mc_write_word(state, 0, value);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	msleep(30);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	dib3000mc_set_impulse_noise(state, state->cfg->impulse_noise_mode, ch->transmission_mode);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
dib3000mc_autosearch_start(struct dvb_frontend * demod)584*4882a593Smuzhiyun static int dib3000mc_autosearch_start(struct dvb_frontend *demod)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	struct dtv_frontend_properties *chan = &demod->dtv_property_cache;
587*4882a593Smuzhiyun 	struct dib3000mc_state *state = demod->demodulator_priv;
588*4882a593Smuzhiyun 	u16 reg;
589*4882a593Smuzhiyun //	u32 val;
590*4882a593Smuzhiyun 	struct dtv_frontend_properties schan;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	schan = *chan;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	/* TODO what is that ? */
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/* a channel for autosearch */
597*4882a593Smuzhiyun 	schan.transmission_mode = TRANSMISSION_MODE_8K;
598*4882a593Smuzhiyun 	schan.guard_interval = GUARD_INTERVAL_1_32;
599*4882a593Smuzhiyun 	schan.modulation = QAM_64;
600*4882a593Smuzhiyun 	schan.code_rate_HP = FEC_2_3;
601*4882a593Smuzhiyun 	schan.code_rate_LP = FEC_2_3;
602*4882a593Smuzhiyun 	schan.hierarchy = 0;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	dib3000mc_set_channel_cfg(state, &schan, 11);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	reg = dib3000mc_read_word(state, 0);
607*4882a593Smuzhiyun 	dib3000mc_write_word(state, 0, reg | (1 << 8));
608*4882a593Smuzhiyun 	dib3000mc_read_word(state, 511);
609*4882a593Smuzhiyun 	dib3000mc_write_word(state, 0, reg);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	return 0;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
dib3000mc_autosearch_is_irq(struct dvb_frontend * demod)614*4882a593Smuzhiyun static int dib3000mc_autosearch_is_irq(struct dvb_frontend *demod)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	struct dib3000mc_state *state = demod->demodulator_priv;
617*4882a593Smuzhiyun 	u16 irq_pending = dib3000mc_read_word(state, 511);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (irq_pending & 0x1) // failed
620*4882a593Smuzhiyun 		return 1;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	if (irq_pending & 0x2) // succeeded
623*4882a593Smuzhiyun 		return 2;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	return 0; // still pending
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
dib3000mc_tune(struct dvb_frontend * demod)628*4882a593Smuzhiyun static int dib3000mc_tune(struct dvb_frontend *demod)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	struct dtv_frontend_properties *ch = &demod->dtv_property_cache;
631*4882a593Smuzhiyun 	struct dib3000mc_state *state = demod->demodulator_priv;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	// ** configure demod **
634*4882a593Smuzhiyun 	dib3000mc_set_channel_cfg(state, ch, 0);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	// activates isi
637*4882a593Smuzhiyun 	if (state->sfn_workaround_active) {
638*4882a593Smuzhiyun 		dprintk("SFN workaround is active\n");
639*4882a593Smuzhiyun 		dib3000mc_write_word(state, 29, 0x1273);
640*4882a593Smuzhiyun 		dib3000mc_write_word(state, 108, 0x4000); // P_pha3_force_pha_shift
641*4882a593Smuzhiyun 	} else {
642*4882a593Smuzhiyun 		dib3000mc_write_word(state, 29, 0x1073);
643*4882a593Smuzhiyun 		dib3000mc_write_word(state, 108, 0x0000); // P_pha3_force_pha_shift
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	dib3000mc_set_adp_cfg(state, (u8)ch->modulation);
647*4882a593Smuzhiyun 	if (ch->transmission_mode == TRANSMISSION_MODE_8K) {
648*4882a593Smuzhiyun 		dib3000mc_write_word(state, 26, 38528);
649*4882a593Smuzhiyun 		dib3000mc_write_word(state, 33, 8);
650*4882a593Smuzhiyun 	} else {
651*4882a593Smuzhiyun 		dib3000mc_write_word(state, 26, 30336);
652*4882a593Smuzhiyun 		dib3000mc_write_word(state, 33, 6);
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (dib3000mc_read_word(state, 509) & 0x80)
656*4882a593Smuzhiyun 		dib3000mc_set_timing(state, ch->transmission_mode,
657*4882a593Smuzhiyun 				     BANDWIDTH_TO_KHZ(ch->bandwidth_hz), 1);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	return 0;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
dib3000mc_get_tuner_i2c_master(struct dvb_frontend * demod,int gating)662*4882a593Smuzhiyun struct i2c_adapter * dib3000mc_get_tuner_i2c_master(struct dvb_frontend *demod, int gating)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	struct dib3000mc_state *st = demod->demodulator_priv;
665*4882a593Smuzhiyun 	return dibx000_get_i2c_adapter(&st->i2c_master, DIBX000_I2C_INTERFACE_TUNER, gating);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun EXPORT_SYMBOL(dib3000mc_get_tuner_i2c_master);
669*4882a593Smuzhiyun 
dib3000mc_get_frontend(struct dvb_frontend * fe,struct dtv_frontend_properties * fep)670*4882a593Smuzhiyun static int dib3000mc_get_frontend(struct dvb_frontend* fe,
671*4882a593Smuzhiyun 				  struct dtv_frontend_properties *fep)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	struct dib3000mc_state *state = fe->demodulator_priv;
674*4882a593Smuzhiyun 	u16 tps = dib3000mc_read_word(state,458);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	fep->inversion = INVERSION_AUTO;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	fep->bandwidth_hz = state->current_bandwidth;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	switch ((tps >> 8) & 0x1) {
681*4882a593Smuzhiyun 		case 0: fep->transmission_mode = TRANSMISSION_MODE_2K; break;
682*4882a593Smuzhiyun 		case 1: fep->transmission_mode = TRANSMISSION_MODE_8K; break;
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	switch (tps & 0x3) {
686*4882a593Smuzhiyun 		case 0: fep->guard_interval = GUARD_INTERVAL_1_32; break;
687*4882a593Smuzhiyun 		case 1: fep->guard_interval = GUARD_INTERVAL_1_16; break;
688*4882a593Smuzhiyun 		case 2: fep->guard_interval = GUARD_INTERVAL_1_8; break;
689*4882a593Smuzhiyun 		case 3: fep->guard_interval = GUARD_INTERVAL_1_4; break;
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	switch ((tps >> 13) & 0x3) {
693*4882a593Smuzhiyun 		case 0: fep->modulation = QPSK; break;
694*4882a593Smuzhiyun 		case 1: fep->modulation = QAM_16; break;
695*4882a593Smuzhiyun 		case 2:
696*4882a593Smuzhiyun 		default: fep->modulation = QAM_64; break;
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/* as long as the frontend_param structure is fixed for hierarchical transmission I refuse to use it */
700*4882a593Smuzhiyun 	/* (tps >> 12) & 0x1 == hrch is used, (tps >> 9) & 0x7 == alpha */
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	fep->hierarchy = HIERARCHY_NONE;
703*4882a593Smuzhiyun 	switch ((tps >> 5) & 0x7) {
704*4882a593Smuzhiyun 		case 1: fep->code_rate_HP = FEC_1_2; break;
705*4882a593Smuzhiyun 		case 2: fep->code_rate_HP = FEC_2_3; break;
706*4882a593Smuzhiyun 		case 3: fep->code_rate_HP = FEC_3_4; break;
707*4882a593Smuzhiyun 		case 5: fep->code_rate_HP = FEC_5_6; break;
708*4882a593Smuzhiyun 		case 7:
709*4882a593Smuzhiyun 		default: fep->code_rate_HP = FEC_7_8; break;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	}
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	switch ((tps >> 2) & 0x7) {
714*4882a593Smuzhiyun 		case 1: fep->code_rate_LP = FEC_1_2; break;
715*4882a593Smuzhiyun 		case 2: fep->code_rate_LP = FEC_2_3; break;
716*4882a593Smuzhiyun 		case 3: fep->code_rate_LP = FEC_3_4; break;
717*4882a593Smuzhiyun 		case 5: fep->code_rate_LP = FEC_5_6; break;
718*4882a593Smuzhiyun 		case 7:
719*4882a593Smuzhiyun 		default: fep->code_rate_LP = FEC_7_8; break;
720*4882a593Smuzhiyun 	}
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	return 0;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun 
dib3000mc_set_frontend(struct dvb_frontend * fe)725*4882a593Smuzhiyun static int dib3000mc_set_frontend(struct dvb_frontend *fe)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	struct dtv_frontend_properties *fep = &fe->dtv_property_cache;
728*4882a593Smuzhiyun 	struct dib3000mc_state *state = fe->demodulator_priv;
729*4882a593Smuzhiyun 	int ret;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	dib3000mc_set_output_mode(state, OUTMODE_HIGH_Z);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	state->current_bandwidth = fep->bandwidth_hz;
734*4882a593Smuzhiyun 	dib3000mc_set_bandwidth(state, BANDWIDTH_TO_KHZ(fep->bandwidth_hz));
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/* maybe the parameter has been changed */
737*4882a593Smuzhiyun 	state->sfn_workaround_active = buggy_sfn_workaround;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	if (fe->ops.tuner_ops.set_params) {
740*4882a593Smuzhiyun 		fe->ops.tuner_ops.set_params(fe);
741*4882a593Smuzhiyun 		msleep(100);
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	if (fep->transmission_mode  == TRANSMISSION_MODE_AUTO ||
745*4882a593Smuzhiyun 	    fep->guard_interval == GUARD_INTERVAL_AUTO ||
746*4882a593Smuzhiyun 	    fep->modulation     == QAM_AUTO ||
747*4882a593Smuzhiyun 	    fep->code_rate_HP   == FEC_AUTO) {
748*4882a593Smuzhiyun 		int i = 1000, found;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 		dib3000mc_autosearch_start(fe);
751*4882a593Smuzhiyun 		do {
752*4882a593Smuzhiyun 			msleep(1);
753*4882a593Smuzhiyun 			found = dib3000mc_autosearch_is_irq(fe);
754*4882a593Smuzhiyun 		} while (found == 0 && i--);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 		dprintk("autosearch returns: %d\n",found);
757*4882a593Smuzhiyun 		if (found == 0 || found == 1)
758*4882a593Smuzhiyun 			return 0; // no channel found
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 		dib3000mc_get_frontend(fe, fep);
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	ret = dib3000mc_tune(fe);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/* make this a config parameter */
766*4882a593Smuzhiyun 	dib3000mc_set_output_mode(state, OUTMODE_MPEG2_FIFO);
767*4882a593Smuzhiyun 	return ret;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
dib3000mc_read_status(struct dvb_frontend * fe,enum fe_status * stat)770*4882a593Smuzhiyun static int dib3000mc_read_status(struct dvb_frontend *fe, enum fe_status *stat)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	struct dib3000mc_state *state = fe->demodulator_priv;
773*4882a593Smuzhiyun 	u16 lock = dib3000mc_read_word(state, 509);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	*stat = 0;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	if (lock & 0x8000)
778*4882a593Smuzhiyun 		*stat |= FE_HAS_SIGNAL;
779*4882a593Smuzhiyun 	if (lock & 0x3000)
780*4882a593Smuzhiyun 		*stat |= FE_HAS_CARRIER;
781*4882a593Smuzhiyun 	if (lock & 0x0100)
782*4882a593Smuzhiyun 		*stat |= FE_HAS_VITERBI;
783*4882a593Smuzhiyun 	if (lock & 0x0010)
784*4882a593Smuzhiyun 		*stat |= FE_HAS_SYNC;
785*4882a593Smuzhiyun 	if (lock & 0x0008)
786*4882a593Smuzhiyun 		*stat |= FE_HAS_LOCK;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	return 0;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
dib3000mc_read_ber(struct dvb_frontend * fe,u32 * ber)791*4882a593Smuzhiyun static int dib3000mc_read_ber(struct dvb_frontend *fe, u32 *ber)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	struct dib3000mc_state *state = fe->demodulator_priv;
794*4882a593Smuzhiyun 	*ber = (dib3000mc_read_word(state, 500) << 16) | dib3000mc_read_word(state, 501);
795*4882a593Smuzhiyun 	return 0;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun 
dib3000mc_read_unc_blocks(struct dvb_frontend * fe,u32 * unc)798*4882a593Smuzhiyun static int dib3000mc_read_unc_blocks(struct dvb_frontend *fe, u32 *unc)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	struct dib3000mc_state *state = fe->demodulator_priv;
801*4882a593Smuzhiyun 	*unc = dib3000mc_read_word(state, 508);
802*4882a593Smuzhiyun 	return 0;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
dib3000mc_read_signal_strength(struct dvb_frontend * fe,u16 * strength)805*4882a593Smuzhiyun static int dib3000mc_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	struct dib3000mc_state *state = fe->demodulator_priv;
808*4882a593Smuzhiyun 	u16 val = dib3000mc_read_word(state, 392);
809*4882a593Smuzhiyun 	*strength = 65535 - val;
810*4882a593Smuzhiyun 	return 0;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun 
dib3000mc_read_snr(struct dvb_frontend * fe,u16 * snr)813*4882a593Smuzhiyun static int dib3000mc_read_snr(struct dvb_frontend* fe, u16 *snr)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun 	*snr = 0x0000;
816*4882a593Smuzhiyun 	return 0;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun 
dib3000mc_fe_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * tune)819*4882a593Smuzhiyun static int dib3000mc_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	tune->min_delay_ms = 1000;
822*4882a593Smuzhiyun 	return 0;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun 
dib3000mc_release(struct dvb_frontend * fe)825*4882a593Smuzhiyun static void dib3000mc_release(struct dvb_frontend *fe)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun 	struct dib3000mc_state *state = fe->demodulator_priv;
828*4882a593Smuzhiyun 	dibx000_exit_i2c_master(&state->i2c_master);
829*4882a593Smuzhiyun 	kfree(state);
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun 
dib3000mc_pid_control(struct dvb_frontend * fe,int index,int pid,int onoff)832*4882a593Smuzhiyun int dib3000mc_pid_control(struct dvb_frontend *fe, int index, int pid,int onoff)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun 	struct dib3000mc_state *state = fe->demodulator_priv;
835*4882a593Smuzhiyun 	dib3000mc_write_word(state, 212 + index,  onoff ? (1 << 13) | pid : 0);
836*4882a593Smuzhiyun 	return 0;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun EXPORT_SYMBOL(dib3000mc_pid_control);
839*4882a593Smuzhiyun 
dib3000mc_pid_parse(struct dvb_frontend * fe,int onoff)840*4882a593Smuzhiyun int dib3000mc_pid_parse(struct dvb_frontend *fe, int onoff)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun 	struct dib3000mc_state *state = fe->demodulator_priv;
843*4882a593Smuzhiyun 	u16 tmp = dib3000mc_read_word(state, 206) & ~(1 << 4);
844*4882a593Smuzhiyun 	tmp |= (onoff << 4);
845*4882a593Smuzhiyun 	return dib3000mc_write_word(state, 206, tmp);
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun EXPORT_SYMBOL(dib3000mc_pid_parse);
848*4882a593Smuzhiyun 
dib3000mc_set_config(struct dvb_frontend * fe,struct dib3000mc_config * cfg)849*4882a593Smuzhiyun void dib3000mc_set_config(struct dvb_frontend *fe, struct dib3000mc_config *cfg)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	struct dib3000mc_state *state = fe->demodulator_priv;
852*4882a593Smuzhiyun 	state->cfg = cfg;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun EXPORT_SYMBOL(dib3000mc_set_config);
855*4882a593Smuzhiyun 
dib3000mc_i2c_enumeration(struct i2c_adapter * i2c,int no_of_demods,u8 default_addr,struct dib3000mc_config cfg[])856*4882a593Smuzhiyun int dib3000mc_i2c_enumeration(struct i2c_adapter *i2c, int no_of_demods, u8 default_addr, struct dib3000mc_config cfg[])
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	struct dib3000mc_state *dmcst;
859*4882a593Smuzhiyun 	int k;
860*4882a593Smuzhiyun 	u8 new_addr;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	static u8 DIB3000MC_I2C_ADDRESS[] = {20,22,24,26};
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	dmcst = kzalloc(sizeof(struct dib3000mc_state), GFP_KERNEL);
865*4882a593Smuzhiyun 	if (dmcst == NULL)
866*4882a593Smuzhiyun 		return -ENOMEM;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	dmcst->i2c_adap = i2c;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	for (k = no_of_demods-1; k >= 0; k--) {
871*4882a593Smuzhiyun 		dmcst->cfg = &cfg[k];
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 		/* designated i2c address */
874*4882a593Smuzhiyun 		new_addr          = DIB3000MC_I2C_ADDRESS[k];
875*4882a593Smuzhiyun 		dmcst->i2c_addr = new_addr;
876*4882a593Smuzhiyun 		if (dib3000mc_identify(dmcst) != 0) {
877*4882a593Smuzhiyun 			dmcst->i2c_addr = default_addr;
878*4882a593Smuzhiyun 			if (dib3000mc_identify(dmcst) != 0) {
879*4882a593Smuzhiyun 				dprintk("-E-  DiB3000P/MC #%d: not identified\n", k);
880*4882a593Smuzhiyun 				kfree(dmcst);
881*4882a593Smuzhiyun 				return -ENODEV;
882*4882a593Smuzhiyun 			}
883*4882a593Smuzhiyun 		}
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 		dib3000mc_set_output_mode(dmcst, OUTMODE_MPEG2_PAR_CONT_CLK);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 		// set new i2c address and force divstr (Bit 1) to value 0 (Bit 0)
888*4882a593Smuzhiyun 		dib3000mc_write_word(dmcst, 1024, (new_addr << 3) | 0x1);
889*4882a593Smuzhiyun 		dmcst->i2c_addr = new_addr;
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	for (k = 0; k < no_of_demods; k++) {
893*4882a593Smuzhiyun 		dmcst->cfg = &cfg[k];
894*4882a593Smuzhiyun 		dmcst->i2c_addr = DIB3000MC_I2C_ADDRESS[k];
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 		dib3000mc_write_word(dmcst, 1024, dmcst->i2c_addr << 3);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 		/* turn off data output */
899*4882a593Smuzhiyun 		dib3000mc_set_output_mode(dmcst, OUTMODE_HIGH_Z);
900*4882a593Smuzhiyun 	}
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	kfree(dmcst);
903*4882a593Smuzhiyun 	return 0;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun EXPORT_SYMBOL(dib3000mc_i2c_enumeration);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun static const struct dvb_frontend_ops dib3000mc_ops;
908*4882a593Smuzhiyun 
dib3000mc_attach(struct i2c_adapter * i2c_adap,u8 i2c_addr,struct dib3000mc_config * cfg)909*4882a593Smuzhiyun struct dvb_frontend * dib3000mc_attach(struct i2c_adapter *i2c_adap, u8 i2c_addr, struct dib3000mc_config *cfg)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun 	struct dvb_frontend *demod;
912*4882a593Smuzhiyun 	struct dib3000mc_state *st;
913*4882a593Smuzhiyun 	st = kzalloc(sizeof(struct dib3000mc_state), GFP_KERNEL);
914*4882a593Smuzhiyun 	if (st == NULL)
915*4882a593Smuzhiyun 		return NULL;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	st->cfg = cfg;
918*4882a593Smuzhiyun 	st->i2c_adap = i2c_adap;
919*4882a593Smuzhiyun 	st->i2c_addr = i2c_addr;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	demod                   = &st->demod;
922*4882a593Smuzhiyun 	demod->demodulator_priv = st;
923*4882a593Smuzhiyun 	memcpy(&st->demod.ops, &dib3000mc_ops, sizeof(struct dvb_frontend_ops));
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	if (dib3000mc_identify(st) != 0)
926*4882a593Smuzhiyun 		goto error;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	dibx000_init_i2c_master(&st->i2c_master, DIB3000MC, st->i2c_adap, st->i2c_addr);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	dib3000mc_write_word(st, 1037, 0x3130);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	return demod;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun error:
935*4882a593Smuzhiyun 	kfree(st);
936*4882a593Smuzhiyun 	return NULL;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun EXPORT_SYMBOL(dib3000mc_attach);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun static const struct dvb_frontend_ops dib3000mc_ops = {
941*4882a593Smuzhiyun 	.delsys = { SYS_DVBT },
942*4882a593Smuzhiyun 	.info = {
943*4882a593Smuzhiyun 		.name = "DiBcom 3000MC/P",
944*4882a593Smuzhiyun 		.frequency_min_hz      =  44250 * kHz,
945*4882a593Smuzhiyun 		.frequency_max_hz      = 867250 * kHz,
946*4882a593Smuzhiyun 		.frequency_stepsize_hz = 62500,
947*4882a593Smuzhiyun 		.caps = FE_CAN_INVERSION_AUTO |
948*4882a593Smuzhiyun 			FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
949*4882a593Smuzhiyun 			FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
950*4882a593Smuzhiyun 			FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
951*4882a593Smuzhiyun 			FE_CAN_TRANSMISSION_MODE_AUTO |
952*4882a593Smuzhiyun 			FE_CAN_GUARD_INTERVAL_AUTO |
953*4882a593Smuzhiyun 			FE_CAN_RECOVER |
954*4882a593Smuzhiyun 			FE_CAN_HIERARCHY_AUTO,
955*4882a593Smuzhiyun 	},
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	.release              = dib3000mc_release,
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	.init                 = dib3000mc_init,
960*4882a593Smuzhiyun 	.sleep                = dib3000mc_sleep,
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	.set_frontend         = dib3000mc_set_frontend,
963*4882a593Smuzhiyun 	.get_tune_settings    = dib3000mc_fe_get_tune_settings,
964*4882a593Smuzhiyun 	.get_frontend         = dib3000mc_get_frontend,
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	.read_status          = dib3000mc_read_status,
967*4882a593Smuzhiyun 	.read_ber             = dib3000mc_read_ber,
968*4882a593Smuzhiyun 	.read_signal_strength = dib3000mc_read_signal_strength,
969*4882a593Smuzhiyun 	.read_snr             = dib3000mc_read_snr,
970*4882a593Smuzhiyun 	.read_ucblocks        = dib3000mc_read_unc_blocks,
971*4882a593Smuzhiyun };
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun MODULE_AUTHOR("Patrick Boettcher <patrick.boettcher@posteo.de>");
974*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for the DiBcom 3000MC/P COFDM demodulator");
975*4882a593Smuzhiyun MODULE_LICENSE("GPL");
976